blob: a51680c20dac123e37d49e1a964f56c86389a5f5 [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattnera2907782009-10-19 19:56:26 +000014#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000017#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000018#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000021#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000023using namespace llvm;
24
Chandler Carruth84e68b22014-04-22 02:41:26 +000025#define DEBUG_TYPE "asm-printer"
26
Chris Lattnera2907782009-10-19 19:56:26 +000027#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000028
Owen Andersone33c95d2011-08-11 18:41:59 +000029/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
30///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000031/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000032static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000033 // lsr #32 and asr #32 exist, but should be encoded as a 0.
34 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
35
Owen Andersone33c95d2011-08-11 18:41:59 +000036 if (imm == 0)
37 return 32;
38 return imm;
39}
40
Tim Northover0c97e762012-09-22 11:18:12 +000041/// Prints the shift value with an immediate value.
42static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000043 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000044 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
45 return;
46 O << ", ";
47
48 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
49 O << getShiftOpcStr(ShOpc);
50
Kevin Enderbydccdac62012-10-23 22:52:52 +000051 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000052 O << " ";
53 if (UseMarkup)
54 O << "<imm:";
55 O << "#" << translateShiftImm(ShImm);
56 if (UseMarkup)
57 O << ">";
58 }
Tim Northover0c97e762012-09-22 11:18:12 +000059}
James Molloy4c493e82011-09-07 17:24:38 +000060
61ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000062 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000063 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000064 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000065 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000066 // Initialize the set of available features.
67 setAvailableFeatures(STI.getFeatureBits());
68}
69
Rafael Espindolad6860522011-06-02 02:34:55 +000070void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000071 OS << markup("<reg:")
72 << getRegisterName(RegNo)
73 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000074}
Chris Lattnerf20f7982010-10-28 21:37:33 +000075
Owen Andersona0c3b972011-09-15 23:38:46 +000076void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
77 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000078 unsigned Opcode = MI->getOpcode();
79
Richard Bartona661b442013-10-18 14:41:50 +000080 switch(Opcode) {
81
Jim Grosbachcb540f52012-06-18 19:45:50 +000082 // Check for HINT instructions w/ canonical names.
Richard Bartona661b442013-10-18 14:41:50 +000083 case ARM::HINT:
84 case ARM::tHINT:
85 case ARM::t2HINT:
Jim Grosbachcb540f52012-06-18 19:45:50 +000086 switch (MI->getOperand(0).getImm()) {
87 case 0: O << "\tnop"; break;
88 case 1: O << "\tyield"; break;
89 case 2: O << "\twfe"; break;
90 case 3: O << "\twfi"; break;
91 case 4: O << "\tsev"; break;
Joey Goulyad98f162013-10-01 12:39:11 +000092 case 5:
93 if ((getAvailableFeatures() & ARM::HasV8Ops)) {
94 O << "\tsevl";
95 break;
96 } // Fallthrough for non-v8
Jim Grosbachcb540f52012-06-18 19:45:50 +000097 default:
98 // Anything else should just print normally.
99 printInstruction(MI, O);
100 printAnnotation(O, Annot);
101 return;
102 }
103 printPredicateOperand(MI, 1, O);
104 if (Opcode == ARM::t2HINT)
105 O << ".w";
106 printAnnotation(O, Annot);
107 return;
Jim Grosbachcb540f52012-06-18 19:45:50 +0000108
Johnny Chen8f3004c2010-03-17 17:52:21 +0000109 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +0000110 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000111 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000112 const MCOperand &Dst = MI->getOperand(0);
113 const MCOperand &MO1 = MI->getOperand(1);
114 const MCOperand &MO2 = MI->getOperand(2);
115 const MCOperand &MO3 = MI->getOperand(3);
116
117 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000118 printSBitModifierOperand(MI, 6, O);
119 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000120
Kevin Enderby62183c42012-10-22 22:31:46 +0000121 O << '\t';
122 printRegName(O, Dst.getReg());
123 O << ", ";
124 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000125
Kevin Enderby62183c42012-10-22 22:31:46 +0000126 O << ", ";
127 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000128 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000129 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000130 return;
131 }
132
Richard Bartona661b442013-10-18 14:41:50 +0000133 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000134 // FIXME: Thumb variants?
135 const MCOperand &Dst = MI->getOperand(0);
136 const MCOperand &MO1 = MI->getOperand(1);
137 const MCOperand &MO2 = MI->getOperand(2);
138
139 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
140 printSBitModifierOperand(MI, 5, O);
141 printPredicateOperand(MI, 3, O);
142
Kevin Enderby62183c42012-10-22 22:31:46 +0000143 O << '\t';
144 printRegName(O, Dst.getReg());
145 O << ", ";
146 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000147
Owen Andersond1814792011-09-15 18:36:29 +0000148 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000149 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000150 return;
Owen Andersond1814792011-09-15 18:36:29 +0000151 }
Owen Anderson04912702011-07-21 23:38:37 +0000152
Kevin Enderbydccdac62012-10-23 22:52:52 +0000153 O << ", "
154 << markup("<imm:")
155 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
156 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000157 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000158 return;
159 }
160
Johnny Chen8f3004c2010-03-17 17:52:21 +0000161 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000162 case ARM::STMDB_UPD:
163 case ARM::t2STMDB_UPD:
164 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
165 // Should only print PUSH if there are at least two registers in the list.
166 O << '\t' << "push";
167 printPredicateOperand(MI, 2, O);
168 if (Opcode == ARM::t2STMDB_UPD)
169 O << ".w";
170 O << '\t';
171 printRegisterList(MI, 4, O);
172 printAnnotation(O, Annot);
173 return;
174 } else
175 break;
176
177 case ARM::STR_PRE_IMM:
178 if (MI->getOperand(2).getReg() == ARM::SP &&
179 MI->getOperand(3).getImm() == -4) {
180 O << '\t' << "push";
181 printPredicateOperand(MI, 4, O);
182 O << "\t{";
183 printRegName(O, MI->getOperand(1).getReg());
184 O << "}";
185 printAnnotation(O, Annot);
186 return;
187 } else
188 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000189
190 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000191 case ARM::LDMIA_UPD:
192 case ARM::t2LDMIA_UPD:
193 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
194 // Should only print POP if there are at least two registers in the list.
195 O << '\t' << "pop";
196 printPredicateOperand(MI, 2, O);
197 if (Opcode == ARM::t2LDMIA_UPD)
198 O << ".w";
199 O << '\t';
200 printRegisterList(MI, 4, O);
201 printAnnotation(O, Annot);
202 return;
203 } else
204 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000205
Richard Bartona661b442013-10-18 14:41:50 +0000206 case ARM::LDR_POST_IMM:
207 if (MI->getOperand(2).getReg() == ARM::SP &&
208 MI->getOperand(4).getImm() == 4) {
209 O << '\t' << "pop";
210 printPredicateOperand(MI, 5, O);
211 O << "\t{";
212 printRegName(O, MI->getOperand(0).getReg());
213 O << "}";
214 printAnnotation(O, Annot);
215 return;
216 } else
217 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000218
219 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000220 case ARM::VSTMSDB_UPD:
221 case ARM::VSTMDDB_UPD:
222 if (MI->getOperand(0).getReg() == ARM::SP) {
223 O << '\t' << "vpush";
224 printPredicateOperand(MI, 2, O);
225 O << '\t';
226 printRegisterList(MI, 4, O);
227 printAnnotation(O, Annot);
228 return;
229 } else
230 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000231
232 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000233 case ARM::VLDMSIA_UPD:
234 case ARM::VLDMDIA_UPD:
235 if (MI->getOperand(0).getReg() == ARM::SP) {
236 O << '\t' << "vpop";
237 printPredicateOperand(MI, 2, O);
238 O << '\t';
239 printRegisterList(MI, 4, O);
240 printAnnotation(O, Annot);
241 return;
242 } else
243 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000244
Richard Bartona661b442013-10-18 14:41:50 +0000245 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000246 bool Writeback = true;
247 unsigned BaseReg = MI->getOperand(0).getReg();
248 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
249 if (MI->getOperand(i).getReg() == BaseReg)
250 Writeback = false;
251 }
252
Jim Grosbache364ad52011-08-23 17:41:15 +0000253 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000254
255 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000256 O << '\t';
257 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000258 if (Writeback) O << "!";
259 O << ", ";
260 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000261 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000262 return;
263 }
264
Weiming Zhao8f56f882012-11-16 21:55:34 +0000265 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
266 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
267 // a single GPRPair reg operand is used in the .td file to replace the two
268 // GPRs. However, when decoding them, the two GRPs cannot be automatically
269 // expressed as a GPRPair, so we have to manually merge them.
270 // FIXME: We would really like to be able to tablegen'erate this.
Richard Bartona661b442013-10-18 14:41:50 +0000271 case ARM::LDREXD: case ARM::STREXD:
Charlie Turner4d88ae22014-12-01 08:33:28 +0000272 case ARM::LDAEXD: case ARM::STLEXD: {
Weiming Zhao8f56f882012-11-16 21:55:34 +0000273 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000274 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000275 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
276 if (MRC.contains(Reg)) {
277 MCInst NewMI;
278 MCOperand NewReg;
279 NewMI.setOpcode(Opcode);
280
281 if (isStore)
282 NewMI.addOperand(MI->getOperand(0));
283 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
284 &MRI.getRegClass(ARM::GPRPairRegClassID)));
285 NewMI.addOperand(NewReg);
286
287 // Copy the rest operands into NewMI.
288 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
289 NewMI.addOperand(MI->getOperand(i));
290 printInstruction(&NewMI, O);
291 return;
292 }
Charlie Turner4d88ae22014-12-01 08:33:28 +0000293 break;
294 }
Weiming Zhao8f56f882012-11-16 21:55:34 +0000295 }
296
Chris Lattner76c564b2010-04-04 04:47:45 +0000297 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000298 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000299}
Chris Lattnera2907782009-10-19 19:56:26 +0000300
Chris Lattner93e3ef62009-10-19 20:59:55 +0000301void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000302 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000303 const MCOperand &Op = MI->getOperand(OpNo);
304 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000305 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000306 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000307 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000308 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000309 << '#' << formatImm(Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000310 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000311 } else {
312 assert(Op.isExpr() && "unknown operand kind in printOperand");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000313 const MCExpr *Expr = Op.getExpr();
314 switch (Expr->getKind()) {
315 case MCExpr::Binary:
316 O << '#' << *Expr;
317 break;
318 case MCExpr::Constant: {
319 // If a symbolic branch target was added as a constant expression then
320 // print that address in hex. And only print 32 unsigned bits for the
321 // address.
322 const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
323 int64_t TargetAddress;
324 if (!Constant->EvaluateAsAbsolute(TargetAddress)) {
325 O << '#' << *Expr;
326 } else {
327 O << "0x";
328 O.write_hex(static_cast<uint32_t>(TargetAddress));
329 }
330 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000331 }
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000332 default:
333 // FIXME: Should we always treat this as if it is a constant literal and
334 // prefix it with '#'?
335 O << *Expr;
336 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000337 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000338 }
339}
Chris Lattner89d47202009-10-19 21:21:39 +0000340
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000341void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
342 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000343 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000344 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000345 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000346 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000347 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000348
349 O << markup("<mem:") << "[pc, ";
350
351 int32_t OffImm = (int32_t)MO1.getImm();
352 bool isSub = OffImm < 0;
353
354 // Special value for #-0. All others are normal.
355 if (OffImm == INT32_MIN)
356 OffImm = 0;
357 if (isSub) {
358 O << markup("<imm:")
359 << "#-" << formatImm(-OffImm)
360 << markup(">");
361 } else {
362 O << markup("<imm:")
363 << "#" << formatImm(OffImm)
364 << markup(">");
365 }
366 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000367}
368
Chris Lattner2f69ed82009-10-20 00:40:56 +0000369// so_reg is a 4-operand unit corresponding to register forms of the A5.1
370// "Addressing Mode 1 - Data-processing operands" forms. This includes:
371// REG 0 0 - e.g. R5
372// REG REG 0,SH_OPC - e.g. R5, ROR R3
373// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000374void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000375 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000376 const MCOperand &MO1 = MI->getOperand(OpNum);
377 const MCOperand &MO2 = MI->getOperand(OpNum+1);
378 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000379
Kevin Enderby62183c42012-10-22 22:31:46 +0000380 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000381
Chris Lattner2f69ed82009-10-20 00:40:56 +0000382 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000383 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
384 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000385 if (ShOpc == ARM_AM::rrx)
386 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000387
Kevin Enderby62183c42012-10-22 22:31:46 +0000388 O << ' ';
389 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000390 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000391}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000392
Owen Anderson04912702011-07-21 23:38:37 +0000393void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
394 raw_ostream &O) {
395 const MCOperand &MO1 = MI->getOperand(OpNum);
396 const MCOperand &MO2 = MI->getOperand(OpNum+1);
397
Kevin Enderby62183c42012-10-22 22:31:46 +0000398 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000399
400 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000401 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000402 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000403}
404
405
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000406//===--------------------------------------------------------------------===//
407// Addressing Mode #2
408//===--------------------------------------------------------------------===//
409
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000410void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
411 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000412 const MCOperand &MO1 = MI->getOperand(Op);
413 const MCOperand &MO2 = MI->getOperand(Op+1);
414 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000415
Kevin Enderbydccdac62012-10-23 22:52:52 +0000416 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000417 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000418
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000419 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000420 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000421 O << ", "
422 << markup("<imm:")
423 << "#"
424 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
425 << ARM_AM::getAM2Offset(MO3.getImm())
426 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000427 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000428 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000429 return;
430 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000431
Kevin Enderby62183c42012-10-22 22:31:46 +0000432 O << ", ";
433 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
434 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000435
Tim Northover0c97e762012-09-22 11:18:12 +0000436 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000437 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000438 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000439}
Chris Lattneref2979b2009-10-19 22:09:23 +0000440
Jim Grosbach05541f42011-09-19 22:21:13 +0000441void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
442 raw_ostream &O) {
443 const MCOperand &MO1 = MI->getOperand(Op);
444 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000445 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000446 printRegName(O, MO1.getReg());
447 O << ", ";
448 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000449 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000450}
451
452void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
453 raw_ostream &O) {
454 const MCOperand &MO1 = MI->getOperand(Op);
455 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000456 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000457 printRegName(O, MO1.getReg());
458 O << ", ";
459 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000460 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000461}
462
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000463void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
464 raw_ostream &O) {
465 const MCOperand &MO1 = MI->getOperand(Op);
466
467 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
468 printOperand(MI, Op, O);
469 return;
470 }
471
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000472#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000473 const MCOperand &MO3 = MI->getOperand(Op+2);
474 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000475 assert(IdxMode != ARMII::IndexModePost &&
476 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000477#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000478
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000479 printAM2PreOrOffsetIndexOp(MI, Op, O);
480}
481
Chris Lattner60d51312009-10-20 06:15:28 +0000482void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000483 unsigned OpNum,
484 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000485 const MCOperand &MO1 = MI->getOperand(OpNum);
486 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000487
Chris Lattner60d51312009-10-20 06:15:28 +0000488 if (!MO1.getReg()) {
489 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000490 O << markup("<imm:")
491 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
492 << ImmOffs
493 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000494 return;
495 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000496
Kevin Enderby62183c42012-10-22 22:31:46 +0000497 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
498 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000499
Tim Northover0c97e762012-09-22 11:18:12 +0000500 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000501 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000502}
503
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000504//===--------------------------------------------------------------------===//
505// Addressing Mode #3
506//===--------------------------------------------------------------------===//
507
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000508void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000509 raw_ostream &O,
510 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000511 const MCOperand &MO1 = MI->getOperand(Op);
512 const MCOperand &MO2 = MI->getOperand(Op+1);
513 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000514
Kevin Enderbydccdac62012-10-23 22:52:52 +0000515 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000516 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000517
Chris Lattner60d51312009-10-20 06:15:28 +0000518 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000519 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000520 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000521 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000522 return;
523 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000524
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000525 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000526 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
527 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000528
Quentin Colombetc3132202013-04-12 18:47:25 +0000529 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000530 O << ", "
531 << markup("<imm:")
532 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000533 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000534 << ImmOffs
535 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000536 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000537 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000538}
539
Quentin Colombetc3132202013-04-12 18:47:25 +0000540template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000541void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
542 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000543 const MCOperand &MO1 = MI->getOperand(Op);
544 if (!MO1.isReg()) { // For label symbolic references.
545 printOperand(MI, Op, O);
546 return;
547 }
548
NAKAMURA Takumic62436c2014-10-06 23:48:04 +0000549 assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) !=
550 ARMII::IndexModePost &&
Tim Northoverea964f52014-10-06 17:26:36 +0000551 "unexpected idxmode");
Quentin Colombetc3132202013-04-12 18:47:25 +0000552 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000553}
554
Chris Lattner60d51312009-10-20 06:15:28 +0000555void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000556 unsigned OpNum,
557 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000558 const MCOperand &MO1 = MI->getOperand(OpNum);
559 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000560
Chris Lattner60d51312009-10-20 06:15:28 +0000561 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000562 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
563 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000564 return;
565 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000566
Chris Lattner60d51312009-10-20 06:15:28 +0000567 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000568 O << markup("<imm:")
569 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
570 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000571}
572
Jim Grosbachd3595712011-08-03 23:50:40 +0000573void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
574 unsigned OpNum,
575 raw_ostream &O) {
576 const MCOperand &MO = MI->getOperand(OpNum);
577 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000578 O << markup("<imm:")
579 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
580 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000581}
582
Jim Grosbachbafce842011-08-05 15:48:21 +0000583void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
584 raw_ostream &O) {
585 const MCOperand &MO1 = MI->getOperand(OpNum);
586 const MCOperand &MO2 = MI->getOperand(OpNum+1);
587
Kevin Enderby62183c42012-10-22 22:31:46 +0000588 O << (MO2.getImm() ? "" : "-");
589 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000590}
591
Owen Andersonce519032011-08-04 18:24:14 +0000592void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
593 unsigned OpNum,
594 raw_ostream &O) {
595 const MCOperand &MO = MI->getOperand(OpNum);
596 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000597 O << markup("<imm:")
598 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
599 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000600}
601
602
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000603void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000604 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000605 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
606 .getImm());
607 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000608}
609
Quentin Colombetc3132202013-04-12 18:47:25 +0000610template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000611void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000612 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000613 const MCOperand &MO1 = MI->getOperand(OpNum);
614 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000615
Chris Lattner60d51312009-10-20 06:15:28 +0000616 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000617 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000618 return;
619 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000620
Kevin Enderbydccdac62012-10-23 22:52:52 +0000621 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000622 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000623
Owen Anderson967674d2011-08-29 19:36:44 +0000624 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
625 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000626 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000627 O << ", "
628 << markup("<imm:")
629 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000630 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000631 << ImmOffs * 4
632 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000633 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000634 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000635}
636
Chris Lattner76c564b2010-04-04 04:47:45 +0000637void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
638 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000639 const MCOperand &MO1 = MI->getOperand(OpNum);
640 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000641
Kevin Enderbydccdac62012-10-23 22:52:52 +0000642 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000643 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000644 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000645 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000646 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000647 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000648}
649
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000650void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
651 raw_ostream &O) {
652 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000653 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000654 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000655 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000656}
657
Bob Wilsonae08a732010-03-20 22:13:40 +0000658void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000659 unsigned OpNum,
660 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000661 const MCOperand &MO = MI->getOperand(OpNum);
662 if (MO.getReg() == 0)
663 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000664 else {
665 O << ", ";
666 printRegName(O, MO.getReg());
667 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000668}
669
Bob Wilsonadd513112010-08-11 23:10:46 +0000670void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
671 unsigned OpNum,
672 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000673 const MCOperand &MO = MI->getOperand(OpNum);
674 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000675 int32_t lsb = countTrailingZeros(v);
676 int32_t width = (32 - countLeadingZeros (v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000677 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000678 O << markup("<imm:") << '#' << lsb << markup(">")
679 << ", "
680 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000681}
Chris Lattner60d51312009-10-20 06:15:28 +0000682
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000683void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
684 raw_ostream &O) {
685 unsigned val = MI->getOperand(OpNum).getImm();
Joey Gouly926d3f52013-09-05 15:35:24 +0000686 O << ARM_MB::MemBOptToString(val, (getAvailableFeatures() & ARM::HasV8Ops));
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000687}
688
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000689void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
690 raw_ostream &O) {
691 unsigned val = MI->getOperand(OpNum).getImm();
692 O << ARM_ISB::InstSyncBOptToString(val);
693}
694
Bob Wilson481d7a92010-08-16 18:27:34 +0000695void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000696 raw_ostream &O) {
697 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000698 bool isASR = (ShiftOp & (1 << 5)) != 0;
699 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000700 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000701 O << ", asr "
702 << markup("<imm:")
703 << "#" << (Amt == 0 ? 32 : Amt)
704 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000705 }
706 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000707 O << ", lsl "
708 << markup("<imm:")
709 << "#" << Amt
710 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000711 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000712}
713
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000714void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
715 raw_ostream &O) {
716 unsigned Imm = MI->getOperand(OpNum).getImm();
717 if (Imm == 0)
718 return;
719 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000720 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000721}
722
723void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
724 raw_ostream &O) {
725 unsigned Imm = MI->getOperand(OpNum).getImm();
726 // A shift amount of 32 is encoded as 0.
727 if (Imm == 0)
728 Imm = 32;
729 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000730 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000731}
732
Chris Lattner76c564b2010-04-04 04:47:45 +0000733void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
734 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000735 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000736 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
737 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000738 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000739 }
740 O << "}";
741}
Chris Lattneradd57492009-10-19 22:23:04 +0000742
Weiming Zhao8f56f882012-11-16 21:55:34 +0000743void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
744 raw_ostream &O) {
745 unsigned Reg = MI->getOperand(OpNum).getReg();
746 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
747 O << ", ";
748 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
749}
750
751
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000752void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
753 raw_ostream &O) {
754 const MCOperand &Op = MI->getOperand(OpNum);
755 if (Op.getImm())
756 O << "be";
757 else
758 O << "le";
759}
760
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000761void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
762 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000763 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000764 O << ARM_PROC::IModToString(Op.getImm());
765}
766
767void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
768 raw_ostream &O) {
769 const MCOperand &Op = MI->getOperand(OpNum);
770 unsigned IFlags = Op.getImm();
771 for (int i=2; i >= 0; --i)
772 if (IFlags & (1 << i))
773 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000774
775 if (IFlags == 0)
776 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000777}
778
Chris Lattner76c564b2010-04-04 04:47:45 +0000779void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
780 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000781 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000782 unsigned SpecRegRBit = Op.getImm() >> 4;
783 unsigned Mask = Op.getImm() & 0xf;
Renato Golin92c816c2014-09-01 11:25:07 +0000784 uint64_t FeatureBits = getAvailableFeatures();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000785
Renato Golin92c816c2014-09-01 11:25:07 +0000786 if (FeatureBits & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000787 unsigned SYSm = Op.getImm();
788 unsigned Opcode = MI->getOpcode();
Renato Golin92c816c2014-09-01 11:25:07 +0000789
790 // For writes, handle extended mask bits if the DSP extension is present.
791 if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::FeatureDSPThumb2)) {
792 switch (SYSm) {
793 case 0x400: O << "apsr_g"; return;
794 case 0xc00: O << "apsr_nzcvqg"; return;
795 case 0x401: O << "iapsr_g"; return;
796 case 0xc01: O << "iapsr_nzcvqg"; return;
797 case 0x402: O << "eapsr_g"; return;
798 case 0xc02: O << "eapsr_nzcvqg"; return;
799 case 0x403: O << "xpsr_g"; return;
800 case 0xc03: O << "xpsr_nzcvqg"; return;
801 }
802 }
803
804 // Handle the basic 8-bit mask.
805 SYSm &= 0xff;
806
807 if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::HasV7Ops)) {
808 // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
809 // alias for MSR APSR_nzcvq.
810 switch (SYSm) {
811 case 0: O << "apsr_nzcvq"; return;
812 case 1: O << "iapsr_nzcvq"; return;
813 case 2: O << "eapsr_nzcvq"; return;
814 case 3: O << "xpsr_nzcvq"; return;
815 }
816 }
817
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000818 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000819 default: llvm_unreachable("Unexpected mask value!");
Renato Golin92c816c2014-09-01 11:25:07 +0000820 case 0: O << "apsr"; return;
821 case 1: O << "iapsr"; return;
822 case 2: O << "eapsr"; return;
823 case 3: O << "xpsr"; return;
824 case 5: O << "ipsr"; return;
825 case 6: O << "epsr"; return;
826 case 7: O << "iepsr"; return;
827 case 8: O << "msp"; return;
828 case 9: O << "psp"; return;
829 case 16: O << "primask"; return;
830 case 17: O << "basepri"; return;
831 case 18: O << "basepri_max"; return;
832 case 19: O << "faultmask"; return;
833 case 20: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000834 }
835 }
836
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000837 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
838 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
839 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
840 O << "APSR_";
841 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000842 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000843 case 4: O << "g"; return;
844 case 8: O << "nzcvq"; return;
845 case 12: O << "nzcvqg"; return;
846 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000847 }
848
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000849 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000850 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000851 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000852 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000853
Johnny Chen8f3004c2010-03-17 17:52:21 +0000854 if (Mask) {
855 O << '_';
856 if (Mask & 8) O << 'f';
857 if (Mask & 4) O << 's';
858 if (Mask & 2) O << 'x';
859 if (Mask & 1) O << 'c';
860 }
861}
862
Tim Northoveree843ef2014-08-15 10:47:12 +0000863void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum,
864 raw_ostream &O) {
865 uint32_t Banked = MI->getOperand(OpNum).getImm();
866 uint32_t R = (Banked & 0x20) >> 5;
867 uint32_t SysM = Banked & 0x1f;
868
869 // Nothing much we can do about this, the encodings are specified in B9.2.3 of
870 // the ARM ARM v7C, and are all over the shop.
871 if (R) {
872 O << "SPSR_";
873
874 switch(SysM) {
875 case 0x0e: O << "fiq"; return;
876 case 0x10: O << "irq"; return;
877 case 0x12: O << "svc"; return;
878 case 0x14: O << "abt"; return;
879 case 0x16: O << "und"; return;
880 case 0x1c: O << "mon"; return;
881 case 0x1e: O << "hyp"; return;
882 default: llvm_unreachable("Invalid banked SPSR register");
883 }
884 }
885
886 assert(!R && "should have dealt with SPSR regs");
887 const char *RegNames[] = {
888 "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr", "",
889 "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq", "lr_fiq", "",
890 "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt", "sp_abt", "lr_und", "sp_und",
891 "", "", "", "", "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"
892 };
893 const char *Name = RegNames[SysM];
894 assert(Name[0] && "invalid banked register operand");
895
896 O << Name;
897}
898
Chris Lattner76c564b2010-04-04 04:47:45 +0000899void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
900 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000901 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000902 // Handle the undefined 15 CC value here for printing so we don't abort().
903 if ((unsigned)CC == 15)
904 O << "<und>";
905 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000906 O << ARMCondCodeToString(CC);
907}
908
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000909void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000910 unsigned OpNum,
911 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000912 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
913 O << ARMCondCodeToString(CC);
914}
915
Chris Lattner76c564b2010-04-04 04:47:45 +0000916void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
917 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000918 if (MI->getOperand(OpNum).getReg()) {
919 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
920 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000921 O << 's';
922 }
923}
924
Chris Lattner76c564b2010-04-04 04:47:45 +0000925void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
926 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000927 O << MI->getOperand(OpNum).getImm();
928}
929
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000930void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000931 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000932 O << "p" << MI->getOperand(OpNum).getImm();
933}
934
935void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000936 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000937 O << "c" << MI->getOperand(OpNum).getImm();
938}
939
Jim Grosbach48399582011-10-12 17:34:41 +0000940void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
941 raw_ostream &O) {
942 O << "{" << MI->getOperand(OpNum).getImm() << "}";
943}
944
Chris Lattner76c564b2010-04-04 04:47:45 +0000945void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
946 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000947 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000948}
Evan Chengb1852592009-11-19 06:57:41 +0000949
Mihai Popad36cbaa2013-07-03 09:21:44 +0000950template<unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000951void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
952 raw_ostream &O) {
953 const MCOperand &MO = MI->getOperand(OpNum);
954
955 if (MO.isExpr()) {
956 O << *MO.getExpr();
957 return;
958 }
959
Mihai Popad36cbaa2013-07-03 09:21:44 +0000960 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000961
Kevin Enderbydccdac62012-10-23 22:52:52 +0000962 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000963 if (OffImm == INT32_MIN)
964 O << "#-0";
965 else if (OffImm < 0)
966 O << "#-" << -OffImm;
967 else
968 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000969 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000970}
971
Chris Lattner76c564b2010-04-04 04:47:45 +0000972void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
973 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000974 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000975 << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000976 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000977}
978
979void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
980 raw_ostream &O) {
981 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000982 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000983 << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000984 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +0000985}
Johnny Chen8f3004c2010-03-17 17:52:21 +0000986
Chris Lattner76c564b2010-04-04 04:47:45 +0000987void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
988 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000989 // (3 - the number of trailing zeros) is the number of then / else.
990 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +0000991 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
992 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000993 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000994 assert(NumTZ <= 3 && "Invalid IT mask!");
995 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
996 bool T = ((Mask >> Pos) & 1) == CondBit0;
997 if (T)
998 O << 't';
999 else
1000 O << 'e';
1001 }
1002}
1003
Chris Lattner76c564b2010-04-04 04:47:45 +00001004void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
1005 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001006 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001007 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001008
1009 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +00001010 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001011 return;
1012 }
1013
Kevin Enderbydccdac62012-10-23 22:52:52 +00001014 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001015 printRegName(O, MO1.getReg());
1016 if (unsigned RegNum = MO2.getReg()) {
1017 O << ", ";
1018 printRegName(O, RegNum);
1019 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001020 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +00001021}
1022
1023void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
1024 unsigned Op,
1025 raw_ostream &O,
1026 unsigned Scale) {
1027 const MCOperand &MO1 = MI->getOperand(Op);
1028 const MCOperand &MO2 = MI->getOperand(Op + 1);
1029
1030 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1031 printOperand(MI, Op, O);
1032 return;
1033 }
1034
Kevin Enderbydccdac62012-10-23 22:52:52 +00001035 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001036 printRegName(O, MO1.getReg());
1037 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001038 O << ", "
1039 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001040 << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001041 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001042 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001043 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001044}
1045
Bill Wendling092a7bd2010-12-14 03:36:38 +00001046void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1047 unsigned Op,
1048 raw_ostream &O) {
1049 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001050}
1051
Bill Wendling092a7bd2010-12-14 03:36:38 +00001052void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1053 unsigned Op,
1054 raw_ostream &O) {
1055 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001056}
1057
Bill Wendling092a7bd2010-12-14 03:36:38 +00001058void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1059 unsigned Op,
1060 raw_ostream &O) {
1061 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001062}
1063
Chris Lattner76c564b2010-04-04 04:47:45 +00001064void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1065 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001066 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001067}
1068
Johnny Chen8f3004c2010-03-17 17:52:21 +00001069// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1070// register with shift forms.
1071// REG 0 0 - e.g. R5
1072// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001073void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1074 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001075 const MCOperand &MO1 = MI->getOperand(OpNum);
1076 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1077
1078 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001079 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001080
1081 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001082 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001083 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001084 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001085}
1086
Quentin Colombetc3132202013-04-12 18:47:25 +00001087template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001088void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1089 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001090 const MCOperand &MO1 = MI->getOperand(OpNum);
1091 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1092
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001093 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1094 printOperand(MI, OpNum, O);
1095 return;
1096 }
1097
Kevin Enderbydccdac62012-10-23 22:52:52 +00001098 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001099 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001100
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001101 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001102 bool isSub = OffImm < 0;
1103 // Special value for #-0. All others are normal.
1104 if (OffImm == INT32_MIN)
1105 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001106 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001107 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001108 << markup("<imm:")
Jim Grosbach7a930bf2014-06-11 20:26:45 +00001109 << "#-" << formatImm(-OffImm)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001110 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001111 }
Quentin Colombetc3132202013-04-12 18:47:25 +00001112 else if (AlwaysPrintImm0 || OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001113 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001114 << markup("<imm:")
Jim Grosbach7a930bf2014-06-11 20:26:45 +00001115 << "#" << formatImm(OffImm)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001116 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001117 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001118 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001119}
1120
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001121template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001122void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001123 unsigned OpNum,
1124 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001125 const MCOperand &MO1 = MI->getOperand(OpNum);
1126 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1127
Kevin Enderbydccdac62012-10-23 22:52:52 +00001128 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001129 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001130
1131 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001132 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001133 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001134 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001135 OffImm = 0;
1136 if (isSub) {
1137 O << ", "
1138 << markup("<imm:")
1139 << "#-" << -OffImm
1140 << markup(">");
1141 } else if (AlwaysPrintImm0 || OffImm > 0) {
1142 O << ", "
1143 << markup("<imm:")
1144 << "#" << OffImm
1145 << markup(">");
1146 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001147 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001148}
1149
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001150template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001151void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001152 unsigned OpNum,
1153 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001154 const MCOperand &MO1 = MI->getOperand(OpNum);
1155 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1156
Jim Grosbach8648c102011-12-19 23:06:24 +00001157 if (!MO1.isReg()) { // For label symbolic references.
1158 printOperand(MI, OpNum, O);
1159 return;
1160 }
1161
Kevin Enderbydccdac62012-10-23 22:52:52 +00001162 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001163 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001164
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001165 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001166 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001167
1168 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1169
Johnny Chen8f3004c2010-03-17 17:52:21 +00001170 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001171 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001172 OffImm = 0;
1173 if (isSub) {
1174 O << ", "
1175 << markup("<imm:")
1176 << "#-" << -OffImm
1177 << markup(">");
1178 } else if (AlwaysPrintImm0 || OffImm > 0) {
1179 O << ", "
1180 << markup("<imm:")
1181 << "#" << OffImm
1182 << markup(">");
1183 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001184 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001185}
1186
Jim Grosbacha05627e2011-09-09 18:37:27 +00001187void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1188 unsigned OpNum,
1189 raw_ostream &O) {
1190 const MCOperand &MO1 = MI->getOperand(OpNum);
1191 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1192
Kevin Enderbydccdac62012-10-23 22:52:52 +00001193 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001194 printRegName(O, MO1.getReg());
1195 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001196 O << ", "
1197 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001198 << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001199 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001200 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001201 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001202}
1203
Johnny Chen8f3004c2010-03-17 17:52:21 +00001204void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001205 unsigned OpNum,
1206 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001207 const MCOperand &MO1 = MI->getOperand(OpNum);
1208 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001209 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001210 if (OffImm == INT32_MIN)
1211 O << "#-0";
1212 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001213 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001214 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001215 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001216 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001217}
1218
1219void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001220 unsigned OpNum,
1221 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001222 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001223 int32_t OffImm = (int32_t)MO1.getImm();
1224
1225 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1226
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001227 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001228 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001229 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001230 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001231 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001232 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001233 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001234 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001235}
1236
1237void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001238 unsigned OpNum,
1239 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001240 const MCOperand &MO1 = MI->getOperand(OpNum);
1241 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1242 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1243
Kevin Enderbydccdac62012-10-23 22:52:52 +00001244 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001245 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001246
1247 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001248 O << ", ";
1249 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001250
1251 unsigned ShAmt = MO3.getImm();
1252 if (ShAmt) {
1253 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001254 O << ", lsl "
1255 << markup("<imm:")
1256 << "#" << ShAmt
1257 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001258 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001259 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001260}
1261
Jim Grosbachefc761a2011-09-30 00:50:06 +00001262void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1263 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001264 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001265 O << markup("<imm:")
1266 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1267 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001268}
1269
Bob Wilson6eae5202010-06-11 21:34:50 +00001270void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1271 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001272 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1273 unsigned EltBits;
1274 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001275 O << markup("<imm:")
1276 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001277 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001278 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001279}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001280
Jim Grosbach475c6db2011-07-25 23:09:14 +00001281void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1282 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001283 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001284 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001285 << "#" << formatImm(Imm + 1)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001286 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001287}
Jim Grosbachd2659132011-07-26 21:28:43 +00001288
1289void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1290 raw_ostream &O) {
1291 unsigned Imm = MI->getOperand(OpNum).getImm();
1292 if (Imm == 0)
1293 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001294 O << ", ror "
1295 << markup("<imm:")
1296 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001297 switch (Imm) {
1298 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001299 case 1: O << "8"; break;
1300 case 2: O << "16"; break;
1301 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001302 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001303 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001304}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001305
Jim Grosbachea231912011-12-22 22:19:05 +00001306void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1307 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001308 O << markup("<imm:")
1309 << "#" << 16 - MI->getOperand(OpNum).getImm()
1310 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001311}
1312
1313void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1314 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001315 O << markup("<imm:")
1316 << "#" << 32 - MI->getOperand(OpNum).getImm()
1317 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001318}
1319
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001320void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1321 raw_ostream &O) {
1322 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1323}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001324
1325void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1326 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001327 O << "{";
1328 printRegName(O, MI->getOperand(OpNum).getReg());
1329 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001330}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001331
Jim Grosbach13a292c2012-03-06 22:01:44 +00001332void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001333 raw_ostream &O) {
1334 unsigned Reg = MI->getOperand(OpNum).getReg();
1335 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1336 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001337 O << "{";
1338 printRegName(O, Reg0);
1339 O << ", ";
1340 printRegName(O, Reg1);
1341 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001342}
1343
Jim Grosbach13a292c2012-03-06 22:01:44 +00001344void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1345 unsigned OpNum,
1346 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001347 unsigned Reg = MI->getOperand(OpNum).getReg();
1348 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1349 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001350 O << "{";
1351 printRegName(O, Reg0);
1352 O << ", ";
1353 printRegName(O, Reg1);
1354 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001355}
1356
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001357void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1358 raw_ostream &O) {
1359 // Normally, it's not safe to use register enum values directly with
1360 // addition to get the next register, but for VFP registers, the
1361 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001362 O << "{";
1363 printRegName(O, MI->getOperand(OpNum).getReg());
1364 O << ", ";
1365 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1366 O << ", ";
1367 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1368 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001369}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001370
1371void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1372 raw_ostream &O) {
1373 // Normally, it's not safe to use register enum values directly with
1374 // addition to get the next register, but for VFP registers, the
1375 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001376 O << "{";
1377 printRegName(O, MI->getOperand(OpNum).getReg());
1378 O << ", ";
1379 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1380 O << ", ";
1381 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1382 O << ", ";
1383 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1384 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001385}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001386
1387void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1388 unsigned OpNum,
1389 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001390 O << "{";
1391 printRegName(O, MI->getOperand(OpNum).getReg());
1392 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001393}
1394
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001395void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1396 unsigned OpNum,
1397 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001398 unsigned Reg = MI->getOperand(OpNum).getReg();
1399 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1400 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001401 O << "{";
1402 printRegName(O, Reg0);
1403 O << "[], ";
1404 printRegName(O, Reg1);
1405 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001406}
Jim Grosbach8d246182011-12-14 19:35:22 +00001407
Jim Grosbachb78403c2012-01-24 23:47:04 +00001408void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1409 unsigned OpNum,
1410 raw_ostream &O) {
1411 // Normally, it's not safe to use register enum values directly with
1412 // addition to get the next register, but for VFP registers, the
1413 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001414 O << "{";
1415 printRegName(O, MI->getOperand(OpNum).getReg());
1416 O << "[], ";
1417 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1418 O << "[], ";
1419 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1420 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001421}
1422
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001423void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1424 unsigned OpNum,
1425 raw_ostream &O) {
1426 // Normally, it's not safe to use register enum values directly with
1427 // addition to get the next register, but for VFP registers, the
1428 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001429 O << "{";
1430 printRegName(O, MI->getOperand(OpNum).getReg());
1431 O << "[], ";
1432 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1433 O << "[], ";
1434 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1435 O << "[], ";
1436 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1437 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001438}
1439
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001440void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1441 unsigned OpNum,
1442 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001443 unsigned Reg = MI->getOperand(OpNum).getReg();
1444 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1445 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001446 O << "{";
1447 printRegName(O, Reg0);
1448 O << "[], ";
1449 printRegName(O, Reg1);
1450 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001451}
1452
Jim Grosbachb78403c2012-01-24 23:47:04 +00001453void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1454 unsigned OpNum,
1455 raw_ostream &O) {
1456 // Normally, it's not safe to use register enum values directly with
1457 // addition to get the next register, but for VFP registers, the
1458 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001459 O << "{";
1460 printRegName(O, MI->getOperand(OpNum).getReg());
1461 O << "[], ";
1462 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1463 O << "[], ";
1464 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1465 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001466}
1467
1468void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1469 unsigned OpNum,
1470 raw_ostream &O) {
1471 // Normally, it's not safe to use register enum values directly with
1472 // addition to get the next register, but for VFP registers, the
1473 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001474 O << "{";
1475 printRegName(O, MI->getOperand(OpNum).getReg());
1476 O << "[], ";
1477 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1478 O << "[], ";
1479 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1480 O << "[], ";
1481 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1482 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001483}
1484
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001485void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1486 unsigned OpNum,
1487 raw_ostream &O) {
1488 // Normally, it's not safe to use register enum values directly with
1489 // addition to get the next register, but for VFP registers, the
1490 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001491 O << "{";
1492 printRegName(O, MI->getOperand(OpNum).getReg());
1493 O << ", ";
1494 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1495 O << ", ";
1496 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1497 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001498}
Jim Grosbached561fc2012-01-24 00:43:17 +00001499
1500void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1501 unsigned OpNum,
1502 raw_ostream &O) {
1503 // Normally, it's not safe to use register enum values directly with
1504 // addition to get the next register, but for VFP registers, the
1505 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001506 O << "{";
1507 printRegName(O, MI->getOperand(OpNum).getReg());
1508 O << ", ";
1509 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1510 O << ", ";
1511 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1512 O << ", ";
1513 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1514 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001515}