blob: 591f2ee1c46129d0ede235131714d8c73f2ed8c5 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000020#include "llvm/CodeGen/CallingConvLower.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000021#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/MachineValueType.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000024#include "llvm/CodeGen/SelectionDAG.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000025#include "llvm/CodeGen/SelectionDAGNodes.h"
26#include "llvm/CodeGen/ValueTypes.h"
27#include "llvm/IR/Attributes.h"
28#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/InlineAsm.h"
31#include "llvm/IR/Metadata.h"
32#include "llvm/IR/Type.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000033#include "llvm/Target/TargetLowering.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000034#include <utility>
Chris Lattnerf22556d2005-08-16 17:14:42 +000035
36namespace llvm {
Eugene Zelenko8187c192017-01-13 00:58:58 +000037
Chris Lattnerb2854fa2005-08-26 20:25:03 +000038 namespace PPCISD {
Eugene Zelenko8187c192017-01-13 00:58:58 +000039
Stefan Pintiliedf0ee9e2017-07-26 13:44:59 +000040 // When adding a NEW PPCISD node please add it to the correct position in
41 // the enum. The order of elements in this enum matters!
42 // Values that are added after this entry:
43 // STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE
44 // are considerd memory opcodes and are treated differently than entries
45 // that come before it. For example, ADD or MUL should be placed before
46 // the ISD::FIRST_TARGET_MEMORY_OPCODE while a LOAD or STORE should come
47 // after it.
Matthias Braund04893f2015-05-07 21:33:59 +000048 enum NodeType : unsigned {
Nate Begemandebcb552007-01-26 22:40:50 +000049 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000050 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000051
52 /// FSEL - Traditional three-operand fsel node.
53 ///
54 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000055
Nate Begeman60952142005-09-06 22:03:27 +000056 /// FCFID - The FCFID instruction, taking an f64 operand and producing
57 /// and f64 value containing the FP representation of the integer that
58 /// was temporarily in the f64 operand.
59 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000060
Hal Finkelf6d45f22013-04-01 17:52:07 +000061 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
62 /// unsigned integers and single-precision outputs.
63 FCFIDU, FCFIDS, FCFIDUS,
64
David Majnemer08249a32013-09-26 05:22:11 +000065 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
66 /// operand, producing an f64 value containing the integer representation
67 /// of that FP value.
68 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000069
Hal Finkelf6d45f22013-04-01 17:52:07 +000070 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
Tony Jiang3a2f00b2017-01-05 15:00:45 +000071 /// unsigned integers with round toward zero.
Hal Finkelf6d45f22013-04-01 17:52:07 +000072 FCTIDUZ, FCTIWUZ,
73
Nemanja Ivanovic11049f82016-10-04 06:59:23 +000074 /// VEXTS, ByteWidth - takes an input in VSFRC and produces an output in
75 /// VSFRC that is sign-extended from ByteWidth to a 64-byte integer.
76 VEXTS,
77
Tony Jiang9a91a182017-07-05 16:00:38 +000078 /// SExtVElems, takes an input vector of a smaller type and sign
79 /// extends to an output vector of a larger type.
80 SExtVElems,
81
Hal Finkel2e103312013-04-03 04:01:11 +000082 /// Reciprocal estimate instructions (unary FP ops).
83 FRE, FRSQRTE,
84
Nate Begeman69caef22005-12-13 22:55:22 +000085 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
86 // three v4f32 operands and producing a v4f32 result.
87 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000088
Chris Lattnera8713b12006-03-20 01:53:53 +000089 /// VPERM - The PPC VPERM Instruction.
90 ///
91 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000092
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +000093 /// XXSPLT - The PPC VSX splat instructions
94 ///
95 XXSPLT,
96
Tony Jiang61ef1c52017-09-05 18:08:02 +000097 /// VECINSERT - The PPC vector insert instruction
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +000098 ///
Tony Jiang61ef1c52017-09-05 18:08:02 +000099 VECINSERT,
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000100
Tony Jiang1a8eec12017-06-12 18:24:36 +0000101 /// XXREVERSE - The PPC VSX reverse instruction
102 ///
103 XXREVERSE,
104
Tony Jiang61ef1c52017-09-05 18:08:02 +0000105 /// VECSHL - The PPC vector shift left instruction
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000106 ///
107 VECSHL,
108
Tony Jiang60c247d2017-05-31 13:09:57 +0000109 /// XXPERMDI - The PPC XXPERMDI instruction
110 ///
111 XXPERMDI,
112
Hal Finkel4edc66b2015-01-03 01:16:37 +0000113 /// The CMPB instruction (takes two operands of i32 or i64).
114 CMPB,
115
Chris Lattner595088a2005-11-17 07:30:41 +0000116 /// Hi/Lo - These represent the high and low 16-bit parts of a global
117 /// address respectively. These nodes have two operands, the first of
118 /// which must be a TargetGlobalAddress, and the second of which must be a
119 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
120 /// though these are usually folded into other nodes.
121 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000122
Ulrich Weigandad0cb912014-06-18 17:52:49 +0000123 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +0000124 /// function pointers in the 64-bit SVR4 ABI.
125
Jim Laskey48850c12006-11-16 22:43:37 +0000126 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
127 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
128 /// compute an allocation on the stack.
129 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000130
Yury Gribovd7dbb662015-12-01 11:40:55 +0000131 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
132 /// compute an offset from native SP to the address of the most recent
133 /// dynamic alloca.
134 DYNAREAOFFSET,
135
Chris Lattner595088a2005-11-17 07:30:41 +0000136 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
137 /// at function entry, used for PIC code.
138 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000139
Tim Shen10c64e62017-05-12 19:25:37 +0000140 /// These nodes represent PPC shifts.
141 ///
142 /// For scalar types, only the last `n + 1` bits of the shift amounts
143 /// are used, where n is log2(sizeof(element) * 8). See sld/slw, etc.
144 /// for exact behaviors.
145 ///
146 /// For vector types, only the last n bits are used. See vsld.
Chris Lattnerfea33f72005-12-06 02:10:38 +0000147 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000148
Hal Finkel13d104b2014-12-11 18:37:52 +0000149 /// The combination of sra[wd]i and addze used to implemented signed
150 /// integer division by a power of 2. The first operand is the dividend,
151 /// and the second is the constant shift amount (representing the
152 /// divisor).
153 SRA_ADDZE,
154
Chris Lattnereb755fc2006-05-17 19:00:46 +0000155 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000156 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000157 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000158 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000159
Chris Lattnereb755fc2006-05-17 19:00:46 +0000160 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
161 /// MTCTR instruction.
162 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000163
Chris Lattnereb755fc2006-05-17 19:00:46 +0000164 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
165 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000166 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000167
Hal Finkelfc096c92014-12-23 22:29:40 +0000168 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
169 /// instruction and the TOC reload required on SVR4 PPC64.
170 BCTRL_LOAD_TOC,
171
Nate Begemanb11b8e42005-12-20 00:26:01 +0000172 /// Return with a flag operand, matched by 'blr'
173 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000174
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000175 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
176 /// This copies the bits corresponding to the specified CRREG into the
177 /// resultant GPR. Bits corresponding to other CR regs are undefined.
178 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000179
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000180 /// Direct move from a VSX register to a GPR
181 MFVSR,
182
183 /// Direct move from a GPR to a VSX register (algebraic)
184 MTVSRA,
185
186 /// Direct move from a GPR to a VSX register (zero)
187 MTVSRZ,
188
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000189 /// Extract a subvector from signed integer vector and convert to FP.
190 /// It is primarily used to convert a (widened) illegal integer vector
191 /// type to a legal floating point vector type.
192 /// For example v2i32 -> widened to v4i32 -> v2f64
193 SINT_VEC_TO_FP,
194
195 /// Extract a subvector from unsigned integer vector and convert to FP.
196 /// As with SINT_VEC_TO_FP, used for converting illegal types.
197 UINT_VEC_TO_FP,
198
Hal Finkel940ab932014-02-28 00:27:01 +0000199 // FIXME: Remove these once the ANDI glue bug is fixed:
200 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
201 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
202 /// implement truncation of i32 or i64 to i1.
203 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
204
Hal Finkelbbdee932014-12-02 22:01:00 +0000205 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
206 // target (returns (Lo, Hi)). It takes a chain operand.
207 READ_TIME_BASE,
208
Hal Finkel756810f2013-03-21 21:37:52 +0000209 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
210 EH_SJLJ_SETJMP,
211
212 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
213 EH_SJLJ_LONGJMP,
214
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000215 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
216 /// instructions. For lack of better number, we use the opcode number
217 /// encoding for the OPC field to identify the compare. For example, 838
218 /// is VCMPGTSH.
219 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000220
Chris Lattner6961fc72006-03-26 10:06:40 +0000221 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000222 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000223 /// opcode number encoding for the OPC field to identify the compare. For
224 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000225 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000226
Chris Lattner9754d142006-04-18 17:59:36 +0000227 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
228 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
229 /// condition register to branch on, OPC is the branch opcode to use (e.g.
230 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
231 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000232 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000233
Hal Finkel25c19922013-05-15 21:37:41 +0000234 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
235 /// loops.
236 BDNZ, BDZ,
237
Ulrich Weigand874fc622013-03-26 10:56:22 +0000238 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
239 /// towards zero. Used only as part of the long double-to-int
240 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000241 FADDRTZ,
242
Ulrich Weigand874fc622013-03-26 10:56:22 +0000243 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
244 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000245
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000246 /// TC_RETURN - A tail call return.
247 /// operand #0 chain
248 /// operand #1 callee (register or absolute)
249 /// operand #2 stack adjustment
250 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000251 TC_RETURN,
252
Hal Finkel5ab37802012-08-28 02:10:27 +0000253 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
254 CR6SET,
255 CR6UNSET,
256
Roman Divacky8854e762013-12-22 09:48:38 +0000257 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
258 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000259 PPC32_GOT,
260
Hal Finkel7c8ae532014-07-25 17:47:22 +0000261 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
Hal Finkel07462112015-02-25 18:06:45 +0000262 /// local dynamic TLS on PPC32.
Hal Finkel7c8ae532014-07-25 17:47:22 +0000263 PPC32_PICGOT,
264
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000265 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
266 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000267 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000268 ADDIS_GOT_TPREL_HA,
269
270 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000271 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000272 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000273 /// finds the offset of "sym" relative to the thread pointer.
274 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000275
276 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
277 /// model, produces an ADD instruction that adds the contents of
278 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000279 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000280 /// identifies to the linker that the instruction is part of a
281 /// TLS sequence.
282 ADD_TLS,
283
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000284 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
285 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000286 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000287 ADDIS_TLSGD_HA,
288
Bill Schmidt82f1c772015-02-10 19:09:05 +0000289 /// %X3 = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000290 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000291 /// sym\@got\@tlsgd\@l and stores the result in X3. Hidden by
292 /// ADDIS_TLSGD_L_ADDR until after register assignment.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000293 ADDI_TLSGD_L,
294
Bill Schmidt82f1c772015-02-10 19:09:05 +0000295 /// %X3 = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
296 /// model, produces a call to __tls_get_addr(sym\@tlsgd). Hidden by
297 /// ADDIS_TLSGD_L_ADDR until after register assignment.
298 GET_TLS_ADDR,
299
300 /// G8RC = ADDI_TLSGD_L_ADDR G8RReg, Symbol, Symbol - Op that
301 /// combines ADDI_TLSGD_L and GET_TLS_ADDR until expansion following
302 /// register assignment.
303 ADDI_TLSGD_L_ADDR,
304
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000305 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
306 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000307 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000308 ADDIS_TLSLD_HA,
309
Bill Schmidt82f1c772015-02-10 19:09:05 +0000310 /// %X3 = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000311 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000312 /// sym\@got\@tlsld\@l and stores the result in X3. Hidden by
313 /// ADDIS_TLSLD_L_ADDR until after register assignment.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000314 ADDI_TLSLD_L,
315
Bill Schmidt82f1c772015-02-10 19:09:05 +0000316 /// %X3 = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
317 /// model, produces a call to __tls_get_addr(sym\@tlsld). Hidden by
318 /// ADDIS_TLSLD_L_ADDR until after register assignment.
319 GET_TLSLD_ADDR,
320
321 /// G8RC = ADDI_TLSLD_L_ADDR G8RReg, Symbol, Symbol - Op that
322 /// combines ADDI_TLSLD_L and GET_TLSLD_ADDR until expansion
323 /// following register assignment.
324 ADDI_TLSLD_L_ADDR,
325
326 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol - For the local-dynamic TLS
327 /// model, produces an ADDIS8 instruction that adds X3 to
328 /// sym\@dtprel\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000329 ADDIS_DTPREL_HA,
330
331 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
332 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000333 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000334 ADDI_DTPREL_L,
335
Bill Schmidt51e79512013-02-20 15:50:31 +0000336 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000337 /// during instruction selection to optimize a BUILD_VECTOR into
338 /// operations on splats. This is necessary to avoid losing these
339 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000340 VADD_SPLAT,
341
Bill Schmidta87a7e22013-05-14 19:35:45 +0000342 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
343 /// operand identifies the operating system entry point.
344 SC,
345
Bill Schmidte26236e2015-05-22 16:44:10 +0000346 /// CHAIN = CLRBHRB CHAIN - Clear branch history rolling buffer.
347 CLRBHRB,
348
349 /// GPRC, CHAIN = MFBHRBE CHAIN, Entry, Dummy - Move from branch
350 /// history rolling buffer entry.
351 MFBHRBE,
352
353 /// CHAIN = RFEBB CHAIN, State - Return from event-based branch.
354 RFEBB,
355
Bill Schmidtfae5d712014-12-09 16:35:51 +0000356 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
357 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
358 /// or stxvd2x instruction. The chain is necessary because the
359 /// sequence replaces a load and needs to provide the same number
360 /// of outputs.
361 XXSWAPD,
362
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +0000363 /// An SDNode for swaps that are not associated with any loads/stores
364 /// and thereby have no chain.
365 SWAP_NO_CHAIN,
366
Hal Finkelc93a9a22015-02-25 01:06:45 +0000367 /// QVFPERM = This corresponds to the QPX qvfperm instruction.
368 QVFPERM,
369
370 /// QVGPCI = This corresponds to the QPX qvgpci instruction.
371 QVGPCI,
372
373 /// QVALIGNI = This corresponds to the QPX qvaligni instruction.
374 QVALIGNI,
375
376 /// QVESPLATI = This corresponds to the QPX qvesplati instruction.
377 QVESPLATI,
378
379 /// QBFLT = Access the underlying QPX floating-point boolean
380 /// representation.
381 QBFLT,
382
Owen Andersonb2c80da2011-02-25 21:41:48 +0000383 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000384 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
385 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
386 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000387 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000388
389 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000390 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
391 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
392 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000393 LBRX,
394
Hal Finkel60c75102013-04-01 15:37:53 +0000395 /// STFIWX - The STFIWX instruction. The first operand is an input token
396 /// chain, then an f64 value to store, then an address to store it to.
397 STFIWX,
398
Hal Finkelbeb296b2013-03-31 10:12:51 +0000399 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
400 /// load which sign-extends from a 32-bit integer value into the
401 /// destination 64-bit register.
402 LFIWAX,
403
Hal Finkelf6d45f22013-04-01 17:52:07 +0000404 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
405 /// load which zero-extends from a 32-bit integer value into the
406 /// destination 64-bit register.
407 LFIWZX,
408
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000409 /// GPRC, CHAIN = LXSIZX, CHAIN, Ptr, ByteWidth - This is a load of an
410 /// integer smaller than 64 bits into a VSR. The integer is zero-extended.
411 /// This can be used for converting loaded integers to floating point.
412 LXSIZX,
413
414 /// STXSIX - The STXSI[bh]X instruction. The first operand is an input
415 /// chain, then an f64 value to store, then an address to store it to,
416 /// followed by a byte-width for the store.
417 STXSIX,
418
Bill Schmidtfae5d712014-12-09 16:35:51 +0000419 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
420 /// Maps directly to an lxvd2x instruction that will be followed by
421 /// an xxswapd.
422 LXVD2X,
423
424 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
425 /// Maps directly to an stxvd2x instruction that will be preceded by
426 /// an xxswapd.
Hal Finkelc93a9a22015-02-25 01:06:45 +0000427 STXVD2X,
428
429 /// QBRC, CHAIN = QVLFSb CHAIN, Ptr
430 /// The 4xf32 load used for v4i1 constants.
Hal Finkelcf599212015-02-25 21:36:59 +0000431 QVLFSb,
432
433 /// GPRC = TOC_ENTRY GA, TOC
434 /// Loads the entry for GA from the TOC, where the TOC base is given by
435 /// the last operand.
436 TOC_ENTRY
Chris Lattnerf424a662006-01-27 23:34:02 +0000437 };
Eugene Zelenko8187c192017-01-13 00:58:58 +0000438
439 } // end namespace PPCISD
Chris Lattner382f3562006-03-20 06:15:45 +0000440
441 /// Define some predicates that are used for node matching.
442 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +0000443
Chris Lattnere8b83b42006-04-06 17:23:16 +0000444 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
445 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000446 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000447 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000448
Chris Lattnere8b83b42006-04-06 17:23:16 +0000449 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
450 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000451 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000452 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000453
Bill Schmidt5ed84cd2015-05-16 01:02:12 +0000454 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
455 /// VPKUDUM instruction.
456 bool isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
457 SelectionDAG &DAG);
458
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000459 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
460 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000461 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000462 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000463
464 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
465 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000466 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000467 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000468
Kit Barton13894c72015-06-25 15:17:40 +0000469 /// isVMRGEOShuffleMask - Return true if this is a shuffle mask suitable for
470 /// a VMRGEW or VMRGOW instruction
471 bool isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
472 unsigned ShuffleKind, SelectionDAG &DAG);
Tony Jiang0a429f02017-05-24 23:48:29 +0000473 /// isXXSLDWIShuffleMask - Return true if this is a shuffle mask suitable
474 /// for a XXSLDWI instruction.
475 bool isXXSLDWIShuffleMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
476 bool &Swap, bool IsLE);
Tony Jiang1a8eec12017-06-12 18:24:36 +0000477
478 /// isXXBRHShuffleMask - Return true if this is a shuffle mask suitable
479 /// for a XXBRH instruction.
480 bool isXXBRHShuffleMask(ShuffleVectorSDNode *N);
481
482 /// isXXBRWShuffleMask - Return true if this is a shuffle mask suitable
483 /// for a XXBRW instruction.
484 bool isXXBRWShuffleMask(ShuffleVectorSDNode *N);
485
486 /// isXXBRDShuffleMask - Return true if this is a shuffle mask suitable
487 /// for a XXBRD instruction.
488 bool isXXBRDShuffleMask(ShuffleVectorSDNode *N);
489
490 /// isXXBRQShuffleMask - Return true if this is a shuffle mask suitable
491 /// for a XXBRQ instruction.
492 bool isXXBRQShuffleMask(ShuffleVectorSDNode *N);
493
Tony Jiang60c247d2017-05-31 13:09:57 +0000494 /// isXXPERMDIShuffleMask - Return true if this is a shuffle mask suitable
495 /// for a XXPERMDI instruction.
496 bool isXXPERMDIShuffleMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
497 bool &Swap, bool IsLE);
Tony Jiang0a429f02017-05-24 23:48:29 +0000498
Bill Schmidt42a69362014-08-05 20:47:25 +0000499 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
500 /// shift amount, otherwise return -1.
501 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
502 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000503
Chris Lattner382f3562006-03-20 06:15:45 +0000504 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
505 /// specifies a splat of a single element that is suitable for input to
506 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000507 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000508
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000509 /// isXXINSERTWMask - Return true if this VECTOR_SHUFFLE can be handled by
510 /// the XXINSERTW instruction introduced in ISA 3.0. This is essentially any
511 /// shuffle of v4f32/v4i32 vectors that just inserts one element from one
512 /// vector into the other. This function will also set a couple of
513 /// output parameters for how much the source vector needs to be shifted and
514 /// what byte number needs to be specified for the instruction to put the
515 /// element in the desired location of the target vector.
516 bool isXXINSERTWMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
517 unsigned &InsertAtByte, bool &Swap, bool IsLE);
518
Chris Lattner382f3562006-03-20 06:15:45 +0000519 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
520 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000521 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000522
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000523 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000524 /// formed by using a vspltis[bhw] instruction of the specified element
525 /// size, return the constant being splatted. The ByteSize field indicates
526 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000527 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000528
529 /// If this is a qvaligni shuffle mask, return the shift
530 /// amount, otherwise return -1.
531 int isQVALIGNIShuffleMask(SDNode *N);
Eugene Zelenko8187c192017-01-13 00:58:58 +0000532
533 } // end namespace PPC
Owen Andersonb2c80da2011-02-25 21:41:48 +0000534
Nate Begeman6cca84e2005-10-16 05:39:50 +0000535 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000536 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000537
Chris Lattnerf22556d2005-08-16 17:14:42 +0000538 public:
Eric Christophercccae792015-01-30 22:02:31 +0000539 explicit PPCTargetLowering(const PPCTargetMachine &TM,
540 const PPCSubtarget &STI);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000541
Chris Lattner347ed8a2006-01-09 23:52:17 +0000542 /// getTargetNodeName() - This method returns the name of a target specific
543 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000544 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000545
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000546 /// getPreferredVectorAction - The code we generate when vector types are
547 /// legalized by promoting the integer element type is often much worse
548 /// than code we generate if we widen the type for applicable vector types.
549 /// The issue with promoting is that the vector is scalaraized, individual
550 /// elements promoted and then the vector is rebuilt. So say we load a pair
551 /// of v4i8's and shuffle them. This will turn into a mess of 8 extending
552 /// loads, moves back into VSR's (or memory ops if we don't have moves) and
553 /// then the VPERM for the shuffle. All in all a very slow sequence.
554 TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(EVT VT)
555 const override {
Sanjay Patel1ed771f2016-09-14 16:37:15 +0000556 if (VT.getScalarSizeInBits() % 8 == 0)
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000557 return TypeWidenVector;
558 return TargetLoweringBase::getPreferredVectorAction(VT);
559 }
Eugene Zelenko8187c192017-01-13 00:58:58 +0000560
Petar Jovanovic280f7102015-12-14 17:57:33 +0000561 bool useSoftFloat() const override;
562
Mehdi Aminieaabc512015-07-09 15:12:23 +0000563 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000564 return MVT::i32;
565 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000566
Hal Finkel9bb61de2015-01-05 05:24:42 +0000567 bool isCheapToSpeculateCttz() const override {
568 return true;
569 }
570
571 bool isCheapToSpeculateCtlz() const override {
572 return true;
573 }
574
Pierre Gousseau051db7d2016-08-16 13:53:53 +0000575 bool isCtlzFast() const override {
576 return true;
577 }
578
Hal Finkel5ef4b032016-09-02 02:58:25 +0000579 bool hasAndNotCompare(SDValue) const override {
580 return true;
581 }
582
Sanjay Patelb2f16212017-04-05 14:09:39 +0000583 bool convertSetCCLogicToBitwiseLogic(EVT VT) const override {
584 return VT.isScalarInteger();
585 }
586
Chuang-Yu Cheng98c18942016-04-08 12:04:32 +0000587 bool supportSplitCSR(MachineFunction *MF) const override {
588 return
589 MF->getFunction()->getCallingConv() == CallingConv::CXX_FAST_TLS &&
590 MF->getFunction()->hasFnAttribute(Attribute::NoUnwind);
591 }
592
593 void initializeSplitCSR(MachineBasicBlock *Entry) const override;
594
595 void insertCopiesSplitCSR(
596 MachineBasicBlock *Entry,
597 const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
598
Scott Michela6729e82008-03-10 15:42:14 +0000599 /// getSetCCResultType - Return the ISD::SETCC ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000600 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
601 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000602
Hal Finkel62ac7362014-09-19 11:42:56 +0000603 /// Return true if target always beneficiates from combining into FMA for a
604 /// given value type. This must typically return false on targets where FMA
605 /// takes more cycles to execute than FADD.
606 bool enableAggressiveFMAFusion(EVT VT) const override;
607
Chris Lattnera801fced2006-11-08 02:15:41 +0000608 /// getPreIndexedAddressParts - returns true by value, base pointer and
609 /// offset pointer and addressing mode by reference if the node's address
610 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000611 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
612 SDValue &Offset,
613 ISD::MemIndexedMode &AM,
614 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000615
Chris Lattnera801fced2006-11-08 02:15:41 +0000616 /// SelectAddressRegReg - Given the specified addressed, check to see if it
617 /// can be represented as an indexed [r+r] operation. Returns false if it
618 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000619 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000620 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000621
Chris Lattnera801fced2006-11-08 02:15:41 +0000622 /// SelectAddressRegImm - Returns true if the address N can be represented
623 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000624 /// is not better represented as reg+reg. If Aligned is true, only accept
625 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000626 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Nemanja Ivanovic3c7e276d2017-07-13 18:17:10 +0000627 SelectionDAG &DAG, unsigned Alignment) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000628
Chris Lattnera801fced2006-11-08 02:15:41 +0000629 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
630 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000631 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000632 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000633
Craig Topper0d3fa922014-04-29 07:57:37 +0000634 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000635
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000636 /// LowerOperation - Provide custom lowering hooks for some operations.
637 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000638 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000639
Duncan Sands6ed40142008-12-01 11:39:25 +0000640 /// ReplaceNodeResults - Replace the results of node with an illegal result
641 /// type with new values built out of custom code.
642 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000643 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
644 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000645
Bill Schmidtfae5d712014-12-09 16:35:51 +0000646 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
647 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
648
Craig Topper0d3fa922014-04-29 07:57:37 +0000649 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000650
Hal Finkel13d104b2014-12-11 18:37:52 +0000651 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
652 std::vector<SDNode *> *Created) const override;
653
Pat Gavlina717f252015-07-09 17:40:29 +0000654 unsigned getRegisterByName(const char* RegName, EVT VT,
655 SelectionDAG &DAG) const override;
Hal Finkel0d8db462014-05-11 19:29:11 +0000656
Jay Foada0653a32014-05-14 21:14:37 +0000657 void computeKnownBitsForTargetNode(const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +0000658 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000659 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000660 const SelectionDAG &DAG,
661 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000662
Hal Finkel57725662015-01-03 17:58:24 +0000663 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
664
James Y Knightf44fc522016-03-16 22:12:04 +0000665 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
666 return true;
667 }
668
Tim Shen04de70d2017-05-09 15:27:17 +0000669 Instruction *emitLeadingFence(IRBuilder<> &Builder, Instruction *Inst,
670 AtomicOrdering Ord) const override;
671 Instruction *emitTrailingFence(IRBuilder<> &Builder, Instruction *Inst,
672 AtomicOrdering Ord) const override;
Robin Morisset22129962014-09-23 20:46:49 +0000673
Craig Topper0d3fa922014-04-29 07:57:37 +0000674 MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000675 EmitInstrWithCustomInserter(MachineInstr &MI,
676 MachineBasicBlock *MBB) const override;
677 MachineBasicBlock *EmitAtomicBinary(MachineInstr &MI,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000678 MachineBasicBlock *MBB,
679 unsigned AtomicSize,
Hal Finkel57282002016-08-28 16:17:58 +0000680 unsigned BinOpcode,
681 unsigned CmpOpcode = 0,
682 unsigned CmpPred = 0) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000683 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr &MI,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000684 MachineBasicBlock *MBB,
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000685 bool is8bit,
Hal Finkel57282002016-08-28 16:17:58 +0000686 unsigned Opcode,
687 unsigned CmpOpcode = 0,
688 unsigned CmpPred = 0) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000689
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000690 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000691 MachineBasicBlock *MBB) const;
692
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000693 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000694 MachineBasicBlock *MBB) const;
695
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000696 ConstraintType getConstraintType(StringRef Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000697
698 /// Examine constraint string and operand type and determine a weight value.
699 /// The operand object must already have been set up with the operand type.
700 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000701 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000702
Eric Christopher11e4df72015-02-26 22:38:43 +0000703 std::pair<unsigned, const TargetRegisterClass *>
704 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000705 StringRef Constraint, MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000706
Dale Johannesencbde4c22008-02-28 22:31:51 +0000707 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
708 /// function arguments in the caller parameter area. This is the actual
709 /// alignment, not its logarithm.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000710 unsigned getByValTypeAlignment(Type *Ty,
711 const DataLayout &DL) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000712
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000713 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000714 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000715 void LowerAsmOperandForConstraint(SDValue Op,
716 std::string &Constraint,
717 std::vector<SDValue> &Ops,
718 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000719
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000720 unsigned
721 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sanders08288602015-03-17 11:09:13 +0000722 if (ConstraintCode == "es")
723 return InlineAsm::Constraint_es;
724 else if (ConstraintCode == "o")
725 return InlineAsm::Constraint_o;
726 else if (ConstraintCode == "Q")
727 return InlineAsm::Constraint_Q;
728 else if (ConstraintCode == "Z")
729 return InlineAsm::Constraint_Z;
730 else if (ConstraintCode == "Zy")
731 return InlineAsm::Constraint_Zy;
732 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000733 }
734
Chris Lattner1eb94d92007-03-30 23:15:24 +0000735 /// isLegalAddressingMode - Return true if the addressing mode represented
736 /// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000737 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000738 Type *Ty, unsigned AS,
739 Instruction *I = nullptr) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000740
Hal Finkel34974ed2014-04-12 21:52:38 +0000741 /// isLegalICmpImmediate - Return true if the specified immediate is legal
742 /// icmp immediate, that is the target has icmp instructions which can
743 /// compare a register against the immediate without having to materialize
744 /// the immediate into a register.
745 bool isLegalICmpImmediate(int64_t Imm) const override;
746
747 /// isLegalAddImmediate - Return true if the specified immediate is legal
748 /// add immediate, that is the target has add instructions which can
749 /// add a register and the immediate without having to materialize
750 /// the immediate into a register.
751 bool isLegalAddImmediate(int64_t Imm) const override;
752
753 /// isTruncateFree - Return true if it's free to truncate a value of
754 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
755 /// register X1 to i32 by referencing its sub-register R1.
756 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
757 bool isTruncateFree(EVT VT1, EVT VT2) const override;
758
Hal Finkel5d5d1532015-01-10 08:21:59 +0000759 bool isZExtFree(SDValue Val, EVT VT2) const override;
760
Olivier Sallenave32509692015-01-13 15:06:36 +0000761 bool isFPExtFree(EVT VT) const override;
762
Hal Finkel34974ed2014-04-12 21:52:38 +0000763 /// \brief Returns true if it is beneficial to convert a load of a constant
764 /// to just the constant itself.
765 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
766 Type *Ty) const override;
767
Sanjay Patele404cbf2017-08-24 23:24:43 +0000768 bool convertSelectOfConstantsToMath(EVT VT) const override {
Sanjay Patel066f3202017-03-04 19:18:09 +0000769 return true;
770 }
771
Craig Topper0d3fa922014-04-29 07:57:37 +0000772 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000773
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000774 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
775 const CallInst &I,
776 unsigned Intrinsic) const override;
777
Evan Chengd9929f02010-04-01 20:10:42 +0000778 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000779 /// and store operations as a result of memset, memcpy, and memmove
780 /// lowering. If DstAlign is zero that means it's safe to destination
781 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
782 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000783 /// probably because the source does not need to be loaded. If 'IsMemset' is
784 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
785 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
786 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000787 /// It returns EVT::Other if the type should be determined using generic
788 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000789 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000790 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000791 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000792 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000793
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000794 /// Is unaligned memory access allowed for the given type, and is it fast
795 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000796 bool allowsMisalignedMemoryAccesses(EVT VT,
797 unsigned AddrSpace,
798 unsigned Align = 1,
799 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000800
Stephen Lin73de7bf2013-07-09 18:16:56 +0000801 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
802 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
803 /// expanded to FMAs when this method returns true, otherwise fmuladd is
804 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000805 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000806
Hal Finkel934361a2015-01-14 01:07:51 +0000807 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
808
Hal Finkelb4240ca2014-03-31 17:48:16 +0000809 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000810 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000811 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000812 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000813
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000814 /// createFastISel - This method returns a target-specific FastISel object,
815 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000816 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
817 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000818
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000819 /// \brief Returns true if an argument of type Ty needs to be passed in a
820 /// contiguous block of registers in calling convention CallConv.
821 bool functionArgumentNeedsConsecutiveRegisters(
822 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
823 // We support any array type as "consecutive" block in the parameter
824 // save area. The element type defines the alignment requirement and
825 // whether the argument should go in GPRs, FPRs, or VRs if available.
826 //
827 // Note that clang uses this capability both to implement the ELFv2
828 // homogeneous float/vector aggregate ABI, and to avoid having to use
829 // "byval" when passing aggregates that might fully fit in registers.
830 return Ty->isArrayTy();
831 }
832
Joseph Tremouletf748c892015-11-07 01:11:31 +0000833 /// If a physical register, this returns the register that receives the
834 /// exception address on entry to an EH pad.
835 unsigned
836 getExceptionPointerRegister(const Constant *PersonalityFn) const override;
Hal Finkeled844c42015-01-06 22:31:02 +0000837
Joseph Tremouletf748c892015-11-07 01:11:31 +0000838 /// If a physical register, this returns the register that receives the
839 /// exception typeid on entry to a landing pad.
840 unsigned
841 getExceptionSelectorRegister(const Constant *PersonalityFn) const override;
842
Tim Shena1d8bc52016-04-19 20:14:52 +0000843 /// Override to support customized stack guard loading.
844 bool useLoadStackGuardNode() const override;
845 void insertSSPDeclarations(Module &M) const override;
846
Ehsan Amiric90b02c2016-10-24 17:31:09 +0000847 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Joerg Sonnenberger8c1a9ac2016-11-16 00:37:30 +0000848
849 unsigned getJumpTableEncoding() const override;
850 bool isJumpTableRelative() const override;
851 SDValue getPICJumpTableRelocBase(SDValue Table,
852 SelectionDAG &DAG) const override;
853 const MCExpr *getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
854 unsigned JTI,
855 MCContext &Ctx) const override;
856
Joseph Tremouletf748c892015-11-07 01:11:31 +0000857 private:
Hal Finkeled844c42015-01-06 22:31:02 +0000858 struct ReuseLoadInfo {
859 SDValue Ptr;
860 SDValue Chain;
861 SDValue ResChain;
862 MachinePointerInfo MPI;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000863 bool IsDereferenceable = false;
864 bool IsInvariant = false;
865 unsigned Alignment = 0;
Hal Finkeled844c42015-01-06 22:31:02 +0000866 AAMDNodes AAInfo;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000867 const MDNode *Ranges = nullptr;
Hal Finkeled844c42015-01-06 22:31:02 +0000868
Eugene Zelenko8187c192017-01-13 00:58:58 +0000869 ReuseLoadInfo() = default;
Justin Lebaradbf09e2016-09-11 01:38:58 +0000870
871 MachineMemOperand::Flags MMOFlags() const {
872 MachineMemOperand::Flags F = MachineMemOperand::MONone;
873 if (IsDereferenceable)
874 F |= MachineMemOperand::MODereferenceable;
875 if (IsInvariant)
876 F |= MachineMemOperand::MOInvariant;
877 return F;
878 }
Hal Finkeled844c42015-01-06 22:31:02 +0000879 };
880
881 bool canReuseLoadAddress(SDValue Op, EVT MemVT, ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +0000882 SelectionDAG &DAG,
883 ISD::LoadExtType ET = ISD::NON_EXTLOAD) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000884 void spliceIntoChain(SDValue ResChain, SDValue NewResChain,
885 SelectionDAG &DAG) const;
886
887 void LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000888 SelectionDAG &DAG, const SDLoc &dl) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000889 SDValue LowerFP_TO_INTDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000890 const SDLoc &dl) const;
Guozhi Wei1fd553c2016-12-12 22:09:02 +0000891
892 bool directMoveIsProfitable(const SDValue &Op) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000893 SDValue LowerINT_TO_FPDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000894 const SDLoc &dl) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000895
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000896 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
897 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000898
Evan Cheng67a69dd2010-01-27 00:07:07 +0000899 bool
900 IsEligibleForTailCallOptimization(SDValue Callee,
901 CallingConv::ID CalleeCC,
902 bool isVarArg,
903 const SmallVectorImpl<ISD::InputArg> &Ins,
904 SelectionDAG& DAG) const;
905
Chuang-Yu Cheng2e5973e2016-04-06 02:04:38 +0000906 bool
907 IsEligibleForTailCallOptimization_64SVR4(
908 SDValue Callee,
909 CallingConv::ID CalleeCC,
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000910 ImmutableCallSite CS,
Chuang-Yu Cheng2e5973e2016-04-06 02:04:38 +0000911 bool isVarArg,
912 const SmallVectorImpl<ISD::OutputArg> &Outs,
913 const SmallVectorImpl<ISD::InputArg> &Ins,
914 SelectionDAG& DAG) const;
915
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000916 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG &DAG, int SPDiff,
917 SDValue Chain, SDValue &LROpOut,
Eric Christophere0d09ba2016-07-07 01:08:21 +0000918 SDValue &FPOpOut,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000919 const SDLoc &dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000920
Dan Gohman21cea8a2010-04-17 15:26:15 +0000921 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
922 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
923 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
924 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000925 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000926 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000927 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
928 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000929 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
930 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Eric Christopherb976a392016-07-07 00:39:27 +0000931 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
932 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
933 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
934 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG) const;
935 SDValue LowerGET_DYNAMIC_AREA_OFFSET(SDValue Op, SelectionDAG &DAG) const;
936 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5081ac22016-09-01 10:28:47 +0000937 SDValue LowerEH_DWARF_CFA(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000938 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
939 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
940 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000941 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000942 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
943 const SDLoc &dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000944 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000945 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
946 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
947 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
948 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
949 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
950 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Nemanja Ivanovicd5deb482016-09-14 14:19:09 +0000951 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000952 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000953 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tim Shen3bef27c2017-05-16 20:18:06 +0000954 SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Tony Jiang30a49d12017-06-12 17:58:42 +0000955 SDValue LowerREM(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000956 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000957 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000958 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000959
Hal Finkelc93a9a22015-02-25 01:06:45 +0000960 SDValue LowerVectorLoad(SDValue Op, SelectionDAG &DAG) const;
961 SDValue LowerVectorStore(SDValue Op, SelectionDAG &DAG) const;
962
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000963 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000964 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000965 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000966 const SDLoc &dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000967 SmallVectorImpl<SDValue> &InVals) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000968 SDValue FinishCall(CallingConv::ID CallConv, const SDLoc &dl,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000969 bool isTailCall, bool isVarArg, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000970 bool hasNest, SelectionDAG &DAG,
971 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000972 SDValue InFlag, SDValue Chain, SDValue CallSeqStart,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000973 SDValue &Callee, int SPDiff, unsigned NumBytes,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000974 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000975 SmallVectorImpl<SDValue> &InVals,
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000976 ImmutableCallSite CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000977
Craig Topper0d3fa922014-04-29 07:57:37 +0000978 SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000979 LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
980 const SmallVectorImpl<ISD::InputArg> &Ins,
981 const SDLoc &dl, SelectionDAG &DAG,
982 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000983
Eugene Zelenko8187c192017-01-13 00:58:58 +0000984 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
985 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000986
Eugene Zelenko8187c192017-01-13 00:58:58 +0000987 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
988 bool isVarArg,
989 const SmallVectorImpl<ISD::OutputArg> &Outs,
990 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000991
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000992 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
993 const SmallVectorImpl<ISD::OutputArg> &Outs,
994 const SmallVectorImpl<SDValue> &OutVals,
995 const SDLoc &dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000996
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000997 SDValue extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
998 SelectionDAG &DAG, SDValue ArgVal,
999 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +00001000
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001001 SDValue LowerFormalArguments_Darwin(
1002 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
1003 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
1004 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
1005 SDValue LowerFormalArguments_64SVR4(
1006 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
1007 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
1008 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
1009 SDValue LowerFormalArguments_32SVR4(
1010 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
1011 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
1012 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001013
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001014 SDValue createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
1015 SDValue CallSeqStart,
1016 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1017 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +00001018
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001019 SDValue LowerCall_Darwin(SDValue Chain, SDValue Callee,
1020 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +00001021 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001022 const SmallVectorImpl<ISD::OutputArg> &Outs,
1023 const SmallVectorImpl<SDValue> &OutVals,
1024 const SmallVectorImpl<ISD::InputArg> &Ins,
1025 const SDLoc &dl, SelectionDAG &DAG,
1026 SmallVectorImpl<SDValue> &InVals,
Peter Collingbourne081ffe22017-07-26 19:15:29 +00001027 ImmutableCallSite CS) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001028 SDValue LowerCall_64SVR4(SDValue Chain, SDValue Callee,
1029 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +00001030 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001031 const SmallVectorImpl<ISD::OutputArg> &Outs,
1032 const SmallVectorImpl<SDValue> &OutVals,
1033 const SmallVectorImpl<ISD::InputArg> &Ins,
1034 const SDLoc &dl, SelectionDAG &DAG,
1035 SmallVectorImpl<SDValue> &InVals,
Peter Collingbourne081ffe22017-07-26 19:15:29 +00001036 ImmutableCallSite CS) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001037 SDValue LowerCall_32SVR4(SDValue Chain, SDValue Callee,
1038 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +00001039 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001040 const SmallVectorImpl<ISD::OutputArg> &Outs,
1041 const SmallVectorImpl<SDValue> &OutVals,
1042 const SmallVectorImpl<ISD::InputArg> &Ins,
1043 const SDLoc &dl, SelectionDAG &DAG,
1044 SmallVectorImpl<SDValue> &InVals,
Peter Collingbourne081ffe22017-07-26 19:15:29 +00001045 ImmutableCallSite CS) const;
Hal Finkel756810f2013-03-21 21:37:52 +00001046
1047 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
1048 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +00001049
Hal Finkel940ab932014-02-28 00:27:01 +00001050 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +00001051 SDValue DAGCombineBuildVector(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel940ab932014-02-28 00:27:01 +00001052 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +00001053 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Tim Shen10c64e62017-05-12 19:25:37 +00001054 SDValue combineSHL(SDNode *N, DAGCombinerInfo &DCI) const;
1055 SDValue combineSRA(SDNode *N, DAGCombinerInfo &DCI) const;
1056 SDValue combineSRL(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +00001057
Ehsan Amiri85818682016-11-18 10:41:44 +00001058 /// ConvertSETCCToSubtract - looks at SETCC that compares ints. It replaces
1059 /// SETCC with integer subtraction when (1) there is a legal way of doing it
1060 /// (2) keeping the result of comparison in GPR has performance benefit.
1061 SDValue ConvertSETCCToSubtract(SDNode *N, DAGCombinerInfo &DCI) const;
1062
Evandro Menezes21f9ce12016-11-10 23:31:06 +00001063 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1064 int &RefinementSteps, bool &UseOneConstNR,
1065 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +00001066 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1067 int &RefinementSteps) const override;
Sanjay Patel1dd15592015-07-28 23:05:48 +00001068 unsigned combineRepeatedFPDivisors() const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00001069
1070 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Nemanja Ivanovic8c11e792016-11-29 23:36:03 +00001071
1072 SDValue
Eugene Zelenko8187c192017-01-13 00:58:58 +00001073 combineElementTruncationToVectorTruncation(SDNode *N,
1074 DAGCombinerInfo &DCI) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +00001075 };
Bill Schmidt230b4512013-06-12 16:39:22 +00001076
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001077 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +00001078
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001079 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
1080 const TargetLibraryInfo *LibInfo);
Eugene Zelenko8187c192017-01-13 00:58:58 +00001081
1082 } // end namespace PPC
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001083
Bill Schmidt230b4512013-06-12 16:39:22 +00001084 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1085 CCValAssign::LocInfo &LocInfo,
1086 ISD::ArgFlagsTy &ArgFlags,
1087 CCState &State);
1088
1089 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1090 MVT &LocVT,
1091 CCValAssign::LocInfo &LocInfo,
1092 ISD::ArgFlagsTy &ArgFlags,
1093 CCState &State);
1094
Strahinja Petrovic30e0ce82016-08-05 08:47:26 +00001095 bool
1096 CC_PPC32_SVR4_Custom_SkipLastArgRegsPPCF128(unsigned &ValNo, MVT &ValVT,
1097 MVT &LocVT,
1098 CCValAssign::LocInfo &LocInfo,
1099 ISD::ArgFlagsTy &ArgFlags,
1100 CCState &State);
1101
Bill Schmidt230b4512013-06-12 16:39:22 +00001102 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1103 MVT &LocVT,
1104 CCValAssign::LocInfo &LocInfo,
1105 ISD::ArgFlagsTy &ArgFlags,
1106 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +00001107
Hiroshi Inoue70b1af52017-07-10 06:32:52 +00001108 bool isIntS16Immediate(SDNode *N, int16_t &Imm);
1109 bool isIntS16Immediate(SDValue Op, int16_t &Imm);
Lei Huang31710412017-07-07 21:12:35 +00001110
Eugene Zelenko8187c192017-01-13 00:58:58 +00001111} // end namespace llvm
1112
1113#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H