blob: b789626b26346d6692acaf884f8bfd239f784a17 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyama9381eb12016-12-18 14:06:06 +000030#include "Memory.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000031#include "OutputSections.h"
Rui Ueyama6e3595d2016-12-21 00:05:39 +000032#include "SymbolTable.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000033#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000034#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000035#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000036#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000037#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000038#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000039#include "llvm/Support/ELF.h"
Rui Ueyama520d9162016-12-08 18:31:13 +000040#include "llvm/Support/Endian.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000041
42using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000043using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000044using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000045using namespace llvm::ELF;
46
Rui Ueyamace039262017-01-06 10:04:08 +000047std::string lld::toString(uint32_t Type) {
Rui Ueyama965bed82017-01-25 21:27:59 +000048 StringRef S = getELFRelocationTypeName(elf::Config->EMachine, Type);
49 if (S == "Unknown")
50 return ("Unknown (" + Twine(Type) + ")").str();
51 return S;
Rui Ueyamace039262017-01-06 10:04:08 +000052}
53
Rafael Espindola01205f72015-09-22 18:19:46 +000054namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000055namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000056
Rui Ueyamac1c282a2016-02-11 21:18:01 +000057TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000058
Rafael Espindolae7e57b22015-11-09 21:43:00 +000059static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000060static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000061
Rui Ueyama6e3595d2016-12-21 00:05:39 +000062template <class ELFT> static std::string getErrorLoc(uint8_t *Loc) {
63 for (InputSectionData *D : Symtab<ELFT>::X->Sections) {
64 auto *IS = dyn_cast_or_null<InputSection<ELFT>>(D);
65 if (!IS || !IS->OutSec)
66 continue;
67
68 uint8_t *ISLoc = cast<OutputSection<ELFT>>(IS->OutSec)->Loc + IS->OutSecOff;
69 if (ISLoc <= Loc && Loc < ISLoc + IS->getSize())
70 return IS->getLocation(Loc - ISLoc) + ": ";
71 }
72 return "";
73}
74
75static std::string getErrorLocation(uint8_t *Loc) {
76 switch (Config->EKind) {
77 case ELF32LEKind:
78 return getErrorLoc<ELF32LE>(Loc);
79 case ELF32BEKind:
80 return getErrorLoc<ELF32BE>(Loc);
81 case ELF64LEKind:
82 return getErrorLoc<ELF64LE>(Loc);
83 case ELF64BEKind:
84 return getErrorLoc<ELF64BE>(Loc);
85 default:
86 llvm_unreachable("unknown ELF type");
87 }
88}
89
Eugene Leviant84569e62016-11-29 08:05:44 +000090template <unsigned N>
91static void checkInt(uint8_t *Loc, int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000092 if (!isInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000093 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
94 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000095}
96
Eugene Leviant84569e62016-11-29 08:05:44 +000097template <unsigned N>
98static void checkUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000099 if (!isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000100 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
101 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000102}
103
Eugene Leviant84569e62016-11-29 08:05:44 +0000104template <unsigned N>
105static void checkIntUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000106 if (!isInt<N>(V) && !isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000107 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
108 " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +0000109}
110
Eugene Leviant84569e62016-11-29 08:05:44 +0000111template <unsigned N>
112static void checkAlignment(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000113 if ((V & (N - 1)) != 0)
Eugene Leviant84569e62016-11-29 08:05:44 +0000114 error(getErrorLocation(Loc) + "improper alignment for relocation " +
115 toString(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000116}
117
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000118namespace {
119class X86TargetInfo final : public TargetInfo {
120public:
121 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000122 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000123 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000124 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000125 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000126 bool isTlsLocalDynamicRel(uint32_t Type) const override;
127 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
128 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000129 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000130 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000131 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000132 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
133 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000134 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000135
Rafael Espindola69f54022016-06-04 23:22:34 +0000136 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
137 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000138 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
139 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
140 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
141 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000142};
143
Rui Ueyama46626e12016-07-12 23:28:31 +0000144template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000145public:
146 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000147 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000148 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000149 bool isTlsLocalDynamicRel(uint32_t Type) const override;
150 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
151 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000152 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000153 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000154 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000155 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
156 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000157 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000158
Rafael Espindola5c66b822016-06-04 22:58:54 +0000159 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
160 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000161 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000162 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
163 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
164 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
165 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000166
167private:
168 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
169 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000170};
171
Davide Italiano8c3444362016-01-11 19:45:33 +0000172class PPCTargetInfo final : public TargetInfo {
173public:
174 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000175 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000176 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000177};
178
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000179class PPC64TargetInfo final : public TargetInfo {
180public:
181 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000182 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000183 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
184 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000185 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000186};
187
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000188class AArch64TargetInfo final : public TargetInfo {
189public:
190 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000191 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000192 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000193 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000194 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000195 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000196 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
197 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000198 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000199 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000200 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
201 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000202 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000203 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000204 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000205};
206
Tom Stellard80efb162016-01-07 03:59:08 +0000207class AMDGPUTargetInfo final : public TargetInfo {
208public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000209 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000210 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
211 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000212};
213
Peter Smith8646ced2016-06-07 09:31:52 +0000214class ARMTargetInfo final : public TargetInfo {
215public:
216 ARMTargetInfo();
217 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000218 bool isPicRel(uint32_t Type) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000219 uint32_t getDynRel(uint32_t Type) const override;
220 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000221 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000222 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
223 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000224 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000225 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000226 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000227 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
228 int32_t Index, unsigned RelOff) const override;
Peter Smith96943762017-01-25 10:31:16 +0000229 void addPltSymbols(InputSectionData *IS, uint64_t Off) const override;
230 void addPltHeaderSymbols(InputSectionData *ISD) const override;
Peter Smith3a52eb02017-02-01 10:26:03 +0000231 bool needsThunk(RelExpr Expr, uint32_t RelocType, const InputFile *File,
232 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000233 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
234};
235
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000236template <class ELFT> class MipsTargetInfo final : public TargetInfo {
237public:
238 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000239 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000240 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000241 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000242 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000243 bool isTlsLocalDynamicRel(uint32_t Type) const override;
244 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000245 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000246 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000247 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
248 int32_t Index, unsigned RelOff) const override;
Peter Smith3a52eb02017-02-01 10:26:03 +0000249 bool needsThunk(RelExpr Expr, uint32_t RelocType, const InputFile *File,
250 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000251 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000252 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000253};
254} // anonymous namespace
255
Rui Ueyama91004392015-10-13 16:08:15 +0000256TargetInfo *createTarget() {
257 switch (Config->EMachine) {
258 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000259 case EM_IAMCU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000260 return make<X86TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000261 case EM_AARCH64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000262 return make<AArch64TargetInfo>();
Tom Stellard80efb162016-01-07 03:59:08 +0000263 case EM_AMDGPU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000264 return make<AMDGPUTargetInfo>();
Peter Smith8646ced2016-06-07 09:31:52 +0000265 case EM_ARM:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000266 return make<ARMTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000267 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000268 switch (Config->EKind) {
269 case ELF32LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000270 return make<MipsTargetInfo<ELF32LE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000271 case ELF32BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000272 return make<MipsTargetInfo<ELF32BE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000273 case ELF64LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000274 return make<MipsTargetInfo<ELF64LE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000275 case ELF64BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000276 return make<MipsTargetInfo<ELF64BE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000277 default:
George Rimar777f9632016-03-12 08:31:34 +0000278 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000279 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000280 case EM_PPC:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000281 return make<PPCTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000282 case EM_PPC64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000283 return make<PPC64TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000284 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000285 if (Config->EKind == ELF32LEKind)
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000286 return make<X86_64TargetInfo<ELF32LE>>();
287 return make<X86_64TargetInfo<ELF64LE>>();
Rui Ueyama91004392015-10-13 16:08:15 +0000288 }
George Rimar777f9632016-03-12 08:31:34 +0000289 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000290}
291
Rafael Espindola01205f72015-09-22 18:19:46 +0000292TargetInfo::~TargetInfo() {}
293
Rafael Espindola666625b2016-04-01 14:36:09 +0000294uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
295 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000296 return 0;
297}
298
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000299bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000300
Peter Smith3a52eb02017-02-01 10:26:03 +0000301bool TargetInfo::needsThunk(RelExpr Expr, uint32_t RelocType,
302 const InputFile *File, const SymbolBody &S) const {
303 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000304}
305
George Rimar98b060d2016-03-06 06:01:07 +0000306bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000307
George Rimar98b060d2016-03-06 06:01:07 +0000308bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000309
George Rimara4c7e742016-10-20 08:36:42 +0000310bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000311
Peter Smith4b360292016-12-09 09:59:54 +0000312void TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
313 writeGotPlt(Buf, S);
314}
315
Rafael Espindola5c66b822016-06-04 22:58:54 +0000316RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
317 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000318 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000319}
320
321void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
322 llvm_unreachable("Should not have claimed to be relaxable");
323}
324
Rafael Espindola22ef9562016-04-13 01:40:19 +0000325void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
326 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000327 llvm_unreachable("Should not have claimed to be relaxable");
328}
329
Rafael Espindola22ef9562016-04-13 01:40:19 +0000330void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
331 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000332 llvm_unreachable("Should not have claimed to be relaxable");
333}
334
Rafael Espindola22ef9562016-04-13 01:40:19 +0000335void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
336 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000337 llvm_unreachable("Should not have claimed to be relaxable");
338}
339
Rafael Espindola22ef9562016-04-13 01:40:19 +0000340void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
341 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000342 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000343}
George Rimar77d1cb12015-11-24 09:00:06 +0000344
Rafael Espindola7f074422015-09-22 21:35:51 +0000345X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000346 CopyRel = R_386_COPY;
347 GotRel = R_386_GLOB_DAT;
348 PltRel = R_386_JUMP_SLOT;
349 IRelativeRel = R_386_IRELATIVE;
350 RelativeRel = R_386_RELATIVE;
351 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000352 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
353 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000354 GotEntrySize = 4;
355 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000356 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000357 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000358 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000359}
360
361RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
362 switch (Type) {
George Rimarf242ffa2017-01-25 13:36:49 +0000363 case R_386_8:
George Rimar57b0e6a2017-01-11 08:29:52 +0000364 case R_386_16:
365 case R_386_32:
366 case R_386_TLS_LDO_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000367 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000368 case R_386_TLS_GD:
369 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000370 case R_386_TLS_LDM:
371 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000372 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000373 return R_PLT_PC;
George Rimarf242ffa2017-01-25 13:36:49 +0000374 case R_386_PC8:
George Rimar1b3d34a2016-12-03 07:30:30 +0000375 case R_386_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000376 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000377 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000378 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000379 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000380 case R_386_TLS_IE:
381 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000382 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000383 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000384 case R_386_TLS_GOTIE:
385 return R_GOT_FROM_END;
386 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000387 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000388 case R_386_TLS_LE:
389 return R_TLS;
390 case R_386_TLS_LE_32:
391 return R_NEG_TLS;
George Rimar7fa220f2017-01-11 14:20:13 +0000392 case R_386_NONE:
393 return R_HINT;
George Rimar57b0e6a2017-01-11 08:29:52 +0000394 default:
George Rimar7d9eaf72017-01-31 15:37:51 +0000395 error(toString(S.File) + ": unknown relocation type: " + toString(Type));
George Rimar57b0e6a2017-01-11 08:29:52 +0000396 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000397 }
George Rimar77b77792015-11-25 22:15:01 +0000398}
399
Rafael Espindola69f54022016-06-04 23:22:34 +0000400RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
401 RelExpr Expr) const {
402 switch (Expr) {
403 default:
404 return Expr;
405 case R_RELAX_TLS_GD_TO_IE:
406 return R_RELAX_TLS_GD_TO_IE_END;
407 case R_RELAX_TLS_GD_TO_LE:
408 return R_RELAX_TLS_GD_TO_LE_NEG;
409 }
410}
411
Rui Ueyamac516ae12016-01-29 02:33:45 +0000412void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000413 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000414}
415
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000416void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000417 // Entries in .got.plt initially points back to the corresponding
418 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000419 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000420}
Rafael Espindola01205f72015-09-22 18:19:46 +0000421
Peter Smith4b360292016-12-09 09:59:54 +0000422void X86TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
423 // An x86 entry is the address of the ifunc resolver function.
424 write32le(Buf, S.getVA<ELF32LE>());
425}
426
George Rimar98b060d2016-03-06 06:01:07 +0000427uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000428 if (Type == R_386_TLS_LE)
429 return R_386_TLS_TPOFF;
430 if (Type == R_386_TLS_LE_32)
431 return R_386_TLS_TPOFF32;
432 return Type;
433}
434
George Rimar98b060d2016-03-06 06:01:07 +0000435bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000436 return Type == R_386_TLS_GD;
437}
438
George Rimar98b060d2016-03-06 06:01:07 +0000439bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000440 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
441}
442
George Rimar98b060d2016-03-06 06:01:07 +0000443bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000444 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
445}
446
Rui Ueyama4a90f572016-06-16 16:28:50 +0000447void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000448 // Executable files and shared object files have
449 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000450 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000451 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000452 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000453 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
454 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000455 };
456 memcpy(Buf, V, sizeof(V));
457 return;
458 }
George Rimar648a2c32015-10-20 08:54:27 +0000459
George Rimar77b77792015-11-25 22:15:01 +0000460 const uint8_t PltData[] = {
461 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000462 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
463 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000464 };
465 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000466 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000467 write32le(Buf + 2, Got + 4);
468 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000469}
470
Rui Ueyama9398f862016-01-29 04:15:02 +0000471void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
472 uint64_t PltEntryAddr, int32_t Index,
473 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000474 const uint8_t Inst[] = {
475 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
476 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
477 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
478 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000479 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000480
George Rimar77b77792015-11-25 22:15:01 +0000481 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000482 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000483 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000484 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000485 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000486 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000487}
488
Rafael Espindola666625b2016-04-01 14:36:09 +0000489uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
490 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000491 switch (Type) {
492 default:
493 return 0;
George Rimarf242ffa2017-01-25 13:36:49 +0000494 case R_386_8:
495 case R_386_PC8:
496 return *Buf;
George Rimar1b3d34a2016-12-03 07:30:30 +0000497 case R_386_16:
George Rimarc49fd8c2016-12-08 13:50:28 +0000498 case R_386_PC16:
499 return read16le(Buf);
Rafael Espindolada99df32016-03-30 12:40:38 +0000500 case R_386_32:
501 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000502 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000503 case R_386_GOTOFF:
504 case R_386_GOTPC:
505 case R_386_PC32:
506 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000507 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000508 return read32le(Buf);
509 }
510}
511
Rafael Espindola22ef9562016-04-13 01:40:19 +0000512void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
513 uint64_t Val) const {
Rui Ueyama6ec3b462017-01-25 21:05:17 +0000514 // R_386_{PC,}{8,16} are not part of the i386 psABI, but they are
515 // being used for some 16-bit programs such as boot loaders, so
516 // we want to support them.
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000517 switch (Type) {
518 case R_386_8:
519 case R_386_PC8:
520 checkInt<8>(Loc, Val, Type);
Rui Ueyama6ec3b462017-01-25 21:05:17 +0000521 *Loc = Val;
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000522 break;
523 case R_386_16:
524 case R_386_PC16:
525 checkInt<16>(Loc, Val, Type);
George Rimar1b3d34a2016-12-03 07:30:30 +0000526 write16le(Loc, Val);
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000527 break;
528 default:
529 checkInt<32>(Loc, Val, Type);
Rui Ueyama6ec3b462017-01-25 21:05:17 +0000530 write32le(Loc, Val);
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000531 }
Rafael Espindolac4010882015-09-22 20:54:08 +0000532}
533
Rafael Espindola22ef9562016-04-13 01:40:19 +0000534void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
535 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000536 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000537 // leal x@tlsgd(, %ebx, 1),
538 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000539 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000540 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000541 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000542 const uint8_t Inst[] = {
543 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
544 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
545 };
546 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000547 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000548}
549
Rafael Espindola22ef9562016-04-13 01:40:19 +0000550void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
551 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000552 // Convert
553 // leal x@tlsgd(, %ebx, 1),
554 // call __tls_get_addr@plt
555 // to
556 // movl %gs:0, %eax
557 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000558 const uint8_t Inst[] = {
559 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
560 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
561 };
562 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000563 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000564}
565
George Rimar6f17e092015-12-17 09:32:21 +0000566// In some conditions, relocations can be optimized to avoid using GOT.
567// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000568void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
569 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000570 // Ulrich's document section 6.2 says that @gotntpoff can
571 // be used with MOVL or ADDL instructions.
572 // @indntpoff is similar to @gotntpoff, but for use in
573 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000574 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000575
George Rimar6f17e092015-12-17 09:32:21 +0000576 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000577 if (Loc[-1] == 0xa1) {
578 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
579 // This case is different from the generic case below because
580 // this is a 5 byte instruction while below is 6 bytes.
581 Loc[-1] = 0xb8;
582 } else if (Loc[-2] == 0x8b) {
583 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
584 Loc[-2] = 0xc7;
585 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000586 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000587 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
588 Loc[-2] = 0x81;
589 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000590 }
591 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000592 assert(Type == R_386_TLS_GOTIE);
593 if (Loc[-2] == 0x8b) {
594 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
595 Loc[-2] = 0xc7;
596 Loc[-1] = 0xc0 | Reg;
597 } else {
598 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
599 Loc[-2] = 0x8d;
600 Loc[-1] = 0x80 | (Reg << 3) | Reg;
601 }
George Rimar6f17e092015-12-17 09:32:21 +0000602 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000603 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000604}
605
Rafael Espindola22ef9562016-04-13 01:40:19 +0000606void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
607 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000608 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000609 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000610 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000611 }
612
Rui Ueyama55274e32016-04-23 01:10:15 +0000613 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000614 // leal foo(%reg),%eax
615 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000616 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000617 // movl %gs:0,%eax
618 // nop
619 // leal 0(%esi,1),%esi
620 const uint8_t Inst[] = {
621 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
622 0x90, // nop
623 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
624 };
625 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000626}
627
Rui Ueyama46626e12016-07-12 23:28:31 +0000628template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000629 CopyRel = R_X86_64_COPY;
630 GotRel = R_X86_64_GLOB_DAT;
631 PltRel = R_X86_64_JUMP_SLOT;
632 RelativeRel = R_X86_64_RELATIVE;
633 IRelativeRel = R_X86_64_IRELATIVE;
634 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000635 TlsModuleIndexRel = R_X86_64_DTPMOD64;
636 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000637 GotEntrySize = 8;
638 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000639 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000640 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000641 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000642 // Align to the large page size (known as a superpage or huge page).
643 // FreeBSD automatically promotes large, superpage-aligned allocations.
Rui Ueyama835bd722016-11-23 22:10:46 +0000644 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000645}
646
Rui Ueyama46626e12016-07-12 23:28:31 +0000647template <class ELFT>
648RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
649 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000650 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000651 case R_X86_64_8:
George Rimar66666362017-01-12 09:00:17 +0000652 case R_X86_64_32:
653 case R_X86_64_32S:
654 case R_X86_64_64:
655 case R_X86_64_DTPOFF32:
656 case R_X86_64_DTPOFF64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000657 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000658 case R_X86_64_TPOFF32:
659 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000660 case R_X86_64_TLSLD:
661 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000662 case R_X86_64_TLSGD:
663 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000664 case R_X86_64_SIZE32:
665 case R_X86_64_SIZE64:
666 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000667 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000668 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000669 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000670 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000671 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000672 case R_X86_64_GOT32:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000673 case R_X86_64_GOT64:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000674 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000675 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000676 case R_X86_64_GOTPCRELX:
677 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000678 case R_X86_64_GOTTPOFF:
679 return R_GOT_PC;
Rafael Espindola5708b2f2016-12-02 08:00:09 +0000680 case R_X86_64_NONE:
681 return R_HINT;
George Rimar66666362017-01-12 09:00:17 +0000682 default:
George Rimar7d9eaf72017-01-31 15:37:51 +0000683 error(toString(S.File) + ": unknown relocation type: " + toString(Type));
George Rimar66666362017-01-12 09:00:17 +0000684 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000685 }
George Rimar648a2c32015-10-20 08:54:27 +0000686}
687
Rui Ueyama46626e12016-07-12 23:28:31 +0000688template <class ELFT>
689void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000690 // The first entry holds the value of _DYNAMIC. It is not clear why that is
691 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000692 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000693 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000694 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000695}
696
Rui Ueyama46626e12016-07-12 23:28:31 +0000697template <class ELFT>
698void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
699 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000700 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000701 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000702}
703
Rui Ueyama46626e12016-07-12 23:28:31 +0000704template <class ELFT>
705void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000706 const uint8_t PltData[] = {
707 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
708 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
709 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
710 };
711 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000712 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000713 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000714 write32le(Buf + 2, Got - Plt + 2); // GOT+8
715 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000716}
Rafael Espindola01205f72015-09-22 18:19:46 +0000717
Rui Ueyama46626e12016-07-12 23:28:31 +0000718template <class ELFT>
719void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
720 uint64_t PltEntryAddr, int32_t Index,
721 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000722 const uint8_t Inst[] = {
723 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
724 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
725 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
726 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000727 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000728
George Rimar648a2c32015-10-20 08:54:27 +0000729 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
730 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000731 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000732}
733
Rui Ueyama46626e12016-07-12 23:28:31 +0000734template <class ELFT>
Eugene Leviantab024a32016-11-25 08:56:36 +0000735bool X86_64TargetInfo<ELFT>::isPicRel(uint32_t Type) const {
736 return Type != R_X86_64_PC32 && Type != R_X86_64_32;
George Rimar86971052016-03-29 08:35:42 +0000737}
738
Rui Ueyama46626e12016-07-12 23:28:31 +0000739template <class ELFT>
740bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000741 return Type == R_X86_64_GOTTPOFF;
742}
743
Rui Ueyama46626e12016-07-12 23:28:31 +0000744template <class ELFT>
745bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000746 return Type == R_X86_64_TLSGD;
747}
748
Rui Ueyama46626e12016-07-12 23:28:31 +0000749template <class ELFT>
750bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000751 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
752 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000753}
754
Rui Ueyama46626e12016-07-12 23:28:31 +0000755template <class ELFT>
756void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
757 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000758 // Convert
759 // .byte 0x66
760 // leaq x@tlsgd(%rip), %rdi
761 // .word 0x6666
762 // rex64
763 // call __tls_get_addr@plt
764 // to
765 // mov %fs:0x0,%rax
766 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000767 const uint8_t Inst[] = {
768 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
769 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
770 };
771 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000772 // The original code used a pc relative relocation and so we have to
773 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000774 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000775}
776
Rui Ueyama46626e12016-07-12 23:28:31 +0000777template <class ELFT>
778void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
779 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000780 // Convert
781 // .byte 0x66
782 // leaq x@tlsgd(%rip), %rdi
783 // .word 0x6666
784 // rex64
785 // call __tls_get_addr@plt
786 // to
787 // mov %fs:0x0,%rax
788 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000789 const uint8_t Inst[] = {
790 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
791 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
792 };
793 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000794 // Both code sequences are PC relatives, but since we are moving the constant
795 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000796 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000797}
798
George Rimar77d1cb12015-11-24 09:00:06 +0000799// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000800// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000801template <class ELFT>
802void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
803 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000804 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000805 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000806 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000807
Rui Ueyama73575c42016-06-21 05:09:39 +0000808 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000809 // because LEA with these registers needs 4 bytes to encode and thus
810 // wouldn't fit the space.
811
812 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
813 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
814 memcpy(Inst, "\x48\x81\xc4", 3);
815 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
816 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
817 memcpy(Inst, "\x49\x81\xc4", 3);
818 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
819 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
820 memcpy(Inst, "\x4d\x8d", 2);
821 *RegSlot = 0x80 | (Reg << 3) | Reg;
822 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
823 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
824 memcpy(Inst, "\x48\x8d", 2);
825 *RegSlot = 0x80 | (Reg << 3) | Reg;
826 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
827 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
828 memcpy(Inst, "\x49\xc7", 2);
829 *RegSlot = 0xc0 | Reg;
830 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
831 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
832 memcpy(Inst, "\x48\xc7", 2);
833 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000834 } else {
George Rimarf39cdea2016-12-22 11:05:05 +0000835 error(getErrorLocation(Loc - 3) +
Eugene Leviant84569e62016-11-29 08:05:44 +0000836 "R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000837 }
838
839 // The original code used a PC relative relocation.
840 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000841 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000842}
843
Rui Ueyama46626e12016-07-12 23:28:31 +0000844template <class ELFT>
845void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
846 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000847 // Convert
848 // leaq bar@tlsld(%rip), %rdi
849 // callq __tls_get_addr@PLT
850 // leaq bar@dtpoff(%rax), %rcx
851 // to
852 // .word 0x6666
853 // .byte 0x66
854 // mov %fs:0,%rax
855 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000856 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000857 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000858 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000859 }
860 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000861 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000862 return;
George Rimar25411f252015-12-04 11:20:13 +0000863 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000864
865 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000866 0x66, 0x66, // .word 0x6666
867 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000868 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
869 };
870 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000871}
872
Rui Ueyama46626e12016-07-12 23:28:31 +0000873template <class ELFT>
874void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
875 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000876 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000877 case R_X86_64_8:
878 checkUInt<8>(Loc, Val, Type);
879 *Loc = Val;
880 break;
Rui Ueyama3835b492015-10-23 16:13:27 +0000881 case R_X86_64_32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000882 checkUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000883 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000884 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000885 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000886 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000887 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000888 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000889 case R_X86_64_GOTPCRELX:
890 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000891 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000892 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000893 case R_X86_64_PLT32:
894 case R_X86_64_TLSGD:
895 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000896 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000897 case R_X86_64_SIZE32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000898 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000899 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000900 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000901 case R_X86_64_64:
902 case R_X86_64_DTPOFF64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +0000903 case R_X86_64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000904 case R_X86_64_PC64:
Rafael Espindolad3b32df2016-11-29 03:36:30 +0000905 case R_X86_64_SIZE64:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000906 case R_X86_64_GOT64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000907 write64le(Loc, Val);
908 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000909 default:
George Rimar66666362017-01-12 09:00:17 +0000910 llvm_unreachable("unexpected relocation");
Rafael Espindolac4010882015-09-22 20:54:08 +0000911 }
912}
913
Rui Ueyama46626e12016-07-12 23:28:31 +0000914template <class ELFT>
915RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
916 const uint8_t *Data,
917 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000918 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000919 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000920 const uint8_t Op = Data[-2];
921 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000922 // FIXME: When PIC is disabled and foo is defined locally in the
923 // lower 32 bit address space, memory operand in mov can be converted into
924 // immediate operand. Otherwise, mov must be changed to lea. We support only
925 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000926 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000927 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000928 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000929 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
930 return R_RELAX_GOT_PC;
931
932 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
933 // If PIC then no relaxation is available.
934 // We also don't relax test/binop instructions without REX byte,
935 // they are 32bit operations and not common to have.
936 assert(Type == R_X86_64_REX_GOTPCRELX);
937 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000938}
939
George Rimarb7204302016-06-02 09:22:00 +0000940// A subset of relaxations can only be applied for no-PIC. This method
941// handles such relaxations. Instructions encoding information was taken from:
942// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
943// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
944// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000945template <class ELFT>
946void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
947 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000948 const uint8_t Rex = Loc[-3];
949 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
950 if (Op == 0x85) {
951 // See "TEST-Logical Compare" (4-428 Vol. 2B),
952 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
953
954 // ModR/M byte has form XX YYY ZZZ, where
955 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
956 // XX has different meanings:
957 // 00: The operand's memory address is in reg1.
958 // 01: The operand's memory address is reg1 + a byte-sized displacement.
959 // 10: The operand's memory address is reg1 + a word-sized displacement.
960 // 11: The operand is reg1 itself.
961 // If an instruction requires only one operand, the unused reg2 field
962 // holds extra opcode bits rather than a register code
963 // 0xC0 == 11 000 000 binary.
964 // 0x38 == 00 111 000 binary.
965 // We transfer reg2 to reg1 here as operand.
966 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000967 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000968
969 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
970 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000971 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000972
973 // Move R bit to the B bit in REX byte.
974 // REX byte is encoded as 0100WRXB, where
975 // 0100 is 4bit fixed pattern.
976 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
977 // default operand size is used (which is 32-bit for most but not all
978 // instructions).
979 // REX.R This 1-bit value is an extension to the MODRM.reg field.
980 // REX.X This 1-bit value is an extension to the SIB.index field.
981 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
982 // SIB.base field.
983 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000984 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000985 relocateOne(Loc, R_X86_64_PC32, Val);
986 return;
987 }
988
989 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
990 // or xor operations.
991
992 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
993 // Logic is close to one for test instruction above, but we also
994 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000995 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000996
997 // Primary opcode is 0x81, opcode extension is one of:
998 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
999 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
1000 // This value was wrote to MODRM.reg in a line above.
1001 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
1002 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
1003 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001004 Loc[-2] = 0x81;
1005 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +00001006 relocateOne(Loc, R_X86_64_PC32, Val);
1007}
1008
Rui Ueyama46626e12016-07-12 23:28:31 +00001009template <class ELFT>
1010void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +00001011 const uint8_t Op = Loc[-2];
1012 const uint8_t ModRm = Loc[-1];
1013
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001014 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +00001015 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001016 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +00001017 relocateOne(Loc, R_X86_64_PC32, Val);
1018 return;
1019 }
1020
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001021 if (Op != 0xff) {
1022 // We are relaxing a rip relative to an absolute, so compensate
1023 // for the old -4 addend.
1024 assert(!Config->Pic);
1025 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
1026 return;
1027 }
1028
George Rimarb7204302016-06-02 09:22:00 +00001029 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001030 if (ModRm == 0x15) {
1031 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
1032 // Instead we convert to "addr32 call foo" where addr32 is an instruction
1033 // prefix. That makes result expression to be a single instruction.
1034 Loc[-2] = 0x67; // addr32 prefix
1035 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +00001036 relocateOne(Loc, R_X86_64_PC32, Val);
1037 return;
1038 }
1039
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001040 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
1041 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
1042 assert(ModRm == 0x25);
1043 Loc[-2] = 0xe9; // jmp
1044 Loc[3] = 0x90; // nop
1045 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +00001046}
1047
Hal Finkel3c8cc672015-10-12 20:56:18 +00001048// Relocation masks following the #lo(value), #hi(value), #ha(value),
1049// #higher(value), #highera(value), #highest(value), and #highesta(value)
1050// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
1051// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +00001052static uint16_t applyPPCLo(uint64_t V) { return V; }
1053static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
1054static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
1055static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
1056static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001057static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001058static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
1059
Davide Italiano8c3444362016-01-11 19:45:33 +00001060PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +00001061
Rafael Espindola22ef9562016-04-13 01:40:19 +00001062void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1063 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +00001064 switch (Type) {
1065 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001066 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001067 break;
1068 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001069 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001070 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001071 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001072 case R_PPC_REL32:
1073 write32be(Loc, Val);
1074 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001075 case R_PPC_REL24:
1076 or32be(Loc, Val & 0x3FFFFFC);
1077 break;
Davide Italiano8c3444362016-01-11 19:45:33 +00001078 default:
George Rimardcf5b722016-12-21 08:21:34 +00001079 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +00001080 }
1081}
1082
Rafael Espindola22ef9562016-04-13 01:40:19 +00001083RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001084 switch (Type) {
1085 case R_PPC_REL24:
1086 case R_PPC_REL32:
1087 return R_PC;
1088 default:
1089 return R_ABS;
1090 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001091}
1092
Rafael Espindolac4010882015-09-22 20:54:08 +00001093PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +00001094 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +00001095 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +00001096 GotEntrySize = 8;
1097 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001098 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001099 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001100
1101 // We need 64K pages (at least under glibc/Linux, the loader won't
1102 // set different permissions on a finer granularity than that).
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001103 DefaultMaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001104
1105 // The PPC64 ELF ABI v1 spec, says:
1106 //
1107 // It is normally desirable to put segments with different characteristics
1108 // in separate 256 Mbyte portions of the address space, to give the
1109 // operating system full paging flexibility in the 64-bit address space.
1110 //
1111 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1112 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001113 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001114}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001115
Rafael Espindola15cec292016-04-27 12:25:22 +00001116static uint64_t PPC64TocOffset = 0x8000;
1117
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001118uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001119 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1120 // TOC starts where the first of these sections starts. We always create a
1121 // .got when we see a relocation that uses it, so for us the start is always
1122 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001123 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001124
1125 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1126 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1127 // code (crt1.o) assumes that you can get from the TOC base to the
1128 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001129 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001130}
1131
Rafael Espindola22ef9562016-04-13 01:40:19 +00001132RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1133 switch (Type) {
1134 default:
1135 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001136 case R_PPC64_TOC16:
1137 case R_PPC64_TOC16_DS:
1138 case R_PPC64_TOC16_HA:
1139 case R_PPC64_TOC16_HI:
1140 case R_PPC64_TOC16_LO:
1141 case R_PPC64_TOC16_LO_DS:
1142 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001143 case R_PPC64_TOC:
1144 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001145 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001146 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001147 }
1148}
1149
Rui Ueyama9398f862016-01-29 04:15:02 +00001150void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1151 uint64_t PltEntryAddr, int32_t Index,
1152 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001153 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1154
1155 // FIXME: What we should do, in theory, is get the offset of the function
1156 // descriptor in the .opd section, and use that as the offset from %r2 (the
1157 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1158 // be a pointer to the function descriptor in the .opd section. Using
1159 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1160
George Rimara4c7e742016-10-20 08:36:42 +00001161 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1162 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1163 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1164 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1165 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1166 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1167 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1168 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001169}
1170
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001171static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1172 uint64_t V = Val - PPC64TocOffset;
1173 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001174 case R_PPC64_TOC16:
1175 return {R_PPC64_ADDR16, V};
1176 case R_PPC64_TOC16_DS:
1177 return {R_PPC64_ADDR16_DS, V};
1178 case R_PPC64_TOC16_HA:
1179 return {R_PPC64_ADDR16_HA, V};
1180 case R_PPC64_TOC16_HI:
1181 return {R_PPC64_ADDR16_HI, V};
1182 case R_PPC64_TOC16_LO:
1183 return {R_PPC64_ADDR16_LO, V};
1184 case R_PPC64_TOC16_LO_DS:
1185 return {R_PPC64_ADDR16_LO_DS, V};
1186 default:
1187 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001188 }
1189}
1190
Rafael Espindola22ef9562016-04-13 01:40:19 +00001191void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1192 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001193 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001194 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001195 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001196
Hal Finkel3c8cc672015-10-12 20:56:18 +00001197 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001198 case R_PPC64_ADDR14: {
Eugene Leviant84569e62016-11-29 08:05:44 +00001199 checkAlignment<4>(Loc, Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001200 // Preserve the AA/LK bits in the branch instruction
1201 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001202 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001203 break;
1204 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001205 case R_PPC64_ADDR16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001206 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001207 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001208 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001209 case R_PPC64_ADDR16_DS:
Eugene Leviant84569e62016-11-29 08:05:44 +00001210 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001211 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001212 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001213 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001214 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001215 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001216 break;
1217 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001218 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001219 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001220 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001221 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001222 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001223 break;
1224 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001225 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001226 break;
1227 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001228 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001229 break;
1230 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001231 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001232 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001233 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001234 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001235 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001236 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001237 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001238 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001239 break;
1240 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001241 case R_PPC64_REL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001242 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001243 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001244 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001245 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001246 case R_PPC64_REL64:
1247 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001248 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001249 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001250 case R_PPC64_REL24: {
1251 uint32_t Mask = 0x03FFFFFC;
Eugene Leviant84569e62016-11-29 08:05:44 +00001252 checkInt<24>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001253 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001254 break;
1255 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001256 default:
George Rimardcf5b722016-12-21 08:21:34 +00001257 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001258 }
1259}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001260
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001261AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001262 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001263 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001264 IRelativeRel = R_AARCH64_IRELATIVE;
1265 GotRel = R_AARCH64_GLOB_DAT;
1266 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001267 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001268 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001269 GotEntrySize = 8;
1270 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001271 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001272 PltHeaderSize = 32;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001273 DefaultMaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001274
1275 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1276 // 1 of the tls structures and the tcb size is 16.
1277 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001278}
George Rimar648a2c32015-10-20 08:54:27 +00001279
Rafael Espindola22ef9562016-04-13 01:40:19 +00001280RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1281 const SymbolBody &S) const {
1282 switch (Type) {
1283 default:
1284 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001285 case R_AARCH64_TLSDESC_ADR_PAGE21:
1286 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001287 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1288 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1289 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001290 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001291 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001292 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1293 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1294 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001295 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001296 case R_AARCH64_CONDBR19:
1297 case R_AARCH64_JUMP26:
1298 case R_AARCH64_TSTBR14:
1299 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001300 case R_AARCH64_PREL16:
1301 case R_AARCH64_PREL32:
1302 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001303 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001304 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001305 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001306 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001307 case R_AARCH64_LD64_GOT_LO12_NC:
1308 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1309 return R_GOT;
1310 case R_AARCH64_ADR_GOT_PAGE:
1311 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1312 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001313 }
1314}
1315
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001316RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1317 RelExpr Expr) const {
1318 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1319 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1320 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1321 return R_RELAX_TLS_GD_TO_IE_ABS;
1322 }
1323 return Expr;
1324}
1325
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001326bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001327 switch (Type) {
1328 default:
1329 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001330 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001331 case R_AARCH64_LD64_GOT_LO12_NC:
1332 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001333 case R_AARCH64_LDST16_ABS_LO12_NC:
1334 case R_AARCH64_LDST32_ABS_LO12_NC:
1335 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001336 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001337 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1338 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001339 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001340 return true;
1341 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001342}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001343
George Rimar98b060d2016-03-06 06:01:07 +00001344bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001345 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1346 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1347}
1348
Eugene Leviantab024a32016-11-25 08:56:36 +00001349bool AArch64TargetInfo::isPicRel(uint32_t Type) const {
1350 return Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001351}
1352
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001353void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001354 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001355}
1356
Adhemerval Zanella6afe1282016-12-05 14:14:26 +00001357// Page(Expr) is the page address of the expression Expr, defined
1358// as (Expr & ~0xFFF). (This applies even if the machine page size
1359// supported by the platform has a different value.)
1360uint64_t getAArch64Page(uint64_t Expr) {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001361 return Expr & (~static_cast<uint64_t>(0xFFF));
1362}
1363
Rui Ueyama4a90f572016-06-16 16:28:50 +00001364void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001365 const uint8_t PltData[] = {
1366 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1367 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1368 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1369 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1370 0x20, 0x02, 0x1f, 0xd6, // br x17
1371 0x1f, 0x20, 0x03, 0xd5, // nop
1372 0x1f, 0x20, 0x03, 0xd5, // nop
1373 0x1f, 0x20, 0x03, 0xd5 // nop
1374 };
1375 memcpy(Buf, PltData, sizeof(PltData));
1376
Eugene Leviant41ca3272016-11-10 09:48:29 +00001377 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001378 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001379 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1380 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1381 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1382 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001383}
1384
Rui Ueyama9398f862016-01-29 04:15:02 +00001385void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1386 uint64_t PltEntryAddr, int32_t Index,
1387 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001388 const uint8_t Inst[] = {
1389 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1390 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1391 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1392 0x20, 0x02, 0x1f, 0xd6 // br x17
1393 };
1394 memcpy(Buf, Inst, sizeof(Inst));
1395
Rafael Espindola22ef9562016-04-13 01:40:19 +00001396 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1397 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1398 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1399 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001400}
1401
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001402static void write32AArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001403 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001404 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1405 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001406 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001407}
1408
Rui Ueyama248e4a32016-12-08 17:04:18 +00001409// Return the bits [Start, End] from Val shifted Start bits.
1410// For instance, getBits(0xF0, 4, 8) returns 0xF.
1411static uint64_t getBits(uint64_t Val, int Start, int End) {
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001412 uint64_t Mask = ((uint64_t)1 << (End + 1 - Start)) - 1;
1413 return (Val >> Start) & Mask;
1414}
1415
Rui Ueyama8cb62832016-12-08 17:18:09 +00001416// Update the immediate field in a AARCH64 ldr, str, and add instruction.
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001417static void or32AArch64Imm(uint8_t *L, uint64_t Imm) {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001418 or32le(L, (Imm & 0xFFF) << 10);
1419}
1420
Rafael Espindola22ef9562016-04-13 01:40:19 +00001421void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1422 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001423 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001424 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001425 case R_AARCH64_PREL16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001426 checkIntUInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001427 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001428 break;
1429 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001430 case R_AARCH64_PREL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001431 checkIntUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001432 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001433 break;
1434 case R_AARCH64_ABS64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001435 case R_AARCH64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001436 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001437 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001438 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001439 case R_AARCH64_ADD_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001440 or32AArch64Imm(Loc, Val);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001441 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001442 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001443 case R_AARCH64_ADR_PREL_PG_HI21:
1444 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001445 case R_AARCH64_TLSDESC_ADR_PAGE21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001446 checkInt<33>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001447 write32AArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001448 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001449 case R_AARCH64_ADR_PREL_LO21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001450 checkInt<21>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001451 write32AArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001452 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001453 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001454 case R_AARCH64_JUMP26:
Eugene Leviant84569e62016-11-29 08:05:44 +00001455 checkInt<28>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001456 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001457 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001458 case R_AARCH64_CONDBR19:
Eugene Leviant84569e62016-11-29 08:05:44 +00001459 checkInt<21>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001460 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001461 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001462 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001463 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001464 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Eugene Leviant84569e62016-11-29 08:05:44 +00001465 checkAlignment<8>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001466 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001467 break;
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001468 case R_AARCH64_LDST8_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001469 or32AArch64Imm(Loc, getBits(Val, 0, 11));
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001470 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001471 case R_AARCH64_LDST16_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001472 or32AArch64Imm(Loc, getBits(Val, 1, 11));
Davide Italianodc67f9b2015-11-20 21:35:38 +00001473 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001474 case R_AARCH64_LDST32_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001475 or32AArch64Imm(Loc, getBits(Val, 2, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001476 break;
1477 case R_AARCH64_LDST64_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001478 or32AArch64Imm(Loc, getBits(Val, 3, 11));
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001479 break;
1480 case R_AARCH64_LDST128_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001481 or32AArch64Imm(Loc, getBits(Val, 4, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001482 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001483 case R_AARCH64_MOVW_UABS_G0_NC:
1484 or32le(Loc, (Val & 0xFFFF) << 5);
1485 break;
1486 case R_AARCH64_MOVW_UABS_G1_NC:
1487 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1488 break;
1489 case R_AARCH64_MOVW_UABS_G2_NC:
1490 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1491 break;
1492 case R_AARCH64_MOVW_UABS_G3:
1493 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1494 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001495 case R_AARCH64_TSTBR14:
Eugene Leviant84569e62016-11-29 08:05:44 +00001496 checkInt<16>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001497 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001498 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001499 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
Eugene Leviant84569e62016-11-29 08:05:44 +00001500 checkInt<24>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001501 or32AArch64Imm(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001502 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001503 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001504 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001505 or32AArch64Imm(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001506 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001507 default:
George Rimardcf5b722016-12-21 08:21:34 +00001508 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001509 }
1510}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001511
Rafael Espindola22ef9562016-04-13 01:40:19 +00001512void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1513 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001514 // TLSDESC Global-Dynamic relocation are in the form:
1515 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1516 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1517 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1518 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001519 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001520 // And it can optimized to:
1521 // movz x0, #0x0, lsl #16
1522 // movk x0, #0x10
1523 // nop
1524 // nop
Eugene Leviant84569e62016-11-29 08:05:44 +00001525 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001526
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001527 switch (Type) {
1528 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1529 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001530 write32le(Loc, 0xd503201f); // nop
1531 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001532 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001533 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1534 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001535 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001536 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1537 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001538 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001539 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001540 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001541}
1542
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001543void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1544 uint64_t Val) const {
1545 // TLSDESC Global-Dynamic relocation are in the form:
1546 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1547 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1548 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1549 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1550 // blr x1
1551 // And it can optimized to:
1552 // adrp x0, :gottprel:v
1553 // ldr x0, [x0, :gottprel_lo12:v]
1554 // nop
1555 // nop
1556
1557 switch (Type) {
1558 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1559 case R_AARCH64_TLSDESC_CALL:
1560 write32le(Loc, 0xd503201f); // nop
1561 break;
1562 case R_AARCH64_TLSDESC_ADR_PAGE21:
1563 write32le(Loc, 0x90000000); // adrp
1564 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1565 break;
1566 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1567 write32le(Loc, 0xf9400000); // ldr
1568 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1569 break;
1570 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001571 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001572 }
1573}
1574
Rafael Espindola22ef9562016-04-13 01:40:19 +00001575void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1576 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +00001577 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001578
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001579 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001580 // Generate MOVZ.
1581 uint32_t RegNo = read32le(Loc) & 0x1f;
1582 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1583 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001584 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001585 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1586 // Generate MOVK.
1587 uint32_t RegNo = read32le(Loc) & 0x1f;
1588 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1589 return;
1590 }
1591 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001592}
1593
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001594AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001595 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001596 GotRel = R_AMDGPU_ABS64;
1597 GotEntrySize = 8;
1598}
Tom Stellard391e3a82016-07-04 19:19:07 +00001599
Rafael Espindola22ef9562016-04-13 01:40:19 +00001600void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1601 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001602 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001603 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001604 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001605 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001606 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001607 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001608 write32le(Loc, Val);
1609 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001610 case R_AMDGPU_ABS64:
1611 write64le(Loc, Val);
1612 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001613 case R_AMDGPU_GOTPCREL32_HI:
1614 case R_AMDGPU_REL32_HI:
1615 write32le(Loc, Val >> 32);
1616 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001617 default:
George Rimardcf5b722016-12-21 08:21:34 +00001618 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Tom Stellard391e3a82016-07-04 19:19:07 +00001619 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001620}
1621
1622RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001623 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001624 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001625 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001626 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001627 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001628 case R_AMDGPU_REL32_LO:
1629 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001630 return R_PC;
1631 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001632 case R_AMDGPU_GOTPCREL32_LO:
1633 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001634 return R_GOT_PC;
1635 default:
George Rimar7d9eaf72017-01-31 15:37:51 +00001636 error(toString(S.File) + ": unknown relocation type: " + toString(Type));
Rui Ueyama965bed82017-01-25 21:27:59 +00001637 return R_HINT;
Tom Stellard391e3a82016-07-04 19:19:07 +00001638 }
Tom Stellard80efb162016-01-07 03:59:08 +00001639}
1640
Peter Smith8646ced2016-06-07 09:31:52 +00001641ARMTargetInfo::ARMTargetInfo() {
1642 CopyRel = R_ARM_COPY;
1643 RelativeRel = R_ARM_RELATIVE;
1644 IRelativeRel = R_ARM_IRELATIVE;
1645 GotRel = R_ARM_GLOB_DAT;
1646 PltRel = R_ARM_JUMP_SLOT;
1647 TlsGotRel = R_ARM_TLS_TPOFF32;
1648 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1649 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001650 GotEntrySize = 4;
1651 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001652 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001653 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001654 // ARM uses Variant 1 TLS
1655 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001656 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001657}
1658
1659RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1660 switch (Type) {
1661 default:
1662 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001663 case R_ARM_THM_JUMP11:
1664 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001665 case R_ARM_CALL:
1666 case R_ARM_JUMP24:
1667 case R_ARM_PC24:
1668 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001669 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001670 case R_ARM_THM_JUMP19:
1671 case R_ARM_THM_JUMP24:
1672 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001673 return R_PLT_PC;
1674 case R_ARM_GOTOFF32:
1675 // (S + A) - GOT_ORG
1676 return R_GOTREL;
1677 case R_ARM_GOT_BREL:
1678 // GOT(S) + A - GOT_ORG
1679 return R_GOT_OFF;
1680 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001681 case R_ARM_TLS_IE32:
1682 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001683 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001684 case R_ARM_TARGET1:
1685 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001686 case R_ARM_TARGET2:
1687 if (Config->Target2 == Target2Policy::Rel)
1688 return R_PC;
1689 if (Config->Target2 == Target2Policy::Abs)
1690 return R_ABS;
1691 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001692 case R_ARM_TLS_GD32:
1693 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001694 case R_ARM_TLS_LDM32:
1695 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001696 case R_ARM_BASE_PREL:
1697 // B(S) + A - P
1698 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1699 // platforms.
1700 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001701 case R_ARM_MOVW_PREL_NC:
1702 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001703 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001704 case R_ARM_THM_MOVW_PREL_NC:
1705 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001706 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001707 case R_ARM_NONE:
1708 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001709 case R_ARM_TLS_LE32:
1710 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001711 }
1712}
1713
Eugene Leviantab024a32016-11-25 08:56:36 +00001714bool ARMTargetInfo::isPicRel(uint32_t Type) const {
1715 return (Type == R_ARM_TARGET1 && !Config->Target1Rel) ||
1716 (Type == R_ARM_ABS32);
1717}
1718
Peter Smith8646ced2016-06-07 09:31:52 +00001719uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001720 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1721 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001722 if (Type == R_ARM_ABS32)
1723 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001724 // Keep it going with a dummy value so that we can find more reloc errors.
1725 return R_ARM_ABS32;
1726}
1727
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001728void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001729 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001730}
1731
Peter Smith4b360292016-12-09 09:59:54 +00001732void ARMTargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
1733 // An ARM entry is the address of the ifunc resolver function.
1734 write32le(Buf, S.getVA<ELF32LE>());
1735}
1736
Rui Ueyama4a90f572016-06-16 16:28:50 +00001737void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001738 const uint8_t PltData[] = {
1739 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1740 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1741 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1742 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1743 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1744 };
1745 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001746 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001747 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001748 write32le(Buf + 16, GotPlt - L1 - 8);
1749}
1750
Peter Smith96943762017-01-25 10:31:16 +00001751void ARMTargetInfo::addPltHeaderSymbols(InputSectionData *ISD) const {
1752 auto *IS = cast<InputSection<ELF32LE>>(ISD);
1753 addSyntheticLocal("$a", STT_NOTYPE, 0, 0, IS);
1754 addSyntheticLocal("$d", STT_NOTYPE, 16, 0, IS);
1755}
1756
Peter Smith8646ced2016-06-07 09:31:52 +00001757void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1758 uint64_t PltEntryAddr, int32_t Index,
1759 unsigned RelOff) const {
1760 // FIXME: Using simple code sequence with simple relocations.
1761 // There is a more optimal sequence but it requires support for the group
1762 // relocations. See ELF for the ARM Architecture Appendix A.3
1763 const uint8_t PltData[] = {
1764 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1765 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1766 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1767 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1768 };
1769 memcpy(Buf, PltData, sizeof(PltData));
1770 uint64_t L1 = PltEntryAddr + 4;
1771 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1772}
1773
Peter Smith96943762017-01-25 10:31:16 +00001774void ARMTargetInfo::addPltSymbols(InputSectionData *ISD, uint64_t Off) const {
1775 auto *IS = cast<InputSection<ELF32LE>>(ISD);
1776 addSyntheticLocal("$a", STT_NOTYPE, Off, 0, IS);
1777 addSyntheticLocal("$d", STT_NOTYPE, Off + 12, 0, IS);
1778}
1779
Peter Smith3a52eb02017-02-01 10:26:03 +00001780bool ARMTargetInfo::needsThunk(RelExpr Expr, uint32_t RelocType,
1781 const InputFile *File,
1782 const SymbolBody &S) const {
Peter Smith97c6d782017-01-04 09:45:45 +00001783 // If S is an undefined weak symbol in an executable we don't need a Thunk.
1784 // In a DSO calls to undefined symbols, including weak ones get PLT entries
1785 // which may need a thunk.
Peter Smithee6d7182017-01-18 09:57:14 +00001786 if (S.isUndefined() && !S.isLocal() && S.symbol()->isWeak() &&
1787 !Config->Shared)
Peter Smith3a52eb02017-02-01 10:26:03 +00001788 return false;
Peter Smithfb05cd92016-07-08 16:10:27 +00001789 // A state change from ARM to Thumb and vice versa must go through an
1790 // interworking thunk if the relocation type is not R_ARM_CALL or
1791 // R_ARM_THM_CALL.
1792 switch (RelocType) {
1793 case R_ARM_PC24:
1794 case R_ARM_PLT32:
1795 case R_ARM_JUMP24:
1796 // Source is ARM, all PLT entries are ARM so no interworking required.
1797 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1798 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
Peter Smith3a52eb02017-02-01 10:26:03 +00001799 return true;
Peter Smithfb05cd92016-07-08 16:10:27 +00001800 break;
1801 case R_ARM_THM_JUMP19:
1802 case R_ARM_THM_JUMP24:
1803 // Source is Thumb, all PLT entries are ARM so interworking is required.
1804 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
Peter Smith3a52eb02017-02-01 10:26:03 +00001805 if (Expr == R_PLT_PC || ((S.getVA<ELF32LE>() & 1) == 0))
1806 return true;
Peter Smithfb05cd92016-07-08 16:10:27 +00001807 break;
1808 }
Peter Smith3a52eb02017-02-01 10:26:03 +00001809 return false;
Peter Smithfb05cd92016-07-08 16:10:27 +00001810}
1811
Peter Smith8646ced2016-06-07 09:31:52 +00001812void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1813 uint64_t Val) const {
1814 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001815 case R_ARM_ABS32:
1816 case R_ARM_BASE_PREL:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001817 case R_ARM_GLOB_DAT:
Peter Smith8646ced2016-06-07 09:31:52 +00001818 case R_ARM_GOTOFF32:
1819 case R_ARM_GOT_BREL:
1820 case R_ARM_GOT_PREL:
1821 case R_ARM_REL32:
Peter Smithd9209992016-12-13 10:42:05 +00001822 case R_ARM_RELATIVE:
Davide Italiano38115ff2016-08-01 19:28:13 +00001823 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001824 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001825 case R_ARM_TLS_GD32:
1826 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001827 case R_ARM_TLS_LDM32:
1828 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001829 case R_ARM_TLS_LE32:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001830 case R_ARM_TLS_TPOFF32:
Peter Smith8646ced2016-06-07 09:31:52 +00001831 write32le(Loc, Val);
1832 break;
Peter Smithde3e7382016-11-29 16:23:50 +00001833 case R_ARM_TLS_DTPMOD32:
1834 write32le(Loc, 1);
1835 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001836 case R_ARM_PREL31:
Eugene Leviant84569e62016-11-29 08:05:44 +00001837 checkInt<31>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001838 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1839 break;
1840 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001841 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1842 // value of bit 0 of Val, we must select a BL or BLX instruction
1843 if (Val & 1) {
1844 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1845 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
Eugene Leviant84569e62016-11-29 08:05:44 +00001846 checkInt<26>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001847 write32le(Loc, 0xfa000000 | // opcode
1848 ((Val & 2) << 23) | // H
1849 ((Val >> 2) & 0x00ffffff)); // imm24
1850 break;
1851 }
1852 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1853 // BLX (always unconditional) instruction to an ARM Target, select an
1854 // unconditional BL.
1855 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001856 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001857 case R_ARM_JUMP24:
1858 case R_ARM_PC24:
1859 case R_ARM_PLT32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001860 checkInt<26>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001861 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1862 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001863 case R_ARM_THM_JUMP11:
Eugene Leviant84569e62016-11-29 08:05:44 +00001864 checkInt<12>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001865 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1866 break;
1867 case R_ARM_THM_JUMP19:
1868 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
Eugene Leviant84569e62016-11-29 08:05:44 +00001869 checkInt<21>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001870 write16le(Loc,
1871 (read16le(Loc) & 0xfbc0) | // opcode cond
1872 ((Val >> 10) & 0x0400) | // S
1873 ((Val >> 12) & 0x003f)); // imm6
1874 write16le(Loc + 2,
1875 0x8000 | // opcode
1876 ((Val >> 8) & 0x0800) | // J2
1877 ((Val >> 5) & 0x2000) | // J1
1878 ((Val >> 1) & 0x07ff)); // imm11
1879 break;
1880 case R_ARM_THM_CALL:
1881 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1882 // value of bit 0 of Val, we must select a BL or BLX instruction
1883 if ((Val & 1) == 0) {
1884 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1885 // only be two byte aligned. This must be done before overflow check
1886 Val = alignTo(Val, 4);
1887 }
1888 // Bit 12 is 0 for BLX, 1 for BL
1889 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001890 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001891 case R_ARM_THM_JUMP24:
1892 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1893 // FIXME: Use of I1 and I2 require v6T2ops
Eugene Leviant84569e62016-11-29 08:05:44 +00001894 checkInt<25>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001895 write16le(Loc,
1896 0xf000 | // opcode
1897 ((Val >> 14) & 0x0400) | // S
1898 ((Val >> 12) & 0x03ff)); // imm10
1899 write16le(Loc + 2,
1900 (read16le(Loc + 2) & 0xd000) | // opcode
1901 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1902 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1903 ((Val >> 1) & 0x07ff)); // imm11
1904 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001905 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001906 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001907 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1908 (Val & 0x0fff));
1909 break;
1910 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001911 case R_ARM_MOVT_PREL:
Eugene Leviant84569e62016-11-29 08:05:44 +00001912 checkInt<32>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001913 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1914 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1915 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001916 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001917 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001918 // Encoding T1: A = imm4:i:imm3:imm8
Eugene Leviant84569e62016-11-29 08:05:44 +00001919 checkInt<32>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001920 write16le(Loc,
1921 0xf2c0 | // opcode
1922 ((Val >> 17) & 0x0400) | // i
1923 ((Val >> 28) & 0x000f)); // imm4
1924 write16le(Loc + 2,
1925 (read16le(Loc + 2) & 0x8f00) | // opcode
1926 ((Val >> 12) & 0x7000) | // imm3
1927 ((Val >> 16) & 0x00ff)); // imm8
1928 break;
1929 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001930 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001931 // Encoding T3: A = imm4:i:imm3:imm8
1932 write16le(Loc,
1933 0xf240 | // opcode
1934 ((Val >> 1) & 0x0400) | // i
1935 ((Val >> 12) & 0x000f)); // imm4
1936 write16le(Loc + 2,
1937 (read16le(Loc + 2) & 0x8f00) | // opcode
1938 ((Val << 4) & 0x7000) | // imm3
1939 (Val & 0x00ff)); // imm8
1940 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001941 default:
George Rimardcf5b722016-12-21 08:21:34 +00001942 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Peter Smith8646ced2016-06-07 09:31:52 +00001943 }
1944}
1945
1946uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1947 uint32_t Type) const {
1948 switch (Type) {
1949 default:
1950 return 0;
1951 case R_ARM_ABS32:
1952 case R_ARM_BASE_PREL:
1953 case R_ARM_GOTOFF32:
1954 case R_ARM_GOT_BREL:
1955 case R_ARM_GOT_PREL:
1956 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001957 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001958 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001959 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001960 case R_ARM_TLS_LDM32:
1961 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001962 case R_ARM_TLS_IE32:
1963 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001964 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001965 case R_ARM_PREL31:
1966 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001967 case R_ARM_CALL:
1968 case R_ARM_JUMP24:
1969 case R_ARM_PC24:
1970 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001971 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001972 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001973 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001974 case R_ARM_THM_JUMP19: {
1975 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1976 uint16_t Hi = read16le(Buf);
1977 uint16_t Lo = read16le(Buf + 2);
1978 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1979 ((Lo & 0x0800) << 8) | // J2
1980 ((Lo & 0x2000) << 5) | // J1
1981 ((Hi & 0x003f) << 12) | // imm6
1982 ((Lo & 0x07ff) << 1)); // imm11:0
1983 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001984 case R_ARM_THM_CALL:
1985 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001986 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1987 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1988 // FIXME: I1 and I2 require v6T2ops
1989 uint16_t Hi = read16le(Buf);
1990 uint16_t Lo = read16le(Buf + 2);
1991 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1992 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1993 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1994 ((Hi & 0x003ff) << 12) | // imm0
1995 ((Lo & 0x007ff) << 1)); // imm11:0
1996 }
1997 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1998 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001999 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00002000 case R_ARM_MOVT_ABS:
2001 case R_ARM_MOVW_PREL_NC:
2002 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00002003 uint64_t Val = read32le(Buf) & 0x000f0fff;
2004 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
2005 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00002006 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00002007 case R_ARM_THM_MOVT_ABS:
2008 case R_ARM_THM_MOVW_PREL_NC:
2009 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00002010 // Encoding T3: A = imm4:i:imm3:imm8
2011 uint16_t Hi = read16le(Buf);
2012 uint16_t Lo = read16le(Buf + 2);
2013 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
2014 ((Hi & 0x0400) << 1) | // i
2015 ((Lo & 0x7000) >> 4) | // imm3
2016 (Lo & 0x00ff)); // imm8
2017 }
Peter Smith8646ced2016-06-07 09:31:52 +00002018 }
2019}
2020
Peter Smith441cf5d2016-07-20 14:56:26 +00002021bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
2022 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
2023}
2024
Peter Smith9d450252016-07-20 08:52:27 +00002025bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
2026 return Type == R_ARM_TLS_GD32;
2027}
2028
2029bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
2030 return Type == R_ARM_TLS_IE32;
2031}
2032
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00002033template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002034 GotPltHeaderEntriesNum = 2;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00002035 DefaultMaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00002036 GotEntrySize = sizeof(typename ELFT::uint);
2037 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002038 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00002039 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00002040 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002041 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00002042 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002043 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002044 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002045 TlsGotRel = R_MIPS_TLS_TPREL64;
2046 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
2047 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
2048 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002049 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002050 TlsGotRel = R_MIPS_TLS_TPREL32;
2051 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
2052 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
2053 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00002054}
2055
2056template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002057RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
2058 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002059 // See comment in the calculateMipsRelChain.
2060 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002061 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002062 switch (Type) {
2063 default:
2064 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00002065 case R_MIPS_JALR:
2066 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00002067 case R_MIPS_GPREL16:
2068 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00002069 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00002070 case R_MIPS_26:
2071 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002072 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00002073 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002074 case R_MIPS_GOT_OFST:
Simon Atanasyan6a4eb752016-12-08 06:19:47 +00002075 // R_MIPS_HI16/R_MIPS_LO16 relocations against _gp_disp calculate
2076 // offset between start of function and 'gp' value which by default
2077 // equal to the start of .got section. In that case we consider these
2078 // relocations as relative.
Rafael Espindola22ef9562016-04-13 01:40:19 +00002079 if (&S == ElfSym<ELFT>::MipsGpDisp)
2080 return R_PC;
2081 return R_ABS;
2082 case R_MIPS_PC32:
2083 case R_MIPS_PC16:
2084 case R_MIPS_PC19_S2:
2085 case R_MIPS_PC21_S2:
2086 case R_MIPS_PC26_S2:
2087 case R_MIPS_PCHI16:
2088 case R_MIPS_PCLO16:
2089 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00002090 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00002091 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002092 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002093 // fallthrough
2094 case R_MIPS_CALL16:
2095 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002096 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00002097 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00002098 case R_MIPS_CALL_HI16:
2099 case R_MIPS_CALL_LO16:
2100 case R_MIPS_GOT_HI16:
2101 case R_MIPS_GOT_LO16:
2102 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002103 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002104 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002105 case R_MIPS_TLS_GD:
2106 return R_MIPS_TLSGD;
2107 case R_MIPS_TLS_LDM:
2108 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002109 }
2110}
2111
Eugene Leviantab024a32016-11-25 08:56:36 +00002112template <class ELFT> bool MipsTargetInfo<ELFT>::isPicRel(uint32_t Type) const {
2113 return Type == R_MIPS_32 || Type == R_MIPS_64;
2114}
2115
Rafael Espindola22ef9562016-04-13 01:40:19 +00002116template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00002117uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Eugene Leviantab024a32016-11-25 08:56:36 +00002118 return RelativeRel;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002119}
2120
2121template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00002122bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
2123 return Type == R_MIPS_TLS_LDM;
2124}
2125
2126template <class ELFT>
2127bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
2128 return Type == R_MIPS_TLS_GD;
2129}
2130
2131template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002132void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002133 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002134}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002135
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002136template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002137static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002138 uint32_t Instr = read32<E>(Loc);
2139 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2140 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2141}
2142
2143template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002144static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002145 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002146 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002147 if (SHIFT > 0)
Eugene Leviant84569e62016-11-29 08:05:44 +00002148 checkAlignment<(1 << SHIFT)>(Loc, V, Type);
2149 checkInt<BSIZE + SHIFT>(Loc, V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002150 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002151}
2152
George Rimara4c7e742016-10-20 08:36:42 +00002153template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002154 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002155 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2156 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002157}
2158
George Rimara4c7e742016-10-20 08:36:42 +00002159template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002160 uint32_t Instr = read32<E>(Loc);
2161 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2162 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2163}
2164
George Rimara4c7e742016-10-20 08:36:42 +00002165template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002166 uint32_t Instr = read32<E>(Loc);
2167 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2168 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2169}
2170
George Rimara4c7e742016-10-20 08:36:42 +00002171template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002172 uint32_t Instr = read32<E>(Loc);
2173 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2174}
2175
Simon Atanasyana088bce2016-07-20 20:15:33 +00002176template <class ELFT> static bool isMipsR6() {
2177 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2178 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2179 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2180}
2181
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002182template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002183void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002184 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002185 if (Config->MipsN32Abi) {
2186 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2187 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2188 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2189 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2190 } else {
2191 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2192 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2193 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2194 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2195 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002196 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2197 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2198 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2199 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002200 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002201 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002202 writeMipsLo16<E>(Buf + 4, Got);
2203 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002204}
2205
2206template <class ELFT>
2207void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2208 uint64_t PltEntryAddr, int32_t Index,
2209 unsigned RelOff) const {
2210 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002211 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2212 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2213 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002214 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002215 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002216 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002217 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2218 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002219}
2220
2221template <class ELFT>
Peter Smith3a52eb02017-02-01 10:26:03 +00002222bool MipsTargetInfo<ELFT>::needsThunk(RelExpr Expr, uint32_t Type,
2223 const InputFile *File,
2224 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002225 // Any MIPS PIC code function is invoked with its address in register $t9.
2226 // So if we have a branch instruction from non-PIC code to the PIC one
2227 // we cannot make the jump directly and need to create a small stubs
2228 // to save the target function address.
2229 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2230 if (Type != R_MIPS_26)
Peter Smith3a52eb02017-02-01 10:26:03 +00002231 return false;
Peter Smithee6d7182017-01-18 09:57:14 +00002232 auto *F = dyn_cast_or_null<ELFFileBase<ELFT>>(File);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002233 if (!F)
Peter Smith3a52eb02017-02-01 10:26:03 +00002234 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002235 // If current file has PIC code, LA25 stub is not required.
2236 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smith3a52eb02017-02-01 10:26:03 +00002237 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002238 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002239 // LA25 is required if target file has PIC code
2240 // or target symbol is a PIC symbol.
Peter Smith3a52eb02017-02-01 10:26:03 +00002241 return D && D->isMipsPIC();
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002242}
2243
2244template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002245uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002246 uint32_t Type) const {
2247 const endianness E = ELFT::TargetEndianness;
2248 switch (Type) {
2249 default:
2250 return 0;
2251 case R_MIPS_32:
2252 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002253 case R_MIPS_TLS_DTPREL32:
2254 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002255 return read32<E>(Buf);
2256 case R_MIPS_26:
2257 // FIXME (simon): If the relocation target symbol is not a PLT entry
2258 // we should use another expression for calculation:
2259 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002260 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002261 case R_MIPS_GPREL16:
2262 case R_MIPS_LO16:
2263 case R_MIPS_PCLO16:
2264 case R_MIPS_TLS_DTPREL_HI16:
2265 case R_MIPS_TLS_DTPREL_LO16:
2266 case R_MIPS_TLS_TPREL_HI16:
2267 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002268 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002269 case R_MIPS_PC16:
2270 return getPcRelocAddend<E, 16, 2>(Buf);
2271 case R_MIPS_PC19_S2:
2272 return getPcRelocAddend<E, 19, 2>(Buf);
2273 case R_MIPS_PC21_S2:
2274 return getPcRelocAddend<E, 21, 2>(Buf);
2275 case R_MIPS_PC26_S2:
2276 return getPcRelocAddend<E, 26, 2>(Buf);
2277 case R_MIPS_PC32:
2278 return getPcRelocAddend<E, 32, 0>(Buf);
2279 }
2280}
2281
Eugene Leviant84569e62016-11-29 08:05:44 +00002282static std::pair<uint32_t, uint64_t>
2283calculateMipsRelChain(uint8_t *Loc, uint32_t Type, uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002284 // MIPS N64 ABI packs multiple relocations into the single relocation
2285 // record. In general, all up to three relocations can have arbitrary
2286 // types. In fact, Clang and GCC uses only a few combinations. For now,
2287 // we support two of them. That is allow to pass at least all LLVM
2288 // test suite cases.
2289 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2290 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2291 // The first relocation is a 'real' relocation which is calculated
2292 // using the corresponding symbol's value. The second and the third
2293 // relocations used to modify result of the first one: extend it to
2294 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2295 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2296 uint32_t Type2 = (Type >> 8) & 0xff;
2297 uint32_t Type3 = (Type >> 16) & 0xff;
2298 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2299 return std::make_pair(Type, Val);
2300 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2301 return std::make_pair(Type2, Val);
2302 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2303 return std::make_pair(Type3, -Val);
Eugene Leviant84569e62016-11-29 08:05:44 +00002304 error(getErrorLocation(Loc) + "unsupported relocations combination " +
2305 Twine(Type));
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002306 return std::make_pair(Type & 0xff, Val);
2307}
2308
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002309template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002310void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2311 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002312 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002313 // Thread pointer and DRP offsets from the start of TLS data area.
2314 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002315 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002316 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002317 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002318 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002319 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002320 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002321 if (ELFT::Is64Bits || Config->MipsN32Abi)
Eugene Leviant84569e62016-11-29 08:05:44 +00002322 std::tie(Type, Val) = calculateMipsRelChain(Loc, Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002323 switch (Type) {
2324 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002325 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002326 case R_MIPS_TLS_DTPREL32:
2327 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002328 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002329 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002330 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002331 case R_MIPS_TLS_DTPREL64:
2332 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002333 write64<E>(Loc, Val);
2334 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002335 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002336 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002337 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002338 case R_MIPS_GOT_DISP:
2339 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002340 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002341 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002342 case R_MIPS_TLS_GD:
2343 case R_MIPS_TLS_LDM:
Eugene Leviant84569e62016-11-29 08:05:44 +00002344 checkInt<16>(Loc, Val, Type);
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002345 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002346 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002347 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002348 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002349 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002350 case R_MIPS_LO16:
2351 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002352 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002353 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002354 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002355 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002356 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002357 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002358 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002359 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002360 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002361 case R_MIPS_TLS_DTPREL_HI16:
2362 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002363 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002364 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002365 case R_MIPS_HIGHER:
2366 writeMipsHigher<E>(Loc, Val);
2367 break;
2368 case R_MIPS_HIGHEST:
2369 writeMipsHighest<E>(Loc, Val);
2370 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002371 case R_MIPS_JALR:
2372 // Ignore this optimization relocation for now
2373 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002374 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002375 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002376 break;
2377 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002378 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002379 break;
2380 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002381 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002382 break;
2383 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002384 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002385 break;
2386 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002387 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002388 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002389 default:
George Rimardcf5b722016-12-21 08:21:34 +00002390 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002391 }
2392}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002393
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002394template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002395bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002396 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002397}
Rafael Espindola01205f72015-09-22 18:19:46 +00002398}
2399}