blob: 0827db3893460c9da77227778efa47499124e957 [file] [log] [blame]
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001//===- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator ---*- C++ -*-==//
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Quentin Colombet105cf2b2016-01-20 20:58:56 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the IRTranslator class.
10//===----------------------------------------------------------------------===//
11
12#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Amara Emerson6cdfe292018-08-01 02:17:42 +000013#include "llvm/ADT/PostOrderIterator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000014#include "llvm/ADT/STLExtras.h"
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +000015#include "llvm/ADT/ScopeExit.h"
Tim Northoverb6636fd2017-01-17 22:13:50 +000016#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000017#include "llvm/ADT/SmallVector.h"
Amara Emersonfe4625f2019-06-21 18:10:38 +000018#include "llvm/Analysis/BranchProbabilityInfo.h"
Adam Nemet0965da22017-10-09 23:19:02 +000019#include "llvm/Analysis/OptimizationRemarkEmitter.h"
Jessica Paquette2e35dc52019-01-28 19:22:29 +000020#include "llvm/Analysis/ValueTracking.h"
Tim Northovera9105be2016-11-09 22:39:54 +000021#include "llvm/CodeGen/Analysis.h"
Amara Emersonfe4625f2019-06-21 18:10:38 +000022#include "llvm/CodeGen/FunctionLoweringInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000024#include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000025#include "llvm/CodeGen/LowLevelType.h"
26#include "llvm/CodeGen/MachineBasicBlock.h"
Tim Northoverbd505462016-07-22 16:59:52 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000028#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineOperand.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Matthias Braun90ad6832018-07-13 00:08:38 +000033#include "llvm/CodeGen/StackProtector.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000034#include "llvm/CodeGen/TargetFrameLowering.h"
35#include "llvm/CodeGen/TargetLowering.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000036#include "llvm/CodeGen/TargetPassConfig.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000037#include "llvm/CodeGen/TargetRegisterInfo.h"
38#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000039#include "llvm/IR/BasicBlock.h"
Amara Emerson6cdfe292018-08-01 02:17:42 +000040#include "llvm/IR/CFG.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000041#include "llvm/IR/Constant.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000042#include "llvm/IR/Constants.h"
43#include "llvm/IR/DataLayout.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000044#include "llvm/IR/DebugInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000045#include "llvm/IR/DerivedTypes.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000046#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000047#include "llvm/IR/GetElementPtrTypeIterator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000048#include "llvm/IR/InlineAsm.h"
49#include "llvm/IR/InstrTypes.h"
50#include "llvm/IR/Instructions.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000051#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000052#include "llvm/IR/Intrinsics.h"
53#include "llvm/IR/LLVMContext.h"
54#include "llvm/IR/Metadata.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000055#include "llvm/IR/Type.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000056#include "llvm/IR/User.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000057#include "llvm/IR/Value.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000058#include "llvm/MC/MCContext.h"
59#include "llvm/Pass.h"
60#include "llvm/Support/Casting.h"
61#include "llvm/Support/CodeGen.h"
62#include "llvm/Support/Debug.h"
63#include "llvm/Support/ErrorHandling.h"
64#include "llvm/Support/LowLevelTypeImpl.h"
65#include "llvm/Support/MathExtras.h"
66#include "llvm/Support/raw_ostream.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000067#include "llvm/Target/TargetIntrinsicInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000068#include "llvm/Target/TargetMachine.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000069#include <algorithm>
70#include <cassert>
71#include <cstdint>
72#include <iterator>
73#include <string>
74#include <utility>
75#include <vector>
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000076
77#define DEBUG_TYPE "irtranslator"
78
Quentin Colombet105cf2b2016-01-20 20:58:56 +000079using namespace llvm;
80
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000081static cl::opt<bool>
82 EnableCSEInIRTranslator("enable-cse-in-irtranslator",
83 cl::desc("Should enable CSE in irtranslator"),
84 cl::Optional, cl::init(false));
Quentin Colombet105cf2b2016-01-20 20:58:56 +000085char IRTranslator::ID = 0;
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000086
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000087INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
88 false, false)
89INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000090INITIALIZE_PASS_DEPENDENCY(GISelCSEAnalysisWrapperPass)
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000091INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000092 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000093
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000094static void reportTranslationError(MachineFunction &MF,
95 const TargetPassConfig &TPC,
96 OptimizationRemarkEmitter &ORE,
97 OptimizationRemarkMissed &R) {
98 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
99
100 // Print the function name explicitly if we don't have a debug location (which
101 // makes the diagnostic less useful) or if we're going to emit a raw error.
102 if (!R.getLocation().isValid() || TPC.isGlobalISelAbortEnabled())
103 R << (" (in function: " + MF.getName() + ")").str();
104
105 if (TPC.isGlobalISelAbortEnabled())
106 report_fatal_error(R.getMsg());
107 else
108 ORE.emit(R);
Tim Northover60f23492016-11-08 01:12:17 +0000109}
110
Tom Stellard1f7f6462019-06-18 02:05:06 +0000111IRTranslator::IRTranslator() : MachineFunctionPass(ID) { }
Quentin Colombeta7fae162016-02-11 17:53:23 +0000112
Daniel Sanders3b390402018-10-31 17:31:23 +0000113#ifndef NDEBUG
Benjamin Kramerb17d2132019-01-12 18:36:22 +0000114namespace {
Daniel Sanders3b390402018-10-31 17:31:23 +0000115/// Verify that every instruction created has the same DILocation as the
116/// instruction being translated.
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000117class DILocationVerifier : public GISelChangeObserver {
Daniel Sanders3b390402018-10-31 17:31:23 +0000118 const Instruction *CurrInst = nullptr;
119
120public:
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000121 DILocationVerifier() = default;
122 ~DILocationVerifier() = default;
Daniel Sanders3b390402018-10-31 17:31:23 +0000123
124 const Instruction *getCurrentInst() const { return CurrInst; }
125 void setCurrentInst(const Instruction *Inst) { CurrInst = Inst; }
126
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000127 void erasingInstr(MachineInstr &MI) override {}
128 void changingInstr(MachineInstr &MI) override {}
129 void changedInstr(MachineInstr &MI) override {}
130
131 void createdInstr(MachineInstr &MI) override {
Daniel Sanders3b390402018-10-31 17:31:23 +0000132 assert(getCurrentInst() && "Inserted instruction without a current MI");
133
134 // Only print the check message if we're actually checking it.
135#ifndef NDEBUG
136 LLVM_DEBUG(dbgs() << "Checking DILocation from " << *CurrInst
137 << " was copied to " << MI);
138#endif
Amara Emersonfb0a40f2019-06-13 22:15:35 +0000139 // We allow insts in the entry block to have a debug loc line of 0 because
140 // they could have originated from constants, and we don't want a jumpy
141 // debug experience.
142 assert((CurrInst->getDebugLoc() == MI.getDebugLoc() ||
143 MI.getDebugLoc().getLine() == 0) &&
Daniel Sanders3b390402018-10-31 17:31:23 +0000144 "Line info was not transferred to all instructions");
145 }
Daniel Sanders3b390402018-10-31 17:31:23 +0000146};
Benjamin Kramerb17d2132019-01-12 18:36:22 +0000147} // namespace
Daniel Sanders3b390402018-10-31 17:31:23 +0000148#endif // ifndef NDEBUG
149
150
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000151void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
Matthias Braun90ad6832018-07-13 00:08:38 +0000152 AU.addRequired<StackProtector>();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000153 AU.addRequired<TargetPassConfig>();
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000154 AU.addRequired<GISelCSEAnalysisWrapperPass>();
Matthias Braun90ad6832018-07-13 00:08:38 +0000155 getSelectionDAGFallbackAnalysisUsage(AU);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000156 MachineFunctionPass::getAnalysisUsage(AU);
157}
158
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000159IRTranslator::ValueToVRegInfo::VRegListT &
160IRTranslator::allocateVRegs(const Value &Val) {
161 assert(!VMap.contains(Val) && "Value already allocated in VMap");
162 auto *Regs = VMap.getVRegs(Val);
163 auto *Offsets = VMap.getOffsets(Val);
164 SmallVector<LLT, 4> SplitTys;
165 computeValueLLTs(*DL, *Val.getType(), SplitTys,
166 Offsets->empty() ? Offsets : nullptr);
167 for (unsigned i = 0; i < SplitTys.size(); ++i)
168 Regs->push_back(0);
169 return *Regs;
170}
Tim Northover9e35f1e2017-01-25 20:58:22 +0000171
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000172ArrayRef<Register> IRTranslator::getOrCreateVRegs(const Value &Val) {
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000173 auto VRegsIt = VMap.findVRegs(Val);
174 if (VRegsIt != VMap.vregs_end())
175 return *VRegsIt->second;
176
177 if (Val.getType()->isVoidTy())
178 return *VMap.getVRegs(Val);
179
180 // Create entry for this type.
181 auto *VRegs = VMap.getVRegs(Val);
182 auto *Offsets = VMap.getOffsets(Val);
183
Tim Northover9e35f1e2017-01-25 20:58:22 +0000184 assert(Val.getType()->isSized() &&
185 "Don't know how to create an empty vreg");
Tim Northover9e35f1e2017-01-25 20:58:22 +0000186
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000187 SmallVector<LLT, 4> SplitTys;
188 computeValueLLTs(*DL, *Val.getType(), SplitTys,
189 Offsets->empty() ? Offsets : nullptr);
190
191 if (!isa<Constant>(Val)) {
192 for (auto Ty : SplitTys)
193 VRegs->push_back(MRI->createGenericVirtualRegister(Ty));
194 return *VRegs;
195 }
196
197 if (Val.getType()->isAggregateType()) {
198 // UndefValue, ConstantAggregateZero
199 auto &C = cast<Constant>(Val);
200 unsigned Idx = 0;
201 while (auto Elt = C.getAggregateElement(Idx++)) {
202 auto EltRegs = getOrCreateVRegs(*Elt);
Fangrui Song75709322018-11-17 01:44:25 +0000203 llvm::copy(EltRegs, std::back_inserter(*VRegs));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000204 }
205 } else {
206 assert(SplitTys.size() == 1 && "unexpectedly split LLT");
207 VRegs->push_back(MRI->createGenericVirtualRegister(SplitTys[0]));
208 bool Success = translate(cast<Constant>(Val), VRegs->front());
Tim Northover9e35f1e2017-01-25 20:58:22 +0000209 if (!Success) {
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000210 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +0000211 MF->getFunction().getSubprogram(),
212 &MF->getFunction().getEntryBlock());
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000213 R << "unable to translate constant: " << ore::NV("Type", Val.getType());
214 reportTranslationError(*MF, *TPC, *ORE, R);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000215 return *VRegs;
Tim Northover5ed648e2016-08-09 21:28:04 +0000216 }
Quentin Colombet17c494b2016-02-11 17:51:31 +0000217 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +0000218
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000219 return *VRegs;
Quentin Colombet17c494b2016-02-11 17:51:31 +0000220}
221
Tim Northovercdf23f12016-10-31 18:30:59 +0000222int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
223 if (FrameIndices.find(&AI) != FrameIndices.end())
224 return FrameIndices[&AI];
225
Quentin Colombetc9256cc2019-05-03 01:23:56 +0000226 unsigned ElementSize = DL->getTypeAllocSize(AI.getAllocatedType());
Tim Northovercdf23f12016-10-31 18:30:59 +0000227 unsigned Size =
228 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
229
230 // Always allocate at least one byte.
231 Size = std::max(Size, 1u);
232
233 unsigned Alignment = AI.getAlignment();
234 if (!Alignment)
235 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
236
237 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000238 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000239 return FI;
240}
241
Tim Northoverad2b7172016-07-26 20:23:26 +0000242unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
243 unsigned Alignment = 0;
244 Type *ValTy = nullptr;
245 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
246 Alignment = SI->getAlignment();
247 ValTy = SI->getValueOperand()->getType();
248 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
249 Alignment = LI->getAlignment();
250 ValTy = LI->getType();
Daniel Sanders94813992018-07-09 19:33:40 +0000251 } else if (const AtomicCmpXchgInst *AI = dyn_cast<AtomicCmpXchgInst>(&I)) {
252 // TODO(PR27168): This instruction has no alignment attribute, but unlike
253 // the default alignment for load/store, the default here is to assume
254 // it has NATURAL alignment, not DataLayout-specified alignment.
255 const DataLayout &DL = AI->getModule()->getDataLayout();
256 Alignment = DL.getTypeStoreSize(AI->getCompareOperand()->getType());
257 ValTy = AI->getCompareOperand()->getType();
258 } else if (const AtomicRMWInst *AI = dyn_cast<AtomicRMWInst>(&I)) {
259 // TODO(PR27168): This instruction has no alignment attribute, but unlike
260 // the default alignment for load/store, the default here is to assume
261 // it has NATURAL alignment, not DataLayout-specified alignment.
262 const DataLayout &DL = AI->getModule()->getDataLayout();
263 Alignment = DL.getTypeStoreSize(AI->getValOperand()->getType());
264 ValTy = AI->getType();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000265 } else {
266 OptimizationRemarkMissed R("gisel-irtranslator", "", &I);
267 R << "unable to translate memop: " << ore::NV("Opcode", &I);
268 reportTranslationError(*MF, *TPC, *ORE, R);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000269 return 1;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000270 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000271
272 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
273}
274
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000275MachineBasicBlock &IRTranslator::getMBB(const BasicBlock &BB) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000276 MachineBasicBlock *&MBB = BBToMBB[&BB];
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000277 assert(MBB && "BasicBlock was not encountered before");
Quentin Colombet17c494b2016-02-11 17:51:31 +0000278 return *MBB;
279}
280
Tim Northoverb6636fd2017-01-17 22:13:50 +0000281void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
282 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
283 MachinePreds[Edge].push_back(NewPred);
284}
285
Tim Northoverc53606e2016-12-07 21:29:15 +0000286bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
287 MachineIRBuilder &MIRBuilder) {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000288 // Get or create a virtual register for each value.
289 // Unless the value is a Constant => loadimm cst?
290 // or inline constant each time?
291 // Creation of a virtual register needs to have a size.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000292 Register Op0 = getOrCreateVReg(*U.getOperand(0));
293 Register Op1 = getOrCreateVReg(*U.getOperand(1));
294 Register Res = getOrCreateVReg(U);
Michael Bergf0d81a32019-02-06 19:57:06 +0000295 uint16_t Flags = 0;
Michael Berg894c39f2018-09-19 18:52:08 +0000296 if (isa<Instruction>(U)) {
Michael Berg894c39f2018-09-19 18:52:08 +0000297 const Instruction &I = cast<Instruction>(U);
Michael Bergf0d81a32019-02-06 19:57:06 +0000298 Flags = MachineInstr::copyFlagsFromInstruction(I);
Michael Berg894c39f2018-09-19 18:52:08 +0000299 }
Michael Bergf0d81a32019-02-06 19:57:06 +0000300
301 MIRBuilder.buildInstr(Opcode, {Res}, {Op0, Op1}, Flags);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000302 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000303}
304
Volkan Keles20d3c422017-03-07 18:03:28 +0000305bool IRTranslator::translateFSub(const User &U, MachineIRBuilder &MIRBuilder) {
306 // -0.0 - X --> G_FNEG
307 if (isa<Constant>(U.getOperand(0)) &&
308 U.getOperand(0) == ConstantFP::getZeroValueForNegation(U.getType())) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000309 Register Op1 = getOrCreateVReg(*U.getOperand(1));
310 Register Res = getOrCreateVReg(U);
Michael Bergf9bff2a2019-06-17 23:19:40 +0000311 uint16_t Flags = 0;
312 if (isa<Instruction>(U)) {
313 const Instruction &I = cast<Instruction>(U);
314 Flags = MachineInstr::copyFlagsFromInstruction(I);
315 }
316 // Negate the last operand of the FSUB
317 MIRBuilder.buildInstr(TargetOpcode::G_FNEG, {Res}, {Op1}, Flags);
Volkan Keles20d3c422017-03-07 18:03:28 +0000318 return true;
319 }
320 return translateBinaryOp(TargetOpcode::G_FSUB, U, MIRBuilder);
321}
322
Cameron McInallycbde0d92018-11-13 18:15:47 +0000323bool IRTranslator::translateFNeg(const User &U, MachineIRBuilder &MIRBuilder) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000324 Register Op0 = getOrCreateVReg(*U.getOperand(0));
325 Register Res = getOrCreateVReg(U);
Michael Bergf9bff2a2019-06-17 23:19:40 +0000326 uint16_t Flags = 0;
327 if (isa<Instruction>(U)) {
328 const Instruction &I = cast<Instruction>(U);
329 Flags = MachineInstr::copyFlagsFromInstruction(I);
330 }
331 MIRBuilder.buildInstr(TargetOpcode::G_FNEG, {Res}, {Op0}, Flags);
Cameron McInallycbde0d92018-11-13 18:15:47 +0000332 return true;
333}
334
Tim Northoverc53606e2016-12-07 21:29:15 +0000335bool IRTranslator::translateCompare(const User &U,
336 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000337 const CmpInst *CI = dyn_cast<CmpInst>(&U);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000338 Register Op0 = getOrCreateVReg(*U.getOperand(0));
339 Register Op1 = getOrCreateVReg(*U.getOperand(1));
340 Register Res = getOrCreateVReg(U);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000341 CmpInst::Predicate Pred =
342 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
343 cast<ConstantExpr>(U).getPredicate());
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000344 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000345 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northover7596bd72017-03-08 18:49:54 +0000346 else if (Pred == CmpInst::FCMP_FALSE)
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000347 MIRBuilder.buildCopy(
348 Res, getOrCreateVReg(*Constant::getNullValue(CI->getType())));
349 else if (Pred == CmpInst::FCMP_TRUE)
350 MIRBuilder.buildCopy(
351 Res, getOrCreateVReg(*Constant::getAllOnesValue(CI->getType())));
Michael Bergc6a52452018-12-18 17:54:52 +0000352 else {
Michael Bergf0d81a32019-02-06 19:57:06 +0000353 MIRBuilder.buildInstr(TargetOpcode::G_FCMP, {Res}, {Pred, Op0, Op1},
354 MachineInstr::copyFlagsFromInstruction(*CI));
Michael Bergc6a52452018-12-18 17:54:52 +0000355 }
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000356
Tim Northoverde3aea0412016-08-17 20:25:25 +0000357 return true;
358}
359
Tim Northoverc53606e2016-12-07 21:29:15 +0000360bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000361 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000362 const Value *Ret = RI.getReturnValue();
Amara Emersond78d65c2017-11-30 20:06:02 +0000363 if (Ret && DL->getTypeStoreSize(Ret->getType()) == 0)
364 Ret = nullptr;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000365
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000366 ArrayRef<Register> VRegs;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000367 if (Ret)
368 VRegs = getOrCreateVRegs(*Ret);
369
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000370 Register SwiftErrorVReg = 0;
Tim Northover3b2157a2019-05-24 08:40:13 +0000371 if (CLI->supportSwiftError() && SwiftError.getFunctionArg()) {
372 SwiftErrorVReg = SwiftError.getOrCreateVRegUseAt(
373 &RI, &MIRBuilder.getMBB(), SwiftError.getFunctionArg());
374 }
375
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000376 // The target may mess up with the insertion point, but
377 // this is not important as a return is the last instruction
378 // of the block anyway.
Tim Northover3b2157a2019-05-24 08:40:13 +0000379 return CLI->lowerReturn(MIRBuilder, Ret, VRegs, SwiftErrorVReg);
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000380}
381
Tim Northoverc53606e2016-12-07 21:29:15 +0000382bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000383 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000384 unsigned Succ = 0;
385 if (!BrInst.isUnconditional()) {
386 // We want a G_BRCOND to the true BB followed by an unconditional branch.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000387 Register Tst = getOrCreateVReg(*BrInst.getCondition());
Tim Northover69c2ba52016-07-29 17:58:00 +0000388 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000389 MachineBasicBlock &TrueBB = getMBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000390 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000391 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000392
393 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000394 MachineBasicBlock &TgtBB = getMBB(BrTgt);
Ahmed Bougachae8e1fa32017-03-21 23:42:50 +0000395 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
396
397 // If the unconditional target is the layout successor, fallthrough.
398 if (!CurBB.isLayoutSuccessor(&TgtBB))
399 MIRBuilder.buildBr(TgtBB);
Tim Northover69c2ba52016-07-29 17:58:00 +0000400
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000401 // Link successors.
Chandler Carruth96fc1de2018-08-26 08:41:15 +0000402 for (const BasicBlock *Succ : successors(&BrInst))
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000403 CurBB.addSuccessor(&getMBB(*Succ));
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000404 return true;
405}
406
Amara Emersonfe4625f2019-06-21 18:10:38 +0000407void IRTranslator::addSuccessorWithProb(MachineBasicBlock *Src,
408 MachineBasicBlock *Dst,
409 BranchProbability Prob) {
410 if (!FuncInfo.BPI) {
411 Src->addSuccessorWithoutProb(Dst);
412 return;
Kristof Beylseced0712017-01-05 11:28:51 +0000413 }
Amara Emersonfe4625f2019-06-21 18:10:38 +0000414 if (Prob.isUnknown())
415 Prob = getEdgeProbability(Src, Dst);
416 Src->addSuccessor(Dst, Prob);
417}
418
419BranchProbability
420IRTranslator::getEdgeProbability(const MachineBasicBlock *Src,
421 const MachineBasicBlock *Dst) const {
422 const BasicBlock *SrcBB = Src->getBasicBlock();
423 const BasicBlock *DstBB = Dst->getBasicBlock();
424 if (!FuncInfo.BPI) {
425 // If BPI is not available, set the default probability as 1 / N, where N is
426 // the number of successors.
427 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
428 return BranchProbability(1, SuccSize);
429 }
430 return FuncInfo.BPI->getEdgeProbability(SrcBB, DstBB);
431}
432
433bool IRTranslator::translateSwitch(const User &U, MachineIRBuilder &MIB) {
434 using namespace SwitchCG;
435 // Extract cases from the switch.
436 const SwitchInst &SI = cast<SwitchInst>(U);
437 BranchProbabilityInfo *BPI = FuncInfo.BPI;
438 CaseClusterVector Clusters;
439 Clusters.reserve(SI.getNumCases());
440 for (auto &I : SI.cases()) {
441 MachineBasicBlock *Succ = &getMBB(*I.getCaseSuccessor());
442 assert(Succ && "Could not find successor mbb in mapping");
443 const ConstantInt *CaseVal = I.getCaseValue();
444 BranchProbability Prob =
445 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
446 : BranchProbability(1, SI.getNumCases() + 1);
447 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
448 }
449
450 MachineBasicBlock *DefaultMBB = &getMBB(*SI.getDefaultDest());
451
452 // Cluster adjacent cases with the same destination. We do this at all
453 // optimization levels because it's cheap to do and will make codegen faster
454 // if there are many clusters.
455 sortAndRangeify(Clusters);
456
457 MachineBasicBlock *SwitchMBB = &getMBB(*SI.getParent());
458
459 // If there is only the default destination, jump there directly.
460 if (Clusters.empty()) {
461 SwitchMBB->addSuccessor(DefaultMBB);
462 if (DefaultMBB != SwitchMBB->getNextNode())
463 MIB.buildBr(*DefaultMBB);
464 return true;
465 }
466
467 SL->findJumpTables(Clusters, &SI, DefaultMBB);
468
469 LLVM_DEBUG({
470 dbgs() << "Case clusters: ";
471 for (const CaseCluster &C : Clusters) {
472 if (C.Kind == CC_JumpTable)
473 dbgs() << "JT:";
474 if (C.Kind == CC_BitTests)
475 dbgs() << "BT:";
476
477 C.Low->getValue().print(dbgs(), true);
478 if (C.Low != C.High) {
479 dbgs() << '-';
480 C.High->getValue().print(dbgs(), true);
481 }
482 dbgs() << ' ';
483 }
484 dbgs() << '\n';
485 });
486
487 assert(!Clusters.empty());
488 SwitchWorkList WorkList;
489 CaseClusterIt First = Clusters.begin();
490 CaseClusterIt Last = Clusters.end() - 1;
491 auto DefaultProb = getEdgeProbability(SwitchMBB, DefaultMBB);
492 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
493
494 // FIXME: At the moment we don't do any splitting optimizations here like
495 // SelectionDAG does, so this worklist only has one entry.
496 while (!WorkList.empty()) {
497 SwitchWorkListItem W = WorkList.back();
498 WorkList.pop_back();
499 if (!lowerSwitchWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB, MIB))
500 return false;
501 }
502 return true;
503}
504
505void IRTranslator::emitJumpTable(SwitchCG::JumpTable &JT,
506 MachineBasicBlock *MBB) {
507 // Emit the code for the jump table
508 assert(JT.Reg != -1U && "Should lower JT Header first!");
509 MachineIRBuilder MIB(*MBB->getParent());
510 MIB.setMBB(*MBB);
511 MIB.setDebugLoc(CurBuilder->getDebugLoc());
512
513 Type *PtrIRTy = Type::getInt8PtrTy(MF->getFunction().getContext());
514 const LLT PtrTy = getLLTForType(*PtrIRTy, *DL);
515
516 auto Table = MIB.buildJumpTable(PtrTy, JT.JTI);
517 MIB.buildBrJT(Table.getReg(0), JT.JTI, JT.Reg);
518}
519
520bool IRTranslator::emitJumpTableHeader(SwitchCG::JumpTable &JT,
521 SwitchCG::JumpTableHeader &JTH,
522 MachineBasicBlock *SwitchBB,
523 MachineIRBuilder &MIB) {
524 DebugLoc dl = MIB.getDebugLoc();
525
526 const Value &SValue = *JTH.SValue;
527 // Subtract the lowest switch case value from the value being switched on.
528 const LLT SwitchTy = getLLTForType(*SValue.getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000529 Register SwitchOpReg = getOrCreateVReg(SValue);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000530 auto FirstCst = MIB.buildConstant(SwitchTy, JTH.First);
531 auto Sub = MIB.buildSub({SwitchTy}, SwitchOpReg, FirstCst);
532
533 // This value may be smaller or larger than the target's pointer type, and
534 // therefore require extension or truncating.
535 Type *PtrIRTy = SValue.getType()->getPointerTo();
536 const LLT PtrScalarTy = LLT::scalar(DL->getTypeSizeInBits(PtrIRTy));
537 Sub = MIB.buildZExtOrTrunc(PtrScalarTy, Sub);
538
539 JT.Reg = Sub.getReg(0);
540
541 if (JTH.OmitRangeCheck) {
542 if (JT.MBB != SwitchBB->getNextNode())
543 MIB.buildBr(*JT.MBB);
544 return true;
545 }
546
547 // Emit the range check for the jump table, and branch to the default block
548 // for the switch statement if the value being switched on exceeds the
549 // largest case in the switch.
550 auto Cst = getOrCreateVReg(
551 *ConstantInt::get(SValue.getType(), JTH.Last - JTH.First));
552 Cst = MIB.buildZExtOrTrunc(PtrScalarTy, Cst).getReg(0);
553 auto Cmp = MIB.buildICmp(CmpInst::ICMP_UGT, LLT::scalar(1), Sub, Cst);
554
555 auto BrCond = MIB.buildBrCond(Cmp.getReg(0), *JT.Default);
556
557 // Avoid emitting unnecessary branches to the next block.
558 if (JT.MBB != SwitchBB->getNextNode())
559 BrCond = MIB.buildBr(*JT.MBB);
560 return true;
561}
562
563void IRTranslator::emitSwitchCase(SwitchCG::CaseBlock &CB,
564 MachineBasicBlock *SwitchBB,
565 MachineIRBuilder &MIB) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000566 Register CondLHS = getOrCreateVReg(*CB.CmpLHS);
567 Register Cond;
Amara Emersonfe4625f2019-06-21 18:10:38 +0000568 DebugLoc OldDbgLoc = MIB.getDebugLoc();
569 MIB.setDebugLoc(CB.DbgLoc);
570 MIB.setMBB(*CB.ThisBB);
571
572 if (CB.PredInfo.NoCmp) {
573 // Branch or fall through to TrueBB.
574 addSuccessorWithProb(CB.ThisBB, CB.TrueBB, CB.TrueProb);
575 addMachineCFGPred({SwitchBB->getBasicBlock(), CB.TrueBB->getBasicBlock()},
576 CB.ThisBB);
577 CB.ThisBB->normalizeSuccProbs();
578 if (CB.TrueBB != CB.ThisBB->getNextNode())
579 MIB.buildBr(*CB.TrueBB);
580 MIB.setDebugLoc(OldDbgLoc);
581 return;
582 }
583
584 const LLT i1Ty = LLT::scalar(1);
585 // Build the compare.
586 if (!CB.CmpMHS) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000587 Register CondRHS = getOrCreateVReg(*CB.CmpRHS);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000588 Cond = MIB.buildICmp(CB.PredInfo.Pred, i1Ty, CondLHS, CondRHS).getReg(0);
589 } else {
590 assert(CB.PredInfo.Pred == CmpInst::ICMP_ULE &&
591 "Can only handle ULE ranges");
592
593 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
594 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
595
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000596 Register CmpOpReg = getOrCreateVReg(*CB.CmpMHS);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000597 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000598 Register CondRHS = getOrCreateVReg(*CB.CmpRHS);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000599 Cond =
600 MIB.buildICmp(CmpInst::ICMP_ULE, i1Ty, CmpOpReg, CondRHS).getReg(0);
601 } else {
602 const LLT &CmpTy = MRI->getType(CmpOpReg);
603 auto Sub = MIB.buildSub({CmpTy}, CmpOpReg, CondLHS);
604 auto Diff = MIB.buildConstant(CmpTy, High - Low);
605 Cond = MIB.buildICmp(CmpInst::ICMP_ULE, i1Ty, Sub, Diff).getReg(0);
606 }
607 }
608
609 // Update successor info
610 addSuccessorWithProb(CB.ThisBB, CB.TrueBB, CB.TrueProb);
611
612 addMachineCFGPred({SwitchBB->getBasicBlock(), CB.TrueBB->getBasicBlock()},
613 CB.ThisBB);
614
615 // TrueBB and FalseBB are always different unless the incoming IR is
616 // degenerate. This only happens when running llc on weird IR.
617 if (CB.TrueBB != CB.FalseBB)
618 addSuccessorWithProb(CB.ThisBB, CB.FalseBB, CB.FalseProb);
619 CB.ThisBB->normalizeSuccProbs();
620
621 addMachineCFGPred({SwitchBB->getBasicBlock(), CB.FalseBB->getBasicBlock()},
622 CB.ThisBB);
623 // If the lhs block is the next block, invert the condition so that we can
624 // fall through to the lhs instead of the rhs block.
625 if (CB.TrueBB == CB.ThisBB->getNextNode()) {
626 std::swap(CB.TrueBB, CB.FalseBB);
627 auto True = MIB.buildConstant(i1Ty, 1);
628 Cond = MIB.buildInstr(TargetOpcode::G_XOR, {i1Ty}, {Cond, True}, None)
629 .getReg(0);
630 }
631
632 MIB.buildBrCond(Cond, *CB.TrueBB);
633 MIB.buildBr(*CB.FalseBB);
634 MIB.setDebugLoc(OldDbgLoc);
635}
636
637bool IRTranslator::lowerJumpTableWorkItem(SwitchCG::SwitchWorkListItem W,
638 MachineBasicBlock *SwitchMBB,
639 MachineBasicBlock *DefaultMBB,
640 MachineIRBuilder &MIB,
641 MachineFunction::iterator BBI,
642 BranchProbability UnhandledProbs,
643 SwitchCG::CaseClusterIt I,
644 MachineBasicBlock *Fallthrough,
645 bool FallthroughUnreachable) {
646 using namespace SwitchCG;
647 MachineFunction *CurMF = SwitchMBB->getParent();
648 // FIXME: Optimize away range check based on pivot comparisons.
649 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first;
650 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second;
651 BranchProbability DefaultProb = W.DefaultProb;
652 MachineBasicBlock *CurMBB = W.MBB;
653
654 // The jump block hasn't been inserted yet; insert it here.
655 MachineBasicBlock *JumpMBB = JT->MBB;
656 CurMF->insert(BBI, JumpMBB);
657
658 // Since the jump table block is separate from the switch block, we need
659 // to keep track of it as a machine predecessor to the default block,
660 // otherwise we lose the phi edges.
661 addMachineCFGPred({SwitchMBB->getBasicBlock(), DefaultMBB->getBasicBlock()},
662 SwitchMBB);
663 addMachineCFGPred({SwitchMBB->getBasicBlock(), DefaultMBB->getBasicBlock()},
664 JumpMBB);
665
666 auto JumpProb = I->Prob;
667 auto FallthroughProb = UnhandledProbs;
668
669 // If the default statement is a target of the jump table, we evenly
670 // distribute the default probability to successors of CurMBB. Also
671 // update the probability on the edge from JumpMBB to Fallthrough.
672 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
673 SE = JumpMBB->succ_end();
674 SI != SE; ++SI) {
675 if (*SI == DefaultMBB) {
676 JumpProb += DefaultProb / 2;
677 FallthroughProb -= DefaultProb / 2;
678 JumpMBB->setSuccProbability(SI, DefaultProb / 2);
679 JumpMBB->normalizeSuccProbs();
680 break;
681 }
682 }
683
684 // Skip the range check if the fallthrough block is unreachable.
685 if (FallthroughUnreachable)
686 JTH->OmitRangeCheck = true;
687
688 if (!JTH->OmitRangeCheck)
689 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
690 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
691 CurMBB->normalizeSuccProbs();
692
693 // The jump table header will be inserted in our current block, do the
694 // range check, and fall through to our fallthrough block.
695 JTH->HeaderBB = CurMBB;
696 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
697
698 // If we're in the right place, emit the jump table header right now.
699 if (CurMBB == SwitchMBB) {
700 if (!emitJumpTableHeader(*JT, *JTH, SwitchMBB, MIB))
701 return false;
702 JTH->Emitted = true;
703 }
704 return true;
705}
706bool IRTranslator::lowerSwitchRangeWorkItem(SwitchCG::CaseClusterIt I,
707 Value *Cond,
708 MachineBasicBlock *Fallthrough,
709 bool FallthroughUnreachable,
710 BranchProbability UnhandledProbs,
711 MachineBasicBlock *CurMBB,
712 MachineIRBuilder &MIB,
713 MachineBasicBlock *SwitchMBB) {
714 using namespace SwitchCG;
715 const Value *RHS, *LHS, *MHS;
716 CmpInst::Predicate Pred;
717 if (I->Low == I->High) {
718 // Check Cond == I->Low.
719 Pred = CmpInst::ICMP_EQ;
720 LHS = Cond;
721 RHS = I->Low;
722 MHS = nullptr;
723 } else {
724 // Check I->Low <= Cond <= I->High.
725 Pred = CmpInst::ICMP_ULE;
726 LHS = I->Low;
727 MHS = Cond;
728 RHS = I->High;
729 }
730
731 // If Fallthrough is unreachable, fold away the comparison.
732 // The false probability is the sum of all unhandled cases.
733 CaseBlock CB(Pred, FallthroughUnreachable, LHS, RHS, MHS, I->MBB, Fallthrough,
734 CurMBB, MIB.getDebugLoc(), I->Prob, UnhandledProbs);
735
736 emitSwitchCase(CB, SwitchMBB, MIB);
737 return true;
738}
739
740bool IRTranslator::lowerSwitchWorkItem(SwitchCG::SwitchWorkListItem W,
741 Value *Cond,
742 MachineBasicBlock *SwitchMBB,
743 MachineBasicBlock *DefaultMBB,
744 MachineIRBuilder &MIB) {
745 using namespace SwitchCG;
746 MachineFunction *CurMF = FuncInfo.MF;
747 MachineBasicBlock *NextMBB = nullptr;
748 MachineFunction::iterator BBI(W.MBB);
749 if (++BBI != FuncInfo.MF->end())
750 NextMBB = &*BBI;
751
752 if (EnableOpts) {
753 // Here, we order cases by probability so the most likely case will be
754 // checked first. However, two clusters can have the same probability in
755 // which case their relative ordering is non-deterministic. So we use Low
756 // as a tie-breaker as clusters are guaranteed to never overlap.
757 llvm::sort(W.FirstCluster, W.LastCluster + 1,
758 [](const CaseCluster &a, const CaseCluster &b) {
759 return a.Prob != b.Prob
760 ? a.Prob > b.Prob
761 : a.Low->getValue().slt(b.Low->getValue());
762 });
763
764 // Rearrange the case blocks so that the last one falls through if possible
765 // without changing the order of probabilities.
766 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster;) {
767 --I;
768 if (I->Prob > W.LastCluster->Prob)
769 break;
770 if (I->Kind == CC_Range && I->MBB == NextMBB) {
771 std::swap(*I, *W.LastCluster);
772 break;
773 }
774 }
775 }
776
777 // Compute total probability.
778 BranchProbability DefaultProb = W.DefaultProb;
779 BranchProbability UnhandledProbs = DefaultProb;
780 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
781 UnhandledProbs += I->Prob;
782
783 MachineBasicBlock *CurMBB = W.MBB;
784 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
785 bool FallthroughUnreachable = false;
786 MachineBasicBlock *Fallthrough;
787 if (I == W.LastCluster) {
788 // For the last cluster, fall through to the default destination.
789 Fallthrough = DefaultMBB;
790 FallthroughUnreachable = isa<UnreachableInst>(
791 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg());
792 } else {
793 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
794 CurMF->insert(BBI, Fallthrough);
795 }
796 UnhandledProbs -= I->Prob;
797
798 switch (I->Kind) {
799 case CC_BitTests: {
800 LLVM_DEBUG(dbgs() << "Switch to bit test optimization unimplemented");
801 return false; // Bit tests currently unimplemented.
802 }
803 case CC_JumpTable: {
804 if (!lowerJumpTableWorkItem(W, SwitchMBB, DefaultMBB, MIB, BBI,
805 UnhandledProbs, I, Fallthrough,
806 FallthroughUnreachable)) {
807 LLVM_DEBUG(dbgs() << "Failed to lower jump table");
808 return false;
809 }
810 break;
811 }
812 case CC_Range: {
813 if (!lowerSwitchRangeWorkItem(I, Cond, Fallthrough,
814 FallthroughUnreachable, UnhandledProbs,
815 CurMBB, MIB, SwitchMBB)) {
816 LLVM_DEBUG(dbgs() << "Failed to lower switch range");
817 return false;
818 }
819 break;
820 }
821 }
822 CurMBB = Fallthrough;
823 }
Kristof Beylseced0712017-01-05 11:28:51 +0000824
825 return true;
826}
827
Kristof Beyls65a12c02017-01-30 09:13:18 +0000828bool IRTranslator::translateIndirectBr(const User &U,
829 MachineIRBuilder &MIRBuilder) {
830 const IndirectBrInst &BrInst = cast<IndirectBrInst>(U);
831
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000832 const Register Tgt = getOrCreateVReg(*BrInst.getAddress());
Kristof Beyls65a12c02017-01-30 09:13:18 +0000833 MIRBuilder.buildBrIndirect(Tgt);
834
835 // Link successors.
836 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
Chandler Carruth96fc1de2018-08-26 08:41:15 +0000837 for (const BasicBlock *Succ : successors(&BrInst))
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000838 CurBB.addSuccessor(&getMBB(*Succ));
Kristof Beyls65a12c02017-01-30 09:13:18 +0000839
840 return true;
841}
842
Tim Northover3b2157a2019-05-24 08:40:13 +0000843static bool isSwiftError(const Value *V) {
844 if (auto Arg = dyn_cast<Argument>(V))
845 return Arg->hasSwiftErrorAttr();
846 if (auto AI = dyn_cast<AllocaInst>(V))
847 return AI->isSwiftError();
848 return false;
849}
850
Tim Northoverc53606e2016-12-07 21:29:15 +0000851bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000852 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000853
Tim Northover7152dca2016-10-19 15:55:06 +0000854 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
855 : MachineMemOperand::MONone;
856 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000857
Amara Emersond78d65c2017-11-30 20:06:02 +0000858 if (DL->getTypeStoreSize(LI.getType()) == 0)
859 return true;
860
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000861 ArrayRef<Register> Regs = getOrCreateVRegs(LI);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000862 ArrayRef<uint64_t> Offsets = *VMap.getOffsets(LI);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000863 Register Base = getOrCreateVReg(*LI.getPointerOperand());
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000864
Diana Picusa5682222019-05-14 09:25:17 +0000865 Type *OffsetIRTy = DL->getIntPtrType(LI.getPointerOperandType());
866 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
867
Tim Northover3b2157a2019-05-24 08:40:13 +0000868 if (CLI->supportSwiftError() && isSwiftError(LI.getPointerOperand())) {
869 assert(Regs.size() == 1 && "swifterror should be single pointer");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000870 Register VReg = SwiftError.getOrCreateVRegUseAt(&LI, &MIRBuilder.getMBB(),
Tim Northover3b2157a2019-05-24 08:40:13 +0000871 LI.getPointerOperand());
872 MIRBuilder.buildCopy(Regs[0], VReg);
873 return true;
874 }
875
876
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000877 for (unsigned i = 0; i < Regs.size(); ++i) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000878 Register Addr;
Diana Picusa5682222019-05-14 09:25:17 +0000879 MIRBuilder.materializeGEP(Addr, Base, OffsetTy, Offsets[i] / 8);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000880
881 MachinePointerInfo Ptr(LI.getPointerOperand(), Offsets[i] / 8);
882 unsigned BaseAlign = getMemOpAlignment(LI);
883 auto MMO = MF->getMachineMemOperand(
884 Ptr, Flags, (MRI->getType(Regs[i]).getSizeInBits() + 7) / 8,
885 MinAlign(BaseAlign, Offsets[i] / 8), AAMDNodes(), nullptr,
886 LI.getSyncScopeID(), LI.getOrdering());
887 MIRBuilder.buildLoad(Regs[i], Addr, *MMO);
888 }
889
Tim Northoverad2b7172016-07-26 20:23:26 +0000890 return true;
891}
892
Tim Northoverc53606e2016-12-07 21:29:15 +0000893bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000894 const StoreInst &SI = cast<StoreInst>(U);
Tim Northover7152dca2016-10-19 15:55:06 +0000895 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
896 : MachineMemOperand::MONone;
897 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000898
Amara Emersond78d65c2017-11-30 20:06:02 +0000899 if (DL->getTypeStoreSize(SI.getValueOperand()->getType()) == 0)
900 return true;
901
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000902 ArrayRef<Register> Vals = getOrCreateVRegs(*SI.getValueOperand());
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000903 ArrayRef<uint64_t> Offsets = *VMap.getOffsets(*SI.getValueOperand());
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000904 Register Base = getOrCreateVReg(*SI.getPointerOperand());
Tim Northoverad2b7172016-07-26 20:23:26 +0000905
Diana Picusa5682222019-05-14 09:25:17 +0000906 Type *OffsetIRTy = DL->getIntPtrType(SI.getPointerOperandType());
907 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
908
Tim Northover3b2157a2019-05-24 08:40:13 +0000909 if (CLI->supportSwiftError() && isSwiftError(SI.getPointerOperand())) {
910 assert(Vals.size() == 1 && "swifterror should be single pointer");
911
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000912 Register VReg = SwiftError.getOrCreateVRegDefAt(&SI, &MIRBuilder.getMBB(),
Tim Northover3b2157a2019-05-24 08:40:13 +0000913 SI.getPointerOperand());
914 MIRBuilder.buildCopy(VReg, Vals[0]);
915 return true;
916 }
917
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000918 for (unsigned i = 0; i < Vals.size(); ++i) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000919 Register Addr;
Diana Picusa5682222019-05-14 09:25:17 +0000920 MIRBuilder.materializeGEP(Addr, Base, OffsetTy, Offsets[i] / 8);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000921
922 MachinePointerInfo Ptr(SI.getPointerOperand(), Offsets[i] / 8);
923 unsigned BaseAlign = getMemOpAlignment(SI);
924 auto MMO = MF->getMachineMemOperand(
925 Ptr, Flags, (MRI->getType(Vals[i]).getSizeInBits() + 7) / 8,
926 MinAlign(BaseAlign, Offsets[i] / 8), AAMDNodes(), nullptr,
927 SI.getSyncScopeID(), SI.getOrdering());
928 MIRBuilder.buildStore(Vals[i], Addr, *MMO);
929 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000930 return true;
931}
932
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000933static uint64_t getOffsetFromIndices(const User &U, const DataLayout &DL) {
Tim Northoverb6046222016-08-19 20:09:03 +0000934 const Value *Src = U.getOperand(0);
935 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Volkan Keles6a36c642017-05-19 09:47:02 +0000936
Tim Northover6f80b082016-08-19 17:47:05 +0000937 // getIndexedOffsetInType is designed for GEPs, so the first index is the
938 // usual array element rather than looking into the actual aggregate.
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000939 SmallVector<Value *, 1> Indices;
Tim Northover6f80b082016-08-19 17:47:05 +0000940 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000941
942 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
943 for (auto Idx : EVI->indices())
944 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000945 } else if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
946 for (auto Idx : IVI->indices())
947 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
Tim Northoverb6046222016-08-19 20:09:03 +0000948 } else {
949 for (unsigned i = 1; i < U.getNumOperands(); ++i)
950 Indices.push_back(U.getOperand(i));
951 }
Tim Northover6f80b082016-08-19 17:47:05 +0000952
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000953 return 8 * static_cast<uint64_t>(
954 DL.getIndexedOffsetInType(Src->getType(), Indices));
955}
Tim Northover6f80b082016-08-19 17:47:05 +0000956
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000957bool IRTranslator::translateExtractValue(const User &U,
958 MachineIRBuilder &MIRBuilder) {
959 const Value *Src = U.getOperand(0);
960 uint64_t Offset = getOffsetFromIndices(U, *DL);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000961 ArrayRef<Register> SrcRegs = getOrCreateVRegs(*Src);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000962 ArrayRef<uint64_t> Offsets = *VMap.getOffsets(*Src);
Fangrui Songcecc4352019-04-12 02:02:06 +0000963 unsigned Idx = llvm::lower_bound(Offsets, Offset) - Offsets.begin();
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000964 auto &DstRegs = allocateVRegs(U);
965
966 for (unsigned i = 0; i < DstRegs.size(); ++i)
967 DstRegs[i] = SrcRegs[Idx++];
Tim Northover6f80b082016-08-19 17:47:05 +0000968
969 return true;
970}
971
Tim Northoverc53606e2016-12-07 21:29:15 +0000972bool IRTranslator::translateInsertValue(const User &U,
973 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000974 const Value *Src = U.getOperand(0);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000975 uint64_t Offset = getOffsetFromIndices(U, *DL);
976 auto &DstRegs = allocateVRegs(U);
977 ArrayRef<uint64_t> DstOffsets = *VMap.getOffsets(U);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000978 ArrayRef<Register> SrcRegs = getOrCreateVRegs(*Src);
979 ArrayRef<Register> InsertedRegs = getOrCreateVRegs(*U.getOperand(1));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000980 auto InsertedIt = InsertedRegs.begin();
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000981
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000982 for (unsigned i = 0; i < DstRegs.size(); ++i) {
983 if (DstOffsets[i] >= Offset && InsertedIt != InsertedRegs.end())
984 DstRegs[i] = *InsertedIt++;
985 else
986 DstRegs[i] = SrcRegs[i];
Tim Northoverb6046222016-08-19 20:09:03 +0000987 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000988
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000989 return true;
990}
991
Tim Northoverc53606e2016-12-07 21:29:15 +0000992bool IRTranslator::translateSelect(const User &U,
993 MachineIRBuilder &MIRBuilder) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000994 Register Tst = getOrCreateVReg(*U.getOperand(0));
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000995 ArrayRef<Register> ResRegs = getOrCreateVRegs(U);
996 ArrayRef<Register> Op0Regs = getOrCreateVRegs(*U.getOperand(1));
997 ArrayRef<Register> Op1Regs = getOrCreateVRegs(*U.getOperand(2));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000998
Michael Bergc6a52452018-12-18 17:54:52 +0000999 const SelectInst &SI = cast<SelectInst>(U);
Michael Bergf0d81a32019-02-06 19:57:06 +00001000 uint16_t Flags = 0;
1001 if (const CmpInst *Cmp = dyn_cast<CmpInst>(SI.getCondition()))
1002 Flags = MachineInstr::copyFlagsFromInstruction(*Cmp);
1003
Michael Bergc6a52452018-12-18 17:54:52 +00001004 for (unsigned i = 0; i < ResRegs.size(); ++i) {
Michael Bergf0d81a32019-02-06 19:57:06 +00001005 MIRBuilder.buildInstr(TargetOpcode::G_SELECT, {ResRegs[i]},
1006 {Tst, Op0Regs[i], Op1Regs[i]}, Flags);
Michael Bergc6a52452018-12-18 17:54:52 +00001007 }
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001008
Tim Northover5a28c362016-08-19 20:09:07 +00001009 return true;
1010}
1011
Tim Northoverc53606e2016-12-07 21:29:15 +00001012bool IRTranslator::translateBitCast(const User &U,
1013 MachineIRBuilder &MIRBuilder) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +00001014 // If we're bitcasting to the source type, we can reuse the source vreg.
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001015 if (getLLTForType(*U.getOperand(0)->getType(), *DL) ==
1016 getLLTForType(*U.getType(), *DL)) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001017 Register SrcReg = getOrCreateVReg(*U.getOperand(0));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001018 auto &Regs = *VMap.getVRegs(U);
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +00001019 // If we already assigned a vreg for this bitcast, we can't change that.
1020 // Emit a copy to satisfy the users we already emitted.
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001021 if (!Regs.empty())
1022 MIRBuilder.buildCopy(Regs[0], SrcReg);
1023 else {
1024 Regs.push_back(SrcReg);
1025 VMap.getOffsets(U)->push_back(0);
1026 }
Tim Northover7c9eba92016-07-25 21:01:29 +00001027 return true;
1028 }
Tim Northoverc53606e2016-12-07 21:29:15 +00001029 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +00001030}
1031
Tim Northoverc53606e2016-12-07 21:29:15 +00001032bool IRTranslator::translateCast(unsigned Opcode, const User &U,
1033 MachineIRBuilder &MIRBuilder) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001034 Register Op = getOrCreateVReg(*U.getOperand(0));
1035 Register Res = getOrCreateVReg(U);
Aditya Nandakumar92663372019-04-18 02:19:29 +00001036 MIRBuilder.buildInstr(Opcode, {Res}, {Op});
Tim Northover7c9eba92016-07-25 21:01:29 +00001037 return true;
1038}
1039
Tim Northoverc53606e2016-12-07 21:29:15 +00001040bool IRTranslator::translateGetElementPtr(const User &U,
1041 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +00001042 // FIXME: support vector GEPs.
1043 if (U.getType()->isVectorTy())
1044 return false;
1045
1046 Value &Op0 = *U.getOperand(0);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001047 Register BaseReg = getOrCreateVReg(Op0);
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001048 Type *PtrIRTy = Op0.getType();
1049 LLT PtrTy = getLLTForType(*PtrIRTy, *DL);
1050 Type *OffsetIRTy = DL->getIntPtrType(PtrIRTy);
1051 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
Tim Northovera7653b32016-09-12 11:20:22 +00001052
1053 int64_t Offset = 0;
1054 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
1055 GTI != E; ++GTI) {
1056 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +00001057 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +00001058 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
1059 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
1060 continue;
1061 } else {
1062 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
1063
1064 // If this is a scalar constant or a splat vector of constants,
1065 // handle it quickly.
1066 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
1067 Offset += ElementSize * CI->getSExtValue();
1068 continue;
1069 }
1070
1071 if (Offset != 0) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001072 Register NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
Amara Emerson946b1242019-04-15 05:04:20 +00001073 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
1074 auto OffsetMIB = MIRBuilder.buildConstant({OffsetTy}, Offset);
1075 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetMIB.getReg(0));
Tim Northovera7653b32016-09-12 11:20:22 +00001076
1077 BaseReg = NewBaseReg;
1078 Offset = 0;
1079 }
1080
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001081 Register IdxReg = getOrCreateVReg(*Idx);
Tim Northovera7653b32016-09-12 11:20:22 +00001082 if (MRI->getType(IdxReg) != OffsetTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001083 Register NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
Tim Northovera7653b32016-09-12 11:20:22 +00001084 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
1085 IdxReg = NewIdxReg;
1086 }
1087
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001088 // N = N + Idx * ElementSize;
1089 // Avoid doing it for ElementSize of 1.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001090 Register GepOffsetReg;
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001091 if (ElementSize != 1) {
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001092 GepOffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
Amara Emerson946b1242019-04-15 05:04:20 +00001093 auto ElementSizeMIB = MIRBuilder.buildConstant(
1094 getLLTForType(*OffsetIRTy, *DL), ElementSize);
1095 MIRBuilder.buildMul(GepOffsetReg, ElementSizeMIB.getReg(0), IdxReg);
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001096 } else
1097 GepOffsetReg = IdxReg;
Tim Northovera7653b32016-09-12 11:20:22 +00001098
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001099 Register NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001100 MIRBuilder.buildGEP(NewBaseReg, BaseReg, GepOffsetReg);
Tim Northovera7653b32016-09-12 11:20:22 +00001101 BaseReg = NewBaseReg;
1102 }
1103 }
1104
1105 if (Offset != 0) {
Amara Emerson946b1242019-04-15 05:04:20 +00001106 auto OffsetMIB =
1107 MIRBuilder.buildConstant(getLLTForType(*OffsetIRTy, *DL), Offset);
1108 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetMIB.getReg(0));
Tim Northovera7653b32016-09-12 11:20:22 +00001109 return true;
1110 }
1111
1112 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
1113 return true;
1114}
1115
Tim Northover79f43f12017-01-30 19:33:07 +00001116bool IRTranslator::translateMemfunc(const CallInst &CI,
1117 MachineIRBuilder &MIRBuilder,
1118 unsigned ID) {
Jessica Paquetteb2295432019-06-10 21:53:56 +00001119
1120 // If the source is undef, then just emit a nop.
1121 if (isa<UndefValue>(CI.getArgOperand(1))) {
1122 switch (ID) {
1123 case Intrinsic::memmove:
1124 case Intrinsic::memcpy:
1125 case Intrinsic::memset:
1126 return true;
1127 default:
1128 break;
1129 }
1130 }
1131
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001132 LLT SizeTy = getLLTForType(*CI.getArgOperand(2)->getType(), *DL);
Tim Northover79f43f12017-01-30 19:33:07 +00001133 Type *DstTy = CI.getArgOperand(0)->getType();
1134 if (cast<PointerType>(DstTy)->getAddressSpace() != 0 ||
Tim Northover3f186032016-10-18 20:03:45 +00001135 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
1136 return false;
1137
1138 SmallVector<CallLowering::ArgInfo, 8> Args;
1139 for (int i = 0; i < 3; ++i) {
1140 const auto &Arg = CI.getArgOperand(i);
1141 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
1142 }
1143
Tim Northover79f43f12017-01-30 19:33:07 +00001144 const char *Callee;
1145 switch (ID) {
1146 case Intrinsic::memmove:
1147 case Intrinsic::memcpy: {
1148 Type *SrcTy = CI.getArgOperand(1)->getType();
1149 if(cast<PointerType>(SrcTy)->getAddressSpace() != 0)
1150 return false;
1151 Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove";
1152 break;
1153 }
1154 case Intrinsic::memset:
1155 Callee = "memset";
1156 break;
1157 default:
1158 return false;
1159 }
Tim Northover3f186032016-10-18 20:03:45 +00001160
Diana Picusd79253a2017-03-20 14:40:18 +00001161 return CLI->lowerCall(MIRBuilder, CI.getCallingConv(),
1162 MachineOperand::CreateES(Callee),
Diana Picus69ce1c132019-06-27 08:50:53 +00001163 CallLowering::ArgInfo({0}, CI.getType()), Args);
Tim Northover3f186032016-10-18 20:03:45 +00001164}
Tim Northovera7653b32016-09-12 11:20:22 +00001165
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001166void IRTranslator::getStackGuard(Register DstReg,
Tim Northoverc53606e2016-12-07 21:29:15 +00001167 MachineIRBuilder &MIRBuilder) {
Tim Northoverd8b85582017-01-27 21:31:24 +00001168 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
1169 MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF));
Tim Northovercdf23f12016-10-31 18:30:59 +00001170 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
1171 MIB.addDef(DstReg);
1172
Tim Northover50db7f412016-12-07 21:17:47 +00001173 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matthias Braunf1caa282017-12-15 22:22:58 +00001174 Value *Global = TLI.getSDagStackGuard(*MF->getFunction().getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +00001175 if (!Global)
1176 return;
1177
1178 MachinePointerInfo MPInfo(Global);
Tim Northovercdf23f12016-10-31 18:30:59 +00001179 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
1180 MachineMemOperand::MODereferenceable;
Chandler Carruthc73c0302018-08-16 21:30:05 +00001181 MachineMemOperand *MemRef =
Tim Northover50db7f412016-12-07 21:17:47 +00001182 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
Fangrui Songe73534462017-11-15 06:17:32 +00001183 DL->getPointerABIAlignment(0));
Chandler Carruthc73c0302018-08-16 21:30:05 +00001184 MIB.setMemRefs({MemRef});
Tim Northovercdf23f12016-10-31 18:30:59 +00001185}
1186
Tim Northover1e656ec2016-12-08 22:44:00 +00001187bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
1188 MachineIRBuilder &MIRBuilder) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001189 ArrayRef<Register> ResRegs = getOrCreateVRegs(CI);
Aditya Nandakumar6b4d3432018-08-28 18:54:10 +00001190 MIRBuilder.buildInstr(Op)
1191 .addDef(ResRegs[0])
1192 .addDef(ResRegs[1])
1193 .addUse(getOrCreateVReg(*CI.getOperand(0)))
1194 .addUse(getOrCreateVReg(*CI.getOperand(1)));
Tim Northover1e656ec2016-12-08 22:44:00 +00001195
Tim Northover1e656ec2016-12-08 22:44:00 +00001196 return true;
1197}
1198
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001199unsigned IRTranslator::getSimpleIntrinsicOpcode(Intrinsic::ID ID) {
Jessica Paquettee288c522019-02-06 17:25:54 +00001200 switch (ID) {
1201 default:
1202 break;
Jessica Paquette0e71e732019-02-12 17:28:17 +00001203 case Intrinsic::bswap:
1204 return TargetOpcode::G_BSWAP;
Jessica Paquettee288c522019-02-06 17:25:54 +00001205 case Intrinsic::ceil:
1206 return TargetOpcode::G_FCEIL;
1207 case Intrinsic::cos:
1208 return TargetOpcode::G_FCOS;
1209 case Intrinsic::ctpop:
1210 return TargetOpcode::G_CTPOP;
1211 case Intrinsic::exp:
1212 return TargetOpcode::G_FEXP;
1213 case Intrinsic::exp2:
1214 return TargetOpcode::G_FEXP2;
1215 case Intrinsic::fabs:
1216 return TargetOpcode::G_FABS;
Matt Arsenault55146d32019-05-16 04:08:39 +00001217 case Intrinsic::copysign:
1218 return TargetOpcode::G_FCOPYSIGN;
Matt Arsenault9dba67f2019-02-11 17:05:20 +00001219 case Intrinsic::canonicalize:
1220 return TargetOpcode::G_FCANONICALIZE;
Jessica Paquettef472f312019-02-11 17:16:32 +00001221 case Intrinsic::floor:
1222 return TargetOpcode::G_FFLOOR;
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001223 case Intrinsic::fma:
1224 return TargetOpcode::G_FMA;
Jessica Paquettee288c522019-02-06 17:25:54 +00001225 case Intrinsic::log:
1226 return TargetOpcode::G_FLOG;
1227 case Intrinsic::log2:
1228 return TargetOpcode::G_FLOG2;
1229 case Intrinsic::log10:
1230 return TargetOpcode::G_FLOG10;
Jessica Paquettebd7ac302019-04-25 16:39:28 +00001231 case Intrinsic::nearbyint:
1232 return TargetOpcode::G_FNEARBYINT;
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001233 case Intrinsic::pow:
1234 return TargetOpcode::G_FPOW;
Jessica Paquettead69af32019-04-19 21:46:12 +00001235 case Intrinsic::rint:
1236 return TargetOpcode::G_FRINT;
Jessica Paquettee288c522019-02-06 17:25:54 +00001237 case Intrinsic::round:
1238 return TargetOpcode::G_INTRINSIC_ROUND;
1239 case Intrinsic::sin:
1240 return TargetOpcode::G_FSIN;
1241 case Intrinsic::sqrt:
1242 return TargetOpcode::G_FSQRT;
1243 case Intrinsic::trunc:
1244 return TargetOpcode::G_INTRINSIC_TRUNC;
1245 }
1246 return Intrinsic::not_intrinsic;
1247}
1248
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001249bool IRTranslator::translateSimpleIntrinsic(const CallInst &CI,
1250 Intrinsic::ID ID,
1251 MachineIRBuilder &MIRBuilder) {
Jessica Paquettee288c522019-02-06 17:25:54 +00001252
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001253 unsigned Op = getSimpleIntrinsicOpcode(ID);
Jessica Paquettee288c522019-02-06 17:25:54 +00001254
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001255 // Is this a simple intrinsic?
Jessica Paquettee288c522019-02-06 17:25:54 +00001256 if (Op == Intrinsic::not_intrinsic)
1257 return false;
1258
1259 // Yes. Let's translate it.
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001260 SmallVector<llvm::SrcOp, 4> VRegs;
1261 for (auto &Arg : CI.arg_operands())
1262 VRegs.push_back(getOrCreateVReg(*Arg));
1263
1264 MIRBuilder.buildInstr(Op, {getOrCreateVReg(CI)}, VRegs,
Michael Bergf0d81a32019-02-06 19:57:06 +00001265 MachineInstr::copyFlagsFromInstruction(CI));
Jessica Paquettee288c522019-02-06 17:25:54 +00001266 return true;
1267}
1268
Tim Northoverc53606e2016-12-07 21:29:15 +00001269bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
1270 MachineIRBuilder &MIRBuilder) {
Jessica Paquettee288c522019-02-06 17:25:54 +00001271
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001272 // If this is a simple intrinsic (that is, we just need to add a def of
1273 // a vreg, and uses for each arg operand, then translate it.
1274 if (translateSimpleIntrinsic(CI, ID, MIRBuilder))
Jessica Paquettee288c522019-02-06 17:25:54 +00001275 return true;
1276
Tim Northover91c81732016-08-19 17:17:06 +00001277 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +00001278 default:
1279 break;
Tim Northover0e011702017-02-10 19:10:38 +00001280 case Intrinsic::lifetime_start:
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001281 case Intrinsic::lifetime_end: {
1282 // No stack colouring in O0, discard region information.
1283 if (MF->getTarget().getOptLevel() == CodeGenOpt::None)
1284 return true;
1285
1286 unsigned Op = ID == Intrinsic::lifetime_start ? TargetOpcode::LIFETIME_START
1287 : TargetOpcode::LIFETIME_END;
1288
1289 // Get the underlying objects for the location passed on the lifetime
1290 // marker.
Bjorn Pettersson71e8c6f2019-04-24 06:55:50 +00001291 SmallVector<const Value *, 4> Allocas;
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001292 GetUnderlyingObjects(CI.getArgOperand(1), Allocas, *DL);
1293
1294 // Iterate over each underlying object, creating lifetime markers for each
1295 // static alloca. Quit if we find a non-static alloca.
Bjorn Pettersson71e8c6f2019-04-24 06:55:50 +00001296 for (const Value *V : Allocas) {
1297 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001298 if (!AI)
1299 continue;
1300
1301 if (!AI->isStaticAlloca())
1302 return true;
1303
1304 MIRBuilder.buildInstr(Op).addFrameIndex(getOrCreateFrameIndex(*AI));
1305 }
Tim Northover0e011702017-02-10 19:10:38 +00001306 return true;
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001307 }
Tim Northover09aac4a2017-01-26 23:39:14 +00001308 case Intrinsic::dbg_declare: {
1309 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
1310 assert(DI.getVariable() && "Missing variable");
1311
1312 const Value *Address = DI.getAddress();
1313 if (!Address || isa<UndefValue>(Address)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001314 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Tim Northover09aac4a2017-01-26 23:39:14 +00001315 return true;
1316 }
1317
Tim Northover09aac4a2017-01-26 23:39:14 +00001318 assert(DI.getVariable()->isValidLocationForIntrinsic(
1319 MIRBuilder.getDebugLoc()) &&
1320 "Expected inlined-at fields to agree");
Tim Northover7a9ea8f2017-03-09 21:12:06 +00001321 auto AI = dyn_cast<AllocaInst>(Address);
1322 if (AI && AI->isStaticAlloca()) {
1323 // Static allocas are tracked at the MF level, no need for DBG_VALUE
1324 // instructions (in fact, they get ignored if they *do* exist).
1325 MF->setVariableDbgInfo(DI.getVariable(), DI.getExpression(),
1326 getOrCreateFrameIndex(*AI), DI.getDebugLoc());
Josh Stonef446fac2018-09-11 17:52:01 +00001327 } else {
1328 // A dbg.declare describes the address of a source variable, so lower it
1329 // into an indirect DBG_VALUE.
1330 MIRBuilder.buildIndirectDbgValue(getOrCreateVReg(*Address),
1331 DI.getVariable(), DI.getExpression());
1332 }
Tim Northoverb58346f2016-12-08 22:44:13 +00001333 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +00001334 }
Hsiangkai Wang2532ac82018-08-17 15:22:04 +00001335 case Intrinsic::dbg_label: {
1336 const DbgLabelInst &DI = cast<DbgLabelInst>(CI);
1337 assert(DI.getLabel() && "Missing label");
1338
1339 assert(DI.getLabel()->isValidLocationForIntrinsic(
1340 MIRBuilder.getDebugLoc()) &&
1341 "Expected inlined-at fields to agree");
1342
1343 MIRBuilder.buildDbgLabel(DI.getLabel());
1344 return true;
1345 }
Tim Northoverd0d025a2017-02-07 20:08:59 +00001346 case Intrinsic::vaend:
1347 // No target I know of cares about va_end. Certainly no in-tree target
1348 // does. Simplest intrinsic ever!
1349 return true;
Tim Northoverf19d4672017-02-08 17:57:20 +00001350 case Intrinsic::vastart: {
1351 auto &TLI = *MF->getSubtarget().getTargetLowering();
1352 Value *Ptr = CI.getArgOperand(0);
1353 unsigned ListSize = TLI.getVaListSizeInBits(*DL) / 8;
1354
Matt Arsenault2a645982019-01-31 01:38:47 +00001355 // FIXME: Get alignment
Tim Northoverf19d4672017-02-08 17:57:20 +00001356 MIRBuilder.buildInstr(TargetOpcode::G_VASTART)
1357 .addUse(getOrCreateVReg(*Ptr))
1358 .addMemOperand(MF->getMachineMemOperand(
Matt Arsenault2a645982019-01-31 01:38:47 +00001359 MachinePointerInfo(Ptr), MachineMemOperand::MOStore, ListSize, 1));
Tim Northoverf19d4672017-02-08 17:57:20 +00001360 return true;
1361 }
Tim Northover09aac4a2017-01-26 23:39:14 +00001362 case Intrinsic::dbg_value: {
1363 // This form of DBG_VALUE is target-independent.
1364 const DbgValueInst &DI = cast<DbgValueInst>(CI);
1365 const Value *V = DI.getValue();
1366 assert(DI.getVariable()->isValidLocationForIntrinsic(
1367 MIRBuilder.getDebugLoc()) &&
1368 "Expected inlined-at fields to agree");
1369 if (!V) {
1370 // Currently the optimizer can produce this; insert an undef to
1371 // help debugging. Probably the optimizer should not do this.
Adrian Prantld92ac5a2017-07-28 22:46:20 +00001372 MIRBuilder.buildIndirectDbgValue(0, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +00001373 } else if (const auto *CI = dyn_cast<Constant>(V)) {
Adrian Prantld92ac5a2017-07-28 22:46:20 +00001374 MIRBuilder.buildConstDbgValue(*CI, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +00001375 } else {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001376 Register Reg = getOrCreateVReg(*V);
Tim Northover09aac4a2017-01-26 23:39:14 +00001377 // FIXME: This does not handle register-indirect values at offset 0. The
1378 // direct/indirect thing shouldn't really be handled by something as
1379 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
1380 // pretty baked in right now.
Adrian Prantlabe04752017-07-28 20:21:02 +00001381 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +00001382 }
1383 return true;
1384 }
Tim Northover1e656ec2016-12-08 22:44:00 +00001385 case Intrinsic::uadd_with_overflow:
Aditya Nandakumar6b4d3432018-08-28 18:54:10 +00001386 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDO, MIRBuilder);
Tim Northover1e656ec2016-12-08 22:44:00 +00001387 case Intrinsic::sadd_with_overflow:
1388 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
1389 case Intrinsic::usub_with_overflow:
Aditya Nandakumar6b4d3432018-08-28 18:54:10 +00001390 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBO, MIRBuilder);
Tim Northover1e656ec2016-12-08 22:44:00 +00001391 case Intrinsic::ssub_with_overflow:
1392 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
1393 case Intrinsic::umul_with_overflow:
1394 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
1395 case Intrinsic::smul_with_overflow:
1396 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Volkan Keles92837632018-02-13 00:47:46 +00001397 case Intrinsic::fmuladd: {
1398 const TargetMachine &TM = MF->getTarget();
1399 const TargetLowering &TLI = *MF->getSubtarget().getTargetLowering();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001400 Register Dst = getOrCreateVReg(CI);
1401 Register Op0 = getOrCreateVReg(*CI.getArgOperand(0));
1402 Register Op1 = getOrCreateVReg(*CI.getArgOperand(1));
1403 Register Op2 = getOrCreateVReg(*CI.getArgOperand(2));
Volkan Keles92837632018-02-13 00:47:46 +00001404 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
1405 TLI.isFMAFasterThanFMulAndFAdd(TLI.getValueType(*DL, CI.getType()))) {
1406 // TODO: Revisit this to see if we should move this part of the
1407 // lowering to the combiner.
Michael Bergf0d81a32019-02-06 19:57:06 +00001408 MIRBuilder.buildInstr(TargetOpcode::G_FMA, {Dst}, {Op0, Op1, Op2},
1409 MachineInstr::copyFlagsFromInstruction(CI));
Volkan Keles92837632018-02-13 00:47:46 +00001410 } else {
1411 LLT Ty = getLLTForType(*CI.getType(), *DL);
Michael Bergf0d81a32019-02-06 19:57:06 +00001412 auto FMul = MIRBuilder.buildInstr(TargetOpcode::G_FMUL, {Ty}, {Op0, Op1},
1413 MachineInstr::copyFlagsFromInstruction(CI));
1414 MIRBuilder.buildInstr(TargetOpcode::G_FADD, {Dst}, {FMul, Op2},
1415 MachineInstr::copyFlagsFromInstruction(CI));
Volkan Keles92837632018-02-13 00:47:46 +00001416 }
1417 return true;
1418 }
Tim Northover3f186032016-10-18 20:03:45 +00001419 case Intrinsic::memcpy:
Tim Northover79f43f12017-01-30 19:33:07 +00001420 case Intrinsic::memmove:
1421 case Intrinsic::memset:
1422 return translateMemfunc(CI, MIRBuilder, ID);
Tim Northovera9105be2016-11-09 22:39:54 +00001423 case Intrinsic::eh_typeid_for: {
1424 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001425 Register Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +00001426 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +00001427 MIRBuilder.buildConstant(Reg, TypeID);
1428 return true;
1429 }
Tim Northover6e904302016-10-18 20:03:51 +00001430 case Intrinsic::objectsize: {
1431 // If we don't know by now, we're never going to know.
1432 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
1433
1434 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
1435 return true;
1436 }
James Y Knight72f76bf2018-11-07 15:24:12 +00001437 case Intrinsic::is_constant:
1438 // If this wasn't constant-folded away by now, then it's not a
1439 // constant.
1440 MIRBuilder.buildConstant(getOrCreateVReg(CI), 0);
1441 return true;
Tim Northovercdf23f12016-10-31 18:30:59 +00001442 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +00001443 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +00001444 return true;
1445 case Intrinsic::stackprotector: {
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001446 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001447 Register GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +00001448 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +00001449
1450 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
Petr Pavlu84e89ff2018-12-10 15:15:05 +00001451 int FI = getOrCreateFrameIndex(*Slot);
1452 MF->getFrameInfo().setStackProtectorIndex(FI);
1453
Tim Northovercdf23f12016-10-31 18:30:59 +00001454 MIRBuilder.buildStore(
1455 GuardVal, getOrCreateVReg(*Slot),
Petr Pavlu84e89ff2018-12-10 15:15:05 +00001456 *MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(*MF, FI),
1457 MachineMemOperand::MOStore |
1458 MachineMemOperand::MOVolatile,
1459 PtrTy.getSizeInBits() / 8, 8));
Tim Northovercdf23f12016-10-31 18:30:59 +00001460 return true;
1461 }
Jessica Paquetteed233522019-04-02 22:46:31 +00001462 case Intrinsic::stacksave: {
1463 // Save the stack pointer to the location provided by the intrinsic.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001464 Register Reg = getOrCreateVReg(CI);
1465 Register StackPtr = MF->getSubtarget()
Jessica Paquetteed233522019-04-02 22:46:31 +00001466 .getTargetLowering()
1467 ->getStackPointerRegisterToSaveRestore();
1468
1469 // If the target doesn't specify a stack pointer, then fall back.
1470 if (!StackPtr)
1471 return false;
1472
1473 MIRBuilder.buildCopy(Reg, StackPtr);
1474 return true;
1475 }
1476 case Intrinsic::stackrestore: {
1477 // Restore the stack pointer from the location provided by the intrinsic.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001478 Register Reg = getOrCreateVReg(*CI.getArgOperand(0));
1479 Register StackPtr = MF->getSubtarget()
Jessica Paquetteed233522019-04-02 22:46:31 +00001480 .getTargetLowering()
1481 ->getStackPointerRegisterToSaveRestore();
1482
1483 // If the target doesn't specify a stack pointer, then fall back.
1484 if (!StackPtr)
1485 return false;
1486
1487 MIRBuilder.buildCopy(StackPtr, Reg);
1488 return true;
1489 }
Aditya Nandakumare07b3b72018-08-04 01:22:12 +00001490 case Intrinsic::cttz:
1491 case Intrinsic::ctlz: {
1492 ConstantInt *Cst = cast<ConstantInt>(CI.getArgOperand(1));
1493 bool isTrailing = ID == Intrinsic::cttz;
1494 unsigned Opcode = isTrailing
1495 ? Cst->isZero() ? TargetOpcode::G_CTTZ
1496 : TargetOpcode::G_CTTZ_ZERO_UNDEF
1497 : Cst->isZero() ? TargetOpcode::G_CTLZ
1498 : TargetOpcode::G_CTLZ_ZERO_UNDEF;
1499 MIRBuilder.buildInstr(Opcode)
1500 .addDef(getOrCreateVReg(CI))
1501 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
1502 return true;
1503 }
Jessica Paquetteb328d952018-10-05 21:02:46 +00001504 case Intrinsic::invariant_start: {
1505 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001506 Register Undef = MRI->createGenericVirtualRegister(PtrTy);
Jessica Paquetteb328d952018-10-05 21:02:46 +00001507 MIRBuilder.buildUndef(Undef);
1508 return true;
1509 }
1510 case Intrinsic::invariant_end:
1511 return true;
Volkan Keles97204a62019-06-07 20:19:27 +00001512 case Intrinsic::assume:
1513 case Intrinsic::var_annotation:
1514 case Intrinsic::sideeffect:
1515 // Discard annotate attributes, assumptions, and artificial side-effects.
1516 return true;
Tim Northover91c81732016-08-19 17:17:06 +00001517 }
Tim Northover1e656ec2016-12-08 22:44:00 +00001518 return false;
Tim Northover91c81732016-08-19 17:17:06 +00001519}
1520
Tim Northoveraa995c92017-03-09 23:36:26 +00001521bool IRTranslator::translateInlineAsm(const CallInst &CI,
1522 MachineIRBuilder &MIRBuilder) {
1523 const InlineAsm &IA = cast<InlineAsm>(*CI.getCalledValue());
1524 if (!IA.getConstraintString().empty())
1525 return false;
1526
1527 unsigned ExtraInfo = 0;
1528 if (IA.hasSideEffects())
1529 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
1530 if (IA.getDialect() == InlineAsm::AD_Intel)
1531 ExtraInfo |= InlineAsm::Extra_AsmDialect;
1532
1533 MIRBuilder.buildInstr(TargetOpcode::INLINEASM)
1534 .addExternalSymbol(IA.getAsmString().c_str())
1535 .addImm(ExtraInfo);
1536
1537 return true;
1538}
1539
Tim Northoverc53606e2016-12-07 21:29:15 +00001540bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001541 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +00001542 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +00001543 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +00001544
Martin Storsjocc981d22018-01-30 19:50:58 +00001545 // FIXME: support Windows dllimport function calls.
1546 if (F && F->hasDLLImportStorageClass())
1547 return false;
1548
Tim Northover3babfef2017-01-19 23:59:35 +00001549 if (CI.isInlineAsm())
Tim Northoveraa995c92017-03-09 23:36:26 +00001550 return translateInlineAsm(CI, MIRBuilder);
Tim Northover3babfef2017-01-19 23:59:35 +00001551
Amara Emerson913918c2018-01-02 18:56:39 +00001552 Intrinsic::ID ID = Intrinsic::not_intrinsic;
1553 if (F && F->isIntrinsic()) {
1554 ID = F->getIntrinsicID();
1555 if (TII && ID == Intrinsic::not_intrinsic)
1556 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
1557 }
1558
1559 if (!F || !F->isIntrinsic() || ID == Intrinsic::not_intrinsic) {
Diana Picus81389962019-06-27 09:15:53 +00001560 ArrayRef<Register> Res = getOrCreateVRegs(CI);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001561
Diana Picus43fb5ae2019-06-27 09:18:03 +00001562 SmallVector<ArrayRef<Register>, 8> Args;
1563 Register SwiftErrorVReg = 0;
Tim Northover3b2157a2019-05-24 08:40:13 +00001564 for (auto &Arg: CI.arg_operands()) {
1565 if (CLI->supportSwiftError() && isSwiftError(Arg)) {
1566 LLT Ty = getLLTForType(*Arg->getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001567 Register InVReg = MRI->createGenericVirtualRegister(Ty);
Tim Northover3b2157a2019-05-24 08:40:13 +00001568 MIRBuilder.buildCopy(InVReg, SwiftError.getOrCreateVRegUseAt(
1569 &CI, &MIRBuilder.getMBB(), Arg));
1570 Args.push_back(InVReg);
1571 SwiftErrorVReg =
1572 SwiftError.getOrCreateVRegDefAt(&CI, &MIRBuilder.getMBB(), Arg);
1573 continue;
1574 }
Diana Picus43fb5ae2019-06-27 09:18:03 +00001575 Args.push_back(getOrCreateVRegs(*Arg));
Tim Northover3b2157a2019-05-24 08:40:13 +00001576 }
Tim Northover406024a2016-08-10 21:44:01 +00001577
Tim Northoverd1e951e2017-03-09 22:00:39 +00001578 MF->getFrameInfo().setHasCalls(true);
Tim Northover3b2157a2019-05-24 08:40:13 +00001579 bool Success =
1580 CLI->lowerCall(MIRBuilder, &CI, Res, Args, SwiftErrorVReg,
1581 [&]() { return getOrCreateVReg(*CI.getCalledValue()); });
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001582
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001583 return Success;
Tim Northover406024a2016-08-10 21:44:01 +00001584 }
1585
Tim Northover406024a2016-08-10 21:44:01 +00001586 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +00001587
Tim Northoverc53606e2016-12-07 21:29:15 +00001588 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +00001589 return true;
1590
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001591 ArrayRef<Register> ResultRegs;
Matt Arsenault13371692019-03-14 14:18:56 +00001592 if (!CI.getType()->isVoidTy())
1593 ResultRegs = getOrCreateVRegs(CI);
1594
Matt Arsenault3e140062019-06-17 17:01:35 +00001595 // Ignore the callsite attributes. Backend code is most likely not expecting
1596 // an intrinsic to sometimes have side effects and sometimes not.
Tim Northover5fb414d2016-07-29 22:32:36 +00001597 MachineInstrBuilder MIB =
Matt Arsenault3e140062019-06-17 17:01:35 +00001598 MIRBuilder.buildIntrinsic(ID, ResultRegs, !F->doesNotAccessMemory());
Michael Bergd573aa02019-04-18 18:48:57 +00001599 if (isa<FPMathOperator>(CI))
1600 MIB->copyIRFlags(CI);
Tim Northover5fb414d2016-07-29 22:32:36 +00001601
1602 for (auto &Arg : CI.arg_operands()) {
Ahmed Bougacha55d10422017-03-07 20:53:09 +00001603 // Some intrinsics take metadata parameters. Reject them.
1604 if (isa<MetadataAsValue>(Arg))
1605 return false;
Diana Picus74a50a72019-06-27 09:49:07 +00001606 ArrayRef<Register> VRegs = getOrCreateVRegs(*Arg);
1607 if (VRegs.size() > 1)
1608 return false;
1609 MIB.addUse(VRegs[0]);
Tim Northover5fb414d2016-07-29 22:32:36 +00001610 }
Volkan Kelesebe6bb92017-06-05 22:17:17 +00001611
1612 // Add a MachineMemOperand if it is a target mem intrinsic.
1613 const TargetLowering &TLI = *MF->getSubtarget().getTargetLowering();
1614 TargetLowering::IntrinsicInfo Info;
1615 // TODO: Add a GlobalISel version of getTgtMemIntrinsic.
Matt Arsenault7d7adf42017-12-14 22:34:10 +00001616 if (TLI.getTgtMemIntrinsic(Info, CI, *MF, ID)) {
Matt Arsenault50d65792019-01-31 23:41:23 +00001617 unsigned Align = Info.align;
1618 if (Align == 0)
1619 Align = DL->getABITypeAlignment(Info.memVT.getTypeForEVT(F->getContext()));
Matt Arsenault2a645982019-01-31 01:38:47 +00001620
Matt Arsenault50d65792019-01-31 23:41:23 +00001621 uint64_t Size = Info.memVT.getStoreSize();
Volkan Kelesebe6bb92017-06-05 22:17:17 +00001622 MIB.addMemOperand(MF->getMachineMemOperand(MachinePointerInfo(Info.ptrVal),
Matt Arsenault50d65792019-01-31 23:41:23 +00001623 Info.flags, Size, Align));
Volkan Kelesebe6bb92017-06-05 22:17:17 +00001624 }
1625
Tim Northover5fb414d2016-07-29 22:32:36 +00001626 return true;
1627}
1628
Tim Northoverc53606e2016-12-07 21:29:15 +00001629bool IRTranslator::translateInvoke(const User &U,
1630 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +00001631 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +00001632 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +00001633
1634 const BasicBlock *ReturnBB = I.getSuccessor(0);
1635 const BasicBlock *EHPadBB = I.getSuccessor(1);
1636
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +00001637 const Value *Callee = I.getCalledValue();
Tim Northovera9105be2016-11-09 22:39:54 +00001638 const Function *Fn = dyn_cast<Function>(Callee);
1639 if (isa<InlineAsm>(Callee))
1640 return false;
1641
1642 // FIXME: support invoking patchpoint and statepoint intrinsics.
1643 if (Fn && Fn->isIntrinsic())
1644 return false;
1645
1646 // FIXME: support whatever these are.
1647 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
1648 return false;
1649
1650 // FIXME: support Windows exception handling.
1651 if (!isa<LandingPadInst>(EHPadBB->front()))
1652 return false;
1653
Matthias Braund0ee66c2016-12-01 19:32:15 +00001654 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +00001655 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +00001656 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +00001657 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
1658
Diana Picus81389962019-06-27 09:15:53 +00001659 ArrayRef<Register> Res;
Matt Arsenault0aab9992019-04-10 17:27:55 +00001660 if (!I.getType()->isVoidTy())
Diana Picus81389962019-06-27 09:15:53 +00001661 Res = getOrCreateVRegs(I);
Diana Picus43fb5ae2019-06-27 09:18:03 +00001662 SmallVector<ArrayRef<Register>, 8> Args;
Diana Picus81389962019-06-27 09:15:53 +00001663 Register SwiftErrorVReg = 0;
Tim Northover3b2157a2019-05-24 08:40:13 +00001664 for (auto &Arg : I.arg_operands()) {
1665 if (CLI->supportSwiftError() && isSwiftError(Arg)) {
1666 LLT Ty = getLLTForType(*Arg->getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001667 Register InVReg = MRI->createGenericVirtualRegister(Ty);
Tim Northover3b2157a2019-05-24 08:40:13 +00001668 MIRBuilder.buildCopy(InVReg, SwiftError.getOrCreateVRegUseAt(
1669 &I, &MIRBuilder.getMBB(), Arg));
1670 Args.push_back(InVReg);
1671 SwiftErrorVReg =
1672 SwiftError.getOrCreateVRegDefAt(&I, &MIRBuilder.getMBB(), Arg);
1673 continue;
1674 }
Tim Northovera9105be2016-11-09 22:39:54 +00001675
Diana Picus43fb5ae2019-06-27 09:18:03 +00001676 Args.push_back(getOrCreateVRegs(*Arg));
Tim Northover3b2157a2019-05-24 08:40:13 +00001677 }
1678
1679 if (!CLI->lowerCall(MIRBuilder, &I, Res, Args, SwiftErrorVReg,
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +00001680 [&]() { return getOrCreateVReg(*I.getCalledValue()); }))
1681 return false;
Tim Northovera9105be2016-11-09 22:39:54 +00001682
Matthias Braund0ee66c2016-12-01 19:32:15 +00001683 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +00001684 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
1685
1686 // FIXME: track probabilities.
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001687 MachineBasicBlock &EHPadMBB = getMBB(*EHPadBB),
1688 &ReturnMBB = getMBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +00001689 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +00001690 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
1691 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
Tim Northoverc6bfa482017-01-31 20:12:18 +00001692 MIRBuilder.buildBr(ReturnMBB);
Tim Northovera9105be2016-11-09 22:39:54 +00001693
1694 return true;
1695}
1696
Craig Topper784929d2019-02-08 20:48:56 +00001697bool IRTranslator::translateCallBr(const User &U,
1698 MachineIRBuilder &MIRBuilder) {
1699 // FIXME: Implement this.
1700 return false;
1701}
1702
Tim Northoverc53606e2016-12-07 21:29:15 +00001703bool IRTranslator::translateLandingPad(const User &U,
1704 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +00001705 const LandingPadInst &LP = cast<LandingPadInst>(U);
1706
1707 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Tim Northovera9105be2016-11-09 22:39:54 +00001708
1709 MBB.setIsEHPad();
1710
1711 // If there aren't registers to copy the values into (e.g., during SjLj
1712 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +00001713 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matthias Braunf1caa282017-12-15 22:22:58 +00001714 const Constant *PersonalityFn = MF->getFunction().getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +00001715 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
1716 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
1717 return true;
1718
1719 // If landingpad's return type is token type, we don't create DAG nodes
1720 // for its exception pointer and selector value. The extraction of exception
1721 // pointer or selector value from token type landingpads is not currently
1722 // supported.
1723 if (LP.getType()->isTokenTy())
1724 return true;
1725
1726 // Add a label to mark the beginning of the landing pad. Deletion of the
1727 // landing pad can thus be detected via the MachineModuleInfo.
1728 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +00001729 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +00001730
Daniel Sanders1351db42017-03-07 23:32:10 +00001731 LLT Ty = getLLTForType(*LP.getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001732 Register Undef = MRI->createGenericVirtualRegister(Ty);
Tim Northover542d1c12017-03-07 23:04:06 +00001733 MIRBuilder.buildUndef(Undef);
1734
Justin Bognera0295312017-01-25 00:16:53 +00001735 SmallVector<LLT, 2> Tys;
1736 for (Type *Ty : cast<StructType>(LP.getType())->elements())
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001737 Tys.push_back(getLLTForType(*Ty, *DL));
Justin Bognera0295312017-01-25 00:16:53 +00001738 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
1739
Tim Northovera9105be2016-11-09 22:39:54 +00001740 // Mark exception register as live in.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001741 Register ExceptionReg = TLI.getExceptionPointerRegister(PersonalityFn);
Tim Northover542d1c12017-03-07 23:04:06 +00001742 if (!ExceptionReg)
1743 return false;
Tim Northovera9105be2016-11-09 22:39:54 +00001744
Tim Northover542d1c12017-03-07 23:04:06 +00001745 MBB.addLiveIn(ExceptionReg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001746 ArrayRef<Register> ResRegs = getOrCreateVRegs(LP);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001747 MIRBuilder.buildCopy(ResRegs[0], ExceptionReg);
Tim Northoverc9449702017-01-30 20:52:42 +00001748
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001749 Register SelectorReg = TLI.getExceptionSelectorRegister(PersonalityFn);
Tim Northover542d1c12017-03-07 23:04:06 +00001750 if (!SelectorReg)
1751 return false;
Tim Northoverc9449702017-01-30 20:52:42 +00001752
Tim Northover542d1c12017-03-07 23:04:06 +00001753 MBB.addLiveIn(SelectorReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001754 Register PtrVReg = MRI->createGenericVirtualRegister(Tys[0]);
Tim Northover542d1c12017-03-07 23:04:06 +00001755 MIRBuilder.buildCopy(PtrVReg, SelectorReg);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001756 MIRBuilder.buildCast(ResRegs[1], PtrVReg);
Tim Northover542d1c12017-03-07 23:04:06 +00001757
Tim Northovera9105be2016-11-09 22:39:54 +00001758 return true;
1759}
1760
Tim Northoverc3e3f592017-02-03 18:22:45 +00001761bool IRTranslator::translateAlloca(const User &U,
1762 MachineIRBuilder &MIRBuilder) {
1763 auto &AI = cast<AllocaInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001764
Amara Emersonfdd089a2018-07-26 01:25:58 +00001765 if (AI.isSwiftError())
Tim Northover3b2157a2019-05-24 08:40:13 +00001766 return true;
Amara Emersonfdd089a2018-07-26 01:25:58 +00001767
Tim Northoverc3e3f592017-02-03 18:22:45 +00001768 if (AI.isStaticAlloca()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001769 Register Res = getOrCreateVReg(AI);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001770 int FI = getOrCreateFrameIndex(AI);
1771 MIRBuilder.buildFrameIndex(Res, FI);
1772 return true;
1773 }
1774
Martin Storsjoa63a5b92018-02-17 14:26:32 +00001775 // FIXME: support stack probing for Windows.
1776 if (MF->getTarget().getTargetTriple().isOSWindows())
1777 return false;
1778
Tim Northoverc3e3f592017-02-03 18:22:45 +00001779 // Now we're in the harder dynamic case.
1780 Type *Ty = AI.getAllocatedType();
1781 unsigned Align =
1782 std::max((unsigned)DL->getPrefTypeAlignment(Ty), AI.getAlignment());
1783
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001784 Register NumElts = getOrCreateVReg(*AI.getArraySize());
Tim Northoverc3e3f592017-02-03 18:22:45 +00001785
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001786 Type *IntPtrIRTy = DL->getIntPtrType(AI.getType());
1787 LLT IntPtrTy = getLLTForType(*IntPtrIRTy, *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001788 if (MRI->getType(NumElts) != IntPtrTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001789 Register ExtElts = MRI->createGenericVirtualRegister(IntPtrTy);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001790 MIRBuilder.buildZExtOrTrunc(ExtElts, NumElts);
1791 NumElts = ExtElts;
1792 }
1793
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001794 Register AllocSize = MRI->createGenericVirtualRegister(IntPtrTy);
1795 Register TySize =
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001796 getOrCreateVReg(*ConstantInt::get(IntPtrIRTy, -DL->getTypeAllocSize(Ty)));
Tim Northoverc3e3f592017-02-03 18:22:45 +00001797 MIRBuilder.buildMul(AllocSize, NumElts, TySize);
1798
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001799 LLT PtrTy = getLLTForType(*AI.getType(), *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001800 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001801 Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
Tim Northoverc3e3f592017-02-03 18:22:45 +00001802
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001803 Register SPTmp = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001804 MIRBuilder.buildCopy(SPTmp, SPReg);
1805
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001806 Register AllocTmp = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc2f89562017-02-14 20:56:18 +00001807 MIRBuilder.buildGEP(AllocTmp, SPTmp, AllocSize);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001808
1809 // Handle alignment. We have to realign if the allocation granule was smaller
1810 // than stack alignment, or the specific alloca requires more than stack
1811 // alignment.
1812 unsigned StackAlign =
1813 MF->getSubtarget().getFrameLowering()->getStackAlignment();
1814 Align = std::max(Align, StackAlign);
1815 if (Align > StackAlign || DL->getTypeAllocSize(Ty) % StackAlign != 0) {
1816 // Round the size of the allocation up to the stack alignment size
1817 // by add SA-1 to the size. This doesn't overflow because we're computing
1818 // an address inside an alloca.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001819 Register AlignedAlloc = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc2f89562017-02-14 20:56:18 +00001820 MIRBuilder.buildPtrMask(AlignedAlloc, AllocTmp, Log2_32(Align));
1821 AllocTmp = AlignedAlloc;
Tim Northoverc3e3f592017-02-03 18:22:45 +00001822 }
1823
Tim Northoverc2f89562017-02-14 20:56:18 +00001824 MIRBuilder.buildCopy(SPReg, AllocTmp);
1825 MIRBuilder.buildCopy(getOrCreateVReg(AI), AllocTmp);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001826
1827 MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, &AI);
1828 assert(MF->getFrameInfo().hasVarSizedObjects());
Tim Northoverbd505462016-07-22 16:59:52 +00001829 return true;
1830}
1831
Tim Northover4a652222017-02-15 23:22:33 +00001832bool IRTranslator::translateVAArg(const User &U, MachineIRBuilder &MIRBuilder) {
1833 // FIXME: We may need more info about the type. Because of how LLT works,
1834 // we're completely discarding the i64/double distinction here (amongst
1835 // others). Fortunately the ABIs I know of where that matters don't use va_arg
1836 // anyway but that's not guaranteed.
1837 MIRBuilder.buildInstr(TargetOpcode::G_VAARG)
1838 .addDef(getOrCreateVReg(U))
1839 .addUse(getOrCreateVReg(*U.getOperand(0)))
1840 .addImm(DL->getABITypeAlignment(U.getType()));
1841 return true;
1842}
1843
Volkan Keles04cb08c2017-03-10 19:08:28 +00001844bool IRTranslator::translateInsertElement(const User &U,
1845 MachineIRBuilder &MIRBuilder) {
1846 // If it is a <1 x Ty> vector, use the scalar as it is
1847 // not a legal vector type in LLT.
1848 if (U.getType()->getVectorNumElements() == 1) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001849 Register Elt = getOrCreateVReg(*U.getOperand(1));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001850 auto &Regs = *VMap.getVRegs(U);
1851 if (Regs.empty()) {
1852 Regs.push_back(Elt);
1853 VMap.getOffsets(U)->push_back(0);
1854 } else {
1855 MIRBuilder.buildCopy(Regs[0], Elt);
1856 }
Volkan Keles04cb08c2017-03-10 19:08:28 +00001857 return true;
1858 }
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001859
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001860 Register Res = getOrCreateVReg(U);
1861 Register Val = getOrCreateVReg(*U.getOperand(0));
1862 Register Elt = getOrCreateVReg(*U.getOperand(1));
1863 Register Idx = getOrCreateVReg(*U.getOperand(2));
Kristof Beyls7a713502017-04-19 06:38:37 +00001864 MIRBuilder.buildInsertVectorElement(Res, Val, Elt, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001865 return true;
1866}
1867
1868bool IRTranslator::translateExtractElement(const User &U,
1869 MachineIRBuilder &MIRBuilder) {
1870 // If it is a <1 x Ty> vector, use the scalar as it is
1871 // not a legal vector type in LLT.
1872 if (U.getOperand(0)->getType()->getVectorNumElements() == 1) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001873 Register Elt = getOrCreateVReg(*U.getOperand(0));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001874 auto &Regs = *VMap.getVRegs(U);
1875 if (Regs.empty()) {
1876 Regs.push_back(Elt);
1877 VMap.getOffsets(U)->push_back(0);
1878 } else {
1879 MIRBuilder.buildCopy(Regs[0], Elt);
1880 }
Volkan Keles04cb08c2017-03-10 19:08:28 +00001881 return true;
1882 }
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001883 Register Res = getOrCreateVReg(U);
1884 Register Val = getOrCreateVReg(*U.getOperand(0));
Amara Emersoncbd86d82018-10-25 14:04:54 +00001885 const auto &TLI = *MF->getSubtarget().getTargetLowering();
1886 unsigned PreferredVecIdxWidth = TLI.getVectorIdxTy(*DL).getSizeInBits();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001887 Register Idx;
Amara Emersoncbd86d82018-10-25 14:04:54 +00001888 if (auto *CI = dyn_cast<ConstantInt>(U.getOperand(1))) {
1889 if (CI->getBitWidth() != PreferredVecIdxWidth) {
1890 APInt NewIdx = CI->getValue().sextOrTrunc(PreferredVecIdxWidth);
1891 auto *NewIdxCI = ConstantInt::get(CI->getContext(), NewIdx);
1892 Idx = getOrCreateVReg(*NewIdxCI);
1893 }
1894 }
1895 if (!Idx)
1896 Idx = getOrCreateVReg(*U.getOperand(1));
1897 if (MRI->getType(Idx).getSizeInBits() != PreferredVecIdxWidth) {
1898 const LLT &VecIdxTy = LLT::scalar(PreferredVecIdxWidth);
1899 Idx = MIRBuilder.buildSExtOrTrunc(VecIdxTy, Idx)->getOperand(0).getReg();
1900 }
Kristof Beyls7a713502017-04-19 06:38:37 +00001901 MIRBuilder.buildExtractVectorElement(Res, Val, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001902 return true;
1903}
1904
Volkan Keles75bdc762017-03-21 08:44:13 +00001905bool IRTranslator::translateShuffleVector(const User &U,
1906 MachineIRBuilder &MIRBuilder) {
1907 MIRBuilder.buildInstr(TargetOpcode::G_SHUFFLE_VECTOR)
1908 .addDef(getOrCreateVReg(U))
1909 .addUse(getOrCreateVReg(*U.getOperand(0)))
1910 .addUse(getOrCreateVReg(*U.getOperand(1)))
1911 .addUse(getOrCreateVReg(*U.getOperand(2)));
1912 return true;
1913}
1914
Tim Northoverc53606e2016-12-07 21:29:15 +00001915bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001916 const PHINode &PI = cast<PHINode>(U);
Tim Northover97d0cb32016-08-05 17:16:40 +00001917
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001918 SmallVector<MachineInstr *, 4> Insts;
1919 for (auto Reg : getOrCreateVRegs(PI)) {
Aditya Nandakumarcef44a22018-12-11 00:48:50 +00001920 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_PHI, {Reg}, {});
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001921 Insts.push_back(MIB.getInstr());
1922 }
1923
1924 PendingPHIs.emplace_back(&PI, std::move(Insts));
Tim Northover97d0cb32016-08-05 17:16:40 +00001925 return true;
1926}
1927
Daniel Sanders94813992018-07-09 19:33:40 +00001928bool IRTranslator::translateAtomicCmpXchg(const User &U,
1929 MachineIRBuilder &MIRBuilder) {
1930 const AtomicCmpXchgInst &I = cast<AtomicCmpXchgInst>(U);
1931
1932 if (I.isWeak())
1933 return false;
1934
1935 auto Flags = I.isVolatile() ? MachineMemOperand::MOVolatile
1936 : MachineMemOperand::MONone;
1937 Flags |= MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
1938
1939 Type *ResType = I.getType();
1940 Type *ValType = ResType->Type::getStructElementType(0);
1941
1942 auto Res = getOrCreateVRegs(I);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001943 Register OldValRes = Res[0];
1944 Register SuccessRes = Res[1];
1945 Register Addr = getOrCreateVReg(*I.getPointerOperand());
1946 Register Cmp = getOrCreateVReg(*I.getCompareOperand());
1947 Register NewVal = getOrCreateVReg(*I.getNewValOperand());
Daniel Sanders94813992018-07-09 19:33:40 +00001948
1949 MIRBuilder.buildAtomicCmpXchgWithSuccess(
1950 OldValRes, SuccessRes, Addr, Cmp, NewVal,
1951 *MF->getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
1952 Flags, DL->getTypeStoreSize(ValType),
1953 getMemOpAlignment(I), AAMDNodes(), nullptr,
1954 I.getSyncScopeID(), I.getSuccessOrdering(),
1955 I.getFailureOrdering()));
1956 return true;
1957}
1958
1959bool IRTranslator::translateAtomicRMW(const User &U,
1960 MachineIRBuilder &MIRBuilder) {
1961 const AtomicRMWInst &I = cast<AtomicRMWInst>(U);
1962
1963 auto Flags = I.isVolatile() ? MachineMemOperand::MOVolatile
1964 : MachineMemOperand::MONone;
1965 Flags |= MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
1966
1967 Type *ResType = I.getType();
1968
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001969 Register Res = getOrCreateVReg(I);
1970 Register Addr = getOrCreateVReg(*I.getPointerOperand());
1971 Register Val = getOrCreateVReg(*I.getValOperand());
Daniel Sanders94813992018-07-09 19:33:40 +00001972
1973 unsigned Opcode = 0;
1974 switch (I.getOperation()) {
1975 default:
1976 llvm_unreachable("Unknown atomicrmw op");
1977 return false;
1978 case AtomicRMWInst::Xchg:
1979 Opcode = TargetOpcode::G_ATOMICRMW_XCHG;
1980 break;
1981 case AtomicRMWInst::Add:
1982 Opcode = TargetOpcode::G_ATOMICRMW_ADD;
1983 break;
1984 case AtomicRMWInst::Sub:
1985 Opcode = TargetOpcode::G_ATOMICRMW_SUB;
1986 break;
1987 case AtomicRMWInst::And:
1988 Opcode = TargetOpcode::G_ATOMICRMW_AND;
1989 break;
1990 case AtomicRMWInst::Nand:
1991 Opcode = TargetOpcode::G_ATOMICRMW_NAND;
1992 break;
1993 case AtomicRMWInst::Or:
1994 Opcode = TargetOpcode::G_ATOMICRMW_OR;
1995 break;
1996 case AtomicRMWInst::Xor:
1997 Opcode = TargetOpcode::G_ATOMICRMW_XOR;
1998 break;
1999 case AtomicRMWInst::Max:
2000 Opcode = TargetOpcode::G_ATOMICRMW_MAX;
2001 break;
2002 case AtomicRMWInst::Min:
2003 Opcode = TargetOpcode::G_ATOMICRMW_MIN;
2004 break;
2005 case AtomicRMWInst::UMax:
2006 Opcode = TargetOpcode::G_ATOMICRMW_UMAX;
2007 break;
2008 case AtomicRMWInst::UMin:
2009 Opcode = TargetOpcode::G_ATOMICRMW_UMIN;
2010 break;
2011 }
2012
2013 MIRBuilder.buildAtomicRMW(
2014 Opcode, Res, Addr, Val,
2015 *MF->getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
2016 Flags, DL->getTypeStoreSize(ResType),
2017 getMemOpAlignment(I), AAMDNodes(), nullptr,
2018 I.getSyncScopeID(), I.getOrdering()));
2019 return true;
2020}
2021
Tim Northover97d0cb32016-08-05 17:16:40 +00002022void IRTranslator::finishPendingPhis() {
Daniel Sanders3b390402018-10-31 17:31:23 +00002023#ifndef NDEBUG
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002024 DILocationVerifier Verifier;
2025 GISelObserverWrapper WrapperObserver(&Verifier);
2026 RAIIDelegateInstaller DelInstall(*MF, &WrapperObserver);
Daniel Sanders3b390402018-10-31 17:31:23 +00002027#endif // ifndef NDEBUG
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002028 for (auto &Phi : PendingPHIs) {
Tim Northover97d0cb32016-08-05 17:16:40 +00002029 const PHINode *PI = Phi.first;
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002030 ArrayRef<MachineInstr *> ComponentPHIs = Phi.second;
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002031 EntryBuilder->setDebugLoc(PI->getDebugLoc());
Daniel Sanders3b390402018-10-31 17:31:23 +00002032#ifndef NDEBUG
2033 Verifier.setCurrentInst(PI);
2034#endif // ifndef NDEBUG
Tim Northover97d0cb32016-08-05 17:16:40 +00002035
Amara Emersonfe4625f2019-06-21 18:10:38 +00002036 SmallSet<const MachineBasicBlock *, 16> SeenPreds;
Tim Northover97d0cb32016-08-05 17:16:40 +00002037 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +00002038 auto IRPred = PI->getIncomingBlock(i);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002039 ArrayRef<Register> ValRegs = getOrCreateVRegs(*PI->getIncomingValue(i));
Tim Northoverb6636fd2017-01-17 22:13:50 +00002040 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
Amara Emersonfe4625f2019-06-21 18:10:38 +00002041 if (SeenPreds.count(Pred))
2042 continue;
2043 SeenPreds.insert(Pred);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002044 for (unsigned j = 0; j < ValRegs.size(); ++j) {
2045 MachineInstrBuilder MIB(*MF, ComponentPHIs[j]);
2046 MIB.addUse(ValRegs[j]);
2047 MIB.addMBB(Pred);
2048 }
Tim Northoverb6636fd2017-01-17 22:13:50 +00002049 }
Tim Northover97d0cb32016-08-05 17:16:40 +00002050 }
2051 }
2052}
2053
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002054bool IRTranslator::valueIsSplit(const Value &V,
2055 SmallVectorImpl<uint64_t> *Offsets) {
2056 SmallVector<LLT, 4> SplitTys;
Amara Emerson30e61402018-08-14 12:04:25 +00002057 if (Offsets && !Offsets->empty())
2058 Offsets->clear();
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002059 computeValueLLTs(*DL, *V.getType(), SplitTys, Offsets);
2060 return SplitTys.size() > 1;
2061}
2062
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002063bool IRTranslator::translate(const Instruction &Inst) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002064 CurBuilder->setDebugLoc(Inst.getDebugLoc());
Amara Emersonfb0a40f2019-06-13 22:15:35 +00002065 // We only emit constants into the entry block from here. To prevent jumpy
2066 // debug behaviour set the line to 0.
2067 if (const DebugLoc &DL = Inst.getDebugLoc())
2068 EntryBuilder->setDebugLoc(
2069 DebugLoc::get(0, 0, DL.getScope(), DL.getInlinedAt()));
2070 else
2071 EntryBuilder->setDebugLoc(DebugLoc());
2072
2073 switch (Inst.getOpcode()) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002074#define HANDLE_INST(NUM, OPCODE, CLASS) \
2075 case Instruction::OPCODE: \
2076 return translate##OPCODE(Inst, *CurBuilder.get());
Tim Northover357f1be2016-08-10 23:02:41 +00002077#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +00002078 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00002079 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002080 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002081}
2082
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002083bool IRTranslator::translate(const Constant &C, Register Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +00002084 if (auto CI = dyn_cast<ConstantInt>(&C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002085 EntryBuilder->buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +00002086 else if (auto CF = dyn_cast<ConstantFP>(&C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002087 EntryBuilder->buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +00002088 else if (isa<UndefValue>(C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002089 EntryBuilder->buildUndef(Reg);
Aditya Nandakumarb3297ef2018-03-22 17:31:38 +00002090 else if (isa<ConstantPointerNull>(C)) {
2091 // As we are trying to build a constant val of 0 into a pointer,
2092 // insert a cast to make them correct with respect to types.
2093 unsigned NullSize = DL->getTypeSizeInBits(C.getType());
2094 auto *ZeroTy = Type::getIntNTy(C.getContext(), NullSize);
2095 auto *ZeroVal = ConstantInt::get(ZeroTy, 0);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002096 Register ZeroReg = getOrCreateVReg(*ZeroVal);
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002097 EntryBuilder->buildCast(Reg, ZeroReg);
Aditya Nandakumarb3297ef2018-03-22 17:31:38 +00002098 } else if (auto GV = dyn_cast<GlobalValue>(&C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002099 EntryBuilder->buildGlobalValue(Reg, GV);
Volkan Keles970fee42017-03-10 21:23:13 +00002100 else if (auto CAZ = dyn_cast<ConstantAggregateZero>(&C)) {
2101 if (!CAZ->getType()->isVectorTy())
2102 return false;
Volkan Keles4862c632017-03-14 23:45:06 +00002103 // Return the scalar if it is a <1 x Ty> vector.
2104 if (CAZ->getNumElements() == 1)
2105 return translate(*CAZ->getElementValue(0u), Reg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002106 SmallVector<Register, 4> Ops;
Volkan Keles970fee42017-03-10 21:23:13 +00002107 for (unsigned i = 0; i < CAZ->getNumElements(); ++i) {
2108 Constant &Elt = *CAZ->getElementValue(i);
2109 Ops.push_back(getOrCreateVReg(Elt));
2110 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002111 EntryBuilder->buildBuildVector(Reg, Ops);
Volkan Keles38a91a02017-03-13 21:36:19 +00002112 } else if (auto CV = dyn_cast<ConstantDataVector>(&C)) {
Volkan Keles4862c632017-03-14 23:45:06 +00002113 // Return the scalar if it is a <1 x Ty> vector.
2114 if (CV->getNumElements() == 1)
2115 return translate(*CV->getElementAsConstant(0), Reg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002116 SmallVector<Register, 4> Ops;
Volkan Keles38a91a02017-03-13 21:36:19 +00002117 for (unsigned i = 0; i < CV->getNumElements(); ++i) {
2118 Constant &Elt = *CV->getElementAsConstant(i);
2119 Ops.push_back(getOrCreateVReg(Elt));
2120 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002121 EntryBuilder->buildBuildVector(Reg, Ops);
Volkan Keles970fee42017-03-10 21:23:13 +00002122 } else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
Tim Northover357f1be2016-08-10 23:02:41 +00002123 switch(CE->getOpcode()) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002124#define HANDLE_INST(NUM, OPCODE, CLASS) \
2125 case Instruction::OPCODE: \
2126 return translate##OPCODE(*CE, *EntryBuilder.get());
Tim Northover357f1be2016-08-10 23:02:41 +00002127#include "llvm/IR/Instruction.def"
2128 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00002129 return false;
Tim Northover357f1be2016-08-10 23:02:41 +00002130 }
Aditya Nandakumar117b6672017-05-04 21:43:12 +00002131 } else if (auto CV = dyn_cast<ConstantVector>(&C)) {
2132 if (CV->getNumOperands() == 1)
2133 return translate(*CV->getOperand(0), Reg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002134 SmallVector<Register, 4> Ops;
Aditya Nandakumar117b6672017-05-04 21:43:12 +00002135 for (unsigned i = 0; i < CV->getNumOperands(); ++i) {
2136 Ops.push_back(getOrCreateVReg(*CV->getOperand(i)));
2137 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002138 EntryBuilder->buildBuildVector(Reg, Ops);
Amara Emerson6aff5a72018-07-31 00:08:50 +00002139 } else if (auto *BA = dyn_cast<BlockAddress>(&C)) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002140 EntryBuilder->buildBlockAddress(Reg, BA);
Quentin Colombetee8a4f52017-03-11 00:28:33 +00002141 } else
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00002142 return false;
Tim Northover5ed648e2016-08-09 21:28:04 +00002143
Tim Northoverd403a3d2016-08-09 23:01:30 +00002144 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +00002145}
2146
Amara Emersonfe4625f2019-06-21 18:10:38 +00002147void IRTranslator::finalizeBasicBlock() {
2148 for (auto &JTCase : SL->JTCases)
2149 emitJumpTable(JTCase.second, JTCase.second.MBB);
2150 SL->JTCases.clear();
2151}
2152
Tim Northover0d510442016-08-11 16:21:29 +00002153void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002154 // Release the memory used by the different maps we
2155 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +00002156 PendingPHIs.clear();
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002157 VMap.reset();
Tim Northovercdf23f12016-10-31 18:30:59 +00002158 FrameIndices.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +00002159 MachinePreds.clear();
Aditya Nandakumarbe929932017-05-17 17:41:55 +00002160 // MachineIRBuilder::DebugLoc can outlive the DILocation it holds. Clear it
2161 // to avoid accessing free’d memory (in runOnMachineFunction) and to avoid
2162 // destroying it twice (in ~IRTranslator() and ~LLVMContext())
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002163 EntryBuilder.reset();
2164 CurBuilder.reset();
Amara Emersonfe4625f2019-06-21 18:10:38 +00002165 FuncInfo.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002166}
2167
Tim Northover50db7f412016-12-07 21:17:47 +00002168bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
2169 MF = &CurMF;
Matthias Braunf1caa282017-12-15 22:22:58 +00002170 const Function &F = MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00002171 if (F.empty())
2172 return false;
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002173 GISelCSEAnalysisWrapper &Wrapper =
2174 getAnalysis<GISelCSEAnalysisWrapperPass>().getCSEWrapper();
2175 // Set the CSEConfig and run the analysis.
2176 GISelCSEInfo *CSEInfo = nullptr;
2177 TPC = &getAnalysis<TargetPassConfig>();
Aditya Nandakumar3ba0d942019-01-24 23:11:25 +00002178 bool EnableCSE = EnableCSEInIRTranslator.getNumOccurrences()
2179 ? EnableCSEInIRTranslator
2180 : TPC->isGISelCSEEnabled();
2181
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002182 if (EnableCSE) {
2183 EntryBuilder = make_unique<CSEMIRBuilder>(CurMF);
Amara Emersond1896802019-04-15 04:53:46 +00002184 CSEInfo = &Wrapper.get(TPC->getCSEConfig());
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002185 EntryBuilder->setCSEInfo(CSEInfo);
2186 CurBuilder = make_unique<CSEMIRBuilder>(CurMF);
2187 CurBuilder->setCSEInfo(CSEInfo);
2188 } else {
2189 EntryBuilder = make_unique<MachineIRBuilder>();
2190 CurBuilder = make_unique<MachineIRBuilder>();
2191 }
Tim Northover50db7f412016-12-07 21:17:47 +00002192 CLI = MF->getSubtarget().getCallLowering();
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002193 CurBuilder->setMF(*MF);
2194 EntryBuilder->setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +00002195 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +00002196 DL = &F.getParent()->getDataLayout();
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00002197 ORE = llvm::make_unique<OptimizationRemarkEmitter>(&F);
Amara Emersonfe4625f2019-06-21 18:10:38 +00002198 FuncInfo.MF = MF;
2199 FuncInfo.BPI = nullptr;
2200 const auto &TLI = *MF->getSubtarget().getTargetLowering();
2201 const TargetMachine &TM = MF->getTarget();
2202 SL = make_unique<GISelSwitchLowering>(this, FuncInfo);
2203 SL->init(TLI, TM, *DL);
2204
2205 EnableOpts = TM.getOptLevel() != CodeGenOpt::None && !skipFunction(F);
Tim Northoverbd505462016-07-22 16:59:52 +00002206
Tim Northover14e7f732016-08-05 17:50:36 +00002207 assert(PendingPHIs.empty() && "stale PHIs");
2208
Amara Emersondf9b5292017-12-11 16:58:29 +00002209 if (!DL->isLittleEndian()) {
2210 // Currently we don't properly handle big endian code.
2211 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +00002212 F.getSubprogram(), &F.getEntryBlock());
Amara Emersondf9b5292017-12-11 16:58:29 +00002213 R << "unable to translate in big endian mode";
2214 reportTranslationError(*MF, *TPC, *ORE, R);
2215 }
2216
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +00002217 // Release the per-function state when we return, whether we succeeded or not.
2218 auto FinalizeOnReturn = make_scope_exit([this]() { finalizeFunction(); });
2219
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00002220 // Setup a separate basic-block for the arguments and constants
Tim Northover50db7f412016-12-07 21:17:47 +00002221 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
2222 MF->push_back(EntryBB);
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002223 EntryBuilder->setMBB(*EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +00002224
Tim Northover3b2157a2019-05-24 08:40:13 +00002225 DebugLoc DbgLoc = F.getEntryBlock().getFirstNonPHI()->getDebugLoc();
2226 SwiftError.setFunction(CurMF);
2227 SwiftError.createEntriesInEntryBlock(DbgLoc);
2228
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00002229 // Create all blocks, in IR order, to preserve the layout.
2230 for (const BasicBlock &BB: F) {
2231 auto *&MBB = BBToMBB[&BB];
2232
2233 MBB = MF->CreateMachineBasicBlock(&BB);
2234 MF->push_back(MBB);
2235
2236 if (BB.hasAddressTaken())
2237 MBB->setHasAddressTaken();
2238 }
2239
2240 // Make our arguments/constants entry block fallthrough to the IR entry block.
2241 EntryBB->addSuccessor(&getMBB(F.front()));
2242
Tim Northover05cc4852016-12-07 21:05:38 +00002243 // Lower the actual args into this basic block.
Diana Picusc3dbe232019-06-27 08:54:17 +00002244 SmallVector<ArrayRef<Register>, 8> VRegArgs;
Amara Emersond78d65c2017-11-30 20:06:02 +00002245 for (const Argument &Arg: F.args()) {
2246 if (DL->getTypeStoreSize(Arg.getType()) == 0)
2247 continue; // Don't handle zero sized types.
Diana Picusc3dbe232019-06-27 08:54:17 +00002248 ArrayRef<Register> VRegs = getOrCreateVRegs(Arg);
2249 VRegArgs.push_back(VRegs);
Tim Northover3b2157a2019-05-24 08:40:13 +00002250
Diana Picusc3dbe232019-06-27 08:54:17 +00002251 if (Arg.hasSwiftErrorAttr()) {
2252 assert(VRegs.size() == 1 && "Too many vregs for Swift error");
2253 SwiftError.setCurrentVReg(EntryBB, SwiftError.getFunctionArg(), VRegs[0]);
2254 }
Amara Emersond78d65c2017-11-30 20:06:02 +00002255 }
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002256
Amara Emersonfdd089a2018-07-26 01:25:58 +00002257 // We don't currently support translating swifterror or swiftself functions.
2258 for (auto &Arg : F.args()) {
Tim Northover3b2157a2019-05-24 08:40:13 +00002259 if (Arg.hasSwiftSelfAttr()) {
Amara Emersonfdd089a2018-07-26 01:25:58 +00002260 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
2261 F.getSubprogram(), &F.getEntryBlock());
Tim Northover3b2157a2019-05-24 08:40:13 +00002262 R << "unable to lower arguments due to swiftself: "
Amara Emersonfdd089a2018-07-26 01:25:58 +00002263 << ore::NV("Prototype", F.getType());
2264 reportTranslationError(*MF, *TPC, *ORE, R);
2265 return false;
2266 }
2267 }
2268
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002269 if (!CLI->lowerFormalArguments(*EntryBuilder.get(), F, VRegArgs)) {
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +00002270 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +00002271 F.getSubprogram(), &F.getEntryBlock());
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00002272 R << "unable to lower arguments: " << ore::NV("Prototype", F.getType());
2273 reportTranslationError(*MF, *TPC, *ORE, R);
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00002274 return false;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00002275 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00002276
Amara Emerson6cdfe292018-08-01 02:17:42 +00002277 // Need to visit defs before uses when translating instructions.
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002278 GISelObserverWrapper WrapperObserver;
2279 if (EnableCSE && CSEInfo)
2280 WrapperObserver.addObserver(CSEInfo);
Daniel Sanders3b390402018-10-31 17:31:23 +00002281 {
2282 ReversePostOrderTraversal<const Function *> RPOT(&F);
2283#ifndef NDEBUG
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002284 DILocationVerifier Verifier;
2285 WrapperObserver.addObserver(&Verifier);
Daniel Sanders3b390402018-10-31 17:31:23 +00002286#endif // ifndef NDEBUG
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002287 RAIIDelegateInstaller DelInstall(*MF, &WrapperObserver);
Daniel Sanders3b390402018-10-31 17:31:23 +00002288 for (const BasicBlock *BB : RPOT) {
2289 MachineBasicBlock &MBB = getMBB(*BB);
2290 // Set the insertion point of all the following translations to
2291 // the end of this basic block.
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002292 CurBuilder->setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +00002293
Daniel Sanders3b390402018-10-31 17:31:23 +00002294 for (const Instruction &Inst : *BB) {
2295#ifndef NDEBUG
2296 Verifier.setCurrentInst(&Inst);
2297#endif // ifndef NDEBUG
2298 if (translate(Inst))
2299 continue;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00002300
Daniel Sanders3b390402018-10-31 17:31:23 +00002301 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
2302 Inst.getDebugLoc(), BB);
2303 R << "unable to translate instruction: " << ore::NV("Opcode", &Inst);
Ahmed Bougachad630a922017-09-18 18:50:09 +00002304
Daniel Sanders3b390402018-10-31 17:31:23 +00002305 if (ORE->allowExtraAnalysis("gisel-irtranslator")) {
2306 std::string InstStrStorage;
2307 raw_string_ostream InstStr(InstStrStorage);
2308 InstStr << Inst;
Ahmed Bougachad630a922017-09-18 18:50:09 +00002309
Daniel Sanders3b390402018-10-31 17:31:23 +00002310 R << ": '" << InstStr.str() << "'";
2311 }
2312
2313 reportTranslationError(*MF, *TPC, *ORE, R);
2314 return false;
Ahmed Bougachad630a922017-09-18 18:50:09 +00002315 }
Amara Emersonfe4625f2019-06-21 18:10:38 +00002316
2317 finalizeBasicBlock();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002318 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002319#ifndef NDEBUG
2320 WrapperObserver.removeObserver(&Verifier);
2321#endif
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002322 }
Tim Northover72eebfa2016-07-12 22:23:42 +00002323
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002324 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +00002325
Tim Northover3b2157a2019-05-24 08:40:13 +00002326 SwiftError.propagateVRegs();
2327
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002328 // Merge the argument lowering and constants block with its single
2329 // successor, the LLVM-IR entry block. We want the basic block to
2330 // be maximal.
2331 assert(EntryBB->succ_size() == 1 &&
2332 "Custom BB used for lowering should have only one successor");
2333 // Get the successor of the current entry block.
2334 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
2335 assert(NewEntryBB.pred_size() == 1 &&
2336 "LLVM-IR entry block has a predecessor!?");
2337 // Move all the instruction from the current entry block to the
2338 // new entry block.
2339 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
2340 EntryBB->end());
Quentin Colombet327f9422016-12-15 23:32:25 +00002341
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002342 // Update the live-in information for the new entry block.
2343 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
2344 NewEntryBB.addLiveIn(LiveIn);
2345 NewEntryBB.sortUniqueLiveIns();
Quentin Colombet327f9422016-12-15 23:32:25 +00002346
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002347 // Get rid of the now empty basic block.
2348 EntryBB->removeSuccessor(&NewEntryBB);
2349 MF->remove(EntryBB);
2350 MF->DeleteMachineBasicBlock(EntryBB);
Quentin Colombet327f9422016-12-15 23:32:25 +00002351
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002352 assert(&MF->front() == &NewEntryBB &&
2353 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +00002354
Matthias Braun90ad6832018-07-13 00:08:38 +00002355 // Initialize stack protector information.
2356 StackProtector &SP = getAnalysis<StackProtector>();
2357 SP.copyToMachineFrameInfo(MF->getFrameInfo());
2358
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002359 return false;
2360}