blob: 47251aea142bae8f936d36cbbd86155a2e16a0ba [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
113defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
114defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
115defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
116defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000122defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000123
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000125def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
126
Simon Pilgrim2782a192018-05-17 16:47:30 +0000127defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
128defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000129defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000130def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
131def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
132 let Latency = 2;
133 let NumMicroOps = 3;
134}
Clement Courbet7b9913f2018-06-20 06:13:39 +0000135def : WriteRes<WriteLAHFSAHF, [SKLPort06]>;
Craig Topperb7baa352018-04-08 17:53:18 +0000136
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000137// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000138defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>;
139defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>;
140defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
141defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
142defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000143
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000144// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000145defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000146
Craig Topper89310f52018-03-29 20:41:39 +0000147// BMI1 BEXTR, BMI2 BZHI
148defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
149defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
150
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000151// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000152defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
153defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
154defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
155defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000156
157// Idioms that clear a register, like xorps %xmm0, %xmm0.
158// These can often bypass execution ports completely.
159def : WriteRes<WriteZero, []>;
160
161// Branches don't produce values, so they have no latency, but they still
162// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000163defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000164
165// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000166defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
167defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000168defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000169defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
170defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
171defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000172defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
173defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000174defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000175defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
176defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000177defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
178defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
179defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000180defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
181defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
182defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000183defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
184defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000185defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000186
Simon Pilgrim1233e122018-05-07 20:52:53 +0000187defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000188defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>;
189defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>;
190defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000191defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000192defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>;
193defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>;
194defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000195
196defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000197defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>;
198defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>;
199defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000200defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000201defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>;
202defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>;
203defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000204
205defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
206
207defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000208defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>;
209defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>;
210defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000211defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000212defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>;
213defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>;
214defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000215
216defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000217//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>;
218defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000219defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000220//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000221//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>;
222//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000223defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000224
225defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000226defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>;
227defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000228defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000229defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000230defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>;
231defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000232defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000233defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
234
Simon Pilgrimc7088682018-05-01 18:06:07 +0000235defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000236defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>;
237defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>;
238defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000239
Simon Pilgrimc7088682018-05-01 18:06:07 +0000240defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000241defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>;
242defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>;
243defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000244
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000245defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000246defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>;
247defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>;
248defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000249defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000250defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>;
251defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>;
252defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000253defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000254defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000255defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>;
256defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000257defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000258defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>;
259defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000260defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000261defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>;
262defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000263defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000264defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>;
265defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000266defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000267defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
268defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000269defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000270defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>;
271defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000272defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000273defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>;
274defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000275
276// FMA Scheduling helper class.
277// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
278
279// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000280defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
281defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
282defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000283defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
284defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000285defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
286defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000287defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000288defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
289defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000290defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
291defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000292defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
293defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000294defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000295defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
296defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000297defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
298defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000299
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000300defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000301defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>;
302defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>;
303defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000304defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000305defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>;
306defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>;
307defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000308defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000309defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>;
310defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000311defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000312defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>;
313defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>;
314defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000315defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000316defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>;
317defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000318defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000319defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>;
320defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>;
321defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000322defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000323defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>;
324defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
325defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000326defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000327defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>;
328defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000329defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000330defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>;
331defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000332defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000333defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>;
334defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000335defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000336defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>;
337defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>;
338defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000339defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000340
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000341// Vector integer shifts.
342defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000343defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000344defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000345defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000346defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000347defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000348
Clement Courbet7db69cc2018-06-11 14:37:53 +0000349defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts.
350defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>;
351defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>;
352defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000353defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000354defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>;
355defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000356
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000357// Vector insert/extract operations.
358def : WriteRes<WriteVecInsert, [SKLPort5]> {
359 let Latency = 2;
360 let NumMicroOps = 2;
361 let ResourceCycles = [2];
362}
363def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
364 let Latency = 6;
365 let NumMicroOps = 2;
366}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000367def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000368
369def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
370 let Latency = 3;
371 let NumMicroOps = 2;
372}
373def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
374 let Latency = 2;
375 let NumMicroOps = 3;
376}
377
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000378// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000379defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
380defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
381defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000382defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000383defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
384defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
385defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000386defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000387
388defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
389defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
390defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000391defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000392defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
393defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
394defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000395defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000396
397defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
398defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
399defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000400defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000401defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
402defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
403defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000404defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000405
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000406defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
407defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000408defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000409defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
410defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000411defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000412
413defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
414defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000415defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000416defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
417defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000418defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000419
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000420// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000421
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000422// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000423def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
424 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000425 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000426 let ResourceCycles = [3];
427}
428def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000429 let Latency = 16;
430 let NumMicroOps = 4;
431 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000432}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000433
434// Packed Compare Explicit Length Strings, Return Mask
435def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
436 let Latency = 19;
437 let NumMicroOps = 9;
438 let ResourceCycles = [4,3,1,1];
439}
440def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
441 let Latency = 25;
442 let NumMicroOps = 10;
443 let ResourceCycles = [4,3,1,1,1];
444}
445
446// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000447def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000448 let Latency = 10;
449 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000450 let ResourceCycles = [3];
451}
452def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000453 let Latency = 16;
454 let NumMicroOps = 4;
455 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000456}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000457
458// Packed Compare Explicit Length Strings, Return Index
459def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
460 let Latency = 18;
461 let NumMicroOps = 8;
462 let ResourceCycles = [4,3,1];
463}
464def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
465 let Latency = 24;
466 let NumMicroOps = 9;
467 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000468}
469
Simon Pilgrima2f26782018-03-27 20:38:54 +0000470// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000471def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
472def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
473def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
474def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000475
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000476// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000477def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
478 let Latency = 4;
479 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000480 let ResourceCycles = [1];
481}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000482def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
483 let Latency = 10;
484 let NumMicroOps = 2;
485 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000486}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000487
488def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
489 let Latency = 8;
490 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000491 let ResourceCycles = [2];
492}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000493def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000494 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000495 let NumMicroOps = 3;
496 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000497}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000498
499def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
500 let Latency = 20;
501 let NumMicroOps = 11;
502 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000503}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000504def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
505 let Latency = 25;
506 let NumMicroOps = 11;
507 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000508}
509
510// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000511def : WriteRes<WriteCLMul, [SKLPort5]> {
512 let Latency = 6;
513 let NumMicroOps = 1;
514 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000515}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000516def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
517 let Latency = 12;
518 let NumMicroOps = 2;
519 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000520}
521
522// Catch-all for expensive system instructions.
523def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
524
525// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000526defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
527defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
528defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
529defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000530
531// Old microcoded instructions that nobody use.
532def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
533
534// Fence instructions.
535def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
536
Craig Topper05242bf2018-04-21 18:07:36 +0000537// Load/store MXCSR.
538def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
539def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
540
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000541// Nop, not very useful expect it provides a model for nops!
542def : WriteRes<WriteNop, []>;
543
544////////////////////////////////////////////////////////////////////////////////
545// Horizontal add/sub instructions.
546////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000547
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000548defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
549defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000550defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
551defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000552defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000553
554// Remaining instrs.
555
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000556def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000557 let Latency = 1;
558 let NumMicroOps = 1;
559 let ResourceCycles = [1];
560}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000561def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
562 "MMX_PADDUS(B|W)irr",
563 "MMX_PAVG(B|W)irr",
564 "MMX_PCMPEQ(B|D|W)irr",
565 "MMX_PCMPGT(B|D|W)irr",
566 "MMX_P(MAX|MIN)SWirr",
567 "MMX_P(MAX|MIN)UBirr",
568 "MMX_PSUBS(B|W)irr",
569 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000570
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000571def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000572 let Latency = 1;
573 let NumMicroOps = 1;
574 let ResourceCycles = [1];
575}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000576def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000577 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000578
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000579def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000580 let Latency = 1;
581 let NumMicroOps = 1;
582 let ResourceCycles = [1];
583}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000584def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000585
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000586def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000587 let Latency = 1;
588 let NumMicroOps = 1;
589 let ResourceCycles = [1];
590}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000591def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000592
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000593def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000594 let Latency = 1;
595 let NumMicroOps = 1;
596 let ResourceCycles = [1];
597}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000598def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000599def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8",
Craig Topperfc179c62018-03-22 04:23:41 +0000600 "BT(16|32|64)rr",
601 "BTC(16|32|64)ri8",
602 "BTC(16|32|64)rr",
603 "BTR(16|32|64)ri8",
604 "BTR(16|32|64)rr",
605 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000606 "BTS(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000607
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000608def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
609 let Latency = 1;
610 let NumMicroOps = 1;
611 let ResourceCycles = [1];
612}
Craig Topperfc179c62018-03-22 04:23:41 +0000613def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
614 "BLSI(32|64)rr",
615 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000616 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000617
618def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
619 let Latency = 1;
620 let NumMicroOps = 1;
621 let ResourceCycles = [1];
622}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000623def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000624 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000625 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000626
627def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
628 let Latency = 1;
629 let NumMicroOps = 1;
630 let ResourceCycles = [1];
631}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000632def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Clement Courbet07c9ec62018-05-29 06:19:39 +0000633 CMC, STC)>;
Clement Courbet0d9da882018-06-18 06:48:22 +0000634def: InstRW<[SKLWriteResGroup10], (instregex "SGDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000635 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000636 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000637 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000638 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000639
640def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000641 let Latency = 1;
642 let NumMicroOps = 2;
643 let ResourceCycles = [1,1];
644}
Craig Topperfc179c62018-03-22 04:23:41 +0000645def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000646 "ST_FP(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +0000647 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000648
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000649def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000650 let Latency = 2;
651 let NumMicroOps = 2;
652 let ResourceCycles = [2];
653}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000654def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000655
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000656def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000657 let Latency = 2;
658 let NumMicroOps = 2;
659 let ResourceCycles = [2];
660}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000661def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
662def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000663
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000664def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000665 let Latency = 2;
666 let NumMicroOps = 2;
667 let ResourceCycles = [2];
668}
Simon Pilgrim2782a192018-05-17 16:47:30 +0000669def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r1",
Craig Topperfc179c62018-03-22 04:23:41 +0000670 "ROL(8|16|32|64)ri",
671 "ROR(8|16|32|64)r1",
672 "ROR(8|16|32|64)ri",
673 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000674
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000675def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000676 let Latency = 2;
677 let NumMicroOps = 2;
678 let ResourceCycles = [2];
679}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000680def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
681 WAIT,
682 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000683
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000684def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000685 let Latency = 2;
686 let NumMicroOps = 2;
687 let ResourceCycles = [1,1];
688}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000689def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000690
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000691def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000692 let Latency = 2;
693 let NumMicroOps = 2;
694 let ResourceCycles = [1,1];
695}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000696def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000697
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000698def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000699 let Latency = 2;
700 let NumMicroOps = 2;
701 let ResourceCycles = [1,1];
702}
Craig Topper498875f2018-04-04 17:54:19 +0000703def: InstRW<[SKLWriteResGroup22], (instrs BSWAP64r)>;
704
705def SKLWriteResGroup22_1 : SchedWriteRes<[SKLPort15]> {
706 let Latency = 1;
707 let NumMicroOps = 1;
708 let ResourceCycles = [1];
709}
710def: InstRW<[SKLWriteResGroup22_1], (instrs BSWAP32r)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000711
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000712def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000713 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000714 let NumMicroOps = 2;
715 let ResourceCycles = [1,1];
716}
Craig Topper2d451e72018-03-18 08:38:06 +0000717def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000718def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000719def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
720 "ADC8ri",
721 "SBB8i8",
722 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000723
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000724def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
725 let Latency = 2;
726 let NumMicroOps = 3;
727 let ResourceCycles = [1,1,1];
728}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000729def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000730
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000731def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
732 let Latency = 2;
733 let NumMicroOps = 3;
734 let ResourceCycles = [1,1,1];
735}
736def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
737
738def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
739 let Latency = 2;
740 let NumMicroOps = 3;
741 let ResourceCycles = [1,1,1];
742}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000743def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
744 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000745def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000746 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000747
748def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
749 let Latency = 3;
750 let NumMicroOps = 1;
751 let ResourceCycles = [1];
752}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000753def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000754 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000755 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000756 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000757
Clement Courbet327fac42018-03-07 08:14:02 +0000758def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000759 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000760 let NumMicroOps = 2;
761 let ResourceCycles = [1,1];
762}
Clement Courbet327fac42018-03-07 08:14:02 +0000763def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000764
765def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
766 let Latency = 3;
767 let NumMicroOps = 1;
768 let ResourceCycles = [1];
769}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000770def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000771 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000772 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000773 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000774
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000775def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
776 let Latency = 3;
777 let NumMicroOps = 2;
778 let ResourceCycles = [1,1];
779}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000780def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000781
782def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
783 let Latency = 3;
784 let NumMicroOps = 3;
785 let ResourceCycles = [3];
786}
Craig Topperfc179c62018-03-22 04:23:41 +0000787def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
788 "ROR(8|16|32|64)rCL",
789 "SAR(8|16|32|64)rCL",
790 "SHL(8|16|32|64)rCL",
791 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000792
793def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000794 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000795 let NumMicroOps = 3;
796 let ResourceCycles = [3];
797}
Craig Topperb5f26592018-04-19 18:00:17 +0000798def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
799 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
800 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000801
802def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
803 let Latency = 3;
804 let NumMicroOps = 3;
805 let ResourceCycles = [1,2];
806}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000807def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000808
809def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
810 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000811 let NumMicroOps = 3;
812 let ResourceCycles = [2,1];
813}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000814def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
815 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000816
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000817def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
818 let Latency = 3;
819 let NumMicroOps = 3;
820 let ResourceCycles = [2,1];
821}
Craig Topperfc179c62018-03-22 04:23:41 +0000822def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
823 "MMX_PACKSSWBirr",
824 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000825
826def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
827 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000828 let NumMicroOps = 3;
829 let ResourceCycles = [1,2];
830}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000831def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000832
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000833def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
834 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000835 let NumMicroOps = 3;
836 let ResourceCycles = [1,2];
837}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000838def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000839
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000840def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
841 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000842 let NumMicroOps = 3;
843 let ResourceCycles = [1,2];
844}
Craig Topperfc179c62018-03-22 04:23:41 +0000845def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
846 "RCL(8|16|32|64)ri",
847 "RCR(8|16|32|64)r1",
848 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000849
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000850def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
851 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000852 let NumMicroOps = 3;
853 let ResourceCycles = [1,1,1];
854}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000855def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000856
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000857def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
858 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000859 let NumMicroOps = 4;
860 let ResourceCycles = [1,1,2];
861}
Craig Topperf4cd9082018-01-19 05:47:32 +0000862def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000863
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000864def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
865 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000866 let NumMicroOps = 4;
867 let ResourceCycles = [1,1,1,1];
868}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000869def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000870
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000871def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
872 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000873 let NumMicroOps = 4;
874 let ResourceCycles = [1,1,1,1];
875}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000876def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000877
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000878def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000879 let Latency = 4;
880 let NumMicroOps = 1;
881 let ResourceCycles = [1];
882}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000883def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000884
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000885def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000886 let Latency = 4;
887 let NumMicroOps = 1;
888 let ResourceCycles = [1];
889}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000890def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000891 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000892
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000893def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000894 let Latency = 4;
895 let NumMicroOps = 2;
896 let ResourceCycles = [1,1];
897}
Craig Topperf846e2d2018-04-19 05:34:05 +0000898def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000899
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000900def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
901 let Latency = 4;
902 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000903 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000904}
Craig Topperfc179c62018-03-22 04:23:41 +0000905def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000906
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000907def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000908 let Latency = 4;
909 let NumMicroOps = 3;
910 let ResourceCycles = [1,1,1];
911}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000912def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
913 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000914
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000915def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000916 let Latency = 4;
917 let NumMicroOps = 4;
918 let ResourceCycles = [4];
919}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000920def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000921
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000922def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000923 let Latency = 4;
924 let NumMicroOps = 4;
925 let ResourceCycles = [1,3];
926}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000927def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000928
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000929def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000930 let Latency = 4;
931 let NumMicroOps = 4;
932 let ResourceCycles = [1,3];
933}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000934def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000935
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000936def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000937 let Latency = 4;
938 let NumMicroOps = 4;
939 let ResourceCycles = [1,1,2];
940}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000941def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000942
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000943def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
944 let Latency = 5;
945 let NumMicroOps = 1;
946 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000947}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000948def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000949 "MOVSX(16|32|64)rm32",
950 "MOVSX(16|32|64)rm8",
951 "MOVZX(16|32|64)rm16",
952 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000953 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000954
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000955def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000956 let Latency = 5;
957 let NumMicroOps = 2;
958 let ResourceCycles = [1,1];
959}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000960def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
961 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000962
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000963def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000964 let Latency = 5;
965 let NumMicroOps = 2;
966 let ResourceCycles = [1,1];
967}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000968def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
969 "MMX_CVT(T?)PS2PIirr",
970 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000971 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000972 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000973 "(V?)CVTSD2SSrr",
974 "(V?)CVTSI642SDrr",
975 "(V?)CVTSI2SDrr",
976 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000977 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000978
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000979def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000980 let Latency = 5;
981 let NumMicroOps = 3;
982 let ResourceCycles = [1,1,1];
983}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000984def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000985
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000986def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000987 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000988 let NumMicroOps = 3;
989 let ResourceCycles = [1,1,1];
990}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000991def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000992
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000993def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000994 let Latency = 5;
995 let NumMicroOps = 5;
996 let ResourceCycles = [1,4];
997}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000998def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000999
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001000def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001001 let Latency = 5;
1002 let NumMicroOps = 5;
1003 let ResourceCycles = [2,3];
1004}
Craig Topper13a16502018-03-19 00:56:09 +00001005def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001006
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001007def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001008 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001009 let NumMicroOps = 6;
1010 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001011}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001012def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001013
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001014def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
1015 let Latency = 6;
1016 let NumMicroOps = 1;
1017 let ResourceCycles = [1];
1018}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001019def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001020 "(V?)MOVSHDUPrm",
1021 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001022 "VPBROADCASTDrm",
1023 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001024
1025def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001026 let Latency = 6;
1027 let NumMicroOps = 2;
1028 let ResourceCycles = [2];
1029}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001030def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001031
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001032def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001033 let Latency = 6;
1034 let NumMicroOps = 2;
1035 let ResourceCycles = [1,1];
1036}
Craig Topperfc179c62018-03-22 04:23:41 +00001037def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
1038 "MMX_PADDSWirm",
1039 "MMX_PADDUSBirm",
1040 "MMX_PADDUSWirm",
1041 "MMX_PAVGBirm",
1042 "MMX_PAVGWirm",
1043 "MMX_PCMPEQBirm",
1044 "MMX_PCMPEQDirm",
1045 "MMX_PCMPEQWirm",
1046 "MMX_PCMPGTBirm",
1047 "MMX_PCMPGTDirm",
1048 "MMX_PCMPGTWirm",
1049 "MMX_PMAXSWirm",
1050 "MMX_PMAXUBirm",
1051 "MMX_PMINSWirm",
1052 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001053 "MMX_PSUBSBirm",
1054 "MMX_PSUBSWirm",
1055 "MMX_PSUBUSBirm",
1056 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001057
Craig Topper58afb4e2018-03-22 21:10:07 +00001058def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001059 let Latency = 6;
1060 let NumMicroOps = 2;
1061 let ResourceCycles = [1,1];
1062}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001063def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1064 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001065
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001066def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1067 let Latency = 6;
1068 let NumMicroOps = 2;
1069 let ResourceCycles = [1,1];
1070}
Craig Topperfc179c62018-03-22 04:23:41 +00001071def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1072 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001073
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001074def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1075 let Latency = 6;
1076 let NumMicroOps = 2;
1077 let ResourceCycles = [1,1];
1078}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001079def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001080
1081def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1082 let Latency = 6;
1083 let NumMicroOps = 2;
1084 let ResourceCycles = [1,1];
1085}
Craig Topperfc179c62018-03-22 04:23:41 +00001086def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1087 "BLSI(32|64)rm",
1088 "BLSMSK(32|64)rm",
1089 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001090 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001091
1092def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1093 let Latency = 6;
1094 let NumMicroOps = 2;
1095 let ResourceCycles = [1,1];
1096}
Craig Topper2d451e72018-03-18 08:38:06 +00001097def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001098def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001099
Craig Topper58afb4e2018-03-22 21:10:07 +00001100def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001101 let Latency = 6;
1102 let NumMicroOps = 3;
1103 let ResourceCycles = [2,1];
1104}
Craig Topperfc179c62018-03-22 04:23:41 +00001105def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001106
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001107def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001108 let Latency = 6;
1109 let NumMicroOps = 4;
1110 let ResourceCycles = [1,2,1];
1111}
Craig Topperfc179c62018-03-22 04:23:41 +00001112def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1113 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001114
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001115def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001116 let Latency = 6;
1117 let NumMicroOps = 4;
1118 let ResourceCycles = [1,1,1,1];
1119}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001120def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001121
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001122def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1123 let Latency = 6;
1124 let NumMicroOps = 4;
1125 let ResourceCycles = [1,1,1,1];
1126}
Craig Topperfc179c62018-03-22 04:23:41 +00001127def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1128 "BTR(16|32|64)mi8",
1129 "BTS(16|32|64)mi8",
1130 "SAR(8|16|32|64)m1",
1131 "SAR(8|16|32|64)mi",
1132 "SHL(8|16|32|64)m1",
1133 "SHL(8|16|32|64)mi",
1134 "SHR(8|16|32|64)m1",
1135 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001136
1137def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1138 let Latency = 6;
1139 let NumMicroOps = 4;
1140 let ResourceCycles = [1,1,1,1];
1141}
Craig Topperf0d04262018-04-06 16:16:48 +00001142def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1143 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001144
1145def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001146 let Latency = 6;
1147 let NumMicroOps = 6;
1148 let ResourceCycles = [1,5];
1149}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001150def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001151
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001152def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1153 let Latency = 7;
1154 let NumMicroOps = 1;
1155 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001156}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001157def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001158 "VBROADCASTF128",
1159 "VBROADCASTI128",
1160 "VBROADCASTSDYrm",
1161 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001162 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001163 "VMOVSHDUPYrm",
1164 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001165 "VPBROADCASTDYrm",
1166 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001167
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001168def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001169 let Latency = 7;
1170 let NumMicroOps = 2;
1171 let ResourceCycles = [1,1];
1172}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001173def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001174
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001175def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001176 let Latency = 6;
1177 let NumMicroOps = 2;
1178 let ResourceCycles = [1,1];
1179}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001180def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1181 "(V?)PMOV(SX|ZX)BQrm",
1182 "(V?)PMOV(SX|ZX)BWrm",
1183 "(V?)PMOV(SX|ZX)DQrm",
1184 "(V?)PMOV(SX|ZX)WDrm",
1185 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001186
Craig Topper58afb4e2018-03-22 21:10:07 +00001187def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001188 let Latency = 7;
1189 let NumMicroOps = 2;
1190 let ResourceCycles = [1,1];
1191}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001192def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001193 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001194 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001195
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001196def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1197 let Latency = 7;
1198 let NumMicroOps = 2;
1199 let ResourceCycles = [1,1];
1200}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001201def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001202 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001203 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001204 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001205 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001206
1207def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1208 let Latency = 7;
1209 let NumMicroOps = 3;
1210 let ResourceCycles = [2,1];
1211}
Craig Topperfc179c62018-03-22 04:23:41 +00001212def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1213 "MMX_PACKSSWBirm",
1214 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001215
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001216def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1217 let Latency = 7;
1218 let NumMicroOps = 3;
1219 let ResourceCycles = [1,2];
1220}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001221def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1222 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001223
Craig Topper58afb4e2018-03-22 21:10:07 +00001224def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001225 let Latency = 7;
1226 let NumMicroOps = 3;
1227 let ResourceCycles = [1,1,1];
1228}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001229def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001230
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001231def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001232 let Latency = 7;
1233 let NumMicroOps = 3;
1234 let ResourceCycles = [1,1,1];
1235}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001236def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001237
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001238def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001239 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001240 let NumMicroOps = 3;
1241 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001242}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001243def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001244
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001245def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1246 let Latency = 7;
1247 let NumMicroOps = 5;
1248 let ResourceCycles = [1,1,1,2];
1249}
Craig Topperfc179c62018-03-22 04:23:41 +00001250def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1251 "ROL(8|16|32|64)mi",
1252 "ROR(8|16|32|64)m1",
1253 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001254
1255def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1256 let Latency = 7;
1257 let NumMicroOps = 5;
1258 let ResourceCycles = [1,1,1,2];
1259}
Craig Topper13a16502018-03-19 00:56:09 +00001260def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001261
1262def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1263 let Latency = 7;
1264 let NumMicroOps = 5;
1265 let ResourceCycles = [1,1,1,1,1];
1266}
Craig Topperfc179c62018-03-22 04:23:41 +00001267def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1268 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001269
1270def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001271 let Latency = 7;
1272 let NumMicroOps = 7;
1273 let ResourceCycles = [1,3,1,2];
1274}
Craig Topper2d451e72018-03-18 08:38:06 +00001275def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001276
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001277def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1278 let Latency = 8;
1279 let NumMicroOps = 2;
1280 let ResourceCycles = [1,1];
1281}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001282def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1283 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001284
1285def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001286 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001287 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001288 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001289}
Craig Topperf846e2d2018-04-19 05:34:05 +00001290def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001291
Craig Topperf846e2d2018-04-19 05:34:05 +00001292def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1293 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001294 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001295 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001296}
Craig Topperfc179c62018-03-22 04:23:41 +00001297def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001298
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001299def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1300 let Latency = 8;
1301 let NumMicroOps = 2;
1302 let ResourceCycles = [1,1];
1303}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001304def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001305 "VPBROADCASTBYrm",
1306 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001307 "VPMOVSXBDYrm",
1308 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001309 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001310
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001311def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1312 let Latency = 8;
1313 let NumMicroOps = 2;
1314 let ResourceCycles = [1,1];
1315}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001316def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001317 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001318 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001319
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001320def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1321 let Latency = 8;
1322 let NumMicroOps = 4;
1323 let ResourceCycles = [1,2,1];
1324}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001325def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001326
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001327def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1328 let Latency = 8;
1329 let NumMicroOps = 5;
1330 let ResourceCycles = [1,1,3];
1331}
Craig Topper13a16502018-03-19 00:56:09 +00001332def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001333
1334def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1335 let Latency = 8;
1336 let NumMicroOps = 5;
1337 let ResourceCycles = [1,1,1,2];
1338}
Craig Topperfc179c62018-03-22 04:23:41 +00001339def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1340 "RCL(8|16|32|64)mi",
1341 "RCR(8|16|32|64)m1",
1342 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001343
1344def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1345 let Latency = 8;
1346 let NumMicroOps = 6;
1347 let ResourceCycles = [1,1,1,3];
1348}
Craig Topperfc179c62018-03-22 04:23:41 +00001349def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1350 "SAR(8|16|32|64)mCL",
1351 "SHL(8|16|32|64)mCL",
1352 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001353
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001354def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1355 let Latency = 8;
1356 let NumMicroOps = 6;
1357 let ResourceCycles = [1,1,1,2,1];
1358}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001359def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
1360def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001361
1362def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1363 let Latency = 9;
1364 let NumMicroOps = 2;
1365 let ResourceCycles = [1,1];
1366}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001367def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001368
1369def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1370 let Latency = 9;
1371 let NumMicroOps = 2;
1372 let ResourceCycles = [1,1];
1373}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001374def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001375 "VPMOVSXBWYrm",
1376 "VPMOVSXDQYrm",
1377 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001378 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001379
Craig Topper58afb4e2018-03-22 21:10:07 +00001380def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001381 let Latency = 9;
1382 let NumMicroOps = 2;
1383 let ResourceCycles = [1,1];
1384}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001385def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001386 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001387
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001388def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1389 let Latency = 9;
1390 let NumMicroOps = 3;
1391 let ResourceCycles = [1,1,1];
1392}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001393def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001394
1395def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001396 let Latency = 9;
1397 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001398 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001399}
Craig Topperfc179c62018-03-22 04:23:41 +00001400def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1401 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001402
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001403def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1404 let Latency = 9;
1405 let NumMicroOps = 4;
1406 let ResourceCycles = [1,1,1,1];
1407}
Craig Topperfc179c62018-03-22 04:23:41 +00001408def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1409 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001410
1411def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1412 let Latency = 9;
1413 let NumMicroOps = 5;
1414 let ResourceCycles = [1,2,1,1];
1415}
Craig Topperfc179c62018-03-22 04:23:41 +00001416def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1417 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001418
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001419def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1420 let Latency = 10;
1421 let NumMicroOps = 2;
1422 let ResourceCycles = [1,1];
1423}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001424def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1425 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001426 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001427
1428def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1429 let Latency = 10;
1430 let NumMicroOps = 2;
1431 let ResourceCycles = [1,1];
1432}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001433def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001434 "(V?)CVTPS2DQrm",
1435 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001436 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001437
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001438def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1439 let Latency = 10;
1440 let NumMicroOps = 3;
1441 let ResourceCycles = [1,1,1];
1442}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001443def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001444
Craig Topper58afb4e2018-03-22 21:10:07 +00001445def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001446 let Latency = 10;
1447 let NumMicroOps = 3;
1448 let ResourceCycles = [1,1,1];
1449}
Craig Topperfc179c62018-03-22 04:23:41 +00001450def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001451
1452def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001453 let Latency = 10;
1454 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001455 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001456}
Craig Topperfc179c62018-03-22 04:23:41 +00001457def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1458 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001459
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001460def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001461 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001462 let NumMicroOps = 4;
1463 let ResourceCycles = [1,1,1,1];
1464}
Craig Topperf846e2d2018-04-19 05:34:05 +00001465def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001466
1467def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1468 let Latency = 10;
1469 let NumMicroOps = 8;
1470 let ResourceCycles = [1,1,1,1,1,3];
1471}
Craig Topper13a16502018-03-19 00:56:09 +00001472def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001473
Craig Topper8104f262018-04-02 05:33:28 +00001474def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001475 let Latency = 11;
1476 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001477 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001478}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001479def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001480
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001481def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001482 let Latency = 11;
1483 let NumMicroOps = 2;
1484 let ResourceCycles = [1,1];
1485}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001486def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001487
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001488def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1489 let Latency = 11;
1490 let NumMicroOps = 2;
1491 let ResourceCycles = [1,1];
1492}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001493def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001494 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001495 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001496
1497def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1498 let Latency = 11;
1499 let NumMicroOps = 3;
1500 let ResourceCycles = [2,1];
1501}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001502def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001503
1504def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1505 let Latency = 11;
1506 let NumMicroOps = 3;
1507 let ResourceCycles = [1,1,1];
1508}
Craig Topperfc179c62018-03-22 04:23:41 +00001509def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001510
Craig Topper58afb4e2018-03-22 21:10:07 +00001511def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001512 let Latency = 11;
1513 let NumMicroOps = 3;
1514 let ResourceCycles = [1,1,1];
1515}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001516def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1517 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001518 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001519 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001520
Craig Topper58afb4e2018-03-22 21:10:07 +00001521def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001522 let Latency = 11;
1523 let NumMicroOps = 3;
1524 let ResourceCycles = [1,1,1];
1525}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001526def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1527 "CVT(T?)PD2DQrm",
1528 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001529
1530def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1531 let Latency = 11;
1532 let NumMicroOps = 6;
1533 let ResourceCycles = [1,1,1,2,1];
1534}
Craig Topperfc179c62018-03-22 04:23:41 +00001535def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1536 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001537
1538def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001539 let Latency = 11;
1540 let NumMicroOps = 7;
1541 let ResourceCycles = [2,3,2];
1542}
Craig Topperfc179c62018-03-22 04:23:41 +00001543def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1544 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001545
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001546def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001547 let Latency = 11;
1548 let NumMicroOps = 9;
1549 let ResourceCycles = [1,5,1,2];
1550}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001551def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001552
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001553def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001554 let Latency = 11;
1555 let NumMicroOps = 11;
1556 let ResourceCycles = [2,9];
1557}
Craig Topperfc179c62018-03-22 04:23:41 +00001558def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001559
Craig Topper58afb4e2018-03-22 21:10:07 +00001560def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001561 let Latency = 12;
1562 let NumMicroOps = 4;
1563 let ResourceCycles = [1,1,1,1];
1564}
1565def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1566
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001567def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001568 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001569 let NumMicroOps = 3;
1570 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001571}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001572def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001573
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001574def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1575 let Latency = 13;
1576 let NumMicroOps = 3;
1577 let ResourceCycles = [1,1,1];
1578}
1579def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1580
Craig Topper8104f262018-04-02 05:33:28 +00001581def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001582 let Latency = 14;
1583 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001584 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001585}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001586def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1587def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001588
Craig Topper8104f262018-04-02 05:33:28 +00001589def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1590 let Latency = 14;
1591 let NumMicroOps = 1;
1592 let ResourceCycles = [1,5];
1593}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001594def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001595
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001596def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1597 let Latency = 14;
1598 let NumMicroOps = 3;
1599 let ResourceCycles = [1,1,1];
1600}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001601def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001602
1603def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001604 let Latency = 14;
1605 let NumMicroOps = 10;
1606 let ResourceCycles = [2,4,1,3];
1607}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001608def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001609
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001610def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001611 let Latency = 15;
1612 let NumMicroOps = 1;
1613 let ResourceCycles = [1];
1614}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001615def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001616
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001617def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1618 let Latency = 15;
1619 let NumMicroOps = 10;
1620 let ResourceCycles = [1,1,1,5,1,1];
1621}
Craig Topper13a16502018-03-19 00:56:09 +00001622def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001623
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001624def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1625 let Latency = 16;
1626 let NumMicroOps = 14;
1627 let ResourceCycles = [1,1,1,4,2,5];
1628}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001629def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001630
1631def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001632 let Latency = 16;
1633 let NumMicroOps = 16;
1634 let ResourceCycles = [16];
1635}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001636def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001637
Craig Topper8104f262018-04-02 05:33:28 +00001638def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001639 let Latency = 17;
1640 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001641 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001642}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001643def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001644
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001645def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001646 let Latency = 17;
1647 let NumMicroOps = 15;
1648 let ResourceCycles = [2,1,2,4,2,4];
1649}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001650def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001651
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001652def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001653 let Latency = 18;
1654 let NumMicroOps = 8;
1655 let ResourceCycles = [1,1,1,5];
1656}
Craig Topperfc179c62018-03-22 04:23:41 +00001657def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001658
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001659def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001660 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001661 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001662 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001663}
Craig Topper13a16502018-03-19 00:56:09 +00001664def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001665
Craig Topper8104f262018-04-02 05:33:28 +00001666def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001667 let Latency = 19;
1668 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001669 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001670}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001671def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001672
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001673def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001674 let Latency = 20;
1675 let NumMicroOps = 1;
1676 let ResourceCycles = [1];
1677}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001678def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001679
Craig Topper8104f262018-04-02 05:33:28 +00001680def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001681 let Latency = 20;
1682 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001683 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001684}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001685def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001686
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001687def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1688 let Latency = 20;
1689 let NumMicroOps = 8;
1690 let ResourceCycles = [1,1,1,1,1,1,2];
1691}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001692def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001693
1694def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001695 let Latency = 20;
1696 let NumMicroOps = 10;
1697 let ResourceCycles = [1,2,7];
1698}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001699def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001700
Craig Topper8104f262018-04-02 05:33:28 +00001701def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001702 let Latency = 21;
1703 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001704 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001705}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001706def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001707
1708def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1709 let Latency = 22;
1710 let NumMicroOps = 2;
1711 let ResourceCycles = [1,1];
1712}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001713def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001714
1715def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1716 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001717 let NumMicroOps = 5;
1718 let ResourceCycles = [1,2,1,1];
1719}
Craig Topper17a31182017-12-16 18:35:29 +00001720def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1721 VGATHERDPDrm,
1722 VGATHERQPDrm,
1723 VGATHERQPSrm,
1724 VPGATHERDDrm,
1725 VPGATHERDQrm,
1726 VPGATHERQDrm,
1727 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001728
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001729def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1730 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001731 let NumMicroOps = 5;
1732 let ResourceCycles = [1,2,1,1];
1733}
Craig Topper17a31182017-12-16 18:35:29 +00001734def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1735 VGATHERQPDYrm,
1736 VGATHERQPSYrm,
1737 VPGATHERDDYrm,
1738 VPGATHERDQYrm,
1739 VPGATHERQDYrm,
1740 VPGATHERQQYrm,
1741 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001742
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001743def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1744 let Latency = 23;
1745 let NumMicroOps = 19;
1746 let ResourceCycles = [2,1,4,1,1,4,6];
1747}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001748def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001749
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001750def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1751 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001752 let NumMicroOps = 3;
1753 let ResourceCycles = [1,1,1];
1754}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001755def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001756
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001757def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1758 let Latency = 27;
1759 let NumMicroOps = 2;
1760 let ResourceCycles = [1,1];
1761}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001762def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001763
1764def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1765 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001766 let NumMicroOps = 8;
1767 let ResourceCycles = [2,4,1,1];
1768}
Craig Topper13a16502018-03-19 00:56:09 +00001769def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001770
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001771def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001772 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001773 let NumMicroOps = 3;
1774 let ResourceCycles = [1,1,1];
1775}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001776def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001777
1778def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1779 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001780 let NumMicroOps = 23;
1781 let ResourceCycles = [1,5,3,4,10];
1782}
Craig Topperfc179c62018-03-22 04:23:41 +00001783def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1784 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001785
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001786def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1787 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001788 let NumMicroOps = 23;
1789 let ResourceCycles = [1,5,2,1,4,10];
1790}
Craig Topperfc179c62018-03-22 04:23:41 +00001791def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1792 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001793
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001794def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1795 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001796 let NumMicroOps = 31;
1797 let ResourceCycles = [1,8,1,21];
1798}
Craig Topper391c6f92017-12-10 01:24:08 +00001799def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001800
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001801def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1802 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001803 let NumMicroOps = 18;
1804 let ResourceCycles = [1,1,2,3,1,1,1,8];
1805}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001806def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001807
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001808def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1809 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001810 let NumMicroOps = 39;
1811 let ResourceCycles = [1,10,1,1,26];
1812}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001813def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001814
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001815def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001816 let Latency = 42;
1817 let NumMicroOps = 22;
1818 let ResourceCycles = [2,20];
1819}
Craig Topper2d451e72018-03-18 08:38:06 +00001820def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001821
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001822def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1823 let Latency = 42;
1824 let NumMicroOps = 40;
1825 let ResourceCycles = [1,11,1,1,26];
1826}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001827def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1828def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001829
1830def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1831 let Latency = 46;
1832 let NumMicroOps = 44;
1833 let ResourceCycles = [1,11,1,1,30];
1834}
1835def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1836
1837def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1838 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001839 let NumMicroOps = 64;
1840 let ResourceCycles = [2,8,5,10,39];
1841}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001842def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001843
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001844def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1845 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001846 let NumMicroOps = 88;
1847 let ResourceCycles = [4,4,31,1,2,1,45];
1848}
Craig Topper2d451e72018-03-18 08:38:06 +00001849def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001850
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001851def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1852 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001853 let NumMicroOps = 90;
1854 let ResourceCycles = [4,2,33,1,2,1,47];
1855}
Craig Topper2d451e72018-03-18 08:38:06 +00001856def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001857
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001858def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001859 let Latency = 75;
1860 let NumMicroOps = 15;
1861 let ResourceCycles = [6,3,6];
1862}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001863def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001864
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001865def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001866 let Latency = 76;
1867 let NumMicroOps = 32;
1868 let ResourceCycles = [7,2,8,3,1,11];
1869}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001870def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001871
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001872def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001873 let Latency = 102;
1874 let NumMicroOps = 66;
1875 let ResourceCycles = [4,2,4,8,14,34];
1876}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001877def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001878
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001879def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1880 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001881 let NumMicroOps = 100;
1882 let ResourceCycles = [9,1,11,16,1,11,21,30];
1883}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001884def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001885
Clement Courbet07c9ec62018-05-29 06:19:39 +00001886def: InstRW<[WriteZero], (instrs CLC)>;
1887
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001888} // SchedModel