blob: 16ce18d9714af3876ebd6947b3d61ae293a3bc7a [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
113defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
114defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
115defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
116defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000122defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000123
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000125def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
126
Simon Pilgrim2782a192018-05-17 16:47:30 +0000127defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
128defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000129defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000130def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
131def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
132 let Latency = 2;
133 let NumMicroOps = 3;
134}
135
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000136// Bit counts.
137defm : SKLWriteResPair<WriteBitScan, [SKLPort1], 3>;
138defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
139defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
140defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
141
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000142// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000143defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000144
Craig Topper89310f52018-03-29 20:41:39 +0000145// BMI1 BEXTR, BMI2 BZHI
146defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
147defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
148
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000149// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000150defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
151defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
152defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
153defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000154
155// Idioms that clear a register, like xorps %xmm0, %xmm0.
156// These can often bypass execution ports completely.
157def : WriteRes<WriteZero, []>;
158
159// Branches don't produce values, so they have no latency, but they still
160// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000161defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000162
163// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000164defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
165defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000166defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000167defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
168defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
169defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000170defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
171defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000172defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000173defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
174defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000175defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
176defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
177defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000178defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
179defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
180defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000181defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
182defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000183defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000184
Simon Pilgrim1233e122018-05-07 20:52:53 +0000185defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
186defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>; // Floating point add/sub (XMM).
187defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>; // Floating point add/sub (YMM/ZMM).
188defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
189defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double add/sub (XMM).
190defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double add/sub (YMM/ZMM).
191
192defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
193defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>; // Floating point compare (XMM).
194defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>; // Floating point compare (YMM/ZMM).
195defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
196defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double compare (XMM).
197defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double compare (YMM/ZMM).
198
199defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
200
201defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
202defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>; // Floating point multiplication (XMM).
203defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>; // Floating point multiplication (YMM/ZMM).
204defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
205defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double multiplication (XMM).
206defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000207
208defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
209//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>; // Floating point division (XMM).
210defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (YMM).
211defm : SKLWriteResPair<WriteFDivZ, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (ZMM).
212//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
213//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>; // Floating point double division (XMM).
214//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (YMM).
215defm : SKLWriteResPair<WriteFDiv64Z, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000216
217defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
218defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>; // Floating point square root (XMM).
219defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (YMM).
220defm : SKLWriteResPair<WriteFSqrtZ, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (ZMM).
221defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
222defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>; // Floating point double square root (XMM).
223defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (YMM).
224defm : SKLWriteResPair<WriteFSqrt64Z, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (ZMM).
225defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
226
Simon Pilgrimc7088682018-05-01 18:06:07 +0000227defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000228defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal estimate (XMM).
229defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal estimate (YMM/ZMM).
230
Simon Pilgrimc7088682018-05-01 18:06:07 +0000231defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000232defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal square root estimate (XMM).
233defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal square root estimate (YMM/ZMM).
234
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000235defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
236defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000237defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000238defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
239defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>; // Floating point single dot product.
240defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>; // Floating point single dot product (YMM).
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000241defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000242defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
243defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>; // Floating point rounding (YMM/ZMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000244defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
245defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000246defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
247defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000248defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000249defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000250defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
251defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles.
Simon Pilgrim06e16542018-04-22 18:35:53 +0000252defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000253defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000254defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000255defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>; // Fp vector variable blends.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000256
257// FMA Scheduling helper class.
258// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
259
260// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000261defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
262defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
263defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000264defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
265defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000266defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
267defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000268defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000269defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
270defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000271defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
272defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000273defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
274defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000275defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000276defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
277defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000278defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
279defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000280
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000281defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
282defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (XMM).
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000283defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000284defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
285defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (XMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000286defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000287defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
288defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000289defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
290defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>; // Vector integer multiply (XMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000291defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>; // Vector integer multiply (YMM/ZMM).
292defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
293defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000294defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000295defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000296defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000297defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
298defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000299defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim06e16542018-04-22 18:35:53 +0000300defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000301defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000302defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000303defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000304defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000305defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>; // Vector MPSAD (YMM/ZMM).
306defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
307defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>; // Vector PSADBW (XMM).
308defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>; // Vector PSADBW (YMM/ZMM).
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000309defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000310
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000311// Vector integer shifts.
312defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000313defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000314defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000315defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000316defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
317
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000318defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000319defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>; // Vector integer immediate shifts (XMM).
320defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>; // Vector integer immediate shifts (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000321defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
322defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>; // Variable vector shifts (YMM/ZMM).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000323
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000324// Vector insert/extract operations.
325def : WriteRes<WriteVecInsert, [SKLPort5]> {
326 let Latency = 2;
327 let NumMicroOps = 2;
328 let ResourceCycles = [2];
329}
330def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
331 let Latency = 6;
332 let NumMicroOps = 2;
333}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000334def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000335
336def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
337 let Latency = 3;
338 let NumMicroOps = 2;
339}
340def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
341 let Latency = 2;
342 let NumMicroOps = 3;
343}
344
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000345// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000346defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
347defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
348defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
349defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
350defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
351defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
352
353defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
354defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
355defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
356defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
357defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
358defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000359
360defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
361defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
362defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000363defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
364defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
365defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000366
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000367defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
368defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
369defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
370defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
371
372defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
373defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
374defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
375defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
376
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000377// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000378
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000379// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000380def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
381 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000382 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000383 let ResourceCycles = [3];
384}
385def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000386 let Latency = 16;
387 let NumMicroOps = 4;
388 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000389}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000390
391// Packed Compare Explicit Length Strings, Return Mask
392def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
393 let Latency = 19;
394 let NumMicroOps = 9;
395 let ResourceCycles = [4,3,1,1];
396}
397def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
398 let Latency = 25;
399 let NumMicroOps = 10;
400 let ResourceCycles = [4,3,1,1,1];
401}
402
403// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000404def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000405 let Latency = 10;
406 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000407 let ResourceCycles = [3];
408}
409def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000410 let Latency = 16;
411 let NumMicroOps = 4;
412 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000413}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000414
415// Packed Compare Explicit Length Strings, Return Index
416def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
417 let Latency = 18;
418 let NumMicroOps = 8;
419 let ResourceCycles = [4,3,1];
420}
421def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
422 let Latency = 24;
423 let NumMicroOps = 9;
424 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000425}
426
Simon Pilgrima2f26782018-03-27 20:38:54 +0000427// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000428def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
429def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
430def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
431def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000432
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000433// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000434def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
435 let Latency = 4;
436 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000437 let ResourceCycles = [1];
438}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000439def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
440 let Latency = 10;
441 let NumMicroOps = 2;
442 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000443}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000444
445def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
446 let Latency = 8;
447 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000448 let ResourceCycles = [2];
449}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000450def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000451 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000452 let NumMicroOps = 3;
453 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000454}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000455
456def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
457 let Latency = 20;
458 let NumMicroOps = 11;
459 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000460}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000461def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
462 let Latency = 25;
463 let NumMicroOps = 11;
464 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000465}
466
467// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000468def : WriteRes<WriteCLMul, [SKLPort5]> {
469 let Latency = 6;
470 let NumMicroOps = 1;
471 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000472}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000473def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
474 let Latency = 12;
475 let NumMicroOps = 2;
476 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000477}
478
479// Catch-all for expensive system instructions.
480def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
481
482// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000483defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
484defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
485defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
486defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000487
488// Old microcoded instructions that nobody use.
489def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
490
491// Fence instructions.
492def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
493
Craig Topper05242bf2018-04-21 18:07:36 +0000494// Load/store MXCSR.
495def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
496def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
497
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000498// Nop, not very useful expect it provides a model for nops!
499def : WriteRes<WriteNop, []>;
500
501////////////////////////////////////////////////////////////////////////////////
502// Horizontal add/sub instructions.
503////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000504
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000505defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
506defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000507defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
508defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000509defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000510
511// Remaining instrs.
512
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000513def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000514 let Latency = 1;
515 let NumMicroOps = 1;
516 let ResourceCycles = [1];
517}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000518def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
519 "MMX_PADDUS(B|W)irr",
520 "MMX_PAVG(B|W)irr",
521 "MMX_PCMPEQ(B|D|W)irr",
522 "MMX_PCMPGT(B|D|W)irr",
523 "MMX_P(MAX|MIN)SWirr",
524 "MMX_P(MAX|MIN)UBirr",
525 "MMX_PSUBS(B|W)irr",
526 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000527
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000528def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000529 let Latency = 1;
530 let NumMicroOps = 1;
531 let ResourceCycles = [1];
532}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000533def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000534 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000535
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000536def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000537 let Latency = 1;
538 let NumMicroOps = 1;
539 let ResourceCycles = [1];
540}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000541def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000542
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000543def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000544 let Latency = 1;
545 let NumMicroOps = 1;
546 let ResourceCycles = [1];
547}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000548def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000549
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000550def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000551 let Latency = 1;
552 let NumMicroOps = 1;
553 let ResourceCycles = [1];
554}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000555def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000556def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8",
Craig Topperfc179c62018-03-22 04:23:41 +0000557 "BT(16|32|64)rr",
558 "BTC(16|32|64)ri8",
559 "BTC(16|32|64)rr",
560 "BTR(16|32|64)ri8",
561 "BTR(16|32|64)rr",
562 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000563 "BTS(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000564
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000565def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
566 let Latency = 1;
567 let NumMicroOps = 1;
568 let ResourceCycles = [1];
569}
Craig Topperfc179c62018-03-22 04:23:41 +0000570def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
571 "BLSI(32|64)rr",
572 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000573 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000574
575def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
576 let Latency = 1;
577 let NumMicroOps = 1;
578 let ResourceCycles = [1];
579}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000580def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000581 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000582 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000583
584def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
585 let Latency = 1;
586 let NumMicroOps = 1;
587 let ResourceCycles = [1];
588}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000589def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Clement Courbet07c9ec62018-05-29 06:19:39 +0000590 CMC, STC)>;
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000591def: InstRW<[SKLWriteResGroup10], (instrs LAHF, SAHF)>; // TODO: This doesn't match Agner's data
Simon Pilgrima3686c92018-05-10 19:08:06 +0000592def: InstRW<[SKLWriteResGroup10], (instregex "NOOP",
Craig Topperfc179c62018-03-22 04:23:41 +0000593 "SGDT64m",
594 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000595 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000596 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000597 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000598
599def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000600 let Latency = 1;
601 let NumMicroOps = 2;
602 let ResourceCycles = [1,1];
603}
Craig Topperfc179c62018-03-22 04:23:41 +0000604def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000605 "ST_FP(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +0000606 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000607
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000608def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000609 let Latency = 2;
610 let NumMicroOps = 2;
611 let ResourceCycles = [2];
612}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000613def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000614
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000615def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000616 let Latency = 2;
617 let NumMicroOps = 2;
618 let ResourceCycles = [2];
619}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000620def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
621def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000622
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000623def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000624 let Latency = 2;
625 let NumMicroOps = 2;
626 let ResourceCycles = [2];
627}
Simon Pilgrim2782a192018-05-17 16:47:30 +0000628def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r1",
Craig Topperfc179c62018-03-22 04:23:41 +0000629 "ROL(8|16|32|64)ri",
630 "ROR(8|16|32|64)r1",
631 "ROR(8|16|32|64)ri",
632 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000633
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000634def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000635 let Latency = 2;
636 let NumMicroOps = 2;
637 let ResourceCycles = [2];
638}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000639def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
640 WAIT,
641 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000642
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000643def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000644 let Latency = 2;
645 let NumMicroOps = 2;
646 let ResourceCycles = [1,1];
647}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000648def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000649
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000650def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000651 let Latency = 2;
652 let NumMicroOps = 2;
653 let ResourceCycles = [1,1];
654}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000655def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000656
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000657def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000658 let Latency = 2;
659 let NumMicroOps = 2;
660 let ResourceCycles = [1,1];
661}
Craig Topper498875f2018-04-04 17:54:19 +0000662def: InstRW<[SKLWriteResGroup22], (instrs BSWAP64r)>;
663
664def SKLWriteResGroup22_1 : SchedWriteRes<[SKLPort15]> {
665 let Latency = 1;
666 let NumMicroOps = 1;
667 let ResourceCycles = [1];
668}
669def: InstRW<[SKLWriteResGroup22_1], (instrs BSWAP32r)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000670
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000671def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000672 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000673 let NumMicroOps = 2;
674 let ResourceCycles = [1,1];
675}
Craig Topper2d451e72018-03-18 08:38:06 +0000676def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000677def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000678def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
679 "ADC8ri",
680 "SBB8i8",
681 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000682
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000683def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
684 let Latency = 2;
685 let NumMicroOps = 3;
686 let ResourceCycles = [1,1,1];
687}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000688def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000689
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000690def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
691 let Latency = 2;
692 let NumMicroOps = 3;
693 let ResourceCycles = [1,1,1];
694}
695def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
696
697def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
698 let Latency = 2;
699 let NumMicroOps = 3;
700 let ResourceCycles = [1,1,1];
701}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000702def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
703 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000704def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000705 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000706
707def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
708 let Latency = 3;
709 let NumMicroOps = 1;
710 let ResourceCycles = [1];
711}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000712def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000713 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000714 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000715 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000716
Clement Courbet327fac42018-03-07 08:14:02 +0000717def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000718 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000719 let NumMicroOps = 2;
720 let ResourceCycles = [1,1];
721}
Clement Courbet327fac42018-03-07 08:14:02 +0000722def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000723
724def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
725 let Latency = 3;
726 let NumMicroOps = 1;
727 let ResourceCycles = [1];
728}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000729def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000730 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000731 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000732 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000733
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000734def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
735 let Latency = 3;
736 let NumMicroOps = 2;
737 let ResourceCycles = [1,1];
738}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000739def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000740
741def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
742 let Latency = 3;
743 let NumMicroOps = 3;
744 let ResourceCycles = [3];
745}
Craig Topperfc179c62018-03-22 04:23:41 +0000746def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
747 "ROR(8|16|32|64)rCL",
748 "SAR(8|16|32|64)rCL",
749 "SHL(8|16|32|64)rCL",
750 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000751
752def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000753 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000754 let NumMicroOps = 3;
755 let ResourceCycles = [3];
756}
Craig Topperb5f26592018-04-19 18:00:17 +0000757def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
758 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
759 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000760
761def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
762 let Latency = 3;
763 let NumMicroOps = 3;
764 let ResourceCycles = [1,2];
765}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000766def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000767
768def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
769 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000770 let NumMicroOps = 3;
771 let ResourceCycles = [2,1];
772}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000773def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
774 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000775
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000776def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
777 let Latency = 3;
778 let NumMicroOps = 3;
779 let ResourceCycles = [2,1];
780}
Craig Topperfc179c62018-03-22 04:23:41 +0000781def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
782 "MMX_PACKSSWBirr",
783 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000784
785def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
786 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000787 let NumMicroOps = 3;
788 let ResourceCycles = [1,2];
789}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000790def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000791
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000792def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
793 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000794 let NumMicroOps = 3;
795 let ResourceCycles = [1,2];
796}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000797def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000798
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000799def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
800 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000801 let NumMicroOps = 3;
802 let ResourceCycles = [1,2];
803}
Craig Topperfc179c62018-03-22 04:23:41 +0000804def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
805 "RCL(8|16|32|64)ri",
806 "RCR(8|16|32|64)r1",
807 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000808
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000809def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
810 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000811 let NumMicroOps = 3;
812 let ResourceCycles = [1,1,1];
813}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000814def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000815
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000816def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
817 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000818 let NumMicroOps = 4;
819 let ResourceCycles = [1,1,2];
820}
Craig Topperf4cd9082018-01-19 05:47:32 +0000821def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000822
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000823def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
824 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000825 let NumMicroOps = 4;
826 let ResourceCycles = [1,1,1,1];
827}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000828def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000829
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000830def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
831 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000832 let NumMicroOps = 4;
833 let ResourceCycles = [1,1,1,1];
834}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000835def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000836
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000837def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000838 let Latency = 4;
839 let NumMicroOps = 1;
840 let ResourceCycles = [1];
841}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000842def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000843
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000844def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000845 let Latency = 4;
846 let NumMicroOps = 1;
847 let ResourceCycles = [1];
848}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000849def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000850 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000851
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000852def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000853 let Latency = 4;
854 let NumMicroOps = 2;
855 let ResourceCycles = [1,1];
856}
Craig Topperf846e2d2018-04-19 05:34:05 +0000857def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000858
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000859def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
860 let Latency = 4;
861 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000862 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000863}
Craig Topperfc179c62018-03-22 04:23:41 +0000864def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000865
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000866def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000867 let Latency = 4;
868 let NumMicroOps = 3;
869 let ResourceCycles = [1,1,1];
870}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000871def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
872 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000873
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000874def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000875 let Latency = 4;
876 let NumMicroOps = 4;
877 let ResourceCycles = [4];
878}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000879def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000880
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000881def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000882 let Latency = 4;
883 let NumMicroOps = 4;
884 let ResourceCycles = [1,3];
885}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000886def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000887
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000888def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000889 let Latency = 4;
890 let NumMicroOps = 4;
891 let ResourceCycles = [1,3];
892}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000893def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000894
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000895def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000896 let Latency = 4;
897 let NumMicroOps = 4;
898 let ResourceCycles = [1,1,2];
899}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000900def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000901
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000902def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
903 let Latency = 5;
904 let NumMicroOps = 1;
905 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000906}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000907def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000908 "MOVSX(16|32|64)rm32",
909 "MOVSX(16|32|64)rm8",
910 "MOVZX(16|32|64)rm16",
911 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000912 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000913
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000914def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000915 let Latency = 5;
916 let NumMicroOps = 2;
917 let ResourceCycles = [1,1];
918}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000919def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
920 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000921
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000922def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000923 let Latency = 5;
924 let NumMicroOps = 2;
925 let ResourceCycles = [1,1];
926}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000927def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
928 "MMX_CVT(T?)PS2PIirr",
929 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000930 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000931 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000932 "(V?)CVTSD2SSrr",
933 "(V?)CVTSI642SDrr",
934 "(V?)CVTSI2SDrr",
935 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000936 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000937
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000938def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000939 let Latency = 5;
940 let NumMicroOps = 3;
941 let ResourceCycles = [1,1,1];
942}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000943def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000944
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000945def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000946 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000947 let NumMicroOps = 3;
948 let ResourceCycles = [1,1,1];
949}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000950def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000951
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000952def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000953 let Latency = 5;
954 let NumMicroOps = 5;
955 let ResourceCycles = [1,4];
956}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000957def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000958
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000959def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000960 let Latency = 5;
961 let NumMicroOps = 5;
962 let ResourceCycles = [2,3];
963}
Craig Topper13a16502018-03-19 00:56:09 +0000964def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000965
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000966def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000967 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000968 let NumMicroOps = 6;
969 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000970}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000971def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000972
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000973def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
974 let Latency = 6;
975 let NumMicroOps = 1;
976 let ResourceCycles = [1];
977}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000978def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000979 "(V?)MOVSHDUPrm",
980 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +0000981 "VPBROADCASTDrm",
982 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000983
984def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000985 let Latency = 6;
986 let NumMicroOps = 2;
987 let ResourceCycles = [2];
988}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000989def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000990
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000991def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000992 let Latency = 6;
993 let NumMicroOps = 2;
994 let ResourceCycles = [1,1];
995}
Craig Topperfc179c62018-03-22 04:23:41 +0000996def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
997 "MMX_PADDSWirm",
998 "MMX_PADDUSBirm",
999 "MMX_PADDUSWirm",
1000 "MMX_PAVGBirm",
1001 "MMX_PAVGWirm",
1002 "MMX_PCMPEQBirm",
1003 "MMX_PCMPEQDirm",
1004 "MMX_PCMPEQWirm",
1005 "MMX_PCMPGTBirm",
1006 "MMX_PCMPGTDirm",
1007 "MMX_PCMPGTWirm",
1008 "MMX_PMAXSWirm",
1009 "MMX_PMAXUBirm",
1010 "MMX_PMINSWirm",
1011 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001012 "MMX_PSUBSBirm",
1013 "MMX_PSUBSWirm",
1014 "MMX_PSUBUSBirm",
1015 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001016
Craig Topper58afb4e2018-03-22 21:10:07 +00001017def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001018 let Latency = 6;
1019 let NumMicroOps = 2;
1020 let ResourceCycles = [1,1];
1021}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001022def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1023 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001024
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001025def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1026 let Latency = 6;
1027 let NumMicroOps = 2;
1028 let ResourceCycles = [1,1];
1029}
Craig Topperfc179c62018-03-22 04:23:41 +00001030def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1031 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001032
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001033def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1034 let Latency = 6;
1035 let NumMicroOps = 2;
1036 let ResourceCycles = [1,1];
1037}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001038def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001039
1040def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1041 let Latency = 6;
1042 let NumMicroOps = 2;
1043 let ResourceCycles = [1,1];
1044}
Craig Topperfc179c62018-03-22 04:23:41 +00001045def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1046 "BLSI(32|64)rm",
1047 "BLSMSK(32|64)rm",
1048 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001049 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001050
1051def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1052 let Latency = 6;
1053 let NumMicroOps = 2;
1054 let ResourceCycles = [1,1];
1055}
Craig Topper2d451e72018-03-18 08:38:06 +00001056def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001057def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001058
Craig Topper58afb4e2018-03-22 21:10:07 +00001059def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001060 let Latency = 6;
1061 let NumMicroOps = 3;
1062 let ResourceCycles = [2,1];
1063}
Craig Topperfc179c62018-03-22 04:23:41 +00001064def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001065
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001066def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001067 let Latency = 6;
1068 let NumMicroOps = 4;
1069 let ResourceCycles = [1,2,1];
1070}
Craig Topperfc179c62018-03-22 04:23:41 +00001071def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1072 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001073
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001074def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001075 let Latency = 6;
1076 let NumMicroOps = 4;
1077 let ResourceCycles = [1,1,1,1];
1078}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001079def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001080
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001081def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1082 let Latency = 6;
1083 let NumMicroOps = 4;
1084 let ResourceCycles = [1,1,1,1];
1085}
Craig Topperfc179c62018-03-22 04:23:41 +00001086def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1087 "BTR(16|32|64)mi8",
1088 "BTS(16|32|64)mi8",
1089 "SAR(8|16|32|64)m1",
1090 "SAR(8|16|32|64)mi",
1091 "SHL(8|16|32|64)m1",
1092 "SHL(8|16|32|64)mi",
1093 "SHR(8|16|32|64)m1",
1094 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001095
1096def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1097 let Latency = 6;
1098 let NumMicroOps = 4;
1099 let ResourceCycles = [1,1,1,1];
1100}
Craig Topperf0d04262018-04-06 16:16:48 +00001101def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1102 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001103
1104def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001105 let Latency = 6;
1106 let NumMicroOps = 6;
1107 let ResourceCycles = [1,5];
1108}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001109def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001110
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001111def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1112 let Latency = 7;
1113 let NumMicroOps = 1;
1114 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001115}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001116def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001117 "VBROADCASTF128",
1118 "VBROADCASTI128",
1119 "VBROADCASTSDYrm",
1120 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001121 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001122 "VMOVSHDUPYrm",
1123 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001124 "VPBROADCASTDYrm",
1125 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001126
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001127def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001128 let Latency = 7;
1129 let NumMicroOps = 2;
1130 let ResourceCycles = [1,1];
1131}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001132def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001133
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001134def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001135 let Latency = 6;
1136 let NumMicroOps = 2;
1137 let ResourceCycles = [1,1];
1138}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001139def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1140 "(V?)PMOV(SX|ZX)BQrm",
1141 "(V?)PMOV(SX|ZX)BWrm",
1142 "(V?)PMOV(SX|ZX)DQrm",
1143 "(V?)PMOV(SX|ZX)WDrm",
1144 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001145
Craig Topper58afb4e2018-03-22 21:10:07 +00001146def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001147 let Latency = 7;
1148 let NumMicroOps = 2;
1149 let ResourceCycles = [1,1];
1150}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001151def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001152 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001153 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001154
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001155def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1156 let Latency = 7;
1157 let NumMicroOps = 2;
1158 let ResourceCycles = [1,1];
1159}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001160def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001161 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001162 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001163 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001164 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001165
1166def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1167 let Latency = 7;
1168 let NumMicroOps = 3;
1169 let ResourceCycles = [2,1];
1170}
Craig Topperfc179c62018-03-22 04:23:41 +00001171def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1172 "MMX_PACKSSWBirm",
1173 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001174
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001175def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1176 let Latency = 7;
1177 let NumMicroOps = 3;
1178 let ResourceCycles = [1,2];
1179}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001180def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1181 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001182
Craig Topper58afb4e2018-03-22 21:10:07 +00001183def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001184 let Latency = 7;
1185 let NumMicroOps = 3;
1186 let ResourceCycles = [1,1,1];
1187}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001188def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001189
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001190def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001191 let Latency = 7;
1192 let NumMicroOps = 3;
1193 let ResourceCycles = [1,1,1];
1194}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001195def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001196
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001197def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001198 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001199 let NumMicroOps = 3;
1200 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001201}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001202def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001203
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001204def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1205 let Latency = 7;
1206 let NumMicroOps = 5;
1207 let ResourceCycles = [1,1,1,2];
1208}
Craig Topperfc179c62018-03-22 04:23:41 +00001209def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1210 "ROL(8|16|32|64)mi",
1211 "ROR(8|16|32|64)m1",
1212 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001213
1214def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1215 let Latency = 7;
1216 let NumMicroOps = 5;
1217 let ResourceCycles = [1,1,1,2];
1218}
Craig Topper13a16502018-03-19 00:56:09 +00001219def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001220
1221def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1222 let Latency = 7;
1223 let NumMicroOps = 5;
1224 let ResourceCycles = [1,1,1,1,1];
1225}
Craig Topperfc179c62018-03-22 04:23:41 +00001226def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1227 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001228
1229def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001230 let Latency = 7;
1231 let NumMicroOps = 7;
1232 let ResourceCycles = [1,3,1,2];
1233}
Craig Topper2d451e72018-03-18 08:38:06 +00001234def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001235
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001236def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1237 let Latency = 8;
1238 let NumMicroOps = 2;
1239 let ResourceCycles = [1,1];
1240}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001241def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1242 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001243
1244def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001245 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001246 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001247 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001248}
Craig Topperf846e2d2018-04-19 05:34:05 +00001249def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001250
Craig Topperf846e2d2018-04-19 05:34:05 +00001251def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1252 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001253 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001254 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001255}
Craig Topperfc179c62018-03-22 04:23:41 +00001256def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001257
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001258def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1259 let Latency = 8;
1260 let NumMicroOps = 2;
1261 let ResourceCycles = [1,1];
1262}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001263def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001264 "VPBROADCASTBYrm",
1265 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001266 "VPMOVSXBDYrm",
1267 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001268 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001269
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001270def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1271 let Latency = 8;
1272 let NumMicroOps = 2;
1273 let ResourceCycles = [1,1];
1274}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001275def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001276 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001277 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001278
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001279def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1280 let Latency = 8;
1281 let NumMicroOps = 4;
1282 let ResourceCycles = [1,2,1];
1283}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001284def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001285
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001286def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1287 let Latency = 8;
1288 let NumMicroOps = 5;
1289 let ResourceCycles = [1,1,3];
1290}
Craig Topper13a16502018-03-19 00:56:09 +00001291def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001292
1293def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1294 let Latency = 8;
1295 let NumMicroOps = 5;
1296 let ResourceCycles = [1,1,1,2];
1297}
Craig Topperfc179c62018-03-22 04:23:41 +00001298def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1299 "RCL(8|16|32|64)mi",
1300 "RCR(8|16|32|64)m1",
1301 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001302
1303def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1304 let Latency = 8;
1305 let NumMicroOps = 6;
1306 let ResourceCycles = [1,1,1,3];
1307}
Craig Topperfc179c62018-03-22 04:23:41 +00001308def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1309 "SAR(8|16|32|64)mCL",
1310 "SHL(8|16|32|64)mCL",
1311 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001312
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001313def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1314 let Latency = 8;
1315 let NumMicroOps = 6;
1316 let ResourceCycles = [1,1,1,2,1];
1317}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001318def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
1319def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001320
1321def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1322 let Latency = 9;
1323 let NumMicroOps = 2;
1324 let ResourceCycles = [1,1];
1325}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001326def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001327
1328def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1329 let Latency = 9;
1330 let NumMicroOps = 2;
1331 let ResourceCycles = [1,1];
1332}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001333def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001334 "VPMOVSXBWYrm",
1335 "VPMOVSXDQYrm",
1336 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001337 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001338
Craig Topper58afb4e2018-03-22 21:10:07 +00001339def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001340 let Latency = 9;
1341 let NumMicroOps = 2;
1342 let ResourceCycles = [1,1];
1343}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001344def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001345 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001346
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001347def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1348 let Latency = 9;
1349 let NumMicroOps = 3;
1350 let ResourceCycles = [1,1,1];
1351}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001352def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001353
1354def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001355 let Latency = 9;
1356 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001357 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001358}
Craig Topperfc179c62018-03-22 04:23:41 +00001359def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1360 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001361
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001362def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1363 let Latency = 9;
1364 let NumMicroOps = 4;
1365 let ResourceCycles = [1,1,1,1];
1366}
Craig Topperfc179c62018-03-22 04:23:41 +00001367def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1368 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001369
1370def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1371 let Latency = 9;
1372 let NumMicroOps = 5;
1373 let ResourceCycles = [1,2,1,1];
1374}
Craig Topperfc179c62018-03-22 04:23:41 +00001375def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1376 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001377
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001378def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1379 let Latency = 10;
1380 let NumMicroOps = 2;
1381 let ResourceCycles = [1,1];
1382}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001383def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1384 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001385 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001386
1387def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1388 let Latency = 10;
1389 let NumMicroOps = 2;
1390 let ResourceCycles = [1,1];
1391}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001392def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001393 "(V?)CVTPS2DQrm",
1394 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001395 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001396
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001397def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1398 let Latency = 10;
1399 let NumMicroOps = 3;
1400 let ResourceCycles = [1,1,1];
1401}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001402def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001403
Craig Topper58afb4e2018-03-22 21:10:07 +00001404def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001405 let Latency = 10;
1406 let NumMicroOps = 3;
1407 let ResourceCycles = [1,1,1];
1408}
Craig Topperfc179c62018-03-22 04:23:41 +00001409def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001410
1411def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001412 let Latency = 10;
1413 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001414 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001415}
Craig Topperfc179c62018-03-22 04:23:41 +00001416def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1417 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001418
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001419def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001420 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001421 let NumMicroOps = 4;
1422 let ResourceCycles = [1,1,1,1];
1423}
Craig Topperf846e2d2018-04-19 05:34:05 +00001424def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001425
1426def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1427 let Latency = 10;
1428 let NumMicroOps = 8;
1429 let ResourceCycles = [1,1,1,1,1,3];
1430}
Craig Topper13a16502018-03-19 00:56:09 +00001431def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001432
Craig Topper8104f262018-04-02 05:33:28 +00001433def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001434 let Latency = 11;
1435 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001436 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001437}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001438def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001439
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001440def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001441 let Latency = 11;
1442 let NumMicroOps = 2;
1443 let ResourceCycles = [1,1];
1444}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001445def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001446
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001447def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1448 let Latency = 11;
1449 let NumMicroOps = 2;
1450 let ResourceCycles = [1,1];
1451}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001452def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001453 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001454 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001455
1456def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1457 let Latency = 11;
1458 let NumMicroOps = 3;
1459 let ResourceCycles = [2,1];
1460}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001461def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001462
1463def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1464 let Latency = 11;
1465 let NumMicroOps = 3;
1466 let ResourceCycles = [1,1,1];
1467}
Craig Topperfc179c62018-03-22 04:23:41 +00001468def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001469
Craig Topper58afb4e2018-03-22 21:10:07 +00001470def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001471 let Latency = 11;
1472 let NumMicroOps = 3;
1473 let ResourceCycles = [1,1,1];
1474}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001475def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1476 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001477 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001478 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001479
Craig Topper58afb4e2018-03-22 21:10:07 +00001480def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001481 let Latency = 11;
1482 let NumMicroOps = 3;
1483 let ResourceCycles = [1,1,1];
1484}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001485def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1486 "CVT(T?)PD2DQrm",
1487 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001488
1489def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1490 let Latency = 11;
1491 let NumMicroOps = 6;
1492 let ResourceCycles = [1,1,1,2,1];
1493}
Craig Topperfc179c62018-03-22 04:23:41 +00001494def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1495 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001496
1497def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001498 let Latency = 11;
1499 let NumMicroOps = 7;
1500 let ResourceCycles = [2,3,2];
1501}
Craig Topperfc179c62018-03-22 04:23:41 +00001502def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1503 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001504
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001505def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001506 let Latency = 11;
1507 let NumMicroOps = 9;
1508 let ResourceCycles = [1,5,1,2];
1509}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001510def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001511
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001512def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001513 let Latency = 11;
1514 let NumMicroOps = 11;
1515 let ResourceCycles = [2,9];
1516}
Craig Topperfc179c62018-03-22 04:23:41 +00001517def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001518
Craig Topper58afb4e2018-03-22 21:10:07 +00001519def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001520 let Latency = 12;
1521 let NumMicroOps = 4;
1522 let ResourceCycles = [1,1,1,1];
1523}
1524def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1525
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001526def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001527 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001528 let NumMicroOps = 3;
1529 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001530}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001531def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001532
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001533def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1534 let Latency = 13;
1535 let NumMicroOps = 3;
1536 let ResourceCycles = [1,1,1];
1537}
1538def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1539
Craig Topper8104f262018-04-02 05:33:28 +00001540def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001541 let Latency = 14;
1542 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001543 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001544}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001545def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1546def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001547
Craig Topper8104f262018-04-02 05:33:28 +00001548def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1549 let Latency = 14;
1550 let NumMicroOps = 1;
1551 let ResourceCycles = [1,5];
1552}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001553def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001554
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001555def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1556 let Latency = 14;
1557 let NumMicroOps = 3;
1558 let ResourceCycles = [1,1,1];
1559}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001560def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001561
1562def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001563 let Latency = 14;
1564 let NumMicroOps = 10;
1565 let ResourceCycles = [2,4,1,3];
1566}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001567def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001568
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001569def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001570 let Latency = 15;
1571 let NumMicroOps = 1;
1572 let ResourceCycles = [1];
1573}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001574def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001575
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001576def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1577 let Latency = 15;
1578 let NumMicroOps = 10;
1579 let ResourceCycles = [1,1,1,5,1,1];
1580}
Craig Topper13a16502018-03-19 00:56:09 +00001581def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001582
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001583def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1584 let Latency = 16;
1585 let NumMicroOps = 14;
1586 let ResourceCycles = [1,1,1,4,2,5];
1587}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001588def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001589
1590def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001591 let Latency = 16;
1592 let NumMicroOps = 16;
1593 let ResourceCycles = [16];
1594}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001595def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001596
Craig Topper8104f262018-04-02 05:33:28 +00001597def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001598 let Latency = 17;
1599 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001600 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001601}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001602def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001603
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001604def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001605 let Latency = 17;
1606 let NumMicroOps = 15;
1607 let ResourceCycles = [2,1,2,4,2,4];
1608}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001609def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001610
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001611def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001612 let Latency = 18;
1613 let NumMicroOps = 8;
1614 let ResourceCycles = [1,1,1,5];
1615}
Craig Topperfc179c62018-03-22 04:23:41 +00001616def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001617
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001618def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001619 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001620 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001621 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001622}
Craig Topper13a16502018-03-19 00:56:09 +00001623def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001624
Craig Topper8104f262018-04-02 05:33:28 +00001625def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001626 let Latency = 19;
1627 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001628 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001629}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001630def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001631
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001632def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001633 let Latency = 20;
1634 let NumMicroOps = 1;
1635 let ResourceCycles = [1];
1636}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001637def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001638
Craig Topper8104f262018-04-02 05:33:28 +00001639def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001640 let Latency = 20;
1641 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001642 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001643}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001644def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001645
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001646def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1647 let Latency = 20;
1648 let NumMicroOps = 8;
1649 let ResourceCycles = [1,1,1,1,1,1,2];
1650}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001651def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001652
1653def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001654 let Latency = 20;
1655 let NumMicroOps = 10;
1656 let ResourceCycles = [1,2,7];
1657}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001658def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001659
Craig Topper8104f262018-04-02 05:33:28 +00001660def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001661 let Latency = 21;
1662 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001663 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001664}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001665def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001666
1667def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1668 let Latency = 22;
1669 let NumMicroOps = 2;
1670 let ResourceCycles = [1,1];
1671}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001672def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001673
1674def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1675 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001676 let NumMicroOps = 5;
1677 let ResourceCycles = [1,2,1,1];
1678}
Craig Topper17a31182017-12-16 18:35:29 +00001679def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1680 VGATHERDPDrm,
1681 VGATHERQPDrm,
1682 VGATHERQPSrm,
1683 VPGATHERDDrm,
1684 VPGATHERDQrm,
1685 VPGATHERQDrm,
1686 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001687
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001688def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1689 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001690 let NumMicroOps = 5;
1691 let ResourceCycles = [1,2,1,1];
1692}
Craig Topper17a31182017-12-16 18:35:29 +00001693def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1694 VGATHERQPDYrm,
1695 VGATHERQPSYrm,
1696 VPGATHERDDYrm,
1697 VPGATHERDQYrm,
1698 VPGATHERQDYrm,
1699 VPGATHERQQYrm,
1700 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001701
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001702def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1703 let Latency = 23;
1704 let NumMicroOps = 19;
1705 let ResourceCycles = [2,1,4,1,1,4,6];
1706}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001707def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001708
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001709def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1710 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001711 let NumMicroOps = 3;
1712 let ResourceCycles = [1,1,1];
1713}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001714def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001715
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001716def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1717 let Latency = 27;
1718 let NumMicroOps = 2;
1719 let ResourceCycles = [1,1];
1720}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001721def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001722
1723def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1724 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001725 let NumMicroOps = 8;
1726 let ResourceCycles = [2,4,1,1];
1727}
Craig Topper13a16502018-03-19 00:56:09 +00001728def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001729
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001730def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001731 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001732 let NumMicroOps = 3;
1733 let ResourceCycles = [1,1,1];
1734}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001735def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001736
1737def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1738 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001739 let NumMicroOps = 23;
1740 let ResourceCycles = [1,5,3,4,10];
1741}
Craig Topperfc179c62018-03-22 04:23:41 +00001742def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1743 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001744
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001745def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1746 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001747 let NumMicroOps = 23;
1748 let ResourceCycles = [1,5,2,1,4,10];
1749}
Craig Topperfc179c62018-03-22 04:23:41 +00001750def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1751 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001752
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001753def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1754 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001755 let NumMicroOps = 31;
1756 let ResourceCycles = [1,8,1,21];
1757}
Craig Topper391c6f92017-12-10 01:24:08 +00001758def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001759
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001760def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1761 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001762 let NumMicroOps = 18;
1763 let ResourceCycles = [1,1,2,3,1,1,1,8];
1764}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001765def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001766
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001767def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1768 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001769 let NumMicroOps = 39;
1770 let ResourceCycles = [1,10,1,1,26];
1771}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001772def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001773
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001774def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001775 let Latency = 42;
1776 let NumMicroOps = 22;
1777 let ResourceCycles = [2,20];
1778}
Craig Topper2d451e72018-03-18 08:38:06 +00001779def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001780
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001781def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1782 let Latency = 42;
1783 let NumMicroOps = 40;
1784 let ResourceCycles = [1,11,1,1,26];
1785}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001786def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1787def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001788
1789def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1790 let Latency = 46;
1791 let NumMicroOps = 44;
1792 let ResourceCycles = [1,11,1,1,30];
1793}
1794def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1795
1796def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1797 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001798 let NumMicroOps = 64;
1799 let ResourceCycles = [2,8,5,10,39];
1800}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001801def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001802
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001803def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1804 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001805 let NumMicroOps = 88;
1806 let ResourceCycles = [4,4,31,1,2,1,45];
1807}
Craig Topper2d451e72018-03-18 08:38:06 +00001808def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001809
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001810def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1811 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001812 let NumMicroOps = 90;
1813 let ResourceCycles = [4,2,33,1,2,1,47];
1814}
Craig Topper2d451e72018-03-18 08:38:06 +00001815def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001816
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001817def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001818 let Latency = 75;
1819 let NumMicroOps = 15;
1820 let ResourceCycles = [6,3,6];
1821}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001822def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001823
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001824def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001825 let Latency = 76;
1826 let NumMicroOps = 32;
1827 let ResourceCycles = [7,2,8,3,1,11];
1828}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001829def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001830
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001831def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001832 let Latency = 102;
1833 let NumMicroOps = 66;
1834 let ResourceCycles = [4,2,4,8,14,34];
1835}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001836def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001837
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001838def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1839 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001840 let NumMicroOps = 100;
1841 let ResourceCycles = [9,1,11,16,1,11,21,30];
1842}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001843def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001844
Clement Courbet07c9ec62018-05-29 06:19:39 +00001845def: InstRW<[WriteZero], (instrs CLC)>;
1846
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001847} // SchedModel