blob: de0d6c4d9e4e781200b184ed8adb93faea2bd342 [file] [log] [blame]
Eugene Zelenko3b873362017-09-28 22:27:31 +00001//===- HexagonInstrInfo.cpp - Hexagon Instruction Information -------------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "HexagonInstrInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000015#include "Hexagon.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000016#include "HexagonFrameLowering.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000017#include "HexagonHazardRecognizer.h"
Craig Topperb25fda92012-03-17 18:46:09 +000018#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000019#include "HexagonSubtarget.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000020#include "llvm/ADT/ArrayRef.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000021#include "llvm/ADT/SmallPtrSet.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000022#include "llvm/ADT/SmallVector.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000023#include "llvm/ADT/StringRef.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000024#include "llvm/CodeGen/DFAPacketizer.h"
Ron Lieberman88159e52016-09-02 22:56:24 +000025#include "llvm/CodeGen/LivePhysRegs.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000026#include "llvm/CodeGen/MachineBasicBlock.h"
27#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000032#include "llvm/CodeGen/MachineInstrBundle.h"
33#include "llvm/CodeGen/MachineLoopInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000034#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000035#include "llvm/CodeGen/MachineOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000037#include "llvm/CodeGen/ScheduleDAG.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000038#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000039#include "llvm/CodeGen/TargetOpcodes.h"
40#include "llvm/CodeGen/TargetRegisterInfo.h"
41#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000042#include "llvm/IR/DebugLoc.h"
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000043#include "llvm/MC/MCAsmInfo.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000044#include "llvm/MC/MCInstrDesc.h"
45#include "llvm/MC/MCInstrItineraries.h"
46#include "llvm/MC/MCRegisterInfo.h"
47#include "llvm/Support/BranchProbability.h"
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +000048#include "llvm/Support/CommandLine.h"
Jyotsna Verma5ed51812013-05-01 21:37:34 +000049#include "llvm/Support/Debug.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000050#include "llvm/Support/ErrorHandling.h"
David Blaikie13e77db2018-03-23 23:58:25 +000051#include "llvm/Support/MachineValueType.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000052#include "llvm/Support/MathExtras.h"
Reid Kleckner1c76f1552013-05-03 00:54:56 +000053#include "llvm/Support/raw_ostream.h"
Eugene Zelenko3b873362017-09-28 22:27:31 +000054#include "llvm/Target/TargetMachine.h"
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000055#include <cassert>
Krzysztof Parzyszekaa935752015-11-24 15:11:13 +000056#include <cctype>
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +000057#include <cstdint>
58#include <cstring>
59#include <iterator>
Eugene Zelenko3b873362017-09-28 22:27:31 +000060#include <string>
61#include <utility>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000062
Tony Linthicum1213a7a2011-12-12 21:14:40 +000063using namespace llvm;
64
Chandler Carruthe96dd892014-04-21 22:55:11 +000065#define DEBUG_TYPE "hexagon-instrinfo"
66
Chandler Carruthd174b722014-04-22 02:03:14 +000067#define GET_INSTRINFO_CTOR_DTOR
68#define GET_INSTRMAP_INFO
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +000069#include "HexagonDepTimingClasses.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000070#include "HexagonGenDFAPacketizer.inc"
71#include "HexagonGenInstrInfo.inc"
Chandler Carruthd174b722014-04-22 02:03:14 +000072
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000073cl::opt<bool> ScheduleInlineAsm("hexagon-sched-inline-asm", cl::Hidden,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000074 cl::init(false), cl::desc("Do not consider inline-asm a scheduling/"
75 "packetization boundary."));
76
77static cl::opt<bool> EnableBranchPrediction("hexagon-enable-branch-prediction",
78 cl::Hidden, cl::init(true), cl::desc("Enable branch prediction"));
79
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000080static cl::opt<bool> DisableNVSchedule("disable-hexagon-nv-schedule",
81 cl::Hidden, cl::ZeroOrMore, cl::init(false),
82 cl::desc("Disable schedule adjustment for new value stores."));
83
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000084static cl::opt<bool> EnableTimingClassLatency(
85 "enable-timing-class-latency", cl::Hidden, cl::init(false),
86 cl::desc("Enable timing class latency"));
87
88static cl::opt<bool> EnableALUForwarding(
89 "enable-alu-forwarding", cl::Hidden, cl::init(true),
90 cl::desc("Enable vec alu forwarding"));
91
92static cl::opt<bool> EnableACCForwarding(
93 "enable-acc-forwarding", cl::Hidden, cl::init(true),
94 cl::desc("Enable vec acc forwarding"));
95
96static cl::opt<bool> BranchRelaxAsmLarge("branch-relax-asm-large",
97 cl::init(true), cl::Hidden, cl::ZeroOrMore, cl::desc("branch relax asm"));
98
Krzysztof Parzyszeke95e9552016-07-29 13:59:09 +000099static cl::opt<bool> UseDFAHazardRec("dfa-hazard-rec",
100 cl::init(true), cl::Hidden, cl::ZeroOrMore,
101 cl::desc("Use the DFA based hazard recognizer."));
102
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000103/// Constants for Hexagon instructions.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000104const int Hexagon_MEMW_OFFSET_MAX = 4095;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000105const int Hexagon_MEMW_OFFSET_MIN = -4096;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000106const int Hexagon_MEMD_OFFSET_MAX = 8191;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000107const int Hexagon_MEMD_OFFSET_MIN = -8192;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000108const int Hexagon_MEMH_OFFSET_MAX = 2047;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000109const int Hexagon_MEMH_OFFSET_MIN = -2048;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000110const int Hexagon_MEMB_OFFSET_MAX = 1023;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000111const int Hexagon_MEMB_OFFSET_MIN = -1024;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000112const int Hexagon_ADDI_OFFSET_MAX = 32767;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000113const int Hexagon_ADDI_OFFSET_MIN = -32768;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000114
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000115// Pin the vtable to this file.
116void HexagonInstrInfo::anchor() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000117
118HexagonInstrInfo::HexagonInstrInfo(HexagonSubtarget &ST)
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000119 : HexagonGenInstrInfo(Hexagon::ADJCALLSTACKDOWN, Hexagon::ADJCALLSTACKUP),
120 Subtarget(ST) {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000121
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000122static bool isIntRegForSubInst(unsigned Reg) {
123 return (Reg >= Hexagon::R0 && Reg <= Hexagon::R7) ||
124 (Reg >= Hexagon::R16 && Reg <= Hexagon::R23);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000125}
126
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000127static bool isDblRegForSubInst(unsigned Reg, const HexagonRegisterInfo &HRI) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000128 return isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_lo)) &&
129 isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::isub_hi));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000130}
131
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000132/// Calculate number of instructions excluding the debug instructions.
133static unsigned nonDbgMICount(MachineBasicBlock::const_instr_iterator MIB,
134 MachineBasicBlock::const_instr_iterator MIE) {
135 unsigned Count = 0;
136 for (; MIB != MIE; ++MIB) {
Shiva Chen801bf7e2018-05-09 02:42:00 +0000137 if (!MIB->isDebugInstr())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000138 ++Count;
139 }
140 return Count;
141}
142
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000143/// Find the hardware loop instruction used to set-up the specified loop.
144/// On Hexagon, we have two instructions used to set-up the hardware loop
145/// (LOOP0, LOOP1) with corresponding endloop (ENDLOOP0, ENDLOOP1) instructions
146/// to indicate the end of a loop.
Krzysztof Parzyszek998df2c2018-03-23 20:43:02 +0000147MachineInstr *HexagonInstrInfo::findLoopInstr(MachineBasicBlock *BB,
148 unsigned EndLoopOp, MachineBasicBlock *TargetBB,
149 SmallPtrSet<MachineBasicBlock *, 8> &Visited) const {
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000150 unsigned LOOPi;
151 unsigned LOOPr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000152 if (EndLoopOp == Hexagon::ENDLOOP0) {
153 LOOPi = Hexagon::J2_loop0i;
154 LOOPr = Hexagon::J2_loop0r;
155 } else { // EndLoopOp == Hexagon::EndLOOP1
156 LOOPi = Hexagon::J2_loop1i;
157 LOOPr = Hexagon::J2_loop1r;
158 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000159
Brendon Cahoondf43e682015-05-08 16:16:29 +0000160 // The loop set-up instruction will be in a predecessor block
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000161 for (MachineBasicBlock *PB : BB->predecessors()) {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000162 // If this has been visited, already skip it.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000163 if (!Visited.insert(PB).second)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000164 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000165 if (PB == BB)
Brendon Cahoondf43e682015-05-08 16:16:29 +0000166 continue;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000167 for (auto I = PB->instr_rbegin(), E = PB->instr_rend(); I != E; ++I) {
168 unsigned Opc = I->getOpcode();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000169 if (Opc == LOOPi || Opc == LOOPr)
170 return &*I;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000171 // We've reached a different loop, which means the loop01 has been
172 // removed.
173 if (Opc == EndLoopOp && I->getOperand(0).getMBB() != TargetBB)
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000174 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000175 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000176 // Check the predecessors for the LOOP instruction.
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000177 if (MachineInstr *Loop = findLoopInstr(PB, EndLoopOp, TargetBB, Visited))
178 return Loop;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000179 }
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000180 return nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000181}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000182
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000183/// Gather register def/uses from MI.
184/// This treats possible (predicated) defs as actually happening ones
185/// (conservatively).
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000186static inline void parseOperands(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000187 SmallVector<unsigned, 4> &Defs, SmallVector<unsigned, 8> &Uses) {
188 Defs.clear();
189 Uses.clear();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000190
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000191 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
192 const MachineOperand &MO = MI.getOperand(i);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000193
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000194 if (!MO.isReg())
195 continue;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000196
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000197 unsigned Reg = MO.getReg();
198 if (!Reg)
199 continue;
200
201 if (MO.isUse())
202 Uses.push_back(MO.getReg());
203
204 if (MO.isDef())
205 Defs.push_back(MO.getReg());
206 }
207}
208
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000209// Position dependent, so check twice for swap.
210static bool isDuplexPairMatch(unsigned Ga, unsigned Gb) {
211 switch (Ga) {
212 case HexagonII::HSIG_None:
213 default:
214 return false;
215 case HexagonII::HSIG_L1:
216 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_A);
217 case HexagonII::HSIG_L2:
218 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
219 Gb == HexagonII::HSIG_A);
220 case HexagonII::HSIG_S1:
221 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
222 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_A);
223 case HexagonII::HSIG_S2:
224 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
225 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_S2 ||
226 Gb == HexagonII::HSIG_A);
227 case HexagonII::HSIG_A:
228 return (Gb == HexagonII::HSIG_A);
229 case HexagonII::HSIG_Compound:
230 return (Gb == HexagonII::HSIG_Compound);
231 }
232 return false;
233}
234
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000235/// isLoadFromStackSlot - If the specified machine instruction is a direct
236/// load from a stack slot, return the virtual or physical register number of
237/// the destination along with the FrameIndex of the loaded stack slot. If
238/// not, return 0. This predicate must return 0 if the instruction has
239/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000240unsigned HexagonInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000241 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000242 switch (MI.getOpcode()) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000243 default:
244 break;
245 case Hexagon::L2_loadri_io:
246 case Hexagon::L2_loadrd_io:
247 case Hexagon::V6_vL32b_ai:
248 case Hexagon::V6_vL32b_nt_ai:
249 case Hexagon::V6_vL32Ub_ai:
250 case Hexagon::LDriw_pred:
251 case Hexagon::LDriw_ctr:
252 case Hexagon::PS_vloadrq_ai:
253 case Hexagon::PS_vloadrw_ai:
254 case Hexagon::PS_vloadrw_nt_ai: {
255 const MachineOperand OpFI = MI.getOperand(1);
256 if (!OpFI.isFI())
257 return 0;
258 const MachineOperand OpOff = MI.getOperand(2);
259 if (!OpOff.isImm() || OpOff.getImm() != 0)
260 return 0;
261 FrameIndex = OpFI.getIndex();
262 return MI.getOperand(0).getReg();
263 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000264
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000265 case Hexagon::L2_ploadrit_io:
266 case Hexagon::L2_ploadrif_io:
267 case Hexagon::L2_ploadrdt_io:
268 case Hexagon::L2_ploadrdf_io: {
269 const MachineOperand OpFI = MI.getOperand(2);
270 if (!OpFI.isFI())
271 return 0;
272 const MachineOperand OpOff = MI.getOperand(3);
273 if (!OpOff.isImm() || OpOff.getImm() != 0)
274 return 0;
275 FrameIndex = OpFI.getIndex();
276 return MI.getOperand(0).getReg();
277 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000278 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000279
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000280 return 0;
281}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000282
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000283/// isStoreToStackSlot - If the specified machine instruction is a direct
284/// store to a stack slot, return the virtual or physical register number of
285/// the source reg along with the FrameIndex of the loaded stack slot. If
286/// not, return 0. This predicate must return 0 if the instruction has
287/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000288unsigned HexagonInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000289 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000290 switch (MI.getOpcode()) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000291 default:
292 break;
293 case Hexagon::S2_storerb_io:
294 case Hexagon::S2_storerh_io:
295 case Hexagon::S2_storeri_io:
296 case Hexagon::S2_storerd_io:
297 case Hexagon::V6_vS32b_ai:
298 case Hexagon::V6_vS32Ub_ai:
299 case Hexagon::STriw_pred:
300 case Hexagon::STriw_ctr:
301 case Hexagon::PS_vstorerq_ai:
302 case Hexagon::PS_vstorerw_ai: {
303 const MachineOperand &OpFI = MI.getOperand(0);
304 if (!OpFI.isFI())
305 return 0;
306 const MachineOperand &OpOff = MI.getOperand(1);
307 if (!OpOff.isImm() || OpOff.getImm() != 0)
308 return 0;
309 FrameIndex = OpFI.getIndex();
310 return MI.getOperand(2).getReg();
311 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000312
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000313 case Hexagon::S2_pstorerbt_io:
314 case Hexagon::S2_pstorerbf_io:
315 case Hexagon::S2_pstorerht_io:
316 case Hexagon::S2_pstorerhf_io:
317 case Hexagon::S2_pstorerit_io:
318 case Hexagon::S2_pstorerif_io:
319 case Hexagon::S2_pstorerdt_io:
320 case Hexagon::S2_pstorerdf_io: {
321 const MachineOperand &OpFI = MI.getOperand(1);
322 if (!OpFI.isFI())
323 return 0;
324 const MachineOperand &OpOff = MI.getOperand(2);
325 if (!OpOff.isImm() || OpOff.getImm() != 0)
326 return 0;
327 FrameIndex = OpFI.getIndex();
328 return MI.getOperand(3).getReg();
329 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000330 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000331
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000332 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000333}
334
Krzysztof Parzyszek275ffa42018-01-23 19:08:40 +0000335/// This function checks if the instruction or bundle of instructions
336/// has load from stack slot and returns frameindex and machine memory
337/// operand of that instruction if true.
Sander de Smalen6cab60f2018-09-03 09:15:58 +0000338bool HexagonInstrInfo::hasLoadFromStackSlot(
339 const MachineInstr &MI,
Sander de Smalenc91b27d2018-09-05 08:59:50 +0000340 SmallVectorImpl<const MachineMemOperand *> &Accesses) const {
Krzysztof Parzyszek275ffa42018-01-23 19:08:40 +0000341 if (MI.isBundle()) {
342 const MachineBasicBlock *MBB = MI.getParent();
343 MachineBasicBlock::const_instr_iterator MII = MI.getIterator();
344 for (++MII; MII != MBB->instr_end() && MII->isInsideBundle(); ++MII)
Sander de Smalen6cab60f2018-09-03 09:15:58 +0000345 if (TargetInstrInfo::hasLoadFromStackSlot(*MII, Accesses))
Krzysztof Parzyszek275ffa42018-01-23 19:08:40 +0000346 return true;
347 return false;
348 }
349
Sander de Smalen6cab60f2018-09-03 09:15:58 +0000350 return TargetInstrInfo::hasLoadFromStackSlot(MI, Accesses);
Krzysztof Parzyszek275ffa42018-01-23 19:08:40 +0000351}
352
353/// This function checks if the instruction or bundle of instructions
354/// has store to stack slot and returns frameindex and machine memory
355/// operand of that instruction if true.
Sander de Smalen6cab60f2018-09-03 09:15:58 +0000356bool HexagonInstrInfo::hasStoreToStackSlot(
357 const MachineInstr &MI,
Sander de Smalenc91b27d2018-09-05 08:59:50 +0000358 SmallVectorImpl<const MachineMemOperand *> &Accesses) const {
Krzysztof Parzyszek275ffa42018-01-23 19:08:40 +0000359 if (MI.isBundle()) {
360 const MachineBasicBlock *MBB = MI.getParent();
361 MachineBasicBlock::const_instr_iterator MII = MI.getIterator();
362 for (++MII; MII != MBB->instr_end() && MII->isInsideBundle(); ++MII)
Sander de Smalen6cab60f2018-09-03 09:15:58 +0000363 if (TargetInstrInfo::hasStoreToStackSlot(*MII, Accesses))
Krzysztof Parzyszek275ffa42018-01-23 19:08:40 +0000364 return true;
365 return false;
366 }
367
Sander de Smalen6cab60f2018-09-03 09:15:58 +0000368 return TargetInstrInfo::hasStoreToStackSlot(MI, Accesses);
Krzysztof Parzyszek275ffa42018-01-23 19:08:40 +0000369}
370
Brendon Cahoondf43e682015-05-08 16:16:29 +0000371/// This function can analyze one/two way branching only and should (mostly) be
372/// called by target independent side.
373/// First entry is always the opcode of the branching instruction, except when
374/// the Cond vector is supposed to be empty, e.g., when AnalyzeBranch fails, a
375/// BB with only unconditional jump. Subsequent entries depend upon the opcode,
376/// e.g. Jump_c p will have
377/// Cond[0] = Jump_c
378/// Cond[1] = p
379/// HW-loop ENDLOOP:
380/// Cond[0] = ENDLOOP
381/// Cond[1] = MBB
382/// New value jump:
383/// Cond[0] = Hexagon::CMPEQri_f_Jumpnv_t_V4 -- specific opcode
384/// Cond[1] = R
385/// Cond[2] = Imm
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000386bool HexagonInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000387 MachineBasicBlock *&TBB,
Brendon Cahoondf43e682015-05-08 16:16:29 +0000388 MachineBasicBlock *&FBB,
389 SmallVectorImpl<MachineOperand> &Cond,
390 bool AllowModify) const {
Craig Topper062a2ba2014-04-25 05:30:21 +0000391 TBB = nullptr;
392 FBB = nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000393 Cond.clear();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000394
395 // If the block has no terminators, it just falls into the block after it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000396 MachineBasicBlock::instr_iterator I = MBB.instr_end();
397 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000398 return false;
399
400 // A basic block may looks like this:
401 //
402 // [ insn
403 // EH_LABEL
404 // insn
405 // insn
406 // insn
407 // EH_LABEL
408 // insn ]
409 //
410 // It has two succs but does not have a terminator
411 // Don't know how to handle it.
412 do {
413 --I;
414 if (I->isEHLabel())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000415 // Don't analyze EH branches.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000416 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000417 } while (I != MBB.instr_begin());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000418
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000419 I = MBB.instr_end();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000420 --I;
421
Shiva Chen801bf7e2018-05-09 02:42:00 +0000422 while (I->isDebugInstr()) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000423 if (I == MBB.instr_begin())
424 return false;
425 --I;
426 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000427
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000428 bool JumpToBlock = I->getOpcode() == Hexagon::J2_jump &&
429 I->getOperand(0).isMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000430 // Delete the J2_jump if it's equivalent to a fall-through.
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000431 if (AllowModify && JumpToBlock &&
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000432 MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000433 LLVM_DEBUG(dbgs() << "\nErasing the jump to successor block\n";);
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000434 I->eraseFromParent();
435 I = MBB.instr_end();
436 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000437 return false;
438 --I;
439 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000440 if (!isUnpredicatedTerminator(*I))
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000441 return false;
442
443 // Get the last instruction in the block.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000444 MachineInstr *LastInst = &*I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000445 MachineInstr *SecondLastInst = nullptr;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000446 // Find one more terminator if present.
Eugene Zelenkob2ca1b32017-01-04 02:02:05 +0000447 while (true) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000448 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000449 if (!SecondLastInst)
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000450 SecondLastInst = &*I;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000451 else
452 // This is a third branch.
453 return true;
454 }
455 if (I == MBB.instr_begin())
456 break;
457 --I;
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000458 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000459
460 int LastOpcode = LastInst->getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000461 int SecLastOpcode = SecondLastInst ? SecondLastInst->getOpcode() : 0;
462 // If the branch target is not a basic block, it could be a tail call.
463 // (It is, if the target is a function.)
464 if (LastOpcode == Hexagon::J2_jump && !LastInst->getOperand(0).isMBB())
465 return true;
466 if (SecLastOpcode == Hexagon::J2_jump &&
467 !SecondLastInst->getOperand(0).isMBB())
468 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000469
470 bool LastOpcodeHasJMP_c = PredOpcodeHasJMP_c(LastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000471 bool LastOpcodeHasNVJump = isNewValueJump(*LastInst);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000472
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000473 if (LastOpcodeHasJMP_c && !LastInst->getOperand(1).isMBB())
474 return true;
475
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000476 // If there is only one terminator instruction, process it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000477 if (LastInst && !SecondLastInst) {
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000478 if (LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000479 TBB = LastInst->getOperand(0).getMBB();
480 return false;
481 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000482 if (isEndLoopN(LastOpcode)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000483 TBB = LastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000484 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000485 Cond.push_back(LastInst->getOperand(0));
486 return false;
487 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000488 if (LastOpcodeHasJMP_c) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000489 TBB = LastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000490 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000491 Cond.push_back(LastInst->getOperand(0));
492 return false;
493 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000494 // Only supporting rr/ri versions of new-value jumps.
495 if (LastOpcodeHasNVJump && (LastInst->getNumExplicitOperands() == 3)) {
496 TBB = LastInst->getOperand(2).getMBB();
497 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
498 Cond.push_back(LastInst->getOperand(0));
499 Cond.push_back(LastInst->getOperand(1));
500 return false;
501 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000502 LLVM_DEBUG(dbgs() << "\nCant analyze " << printMBBReference(MBB)
503 << " with one jump\n";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000504 // Otherwise, don't know what this is.
505 return true;
506 }
507
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000508 bool SecLastOpcodeHasJMP_c = PredOpcodeHasJMP_c(SecLastOpcode);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +0000509 bool SecLastOpcodeHasNVJump = isNewValueJump(*SecondLastInst);
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000510 if (SecLastOpcodeHasJMP_c && (LastOpcode == Hexagon::J2_jump)) {
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000511 if (!SecondLastInst->getOperand(1).isMBB())
512 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000513 TBB = SecondLastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000514 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000515 Cond.push_back(SecondLastInst->getOperand(0));
516 FBB = LastInst->getOperand(0).getMBB();
517 return false;
518 }
519
Brendon Cahoondf43e682015-05-08 16:16:29 +0000520 // Only supporting rr/ri versions of new-value jumps.
521 if (SecLastOpcodeHasNVJump &&
522 (SecondLastInst->getNumExplicitOperands() == 3) &&
523 (LastOpcode == Hexagon::J2_jump)) {
524 TBB = SecondLastInst->getOperand(2).getMBB();
525 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
526 Cond.push_back(SecondLastInst->getOperand(0));
527 Cond.push_back(SecondLastInst->getOperand(1));
528 FBB = LastInst->getOperand(0).getMBB();
529 return false;
530 }
531
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000532 // If the block ends with two Hexagon:JMPs, handle it. The second one is not
533 // executed, so remove it.
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000534 if (SecLastOpcode == Hexagon::J2_jump && LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000535 TBB = SecondLastInst->getOperand(0).getMBB();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000536 I = LastInst->getIterator();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000537 if (AllowModify)
538 I->eraseFromParent();
539 return false;
540 }
541
Brendon Cahoondf43e682015-05-08 16:16:29 +0000542 // If the block ends with an ENDLOOP, and J2_jump, handle it.
543 if (isEndLoopN(SecLastOpcode) && LastOpcode == Hexagon::J2_jump) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000544 TBB = SecondLastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000545 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000546 Cond.push_back(SecondLastInst->getOperand(0));
547 FBB = LastInst->getOperand(0).getMBB();
548 return false;
549 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000550 LLVM_DEBUG(dbgs() << "\nCant analyze " << printMBBReference(MBB)
551 << " with two jumps";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000552 // Otherwise, can't handle this.
553 return true;
554}
555
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000556unsigned HexagonInstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000557 int *BytesRemoved) const {
558 assert(!BytesRemoved && "code size not handled");
559
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000560 LLVM_DEBUG(dbgs() << "\nRemoving branches out of " << printMBBReference(MBB));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000561 MachineBasicBlock::iterator I = MBB.end();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000562 unsigned Count = 0;
563 while (I != MBB.begin()) {
564 --I;
Shiva Chen801bf7e2018-05-09 02:42:00 +0000565 if (I->isDebugInstr())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000566 continue;
567 // Only removing branches from end of MBB.
568 if (!I->isBranch())
569 return Count;
570 if (Count && (I->getOpcode() == Hexagon::J2_jump))
571 llvm_unreachable("Malformed basic block: unconditional branch not last");
572 MBB.erase(&MBB.back());
573 I = MBB.end();
574 ++Count;
Krzysztof Parzyszek78cc36f2015-03-18 15:56:43 +0000575 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000576 return Count;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000577}
578
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000579unsigned HexagonInstrInfo::insertBranch(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000580 MachineBasicBlock *TBB,
581 MachineBasicBlock *FBB,
582 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000583 const DebugLoc &DL,
584 int *BytesAdded) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000585 unsigned BOpc = Hexagon::J2_jump;
586 unsigned BccOpc = Hexagon::J2_jumpt;
587 assert(validateBranchCond(Cond) && "Invalid branching condition");
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000588 assert(TBB && "insertBranch must not be told to insert a fallthrough");
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000589 assert(!BytesAdded && "code size not handled");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000590
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000591 // Check if reverseBranchCondition has asked to reverse this branch
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000592 // If we want to reverse the branch an odd number of times, we want
593 // J2_jumpf.
594 if (!Cond.empty() && Cond[0].isImm())
595 BccOpc = Cond[0].getImm();
596
597 if (!FBB) {
598 if (Cond.empty()) {
599 // Due to a bug in TailMerging/CFG Optimization, we need to add a
600 // special case handling of a predicated jump followed by an
601 // unconditional jump. If not, Tail Merging and CFG Optimization go
602 // into an infinite loop.
603 MachineBasicBlock *NewTBB, *NewFBB;
604 SmallVector<MachineOperand, 4> Cond;
Duncan P. N. Exon Smith25b132e2016-07-08 18:26:20 +0000605 auto Term = MBB.getFirstTerminator();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000606 if (Term != MBB.end() && isPredicated(*Term) &&
Duncan P. N. Exon Smithe04fe1a2016-08-17 00:34:00 +0000607 !analyzeBranch(MBB, NewTBB, NewFBB, Cond, false) &&
608 MachineFunction::iterator(NewTBB) == ++MBB.getIterator()) {
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000609 reverseBranchCondition(Cond);
610 removeBranch(MBB);
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000611 return insertBranch(MBB, TBB, nullptr, Cond, DL);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000612 }
613 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
614 } else if (isEndLoopN(Cond[0].getImm())) {
615 int EndLoopOp = Cond[0].getImm();
616 assert(Cond[1].isMBB());
617 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
618 // Check for it, and change the BB target if needed.
619 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000620 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
621 VisitedBBs);
Eugene Zelenko3b873362017-09-28 22:27:31 +0000622 assert(Loop != nullptr && "Inserting an ENDLOOP without a LOOP");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000623 Loop->getOperand(0).setMBB(TBB);
624 // Add the ENDLOOP after the finding the LOOP0.
625 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
626 } else if (isNewValueJump(Cond[0].getImm())) {
627 assert((Cond.size() == 3) && "Only supporting rr/ri version of nvjump");
628 // New value jump
629 // (ins IntRegs:$src1, IntRegs:$src2, brtarget:$offset)
630 // (ins IntRegs:$src1, u5Imm:$src2, brtarget:$offset)
631 unsigned Flags1 = getUndefRegState(Cond[1].isUndef());
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000632 LLVM_DEBUG(dbgs() << "\nInserting NVJump for "
633 << printMBBReference(MBB););
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000634 if (Cond[2].isReg()) {
635 unsigned Flags2 = getUndefRegState(Cond[2].isUndef());
636 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
637 addReg(Cond[2].getReg(), Flags2).addMBB(TBB);
638 } else if(Cond[2].isImm()) {
639 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
640 addImm(Cond[2].getImm()).addMBB(TBB);
641 } else
642 llvm_unreachable("Invalid condition for branching");
643 } else {
644 assert((Cond.size() == 2) && "Malformed cond vector");
645 const MachineOperand &RO = Cond[1];
646 unsigned Flags = getUndefRegState(RO.isUndef());
647 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
648 }
649 return 1;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000650 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000651 assert((!Cond.empty()) &&
652 "Cond. cannot be empty when multiple branchings are required");
653 assert((!isNewValueJump(Cond[0].getImm())) &&
654 "NV-jump cannot be inserted with another branch");
655 // Special case for hardware loops. The condition is a basic block.
656 if (isEndLoopN(Cond[0].getImm())) {
657 int EndLoopOp = Cond[0].getImm();
658 assert(Cond[1].isMBB());
659 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
660 // Check for it, and change the BB target if needed.
661 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000662 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, Cond[1].getMBB(),
663 VisitedBBs);
Eugene Zelenko3b873362017-09-28 22:27:31 +0000664 assert(Loop != nullptr && "Inserting an ENDLOOP without a LOOP");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000665 Loop->getOperand(0).setMBB(TBB);
666 // Add the ENDLOOP after the finding the LOOP0.
667 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
668 } else {
669 const MachineOperand &RO = Cond[1];
670 unsigned Flags = getUndefRegState(RO.isUndef());
671 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000672 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000673 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000674
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000675 return 2;
676}
677
Brendon Cahoon254f8892016-07-29 16:44:44 +0000678/// Analyze the loop code to find the loop induction variable and compare used
679/// to compute the number of iterations. Currently, we analyze loop that are
680/// controlled using hardware loops. In this case, the induction variable
681/// instruction is null. For all other cases, this function returns true, which
682/// means we're unable to analyze it.
683bool HexagonInstrInfo::analyzeLoop(MachineLoop &L,
684 MachineInstr *&IndVarInst,
685 MachineInstr *&CmpInst) const {
686
687 MachineBasicBlock *LoopEnd = L.getBottomBlock();
688 MachineBasicBlock::iterator I = LoopEnd->getFirstTerminator();
689 // We really "analyze" only hardware loops right now.
690 if (I != LoopEnd->end() && isEndLoopN(I->getOpcode())) {
691 IndVarInst = nullptr;
692 CmpInst = &*I;
693 return false;
694 }
695 return true;
696}
697
698/// Generate code to reduce the loop iteration by one and check if the loop is
699/// finished. Return the value/register of the new loop count. this function
700/// assumes the nth iteration is peeled first.
701unsigned HexagonInstrInfo::reduceLoopCount(MachineBasicBlock &MBB,
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000702 MachineInstr *IndVar, MachineInstr &Cmp,
Brendon Cahoon254f8892016-07-29 16:44:44 +0000703 SmallVectorImpl<MachineOperand> &Cond,
704 SmallVectorImpl<MachineInstr *> &PrevInsts,
705 unsigned Iter, unsigned MaxIter) const {
706 // We expect a hardware loop currently. This means that IndVar is set
707 // to null, and the compare is the ENDLOOP instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000708 assert((!IndVar) && isEndLoopN(Cmp.getOpcode())
Brendon Cahoon254f8892016-07-29 16:44:44 +0000709 && "Expecting a hardware loop");
710 MachineFunction *MF = MBB.getParent();
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +0000711 DebugLoc DL = Cmp.getDebugLoc();
Brendon Cahoon254f8892016-07-29 16:44:44 +0000712 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
Krzysztof Parzyszekd67ab622017-02-02 19:36:37 +0000713 MachineInstr *Loop = findLoopInstr(&MBB, Cmp.getOpcode(),
714 Cmp.getOperand(0).getMBB(), VisitedBBs);
Brendon Cahoon254f8892016-07-29 16:44:44 +0000715 if (!Loop)
716 return 0;
717 // If the loop trip count is a compile-time value, then just change the
718 // value.
719 if (Loop->getOpcode() == Hexagon::J2_loop0i ||
720 Loop->getOpcode() == Hexagon::J2_loop1i) {
721 int64_t Offset = Loop->getOperand(1).getImm();
722 if (Offset <= 1)
723 Loop->eraseFromParent();
724 else
725 Loop->getOperand(1).setImm(Offset - 1);
726 return Offset - 1;
727 }
728 // The loop trip count is a run-time value. We generate code to subtract
729 // one from the trip count, and update the loop instruction.
730 assert(Loop->getOpcode() == Hexagon::J2_loop0r && "Unexpected instruction");
731 unsigned LoopCount = Loop->getOperand(1).getReg();
732 // Check if we're done with the loop.
733 unsigned LoopEnd = createVR(MF, MVT::i1);
734 MachineInstr *NewCmp = BuildMI(&MBB, DL, get(Hexagon::C2_cmpgtui), LoopEnd).
735 addReg(LoopCount).addImm(1);
736 unsigned NewLoopCount = createVR(MF, MVT::i32);
737 MachineInstr *NewAdd = BuildMI(&MBB, DL, get(Hexagon::A2_addi), NewLoopCount).
738 addReg(LoopCount).addImm(-1);
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000739 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Brendon Cahoon254f8892016-07-29 16:44:44 +0000740 // Update the previously generated instructions with the new loop counter.
741 for (SmallVectorImpl<MachineInstr *>::iterator I = PrevInsts.begin(),
742 E = PrevInsts.end(); I != E; ++I)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000743 (*I)->substituteRegister(LoopCount, NewLoopCount, 0, HRI);
Brendon Cahoon254f8892016-07-29 16:44:44 +0000744 PrevInsts.clear();
745 PrevInsts.push_back(NewCmp);
746 PrevInsts.push_back(NewAdd);
747 // Insert the new loop instruction if this is the last time the loop is
748 // decremented.
749 if (Iter == MaxIter)
750 BuildMI(&MBB, DL, get(Hexagon::J2_loop0r)).
751 addMBB(Loop->getOperand(0).getMBB()).addReg(NewLoopCount);
752 // Delete the old loop instruction.
753 if (Iter == 0)
754 Loop->eraseFromParent();
755 Cond.push_back(MachineOperand::CreateImm(Hexagon::J2_jumpf));
756 Cond.push_back(NewCmp->getOperand(0));
757 return NewLoopCount;
758}
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000759
760bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
761 unsigned NumCycles, unsigned ExtraPredCycles,
762 BranchProbability Probability) const {
763 return nonDbgBBSize(&MBB) <= 3;
764}
765
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000766bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
767 unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB,
768 unsigned NumFCycles, unsigned ExtraFCycles, BranchProbability Probability)
769 const {
770 return nonDbgBBSize(&TMBB) <= 3 && nonDbgBBSize(&FMBB) <= 3;
771}
772
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000773bool HexagonInstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
774 unsigned NumInstrs, BranchProbability Probability) const {
775 return NumInstrs <= 4;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000776}
777
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000778void HexagonInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000779 MachineBasicBlock::iterator I,
780 const DebugLoc &DL, unsigned DestReg,
781 unsigned SrcReg, bool KillSrc) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000782 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000783 unsigned KillFlag = getKillRegState(KillSrc);
784
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000785 if (Hexagon::IntRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +0000786 BuildMI(MBB, I, DL, get(Hexagon::A2_tfr), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000787 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000788 return;
789 }
790 if (Hexagon::DoubleRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000791 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrp), DestReg)
792 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000793 return;
794 }
795 if (Hexagon::PredRegsRegClass.contains(SrcReg, DestReg)) {
796 // Map Pd = Ps to Pd = or(Ps, Ps).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000797 BuildMI(MBB, I, DL, get(Hexagon::C2_or), DestReg)
798 .addReg(SrcReg).addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000799 return;
800 }
Colin LeMahieu402f7722014-12-19 18:56:10 +0000801 if (Hexagon::CtrRegsRegClass.contains(DestReg) &&
Sirish Pande8bb97452012-05-12 05:54:15 +0000802 Hexagon::IntRegsRegClass.contains(SrcReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000803 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
804 .addReg(SrcReg, KillFlag);
805 return;
806 }
807 if (Hexagon::IntRegsRegClass.contains(DestReg) &&
808 Hexagon::CtrRegsRegClass.contains(SrcReg)) {
809 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrcrr), DestReg)
810 .addReg(SrcReg, KillFlag);
811 return;
812 }
813 if (Hexagon::ModRegsRegClass.contains(DestReg) &&
814 Hexagon::IntRegsRegClass.contains(SrcReg)) {
815 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
816 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000817 return;
Sirish Pande30804c22012-02-15 18:52:27 +0000818 }
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000819 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
820 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000821 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
822 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000823 return;
824 }
825 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
826 Hexagon::PredRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000827 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrrp), DestReg)
828 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000829 return;
830 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000831 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
832 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000833 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
834 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000835 return;
836 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000837 if (Hexagon::HvxVRRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000838 BuildMI(MBB, I, DL, get(Hexagon::V6_vassign), DestReg).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000839 addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000840 return;
841 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000842 if (Hexagon::HvxWRRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000843 unsigned LoSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
844 unsigned HiSrc = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000845 BuildMI(MBB, I, DL, get(Hexagon::V6_vcombine), DestReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000846 .addReg(HiSrc, KillFlag)
847 .addReg(LoSrc, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000848 return;
849 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000850 if (Hexagon::HvxQRRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000851 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DestReg)
852 .addReg(SrcReg)
853 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000854 return;
855 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000856 if (Hexagon::HvxQRRegClass.contains(SrcReg) &&
857 Hexagon::HvxVRRegClass.contains(DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000858 llvm_unreachable("Unimplemented pred to vec");
859 return;
860 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000861 if (Hexagon::HvxQRRegClass.contains(DestReg) &&
862 Hexagon::HvxVRRegClass.contains(SrcReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000863 llvm_unreachable("Unimplemented vec to pred");
864 return;
865 }
Sirish Pande30804c22012-02-15 18:52:27 +0000866
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000867#ifndef NDEBUG
868 // Show the invalid registers to ease debugging.
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000869 dbgs() << "Invalid registers for copy in " << printMBBReference(MBB) << ": "
870 << printReg(DestReg, &HRI) << " = " << printReg(SrcReg, &HRI) << '\n';
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000871#endif
Sirish Pande30804c22012-02-15 18:52:27 +0000872 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000873}
874
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000875void HexagonInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
876 MachineBasicBlock::iterator I, unsigned SrcReg, bool isKill, int FI,
877 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000878 DebugLoc DL = MBB.findDebugLoc(I);
879 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000880 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000881 unsigned SlotAlign = MFI.getObjectAlignment(FI);
882 unsigned RegAlign = TRI->getSpillAlignment(*RC);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000883 unsigned KillFlag = getKillRegState(isKill);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000884 bool HasAlloca = MFI.hasVarSizedObjects();
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000885 const HexagonFrameLowering &HFI = *Subtarget.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000886
Alex Lorenze40c8a22015-08-11 23:09:45 +0000887 MachineMemOperand *MMO = MF.getMachineMemOperand(
888 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000889 MFI.getObjectSize(FI), SlotAlign);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000890
Craig Topperc7242e02012-04-20 07:30:17 +0000891 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000892 BuildMI(MBB, I, DL, get(Hexagon::S2_storeri_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000893 .addFrameIndex(FI).addImm(0)
894 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000895 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000896 BuildMI(MBB, I, DL, get(Hexagon::S2_storerd_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000897 .addFrameIndex(FI).addImm(0)
898 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000899 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000900 BuildMI(MBB, I, DL, get(Hexagon::STriw_pred))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000901 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000902 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000903 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000904 BuildMI(MBB, I, DL, get(Hexagon::STriw_ctr))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000905 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000906 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000907 } else if (Hexagon::HvxQRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000908 BuildMI(MBB, I, DL, get(Hexagon::PS_vstorerq_ai))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000909 .addFrameIndex(FI).addImm(0)
910 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000911 } else if (Hexagon::HvxVRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000912 // If there are variable-sized objects, spills will not be aligned.
913 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000914 SlotAlign = HFI.getStackAlignment();
915 unsigned Opc = SlotAlign < RegAlign ? Hexagon::V6_vS32Ub_ai
916 : Hexagon::V6_vS32b_ai;
917 MachineMemOperand *MMOA = MF.getMachineMemOperand(
918 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
919 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000920 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000921 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000922 .addReg(SrcReg, KillFlag).addMemOperand(MMOA);
923 } else if (Hexagon::HvxWRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000924 // If there are variable-sized objects, spills will not be aligned.
925 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000926 SlotAlign = HFI.getStackAlignment();
927 unsigned Opc = SlotAlign < RegAlign ? Hexagon::PS_vstorerwu_ai
928 : Hexagon::PS_vstorerw_ai;
929 MachineMemOperand *MMOA = MF.getMachineMemOperand(
930 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
931 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000932 BuildMI(MBB, I, DL, get(Opc))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000933 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000934 .addReg(SrcReg, KillFlag).addMemOperand(MMOA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000935 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000936 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000937 }
938}
939
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000940void HexagonInstrInfo::loadRegFromStackSlot(
941 MachineBasicBlock &MBB, MachineBasicBlock::iterator I, unsigned DestReg,
942 int FI, const TargetRegisterClass *RC,
943 const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000944 DebugLoc DL = MBB.findDebugLoc(I);
945 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000946 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000947 unsigned SlotAlign = MFI.getObjectAlignment(FI);
948 unsigned RegAlign = TRI->getSpillAlignment(*RC);
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000949 bool HasAlloca = MFI.hasVarSizedObjects();
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +0000950 const HexagonFrameLowering &HFI = *Subtarget.getFrameLowering();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000951
Alex Lorenze40c8a22015-08-11 23:09:45 +0000952 MachineMemOperand *MMO = MF.getMachineMemOperand(
953 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000954 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000955
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000956 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +0000957 BuildMI(MBB, I, DL, get(Hexagon::L2_loadri_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000958 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000959 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu947cd702014-12-23 20:44:59 +0000960 BuildMI(MBB, I, DL, get(Hexagon::L2_loadrd_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000961 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000962 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000963 BuildMI(MBB, I, DL, get(Hexagon::LDriw_pred), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000964 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
965 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +0000966 BuildMI(MBB, I, DL, get(Hexagon::LDriw_ctr), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000967 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000968 } else if (Hexagon::HvxQRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +0000969 BuildMI(MBB, I, DL, get(Hexagon::PS_vloadrq_ai), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000970 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000971 } else if (Hexagon::HvxVRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000972 // If there are variable-sized objects, spills will not be aligned.
973 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000974 SlotAlign = HFI.getStackAlignment();
975 unsigned Opc = SlotAlign < RegAlign ? Hexagon::V6_vL32Ub_ai
976 : Hexagon::V6_vL32b_ai;
977 MachineMemOperand *MMOA = MF.getMachineMemOperand(
978 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
979 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000980 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000981 .addFrameIndex(FI).addImm(0).addMemOperand(MMOA);
982 } else if (Hexagon::HvxWRRegClass.hasSubClassEq(RC)) {
Krzysztof Parzyszek781324f2017-05-03 15:23:53 +0000983 // If there are variable-sized objects, spills will not be aligned.
984 if (HasAlloca)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000985 SlotAlign = HFI.getStackAlignment();
986 unsigned Opc = SlotAlign < RegAlign ? Hexagon::PS_vloadrwu_ai
987 : Hexagon::PS_vloadrw_ai;
988 MachineMemOperand *MMOA = MF.getMachineMemOperand(
989 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
990 MFI.getObjectSize(FI), SlotAlign);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +0000991 BuildMI(MBB, I, DL, get(Opc), DestReg)
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000992 .addFrameIndex(FI).addImm(0).addMemOperand(MMOA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000993 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000994 llvm_unreachable("Can't store this register to stack slot");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000995 }
996}
997
Ron Lieberman88159e52016-09-02 22:56:24 +0000998static void getLiveRegsAt(LivePhysRegs &Regs, const MachineInstr &MI) {
999 const MachineBasicBlock &B = *MI.getParent();
1000 Regs.addLiveOuts(B);
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +00001001 auto E = ++MachineBasicBlock::const_iterator(MI.getIterator()).getReverse();
Ron Lieberman88159e52016-09-02 22:56:24 +00001002 for (auto I = B.rbegin(); I != E; ++I)
1003 Regs.stepBackward(*I);
1004}
1005
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001006/// expandPostRAPseudo - This function is called for all pseudo instructions
1007/// that remain after register allocation. Many pseudo instructions are
1008/// created to help register allocation. This is the place to convert them
1009/// into real instructions. The target can edit MI in place, or it can insert
1010/// new instructions and erase MI. The function should return true if
1011/// anything was changed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001012bool HexagonInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001013 MachineBasicBlock &MBB = *MI.getParent();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001014 MachineFunction &MF = *MBB.getParent();
1015 MachineRegisterInfo &MRI = MF.getRegInfo();
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001016 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001017 DebugLoc DL = MI.getDebugLoc();
1018 unsigned Opc = MI.getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001019
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001020 auto RealCirc = [&](unsigned Opc, bool HasImm, unsigned MxOp) {
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001021 unsigned Mx = MI.getOperand(MxOp).getReg();
1022 unsigned CSx = (Mx == Hexagon::M0 ? Hexagon::CS0 : Hexagon::CS1);
1023 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrrcr), CSx)
1024 .add(MI.getOperand((HasImm ? 5 : 4)));
1025 auto MIB = BuildMI(MBB, MI, DL, get(Opc)).add(MI.getOperand(0))
1026 .add(MI.getOperand(1)).add(MI.getOperand(2)).add(MI.getOperand(3));
1027 if (HasImm)
1028 MIB.add(MI.getOperand(4));
1029 MIB.addReg(CSx, RegState::Implicit);
1030 MBB.erase(MI);
1031 return true;
1032 };
1033
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001034 switch (Opc) {
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001035 case TargetOpcode::COPY: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001036 MachineOperand &MD = MI.getOperand(0);
1037 MachineOperand &MS = MI.getOperand(1);
1038 MachineBasicBlock::iterator MBBI = MI.getIterator();
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001039 if (MD.getReg() != MS.getReg() && !MS.isUndef()) {
1040 copyPhysReg(MBB, MI, DL, MD.getReg(), MS.getReg(), MS.isKill());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001041 std::prev(MBBI)->copyImplicitOps(*MBB.getParent(), MI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001042 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001043 MBB.erase(MBBI);
Krzysztof Parzyszek3d6fc832016-06-02 14:33:08 +00001044 return true;
1045 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001046 case Hexagon::PS_aligna:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001047 BuildMI(MBB, MI, DL, get(Hexagon::A2_andir), MI.getOperand(0).getReg())
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001048 .addReg(HRI.getFrameRegister())
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001049 .addImm(-MI.getOperand(1).getImm());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001050 MBB.erase(MI);
1051 return true;
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001052 case Hexagon::V6_vassignp: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001053 unsigned SrcReg = MI.getOperand(1).getReg();
1054 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001055 unsigned Kill = getKillRegState(MI.getOperand(1).isKill());
1056 BuildMI(MBB, MI, DL, get(Hexagon::V6_vcombine), DstReg)
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001057 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_hi), Kill)
1058 .addReg(HRI.getSubReg(SrcReg, Hexagon::vsub_lo), Kill);
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001059 MBB.erase(MI);
1060 return true;
1061 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001062 case Hexagon::V6_lo: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001063 unsigned SrcReg = MI.getOperand(1).getReg();
1064 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001065 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001066 copyPhysReg(MBB, MI, DL, DstReg, SrcSubLo, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001067 MBB.erase(MI);
1068 MRI.clearKillFlags(SrcSubLo);
1069 return true;
1070 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +00001071 case Hexagon::V6_hi: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001072 unsigned SrcReg = MI.getOperand(1).getReg();
1073 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001074 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001075 copyPhysReg(MBB, MI, DL, DstReg, SrcSubHi, MI.getOperand(1).isKill());
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +00001076 MBB.erase(MI);
1077 MRI.clearKillFlags(SrcSubHi);
1078 return true;
1079 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001080 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001081 case Hexagon::PS_vstorerwu_ai: {
1082 bool Aligned = Opc == Hexagon::PS_vstorerw_ai;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001083 unsigned SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001084 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::vsub_hi);
1085 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::vsub_lo);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001086 unsigned NewOpc = Aligned ? Hexagon::V6_vS32b_ai : Hexagon::V6_vS32Ub_ai;
1087 unsigned Offset = HRI.getSpillSize(Hexagon::HvxVRRegClass);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001088
Chandler Carruthc73c0302018-08-16 21:30:05 +00001089 MachineInstr *MI1New = BuildMI(MBB, MI, DL, get(NewOpc))
1090 .add(MI.getOperand(0))
1091 .addImm(MI.getOperand(1).getImm())
1092 .addReg(SrcSubLo)
1093 .cloneMemRefs(MI);
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001094 MI1New->getOperand(0).setIsKill(false);
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001095 BuildMI(MBB, MI, DL, get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001096 .add(MI.getOperand(0))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001097 // The Vectors are indexed in multiples of vector size.
1098 .addImm(MI.getOperand(1).getImm() + Offset)
1099 .addReg(SrcSubHi)
Chandler Carruthc73c0302018-08-16 21:30:05 +00001100 .cloneMemRefs(MI);
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001101 MBB.erase(MI);
1102 return true;
1103 }
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001104 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001105 case Hexagon::PS_vloadrwu_ai: {
1106 bool Aligned = Opc == Hexagon::PS_vloadrw_ai;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001107 unsigned DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001108 unsigned NewOpc = Aligned ? Hexagon::V6_vL32b_ai : Hexagon::V6_vL32Ub_ai;
1109 unsigned Offset = HRI.getSpillSize(Hexagon::HvxVRRegClass);
1110
Diana Picus116bbab2017-01-13 09:58:52 +00001111 MachineInstr *MI1New = BuildMI(MBB, MI, DL, get(NewOpc),
1112 HRI.getSubReg(DstReg, Hexagon::vsub_lo))
Chandler Carruthc73c0302018-08-16 21:30:05 +00001113 .add(MI.getOperand(1))
1114 .addImm(MI.getOperand(2).getImm())
1115 .cloneMemRefs(MI);
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001116 MI1New->getOperand(1).setIsKill(false);
Diana Picus116bbab2017-01-13 09:58:52 +00001117 BuildMI(MBB, MI, DL, get(NewOpc), HRI.getSubReg(DstReg, Hexagon::vsub_hi))
1118 .add(MI.getOperand(1))
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001119 // The Vectors are indexed in multiples of vector size.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001120 .addImm(MI.getOperand(2).getImm() + Offset)
Chandler Carruthc73c0302018-08-16 21:30:05 +00001121 .cloneMemRefs(MI);
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001122 MBB.erase(MI);
1123 return true;
1124 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001125 case Hexagon::PS_true: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001126 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001127 BuildMI(MBB, MI, DL, get(Hexagon::C2_orn), Reg)
1128 .addReg(Reg, RegState::Undef)
1129 .addReg(Reg, RegState::Undef);
1130 MBB.erase(MI);
1131 return true;
1132 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001133 case Hexagon::PS_false: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001134 unsigned Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001135 BuildMI(MBB, MI, DL, get(Hexagon::C2_andn), Reg)
1136 .addReg(Reg, RegState::Undef)
1137 .addReg(Reg, RegState::Undef);
1138 MBB.erase(MI);
1139 return true;
1140 }
Krzysztof Parzyszek9b48e8d2018-02-09 19:10:46 +00001141 case Hexagon::PS_qtrue: {
1142 BuildMI(MBB, MI, DL, get(Hexagon::V6_veqw), MI.getOperand(0).getReg())
1143 .addReg(Hexagon::V0, RegState::Undef)
1144 .addReg(Hexagon::V0, RegState::Undef);
1145 MBB.erase(MI);
1146 return true;
1147 }
1148 case Hexagon::PS_qfalse: {
1149 BuildMI(MBB, MI, DL, get(Hexagon::V6_vgtw), MI.getOperand(0).getReg())
1150 .addReg(Hexagon::V0, RegState::Undef)
1151 .addReg(Hexagon::V0, RegState::Undef);
1152 MBB.erase(MI);
1153 return true;
1154 }
Krzysztof Parzyszekc1e712b2018-06-06 19:34:40 +00001155 case Hexagon::PS_vdd0: {
1156 unsigned Vd = MI.getOperand(0).getReg();
1157 BuildMI(MBB, MI, DL, get(Hexagon::V6_vsubw_dv), Vd)
1158 .addReg(Vd, RegState::Undef)
1159 .addReg(Vd, RegState::Undef);
1160 MBB.erase(MI);
1161 return true;
1162 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001163 case Hexagon::PS_vmulw: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001164 // Expand a 64-bit vector multiply into 2 32-bit scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001165 unsigned DstReg = MI.getOperand(0).getReg();
1166 unsigned Src1Reg = MI.getOperand(1).getReg();
1167 unsigned Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001168 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1169 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1170 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1171 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001172 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001173 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001174 .addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001175 .addReg(Src2SubHi);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001176 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001177 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001178 .addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001179 .addReg(Src2SubLo);
1180 MBB.erase(MI);
1181 MRI.clearKillFlags(Src1SubHi);
1182 MRI.clearKillFlags(Src1SubLo);
1183 MRI.clearKillFlags(Src2SubHi);
1184 MRI.clearKillFlags(Src2SubLo);
1185 return true;
1186 }
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00001187 case Hexagon::PS_vmulw_acc: {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001188 // Expand 64-bit vector multiply with addition into 2 scalar multiplies.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001189 unsigned DstReg = MI.getOperand(0).getReg();
1190 unsigned Src1Reg = MI.getOperand(1).getReg();
1191 unsigned Src2Reg = MI.getOperand(2).getReg();
1192 unsigned Src3Reg = MI.getOperand(3).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001193 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::isub_hi);
1194 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::isub_lo);
1195 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::isub_hi);
1196 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::isub_lo);
1197 unsigned Src3SubHi = HRI.getSubReg(Src3Reg, Hexagon::isub_hi);
1198 unsigned Src3SubLo = HRI.getSubReg(Src3Reg, Hexagon::isub_lo);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001199 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001200 HRI.getSubReg(DstReg, Hexagon::isub_hi))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001201 .addReg(Src1SubHi)
1202 .addReg(Src2SubHi)
1203 .addReg(Src3SubHi);
1204 BuildMI(MBB, MI, MI.getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001205 HRI.getSubReg(DstReg, Hexagon::isub_lo))
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001206 .addReg(Src1SubLo)
1207 .addReg(Src2SubLo)
1208 .addReg(Src3SubLo);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001209 MBB.erase(MI);
1210 MRI.clearKillFlags(Src1SubHi);
1211 MRI.clearKillFlags(Src1SubLo);
1212 MRI.clearKillFlags(Src2SubHi);
1213 MRI.clearKillFlags(Src2SubLo);
1214 MRI.clearKillFlags(Src3SubHi);
1215 MRI.clearKillFlags(Src3SubLo);
1216 return true;
1217 }
Krzysztof Parzyszek258af192016-08-11 19:12:18 +00001218 case Hexagon::PS_pselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001219 const MachineOperand &Op0 = MI.getOperand(0);
1220 const MachineOperand &Op1 = MI.getOperand(1);
1221 const MachineOperand &Op2 = MI.getOperand(2);
1222 const MachineOperand &Op3 = MI.getOperand(3);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001223 unsigned Rd = Op0.getReg();
1224 unsigned Pu = Op1.getReg();
1225 unsigned Rs = Op2.getReg();
1226 unsigned Rt = Op3.getReg();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001227 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001228 unsigned K1 = getKillRegState(Op1.isKill());
1229 unsigned K2 = getKillRegState(Op2.isKill());
1230 unsigned K3 = getKillRegState(Op3.isKill());
1231 if (Rd != Rs)
1232 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpt), Rd)
1233 .addReg(Pu, (Rd == Rt) ? K1 : 0)
1234 .addReg(Rs, K2);
1235 if (Rd != Rt)
1236 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpf), Rd)
1237 .addReg(Pu, K1)
1238 .addReg(Rt, K3);
1239 MBB.erase(MI);
1240 return true;
1241 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001242 case Hexagon::PS_vselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001243 const MachineOperand &Op0 = MI.getOperand(0);
1244 const MachineOperand &Op1 = MI.getOperand(1);
1245 const MachineOperand &Op2 = MI.getOperand(2);
1246 const MachineOperand &Op3 = MI.getOperand(3);
Matthias Braunac4307c2017-05-26 21:51:00 +00001247 LivePhysRegs LiveAtMI(HRI);
Ron Lieberman88159e52016-09-02 22:56:24 +00001248 getLiveRegsAt(LiveAtMI, MI);
1249 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001250 unsigned PReg = Op1.getReg();
1251 assert(Op1.getSubReg() == 0);
1252 unsigned PState = getRegState(Op1);
1253
Ron Lieberman88159e52016-09-02 22:56:24 +00001254 if (Op0.getReg() != Op2.getReg()) {
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001255 unsigned S = Op0.getReg() != Op3.getReg() ? PState & ~RegState::Kill
1256 : PState;
Ron Lieberman88159e52016-09-02 22:56:24 +00001257 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vcmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001258 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001259 .addReg(PReg, S)
Diana Picus116bbab2017-01-13 09:58:52 +00001260 .add(Op2);
Ron Lieberman88159e52016-09-02 22:56:24 +00001261 if (IsDestLive)
1262 T.addReg(Op0.getReg(), RegState::Implicit);
1263 IsDestLive = true;
1264 }
1265 if (Op0.getReg() != Op3.getReg()) {
1266 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vncmov))
Diana Picus116bbab2017-01-13 09:58:52 +00001267 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001268 .addReg(PReg, PState)
Diana Picus116bbab2017-01-13 09:58:52 +00001269 .add(Op3);
Ron Lieberman88159e52016-09-02 22:56:24 +00001270 if (IsDestLive)
1271 T.addReg(Op0.getReg(), RegState::Implicit);
1272 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001273 MBB.erase(MI);
1274 return true;
1275 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001276 case Hexagon::PS_wselect: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001277 MachineOperand &Op0 = MI.getOperand(0);
1278 MachineOperand &Op1 = MI.getOperand(1);
1279 MachineOperand &Op2 = MI.getOperand(2);
1280 MachineOperand &Op3 = MI.getOperand(3);
Matthias Braunac4307c2017-05-26 21:51:00 +00001281 LivePhysRegs LiveAtMI(HRI);
Ron Lieberman88159e52016-09-02 22:56:24 +00001282 getLiveRegsAt(LiveAtMI, MI);
1283 bool IsDestLive = !LiveAtMI.available(MRI, Op0.getReg());
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001284 unsigned PReg = Op1.getReg();
1285 assert(Op1.getSubReg() == 0);
1286 unsigned PState = getRegState(Op1);
Ron Lieberman88159e52016-09-02 22:56:24 +00001287
1288 if (Op0.getReg() != Op2.getReg()) {
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001289 unsigned S = Op0.getReg() != Op3.getReg() ? PState & ~RegState::Kill
1290 : PState;
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001291 unsigned SrcLo = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_lo);
1292 unsigned SrcHi = HRI.getSubReg(Op2.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001293 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001294 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001295 .addReg(PReg, S)
Diana Picus116bbab2017-01-13 09:58:52 +00001296 .addReg(SrcHi)
1297 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001298 if (IsDestLive)
1299 T.addReg(Op0.getReg(), RegState::Implicit);
1300 IsDestLive = true;
1301 }
1302 if (Op0.getReg() != Op3.getReg()) {
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001303 unsigned SrcLo = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_lo);
1304 unsigned SrcHi = HRI.getSubReg(Op3.getReg(), Hexagon::vsub_hi);
Ron Lieberman88159e52016-09-02 22:56:24 +00001305 auto T = BuildMI(MBB, MI, DL, get(Hexagon::V6_vnccombine))
Diana Picus116bbab2017-01-13 09:58:52 +00001306 .add(Op0)
Krzysztof Parzyszek25173e42017-06-27 19:59:46 +00001307 .addReg(PReg, PState)
Diana Picus116bbab2017-01-13 09:58:52 +00001308 .addReg(SrcHi)
1309 .addReg(SrcLo);
Ron Lieberman88159e52016-09-02 22:56:24 +00001310 if (IsDestLive)
1311 T.addReg(Op0.getReg(), RegState::Implicit);
1312 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001313 MBB.erase(MI);
1314 return true;
1315 }
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00001316
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001317 case Hexagon::PS_tailcall_i:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001318 MI.setDesc(get(Hexagon::J2_jump));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001319 return true;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00001320 case Hexagon::PS_tailcall_r:
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001321 case Hexagon::PS_jmpret:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001322 MI.setDesc(get(Hexagon::J2_jumpr));
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001323 return true;
Krzysztof Parzyszek6421b932016-08-19 14:04:45 +00001324 case Hexagon::PS_jmprett:
1325 MI.setDesc(get(Hexagon::J2_jumprt));
1326 return true;
1327 case Hexagon::PS_jmpretf:
1328 MI.setDesc(get(Hexagon::J2_jumprf));
1329 return true;
1330 case Hexagon::PS_jmprettnewpt:
1331 MI.setDesc(get(Hexagon::J2_jumprtnewpt));
1332 return true;
1333 case Hexagon::PS_jmpretfnewpt:
1334 MI.setDesc(get(Hexagon::J2_jumprfnewpt));
1335 return true;
1336 case Hexagon::PS_jmprettnew:
1337 MI.setDesc(get(Hexagon::J2_jumprtnew));
1338 return true;
1339 case Hexagon::PS_jmpretfnew:
1340 MI.setDesc(get(Hexagon::J2_jumprfnew));
1341 return true;
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00001342
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001343 case Hexagon::PS_loadrub_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001344 return RealCirc(Hexagon::L2_loadrub_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001345 case Hexagon::PS_loadrb_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001346 return RealCirc(Hexagon::L2_loadrb_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001347 case Hexagon::PS_loadruh_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001348 return RealCirc(Hexagon::L2_loadruh_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001349 case Hexagon::PS_loadrh_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001350 return RealCirc(Hexagon::L2_loadrh_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001351 case Hexagon::PS_loadri_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001352 return RealCirc(Hexagon::L2_loadri_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001353 case Hexagon::PS_loadrd_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001354 return RealCirc(Hexagon::L2_loadrd_pci, /*HasImm*/true, /*MxOp*/4);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001355 case Hexagon::PS_loadrub_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001356 return RealCirc(Hexagon::L2_loadrub_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001357 case Hexagon::PS_loadrb_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001358 return RealCirc(Hexagon::L2_loadrb_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001359 case Hexagon::PS_loadruh_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001360 return RealCirc(Hexagon::L2_loadruh_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001361 case Hexagon::PS_loadrh_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001362 return RealCirc(Hexagon::L2_loadrh_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001363 case Hexagon::PS_loadri_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001364 return RealCirc(Hexagon::L2_loadri_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001365 case Hexagon::PS_loadrd_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001366 return RealCirc(Hexagon::L2_loadrd_pcr, /*HasImm*/false, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001367 case Hexagon::PS_storerb_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001368 return RealCirc(Hexagon::S2_storerb_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001369 case Hexagon::PS_storerh_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001370 return RealCirc(Hexagon::S2_storerh_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001371 case Hexagon::PS_storerf_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001372 return RealCirc(Hexagon::S2_storerf_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001373 case Hexagon::PS_storeri_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001374 return RealCirc(Hexagon::S2_storeri_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001375 case Hexagon::PS_storerd_pci:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001376 return RealCirc(Hexagon::S2_storerd_pci, /*HasImm*/true, /*MxOp*/3);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001377 case Hexagon::PS_storerb_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001378 return RealCirc(Hexagon::S2_storerb_pcr, /*HasImm*/false, /*MxOp*/2);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001379 case Hexagon::PS_storerh_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001380 return RealCirc(Hexagon::S2_storerh_pcr, /*HasImm*/false, /*MxOp*/2);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001381 case Hexagon::PS_storerf_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001382 return RealCirc(Hexagon::S2_storerf_pcr, /*HasImm*/false, /*MxOp*/2);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001383 case Hexagon::PS_storeri_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001384 return RealCirc(Hexagon::S2_storeri_pcr, /*HasImm*/false, /*MxOp*/2);
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001385 case Hexagon::PS_storerd_pcr:
Krzysztof Parzyszek62c48052018-04-05 14:25:52 +00001386 return RealCirc(Hexagon::S2_storerd_pcr, /*HasImm*/false, /*MxOp*/2);
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001387 }
1388
1389 return false;
1390}
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001391
Krzysztof Parzyszek39a979c2018-08-17 14:24:24 +00001392MachineBasicBlock::instr_iterator
1393HexagonInstrInfo::expandVGatherPseudo(MachineInstr &MI) const {
1394 MachineBasicBlock &MBB = *MI.getParent();
1395 const DebugLoc &DL = MI.getDebugLoc();
1396 unsigned Opc = MI.getOpcode();
1397 MachineBasicBlock::iterator First;
1398
1399 switch (Opc) {
1400 case Hexagon::V6_vgathermh_pseudo:
1401 First = BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermh))
1402 .add(MI.getOperand(1))
1403 .add(MI.getOperand(2))
1404 .add(MI.getOperand(3));
1405 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1406 .add(MI.getOperand(0))
1407 .addImm(0)
1408 .addReg(Hexagon::VTMP);
1409 MBB.erase(MI);
1410 return First.getInstrIterator();
1411
1412 case Hexagon::V6_vgathermw_pseudo:
1413 First = BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermw))
1414 .add(MI.getOperand(1))
1415 .add(MI.getOperand(2))
1416 .add(MI.getOperand(3));
1417 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1418 .add(MI.getOperand(0))
1419 .addImm(0)
1420 .addReg(Hexagon::VTMP);
1421 MBB.erase(MI);
1422 return First.getInstrIterator();
1423
1424 case Hexagon::V6_vgathermhw_pseudo:
1425 First = BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermhw))
1426 .add(MI.getOperand(1))
1427 .add(MI.getOperand(2))
1428 .add(MI.getOperand(3));
1429 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1430 .add(MI.getOperand(0))
1431 .addImm(0)
1432 .addReg(Hexagon::VTMP);
1433 MBB.erase(MI);
1434 return First.getInstrIterator();
1435
1436 case Hexagon::V6_vgathermhq_pseudo:
1437 First = BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermhq))
1438 .add(MI.getOperand(1))
1439 .add(MI.getOperand(2))
1440 .add(MI.getOperand(3))
1441 .add(MI.getOperand(4));
1442 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1443 .add(MI.getOperand(0))
1444 .addImm(0)
1445 .addReg(Hexagon::VTMP);
1446 MBB.erase(MI);
1447 return First.getInstrIterator();
1448
1449 case Hexagon::V6_vgathermwq_pseudo:
1450 First = BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermwq))
1451 .add(MI.getOperand(1))
1452 .add(MI.getOperand(2))
1453 .add(MI.getOperand(3))
1454 .add(MI.getOperand(4));
1455 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1456 .add(MI.getOperand(0))
1457 .addImm(0)
1458 .addReg(Hexagon::VTMP);
1459 MBB.erase(MI);
1460 return First.getInstrIterator();
1461
1462 case Hexagon::V6_vgathermhwq_pseudo:
1463 First = BuildMI(MBB, MI, DL, get(Hexagon::V6_vgathermhwq))
1464 .add(MI.getOperand(1))
1465 .add(MI.getOperand(2))
1466 .add(MI.getOperand(3))
1467 .add(MI.getOperand(4));
1468 BuildMI(MBB, MI, DL, get(Hexagon::V6_vS32b_new_ai))
1469 .add(MI.getOperand(0))
1470 .addImm(0)
1471 .addReg(Hexagon::VTMP);
1472 MBB.erase(MI);
1473 return First.getInstrIterator();
1474 }
1475
1476 return MI.getIterator();
1477}
1478
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001479// We indicate that we want to reverse the branch by
1480// inserting the reversed branching opcode.
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +00001481bool HexagonInstrInfo::reverseBranchCondition(
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001482 SmallVectorImpl<MachineOperand> &Cond) const {
1483 if (Cond.empty())
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001484 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001485 assert(Cond[0].isImm() && "First entry in the cond vector not imm-val");
1486 unsigned opcode = Cond[0].getImm();
1487 //unsigned temp;
1488 assert(get(opcode).isBranch() && "Should be a branching condition.");
1489 if (isEndLoopN(opcode))
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001490 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001491 unsigned NewOpcode = getInvertedPredicatedOpcode(opcode);
1492 Cond[0].setImm(NewOpcode);
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001493 return false;
1494}
1495
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001496void HexagonInstrInfo::insertNoop(MachineBasicBlock &MBB,
1497 MachineBasicBlock::iterator MI) const {
1498 DebugLoc DL;
1499 BuildMI(MBB, MI, DL, get(Hexagon::A2_nop));
1500}
1501
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001502bool HexagonInstrInfo::isPostIncrement(const MachineInstr &MI) const {
1503 return getAddrMode(MI) == HexagonII::PostInc;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001504}
1505
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001506// Returns true if an instruction is predicated irrespective of the predicate
1507// sense. For example, all of the following will return true.
1508// if (p0) R1 = add(R2, R3)
1509// if (!p0) R1 = add(R2, R3)
1510// if (p0.new) R1 = add(R2, R3)
1511// if (!p0.new) R1 = add(R2, R3)
1512// Note: New-value stores are not included here as in the current
1513// implementation, we don't need to check their predicate sense.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001514bool HexagonInstrInfo::isPredicated(const MachineInstr &MI) const {
1515 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001516 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001517}
1518
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001519bool HexagonInstrInfo::PredicateInstruction(
1520 MachineInstr &MI, ArrayRef<MachineOperand> Cond) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001521 if (Cond.empty() || isNewValueJump(Cond[0].getImm()) ||
1522 isEndLoopN(Cond[0].getImm())) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001523 LLVM_DEBUG(dbgs() << "\nCannot predicate:"; MI.dump(););
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001524 return false;
1525 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001526 int Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001527 assert (isPredicable(MI) && "Expected predicable instruction");
1528 bool invertJump = predOpcodeHasNot(Cond);
1529
1530 // We have to predicate MI "in place", i.e. after this function returns,
1531 // MI will need to be transformed into a predicated form. To avoid com-
1532 // plicated manipulations with the operands (handling tied operands,
1533 // etc.), build a new temporary instruction, then overwrite MI with it.
1534
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001535 MachineBasicBlock &B = *MI.getParent();
1536 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001537 unsigned PredOpc = getCondOpcode(Opc, invertJump);
1538 MachineInstrBuilder T = BuildMI(B, MI, DL, get(PredOpc));
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001539 unsigned NOp = 0, NumOps = MI.getNumOperands();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001540 while (NOp < NumOps) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001541 MachineOperand &Op = MI.getOperand(NOp);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001542 if (!Op.isReg() || !Op.isDef() || Op.isImplicit())
1543 break;
Diana Picus116bbab2017-01-13 09:58:52 +00001544 T.add(Op);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001545 NOp++;
1546 }
1547
1548 unsigned PredReg, PredRegPos, PredRegFlags;
1549 bool GotPredReg = getPredReg(Cond, PredReg, PredRegPos, PredRegFlags);
1550 (void)GotPredReg;
1551 assert(GotPredReg);
1552 T.addReg(PredReg, PredRegFlags);
1553 while (NOp < NumOps)
Diana Picus116bbab2017-01-13 09:58:52 +00001554 T.add(MI.getOperand(NOp++));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001555
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001556 MI.setDesc(get(PredOpc));
1557 while (unsigned n = MI.getNumOperands())
1558 MI.RemoveOperand(n-1);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001559 for (unsigned i = 0, n = T->getNumOperands(); i < n; ++i)
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001560 MI.addOperand(T->getOperand(i));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001561
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001562 MachineBasicBlock::instr_iterator TI = T->getIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001563 B.erase(TI);
1564
1565 MachineRegisterInfo &MRI = B.getParent()->getRegInfo();
1566 MRI.clearKillFlags(PredReg);
1567 return true;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001568}
1569
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001570bool HexagonInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1571 ArrayRef<MachineOperand> Pred2) const {
1572 // TODO: Fix this
1573 return false;
1574}
1575
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001576bool HexagonInstrInfo::DefinesPredicate(MachineInstr &MI,
1577 std::vector<MachineOperand> &Pred) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001578 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001579
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001580 for (unsigned oper = 0; oper < MI.getNumOperands(); ++oper) {
1581 MachineOperand MO = MI.getOperand(oper);
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001582 if (MO.isReg()) {
1583 if (!MO.isDef())
1584 continue;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001585 const TargetRegisterClass* RC = HRI.getMinimalPhysRegClass(MO.getReg());
1586 if (RC == &Hexagon::PredRegsRegClass) {
1587 Pred.push_back(MO);
1588 return true;
1589 }
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00001590 continue;
1591 } else if (MO.isRegMask()) {
1592 for (unsigned PR : Hexagon::PredRegsRegClass) {
1593 if (!MI.modifiesRegister(PR, &HRI))
1594 continue;
1595 Pred.push_back(MO);
1596 return true;
1597 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001598 }
1599 }
1600 return false;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +00001601}
Andrew Trickd06df962012-02-01 22:13:57 +00001602
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +00001603bool HexagonInstrInfo::isPredicable(const MachineInstr &MI) const {
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001604 if (!MI.getDesc().isPredicable())
1605 return false;
1606
1607 if (MI.isCall() || isTailCall(MI)) {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001608 if (!Subtarget.usePredicatedCalls())
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001609 return false;
1610 }
Krzysztof Parzyszek8c53c952017-10-18 17:36:46 +00001611
1612 // HVX loads are not predicable on v60, but are on v62.
Krzysztof Parzyszekd8b780d2018-06-20 13:56:09 +00001613 if (!Subtarget.hasV62Ops()) {
Krzysztof Parzyszek8c53c952017-10-18 17:36:46 +00001614 switch (MI.getOpcode()) {
1615 case Hexagon::V6_vL32b_ai:
1616 case Hexagon::V6_vL32b_pi:
1617 case Hexagon::V6_vL32b_ppu:
1618 case Hexagon::V6_vL32b_cur_ai:
1619 case Hexagon::V6_vL32b_cur_pi:
1620 case Hexagon::V6_vL32b_cur_ppu:
1621 case Hexagon::V6_vL32b_nt_ai:
1622 case Hexagon::V6_vL32b_nt_pi:
1623 case Hexagon::V6_vL32b_nt_ppu:
1624 case Hexagon::V6_vL32b_tmp_ai:
1625 case Hexagon::V6_vL32b_tmp_pi:
1626 case Hexagon::V6_vL32b_tmp_ppu:
1627 case Hexagon::V6_vL32b_nt_cur_ai:
1628 case Hexagon::V6_vL32b_nt_cur_pi:
1629 case Hexagon::V6_vL32b_nt_cur_ppu:
1630 case Hexagon::V6_vL32b_nt_tmp_ai:
1631 case Hexagon::V6_vL32b_nt_tmp_pi:
1632 case Hexagon::V6_vL32b_nt_tmp_ppu:
1633 return false;
1634 }
1635 }
Krzysztof Parzyszekee93e002017-05-05 22:13:57 +00001636 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001637}
1638
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001639bool HexagonInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
1640 const MachineBasicBlock *MBB,
1641 const MachineFunction &MF) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001642 // Debug info is never a scheduling boundary. It's necessary to be explicit
1643 // due to the special treatment of IT instructions below, otherwise a
1644 // dbg_value followed by an IT will result in the IT instruction being
1645 // considered a scheduling hazard, which is wrong. It should be the actual
1646 // instruction preceding the dbg_value instruction(s), just like it is
1647 // when debug info is not present.
Shiva Chen801bf7e2018-05-09 02:42:00 +00001648 if (MI.isDebugInstr())
Brendon Cahoondf43e682015-05-08 16:16:29 +00001649 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001650
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001651 // Throwing call is a boundary.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001652 if (MI.isCall()) {
Krzysztof Parzyszekab9127c2016-08-12 11:01:10 +00001653 // Don't mess around with no return calls.
1654 if (doesNotReturn(MI))
1655 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001656 // If any of the block's successors is a landing pad, this could be a
1657 // throwing call.
1658 for (auto I : MBB->successors())
1659 if (I->isEHPad())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001660 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001661 }
1662
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001663 // Terminators and labels can't be scheduled around.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001664 if (MI.getDesc().isTerminator() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001665 return true;
1666
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001667 if (MI.isInlineAsm() && !ScheduleInlineAsm)
1668 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001669
1670 return false;
1671}
1672
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001673/// Measure the specified inline asm to determine an approximation of its
1674/// length.
1675/// Comments (which run till the next SeparatorString or newline) do not
1676/// count as an instruction.
1677/// Any other non-whitespace text is considered an instruction, with
1678/// multiple instructions separated by SeparatorString or newlines.
1679/// Variable-length instructions are not handled here; this function
1680/// may be overloaded in the target code to do that.
1681/// Hexagon counts the number of ##'s and adjust for that many
1682/// constant exenders.
1683unsigned HexagonInstrInfo::getInlineAsmLength(const char *Str,
1684 const MCAsmInfo &MAI) const {
1685 StringRef AStr(Str);
1686 // Count the number of instructions in the asm.
1687 bool atInsnStart = true;
1688 unsigned Length = 0;
1689 for (; *Str; ++Str) {
1690 if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(),
1691 strlen(MAI.getSeparatorString())) == 0)
1692 atInsnStart = true;
1693 if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) {
1694 Length += MAI.getMaxInstLength();
1695 atInsnStart = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001696 }
Mehdi Amini36d33fc2016-10-01 06:46:33 +00001697 if (atInsnStart && strncmp(Str, MAI.getCommentString().data(),
1698 MAI.getCommentString().size()) == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001699 atInsnStart = false;
1700 }
1701
1702 // Add to size number of constant extenders seen * 4.
1703 StringRef Occ("##");
1704 Length += AStr.count(Occ)*4;
1705 return Length;
1706}
1707
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001708ScheduleHazardRecognizer*
1709HexagonInstrInfo::CreateTargetPostRAHazardRecognizer(
1710 const InstrItineraryData *II, const ScheduleDAG *DAG) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001711 if (UseDFAHazardRec)
1712 return new HexagonHazardRecognizer(II, this, Subtarget);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001713 return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
1714}
1715
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00001716/// For a comparison instruction, return the source registers in
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001717/// \p SrcReg and \p SrcReg2 if having two register operands, and the value it
1718/// compares against in CmpValue. Return true if the comparison instruction
1719/// can be analyzed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001720bool HexagonInstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
1721 unsigned &SrcReg2, int &Mask,
1722 int &Value) const {
1723 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001724
1725 // Set mask and the first source register.
1726 switch (Opc) {
1727 case Hexagon::C2_cmpeq:
1728 case Hexagon::C2_cmpeqp:
1729 case Hexagon::C2_cmpgt:
1730 case Hexagon::C2_cmpgtp:
1731 case Hexagon::C2_cmpgtu:
1732 case Hexagon::C2_cmpgtup:
1733 case Hexagon::C4_cmpneq:
1734 case Hexagon::C4_cmplte:
1735 case Hexagon::C4_cmplteu:
1736 case Hexagon::C2_cmpeqi:
1737 case Hexagon::C2_cmpgti:
1738 case Hexagon::C2_cmpgtui:
1739 case Hexagon::C4_cmpneqi:
1740 case Hexagon::C4_cmplteui:
1741 case Hexagon::C4_cmpltei:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001742 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001743 Mask = ~0;
1744 break;
1745 case Hexagon::A4_cmpbeq:
1746 case Hexagon::A4_cmpbgt:
1747 case Hexagon::A4_cmpbgtu:
1748 case Hexagon::A4_cmpbeqi:
1749 case Hexagon::A4_cmpbgti:
1750 case Hexagon::A4_cmpbgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001751 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001752 Mask = 0xFF;
1753 break;
1754 case Hexagon::A4_cmpheq:
1755 case Hexagon::A4_cmphgt:
1756 case Hexagon::A4_cmphgtu:
1757 case Hexagon::A4_cmpheqi:
1758 case Hexagon::A4_cmphgti:
1759 case Hexagon::A4_cmphgtui:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001760 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001761 Mask = 0xFFFF;
1762 break;
1763 }
1764
1765 // Set the value/second source register.
1766 switch (Opc) {
1767 case Hexagon::C2_cmpeq:
1768 case Hexagon::C2_cmpeqp:
1769 case Hexagon::C2_cmpgt:
1770 case Hexagon::C2_cmpgtp:
1771 case Hexagon::C2_cmpgtu:
1772 case Hexagon::C2_cmpgtup:
1773 case Hexagon::A4_cmpbeq:
1774 case Hexagon::A4_cmpbgt:
1775 case Hexagon::A4_cmpbgtu:
1776 case Hexagon::A4_cmpheq:
1777 case Hexagon::A4_cmphgt:
1778 case Hexagon::A4_cmphgtu:
1779 case Hexagon::C4_cmpneq:
1780 case Hexagon::C4_cmplte:
1781 case Hexagon::C4_cmplteu:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001782 SrcReg2 = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001783 return true;
1784
1785 case Hexagon::C2_cmpeqi:
1786 case Hexagon::C2_cmpgtui:
1787 case Hexagon::C2_cmpgti:
1788 case Hexagon::C4_cmpneqi:
1789 case Hexagon::C4_cmplteui:
1790 case Hexagon::C4_cmpltei:
1791 case Hexagon::A4_cmpbeqi:
1792 case Hexagon::A4_cmpbgti:
1793 case Hexagon::A4_cmpbgtui:
1794 case Hexagon::A4_cmpheqi:
1795 case Hexagon::A4_cmphgti:
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001796 case Hexagon::A4_cmphgtui: {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001797 SrcReg2 = 0;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001798 const MachineOperand &Op2 = MI.getOperand(2);
1799 if (!Op2.isImm())
1800 return false;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001801 Value = MI.getOperand(2).getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001802 return true;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001803 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001804 }
1805
1806 return false;
1807}
1808
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001809unsigned HexagonInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001810 const MachineInstr &MI,
1811 unsigned *PredCost) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001812 return getInstrTimingClassLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001813}
1814
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001815DFAPacketizer *HexagonInstrInfo::CreateTargetScheduleState(
1816 const TargetSubtargetInfo &STI) const {
1817 const InstrItineraryData *II = STI.getInstrItineraryData();
1818 return static_cast<const HexagonSubtarget&>(STI).createDFAPacketizer(II);
1819}
1820
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001821// Inspired by this pair:
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001822// %r13 = L2_loadri_io %r29, 136; mem:LD4[FixedStack0]
1823// S2_storeri_io %r29, 132, killed %r1; flags: mem:ST4[FixedStack1]
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001824// Currently AA considers the addresses in these instructions to be aliasing.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001825bool HexagonInstrInfo::areMemAccessesTriviallyDisjoint(
1826 MachineInstr &MIa, MachineInstr &MIb, AliasAnalysis *AA) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001827 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects() ||
1828 MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001829 return false;
1830
1831 // Instructions that are pure loads, not loads and stores like memops are not
1832 // dependent.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001833 if (MIa.mayLoad() && !isMemOp(MIa) && MIb.mayLoad() && !isMemOp(MIb))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001834 return true;
1835
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001836 // Get the base register in MIa.
1837 unsigned BasePosA, OffsetPosA;
1838 if (!getBaseAndOffsetPosition(MIa, BasePosA, OffsetPosA))
1839 return false;
1840 const MachineOperand &BaseA = MIa.getOperand(BasePosA);
1841 unsigned BaseRegA = BaseA.getReg();
1842 unsigned BaseSubA = BaseA.getSubReg();
1843
1844 // Get the base register in MIb.
1845 unsigned BasePosB, OffsetPosB;
1846 if (!getBaseAndOffsetPosition(MIb, BasePosB, OffsetPosB))
1847 return false;
1848 const MachineOperand &BaseB = MIb.getOperand(BasePosB);
1849 unsigned BaseRegB = BaseB.getReg();
1850 unsigned BaseSubB = BaseB.getSubReg();
1851
1852 if (BaseRegA != BaseRegB || BaseSubA != BaseSubB)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001853 return false;
1854
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001855 // Get the access sizes.
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00001856 unsigned SizeA = getMemAccessSize(MIa);
1857 unsigned SizeB = getMemAccessSize(MIb);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001858
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001859 // Get the offsets. Handle immediates only for now.
1860 const MachineOperand &OffA = MIa.getOperand(OffsetPosA);
1861 const MachineOperand &OffB = MIb.getOperand(OffsetPosB);
1862 if (!MIa.getOperand(OffsetPosA).isImm() ||
1863 !MIb.getOperand(OffsetPosB).isImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001864 return false;
Krzysztof Parzyszekac019942017-07-19 19:17:32 +00001865 int OffsetA = isPostIncrement(MIa) ? 0 : OffA.getImm();
1866 int OffsetB = isPostIncrement(MIb) ? 0 : OffB.getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001867
1868 // This is a mem access with the same base register and known offsets from it.
1869 // Reason about it.
1870 if (OffsetA > OffsetB) {
Krzysztof Parzyszek3fce9d92017-07-19 18:03:46 +00001871 uint64_t OffDiff = (uint64_t)((int64_t)OffsetA - (int64_t)OffsetB);
1872 return SizeB <= OffDiff;
1873 }
1874 if (OffsetA < OffsetB) {
1875 uint64_t OffDiff = (uint64_t)((int64_t)OffsetB - (int64_t)OffsetA);
1876 return SizeA <= OffDiff;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001877 }
1878
1879 return false;
1880}
1881
Brendon Cahoon254f8892016-07-29 16:44:44 +00001882/// If the instruction is an increment of a constant value, return the amount.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00001883bool HexagonInstrInfo::getIncrementValue(const MachineInstr &MI,
Brendon Cahoon254f8892016-07-29 16:44:44 +00001884 int &Value) const {
1885 if (isPostIncrement(MI)) {
Krzysztof Parzyszek12bdcab2017-10-11 15:59:51 +00001886 unsigned BasePos = 0, OffsetPos = 0;
1887 if (!getBaseAndOffsetPosition(MI, BasePos, OffsetPos))
1888 return false;
1889 const MachineOperand &OffsetOp = MI.getOperand(OffsetPos);
1890 if (OffsetOp.isImm()) {
1891 Value = OffsetOp.getImm();
1892 return true;
1893 }
Krzysztof Parzyszekbf626192017-10-11 16:15:31 +00001894 } else if (MI.getOpcode() == Hexagon::A2_addi) {
1895 const MachineOperand &AddOp = MI.getOperand(2);
1896 if (AddOp.isImm()) {
1897 Value = AddOp.getImm();
1898 return true;
1899 }
Brendon Cahoon254f8892016-07-29 16:44:44 +00001900 }
1901
1902 return false;
1903}
1904
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +00001905std::pair<unsigned, unsigned>
1906HexagonInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const {
1907 return std::make_pair(TF & ~HexagonII::MO_Bitmasks,
1908 TF & HexagonII::MO_Bitmasks);
1909}
1910
1911ArrayRef<std::pair<unsigned, const char*>>
1912HexagonInstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
1913 using namespace HexagonII;
Eugene Zelenko3b873362017-09-28 22:27:31 +00001914
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +00001915 static const std::pair<unsigned, const char*> Flags[] = {
1916 {MO_PCREL, "hexagon-pcrel"},
1917 {MO_GOT, "hexagon-got"},
1918 {MO_LO16, "hexagon-lo16"},
1919 {MO_HI16, "hexagon-hi16"},
1920 {MO_GPREL, "hexagon-gprel"},
1921 {MO_GDGOT, "hexagon-gdgot"},
1922 {MO_GDPLT, "hexagon-gdplt"},
1923 {MO_IE, "hexagon-ie"},
1924 {MO_IEGOT, "hexagon-iegot"},
1925 {MO_TPREL, "hexagon-tprel"}
1926 };
1927 return makeArrayRef(Flags);
1928}
1929
1930ArrayRef<std::pair<unsigned, const char*>>
1931HexagonInstrInfo::getSerializableBitmaskMachineOperandTargetFlags() const {
1932 using namespace HexagonII;
Eugene Zelenko3b873362017-09-28 22:27:31 +00001933
Krzysztof Parzyszek0ac065f2017-07-10 18:31:02 +00001934 static const std::pair<unsigned, const char*> Flags[] = {
1935 {HMOTF_ConstExtended, "hexagon-ext"}
1936 };
1937 return makeArrayRef(Flags);
1938}
1939
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001940unsigned HexagonInstrInfo::createVR(MachineFunction *MF, MVT VT) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001941 MachineRegisterInfo &MRI = MF->getRegInfo();
1942 const TargetRegisterClass *TRC;
1943 if (VT == MVT::i1) {
1944 TRC = &Hexagon::PredRegsRegClass;
1945 } else if (VT == MVT::i32 || VT == MVT::f32) {
1946 TRC = &Hexagon::IntRegsRegClass;
1947 } else if (VT == MVT::i64 || VT == MVT::f64) {
1948 TRC = &Hexagon::DoubleRegsRegClass;
1949 } else {
1950 llvm_unreachable("Cannot handle this register class");
1951 }
1952
1953 unsigned NewReg = MRI.createVirtualRegister(TRC);
1954 return NewReg;
1955}
1956
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001957bool HexagonInstrInfo::isAbsoluteSet(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001958 return (getAddrMode(MI) == HexagonII::AbsoluteSet);
1959}
1960
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001961bool HexagonInstrInfo::isAccumulator(const MachineInstr &MI) const {
1962 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001963 return((F >> HexagonII::AccumulatorPos) & HexagonII::AccumulatorMask);
1964}
1965
Krzysztof Parzyszek998df2c2018-03-23 20:43:02 +00001966bool HexagonInstrInfo::isBaseImmOffset(const MachineInstr &MI) const {
1967 return getAddrMode(MI) == HexagonII::BaseImmOffset;
1968}
1969
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001970bool HexagonInstrInfo::isComplex(const MachineInstr &MI) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00001971 return !isTC1(MI) && !isTC2Early(MI) && !MI.getDesc().mayLoad() &&
1972 !MI.getDesc().mayStore() &&
1973 MI.getDesc().getOpcode() != Hexagon::S2_allocframe &&
1974 MI.getDesc().getOpcode() != Hexagon::L2_deallocframe &&
1975 !isMemOp(MI) && !MI.isBranch() && !MI.isReturn() && !MI.isCall();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001976}
1977
Sanjay Patele4b9f502015-12-07 19:21:39 +00001978// Return true if the instruction is a compund branch instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001979bool HexagonInstrInfo::isCompoundBranchInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekf65b8f12017-02-02 15:03:30 +00001980 return getType(MI) == HexagonII::TypeCJ && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001981}
1982
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001983// TODO: In order to have isExtendable for fpimm/f32Ext, we need to handle
1984// isFPImm and later getFPImm as well.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001985bool HexagonInstrInfo::isConstExtended(const MachineInstr &MI) const {
1986 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001987 unsigned isExtended = (F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask;
1988 if (isExtended) // Instruction must be extended.
Krzysztof Parzyszekc6f19332015-03-19 15:18:57 +00001989 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001990
1991 unsigned isExtendable =
1992 (F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask;
1993 if (!isExtendable)
1994 return false;
1995
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00001996 if (MI.isCall())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001997 return false;
1998
1999 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002000 const MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002001 // Use MO operand flags to determine if MO
2002 // has the HMOTF_ConstExtended flag set.
Krzysztof Parzyszekdf4a05d2017-07-10 18:38:52 +00002003 if (MO.getTargetFlags() & HexagonII::HMOTF_ConstExtended)
Brendon Cahoondf43e682015-05-08 16:16:29 +00002004 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002005 // If this is a Machine BB address we are talking about, and it is
2006 // not marked as extended, say so.
2007 if (MO.isMBB())
2008 return false;
2009
2010 // We could be using an instruction with an extendable immediate and shoehorn
2011 // a global address into it. If it is a global address it will be constant
2012 // extended. We do this for COMBINE.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002013 if (MO.isGlobal() || MO.isSymbol() || MO.isBlockAddress() ||
Krzysztof Parzyszeka3386502016-08-10 16:46:36 +00002014 MO.isJTI() || MO.isCPI() || MO.isFPImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002015 return true;
2016
2017 // If the extendable operand is not 'Immediate' type, the instruction should
2018 // have 'isExtended' flag set.
2019 assert(MO.isImm() && "Extendable operand must be Immediate type");
2020
2021 int MinValue = getMinValue(MI);
2022 int MaxValue = getMaxValue(MI);
2023 int ImmValue = MO.getImm();
2024
2025 return (ImmValue < MinValue || ImmValue > MaxValue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002026}
2027
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002028bool HexagonInstrInfo::isDeallocRet(const MachineInstr &MI) const {
2029 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002030 case Hexagon::L4_return:
2031 case Hexagon::L4_return_t:
2032 case Hexagon::L4_return_f:
2033 case Hexagon::L4_return_tnew_pnt:
2034 case Hexagon::L4_return_fnew_pnt:
2035 case Hexagon::L4_return_tnew_pt:
2036 case Hexagon::L4_return_fnew_pt:
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00002037 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002038 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002039 return false;
2040}
2041
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002042// Return true when ConsMI uses a register defined by ProdMI.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002043bool HexagonInstrInfo::isDependent(const MachineInstr &ProdMI,
2044 const MachineInstr &ConsMI) const {
2045 if (!ProdMI.getDesc().getNumDefs())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002046 return false;
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00002047 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002048
2049 SmallVector<unsigned, 4> DefsA;
2050 SmallVector<unsigned, 4> DefsB;
2051 SmallVector<unsigned, 8> UsesA;
2052 SmallVector<unsigned, 8> UsesB;
2053
2054 parseOperands(ProdMI, DefsA, UsesA);
2055 parseOperands(ConsMI, DefsB, UsesB);
2056
2057 for (auto &RegA : DefsA)
2058 for (auto &RegB : UsesB) {
2059 // True data dependency.
2060 if (RegA == RegB)
2061 return true;
2062
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002063 if (TargetRegisterInfo::isPhysicalRegister(RegA))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002064 for (MCSubRegIterator SubRegs(RegA, &HRI); SubRegs.isValid(); ++SubRegs)
2065 if (RegB == *SubRegs)
2066 return true;
2067
Krzysztof Parzyszek9aaf9232017-05-02 18:12:19 +00002068 if (TargetRegisterInfo::isPhysicalRegister(RegB))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002069 for (MCSubRegIterator SubRegs(RegB, &HRI); SubRegs.isValid(); ++SubRegs)
2070 if (RegA == *SubRegs)
2071 return true;
2072 }
2073
2074 return false;
2075}
2076
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002077// Returns true if the instruction is alread a .cur.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002078bool HexagonInstrInfo::isDotCurInst(const MachineInstr &MI) const {
2079 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002080 case Hexagon::V6_vL32b_cur_pi:
2081 case Hexagon::V6_vL32b_cur_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002082 return true;
2083 }
2084 return false;
2085}
2086
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002087// Returns true, if any one of the operands is a dot new
2088// insn, whether it is predicated dot new or register dot new.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002089bool HexagonInstrInfo::isDotNewInst(const MachineInstr &MI) const {
2090 if (isNewValueInst(MI) || (isPredicated(MI) && isPredicatedNew(MI)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002091 return true;
2092
2093 return false;
2094}
2095
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002096/// Symmetrical. See if these two instructions are fit for duplex pair.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002097bool HexagonInstrInfo::isDuplexPair(const MachineInstr &MIa,
2098 const MachineInstr &MIb) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002099 HexagonII::SubInstructionGroup MIaG = getDuplexCandidateGroup(MIa);
2100 HexagonII::SubInstructionGroup MIbG = getDuplexCandidateGroup(MIb);
2101 return (isDuplexPairMatch(MIaG, MIbG) || isDuplexPairMatch(MIbG, MIaG));
2102}
2103
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002104bool HexagonInstrInfo::isEarlySourceInstr(const MachineInstr &MI) const {
2105 if (MI.mayLoad() || MI.mayStore() || MI.isCompare())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002106 return true;
2107
2108 // Multiply
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002109 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002110 return is_TC4x(SchedClass) || is_TC3x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002111}
2112
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002113bool HexagonInstrInfo::isEndLoopN(unsigned Opcode) const {
2114 return (Opcode == Hexagon::ENDLOOP0 ||
2115 Opcode == Hexagon::ENDLOOP1);
2116}
2117
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002118bool HexagonInstrInfo::isExpr(unsigned OpType) const {
2119 switch(OpType) {
2120 case MachineOperand::MO_MachineBasicBlock:
2121 case MachineOperand::MO_GlobalAddress:
2122 case MachineOperand::MO_ExternalSymbol:
2123 case MachineOperand::MO_JumpTableIndex:
2124 case MachineOperand::MO_ConstantPoolIndex:
2125 case MachineOperand::MO_BlockAddress:
2126 return true;
2127 default:
2128 return false;
2129 }
2130}
2131
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002132bool HexagonInstrInfo::isExtendable(const MachineInstr &MI) const {
2133 const MCInstrDesc &MID = MI.getDesc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002134 const uint64_t F = MID.TSFlags;
2135 if ((F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask)
2136 return true;
2137
2138 // TODO: This is largely obsolete now. Will need to be removed
2139 // in consecutive patches.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002140 switch (MI.getOpcode()) {
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00002141 // PS_fi and PS_fia remain special cases.
2142 case Hexagon::PS_fi:
2143 case Hexagon::PS_fia:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002144 return true;
2145 default:
2146 return false;
2147 }
2148 return false;
2149}
2150
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002151// This returns true in two cases:
2152// - The OP code itself indicates that this is an extended instruction.
2153// - One of MOs has been marked with HMOTF_ConstExtended flag.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002154bool HexagonInstrInfo::isExtended(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002155 // First check if this is permanently extended op code.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002156 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002157 if ((F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask)
2158 return true;
2159 // Use MO operand flags to determine if one of MI's operands
2160 // has HMOTF_ConstExtended flag set.
Krzysztof Parzyszekdf4a05d2017-07-10 18:38:52 +00002161 for (const MachineOperand &MO : MI.operands())
2162 if (MO.getTargetFlags() & HexagonII::HMOTF_ConstExtended)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002163 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002164 return false;
2165}
2166
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002167bool HexagonInstrInfo::isFloat(const MachineInstr &MI) const {
2168 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002169 const uint64_t F = get(Opcode).TSFlags;
2170 return (F >> HexagonII::FPPos) & HexagonII::FPMask;
2171}
2172
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002173// No V60 HVX VMEM with A_INDIRECT.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002174bool HexagonInstrInfo::isHVXMemWithAIndirect(const MachineInstr &I,
2175 const MachineInstr &J) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002176 if (!isHVXVec(I))
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002177 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002178 if (!I.mayLoad() && !I.mayStore())
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002179 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002180 return J.isIndirectBranch() || isIndirectCall(J) || isIndirectL4Return(J);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002181}
2182
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002183bool HexagonInstrInfo::isIndirectCall(const MachineInstr &MI) const {
2184 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002185 case Hexagon::J2_callr:
2186 case Hexagon::J2_callrf:
2187 case Hexagon::J2_callrt:
2188 case Hexagon::PS_call_nr:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002189 return true;
2190 }
2191 return false;
2192}
2193
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002194bool HexagonInstrInfo::isIndirectL4Return(const MachineInstr &MI) const {
2195 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002196 case Hexagon::L4_return:
2197 case Hexagon::L4_return_t:
2198 case Hexagon::L4_return_f:
2199 case Hexagon::L4_return_fnew_pnt:
2200 case Hexagon::L4_return_fnew_pt:
2201 case Hexagon::L4_return_tnew_pnt:
2202 case Hexagon::L4_return_tnew_pt:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002203 return true;
2204 }
2205 return false;
2206}
2207
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002208bool HexagonInstrInfo::isJumpR(const MachineInstr &MI) const {
2209 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002210 case Hexagon::J2_jumpr:
2211 case Hexagon::J2_jumprt:
2212 case Hexagon::J2_jumprf:
2213 case Hexagon::J2_jumprtnewpt:
2214 case Hexagon::J2_jumprfnewpt:
2215 case Hexagon::J2_jumprtnew:
2216 case Hexagon::J2_jumprfnew:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002217 return true;
2218 }
2219 return false;
2220}
2221
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00002222// Return true if a given MI can accommodate given offset.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002223// Use abs estimate as oppose to the exact number.
2224// TODO: This will need to be changed to use MC level
2225// definition of instruction extendable field size.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002226bool HexagonInstrInfo::isJumpWithinBranchRange(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002227 unsigned offset) const {
2228 // This selection of jump instructions matches to that what
Krzysztof Parzyszek700a5f92017-05-03 15:34:52 +00002229 // analyzeBranch can parse, plus NVJ.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002230 if (isNewValueJump(MI)) // r9:2
2231 return isInt<11>(offset);
2232
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002233 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002234 // Still missing Jump to address condition on register value.
2235 default:
2236 return false;
2237 case Hexagon::J2_jump: // bits<24> dst; // r22:2
2238 case Hexagon::J2_call:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002239 case Hexagon::PS_call_nr:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002240 return isInt<24>(offset);
2241 case Hexagon::J2_jumpt: //bits<17> dst; // r15:2
2242 case Hexagon::J2_jumpf:
2243 case Hexagon::J2_jumptnew:
2244 case Hexagon::J2_jumptnewpt:
2245 case Hexagon::J2_jumpfnew:
2246 case Hexagon::J2_jumpfnewpt:
2247 case Hexagon::J2_callt:
2248 case Hexagon::J2_callf:
2249 return isInt<17>(offset);
2250 case Hexagon::J2_loop0i:
2251 case Hexagon::J2_loop0iext:
2252 case Hexagon::J2_loop0r:
2253 case Hexagon::J2_loop0rext:
2254 case Hexagon::J2_loop1i:
2255 case Hexagon::J2_loop1iext:
2256 case Hexagon::J2_loop1r:
2257 case Hexagon::J2_loop1rext:
2258 return isInt<9>(offset);
2259 // TODO: Add all the compound branches here. Can we do this in Relation model?
2260 case Hexagon::J4_cmpeqi_tp0_jump_nt:
2261 case Hexagon::J4_cmpeqi_tp1_jump_nt:
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00002262 case Hexagon::J4_cmpeqn1_tp0_jump_nt:
2263 case Hexagon::J4_cmpeqn1_tp1_jump_nt:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002264 return isInt<11>(offset);
2265 }
2266}
2267
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002268bool HexagonInstrInfo::isLateInstrFeedsEarlyInstr(const MachineInstr &LRMI,
2269 const MachineInstr &ESMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002270 bool isLate = isLateResultInstr(LRMI);
2271 bool isEarly = isEarlySourceInstr(ESMI);
2272
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002273 LLVM_DEBUG(dbgs() << "V60" << (isLate ? "-LR " : " -- "));
2274 LLVM_DEBUG(LRMI.dump());
2275 LLVM_DEBUG(dbgs() << "V60" << (isEarly ? "-ES " : " -- "));
2276 LLVM_DEBUG(ESMI.dump());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002277
2278 if (isLate && isEarly) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002279 LLVM_DEBUG(dbgs() << "++Is Late Result feeding Early Source\n");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002280 return true;
2281 }
2282
2283 return false;
2284}
2285
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002286bool HexagonInstrInfo::isLateResultInstr(const MachineInstr &MI) const {
2287 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002288 case TargetOpcode::EXTRACT_SUBREG:
2289 case TargetOpcode::INSERT_SUBREG:
2290 case TargetOpcode::SUBREG_TO_REG:
2291 case TargetOpcode::REG_SEQUENCE:
2292 case TargetOpcode::IMPLICIT_DEF:
2293 case TargetOpcode::COPY:
2294 case TargetOpcode::INLINEASM:
2295 case TargetOpcode::PHI:
2296 return false;
2297 default:
2298 break;
2299 }
2300
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002301 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002302 return !is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002303}
2304
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002305bool HexagonInstrInfo::isLateSourceInstr(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002306 // Instructions with iclass A_CVI_VX and attribute A_CVI_LATE uses a multiply
2307 // resource, but all operands can be received late like an ALU instruction.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002308 return getType(MI) == HexagonII::TypeCVI_VX_LATE;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002309}
2310
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002311bool HexagonInstrInfo::isLoopN(const MachineInstr &MI) const {
2312 unsigned Opcode = MI.getOpcode();
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002313 return Opcode == Hexagon::J2_loop0i ||
2314 Opcode == Hexagon::J2_loop0r ||
2315 Opcode == Hexagon::J2_loop0iext ||
2316 Opcode == Hexagon::J2_loop0rext ||
2317 Opcode == Hexagon::J2_loop1i ||
2318 Opcode == Hexagon::J2_loop1r ||
2319 Opcode == Hexagon::J2_loop1iext ||
2320 Opcode == Hexagon::J2_loop1rext;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002321}
2322
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002323bool HexagonInstrInfo::isMemOp(const MachineInstr &MI) const {
2324 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002325 default: return false;
Eugene Zelenko3b873362017-09-28 22:27:31 +00002326 case Hexagon::L4_iadd_memopw_io:
2327 case Hexagon::L4_isub_memopw_io:
2328 case Hexagon::L4_add_memopw_io:
2329 case Hexagon::L4_sub_memopw_io:
2330 case Hexagon::L4_and_memopw_io:
2331 case Hexagon::L4_or_memopw_io:
2332 case Hexagon::L4_iadd_memoph_io:
2333 case Hexagon::L4_isub_memoph_io:
2334 case Hexagon::L4_add_memoph_io:
2335 case Hexagon::L4_sub_memoph_io:
2336 case Hexagon::L4_and_memoph_io:
2337 case Hexagon::L4_or_memoph_io:
2338 case Hexagon::L4_iadd_memopb_io:
2339 case Hexagon::L4_isub_memopb_io:
2340 case Hexagon::L4_add_memopb_io:
2341 case Hexagon::L4_sub_memopb_io:
2342 case Hexagon::L4_and_memopb_io:
2343 case Hexagon::L4_or_memopb_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002344 case Hexagon::L4_ior_memopb_io:
2345 case Hexagon::L4_ior_memoph_io:
2346 case Hexagon::L4_ior_memopw_io:
2347 case Hexagon::L4_iand_memopb_io:
2348 case Hexagon::L4_iand_memoph_io:
2349 case Hexagon::L4_iand_memopw_io:
2350 return true;
2351 }
2352 return false;
2353}
2354
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002355bool HexagonInstrInfo::isNewValue(const MachineInstr &MI) const {
2356 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002357 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2358}
2359
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002360bool HexagonInstrInfo::isNewValue(unsigned Opcode) const {
2361 const uint64_t F = get(Opcode).TSFlags;
2362 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2363}
2364
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002365bool HexagonInstrInfo::isNewValueInst(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002366 return isNewValueJump(MI) || isNewValueStore(MI);
2367}
2368
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002369bool HexagonInstrInfo::isNewValueJump(const MachineInstr &MI) const {
2370 return isNewValue(MI) && MI.isBranch();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002371}
2372
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002373bool HexagonInstrInfo::isNewValueJump(unsigned Opcode) const {
2374 return isNewValue(Opcode) && get(Opcode).isBranch() && isPredicated(Opcode);
2375}
2376
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002377bool HexagonInstrInfo::isNewValueStore(const MachineInstr &MI) const {
2378 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002379 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2380}
2381
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002382bool HexagonInstrInfo::isNewValueStore(unsigned Opcode) const {
2383 const uint64_t F = get(Opcode).TSFlags;
2384 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2385}
2386
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002387// Returns true if a particular operand is extendable for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002388bool HexagonInstrInfo::isOperandExtended(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002389 unsigned OperandNum) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002390 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002391 return ((F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask)
2392 == OperandNum;
2393}
2394
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002395bool HexagonInstrInfo::isPredicatedNew(const MachineInstr &MI) const {
2396 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002397 assert(isPredicated(MI));
2398 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2399}
2400
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002401bool HexagonInstrInfo::isPredicatedNew(unsigned Opcode) const {
2402 const uint64_t F = get(Opcode).TSFlags;
2403 assert(isPredicated(Opcode));
2404 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2405}
2406
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002407bool HexagonInstrInfo::isPredicatedTrue(const MachineInstr &MI) const {
2408 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002409 return !((F >> HexagonII::PredicatedFalsePos) &
2410 HexagonII::PredicatedFalseMask);
2411}
2412
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002413bool HexagonInstrInfo::isPredicatedTrue(unsigned Opcode) const {
2414 const uint64_t F = get(Opcode).TSFlags;
2415 // Make sure that the instruction is predicated.
2416 assert((F>> HexagonII::PredicatedPos) & HexagonII::PredicatedMask);
2417 return !((F >> HexagonII::PredicatedFalsePos) &
2418 HexagonII::PredicatedFalseMask);
2419}
2420
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002421bool HexagonInstrInfo::isPredicated(unsigned Opcode) const {
2422 const uint64_t F = get(Opcode).TSFlags;
2423 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
2424}
2425
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002426bool HexagonInstrInfo::isPredicateLate(unsigned Opcode) const {
2427 const uint64_t F = get(Opcode).TSFlags;
2428 return ~(F >> HexagonII::PredicateLatePos) & HexagonII::PredicateLateMask;
2429}
2430
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002431bool HexagonInstrInfo::isPredictedTaken(unsigned Opcode) const {
2432 const uint64_t F = get(Opcode).TSFlags;
2433 assert(get(Opcode).isBranch() &&
2434 (isPredicatedNew(Opcode) || isNewValue(Opcode)));
2435 return (F >> HexagonII::TakenPos) & HexagonII::TakenMask;
2436}
2437
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002438bool HexagonInstrInfo::isSaveCalleeSavedRegsCall(const MachineInstr &MI) const {
2439 return MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4 ||
2440 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT ||
2441 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_PIC ||
2442 MI.getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT_PIC;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002443}
2444
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002445bool HexagonInstrInfo::isSignExtendingLoad(const MachineInstr &MI) const {
2446 switch (MI.getOpcode()) {
2447 // Byte
2448 case Hexagon::L2_loadrb_io:
2449 case Hexagon::L4_loadrb_ur:
2450 case Hexagon::L4_loadrb_ap:
2451 case Hexagon::L2_loadrb_pr:
2452 case Hexagon::L2_loadrb_pbr:
2453 case Hexagon::L2_loadrb_pi:
2454 case Hexagon::L2_loadrb_pci:
2455 case Hexagon::L2_loadrb_pcr:
2456 case Hexagon::L2_loadbsw2_io:
2457 case Hexagon::L4_loadbsw2_ur:
2458 case Hexagon::L4_loadbsw2_ap:
2459 case Hexagon::L2_loadbsw2_pr:
2460 case Hexagon::L2_loadbsw2_pbr:
2461 case Hexagon::L2_loadbsw2_pi:
2462 case Hexagon::L2_loadbsw2_pci:
2463 case Hexagon::L2_loadbsw2_pcr:
2464 case Hexagon::L2_loadbsw4_io:
2465 case Hexagon::L4_loadbsw4_ur:
2466 case Hexagon::L4_loadbsw4_ap:
2467 case Hexagon::L2_loadbsw4_pr:
2468 case Hexagon::L2_loadbsw4_pbr:
2469 case Hexagon::L2_loadbsw4_pi:
2470 case Hexagon::L2_loadbsw4_pci:
2471 case Hexagon::L2_loadbsw4_pcr:
2472 case Hexagon::L4_loadrb_rr:
2473 case Hexagon::L2_ploadrbt_io:
2474 case Hexagon::L2_ploadrbt_pi:
2475 case Hexagon::L2_ploadrbf_io:
2476 case Hexagon::L2_ploadrbf_pi:
2477 case Hexagon::L2_ploadrbtnew_io:
2478 case Hexagon::L2_ploadrbfnew_io:
2479 case Hexagon::L4_ploadrbt_rr:
2480 case Hexagon::L4_ploadrbf_rr:
2481 case Hexagon::L4_ploadrbtnew_rr:
2482 case Hexagon::L4_ploadrbfnew_rr:
2483 case Hexagon::L2_ploadrbtnew_pi:
2484 case Hexagon::L2_ploadrbfnew_pi:
2485 case Hexagon::L4_ploadrbt_abs:
2486 case Hexagon::L4_ploadrbf_abs:
2487 case Hexagon::L4_ploadrbtnew_abs:
2488 case Hexagon::L4_ploadrbfnew_abs:
2489 case Hexagon::L2_loadrbgp:
2490 // Half
2491 case Hexagon::L2_loadrh_io:
2492 case Hexagon::L4_loadrh_ur:
2493 case Hexagon::L4_loadrh_ap:
2494 case Hexagon::L2_loadrh_pr:
2495 case Hexagon::L2_loadrh_pbr:
2496 case Hexagon::L2_loadrh_pi:
2497 case Hexagon::L2_loadrh_pci:
2498 case Hexagon::L2_loadrh_pcr:
2499 case Hexagon::L4_loadrh_rr:
2500 case Hexagon::L2_ploadrht_io:
2501 case Hexagon::L2_ploadrht_pi:
2502 case Hexagon::L2_ploadrhf_io:
2503 case Hexagon::L2_ploadrhf_pi:
2504 case Hexagon::L2_ploadrhtnew_io:
2505 case Hexagon::L2_ploadrhfnew_io:
2506 case Hexagon::L4_ploadrht_rr:
2507 case Hexagon::L4_ploadrhf_rr:
2508 case Hexagon::L4_ploadrhtnew_rr:
2509 case Hexagon::L4_ploadrhfnew_rr:
2510 case Hexagon::L2_ploadrhtnew_pi:
2511 case Hexagon::L2_ploadrhfnew_pi:
2512 case Hexagon::L4_ploadrht_abs:
2513 case Hexagon::L4_ploadrhf_abs:
2514 case Hexagon::L4_ploadrhtnew_abs:
2515 case Hexagon::L4_ploadrhfnew_abs:
2516 case Hexagon::L2_loadrhgp:
2517 return true;
2518 default:
2519 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002520 }
2521}
2522
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002523bool HexagonInstrInfo::isSolo(const MachineInstr &MI) const {
2524 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002525 return (F >> HexagonII::SoloPos) & HexagonII::SoloMask;
2526}
2527
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002528bool HexagonInstrInfo::isSpillPredRegOp(const MachineInstr &MI) const {
2529 switch (MI.getOpcode()) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002530 case Hexagon::STriw_pred:
2531 case Hexagon::LDriw_pred:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002532 return true;
2533 default:
2534 return false;
2535 }
2536}
2537
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002538bool HexagonInstrInfo::isTailCall(const MachineInstr &MI) const {
2539 if (!MI.isBranch())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002540 return false;
2541
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002542 for (auto &Op : MI.operands())
Krzysztof Parzyszekecea07c2016-07-14 19:30:55 +00002543 if (Op.isGlobal() || Op.isSymbol())
2544 return true;
2545 return false;
2546}
2547
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002548// Returns true when SU has a timing class TC1.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002549bool HexagonInstrInfo::isTC1(const MachineInstr &MI) const {
2550 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002551 return is_TC1(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002552}
2553
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002554bool HexagonInstrInfo::isTC2(const MachineInstr &MI) const {
2555 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002556 return is_TC2(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002557}
2558
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002559bool HexagonInstrInfo::isTC2Early(const MachineInstr &MI) const {
2560 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002561 return is_TC2early(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002562}
2563
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002564bool HexagonInstrInfo::isTC4x(const MachineInstr &MI) const {
2565 unsigned SchedClass = MI.getDesc().getSchedClass();
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002566 return is_TC4x(SchedClass);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002567}
2568
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002569// Schedule this ASAP.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002570bool HexagonInstrInfo::isToBeScheduledASAP(const MachineInstr &MI1,
2571 const MachineInstr &MI2) const {
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002572 if (mayBeCurLoad(MI1)) {
2573 // if (result of SU is used in Next) return true;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002574 unsigned DstReg = MI1.getOperand(0).getReg();
2575 int N = MI2.getNumOperands();
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002576 for (int I = 0; I < N; I++)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002577 if (MI2.getOperand(I).isReg() && DstReg == MI2.getOperand(I).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002578 return true;
2579 }
2580 if (mayBeNewStore(MI2))
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002581 if (MI2.getOpcode() == Hexagon::V6_vS32b_pi)
2582 if (MI1.getOperand(0).isReg() && MI2.getOperand(3).isReg() &&
2583 MI1.getOperand(0).getReg() == MI2.getOperand(3).getReg())
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002584 return true;
2585 return false;
2586}
2587
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002588bool HexagonInstrInfo::isHVXVec(const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002589 const uint64_t V = getType(MI);
2590 return HexagonII::TypeCVI_FIRST <= V && V <= HexagonII::TypeCVI_LAST;
2591}
2592
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002593// Check if the Offset is a valid auto-inc imm by Load/Store Type.
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002594bool HexagonInstrInfo::isValidAutoIncImm(const EVT VT, int Offset) const {
2595 int Size = VT.getSizeInBits() / 8;
2596 if (Offset % Size != 0)
2597 return false;
2598 int Count = Offset / Size;
2599
2600 switch (VT.getSimpleVT().SimpleTy) {
2601 // For scalars the auto-inc is s4
2602 case MVT::i8:
2603 case MVT::i16:
2604 case MVT::i32:
2605 case MVT::i64:
Brendon Cahoone5ed5632018-05-18 18:14:44 +00002606 case MVT::f32:
2607 case MVT::f64:
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002608 case MVT::v2i16:
2609 case MVT::v2i32:
2610 case MVT::v4i8:
2611 case MVT::v4i16:
2612 case MVT::v8i8:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002613 return isInt<4>(Count);
2614 // For HVX vectors the auto-inc is s3
2615 case MVT::v64i8:
2616 case MVT::v32i16:
2617 case MVT::v16i32:
2618 case MVT::v8i64:
2619 case MVT::v128i8:
2620 case MVT::v64i16:
2621 case MVT::v32i32:
2622 case MVT::v16i64:
2623 return isInt<3>(Count);
2624 default:
2625 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002626 }
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002627
2628 llvm_unreachable("Not an valid type!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002629}
2630
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002631bool HexagonInstrInfo::isValidOffset(unsigned Opcode, int Offset,
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002632 const TargetRegisterInfo *TRI, bool Extend) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002633 // This function is to check whether the "Offset" is in the correct range of
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002634 // the given "Opcode". If "Offset" is not in the correct range, "A2_addi" is
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002635 // inserted to calculate the final address. Due to this reason, the function
2636 // assumes that the "Offset" has correct alignment.
Jyotsna Vermaec613662013-03-14 19:08:03 +00002637 // We used to assert if the offset was not properly aligned, however,
2638 // there are cases where a misaligned pointer recast can cause this
2639 // problem, and we need to allow for it. The front end warns of such
2640 // misaligns with respect to load size.
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002641 switch (Opcode) {
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002642 case Hexagon::PS_vstorerq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002643 case Hexagon::PS_vstorerw_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00002644 case Hexagon::PS_vstorerw_nt_ai:
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00002645 case Hexagon::PS_vloadrq_ai:
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00002646 case Hexagon::PS_vloadrw_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00002647 case Hexagon::PS_vloadrw_nt_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002648 case Hexagon::V6_vL32b_ai:
2649 case Hexagon::V6_vS32b_ai:
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00002650 case Hexagon::V6_vL32b_nt_ai:
2651 case Hexagon::V6_vS32b_nt_ai:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002652 case Hexagon::V6_vL32Ub_ai:
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00002653 case Hexagon::V6_vS32Ub_ai: {
2654 unsigned VectorSize = TRI->getSpillSize(Hexagon::HvxVRRegClass);
2655 assert(isPowerOf2_32(VectorSize));
2656 if (Offset & (VectorSize-1))
2657 return false;
2658 return isInt<4>(Offset >> Log2_32(VectorSize));
2659 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002660
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002661 case Hexagon::J2_loop0i:
2662 case Hexagon::J2_loop1i:
2663 return isUInt<10>(Offset);
Krzysztof Parzyszekbba0bf72016-07-15 15:35:52 +00002664
2665 case Hexagon::S4_storeirb_io:
2666 case Hexagon::S4_storeirbt_io:
2667 case Hexagon::S4_storeirbf_io:
2668 return isUInt<6>(Offset);
2669
2670 case Hexagon::S4_storeirh_io:
2671 case Hexagon::S4_storeirht_io:
2672 case Hexagon::S4_storeirhf_io:
2673 return isShiftedUInt<6,1>(Offset);
2674
2675 case Hexagon::S4_storeiri_io:
2676 case Hexagon::S4_storeirit_io:
2677 case Hexagon::S4_storeirif_io:
2678 return isShiftedUInt<6,2>(Offset);
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002679 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002680
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002681 if (Extend)
2682 return true;
2683
2684 switch (Opcode) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +00002685 case Hexagon::L2_loadri_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002686 case Hexagon::S2_storeri_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002687 return (Offset >= Hexagon_MEMW_OFFSET_MIN) &&
2688 (Offset <= Hexagon_MEMW_OFFSET_MAX);
2689
Colin LeMahieu947cd702014-12-23 20:44:59 +00002690 case Hexagon::L2_loadrd_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002691 case Hexagon::S2_storerd_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002692 return (Offset >= Hexagon_MEMD_OFFSET_MIN) &&
2693 (Offset <= Hexagon_MEMD_OFFSET_MAX);
2694
Colin LeMahieu8e39cad2014-12-23 17:25:57 +00002695 case Hexagon::L2_loadrh_io:
Colin LeMahieua9386d22014-12-23 16:42:57 +00002696 case Hexagon::L2_loadruh_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002697 case Hexagon::S2_storerh_io:
Krzysztof Parzyszekd10df492017-05-03 15:36:51 +00002698 case Hexagon::S2_storerf_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002699 return (Offset >= Hexagon_MEMH_OFFSET_MIN) &&
2700 (Offset <= Hexagon_MEMH_OFFSET_MAX);
2701
Colin LeMahieu4b1eac42014-12-22 21:40:43 +00002702 case Hexagon::L2_loadrb_io:
Colin LeMahieuaf1e5de2014-12-22 21:20:03 +00002703 case Hexagon::L2_loadrub_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002704 case Hexagon::S2_storerb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002705 return (Offset >= Hexagon_MEMB_OFFSET_MIN) &&
2706 (Offset <= Hexagon_MEMB_OFFSET_MAX);
2707
Colin LeMahieuf297dbe2015-02-05 17:49:13 +00002708 case Hexagon::A2_addi:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002709 return (Offset >= Hexagon_ADDI_OFFSET_MIN) &&
2710 (Offset <= Hexagon_ADDI_OFFSET_MAX);
2711
Eugene Zelenko3b873362017-09-28 22:27:31 +00002712 case Hexagon::L4_iadd_memopw_io:
2713 case Hexagon::L4_isub_memopw_io:
2714 case Hexagon::L4_add_memopw_io:
2715 case Hexagon::L4_sub_memopw_io:
2716 case Hexagon::L4_and_memopw_io:
2717 case Hexagon::L4_or_memopw_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002718 return (0 <= Offset && Offset <= 255);
2719
Eugene Zelenko3b873362017-09-28 22:27:31 +00002720 case Hexagon::L4_iadd_memoph_io:
2721 case Hexagon::L4_isub_memoph_io:
2722 case Hexagon::L4_add_memoph_io:
2723 case Hexagon::L4_sub_memoph_io:
2724 case Hexagon::L4_and_memoph_io:
2725 case Hexagon::L4_or_memoph_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002726 return (0 <= Offset && Offset <= 127);
2727
Eugene Zelenko3b873362017-09-28 22:27:31 +00002728 case Hexagon::L4_iadd_memopb_io:
2729 case Hexagon::L4_isub_memopb_io:
2730 case Hexagon::L4_add_memopb_io:
2731 case Hexagon::L4_sub_memopb_io:
2732 case Hexagon::L4_and_memopb_io:
2733 case Hexagon::L4_or_memopb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002734 return (0 <= Offset && Offset <= 63);
2735
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002736 // LDriw_xxx and STriw_xxx are pseudo operations, so it has to take offset of
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002737 // any size. Later pass knows how to handle it.
2738 case Hexagon::STriw_pred:
2739 case Hexagon::LDriw_pred:
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00002740 case Hexagon::STriw_ctr:
2741 case Hexagon::LDriw_ctr:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002742 return true;
2743
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00002744 case Hexagon::PS_fi:
2745 case Hexagon::PS_fia:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002746 case Hexagon::INLINEASM:
2747 return true;
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002748
2749 case Hexagon::L2_ploadrbt_io:
2750 case Hexagon::L2_ploadrbf_io:
2751 case Hexagon::L2_ploadrubt_io:
2752 case Hexagon::L2_ploadrubf_io:
2753 case Hexagon::S2_pstorerbt_io:
2754 case Hexagon::S2_pstorerbf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002755 return isUInt<6>(Offset);
2756
2757 case Hexagon::L2_ploadrht_io:
2758 case Hexagon::L2_ploadrhf_io:
2759 case Hexagon::L2_ploadruht_io:
2760 case Hexagon::L2_ploadruhf_io:
2761 case Hexagon::S2_pstorerht_io:
2762 case Hexagon::S2_pstorerhf_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002763 return isShiftedUInt<6,1>(Offset);
2764
2765 case Hexagon::L2_ploadrit_io:
2766 case Hexagon::L2_ploadrif_io:
2767 case Hexagon::S2_pstorerit_io:
2768 case Hexagon::S2_pstorerif_io:
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002769 return isShiftedUInt<6,2>(Offset);
2770
2771 case Hexagon::L2_ploadrdt_io:
2772 case Hexagon::L2_ploadrdf_io:
2773 case Hexagon::S2_pstorerdt_io:
2774 case Hexagon::S2_pstorerdf_io:
2775 return isShiftedUInt<6,3>(Offset);
2776 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002777
Benjamin Kramerb6684012011-12-27 11:41:05 +00002778 llvm_unreachable("No offset range is defined for this opcode. "
2779 "Please define it in the above switch statement!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002780}
2781
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002782bool HexagonInstrInfo::isVecAcc(const MachineInstr &MI) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002783 return isHVXVec(MI) && isAccumulator(MI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002784}
2785
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002786bool HexagonInstrInfo::isVecALU(const MachineInstr &MI) const {
2787 const uint64_t F = get(MI.getOpcode()).TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002788 const uint64_t V = ((F >> HexagonII::TypePos) & HexagonII::TypeMask);
2789 return
2790 V == HexagonII::TypeCVI_VA ||
2791 V == HexagonII::TypeCVI_VA_DV;
2792}
Andrew Trickd06df962012-02-01 22:13:57 +00002793
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002794bool HexagonInstrInfo::isVecUsableNextPacket(const MachineInstr &ProdMI,
2795 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002796 if (EnableACCForwarding && isVecAcc(ProdMI) && isVecAcc(ConsMI))
2797 return true;
2798
2799 if (EnableALUForwarding && (isVecALU(ConsMI) || isLateSourceInstr(ConsMI)))
2800 return true;
2801
2802 if (mayBeNewStore(ConsMI))
Andrew Trickd06df962012-02-01 22:13:57 +00002803 return true;
2804
2805 return false;
2806}
Jyotsna Verma84256432013-03-01 17:37:13 +00002807
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002808bool HexagonInstrInfo::isZeroExtendingLoad(const MachineInstr &MI) const {
2809 switch (MI.getOpcode()) {
2810 // Byte
2811 case Hexagon::L2_loadrub_io:
2812 case Hexagon::L4_loadrub_ur:
2813 case Hexagon::L4_loadrub_ap:
2814 case Hexagon::L2_loadrub_pr:
2815 case Hexagon::L2_loadrub_pbr:
2816 case Hexagon::L2_loadrub_pi:
2817 case Hexagon::L2_loadrub_pci:
2818 case Hexagon::L2_loadrub_pcr:
2819 case Hexagon::L2_loadbzw2_io:
2820 case Hexagon::L4_loadbzw2_ur:
2821 case Hexagon::L4_loadbzw2_ap:
2822 case Hexagon::L2_loadbzw2_pr:
2823 case Hexagon::L2_loadbzw2_pbr:
2824 case Hexagon::L2_loadbzw2_pi:
2825 case Hexagon::L2_loadbzw2_pci:
2826 case Hexagon::L2_loadbzw2_pcr:
2827 case Hexagon::L2_loadbzw4_io:
2828 case Hexagon::L4_loadbzw4_ur:
2829 case Hexagon::L4_loadbzw4_ap:
2830 case Hexagon::L2_loadbzw4_pr:
2831 case Hexagon::L2_loadbzw4_pbr:
2832 case Hexagon::L2_loadbzw4_pi:
2833 case Hexagon::L2_loadbzw4_pci:
2834 case Hexagon::L2_loadbzw4_pcr:
2835 case Hexagon::L4_loadrub_rr:
2836 case Hexagon::L2_ploadrubt_io:
2837 case Hexagon::L2_ploadrubt_pi:
2838 case Hexagon::L2_ploadrubf_io:
2839 case Hexagon::L2_ploadrubf_pi:
2840 case Hexagon::L2_ploadrubtnew_io:
2841 case Hexagon::L2_ploadrubfnew_io:
2842 case Hexagon::L4_ploadrubt_rr:
2843 case Hexagon::L4_ploadrubf_rr:
2844 case Hexagon::L4_ploadrubtnew_rr:
2845 case Hexagon::L4_ploadrubfnew_rr:
2846 case Hexagon::L2_ploadrubtnew_pi:
2847 case Hexagon::L2_ploadrubfnew_pi:
2848 case Hexagon::L4_ploadrubt_abs:
2849 case Hexagon::L4_ploadrubf_abs:
2850 case Hexagon::L4_ploadrubtnew_abs:
2851 case Hexagon::L4_ploadrubfnew_abs:
2852 case Hexagon::L2_loadrubgp:
2853 // Half
2854 case Hexagon::L2_loadruh_io:
2855 case Hexagon::L4_loadruh_ur:
2856 case Hexagon::L4_loadruh_ap:
2857 case Hexagon::L2_loadruh_pr:
2858 case Hexagon::L2_loadruh_pbr:
2859 case Hexagon::L2_loadruh_pi:
2860 case Hexagon::L2_loadruh_pci:
2861 case Hexagon::L2_loadruh_pcr:
2862 case Hexagon::L4_loadruh_rr:
2863 case Hexagon::L2_ploadruht_io:
2864 case Hexagon::L2_ploadruht_pi:
2865 case Hexagon::L2_ploadruhf_io:
2866 case Hexagon::L2_ploadruhf_pi:
2867 case Hexagon::L2_ploadruhtnew_io:
2868 case Hexagon::L2_ploadruhfnew_io:
2869 case Hexagon::L4_ploadruht_rr:
2870 case Hexagon::L4_ploadruhf_rr:
2871 case Hexagon::L4_ploadruhtnew_rr:
2872 case Hexagon::L4_ploadruhfnew_rr:
2873 case Hexagon::L2_ploadruhtnew_pi:
2874 case Hexagon::L2_ploadruhfnew_pi:
2875 case Hexagon::L4_ploadruht_abs:
2876 case Hexagon::L4_ploadruhf_abs:
2877 case Hexagon::L4_ploadruhtnew_abs:
2878 case Hexagon::L4_ploadruhfnew_abs:
2879 case Hexagon::L2_loadruhgp:
2880 return true;
2881 default:
2882 return false;
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002883 }
2884}
2885
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002886// Add latency to instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002887bool HexagonInstrInfo::addLatencyToSchedule(const MachineInstr &MI1,
2888 const MachineInstr &MI2) const {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00002889 if (isHVXVec(MI1) && isHVXVec(MI2))
Krzysztof Parzyszek408e3002016-07-15 21:34:02 +00002890 if (!isVecUsableNextPacket(MI1, MI2))
2891 return true;
2892 return false;
2893}
2894
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00002895/// Get the base register and byte offset of a load/store instr.
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00002896bool HexagonInstrInfo::getMemOperandWithOffset(
2897 MachineInstr &LdSt, MachineOperand *&BaseOp, int64_t &Offset,
2898 const TargetRegisterInfo *TRI) const {
Brendon Cahoon254f8892016-07-29 16:44:44 +00002899 unsigned AccessSize = 0;
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00002900 BaseOp = getBaseAndOffset(LdSt, Offset, AccessSize);
Simon Pilgrim74c371d2018-12-07 11:10:03 +00002901 assert((!BaseOp || BaseOp->isReg()) &&
2902 "getMemOperandWithOffset only supports base "
2903 "operands of type register.");
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00002904 return BaseOp != nullptr;
Brendon Cahoon254f8892016-07-29 16:44:44 +00002905}
2906
Adrian Prantl5f8f34e42018-05-01 15:54:18 +00002907/// Can these instructions execute at the same time in a bundle.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002908bool HexagonInstrInfo::canExecuteInBundle(const MachineInstr &First,
2909 const MachineInstr &Second) const {
Krzysztof Parzyszek4763c2d2017-05-03 15:33:09 +00002910 if (Second.mayStore() && First.getOpcode() == Hexagon::S2_allocframe) {
2911 const MachineOperand &Op = Second.getOperand(0);
2912 if (Op.isReg() && Op.isUse() && Op.getReg() == Hexagon::R29)
2913 return true;
2914 }
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002915 if (DisableNVSchedule)
2916 return false;
2917 if (mayBeNewStore(Second)) {
2918 // Make sure the definition of the first instruction is the value being
2919 // stored.
2920 const MachineOperand &Stored =
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002921 Second.getOperand(Second.getNumOperands() - 1);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002922 if (!Stored.isReg())
2923 return false;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002924 for (unsigned i = 0, e = First.getNumOperands(); i < e; ++i) {
2925 const MachineOperand &Op = First.getOperand(i);
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002926 if (Op.isReg() && Op.isDef() && Op.getReg() == Stored.getReg())
2927 return true;
2928 }
2929 }
2930 return false;
2931}
2932
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002933bool HexagonInstrInfo::doesNotReturn(const MachineInstr &CallMI) const {
2934 unsigned Opc = CallMI.getOpcode();
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00002935 return Opc == Hexagon::PS_call_nr || Opc == Hexagon::PS_callr_nr;
Krzysztof Parzyszek1b689da2016-08-11 21:14:25 +00002936}
2937
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002938bool HexagonInstrInfo::hasEHLabel(const MachineBasicBlock *B) const {
2939 for (auto &I : *B)
2940 if (I.isEHLabel())
2941 return true;
2942 return false;
Jyotsna Verma84256432013-03-01 17:37:13 +00002943}
2944
Jyotsna Verma84256432013-03-01 17:37:13 +00002945// Returns true if an instruction can be converted into a non-extended
2946// equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002947bool HexagonInstrInfo::hasNonExtEquivalent(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00002948 short NonExtOpcode;
2949 // Check if the instruction has a register form that uses register in place
2950 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002951 if (Hexagon::getRegForm(MI.getOpcode()) >= 0)
Jyotsna Verma84256432013-03-01 17:37:13 +00002952 return true;
2953
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002954 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00002955 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00002956
2957 switch (getAddrMode(MI)) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00002958 case HexagonII::Absolute:
Jyotsna Verma84256432013-03-01 17:37:13 +00002959 // Load/store with absolute addressing mode can be converted into
2960 // base+offset mode.
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00002961 NonExtOpcode = Hexagon::changeAddrMode_abs_io(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002962 break;
Eugene Zelenko3b873362017-09-28 22:27:31 +00002963 case HexagonII::BaseImmOffset:
Jyotsna Verma84256432013-03-01 17:37:13 +00002964 // Load/store with base+offset addressing mode can be converted into
2965 // base+register offset addressing mode. However left shift operand should
2966 // be set to 0.
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00002967 NonExtOpcode = Hexagon::changeAddrMode_io_rr(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002968 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002969 case HexagonII::BaseLongOffset:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00002970 NonExtOpcode = Hexagon::changeAddrMode_ur_rr(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002971 break;
Jyotsna Verma84256432013-03-01 17:37:13 +00002972 default:
2973 return false;
2974 }
2975 if (NonExtOpcode < 0)
2976 return false;
2977 return true;
2978 }
2979 return false;
2980}
2981
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002982bool HexagonInstrInfo::hasPseudoInstrPair(const MachineInstr &MI) const {
2983 return Hexagon::getRealHWInstr(MI.getOpcode(),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002984 Hexagon::InstrType_Pseudo) >= 0;
2985}
2986
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002987bool HexagonInstrInfo::hasUncondBranch(const MachineBasicBlock *B)
2988 const {
2989 MachineBasicBlock::const_iterator I = B->getFirstTerminator(), E = B->end();
2990 while (I != E) {
2991 if (I->isBarrier())
2992 return true;
2993 ++I;
2994 }
2995 return false;
2996}
2997
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002998// Returns true, if a LD insn can be promoted to a cur load.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002999bool HexagonInstrInfo::mayBeCurLoad(const MachineInstr &MI) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003000 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003001 return ((F >> HexagonII::mayCVLoadPos) & HexagonII::mayCVLoadMask) &&
Krzysztof Parzyszekd8b780d2018-06-20 13:56:09 +00003002 Subtarget.hasV60Ops();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003003}
3004
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003005// Returns true, if a ST insn can be promoted to a new-value store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003006bool HexagonInstrInfo::mayBeNewStore(const MachineInstr &MI) const {
Krzysztof Parzyszekf66f7612018-05-14 20:41:04 +00003007 if (MI.mayStore() && !Subtarget.useNewValueStores())
3008 return false;
3009
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003010 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003011 return (F >> HexagonII::mayNVStorePos) & HexagonII::mayNVStoreMask;
3012}
3013
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003014bool HexagonInstrInfo::producesStall(const MachineInstr &ProdMI,
3015 const MachineInstr &ConsMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003016 // There is no stall when ProdMI is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003017 if (!isHVXVec(ProdMI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003018 return false;
3019
3020 // There is no stall when ProdMI and ConsMI are not dependent.
3021 if (!isDependent(ProdMI, ConsMI))
3022 return false;
3023
3024 // When Forward Scheduling is enabled, there is no stall if ProdMI and ConsMI
3025 // are scheduled in consecutive packets.
3026 if (isVecUsableNextPacket(ProdMI, ConsMI))
3027 return false;
3028
3029 return true;
3030}
3031
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003032bool HexagonInstrInfo::producesStall(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003033 MachineBasicBlock::const_instr_iterator BII) const {
3034 // There is no stall when I is not a V60 vector.
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00003035 if (!isHVXVec(MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003036 return false;
3037
3038 MachineBasicBlock::const_instr_iterator MII = BII;
3039 MachineBasicBlock::const_instr_iterator MIE = MII->getParent()->instr_end();
3040
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003041 if (!MII->isBundle())
3042 return producesStall(*MII, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003043
3044 for (++MII; MII != MIE && MII->isInsideBundle(); ++MII) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003045 const MachineInstr &J = *MII;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003046 if (producesStall(J, MI))
3047 return true;
3048 }
3049 return false;
3050}
3051
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003052bool HexagonInstrInfo::predCanBeUsedAsDotNew(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003053 unsigned PredReg) const {
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00003054 for (const MachineOperand &MO : MI.operands()) {
3055 // Predicate register must be explicitly defined.
3056 if (MO.isRegMask() && MO.clobbersPhysReg(PredReg))
3057 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003058 if (MO.isReg() && MO.isDef() && MO.isImplicit() && (MO.getReg() == PredReg))
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +00003059 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003060 }
3061
Krzysztof Parzyszekdd9415d2018-06-11 18:45:52 +00003062 // Instruction that produce late predicate cannot be used as sources of
3063 // dot-new.
3064 switch (MI.getOpcode()) {
3065 case Hexagon::A4_addp_c:
3066 case Hexagon::A4_subp_c:
3067 case Hexagon::A4_tlbmatch:
3068 case Hexagon::A5_ACS:
3069 case Hexagon::F2_sfinvsqrta:
3070 case Hexagon::F2_sfrecipa:
3071 case Hexagon::J2_endloop0:
3072 case Hexagon::J2_endloop01:
3073 case Hexagon::J2_ploop1si:
3074 case Hexagon::J2_ploop1sr:
3075 case Hexagon::J2_ploop2si:
3076 case Hexagon::J2_ploop2sr:
3077 case Hexagon::J2_ploop3si:
3078 case Hexagon::J2_ploop3sr:
3079 case Hexagon::S2_cabacdecbin:
3080 case Hexagon::S2_storew_locked:
3081 case Hexagon::S4_stored_locked:
3082 return false;
3083 }
3084 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003085}
3086
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003087bool HexagonInstrInfo::PredOpcodeHasJMP_c(unsigned Opcode) const {
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003088 return Opcode == Hexagon::J2_jumpt ||
3089 Opcode == Hexagon::J2_jumptpt ||
3090 Opcode == Hexagon::J2_jumpf ||
3091 Opcode == Hexagon::J2_jumpfpt ||
3092 Opcode == Hexagon::J2_jumptnew ||
3093 Opcode == Hexagon::J2_jumpfnew ||
3094 Opcode == Hexagon::J2_jumptnewpt ||
3095 Opcode == Hexagon::J2_jumpfnewpt;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003096}
3097
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003098bool HexagonInstrInfo::predOpcodeHasNot(ArrayRef<MachineOperand> Cond) const {
3099 if (Cond.empty() || !isPredicated(Cond[0].getImm()))
3100 return false;
3101 return !isPredicatedTrue(Cond[0].getImm());
3102}
3103
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003104unsigned HexagonInstrInfo::getAddrMode(const MachineInstr &MI) const {
3105 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003106 return (F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask;
3107}
3108
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003109// Returns the base register in a memory access (load/store). The offset is
3110// returned in Offset and the access size is returned in AccessSize.
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00003111// If the base operand has a subregister or the offset field does not contain
3112// an immediate value, return nullptr.
3113MachineOperand *HexagonInstrInfo::getBaseAndOffset(const MachineInstr &MI,
3114 int64_t &Offset,
3115 unsigned &AccessSize) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003116 // Return if it is not a base+offset type instruction or a MemOp.
3117 if (getAddrMode(MI) != HexagonII::BaseImmOffset &&
3118 getAddrMode(MI) != HexagonII::BaseLongOffset &&
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003119 !isMemOp(MI) && !isPostIncrement(MI))
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00003120 return nullptr;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003121
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00003122 AccessSize = getMemAccessSize(MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003123
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003124 unsigned BasePos = 0, OffsetPos = 0;
3125 if (!getBaseAndOffsetPosition(MI, BasePos, OffsetPos))
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00003126 return nullptr;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003127
3128 // Post increment updates its EA after the mem access,
3129 // so we need to treat its offset as zero.
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003130 if (isPostIncrement(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003131 Offset = 0;
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003132 } else {
3133 const MachineOperand &OffsetOp = MI.getOperand(OffsetPos);
3134 if (!OffsetOp.isImm())
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00003135 return nullptr;
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003136 Offset = OffsetOp.getImm();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003137 }
3138
Krzysztof Parzyszekb449dc12017-07-19 15:39:28 +00003139 const MachineOperand &BaseOp = MI.getOperand(BasePos);
3140 if (BaseOp.getSubReg() != 0)
Francis Visoiu Mistrihd7eebd62018-11-28 12:00:20 +00003141 return nullptr;
3142 return &const_cast<MachineOperand&>(BaseOp);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003143}
3144
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003145/// Return the position of the base and offset operands for this instruction.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003146bool HexagonInstrInfo::getBaseAndOffsetPosition(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003147 unsigned &BasePos, unsigned &OffsetPos) const {
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003148 if (!isAddrModeWithOffset(MI) && !isPostIncrement(MI))
3149 return false;
3150
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003151 // Deal with memops first.
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003152 if (isMemOp(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003153 BasePos = 0;
3154 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003155 } else if (MI.mayStore()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003156 BasePos = 0;
3157 OffsetPos = 1;
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003158 } else if (MI.mayLoad()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003159 BasePos = 1;
3160 OffsetPos = 2;
3161 } else
3162 return false;
3163
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003164 if (isPredicated(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003165 BasePos++;
3166 OffsetPos++;
3167 }
3168 if (isPostIncrement(MI)) {
3169 BasePos++;
3170 OffsetPos++;
3171 }
3172
Krzysztof Parzyszek8fb181c2016-08-01 17:55:48 +00003173 if (!MI.getOperand(BasePos).isReg() || !MI.getOperand(OffsetPos).isImm())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003174 return false;
3175
3176 return true;
3177}
3178
Simon Pilgrim6ba672e2016-11-17 19:21:20 +00003179// Inserts branching instructions in reverse order of their occurrence.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003180// e.g. jump_t t1 (i1)
3181// jump t2 (i2)
3182// Jumpers = {i2, i1}
3183SmallVector<MachineInstr*, 2> HexagonInstrInfo::getBranchingInstrs(
3184 MachineBasicBlock& MBB) const {
3185 SmallVector<MachineInstr*, 2> Jumpers;
3186 // If the block has no terminators, it just falls into the block after it.
3187 MachineBasicBlock::instr_iterator I = MBB.instr_end();
3188 if (I == MBB.instr_begin())
3189 return Jumpers;
3190
3191 // A basic block may looks like this:
3192 //
3193 // [ insn
3194 // EH_LABEL
3195 // insn
3196 // insn
3197 // insn
3198 // EH_LABEL
3199 // insn ]
3200 //
3201 // It has two succs but does not have a terminator
3202 // Don't know how to handle it.
3203 do {
3204 --I;
3205 if (I->isEHLabel())
3206 return Jumpers;
3207 } while (I != MBB.instr_begin());
3208
3209 I = MBB.instr_end();
3210 --I;
3211
Shiva Chen801bf7e2018-05-09 02:42:00 +00003212 while (I->isDebugInstr()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003213 if (I == MBB.instr_begin())
3214 return Jumpers;
3215 --I;
3216 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003217 if (!isUnpredicatedTerminator(*I))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003218 return Jumpers;
3219
3220 // Get the last instruction in the block.
3221 MachineInstr *LastInst = &*I;
3222 Jumpers.push_back(LastInst);
3223 MachineInstr *SecondLastInst = nullptr;
3224 // Find one more terminator if present.
3225 do {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003226 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003227 if (!SecondLastInst) {
3228 SecondLastInst = &*I;
3229 Jumpers.push_back(SecondLastInst);
3230 } else // This is a third branch.
3231 return Jumpers;
3232 }
3233 if (I == MBB.instr_begin())
3234 break;
3235 --I;
3236 } while (true);
3237 return Jumpers;
3238}
3239
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003240// Returns Operand Index for the constant extended instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003241unsigned HexagonInstrInfo::getCExtOpNum(const MachineInstr &MI) const {
3242 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003243 return (F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask;
3244}
3245
3246// See if instruction could potentially be a duplex candidate.
3247// If so, return its group. Zero otherwise.
3248HexagonII::CompoundGroup HexagonInstrInfo::getCompoundCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003249 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003250 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3251
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003252 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003253 default:
3254 return HexagonII::HCG_None;
3255 //
3256 // Compound pairs.
3257 // "p0=cmp.eq(Rs16,Rt16); if (p0.new) jump:nt #r9:2"
3258 // "Rd16=#U6 ; jump #r9:2"
3259 // "Rd16=Rs16 ; jump #r9:2"
3260 //
3261 case Hexagon::C2_cmpeq:
3262 case Hexagon::C2_cmpgt:
3263 case Hexagon::C2_cmpgtu:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003264 DstReg = MI.getOperand(0).getReg();
3265 Src1Reg = MI.getOperand(1).getReg();
3266 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003267 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3268 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3269 isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg))
3270 return HexagonII::HCG_A;
3271 break;
3272 case Hexagon::C2_cmpeqi:
3273 case Hexagon::C2_cmpgti:
3274 case Hexagon::C2_cmpgtui:
3275 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003276 DstReg = MI.getOperand(0).getReg();
3277 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003278 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3279 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003280 isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3281 ((isUInt<5>(MI.getOperand(2).getImm())) ||
3282 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003283 return HexagonII::HCG_A;
3284 break;
3285 case Hexagon::A2_tfr:
3286 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003287 DstReg = MI.getOperand(0).getReg();
3288 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003289 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3290 return HexagonII::HCG_A;
3291 break;
3292 case Hexagon::A2_tfrsi:
3293 // Rd = #u6
3294 // Do not test for #u6 size since the const is getting extended
3295 // regardless and compound could be formed.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003296 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003297 if (isIntRegForSubInst(DstReg))
3298 return HexagonII::HCG_A;
3299 break;
3300 case Hexagon::S2_tstbit_i:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003301 DstReg = MI.getOperand(0).getReg();
3302 Src1Reg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003303 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3304 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003305 MI.getOperand(2).isImm() &&
3306 isIntRegForSubInst(Src1Reg) && (MI.getOperand(2).getImm() == 0))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003307 return HexagonII::HCG_A;
3308 break;
3309 // The fact that .new form is used pretty much guarantees
3310 // that predicate register will match. Nevertheless,
3311 // there could be some false positives without additional
3312 // checking.
3313 case Hexagon::J2_jumptnew:
3314 case Hexagon::J2_jumpfnew:
3315 case Hexagon::J2_jumptnewpt:
3316 case Hexagon::J2_jumpfnewpt:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003317 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003318 if (Hexagon::PredRegsRegClass.contains(Src1Reg) &&
3319 (Hexagon::P0 == Src1Reg || Hexagon::P1 == Src1Reg))
3320 return HexagonII::HCG_B;
3321 break;
3322 // Transfer and jump:
3323 // Rd=#U6 ; jump #r9:2
3324 // Rd=Rs ; jump #r9:2
3325 // Do not test for jump range here.
3326 case Hexagon::J2_jump:
3327 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003328 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003329 return HexagonII::HCG_C;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003330 }
3331
3332 return HexagonII::HCG_None;
3333}
3334
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003335// Returns -1 when there is no opcode found.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003336unsigned HexagonInstrInfo::getCompoundOpcode(const MachineInstr &GA,
3337 const MachineInstr &GB) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003338 assert(getCompoundCandidateGroup(GA) == HexagonII::HCG_A);
3339 assert(getCompoundCandidateGroup(GB) == HexagonII::HCG_B);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003340 if ((GA.getOpcode() != Hexagon::C2_cmpeqi) ||
3341 (GB.getOpcode() != Hexagon::J2_jumptnew))
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003342 return -1u;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003343 unsigned DestReg = GA.getOperand(0).getReg();
3344 if (!GB.readsRegister(DestReg))
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003345 return -1u;
3346 if (DestReg != Hexagon::P0 && DestReg != Hexagon::P1)
3347 return -1u;
3348 // The value compared against must be either u5 or -1.
3349 const MachineOperand &CmpOp = GA.getOperand(2);
3350 if (!CmpOp.isImm())
3351 return -1u;
3352 int V = CmpOp.getImm();
3353 if (V == -1)
3354 return DestReg == Hexagon::P0 ? Hexagon::J4_cmpeqn1_tp0_jump_nt
3355 : Hexagon::J4_cmpeqn1_tp1_jump_nt;
3356 if (!isUInt<5>(V))
3357 return -1u;
3358 return DestReg == Hexagon::P0 ? Hexagon::J4_cmpeqi_tp0_jump_nt
3359 : Hexagon::J4_cmpeqi_tp1_jump_nt;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003360}
3361
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003362int HexagonInstrInfo::getCondOpcode(int Opc, bool invertPredicate) const {
3363 enum Hexagon::PredSense inPredSense;
3364 inPredSense = invertPredicate ? Hexagon::PredSense_false :
3365 Hexagon::PredSense_true;
3366 int CondOpcode = Hexagon::getPredOpcode(Opc, inPredSense);
3367 if (CondOpcode >= 0) // Valid Conditional opcode/instruction
3368 return CondOpcode;
3369
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003370 llvm_unreachable("Unexpected predicable instruction");
3371}
3372
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003373// Return the cur value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003374int HexagonInstrInfo::getDotCurOp(const MachineInstr &MI) const {
3375 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003376 default: llvm_unreachable("Unknown .cur type");
3377 case Hexagon::V6_vL32b_pi:
3378 return Hexagon::V6_vL32b_cur_pi;
3379 case Hexagon::V6_vL32b_ai:
3380 return Hexagon::V6_vL32b_cur_ai;
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00003381 case Hexagon::V6_vL32b_nt_pi:
3382 return Hexagon::V6_vL32b_nt_cur_pi;
3383 case Hexagon::V6_vL32b_nt_ai:
3384 return Hexagon::V6_vL32b_nt_cur_ai;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003385 }
3386 return 0;
3387}
3388
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003389// Return the regular version of the .cur instruction.
3390int HexagonInstrInfo::getNonDotCurOp(const MachineInstr &MI) const {
3391 switch (MI.getOpcode()) {
3392 default: llvm_unreachable("Unknown .cur type");
3393 case Hexagon::V6_vL32b_cur_pi:
3394 return Hexagon::V6_vL32b_pi;
3395 case Hexagon::V6_vL32b_cur_ai:
3396 return Hexagon::V6_vL32b_ai;
Krzysztof Parzyszekc86e2ef2017-07-11 16:39:33 +00003397 case Hexagon::V6_vL32b_nt_cur_pi:
3398 return Hexagon::V6_vL32b_nt_pi;
3399 case Hexagon::V6_vL32b_nt_cur_ai:
3400 return Hexagon::V6_vL32b_nt_ai;
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003401 }
3402 return 0;
3403}
3404
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003405// The diagram below shows the steps involved in the conversion of a predicated
3406// store instruction to its .new predicated new-value form.
3407//
Krzysztof Parzyszek0a8043e2017-05-03 15:28:56 +00003408// Note: It doesn't include conditional new-value stores as they can't be
3409// converted to .new predicate.
3410//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003411// p.new NV store [ if(p0.new)memw(R0+#0)=R2.new ]
3412// ^ ^
3413// / \ (not OK. it will cause new-value store to be
3414// / X conditional on p0.new while R2 producer is
3415// / \ on p0)
3416// / \.
3417// p.new store p.old NV store
3418// [if(p0.new)memw(R0+#0)=R2] [if(p0)memw(R0+#0)=R2.new]
3419// ^ ^
3420// \ /
3421// \ /
3422// \ /
3423// p.old store
3424// [if (p0)memw(R0+#0)=R2]
3425//
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003426// The following set of instructions further explains the scenario where
3427// conditional new-value store becomes invalid when promoted to .new predicate
3428// form.
3429//
3430// { 1) if (p0) r0 = add(r1, r2)
3431// 2) p0 = cmp.eq(r3, #0) }
3432//
3433// 3) if (p0) memb(r1+#0) = r0 --> this instruction can't be grouped with
3434// the first two instructions because in instr 1, r0 is conditional on old value
3435// of p0 but its use in instr 3 is conditional on p0 modified by instr 2 which
3436// is not valid for new-value stores.
3437// Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
3438// from the "Conditional Store" list. Because a predicated new value store
3439// would NOT be promoted to a double dot new store. See diagram below:
3440// This function returns yes for those stores that are predicated but not
3441// yet promoted to predicate dot new instructions.
3442//
3443// +---------------------+
3444// /-----| if (p0) memw(..)=r0 |---------\~
3445// || +---------------------+ ||
3446// promote || /\ /\ || promote
3447// || /||\ /||\ ||
3448// \||/ demote || \||/
3449// \/ || || \/
3450// +-------------------------+ || +-------------------------+
3451// | if (p0.new) memw(..)=r0 | || | if (p0) memw(..)=r0.new |
3452// +-------------------------+ || +-------------------------+
3453// || || ||
3454// || demote \||/
3455// promote || \/ NOT possible
3456// || || /\~
3457// \||/ || /||\~
3458// \/ || ||
3459// +-----------------------------+
3460// | if (p0.new) memw(..)=r0.new |
3461// +-----------------------------+
3462// Double Dot New Store
3463//
3464// Returns the most basic instruction for the .new predicated instructions and
3465// new-value stores.
3466// For example, all of the following instructions will be converted back to the
3467// same instruction:
3468// 1) if (p0.new) memw(R0+#0) = R1.new --->
3469// 2) if (p0) memw(R0+#0)= R1.new -------> if (p0) memw(R0+#0) = R1
3470// 3) if (p0.new) memw(R0+#0) = R1 --->
3471//
3472// To understand the translation of instruction 1 to its original form, consider
3473// a packet with 3 instructions.
3474// { p0 = cmp.eq(R0,R1)
3475// if (p0.new) R2 = add(R3, R4)
3476// R5 = add (R3, R1)
3477// }
3478// if (p0) memw(R5+#0) = R2 <--- trying to include it in the previous packet
3479//
3480// This instruction can be part of the previous packet only if both p0 and R2
3481// are promoted to .new values. This promotion happens in steps, first
3482// predicate register is promoted to .new and in the next iteration R2 is
3483// promoted. Therefore, in case of dependence check failure (due to R5) during
3484// next iteration, it should be converted back to its most basic form.
3485
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003486// Return the new value instruction for a given store.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003487int HexagonInstrInfo::getDotNewOp(const MachineInstr &MI) const {
3488 int NVOpcode = Hexagon::getNewValueOpcode(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003489 if (NVOpcode >= 0) // Valid new-value store instruction.
3490 return NVOpcode;
3491
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003492 switch (MI.getOpcode()) {
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003493 default:
Eugene Zelenko3b873362017-09-28 22:27:31 +00003494 report_fatal_error(std::string("Unknown .new type: ") +
3495 std::to_string(MI.getOpcode()));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003496 case Hexagon::S4_storerb_ur:
3497 return Hexagon::S4_storerbnew_ur;
3498
3499 case Hexagon::S2_storerb_pci:
3500 return Hexagon::S2_storerb_pci;
3501
3502 case Hexagon::S2_storeri_pci:
3503 return Hexagon::S2_storeri_pci;
3504
3505 case Hexagon::S2_storerh_pci:
3506 return Hexagon::S2_storerh_pci;
3507
3508 case Hexagon::S2_storerd_pci:
3509 return Hexagon::S2_storerd_pci;
3510
3511 case Hexagon::S2_storerf_pci:
3512 return Hexagon::S2_storerf_pci;
3513
3514 case Hexagon::V6_vS32b_ai:
3515 return Hexagon::V6_vS32b_new_ai;
3516
3517 case Hexagon::V6_vS32b_pi:
3518 return Hexagon::V6_vS32b_new_pi;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003519 }
3520 return 0;
3521}
3522
3523// Returns the opcode to use when converting MI, which is a conditional jump,
3524// into a conditional instruction which uses the .new value of the predicate.
3525// We also use branch probabilities to add a hint to the jump.
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003526// If MBPI is null, all edges will be treated as equally likely for the
3527// purposes of establishing a predication hint.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003528int HexagonInstrInfo::getDotNewPredJumpOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003529 const MachineBranchProbabilityInfo *MBPI) const {
3530 // We assume that block can have at most two successors.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003531 const MachineBasicBlock *Src = MI.getParent();
3532 const MachineOperand &BrTarget = MI.getOperand(1);
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003533 bool Taken = false;
3534 const BranchProbability OneHalf(1, 2);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003535
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003536 auto getEdgeProbability = [MBPI] (const MachineBasicBlock *Src,
3537 const MachineBasicBlock *Dst) {
3538 if (MBPI)
3539 return MBPI->getEdgeProbability(Src, Dst);
3540 return BranchProbability(1, Src->succ_size());
3541 };
3542
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003543 if (BrTarget.isMBB()) {
3544 const MachineBasicBlock *Dst = BrTarget.getMBB();
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003545 Taken = getEdgeProbability(Src, Dst) >= OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003546 } else {
3547 // The branch target is not a basic block (most likely a function).
3548 // Since BPI only gives probabilities for targets that are basic blocks,
3549 // try to identify another target of this branch (potentially a fall-
3550 // -through) and check the probability of that target.
3551 //
3552 // The only handled branch combinations are:
3553 // - one conditional branch,
3554 // - one conditional branch followed by one unconditional branch.
3555 // Otherwise, assume not-taken.
3556 assert(MI.isConditionalBranch());
3557 const MachineBasicBlock &B = *MI.getParent();
3558 bool SawCond = false, Bad = false;
3559 for (const MachineInstr &I : B) {
3560 if (!I.isBranch())
3561 continue;
3562 if (I.isConditionalBranch()) {
3563 SawCond = true;
3564 if (&I != &MI) {
3565 Bad = true;
3566 break;
3567 }
3568 }
3569 if (I.isUnconditionalBranch() && !SawCond) {
3570 Bad = true;
3571 break;
3572 }
3573 }
3574 if (!Bad) {
3575 MachineBasicBlock::const_instr_iterator It(MI);
3576 MachineBasicBlock::const_instr_iterator NextIt = std::next(It);
3577 if (NextIt == B.instr_end()) {
3578 // If this branch is the last, look for the fall-through block.
3579 for (const MachineBasicBlock *SB : B.successors()) {
3580 if (!B.isLayoutSuccessor(SB))
3581 continue;
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003582 Taken = getEdgeProbability(Src, SB) < OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003583 break;
3584 }
3585 } else {
3586 assert(NextIt->isUnconditionalBranch());
3587 // Find the first MBB operand and assume it's the target.
3588 const MachineBasicBlock *BT = nullptr;
3589 for (const MachineOperand &Op : NextIt->operands()) {
3590 if (!Op.isMBB())
3591 continue;
3592 BT = Op.getMBB();
3593 break;
3594 }
Krzysztof Parzyszek3cf16572017-06-01 18:02:40 +00003595 Taken = BT && getEdgeProbability(Src, BT) < OneHalf;
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003596 }
3597 } // if (!Bad)
3598 }
3599
3600 // The Taken flag should be set to something reasonable by this point.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003601
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003602 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003603 case Hexagon::J2_jumpt:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003604 return Taken ? Hexagon::J2_jumptnewpt : Hexagon::J2_jumptnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003605 case Hexagon::J2_jumpf:
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003606 return Taken ? Hexagon::J2_jumpfnewpt : Hexagon::J2_jumpfnew;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003607
3608 default:
3609 llvm_unreachable("Unexpected jump instruction.");
3610 }
3611}
3612
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003613// Return .new predicate version for an instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003614int HexagonInstrInfo::getDotNewPredOp(const MachineInstr &MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003615 const MachineBranchProbabilityInfo *MBPI) const {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003616 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003617 // Condtional Jumps
3618 case Hexagon::J2_jumpt:
3619 case Hexagon::J2_jumpf:
3620 return getDotNewPredJumpOp(MI, MBPI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003621 }
Krzysztof Parzyszeke720feb2017-03-02 21:49:49 +00003622
3623 int NewOpcode = Hexagon::getPredNewOpcode(MI.getOpcode());
3624 if (NewOpcode >= 0)
3625 return NewOpcode;
Krzysztof Parzyszek066e8b52017-06-02 14:07:06 +00003626 return 0;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003627}
3628
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003629int HexagonInstrInfo::getDotOldOp(const MachineInstr &MI) const {
3630 int NewOp = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003631 if (isPredicated(NewOp) && isPredicatedNew(NewOp)) { // Get predicate old form
3632 NewOp = Hexagon::getPredOldOpcode(NewOp);
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003633 // All Hexagon architectures have prediction bits on dot-new branches,
3634 // but only Hexagon V60+ has prediction bits on dot-old ones. Make sure
3635 // to pick the right opcode when converting back to dot-old.
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003636 if (!Subtarget.getFeatureBits()[Hexagon::ArchV60]) {
Krzysztof Parzyszek143158b2017-03-06 17:03:16 +00003637 switch (NewOp) {
3638 case Hexagon::J2_jumptpt:
3639 NewOp = Hexagon::J2_jumpt;
3640 break;
3641 case Hexagon::J2_jumpfpt:
3642 NewOp = Hexagon::J2_jumpf;
3643 break;
3644 case Hexagon::J2_jumprtpt:
3645 NewOp = Hexagon::J2_jumprt;
3646 break;
3647 case Hexagon::J2_jumprfpt:
3648 NewOp = Hexagon::J2_jumprf;
3649 break;
3650 }
3651 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003652 assert(NewOp >= 0 &&
3653 "Couldn't change predicate new instruction to its old form.");
3654 }
3655
3656 if (isNewValueStore(NewOp)) { // Convert into non-new-value format
3657 NewOp = Hexagon::getNonNVStore(NewOp);
3658 assert(NewOp >= 0 && "Couldn't change new-value store to its old form.");
3659 }
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003660
Krzysztof Parzyszekd8b780d2018-06-20 13:56:09 +00003661 if (Subtarget.hasV60Ops())
Krzysztof Parzyszek19635bd2017-05-03 15:30:46 +00003662 return NewOp;
3663
3664 // Subtargets prior to V60 didn't support 'taken' forms of predicated jumps.
3665 switch (NewOp) {
3666 case Hexagon::J2_jumpfpt:
3667 return Hexagon::J2_jumpf;
3668 case Hexagon::J2_jumptpt:
3669 return Hexagon::J2_jumpt;
3670 case Hexagon::J2_jumprfpt:
3671 return Hexagon::J2_jumprf;
3672 case Hexagon::J2_jumprtpt:
3673 return Hexagon::J2_jumprt;
3674 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003675 return NewOp;
3676}
3677
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003678// See if instruction could potentially be a duplex candidate.
3679// If so, return its group. Zero otherwise.
3680HexagonII::SubInstructionGroup HexagonInstrInfo::getDuplexCandidateGroup(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003681 const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003682 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00003683 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003684
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003685 switch (MI.getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003686 default:
3687 return HexagonII::HSIG_None;
3688 //
3689 // Group L1:
3690 //
3691 // Rd = memw(Rs+#u4:2)
3692 // Rd = memub(Rs+#u4:0)
3693 case Hexagon::L2_loadri_io:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003694 DstReg = MI.getOperand(0).getReg();
3695 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003696 // Special case this one from Group L2.
3697 // Rd = memw(r29+#u5:2)
3698 if (isIntRegForSubInst(DstReg)) {
3699 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3700 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003701 MI.getOperand(2).isImm() &&
3702 isShiftedUInt<5,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003703 return HexagonII::HSIG_L2;
3704 // Rd = memw(Rs+#u4:2)
3705 if (isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003706 (MI.getOperand(2).isImm() &&
3707 isShiftedUInt<4,2>(MI.getOperand(2).getImm())))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003708 return HexagonII::HSIG_L1;
3709 }
3710 break;
3711 case Hexagon::L2_loadrub_io:
3712 // Rd = memub(Rs+#u4:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003713 DstReg = MI.getOperand(0).getReg();
3714 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003715 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003716 MI.getOperand(2).isImm() && isUInt<4>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003717 return HexagonII::HSIG_L1;
3718 break;
3719 //
3720 // Group L2:
3721 //
3722 // Rd = memh/memuh(Rs+#u3:1)
3723 // Rd = memb(Rs+#u3:0)
3724 // Rd = memw(r29+#u5:2) - Handled above.
3725 // Rdd = memd(r29+#u5:3)
3726 // deallocframe
3727 // [if ([!]p0[.new])] dealloc_return
3728 // [if ([!]p0[.new])] jumpr r31
3729 case Hexagon::L2_loadrh_io:
3730 case Hexagon::L2_loadruh_io:
3731 // Rd = memh/memuh(Rs+#u3:1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003732 DstReg = MI.getOperand(0).getReg();
3733 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003734 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003735 MI.getOperand(2).isImm() &&
3736 isShiftedUInt<3,1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003737 return HexagonII::HSIG_L2;
3738 break;
3739 case Hexagon::L2_loadrb_io:
3740 // Rd = memb(Rs+#u3:0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003741 DstReg = MI.getOperand(0).getReg();
3742 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003743 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003744 MI.getOperand(2).isImm() &&
3745 isUInt<3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003746 return HexagonII::HSIG_L2;
3747 break;
3748 case Hexagon::L2_loadrd_io:
3749 // Rdd = memd(r29+#u5:3)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003750 DstReg = MI.getOperand(0).getReg();
3751 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003752 if (isDblRegForSubInst(DstReg, HRI) &&
3753 Hexagon::IntRegsRegClass.contains(SrcReg) &&
3754 HRI.getStackRegister() == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003755 MI.getOperand(2).isImm() &&
3756 isShiftedUInt<5,3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003757 return HexagonII::HSIG_L2;
3758 break;
3759 // dealloc_return is not documented in Hexagon Manual, but marked
3760 // with A_SUBINSN attribute in iset_v4classic.py.
3761 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
Krzysztof Parzyszek5a7bef92016-08-19 17:20:57 +00003762 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003763 case Hexagon::L4_return:
3764 case Hexagon::L2_deallocframe:
3765 return HexagonII::HSIG_L2;
3766 case Hexagon::EH_RETURN_JMPR:
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003767 case Hexagon::PS_jmpret:
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003768 case Hexagon::SL2_jumpr31:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003769 // jumpr r31
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00003770 // Actual form JMPR implicit-def %pc, implicit %r31, implicit internal %r0
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003771 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003772 if (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg))
3773 return HexagonII::HSIG_L2;
3774 break;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +00003775 case Hexagon::PS_jmprett:
3776 case Hexagon::PS_jmpretf:
3777 case Hexagon::PS_jmprettnewpt:
3778 case Hexagon::PS_jmpretfnewpt:
3779 case Hexagon::PS_jmprettnew:
3780 case Hexagon::PS_jmpretfnew:
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003781 case Hexagon::SL2_jumpr31_t:
3782 case Hexagon::SL2_jumpr31_f:
3783 case Hexagon::SL2_jumpr31_tnew:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003784 DstReg = MI.getOperand(1).getReg();
3785 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003786 // [if ([!]p0[.new])] jumpr r31
3787 if ((Hexagon::PredRegsRegClass.contains(SrcReg) &&
3788 (Hexagon::P0 == SrcReg)) &&
3789 (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg)))
3790 return HexagonII::HSIG_L2;
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00003791 break;
Eugene Zelenko3b873362017-09-28 22:27:31 +00003792 case Hexagon::L4_return_t:
3793 case Hexagon::L4_return_f:
3794 case Hexagon::L4_return_tnew_pnt:
3795 case Hexagon::L4_return_fnew_pnt:
3796 case Hexagon::L4_return_tnew_pt:
3797 case Hexagon::L4_return_fnew_pt:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003798 // [if ([!]p0[.new])] dealloc_return
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003799 SrcReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003800 if (Hexagon::PredRegsRegClass.contains(SrcReg) && (Hexagon::P0 == SrcReg))
3801 return HexagonII::HSIG_L2;
3802 break;
3803 //
3804 // Group S1:
3805 //
3806 // memw(Rs+#u4:2) = Rt
3807 // memb(Rs+#u4:0) = Rt
3808 case Hexagon::S2_storeri_io:
3809 // Special case this one from Group S2.
3810 // memw(r29+#u5:2) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003811 Src1Reg = MI.getOperand(0).getReg();
3812 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003813 if (Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3814 isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003815 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3816 isShiftedUInt<5,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003817 return HexagonII::HSIG_S2;
3818 // memw(Rs+#u4:2) = Rt
3819 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003820 MI.getOperand(1).isImm() &&
3821 isShiftedUInt<4,2>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003822 return HexagonII::HSIG_S1;
3823 break;
3824 case Hexagon::S2_storerb_io:
3825 // memb(Rs+#u4:0) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003826 Src1Reg = MI.getOperand(0).getReg();
3827 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003828 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003829 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003830 return HexagonII::HSIG_S1;
3831 break;
3832 //
3833 // Group S2:
3834 //
3835 // memh(Rs+#u3:1) = Rt
3836 // memw(r29+#u5:2) = Rt
3837 // memd(r29+#s6:3) = Rtt
3838 // memw(Rs+#u4:2) = #U1
3839 // memb(Rs+#u4) = #U1
3840 // allocframe(#u5:3)
3841 case Hexagon::S2_storerh_io:
3842 // memh(Rs+#u3:1) = Rt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003843 Src1Reg = MI.getOperand(0).getReg();
3844 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003845 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003846 MI.getOperand(1).isImm() &&
3847 isShiftedUInt<3,1>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003848 return HexagonII::HSIG_S1;
3849 break;
3850 case Hexagon::S2_storerd_io:
3851 // memd(r29+#s6:3) = Rtt
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003852 Src1Reg = MI.getOperand(0).getReg();
3853 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003854 if (isDblRegForSubInst(Src2Reg, HRI) &&
3855 Hexagon::IntRegsRegClass.contains(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003856 HRI.getStackRegister() == Src1Reg && MI.getOperand(1).isImm() &&
3857 isShiftedInt<6,3>(MI.getOperand(1).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003858 return HexagonII::HSIG_S2;
3859 break;
3860 case Hexagon::S4_storeiri_io:
3861 // memw(Rs+#u4:2) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003862 Src1Reg = MI.getOperand(0).getReg();
3863 if (isIntRegForSubInst(Src1Reg) && MI.getOperand(1).isImm() &&
3864 isShiftedUInt<4,2>(MI.getOperand(1).getImm()) &&
3865 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003866 return HexagonII::HSIG_S2;
3867 break;
3868 case Hexagon::S4_storeirb_io:
3869 // memb(Rs+#u4) = #U1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003870 Src1Reg = MI.getOperand(0).getReg();
Krzysztof Parzyszekf2a4f8f2016-06-15 21:05:04 +00003871 if (isIntRegForSubInst(Src1Reg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003872 MI.getOperand(1).isImm() && isUInt<4>(MI.getOperand(1).getImm()) &&
3873 MI.getOperand(2).isImm() && isUInt<1>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003874 return HexagonII::HSIG_S2;
3875 break;
3876 case Hexagon::S2_allocframe:
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00003877 if (MI.getOperand(2).isImm() &&
3878 isShiftedUInt<5,3>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003879 return HexagonII::HSIG_S1;
3880 break;
3881 //
3882 // Group A:
3883 //
3884 // Rx = add(Rx,#s7)
3885 // Rd = Rs
3886 // Rd = #u6
3887 // Rd = #-1
3888 // if ([!]P0[.new]) Rd = #0
3889 // Rd = add(r29,#u6:2)
3890 // Rx = add(Rx,Rs)
3891 // P0 = cmp.eq(Rs,#u2)
3892 // Rdd = combine(#0,Rs)
3893 // Rdd = combine(Rs,#0)
3894 // Rdd = combine(#u2,#U2)
3895 // Rd = add(Rs,#1)
3896 // Rd = add(Rs,#-1)
3897 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3898 // Rd = and(Rs,#1)
3899 case Hexagon::A2_addi:
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003900 DstReg = MI.getOperand(0).getReg();
3901 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003902 if (isIntRegForSubInst(DstReg)) {
3903 // Rd = add(r29,#u6:2)
3904 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003905 HRI.getStackRegister() == SrcReg && MI.getOperand(2).isImm() &&
3906 isShiftedUInt<6,2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003907 return HexagonII::HSIG_A;
3908 // Rx = add(Rx,#s7)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003909 if ((DstReg == SrcReg) && MI.getOperand(2).isImm() &&
3910 isInt<7>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003911 return HexagonII::HSIG_A;
3912 // Rd = add(Rs,#1)
3913 // Rd = add(Rs,#-1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003914 if (isIntRegForSubInst(SrcReg) && MI.getOperand(2).isImm() &&
3915 ((MI.getOperand(2).getImm() == 1) ||
3916 (MI.getOperand(2).getImm() == -1)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003917 return HexagonII::HSIG_A;
3918 }
3919 break;
3920 case Hexagon::A2_add:
3921 // Rx = add(Rx,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003922 DstReg = MI.getOperand(0).getReg();
3923 Src1Reg = MI.getOperand(1).getReg();
3924 Src2Reg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003925 if (isIntRegForSubInst(DstReg) && (DstReg == Src1Reg) &&
3926 isIntRegForSubInst(Src2Reg))
3927 return HexagonII::HSIG_A;
3928 break;
3929 case Hexagon::A2_andir:
3930 // Same as zxtb.
3931 // Rd16=and(Rs16,#255)
3932 // Rd16=and(Rs16,#1)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003933 DstReg = MI.getOperand(0).getReg();
3934 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003935 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003936 MI.getOperand(2).isImm() &&
3937 ((MI.getOperand(2).getImm() == 1) ||
3938 (MI.getOperand(2).getImm() == 255)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003939 return HexagonII::HSIG_A;
3940 break;
3941 case Hexagon::A2_tfr:
3942 // Rd = Rs
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003943 DstReg = MI.getOperand(0).getReg();
3944 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003945 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3946 return HexagonII::HSIG_A;
3947 break;
3948 case Hexagon::A2_tfrsi:
3949 // Rd = #u6
3950 // Do not test for #u6 size since the const is getting extended
3951 // regardless and compound could be formed.
3952 // Rd = #-1
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003953 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003954 if (isIntRegForSubInst(DstReg))
3955 return HexagonII::HSIG_A;
3956 break;
3957 case Hexagon::C2_cmoveit:
3958 case Hexagon::C2_cmovenewit:
3959 case Hexagon::C2_cmoveif:
3960 case Hexagon::C2_cmovenewif:
3961 // if ([!]P0[.new]) Rd = #0
3962 // Actual form:
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00003963 // %r16 = C2_cmovenewit internal %p0, 0, implicit undef %r16;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003964 DstReg = MI.getOperand(0).getReg();
3965 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003966 if (isIntRegForSubInst(DstReg) &&
3967 Hexagon::PredRegsRegClass.contains(SrcReg) && Hexagon::P0 == SrcReg &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003968 MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0)
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003969 return HexagonII::HSIG_A;
3970 break;
3971 case Hexagon::C2_cmpeqi:
3972 // P0 = cmp.eq(Rs,#u2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003973 DstReg = MI.getOperand(0).getReg();
3974 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003975 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3976 Hexagon::P0 == DstReg && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003977 MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm()))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003978 return HexagonII::HSIG_A;
3979 break;
3980 case Hexagon::A2_combineii:
3981 case Hexagon::A4_combineii:
3982 // Rdd = combine(#u2,#U2)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003983 DstReg = MI.getOperand(0).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003984 if (isDblRegForSubInst(DstReg, HRI) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003985 ((MI.getOperand(1).isImm() && isUInt<2>(MI.getOperand(1).getImm())) ||
3986 (MI.getOperand(1).isGlobal() &&
3987 isUInt<2>(MI.getOperand(1).getOffset()))) &&
3988 ((MI.getOperand(2).isImm() && isUInt<2>(MI.getOperand(2).getImm())) ||
3989 (MI.getOperand(2).isGlobal() &&
3990 isUInt<2>(MI.getOperand(2).getOffset()))))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003991 return HexagonII::HSIG_A;
3992 break;
3993 case Hexagon::A4_combineri:
3994 // Rdd = combine(Rs,#0)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003995 DstReg = MI.getOperand(0).getReg();
3996 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003997 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00003998 ((MI.getOperand(2).isImm() && MI.getOperand(2).getImm() == 0) ||
3999 (MI.getOperand(2).isGlobal() && MI.getOperand(2).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004000 return HexagonII::HSIG_A;
4001 break;
4002 case Hexagon::A4_combineir:
4003 // Rdd = combine(#0,Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004004 DstReg = MI.getOperand(0).getReg();
4005 SrcReg = MI.getOperand(2).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004006 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004007 ((MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) ||
4008 (MI.getOperand(1).isGlobal() && MI.getOperand(1).getOffset() == 0)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004009 return HexagonII::HSIG_A;
4010 break;
4011 case Hexagon::A2_sxtb:
4012 case Hexagon::A2_sxth:
4013 case Hexagon::A2_zxtb:
4014 case Hexagon::A2_zxth:
4015 // Rd = sxth/sxtb/zxtb/zxth(Rs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004016 DstReg = MI.getOperand(0).getReg();
4017 SrcReg = MI.getOperand(1).getReg();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004018 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
4019 return HexagonII::HSIG_A;
4020 break;
4021 }
4022
4023 return HexagonII::HSIG_None;
4024}
4025
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004026short HexagonInstrInfo::getEquivalentHWInstr(const MachineInstr &MI) const {
4027 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Real);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004028}
4029
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004030unsigned HexagonInstrInfo::getInstrTimingClassLatency(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004031 const InstrItineraryData *ItinData, const MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004032 // Default to one cycle for no itinerary. However, an "empty" itinerary may
4033 // still have a MinLatency property, which getStageLatency checks.
4034 if (!ItinData)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004035 return getInstrLatency(ItinData, MI);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004036
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004037 if (MI.isTransient())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004038 return 0;
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004039 return ItinData->getStageLatency(MI.getDesc().getSchedClass());
4040}
4041
4042/// getOperandLatency - Compute and return the use operand latency of a given
4043/// pair of def and use.
4044/// In most cases, the static scheduling itinerary was enough to determine the
4045/// operand latency. But it may not be possible for instructions with variable
4046/// number of defs / uses.
4047///
4048/// This is a raw interface to the itinerary that may be directly overriden by
4049/// a target. Use computeOperandLatency to get the best estimate of latency.
4050int HexagonInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
4051 const MachineInstr &DefMI,
4052 unsigned DefIdx,
4053 const MachineInstr &UseMI,
4054 unsigned UseIdx) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00004055 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00004056
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004057 // Get DefIdx and UseIdx for super registers.
Krzysztof Parzyszeka2122042018-03-26 16:33:16 +00004058 const MachineOperand &DefMO = DefMI.getOperand(DefIdx);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004059
Krzysztof Parzyszeka2122042018-03-26 16:33:16 +00004060 if (DefMO.isReg() && HRI.isPhysicalRegister(DefMO.getReg())) {
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004061 if (DefMO.isImplicit()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00004062 for (MCSuperRegIterator SR(DefMO.getReg(), &HRI); SR.isValid(); ++SR) {
4063 int Idx = DefMI.findRegisterDefOperandIdx(*SR, false, false, &HRI);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004064 if (Idx != -1) {
4065 DefIdx = Idx;
4066 break;
4067 }
4068 }
4069 }
4070
Krzysztof Parzyszeka2122042018-03-26 16:33:16 +00004071 const MachineOperand &UseMO = UseMI.getOperand(UseIdx);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004072 if (UseMO.isImplicit()) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00004073 for (MCSuperRegIterator SR(UseMO.getReg(), &HRI); SR.isValid(); ++SR) {
4074 int Idx = UseMI.findRegisterUseOperandIdx(*SR, false, &HRI);
Krzysztof Parzyszek2af50372017-05-03 20:10:36 +00004075 if (Idx != -1) {
4076 UseIdx = Idx;
4077 break;
4078 }
4079 }
4080 }
4081 }
4082
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004083 int Latency = TargetInstrInfo::getOperandLatency(ItinData, DefMI, DefIdx,
4084 UseMI, UseIdx);
4085 if (!Latency)
4086 // We should never have 0 cycle latency between two instructions unless
4087 // they can be packetized together. However, this decision can't be made
4088 // here.
4089 Latency = 1;
4090 return Latency;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004091}
4092
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004093// inverts the predication logic.
4094// p -> NotP
4095// NotP -> P
4096bool HexagonInstrInfo::getInvertedPredSense(
4097 SmallVectorImpl<MachineOperand> &Cond) const {
4098 if (Cond.empty())
4099 return false;
4100 unsigned Opc = getInvertedPredicatedOpcode(Cond[0].getImm());
4101 Cond[0].setImm(Opc);
4102 return true;
4103}
4104
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004105unsigned HexagonInstrInfo::getInvertedPredicatedOpcode(const int Opc) const {
4106 int InvPredOpcode;
4107 InvPredOpcode = isPredicatedTrue(Opc) ? Hexagon::getFalsePredOpcode(Opc)
4108 : Hexagon::getTruePredOpcode(Opc);
4109 if (InvPredOpcode >= 0) // Valid instruction with the inverted predicate.
4110 return InvPredOpcode;
4111
4112 llvm_unreachable("Unexpected predicated instruction");
4113}
4114
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004115// Returns the max value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004116int HexagonInstrInfo::getMaxValue(const MachineInstr &MI) const {
4117 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004118 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
4119 & HexagonII::ExtentSignedMask;
4120 unsigned bits = (F >> HexagonII::ExtentBitsPos)
4121 & HexagonII::ExtentBitsMask;
4122
4123 if (isSigned) // if value is signed
4124 return ~(-1U << (bits - 1));
4125 else
4126 return ~(-1U << bits);
4127}
4128
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004129
4130bool HexagonInstrInfo::isAddrModeWithOffset(const MachineInstr &MI) const {
4131 switch (MI.getOpcode()) {
4132 case Hexagon::L2_loadrbgp:
4133 case Hexagon::L2_loadrdgp:
4134 case Hexagon::L2_loadrhgp:
4135 case Hexagon::L2_loadrigp:
4136 case Hexagon::L2_loadrubgp:
4137 case Hexagon::L2_loadruhgp:
4138 case Hexagon::S2_storerbgp:
4139 case Hexagon::S2_storerbnewgp:
4140 case Hexagon::S2_storerhgp:
4141 case Hexagon::S2_storerhnewgp:
4142 case Hexagon::S2_storerigp:
4143 case Hexagon::S2_storerinewgp:
4144 case Hexagon::S2_storerdgp:
4145 case Hexagon::S2_storerfgp:
4146 return true;
4147 }
4148 const uint64_t F = MI.getDesc().TSFlags;
4149 unsigned addrMode =
4150 ((F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask);
4151 // Disallow any base+offset instruction. The assembler does not yet reorder
4152 // based up any zero offset instruction.
4153 return (addrMode == HexagonII::BaseRegOffset ||
4154 addrMode == HexagonII::BaseImmOffset ||
4155 addrMode == HexagonII::BaseLongOffset);
4156}
4157
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004158unsigned HexagonInstrInfo::getMemAccessSize(const MachineInstr &MI) const {
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00004159 using namespace HexagonII;
Eugene Zelenko3b873362017-09-28 22:27:31 +00004160
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004161 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00004162 unsigned S = (F >> MemAccessSizePos) & MemAccesSizeMask;
4163 unsigned Size = getMemAccessSizeInBytes(MemAccessSize(S));
4164 if (Size != 0)
4165 return Size;
4166
4167 // Handle vector access sizes.
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00004168 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00004169 switch (S) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00004170 case HexagonII::HVXVectorAccess:
4171 return HRI.getSpillSize(Hexagon::HvxVRRegClass);
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00004172 default:
4173 llvm_unreachable("Unexpected instruction");
4174 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004175}
4176
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004177// Returns the min value that doesn't need to be extended.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004178int HexagonInstrInfo::getMinValue(const MachineInstr &MI) const {
4179 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004180 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
4181 & HexagonII::ExtentSignedMask;
4182 unsigned bits = (F >> HexagonII::ExtentBitsPos)
4183 & HexagonII::ExtentBitsMask;
4184
4185 if (isSigned) // if value is signed
4186 return -1U << (bits - 1);
4187 else
4188 return 0;
4189}
4190
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004191// Returns opcode of the non-extended equivalent instruction.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004192short HexagonInstrInfo::getNonExtOpcode(const MachineInstr &MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00004193 // Check if the instruction has a register form that uses register in place
4194 // of the extended operand, if so return that as the non-extended form.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004195 short NonExtOpcode = Hexagon::getRegForm(MI.getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00004196 if (NonExtOpcode >= 0)
4197 return NonExtOpcode;
4198
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004199 if (MI.getDesc().mayLoad() || MI.getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00004200 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00004201 switch (getAddrMode(MI)) {
Eugene Zelenko3b873362017-09-28 22:27:31 +00004202 case HexagonII::Absolute:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004203 return Hexagon::changeAddrMode_abs_io(MI.getOpcode());
Eugene Zelenko3b873362017-09-28 22:27:31 +00004204 case HexagonII::BaseImmOffset:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004205 return Hexagon::changeAddrMode_io_rr(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004206 case HexagonII::BaseLongOffset:
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004207 return Hexagon::changeAddrMode_ur_rr(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004208
Jyotsna Verma84256432013-03-01 17:37:13 +00004209 default:
4210 return -1;
4211 }
4212 }
4213 return -1;
4214}
Jyotsna Verma5ed51812013-05-01 21:37:34 +00004215
Ahmed Bougachac88bf542015-06-11 19:30:37 +00004216bool HexagonInstrInfo::getPredReg(ArrayRef<MachineOperand> Cond,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004217 unsigned &PredReg, unsigned &PredRegPos, unsigned &PredRegFlags) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +00004218 if (Cond.empty())
4219 return false;
4220 assert(Cond.size() == 2);
4221 if (isNewValueJump(Cond[0].getImm()) || Cond[1].isMBB()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00004222 LLVM_DEBUG(dbgs() << "No predregs for new-value jumps/endloop");
Krzysztof Parzyszekfb4c4172016-08-19 19:29:15 +00004223 return false;
Brendon Cahoondf43e682015-05-08 16:16:29 +00004224 }
4225 PredReg = Cond[1].getReg();
4226 PredRegPos = 1;
4227 // See IfConversion.cpp why we add RegState::Implicit | RegState::Undef
4228 PredRegFlags = 0;
4229 if (Cond[1].isImplicit())
4230 PredRegFlags = RegState::Implicit;
4231 if (Cond[1].isUndef())
4232 PredRegFlags |= RegState::Undef;
4233 return true;
4234}
4235
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004236short HexagonInstrInfo::getPseudoInstrPair(const MachineInstr &MI) const {
4237 return Hexagon::getRealHWInstr(MI.getOpcode(), Hexagon::InstrType_Pseudo);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004238}
4239
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004240short HexagonInstrInfo::getRegForm(const MachineInstr &MI) const {
4241 return Hexagon::getRegForm(MI.getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004242}
4243
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004244// Return the number of bytes required to encode the instruction.
4245// Hexagon instructions are fixed length, 4 bytes, unless they
4246// use a constant extender, which requires another 4 bytes.
4247// For debug instructions and prolog labels, return 0.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004248unsigned HexagonInstrInfo::getSize(const MachineInstr &MI) const {
Shiva Chen801bf7e2018-05-09 02:42:00 +00004249 if (MI.isDebugInstr() || MI.isPosition())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004250 return 0;
4251
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004252 unsigned Size = MI.getDesc().getSize();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004253 if (!Size)
4254 // Assume the default insn size in case it cannot be determined
4255 // for whatever reason.
4256 Size = HEXAGON_INSTR_SIZE;
4257
4258 if (isConstExtended(MI) || isExtended(MI))
4259 Size += HEXAGON_INSTR_SIZE;
4260
4261 // Try and compute number of instructions in asm.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004262 if (BranchRelaxAsmLarge && MI.getOpcode() == Hexagon::INLINEASM) {
4263 const MachineBasicBlock &MBB = *MI.getParent();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004264 const MachineFunction *MF = MBB.getParent();
4265 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
4266
4267 // Count the number of register definitions to find the asm string.
4268 unsigned NumDefs = 0;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004269 for (; MI.getOperand(NumDefs).isReg() && MI.getOperand(NumDefs).isDef();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004270 ++NumDefs)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004271 assert(NumDefs != MI.getNumOperands()-2 && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004272
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004273 assert(MI.getOperand(NumDefs).isSymbol() && "No asm string?");
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004274 // Disassemble the AsmStr and approximate number of instructions.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004275 const char *AsmStr = MI.getOperand(NumDefs).getSymbolName();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004276 Size = getInlineAsmLength(AsmStr, *MAI);
4277 }
4278
4279 return Size;
4280}
4281
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004282uint64_t HexagonInstrInfo::getType(const MachineInstr &MI) const {
4283 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004284 return (F >> HexagonII::TypePos) & HexagonII::TypeMask;
4285}
4286
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004287unsigned HexagonInstrInfo::getUnits(const MachineInstr &MI) const {
Krzysztof Parzyszek4697dde2017-10-04 18:00:15 +00004288 const InstrItineraryData &II = *Subtarget.getInstrItineraryData();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004289 const InstrStage &IS = *II.beginStage(MI.getDesc().getSchedClass());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004290
4291 return IS.getUnits();
4292}
4293
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004294// Calculate size of the basic block without debug instructions.
4295unsigned HexagonInstrInfo::nonDbgBBSize(const MachineBasicBlock *BB) const {
4296 return nonDbgMICount(BB->instr_begin(), BB->instr_end());
4297}
4298
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004299unsigned HexagonInstrInfo::nonDbgBundleSize(
4300 MachineBasicBlock::const_iterator BundleHead) const {
4301 assert(BundleHead->isBundle() && "Not a bundle header");
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +00004302 auto MII = BundleHead.getInstrIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004303 // Skip the bundle header.
Matthias Braunc8440dd2016-10-25 02:55:17 +00004304 return nonDbgMICount(++MII, getBundleEnd(BundleHead.getInstrIterator()));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004305}
4306
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004307/// immediateExtend - Changes the instruction in place to one using an immediate
4308/// extender.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004309void HexagonInstrInfo::immediateExtend(MachineInstr &MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004310 assert((isExtendable(MI)||isConstExtended(MI)) &&
4311 "Instruction must be extendable");
4312 // Find which operand is extendable.
4313 short ExtOpNum = getCExtOpNum(MI);
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004314 MachineOperand &MO = MI.getOperand(ExtOpNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004315 // This needs to be something we understand.
4316 assert((MO.isMBB() || MO.isImm()) &&
4317 "Branch with unknown extendable field type");
4318 // Mark given operand as extended.
4319 MO.addTargetFlag(HexagonII::HMOTF_ConstExtended);
4320}
4321
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004322bool HexagonInstrInfo::invertAndChangeJumpTarget(
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004323 MachineInstr &MI, MachineBasicBlock *NewTarget) const {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00004324 LLVM_DEBUG(dbgs() << "\n[invertAndChangeJumpTarget] to "
4325 << printMBBReference(*NewTarget);
4326 MI.dump(););
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004327 assert(MI.isBranch());
4328 unsigned NewOpcode = getInvertedPredicatedOpcode(MI.getOpcode());
4329 int TargetPos = MI.getNumOperands() - 1;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004330 // In general branch target is the last operand,
4331 // but some implicit defs added at the end might change it.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004332 while ((TargetPos > -1) && !MI.getOperand(TargetPos).isMBB())
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004333 --TargetPos;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004334 assert((TargetPos >= 0) && MI.getOperand(TargetPos).isMBB());
4335 MI.getOperand(TargetPos).setMBB(NewTarget);
4336 if (EnableBranchPrediction && isPredicatedNew(MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004337 NewOpcode = reversePrediction(NewOpcode);
4338 }
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004339 MI.setDesc(get(NewOpcode));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004340 return true;
4341}
4342
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004343void HexagonInstrInfo::genAllInsnTimingClasses(MachineFunction &MF) const {
4344 /* +++ The code below is used to generate complete set of Hexagon Insn +++ */
4345 MachineFunction::iterator A = MF.begin();
4346 MachineBasicBlock &B = *A;
4347 MachineBasicBlock::iterator I = B.begin();
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004348 DebugLoc DL = I->getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004349 MachineInstr *NewMI;
4350
4351 for (unsigned insn = TargetOpcode::GENERIC_OP_END+1;
4352 insn < Hexagon::INSTRUCTION_LIST_END; ++insn) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004353 NewMI = BuildMI(B, I, DL, get(insn));
Nicola Zaghend34e60c2018-05-14 12:53:11 +00004354 LLVM_DEBUG(dbgs() << "\n"
4355 << getName(NewMI->getOpcode())
4356 << " Class: " << NewMI->getDesc().getSchedClass());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004357 NewMI->eraseFromParent();
4358 }
4359 /* --- The code above is used to generate complete set of Hexagon Insn --- */
4360}
4361
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004362// inverts the predication logic.
4363// p -> NotP
4364// NotP -> P
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004365bool HexagonInstrInfo::reversePredSense(MachineInstr &MI) const {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00004366 LLVM_DEBUG(dbgs() << "\nTrying to reverse pred. sense of:"; MI.dump());
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00004367 MI.setDesc(get(getInvertedPredicatedOpcode(MI.getOpcode())));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004368 return true;
4369}
4370
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004371// Reverse the branch prediction.
4372unsigned HexagonInstrInfo::reversePrediction(unsigned Opcode) const {
4373 int PredRevOpcode = -1;
4374 if (isPredictedTaken(Opcode))
4375 PredRevOpcode = Hexagon::notTakenBranchPrediction(Opcode);
4376 else
4377 PredRevOpcode = Hexagon::takenBranchPrediction(Opcode);
4378 assert(PredRevOpcode > 0);
4379 return PredRevOpcode;
4380}
4381
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004382// TODO: Add more rigorous validation.
4383bool HexagonInstrInfo::validateBranchCond(const ArrayRef<MachineOperand> &Cond)
4384 const {
4385 return Cond.empty() || (Cond[0].isImm() && (Cond.size() != 1));
4386}
4387
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004388void HexagonInstrInfo::
4389setBundleNoShuf(MachineBasicBlock::instr_iterator MIB) const {
4390 assert(MIB->isBundle());
4391 MachineOperand &Operand = MIB->getOperand(0);
4392 if (Operand.isImm())
4393 Operand.setImm(Operand.getImm() | memShufDisabledMask);
4394 else
4395 MIB->addOperand(MachineOperand::CreateImm(memShufDisabledMask));
4396}
4397
4398bool HexagonInstrInfo::getBundleNoShuf(const MachineInstr &MIB) const {
4399 assert(MIB.isBundle());
4400 const MachineOperand &Operand = MIB.getOperand(0);
4401 return (Operand.isImm() && (Operand.getImm() & memShufDisabledMask) != 0);
4402}
4403
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004404// Addressing mode relations.
4405short HexagonInstrInfo::changeAddrMode_abs_io(short Opc) const {
4406 return Opc >= 0 ? Hexagon::changeAddrMode_abs_io(Opc) : Opc;
4407}
4408
4409short HexagonInstrInfo::changeAddrMode_io_abs(short Opc) const {
4410 return Opc >= 0 ? Hexagon::changeAddrMode_io_abs(Opc) : Opc;
4411}
4412
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004413short HexagonInstrInfo::changeAddrMode_io_pi(short Opc) const {
4414 return Opc >= 0 ? Hexagon::changeAddrMode_io_pi(Opc) : Opc;
4415}
4416
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004417short HexagonInstrInfo::changeAddrMode_io_rr(short Opc) const {
4418 return Opc >= 0 ? Hexagon::changeAddrMode_io_rr(Opc) : Opc;
4419}
4420
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +00004421short HexagonInstrInfo::changeAddrMode_pi_io(short Opc) const {
4422 return Opc >= 0 ? Hexagon::changeAddrMode_pi_io(Opc) : Opc;
4423}
4424
Krzysztof Parzyszek7ae3ae92017-10-05 20:01:38 +00004425short HexagonInstrInfo::changeAddrMode_rr_io(short Opc) const {
4426 return Opc >= 0 ? Hexagon::changeAddrMode_rr_io(Opc) : Opc;
4427}
4428
4429short HexagonInstrInfo::changeAddrMode_rr_ur(short Opc) const {
4430 return Opc >= 0 ? Hexagon::changeAddrMode_rr_ur(Opc) : Opc;
4431}
4432
4433short HexagonInstrInfo::changeAddrMode_ur_rr(short Opc) const {
4434 return Opc >= 0 ? Hexagon::changeAddrMode_ur_rr(Opc) : Opc;
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00004435}