Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | c6d70ae | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac64ed0 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Evan Cheng | 6e809de | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 61 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>; |
| 62 | def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>; |
| 63 | def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 64 | def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 65 | |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 66 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 67 | |
Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 68 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 69 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 70 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 71 | // Node definitions. |
| 72 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 74 | |
Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 75 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 97925ec | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 76 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 77 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 97925ec | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 78 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 79 | |
| 80 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 81 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 82 | SDNPVariadic]>; |
Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 83 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 84 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 85 | SDNPVariadic]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 87 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 88 | SDNPVariadic]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 89 | |
Chris Lattner | 9a249b0 | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 90 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | [SDNPHasChain, SDNPOptInFlag]>; |
| 92 | |
| 93 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 94 | [SDNPInFlag]>; |
| 95 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 96 | [SDNPInFlag]>; |
| 97 | |
| 98 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 99 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 100 | |
| 101 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 102 | [SDNPHasChain]>; |
Evan Cheng | c6d70ae | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 103 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 104 | [SDNPHasChain]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 105 | |
Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 106 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 107 | [SDNPHasChain]>; |
| 108 | |
Bill Wendling | ac64ed0 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 109 | def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd, |
| 110 | [SDNPOutFlag]>; |
| 111 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 112 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 113 | [SDNPOutFlag]>; |
| 114 | |
David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 115 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
| 116 | [SDNPOutFlag,SDNPCommutative]>; |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 117 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 119 | |
| 120 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 121 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 122 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 123 | |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 124 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | c98892f | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 125 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 126 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 127 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
| 128 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 129 | |
Evan Cheng | 6e809de | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 130 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 131 | [SDNPHasChain]>; |
| 132 | def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER, |
| 133 | [SDNPHasChain]>; |
| 134 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR, |
| 135 | [SDNPHasChain]>; |
| 136 | def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR, |
| 137 | [SDNPHasChain]>; |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 138 | |
Evan Cheng | 6c0fb92 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 139 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 140 | |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 141 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
| 142 | [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>; |
| 143 | |
Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 144 | |
| 145 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 146 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 147 | //===----------------------------------------------------------------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 148 | // ARM Instruction Predicate Definitions. |
| 149 | // |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 150 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">; |
| 151 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
Anton Korobeynikov | 409105f | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 152 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 153 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 154 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
Evan Cheng | e63b0e6 | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 155 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">; |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 156 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 157 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">; |
Bob Wilson | 0106063 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 158 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 159 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">; |
| 160 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">; |
| 161 | def HasNEON : Predicate<"Subtarget->hasNEON()">; |
Jim Grosbach | 151cd8f | 2010-05-05 23:44:43 +0000 | [diff] [blame] | 162 | def HasDivide : Predicate<"Subtarget->hasDivide()">; |
| 163 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">; |
Evan Cheng | 6e809de | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 164 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">; |
David Goodwin | 3b9c52c | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 165 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
| 166 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Anton Korobeynikov | 409105f | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 167 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
Evan Cheng | 431cf56 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 168 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | 2c450d3 | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 169 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">; |
Anton Korobeynikov | 409105f | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 170 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 171 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 172 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 173 | |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 174 | // FIXME: Eventually this will be just "hasV6T2Ops". |
| 175 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 176 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
| 177 | |
Jim Grosbach | 34de776 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 178 | def UseVMLx : Predicate<"Subtarget->useVMLx()">; |
| 179 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 180 | //===----------------------------------------------------------------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 181 | // ARM Flag Definitions. |
| 182 | |
| 183 | class RegConstraint<string C> { |
| 184 | string Constraints = C; |
| 185 | } |
| 186 | |
| 187 | //===----------------------------------------------------------------------===// |
| 188 | // ARM specific transformation functions and pattern fragments. |
| 189 | // |
| 190 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 191 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 192 | // so_imm_neg def below. |
| 193 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 194 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 195 | }]>; |
| 196 | |
| 197 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 198 | // so_imm_not def below. |
| 199 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 200 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 201 | }]>; |
| 202 | |
| 203 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. |
| 204 | def rot_imm : PatLeaf<(i32 imm), [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 205 | int32_t v = (int32_t)N->getZExtValue(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 206 | return v == 8 || v == 16 || v == 24; |
| 207 | }]>; |
| 208 | |
| 209 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 210 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 211 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 212 | }]>; |
| 213 | |
| 214 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 215 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 216 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 217 | }]>; |
| 218 | |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 219 | def so_imm_neg : |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 220 | PatLeaf<(imm), [{ |
| 221 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 222 | }], so_imm_neg_XFORM>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | |
Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 224 | def so_imm_not : |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 225 | PatLeaf<(imm), [{ |
| 226 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 227 | }], so_imm_not_XFORM>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 228 | |
| 229 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 230 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 231 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 232 | }]>; |
| 233 | |
Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 234 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 235 | /// e.g., 0xf000ffff |
| 236 | def bf_inv_mask_imm : Operand<i32>, |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 237 | PatLeaf<(imm), [{ |
Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 238 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 239 | }] > { |
| 240 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 241 | } |
| 242 | |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 243 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 244 | def hi16 : SDNodeXForm<imm, [{ |
| 245 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 246 | }]>; |
| 247 | |
| 248 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 249 | // Returns true if all low 16-bits are 0. |
| 250 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 251 | }], hi16>; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 252 | |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 253 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 254 | /// [0.65535]. |
| 255 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 256 | return (uint32_t)N->getZExtValue() < 65536; |
| 257 | }]>; |
| 258 | |
Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 259 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 260 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 261 | |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 262 | /// adde and sube predicates - True based on whether the carry flag output |
| 263 | /// will be needed or not. |
| 264 | def adde_dead_carry : |
| 265 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 266 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 267 | def sube_dead_carry : |
| 268 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 269 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 270 | def adde_live_carry : |
| 271 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 272 | [{return N->hasAnyUseOfValue(1);}]>; |
| 273 | def sube_live_carry : |
| 274 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 275 | [{return N->hasAnyUseOfValue(1);}]>; |
| 276 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 277 | //===----------------------------------------------------------------------===// |
| 278 | // Operand Definitions. |
| 279 | // |
| 280 | |
| 281 | // Branch target. |
| 282 | def brtarget : Operand<OtherVT>; |
| 283 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 284 | // A list of registers separated by comma. Used by load/store multiple. |
| 285 | def reglist : Operand<i32> { |
| 286 | let PrintMethod = "printRegisterList"; |
| 287 | } |
| 288 | |
| 289 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 290 | def cpinst_operand : Operand<i32> { |
| 291 | let PrintMethod = "printCPInstOperand"; |
| 292 | } |
| 293 | |
| 294 | def jtblock_operand : Operand<i32> { |
| 295 | let PrintMethod = "printJTBlockOperand"; |
| 296 | } |
Evan Cheng | f3a1fce | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 297 | def jt2block_operand : Operand<i32> { |
| 298 | let PrintMethod = "printJT2BlockOperand"; |
| 299 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 300 | |
| 301 | // Local PC labels. |
| 302 | def pclabel : Operand<i32> { |
| 303 | let PrintMethod = "printPCLabel"; |
| 304 | } |
| 305 | |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 306 | // shift_imm: An integer that encodes a shift amount and the type of shift |
| 307 | // (currently either asr or lsl) using the same encoding used for the |
| 308 | // immediates in so_reg operands. |
| 309 | def shift_imm : Operand<i32> { |
| 310 | let PrintMethod = "printShiftImmOperand"; |
| 311 | } |
| 312 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 313 | // shifter_operand operands: so_reg and so_imm. |
| 314 | def so_reg : Operand<i32>, // reg reg imm |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 315 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 316 | [shl,srl,sra,rotr]> { |
| 317 | let PrintMethod = "printSORegOperand"; |
| 318 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 319 | } |
| 320 | |
| 321 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 322 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 323 | // represented in the imm field in the same 12-bit form that they are encoded |
| 324 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 325 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
Jakob Stoklund Olesen | e2cbaf6 | 2010-08-17 20:39:04 +0000 | [diff] [blame] | 326 | def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 327 | let PrintMethod = "printSOImmOperand"; |
| 328 | } |
| 329 | |
Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 330 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 331 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 332 | // get the first/second pieces. |
| 333 | def so_imm2part : Operand<i32>, |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 334 | PatLeaf<(imm), [{ |
| 335 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 336 | }]> { |
Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 337 | let PrintMethod = "printSOImm2PartOperand"; |
| 338 | } |
| 339 | |
| 340 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 341 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 342 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 343 | }]>; |
| 344 | |
| 345 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 346 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 347 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 348 | }]>; |
| 349 | |
Jim Grosbach | 04c0e76 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 350 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 351 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); |
| 352 | }]> { |
| 353 | let PrintMethod = "printSOImm2PartOperand"; |
| 354 | } |
| 355 | |
| 356 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 357 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 358 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 359 | }]>; |
| 360 | |
| 361 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 362 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 363 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 364 | }]>; |
| 365 | |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 366 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 367 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 368 | return (int32_t)N->getZExtValue() < 32; |
| 369 | }]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 370 | |
| 371 | // Define ARM specific addressing modes. |
| 372 | |
| 373 | // addrmode2 := reg +/- reg shop imm |
| 374 | // addrmode2 := reg +/- imm12 |
| 375 | // |
| 376 | def addrmode2 : Operand<i32>, |
| 377 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 378 | let PrintMethod = "printAddrMode2Operand"; |
| 379 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 380 | } |
| 381 | |
| 382 | def am2offset : Operand<i32>, |
| 383 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> { |
| 384 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 385 | let MIOperandInfo = (ops GPR, i32imm); |
| 386 | } |
| 387 | |
| 388 | // addrmode3 := reg +/- reg |
| 389 | // addrmode3 := reg +/- imm8 |
| 390 | // |
| 391 | def addrmode3 : Operand<i32>, |
| 392 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 393 | let PrintMethod = "printAddrMode3Operand"; |
| 394 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 395 | } |
| 396 | |
| 397 | def am3offset : Operand<i32>, |
| 398 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> { |
| 399 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 400 | let MIOperandInfo = (ops GPR, i32imm); |
| 401 | } |
| 402 | |
| 403 | // addrmode4 := reg, <mode|W> |
| 404 | // |
| 405 | def addrmode4 : Operand<i32>, |
Anton Korobeynikov | 887d05c | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 406 | ComplexPattern<i32, 2, "SelectAddrMode4", []> { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 407 | let PrintMethod = "printAddrMode4Operand"; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 408 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 409 | } |
| 410 | |
| 411 | // addrmode5 := reg +/- imm8*4 |
| 412 | // |
| 413 | def addrmode5 : Operand<i32>, |
| 414 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 415 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 416 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 417 | } |
| 418 | |
Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 419 | // addrmode6 := reg with optional writeback |
| 420 | // |
| 421 | def addrmode6 : Operand<i32>, |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 422 | ComplexPattern<i32, 2, "SelectAddrMode6", []> { |
Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 423 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 424 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 425 | } |
| 426 | |
| 427 | def am6offset : Operand<i32> { |
| 428 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 429 | let MIOperandInfo = (ops GPR); |
Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 430 | } |
| 431 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 432 | // addrmodepc := pc + reg |
| 433 | // |
| 434 | def addrmodepc : Operand<i32>, |
| 435 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 436 | let PrintMethod = "printAddrModePCOperand"; |
| 437 | let MIOperandInfo = (ops GPR, i32imm); |
| 438 | } |
| 439 | |
Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 440 | def nohash_imm : Operand<i32> { |
| 441 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 442 | } |
| 443 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 444 | //===----------------------------------------------------------------------===// |
Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 445 | |
Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 446 | include "ARMInstrFormats.td" |
Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 447 | |
| 448 | //===----------------------------------------------------------------------===// |
Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 449 | // Multiclass helpers... |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 450 | // |
| 451 | |
Evan Cheng | 9f717af | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 452 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 453 | /// binop that produces a value. |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 454 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 455 | bit Commutable = 0> { |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 456 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 457 | IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 458 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
| 459 | let Inst{25} = 1; |
| 460 | } |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 461 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 462 | IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 463 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 464 | let Inst{11-4} = 0b00000000; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 465 | let Inst{25} = 0; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 466 | let isCommutable = Commutable; |
| 467 | } |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 468 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 469 | IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 470 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
| 471 | let Inst{25} = 0; |
| 472 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 473 | } |
| 474 | |
Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 475 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | dc7d1ce | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 476 | /// instruction modifies the CPSR register. |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 477 | let Defs = [CPSR] in { |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 478 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 479 | bit Commutable = 0> { |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 480 | def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 481 | IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 482 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 483 | let Inst{20} = 1; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 484 | let Inst{25} = 1; |
| 485 | } |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 486 | def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 487 | IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 488 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
| 489 | let isCommutable = Commutable; |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 490 | let Inst{11-4} = 0b00000000; |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 491 | let Inst{20} = 1; |
Bob Wilson | 0bc673d | 2009-10-13 15:27:23 +0000 | [diff] [blame] | 492 | let Inst{25} = 0; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 493 | } |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 494 | def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 495 | IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 496 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 497 | let Inst{20} = 1; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 498 | let Inst{25} = 0; |
| 499 | } |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 500 | } |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 501 | } |
| 502 | |
| 503 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 504 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 505 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 920f74a | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 506 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 507 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 508 | bit Commutable = 0> { |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 509 | def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 510 | opc, "\t$a, $b", |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 511 | [(opnode GPR:$a, so_imm:$b)]> { |
Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 512 | let Inst{20} = 1; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 513 | let Inst{25} = 1; |
| 514 | } |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 515 | def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 516 | opc, "\t$a, $b", |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 517 | [(opnode GPR:$a, GPR:$b)]> { |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 518 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 519 | let Inst{20} = 1; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 520 | let Inst{25} = 0; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 521 | let isCommutable = Commutable; |
| 522 | } |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 523 | def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 524 | opc, "\t$a, $b", |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 525 | [(opnode GPR:$a, so_reg:$b)]> { |
Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 526 | let Inst{20} = 1; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 527 | let Inst{25} = 0; |
| 528 | } |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 529 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 530 | } |
| 531 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 532 | /// AI_unary_rrot - A unary operation with two forms: one whose operand is a |
| 533 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 534 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
| 535 | multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 536 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 537 | IIC_iUNAr, opc, "\t$dst, $src", |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 538 | [(set GPR:$dst, (opnode GPR:$src))]>, |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 539 | Requires<[IsARM, HasV6]> { |
Johnny Chen | df5dcda | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 540 | let Inst{11-10} = 0b00; |
| 541 | let Inst{19-16} = 0b1111; |
| 542 | } |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 543 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 544 | IIC_iUNAsi, opc, "\t$dst, $src, ror $rot", |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 545 | [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>, |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 546 | Requires<[IsARM, HasV6]> { |
Johnny Chen | df5dcda | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 547 | let Inst{19-16} = 0b1111; |
| 548 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 549 | } |
| 550 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 551 | multiclass AI_unary_rrot_np<bits<8> opcod, string opc> { |
| 552 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), |
| 553 | IIC_iUNAr, opc, "\t$dst, $src", |
| 554 | [/* For disassembly only; pattern left blank */]>, |
| 555 | Requires<[IsARM, HasV6]> { |
| 556 | let Inst{11-10} = 0b00; |
| 557 | let Inst{19-16} = 0b1111; |
| 558 | } |
| 559 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), |
| 560 | IIC_iUNAsi, opc, "\t$dst, $src, ror $rot", |
| 561 | [/* For disassembly only; pattern left blank */]>, |
| 562 | Requires<[IsARM, HasV6]> { |
| 563 | let Inst{19-16} = 0b1111; |
| 564 | } |
| 565 | } |
| 566 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 567 | /// AI_bin_rrot - A binary operation with two forms: one whose operand is a |
| 568 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 569 | multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
| 570 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 571 | IIC_iALUr, opc, "\t$dst, $LHS, $RHS", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 572 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, |
Johnny Chen | df5dcda | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 573 | Requires<[IsARM, HasV6]> { |
| 574 | let Inst{11-10} = 0b00; |
| 575 | } |
Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 576 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, |
| 577 | i32imm:$rot), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 578 | IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 579 | [(set GPR:$dst, (opnode GPR:$LHS, |
| 580 | (rotr GPR:$RHS, rot_imm:$rot)))]>, |
| 581 | Requires<[IsARM, HasV6]>; |
| 582 | } |
| 583 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 584 | // For disassembly only. |
| 585 | multiclass AI_bin_rrot_np<bits<8> opcod, string opc> { |
| 586 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
| 587 | IIC_iALUr, opc, "\t$dst, $LHS, $RHS", |
| 588 | [/* For disassembly only; pattern left blank */]>, |
| 589 | Requires<[IsARM, HasV6]> { |
| 590 | let Inst{11-10} = 0b00; |
| 591 | } |
| 592 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, |
| 593 | i32imm:$rot), |
| 594 | IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot", |
| 595 | [/* For disassembly only; pattern left blank */]>, |
| 596 | Requires<[IsARM, HasV6]>; |
| 597 | } |
| 598 | |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 599 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 600 | let Uses = [CPSR] in { |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 601 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 602 | bit Commutable = 0> { |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 603 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 604 | DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 605 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 606 | Requires<[IsARM]> { |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 607 | let Inst{25} = 1; |
| 608 | } |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 609 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 610 | DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 611 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 612 | Requires<[IsARM]> { |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 613 | let isCommutable = Commutable; |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 614 | let Inst{11-4} = 0b00000000; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 615 | let Inst{25} = 0; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 616 | } |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 617 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 618 | DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 619 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 620 | Requires<[IsARM]> { |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 621 | let Inst{25} = 0; |
| 622 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 623 | } |
| 624 | // Carry setting variants |
| 625 | let Defs = [CPSR] in { |
| 626 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 627 | bit Commutable = 0> { |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 628 | def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 629 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 630 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 631 | Requires<[IsARM]> { |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 632 | let Inst{20} = 1; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 633 | let Inst{25} = 1; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 634 | } |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 635 | def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 636 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 637 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 638 | Requires<[IsARM]> { |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 639 | let Inst{11-4} = 0b00000000; |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 640 | let Inst{20} = 1; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 641 | let Inst{25} = 0; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 642 | } |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 643 | def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 644 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 645 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 646 | Requires<[IsARM]> { |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 647 | let Inst{20} = 1; |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 648 | let Inst{25} = 0; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 649 | } |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 650 | } |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 651 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 652 | } |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 653 | |
Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 654 | //===----------------------------------------------------------------------===// |
| 655 | // Instructions |
| 656 | //===----------------------------------------------------------------------===// |
| 657 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 658 | //===----------------------------------------------------------------------===// |
| 659 | // Miscellaneous Instructions. |
| 660 | // |
Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 661 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 662 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 663 | /// the function. The first operand is the ID# for this instruction, the second |
| 664 | /// is the index into the MachineConstantPool that this is, the third is the |
| 665 | /// size in bytes of this constant pool entry. |
Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 666 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 667 | def CONSTPOOL_ENTRY : |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 668 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 669 | i32imm:$size), NoItinerary, |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 670 | "${instid:label} ${cpidx:cpentry}", []>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 671 | |
Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 672 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 673 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 674 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 675 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 676 | def ADJCALLSTACKUP : |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 677 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Anton Korobeynikov | 497d831 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 678 | "${:comment} ADJCALLSTACKUP $amt1", |
Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 679 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 680 | |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 681 | def ADJCALLSTACKDOWN : |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 682 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Anton Korobeynikov | 497d831 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 683 | "${:comment} ADJCALLSTACKDOWN $amt", |
Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 684 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 685 | } |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 686 | |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 687 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 688 | [/* For disassembly only; pattern left blank */]>, |
| 689 | Requires<[IsARM, HasV6T2]> { |
| 690 | let Inst{27-16} = 0b001100100000; |
| 691 | let Inst{7-0} = 0b00000000; |
| 692 | } |
| 693 | |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 694 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 695 | [/* For disassembly only; pattern left blank */]>, |
| 696 | Requires<[IsARM, HasV6T2]> { |
| 697 | let Inst{27-16} = 0b001100100000; |
| 698 | let Inst{7-0} = 0b00000001; |
| 699 | } |
| 700 | |
| 701 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 702 | [/* For disassembly only; pattern left blank */]>, |
| 703 | Requires<[IsARM, HasV6T2]> { |
| 704 | let Inst{27-16} = 0b001100100000; |
| 705 | let Inst{7-0} = 0b00000010; |
| 706 | } |
| 707 | |
| 708 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 709 | [/* For disassembly only; pattern left blank */]>, |
| 710 | Requires<[IsARM, HasV6T2]> { |
| 711 | let Inst{27-16} = 0b001100100000; |
| 712 | let Inst{7-0} = 0b00000011; |
| 713 | } |
| 714 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 715 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
| 716 | "\t$dst, $a, $b", |
| 717 | [/* For disassembly only; pattern left blank */]>, |
| 718 | Requires<[IsARM, HasV6]> { |
| 719 | let Inst{27-20} = 0b01101000; |
| 720 | let Inst{7-4} = 0b1011; |
| 721 | } |
| 722 | |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 723 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 724 | [/* For disassembly only; pattern left blank */]>, |
| 725 | Requires<[IsARM, HasV6T2]> { |
| 726 | let Inst{27-16} = 0b001100100000; |
| 727 | let Inst{7-0} = 0b00000100; |
| 728 | } |
| 729 | |
Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 730 | // The i32imm operand $val can be used by a debugger to store more information |
| 731 | // about the breakpoint. |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 732 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 733 | [/* For disassembly only; pattern left blank */]>, |
| 734 | Requires<[IsARM]> { |
| 735 | let Inst{27-20} = 0b00010010; |
| 736 | let Inst{7-4} = 0b0111; |
| 737 | } |
| 738 | |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 739 | // Change Processor State is a system instruction -- for disassembly only. |
| 740 | // The singleton $opt operand contains the following information: |
| 741 | // opt{4-0} = mode from Inst{4-0} |
| 742 | // opt{5} = changemode from Inst{17} |
| 743 | // opt{8-6} = AIF from Inst{8-6} |
| 744 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable |
Johnny Chen | 9a3e239 | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 745 | def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt", |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 746 | [/* For disassembly only; pattern left blank */]>, |
| 747 | Requires<[IsARM]> { |
| 748 | let Inst{31-28} = 0b1111; |
| 749 | let Inst{27-20} = 0b00010000; |
| 750 | let Inst{16} = 0; |
| 751 | let Inst{5} = 0; |
| 752 | } |
| 753 | |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 754 | // Preload signals the memory system of possible future data/instruction access. |
| 755 | // These are for disassembly only. |
Johnny Chen | 9a3e239 | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 756 | // |
| 757 | // A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0. |
| 758 | // The neg_zero operand translates -0 to -1, -1 to -2, ..., etc. |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 759 | multiclass APreLoad<bit data, bit read, string opc> { |
| 760 | |
Johnny Chen | 9a3e239 | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 761 | def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary, |
Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 762 | !strconcat(opc, "\t[$base, $imm]"), []> { |
| 763 | let Inst{31-26} = 0b111101; |
| 764 | let Inst{25} = 0; // 0 for immediate form |
| 765 | let Inst{24} = data; |
| 766 | let Inst{22} = read; |
| 767 | let Inst{21-20} = 0b01; |
| 768 | } |
| 769 | |
| 770 | def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary, |
| 771 | !strconcat(opc, "\t$addr"), []> { |
| 772 | let Inst{31-26} = 0b111101; |
| 773 | let Inst{25} = 1; // 1 for register form |
| 774 | let Inst{24} = data; |
| 775 | let Inst{22} = read; |
| 776 | let Inst{21-20} = 0b01; |
| 777 | let Inst{4} = 0; |
| 778 | } |
| 779 | } |
| 780 | |
| 781 | defm PLD : APreLoad<1, 1, "pld">; |
| 782 | defm PLDW : APreLoad<1, 0, "pldw">; |
| 783 | defm PLI : APreLoad<0, 1, "pli">; |
| 784 | |
Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 785 | def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe", |
| 786 | [/* For disassembly only; pattern left blank */]>, |
| 787 | Requires<[IsARM]> { |
| 788 | let Inst{31-28} = 0b1111; |
| 789 | let Inst{27-20} = 0b00010000; |
| 790 | let Inst{16} = 1; |
| 791 | let Inst{9} = 1; |
| 792 | let Inst{7-4} = 0b0000; |
| 793 | } |
| 794 | |
| 795 | def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle", |
| 796 | [/* For disassembly only; pattern left blank */]>, |
| 797 | Requires<[IsARM]> { |
| 798 | let Inst{31-28} = 0b1111; |
| 799 | let Inst{27-20} = 0b00010000; |
| 800 | let Inst{16} = 1; |
| 801 | let Inst{9} = 0; |
| 802 | let Inst{7-4} = 0b0000; |
| 803 | } |
| 804 | |
Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 805 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 806 | [/* For disassembly only; pattern left blank */]>, |
| 807 | Requires<[IsARM, HasV7]> { |
| 808 | let Inst{27-16} = 0b001100100000; |
| 809 | let Inst{7-4} = 0b1111; |
| 810 | } |
| 811 | |
Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 812 | // A5.4 Permanently UNDEFINED instructions. |
Anton Korobeynikov | 2b7aace | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 813 | // FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to |
| 814 | // binutils |
Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 815 | let isBarrier = 1, isTerminator = 1 in |
Anton Korobeynikov | 2b7aace | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 816 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Anton Korobeynikov | 497d831 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 817 | ".long 0xe7ffdefe ${:comment} trap", [(trap)]>, |
Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 818 | Requires<[IsARM]> { |
| 819 | let Inst{27-25} = 0b011; |
| 820 | let Inst{24-20} = 0b11111; |
| 821 | let Inst{7-5} = 0b111; |
| 822 | let Inst{4} = 0b1; |
| 823 | } |
| 824 | |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 825 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | a7ca624 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 826 | let isNotDuplicable = 1 in { |
Evan Cheng | 8fce66a | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 827 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 828 | Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a", |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 829 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 830 | |
Evan Cheng | 7250120 | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 831 | let AddedComplexity = 10 in { |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 832 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 833 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 834 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 835 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 836 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | c168a52 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 837 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr", |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 838 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 839 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 840 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | c168a52 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 841 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr", |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 842 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 843 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 844 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | c168a52 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 845 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr", |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 846 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 847 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 848 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | c168a52 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 849 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr", |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 850 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 851 | } |
Chris Lattner | f4d55ec | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 852 | let AddedComplexity = 10 in { |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 853 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 854 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr", |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 855 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 856 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 857 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Bob Wilson | 9dea05d | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 858 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr", |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 859 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 860 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 861 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Bob Wilson | 9dea05d | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 862 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr", |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 863 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 864 | } |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 865 | } // isNotDuplicable = 1 |
Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 866 | |
Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 867 | |
| 868 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 869 | // assembler. |
Evan Cheng | 2c452fc | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 870 | let neverHasSideEffects = 1 in { |
Evan Cheng | b7704fe | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 871 | let isReMaterializable = 1 in |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 872 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 873 | Pseudo, IIC_iALUi, |
Evan Cheng | b7704fe | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 874 | "adr$p\t$dst, #$label", []>; |
Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 875 | |
Jim Grosbach | 523e554 | 2010-06-21 21:27:27 +0000 | [diff] [blame] | 876 | } // neverHasSideEffects |
Evan Cheng | 4c048fe | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 877 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), |
Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 878 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Evan Cheng | b7704fe | 2010-05-19 07:26:50 +0000 | [diff] [blame] | 879 | Pseudo, IIC_iALUi, |
| 880 | "adr$p\t$dst, #${label}_${id}", []> { |
Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 881 | let Inst{25} = 1; |
| 882 | } |
Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 883 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 884 | //===----------------------------------------------------------------------===// |
| 885 | // Control Flow Instructions. |
| 886 | // |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 887 | |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 888 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 889 | // ARMV4T and above |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 890 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 891 | "bx", "\tlr", [(ARMretflag)]>, |
| 892 | Requires<[IsARM, HasV4T]> { |
| 893 | let Inst{3-0} = 0b1110; |
| 894 | let Inst{7-4} = 0b0001; |
| 895 | let Inst{19-8} = 0b111111111111; |
| 896 | let Inst{27-20} = 0b00010010; |
| 897 | } |
| 898 | |
| 899 | // ARMV4 only |
| 900 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
| 901 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 902 | Requires<[IsARM, NoV4T]> { |
| 903 | let Inst{11-0} = 0b000000001110; |
| 904 | let Inst{15-12} = 0b1111; |
| 905 | let Inst{19-16} = 0b0000; |
| 906 | let Inst{27-20} = 0b00011010; |
| 907 | } |
Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 908 | } |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 909 | |
Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 910 | // Indirect branches |
| 911 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 912 | // ARMV4T and above |
Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 913 | def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 914 | [(brind GPR:$dst)]>, |
| 915 | Requires<[IsARM, HasV4T]> { |
Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 916 | let Inst{7-4} = 0b0001; |
| 917 | let Inst{19-8} = 0b111111111111; |
| 918 | let Inst{27-20} = 0b00010010; |
Johnny Chen | 18183b6 | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 919 | let Inst{31-28} = 0b1110; |
Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 920 | } |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 921 | |
| 922 | // ARMV4 only |
| 923 | def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst", |
| 924 | [(brind GPR:$dst)]>, |
| 925 | Requires<[IsARM, NoV4T]> { |
| 926 | let Inst{11-4} = 0b00000000; |
| 927 | let Inst{15-12} = 0b1111; |
| 928 | let Inst{19-16} = 0b0000; |
| 929 | let Inst{27-20} = 0b00011010; |
| 930 | let Inst{31-28} = 0b1110; |
| 931 | } |
Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 932 | } |
| 933 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 934 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 935 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 936 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 937 | hasExtraDefRegAllocReq = 1 in |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 938 | def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 939 | reglist:$dsts, variable_ops), |
Bob Wilson | f1e8f7f | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 940 | IndexModeUpd, LdStMulFrm, IIC_Br, |
Bob Wilson | d6243b4 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 941 | "ldm${addr:submode}${p}\t$addr!, $dsts", |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 942 | "$addr.addr = $wb", []>; |
Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 943 | |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 944 | // On non-Darwin platforms R9 is callee-saved. |
David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 945 | let isCall = 1, |
Evan Cheng | 4b02b2f | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 946 | Defs = [R0, R1, R2, R3, R12, LR, |
| 947 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 948 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | d93c668 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 949 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 950 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 951 | IIC_Br, "bl\t${func:call}", |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 952 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | 4f36aff | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 953 | Requires<[IsARM, IsNotDarwin]> { |
| 954 | let Inst{31-28} = 0b1110; |
| 955 | } |
Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 956 | |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 957 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 958 | IIC_Br, "bl", "\t${func:call}", |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 959 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 960 | Requires<[IsARM, IsNotDarwin]>; |
Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 961 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 962 | // ARMv5T and above |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 963 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 964 | IIC_Br, "blx\t$func", |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 965 | [(ARMcall GPR:$func)]>, |
| 966 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 967 | let Inst{7-4} = 0b0011; |
| 968 | let Inst{19-8} = 0b111111111111; |
| 969 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 970 | } |
| 971 | |
Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 972 | // ARMv4T |
Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 973 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 974 | def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 975 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 976 | [(ARMcall_nolink tGPR:$func)]>, |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 977 | Requires<[IsARM, HasV4T, IsNotDarwin]> { |
Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 978 | let Inst{7-4} = 0b0001; |
| 979 | let Inst{19-8} = 0b111111111111; |
| 980 | let Inst{27-20} = 0b00010010; |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 981 | } |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 982 | |
| 983 | // ARMv4 |
| 984 | def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 985 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 986 | [(ARMcall_nolink tGPR:$func)]>, |
| 987 | Requires<[IsARM, NoV4T, IsNotDarwin]> { |
| 988 | let Inst{11-4} = 0b00000000; |
| 989 | let Inst{15-12} = 0b1111; |
| 990 | let Inst{19-16} = 0b0000; |
| 991 | let Inst{27-20} = 0b00011010; |
| 992 | } |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 993 | } |
| 994 | |
| 995 | // On Darwin R9 is call-clobbered. |
David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 996 | let isCall = 1, |
Evan Cheng | 4b02b2f | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 997 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 998 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 999 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | d93c668 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 1000 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1001 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1002 | IIC_Br, "bl\t${func:call}", |
Johnny Chen | 4f36aff | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1003 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 1004 | let Inst{31-28} = 0b1110; |
| 1005 | } |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1006 | |
| 1007 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1008 | IIC_Br, "bl", "\t${func:call}", |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1009 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 1010 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1011 | |
| 1012 | // ARMv5T and above |
| 1013 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1014 | IIC_Br, "blx\t$func", |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1015 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
| 1016 | let Inst{7-4} = 0b0011; |
| 1017 | let Inst{19-8} = 0b111111111111; |
| 1018 | let Inst{27-20} = 0b00010010; |
| 1019 | } |
| 1020 | |
Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1021 | // ARMv4T |
Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1022 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 1023 | def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1024 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1025 | [(ARMcall_nolink tGPR:$func)]>, |
| 1026 | Requires<[IsARM, HasV4T, IsDarwin]> { |
Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1027 | let Inst{7-4} = 0b0001; |
| 1028 | let Inst{19-8} = 0b111111111111; |
| 1029 | let Inst{27-20} = 0b00010010; |
Lauro Ramos Venancio | a88c4a7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 1030 | } |
Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1031 | |
| 1032 | // ARMv4 |
| 1033 | def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
| 1034 | IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func", |
| 1035 | [(ARMcall_nolink tGPR:$func)]>, |
| 1036 | Requires<[IsARM, NoV4T, IsDarwin]> { |
| 1037 | let Inst{11-4} = 0b00000000; |
| 1038 | let Inst{15-12} = 0b1111; |
| 1039 | let Inst{19-16} = 0b0000; |
| 1040 | let Inst{27-20} = 0b00011010; |
| 1041 | } |
Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1042 | } |
Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1043 | |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1044 | // Tail calls. |
| 1045 | |
| 1046 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1047 | // Darwin versions. |
| 1048 | let Defs = [R0, R1, R2, R3, R9, R12, |
| 1049 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1050 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1051 | D27, D28, D29, D30, D31, PC], |
| 1052 | Uses = [SP] in { |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1053 | def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1054 | Pseudo, IIC_Br, |
| 1055 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1056 | |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1057 | def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
| 1058 | Pseudo, IIC_Br, |
| 1059 | "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>; |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1060 | |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1061 | def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Dale Johannesen | e228928 | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1062 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1063 | []>, Requires<[IsDarwin]>; |
| 1064 | |
| 1065 | def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1066 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1067 | []>, Requires<[IsDarwin]>; |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1068 | |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1069 | def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
| 1070 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1071 | []>, Requires<[IsDarwin]> { |
| 1072 | let Inst{7-4} = 0b0001; |
| 1073 | let Inst{19-8} = 0b111111111111; |
| 1074 | let Inst{27-20} = 0b00010010; |
| 1075 | let Inst{31-28} = 0b1110; |
| 1076 | } |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1077 | } |
| 1078 | |
| 1079 | // Non-Darwin versions (the difference is R9). |
| 1080 | let Defs = [R0, R1, R2, R3, R12, |
| 1081 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1082 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1083 | D27, D28, D29, D30, D31, PC], |
| 1084 | Uses = [SP] in { |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1085 | def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops), |
| 1086 | Pseudo, IIC_Br, |
| 1087 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1088 | |
Dale Johannesen | d5c58b7 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1089 | def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1090 | Pseudo, IIC_Br, |
| 1091 | "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1092 | |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1093 | def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1094 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1095 | []>, Requires<[IsARM, IsNotDarwin]>; |
Dale Johannesen | a06c2f7 | 2010-06-18 20:44:28 +0000 | [diff] [blame] | 1096 | |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1097 | def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1098 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1099 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1100 | |
Dale Johannesen | d5c58b7 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1101 | def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | e5fcd33 | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1102 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1103 | []>, Requires<[IsNotDarwin]> { |
| 1104 | let Inst{7-4} = 0b0001; |
| 1105 | let Inst{19-8} = 0b111111111111; |
| 1106 | let Inst{27-20} = 0b00010010; |
| 1107 | let Inst{31-28} = 0b1110; |
| 1108 | } |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1109 | } |
| 1110 | } |
| 1111 | |
David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1112 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1113 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1114 | let isBarrier = 1 in { |
Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1115 | let isPredicable = 1 in |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1116 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1117 | "b\t$target", [(br bb:$target)]>; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1118 | |
Owen Anderson | 933b5b7 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 1119 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1120 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | b128824 | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1121 | IIC_Br, "mov\tpc, $target$jt", |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1122 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
Johnny Chen | bee6f16 | 2009-12-14 21:51:34 +0000 | [diff] [blame] | 1123 | let Inst{11-4} = 0b00000000; |
Johnny Chen | 14b25eb | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1124 | let Inst{15-12} = 0b1111; |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1125 | let Inst{20} = 0; // S Bit |
| 1126 | let Inst{24-21} = 0b1101; |
Evan Cheng | f0080b7 | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1127 | let Inst{27-25} = 0b000; |
Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1128 | } |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1129 | def BR_JTm : JTI<(outs), |
| 1130 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | b128824 | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1131 | IIC_Br, "ldr\tpc, $target$jt", |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1132 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 1133 | imm:$id)]> { |
Johnny Chen | 14b25eb | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1134 | let Inst{15-12} = 0b1111; |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1135 | let Inst{20} = 1; // L bit |
| 1136 | let Inst{21} = 0; // W bit |
| 1137 | let Inst{22} = 0; // B bit |
| 1138 | let Inst{24} = 1; // P bit |
Evan Cheng | f0080b7 | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1139 | let Inst{27-25} = 0b011; |
Evan Cheng | a7ca624 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1140 | } |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1141 | def BR_JTadd : JTI<(outs), |
| 1142 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | b128824 | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 1143 | IIC_Br, "add\tpc, $target, $idx$jt", |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1144 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 1145 | imm:$id)]> { |
Johnny Chen | 14b25eb | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 1146 | let Inst{15-12} = 0b1111; |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1147 | let Inst{20} = 0; // S bit |
| 1148 | let Inst{24-21} = 0b0100; |
Evan Cheng | f0080b7 | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 1149 | let Inst{27-25} = 0b000; |
Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1150 | } |
| 1151 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
| 1152 | } // isBarrier = 1 |
Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1153 | |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1154 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1155 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1156 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1157 | IIC_Br, "b", "\t$target", |
Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1158 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1159 | } |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1160 | |
Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1161 | // Branch and Exchange Jazelle -- for disassembly only |
| 1162 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 1163 | [/* For disassembly only; pattern left blank */]> { |
| 1164 | let Inst{23-20} = 0b0010; |
| 1165 | //let Inst{19-8} = 0xfff; |
| 1166 | let Inst{7-4} = 0b0010; |
| 1167 | } |
| 1168 | |
Johnny Chen | 4c444bf | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1169 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 1170 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 1171 | [/* For disassembly only; pattern left blank */]> { |
| 1172 | let Inst{23-20} = 0b0110; |
| 1173 | let Inst{7-4} = 0b0111; |
| 1174 | } |
| 1175 | |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1176 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1177 | let isCall = 1 in { |
| 1178 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
| 1179 | [/* For disassembly only; pattern left blank */]>; |
| 1180 | } |
| 1181 | |
Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1182 | // Store Return State is a system instruction -- for disassembly only |
Johnny Chen | 4c444bf | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1183 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1184 | NoItinerary, "srs${addr:submode}\tsp!, $mode", |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1185 | [/* For disassembly only; pattern left blank */]> { |
| 1186 | let Inst{31-28} = 0b1111; |
| 1187 | let Inst{22-20} = 0b110; // W = 1 |
| 1188 | } |
| 1189 | |
| 1190 | def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 1191 | NoItinerary, "srs${addr:submode}\tsp, $mode", |
| 1192 | [/* For disassembly only; pattern left blank */]> { |
| 1193 | let Inst{31-28} = 0b1111; |
| 1194 | let Inst{22-20} = 0b100; // W = 0 |
| 1195 | } |
| 1196 | |
Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1197 | // Return From Exception is a system instruction -- for disassembly only |
| 1198 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1199 | NoItinerary, "rfe${addr:submode}\t$base!", |
| 1200 | [/* For disassembly only; pattern left blank */]> { |
| 1201 | let Inst{31-28} = 0b1111; |
| 1202 | let Inst{22-20} = 0b011; // W = 1 |
| 1203 | } |
| 1204 | |
| 1205 | def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 1206 | NoItinerary, "rfe${addr:submode}\t$base", |
| 1207 | [/* For disassembly only; pattern left blank */]> { |
| 1208 | let Inst{31-28} = 0b1111; |
| 1209 | let Inst{22-20} = 0b001; // W = 0 |
| 1210 | } |
| 1211 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1212 | //===----------------------------------------------------------------------===// |
| 1213 | // Load / store Instructions. |
| 1214 | // |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1215 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1216 | // Load |
Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 1217 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1218 | def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1219 | "ldr", "\t$dst, $addr", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1220 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1221 | |
Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1222 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1223 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1224 | isReMaterializable = 1 in |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1225 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1226 | "ldr", "\t$dst, $addr", []>; |
Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1227 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1228 | // Loads with zero extension |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1229 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1230 | IIC_iLoadr, "ldrh", "\t$dst, $addr", |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1231 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1232 | |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1233 | def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1234 | IIC_iLoadr, "ldrb", "\t$dst, $addr", |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1235 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1236 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1237 | // Loads with sign extension |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1238 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1239 | IIC_iLoadr, "ldrsh", "\t$dst, $addr", |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1240 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1241 | |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1242 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1243 | IIC_iLoadr, "ldrsb", "\t$dst, $addr", |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1244 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1245 | |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1246 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1247 | // Load doubleword |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1248 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1249 | IIC_iLoadr, "ldrd", "\t$dst1, $addr", |
Misha Brukman | 209baa5 | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1250 | []>, Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1251 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1252 | // Indexed loads |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1253 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1254 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1255 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1256 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1257 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1258 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1259 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 1bbe581 | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1260 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1261 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1262 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1263 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4443c7d | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1264 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1265 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1266 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1267 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 7251e57 | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1268 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1269 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1270 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1271 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 7251e57 | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1272 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1273 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1274 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1275 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1276 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1277 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1278 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1279 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1280 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1281 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1282 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1283 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1284 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1285 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1286 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1287 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1288 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1289 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1290 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1291 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1292 | |
| 1293 | // For disassembly only |
| 1294 | def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
| 1295 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr, |
| 1296 | "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>, |
| 1297 | Requires<[IsARM, HasV5TE]>; |
| 1298 | |
| 1299 | // For disassembly only |
| 1300 | def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb), |
| 1301 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr, |
| 1302 | "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>, |
| 1303 | Requires<[IsARM, HasV5TE]>; |
| 1304 | |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1305 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1306 | |
Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1307 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1308 | |
| 1309 | def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
| 1310 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru, |
| 1311 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1312 | let Inst{21} = 1; // overwrite |
| 1313 | } |
| 1314 | |
| 1315 | def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1316 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru, |
| 1317 | "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1318 | let Inst{21} = 1; // overwrite |
| 1319 | } |
| 1320 | |
| 1321 | def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
Johnny Chen | acbc06c | 2010-04-15 23:12:47 +0000 | [diff] [blame] | 1322 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1323 | "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1324 | let Inst{21} = 1; // overwrite |
| 1325 | } |
| 1326 | |
| 1327 | def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
| 1328 | (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
| 1329 | "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1330 | let Inst{21} = 1; // overwrite |
| 1331 | } |
| 1332 | |
| 1333 | def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
| 1334 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
| 1335 | "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1336 | let Inst{21} = 1; // overwrite |
| 1337 | } |
| 1338 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1339 | // Store |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1340 | def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1341 | "str", "\t$src, $addr", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1342 | [(store GPR:$src, addrmode2:$addr)]>; |
| 1343 | |
| 1344 | // Stores with truncate |
Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1345 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, |
| 1346 | IIC_iStorer, "strh", "\t$src, $addr", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1347 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 1348 | |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1349 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1350 | "strb", "\t$src, $addr", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1351 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 1352 | |
| 1353 | // Store doubleword |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1354 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1355 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1356 | StMiscFrm, IIC_iStorer, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1357 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1358 | |
| 1359 | // Indexed stores |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1360 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1361 | (ins GPR:$src, GPR:$base, am2offset:$offset), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1362 | StFrm, IIC_iStoreru, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1363 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1364 | [(set GPR:$base_wb, |
| 1365 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1366 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1367 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1368 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1369 | StFrm, IIC_iStoreru, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1370 | "str", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1371 | [(set GPR:$base_wb, |
| 1372 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1373 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1374 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1375 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1376 | StMiscFrm, IIC_iStoreru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1377 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1378 | [(set GPR:$base_wb, |
| 1379 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 1380 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1381 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1382 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1383 | StMiscFrm, IIC_iStoreru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1384 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1385 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 1386 | GPR:$base, am3offset:$offset))]>; |
| 1387 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1388 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1389 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1390 | StFrm, IIC_iStoreru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1391 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1392 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 1393 | GPR:$base, am2offset:$offset))]>; |
| 1394 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1395 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1396 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1397 | StFrm, IIC_iStoreru, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1398 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1399 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 1400 | GPR:$base, am2offset:$offset))]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1401 | |
Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1402 | // For disassembly only |
| 1403 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 1404 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
| 1405 | StMiscFrm, IIC_iStoreru, |
| 1406 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 1407 | "$base = $base_wb", []>; |
| 1408 | |
| 1409 | // For disassembly only |
| 1410 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 1411 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
| 1412 | StMiscFrm, IIC_iStoreru, |
| 1413 | "strd", "\t$src1, $src2, [$base], $offset", |
| 1414 | "$base = $base_wb", []>; |
| 1415 | |
Johnny Chen | 718ed8a | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1416 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1417 | |
| 1418 | def STRT : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1419 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1420 | StFrm, IIC_iStoreru, |
| 1421 | "strt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1422 | [/* For disassembly only; pattern left blank */]> { |
| 1423 | let Inst{21} = 1; // overwrite |
| 1424 | } |
| 1425 | |
| 1426 | def STRBT : AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1427 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1428 | StFrm, IIC_iStoreru, |
| 1429 | "strbt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1430 | [/* For disassembly only; pattern left blank */]> { |
| 1431 | let Inst{21} = 1; // overwrite |
| 1432 | } |
| 1433 | |
Johnny Chen | 718ed8a | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1434 | def STRHT: AI3sthpo<(outs GPR:$base_wb), |
| 1435 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
| 1436 | StMiscFrm, IIC_iStoreru, |
| 1437 | "strht", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1438 | [/* For disassembly only; pattern left blank */]> { |
| 1439 | let Inst{21} = 1; // overwrite |
| 1440 | } |
| 1441 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1442 | //===----------------------------------------------------------------------===// |
| 1443 | // Load / store multiple Instructions. |
| 1444 | // |
| 1445 | |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1446 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1447 | def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | f1e8f7f | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1448 | reglist:$dsts, variable_ops), |
| 1449 | IndexModeNone, LdStMulFrm, IIC_iLoadm, |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1450 | "ldm${addr:submode}${p}\t$addr, $dsts", "", []>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1451 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1452 | def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1453 | reglist:$dsts, variable_ops), |
Bob Wilson | f1e8f7f | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1454 | IndexModeUpd, LdStMulFrm, IIC_iLoadm, |
Bob Wilson | d6243b4 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1455 | "ldm${addr:submode}${p}\t$addr!, $dsts", |
Johnny Chen | 053e351 | 2010-03-19 23:50:27 +0000 | [diff] [blame] | 1456 | "$addr.addr = $wb", []>; |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1457 | } // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1458 | |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1459 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1460 | def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p, |
Bob Wilson | f1e8f7f | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1461 | reglist:$srcs, variable_ops), |
| 1462 | IndexModeNone, LdStMulFrm, IIC_iStorem, |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1463 | "stm${addr:submode}${p}\t$addr, $srcs", "", []>; |
| 1464 | |
| 1465 | def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p, |
| 1466 | reglist:$srcs, variable_ops), |
Bob Wilson | f1e8f7f | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1467 | IndexModeUpd, LdStMulFrm, IIC_iStorem, |
Bob Wilson | d6243b4 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 1468 | "stm${addr:submode}${p}\t$addr!, $srcs", |
Johnny Chen | 053e351 | 2010-03-19 23:50:27 +0000 | [diff] [blame] | 1469 | "$addr.addr = $wb", []>; |
Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1470 | } // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1471 | |
| 1472 | //===----------------------------------------------------------------------===// |
| 1473 | // Move Instructions. |
| 1474 | // |
| 1475 | |
Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1476 | let neverHasSideEffects = 1 in |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1477 | def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1478 | "mov", "\t$dst, $src", []>, UnaryDP { |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1479 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1480 | let Inst{25} = 0; |
| 1481 | } |
| 1482 | |
Dale Johannesen | 438c35b | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1483 | // A version for the smaller set of tail call registers. |
| 1484 | let neverHasSideEffects = 1 in |
| 1485 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm, |
| 1486 | IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP { |
| 1487 | let Inst{11-4} = 0b00000000; |
| 1488 | let Inst{25} = 0; |
| 1489 | } |
| 1490 | |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1491 | def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1492 | DPSoRegFrm, IIC_iMOVsr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1493 | "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP { |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1494 | let Inst{25} = 0; |
| 1495 | } |
Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1496 | |
Evan Cheng | 64fdacc | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1497 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1498 | def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1499 | "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP { |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1500 | let Inst{25} = 1; |
| 1501 | } |
| 1502 | |
| 1503 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1504 | def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src), |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1505 | DPFrm, IIC_iMOVi, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1506 | "movw", "\t$dst, $src", |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1507 | [(set GPR:$dst, imm0_65535:$src)]>, |
Johnny Chen | 5b66b31 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1508 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1509 | let Inst{20} = 0; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1510 | let Inst{25} = 1; |
| 1511 | } |
| 1512 | |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1513 | let Constraints = "$src = $dst" in |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1514 | def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm), |
| 1515 | DPFrm, IIC_iMOVi, |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1516 | "movt", "\t$dst, $imm", |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1517 | [(set GPR:$dst, |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1518 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1519 | lo16AllZero:$imm))]>, UnaryDP, |
| 1520 | Requires<[IsARM, HasV6T2]> { |
Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1521 | let Inst{20} = 0; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1522 | let Inst{25} = 1; |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1523 | } |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1524 | |
Evan Cheng | 786b15f | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1525 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 1526 | Requires<[IsARM, HasV6T2]>; |
| 1527 | |
David Goodwin | 5f582b7 | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1528 | let Uses = [CPSR] in |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1529 | def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1530 | "mov", "\t$dst, $src, rrx", |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1531 | [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1532 | |
| 1533 | // These aren't really mov instructions, but we have to define them this way |
| 1534 | // due to flag operands. |
| 1535 | |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1536 | let Defs = [CPSR] in { |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1537 | def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1538 | IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1", |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1539 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | 30f6f8f | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 1540 | def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1541 | IIC_iMOVsi, "movs", "\t$dst, $src, asr #1", |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1542 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1543 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1544 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1545 | //===----------------------------------------------------------------------===// |
| 1546 | // Extend Instructions. |
| 1547 | // |
| 1548 | |
| 1549 | // Sign extenders |
| 1550 | |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1551 | defm SXTB : AI_unary_rrot<0b01101010, |
| 1552 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1553 | defm SXTH : AI_unary_rrot<0b01101011, |
| 1554 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1555 | |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1556 | defm SXTAB : AI_bin_rrot<0b01101010, |
| 1557 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
| 1558 | defm SXTAH : AI_bin_rrot<0b01101011, |
| 1559 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1560 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1561 | // For disassembly only |
| 1562 | defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">; |
| 1563 | |
| 1564 | // For disassembly only |
| 1565 | defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1566 | |
| 1567 | // Zero extenders |
| 1568 | |
| 1569 | let AddedComplexity = 16 in { |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1570 | defm UXTB : AI_unary_rrot<0b01101110, |
| 1571 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 1572 | defm UXTH : AI_unary_rrot<0b01101111, |
| 1573 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 1574 | defm UXTB16 : AI_unary_rrot<0b01101100, |
| 1575 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1576 | |
Jim Grosbach | c445a7d | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 1577 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 1578 | // The transformation should probably be done as a combiner action |
| 1579 | // instead so we can include a check for masking back in the upper |
| 1580 | // eight bits of the source into the lower eight bits of the result. |
| 1581 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 1582 | // (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1583 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1584 | (UXTB16r_rot GPR:$Src, 8)>; |
| 1585 | |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1586 | defm UXTAB : AI_bin_rrot<0b01101110, "uxtab", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1587 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1588 | defm UXTAH : AI_bin_rrot<0b01101111, "uxtah", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1589 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1590 | } |
| 1591 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1592 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1593 | // For disassembly only |
| 1594 | defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | c7829d6 | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 1595 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1596 | |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1597 | def SBFX : I<(outs GPR:$dst), |
| 1598 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
| 1599 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1600 | "sbfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1601 | Requires<[IsARM, HasV6T2]> { |
| 1602 | let Inst{27-21} = 0b0111101; |
| 1603 | let Inst{6-4} = 0b101; |
| 1604 | } |
| 1605 | |
| 1606 | def UBFX : I<(outs GPR:$dst), |
| 1607 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
| 1608 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1609 | "ubfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1610 | Requires<[IsARM, HasV6T2]> { |
| 1611 | let Inst{27-21} = 0b0111111; |
| 1612 | let Inst{6-4} = 0b101; |
| 1613 | } |
| 1614 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1615 | //===----------------------------------------------------------------------===// |
| 1616 | // Arithmetic Instructions. |
| 1617 | // |
| 1618 | |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1619 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1620 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1621 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1622 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1623 | |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1624 | // ADD and SUB with 's' bit set. |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1625 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
| 1626 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1627 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1628 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1629 | |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1630 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1631 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1632 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1633 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1634 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1635 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1636 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1637 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1638 | |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1639 | def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Bob Wilson | b102139 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 1640 | IIC_iALUi, "rsb", "\t$dst, $a, $b", |
| 1641 | [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> { |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1642 | let Inst{25} = 1; |
| 1643 | } |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1644 | |
Bob Wilson | adb93e5 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1645 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 1646 | // equivalent to SUBrr. |
| 1647 | def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Bob Wilson | b102139 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 1648 | IIC_iALUr, "rsb", "\t$dst, $a, $b", |
| 1649 | [/* For disassembly only; pattern left blank */]> { |
Bob Wilson | adb93e5 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 1650 | let Inst{25} = 0; |
| 1651 | let Inst{11-4} = 0b00000000; |
| 1652 | } |
| 1653 | |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1654 | def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Bob Wilson | b102139 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 1655 | IIC_iALUsr, "rsb", "\t$dst, $a, $b", |
| 1656 | [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> { |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1657 | let Inst{25} = 0; |
| 1658 | } |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1659 | |
| 1660 | // RSB with 's' bit set. |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1661 | let Defs = [CPSR] in { |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1662 | def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1663 | IIC_iALUi, "rsbs", "\t$dst, $a, $b", |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1664 | [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> { |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1665 | let Inst{20} = 1; |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1666 | let Inst{25} = 1; |
| 1667 | } |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1668 | def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1669 | IIC_iALUsr, "rsbs", "\t$dst, $a, $b", |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1670 | [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> { |
Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1671 | let Inst{20} = 1; |
| 1672 | let Inst{25} = 0; |
| 1673 | } |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1674 | } |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1675 | |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1676 | let Uses = [CPSR] in { |
| 1677 | def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1678 | DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b", |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1679 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, |
| 1680 | Requires<[IsARM]> { |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1681 | let Inst{25} = 1; |
| 1682 | } |
Bob Wilson | 72de307 | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 1683 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 1684 | // equivalent to SUBrr. |
| 1685 | def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 1686 | DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b", |
| 1687 | [/* For disassembly only; pattern left blank */]> { |
| 1688 | let Inst{25} = 0; |
| 1689 | let Inst{11-4} = 0b00000000; |
| 1690 | } |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1691 | def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1692 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b", |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1693 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, |
| 1694 | Requires<[IsARM]> { |
Bob Wilson | a33fa47 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1695 | let Inst{25} = 0; |
| 1696 | } |
Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1697 | } |
| 1698 | |
| 1699 | // FIXME: Allow these to be predicated. |
Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1700 | let Defs = [CPSR], Uses = [CPSR] in { |
| 1701 | def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1702 | DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b", |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1703 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, |
| 1704 | Requires<[IsARM]> { |
Bob Wilson | a33fa47 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1705 | let Inst{20} = 1; |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1706 | let Inst{25} = 1; |
| 1707 | } |
Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1708 | def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1709 | DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b", |
Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1710 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, |
| 1711 | Requires<[IsARM]> { |
Bob Wilson | a33fa47 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1712 | let Inst{20} = 1; |
| 1713 | let Inst{25} = 0; |
| 1714 | } |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1715 | } |
Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1716 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1717 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | a90af1b | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1718 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 1719 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 1720 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 1721 | // details. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1722 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 1723 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | a90af1b | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1724 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 1725 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 1726 | // The with-carry-in form matches bitwise not instead of the negation. |
| 1727 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 1728 | // for part of the negation. |
| 1729 | def : ARMPat<(adde GPR:$src, so_imm_not:$imm), |
| 1730 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1731 | |
| 1732 | // Note: These are implemented in C++ code, because they have to generate |
| 1733 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 1734 | // cannot produce. |
| 1735 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 1736 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 1737 | |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1738 | // ARM Arithmetic Instruction -- for disassembly only |
Johnny Chen | c95a814 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1739 | // GPR:$dst = GPR:$a op GPR:$b |
Nate Begeman | 7010a71 | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1740 | class AAI<bits<8> op27_20, bits<4> op7_4, string opc, |
| 1741 | list<dag> pattern = [/* For disassembly only; pattern left blank */]> |
Johnny Chen | c95a814 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1742 | : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr, |
Nate Begeman | 7010a71 | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1743 | opc, "\t$dst, $a, $b", pattern> { |
Johnny Chen | b0208d2 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 1744 | let Inst{27-20} = op27_20; |
| 1745 | let Inst{7-4} = op7_4; |
| 1746 | } |
| 1747 | |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1748 | // Saturating add/subtract -- for disassembly only |
| 1749 | |
Nate Begeman | 7010a71 | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1750 | def QADD : AAI<0b00010000, 0b0101, "qadd", |
| 1751 | [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1752 | def QADD16 : AAI<0b01100010, 0b0001, "qadd16">; |
| 1753 | def QADD8 : AAI<0b01100010, 0b1001, "qadd8">; |
| 1754 | def QASX : AAI<0b01100010, 0b0011, "qasx">; |
| 1755 | def QDADD : AAI<0b00010100, 0b0101, "qdadd">; |
| 1756 | def QDSUB : AAI<0b00010110, 0b0101, "qdsub">; |
| 1757 | def QSAX : AAI<0b01100010, 0b0101, "qsax">; |
Nate Begeman | 7010a71 | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1758 | def QSUB : AAI<0b00010010, 0b0101, "qsub", |
| 1759 | [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1760 | def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">; |
| 1761 | def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">; |
| 1762 | def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">; |
| 1763 | def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">; |
| 1764 | def UQASX : AAI<0b01100110, 0b0011, "uqasx">; |
| 1765 | def UQSAX : AAI<0b01100110, 0b0101, "uqsax">; |
| 1766 | def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">; |
| 1767 | def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">; |
| 1768 | |
| 1769 | // Signed/Unsigned add/subtract -- for disassembly only |
| 1770 | |
| 1771 | def SASX : AAI<0b01100001, 0b0011, "sasx">; |
| 1772 | def SADD16 : AAI<0b01100001, 0b0001, "sadd16">; |
| 1773 | def SADD8 : AAI<0b01100001, 0b1001, "sadd8">; |
| 1774 | def SSAX : AAI<0b01100001, 0b0101, "ssax">; |
| 1775 | def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">; |
| 1776 | def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">; |
| 1777 | def UASX : AAI<0b01100101, 0b0011, "uasx">; |
| 1778 | def UADD16 : AAI<0b01100101, 0b0001, "uadd16">; |
| 1779 | def UADD8 : AAI<0b01100101, 0b1001, "uadd8">; |
| 1780 | def USAX : AAI<0b01100101, 0b0101, "usax">; |
| 1781 | def USUB16 : AAI<0b01100101, 0b0111, "usub16">; |
| 1782 | def USUB8 : AAI<0b01100101, 0b1111, "usub8">; |
| 1783 | |
| 1784 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 1785 | |
| 1786 | def SHASX : AAI<0b01100011, 0b0011, "shasx">; |
| 1787 | def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">; |
| 1788 | def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">; |
| 1789 | def SHSAX : AAI<0b01100011, 0b0101, "shsax">; |
| 1790 | def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">; |
| 1791 | def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">; |
| 1792 | def UHASX : AAI<0b01100111, 0b0011, "uhasx">; |
| 1793 | def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">; |
| 1794 | def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">; |
| 1795 | def UHSAX : AAI<0b01100111, 0b0101, "uhsax">; |
| 1796 | def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">; |
| 1797 | def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">; |
| 1798 | |
Johnny Chen | 38e7bb6 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1799 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1800 | |
Johnny Chen | 38e7bb6 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1801 | def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1802 | MulFrm /* for convenience */, NoItinerary, "usad8", |
| 1803 | "\t$dst, $a, $b", []>, |
| 1804 | Requires<[IsARM, HasV6]> { |
| 1805 | let Inst{27-20} = 0b01111000; |
| 1806 | let Inst{15-12} = 0b1111; |
| 1807 | let Inst{7-4} = 0b0001; |
| 1808 | } |
| 1809 | def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 1810 | MulFrm /* for convenience */, NoItinerary, "usada8", |
| 1811 | "\t$dst, $a, $b, $acc", []>, |
| 1812 | Requires<[IsARM, HasV6]> { |
| 1813 | let Inst{27-20} = 0b01111000; |
| 1814 | let Inst{7-4} = 0b0001; |
| 1815 | } |
| 1816 | |
| 1817 | // Signed/Unsigned saturate -- for disassembly only |
| 1818 | |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 1819 | def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh), |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1820 | SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh", |
| 1821 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1822 | let Inst{27-21} = 0b0110101; |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1823 | let Inst{5-4} = 0b01; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1824 | } |
| 1825 | |
Bob Wilson | 9664984 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 1826 | def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm, |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1827 | NoItinerary, "ssat16", "\t$dst, $bit_pos, $a", |
| 1828 | [/* For disassembly only; pattern left blank */]> { |
| 1829 | let Inst{27-20} = 0b01101010; |
| 1830 | let Inst{7-4} = 0b0011; |
| 1831 | } |
| 1832 | |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 1833 | def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh), |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1834 | SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh", |
| 1835 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1836 | let Inst{27-21} = 0b0110111; |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1837 | let Inst{5-4} = 0b01; |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1838 | } |
| 1839 | |
Bob Wilson | 9664984 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 1840 | def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm, |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 1841 | NoItinerary, "usat16", "\t$dst, $bit_pos, $a", |
| 1842 | [/* For disassembly only; pattern left blank */]> { |
| 1843 | let Inst{27-20} = 0b01101110; |
| 1844 | let Inst{7-4} = 0b0011; |
| 1845 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1846 | |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 1847 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 1848 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | c4a96c0 | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 1849 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1850 | //===----------------------------------------------------------------------===// |
| 1851 | // Bitwise Instructions. |
| 1852 | // |
| 1853 | |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1854 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1855 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1856 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1857 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1858 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1859 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1860 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1861 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1862 | |
Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1863 | def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 5ac6f24 | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 1864 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1865 | "bfc", "\t$dst, $imm", "$src = $dst", |
Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1866 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
| 1867 | Requires<[IsARM, HasV6T2]> { |
| 1868 | let Inst{27-21} = 0b0111110; |
| 1869 | let Inst{6-0} = 0b0011111; |
| 1870 | } |
| 1871 | |
Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 1872 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 1873 | def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm), |
Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 1874 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 1875 | "bfi", "\t$dst, $val, $imm", "$src = $dst", |
| 1876 | [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val, |
| 1877 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 1878 | Requires<[IsARM, HasV6T2]> { |
| 1879 | let Inst{27-21} = 0b0111110; |
| 1880 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 1881 | } |
| 1882 | |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1883 | def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1884 | "mvn", "\t$dst, $src", |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1885 | [(set GPR:$dst, (not GPR:$src))]>, UnaryDP { |
Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1886 | let Inst{25} = 0; |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1887 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1888 | } |
Evan Cheng | 81889d01 | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1889 | def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1890 | IIC_iMOVsr, "mvn", "\t$dst, $src", |
Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1891 | [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP { |
| 1892 | let Inst{25} = 0; |
| 1893 | } |
Evan Cheng | 64fdacc | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1894 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1895 | def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1896 | IIC_iMOVi, "mvn", "\t$dst, $imm", |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1897 | [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP { |
| 1898 | let Inst{25} = 1; |
| 1899 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1900 | |
| 1901 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 1902 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 1903 | |
| 1904 | //===----------------------------------------------------------------------===// |
| 1905 | // Multiply Instructions. |
| 1906 | // |
| 1907 | |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1908 | let isCommutable = 1 in |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1909 | def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1910 | IIC_iMUL32, "mul", "\t$dst, $a, $b", |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1911 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1912 | |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1913 | def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1914 | IIC_iMAC32, "mla", "\t$dst, $a, $b, $c", |
Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1915 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1916 | |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1917 | def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1918 | IIC_iMAC32, "mls", "\t$dst, $a, $b, $c", |
Evan Cheng | e63b0e6 | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 1919 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, |
| 1920 | Requires<[IsARM, HasV6T2]>; |
| 1921 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1922 | // Extra precision multiplies with low / high results |
Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1923 | let neverHasSideEffects = 1 in { |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1924 | let isCommutable = 1 in { |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1925 | def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1926 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1927 | "smull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1928 | |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1929 | def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1930 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1931 | "umull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1932 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1933 | |
| 1934 | // Multiply + accumulate |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1935 | def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1936 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1937 | "smlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1938 | |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1939 | def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1940 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1941 | "umlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1942 | |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1943 | def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1944 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1945 | "umaal", "\t$ldst, $hdst, $a, $b", []>, |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1946 | Requires<[IsARM, HasV6]>; |
Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1947 | } // neverHasSideEffects |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1948 | |
| 1949 | // Most significant word multiply |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1950 | def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1951 | IIC_iMUL32, "smmul", "\t$dst, $a, $b", |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1952 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>, |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1953 | Requires<[IsARM, HasV6]> { |
| 1954 | let Inst{7-4} = 0b0001; |
| 1955 | let Inst{15-12} = 0b1111; |
| 1956 | } |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1957 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1958 | def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 1959 | IIC_iMUL32, "smmulr", "\t$dst, $a, $b", |
| 1960 | [/* For disassembly only; pattern left blank */]>, |
| 1961 | Requires<[IsARM, HasV6]> { |
| 1962 | let Inst{7-4} = 0b0011; // R = 1 |
| 1963 | let Inst{15-12} = 0b1111; |
| 1964 | } |
| 1965 | |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1966 | def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1967 | IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c", |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1968 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>, |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1969 | Requires<[IsARM, HasV6]> { |
| 1970 | let Inst{7-4} = 0b0001; |
| 1971 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1972 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1973 | def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
| 1974 | IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c", |
| 1975 | [/* For disassembly only; pattern left blank */]>, |
| 1976 | Requires<[IsARM, HasV6]> { |
| 1977 | let Inst{7-4} = 0b0011; // R = 1 |
| 1978 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1979 | |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1980 | def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1981 | IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1982 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, |
Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1983 | Requires<[IsARM, HasV6]> { |
| 1984 | let Inst{7-4} = 0b1101; |
| 1985 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1986 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1987 | def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
| 1988 | IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c", |
| 1989 | [/* For disassembly only; pattern left blank */]>, |
| 1990 | Requires<[IsARM, HasV6]> { |
| 1991 | let Inst{7-4} = 0b1111; // R = 1 |
| 1992 | } |
| 1993 | |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1994 | multiclass AI_smul<string opc, PatFrag opnode> { |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1995 | def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1996 | IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b", |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1997 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 1998 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1999 | Requires<[IsARM, HasV5TE]> { |
| 2000 | let Inst{5} = 0; |
| 2001 | let Inst{6} = 0; |
| 2002 | } |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2003 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2004 | def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2005 | IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b", |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2006 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2007 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2008 | Requires<[IsARM, HasV5TE]> { |
| 2009 | let Inst{5} = 0; |
| 2010 | let Inst{6} = 1; |
| 2011 | } |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2012 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2013 | def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2014 | IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b", |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2015 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2016 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2017 | Requires<[IsARM, HasV5TE]> { |
| 2018 | let Inst{5} = 1; |
| 2019 | let Inst{6} = 0; |
| 2020 | } |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2021 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2022 | def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2023 | IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b", |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2024 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
| 2025 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2026 | Requires<[IsARM, HasV5TE]> { |
| 2027 | let Inst{5} = 1; |
| 2028 | let Inst{6} = 1; |
| 2029 | } |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2030 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2031 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2032 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b", |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2033 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2034 | (sext_inreg GPR:$b, i16)), (i32 16)))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2035 | Requires<[IsARM, HasV5TE]> { |
| 2036 | let Inst{5} = 1; |
| 2037 | let Inst{6} = 0; |
| 2038 | } |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2039 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2040 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2041 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2042 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2043 | (sra GPR:$b, (i32 16))), (i32 16)))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2044 | Requires<[IsARM, HasV5TE]> { |
| 2045 | let Inst{5} = 1; |
| 2046 | let Inst{6} = 1; |
| 2047 | } |
Rafael Espindola | 595dc4c | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 2048 | } |
| 2049 | |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2050 | |
| 2051 | multiclass AI_smla<string opc, PatFrag opnode> { |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2052 | def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2053 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2054 | [(set GPR:$dst, (add GPR:$acc, |
| 2055 | (opnode (sext_inreg GPR:$a, i16), |
| 2056 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2057 | Requires<[IsARM, HasV5TE]> { |
| 2058 | let Inst{5} = 0; |
| 2059 | let Inst{6} = 0; |
| 2060 | } |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2061 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2062 | def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2063 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2064 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 2065 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2066 | Requires<[IsARM, HasV5TE]> { |
| 2067 | let Inst{5} = 0; |
| 2068 | let Inst{6} = 1; |
| 2069 | } |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2070 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2071 | def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2072 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc", |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2073 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2074 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2075 | Requires<[IsARM, HasV5TE]> { |
| 2076 | let Inst{5} = 1; |
| 2077 | let Inst{6} = 0; |
| 2078 | } |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2079 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2080 | def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2081 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc", |
| 2082 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
| 2083 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2084 | Requires<[IsARM, HasV5TE]> { |
| 2085 | let Inst{5} = 1; |
| 2086 | let Inst{6} = 1; |
| 2087 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2088 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2089 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2090 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2091 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2092 | (sext_inreg GPR:$b, i16)), (i32 16))))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2093 | Requires<[IsARM, HasV5TE]> { |
| 2094 | let Inst{5} = 0; |
| 2095 | let Inst{6} = 0; |
| 2096 | } |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2097 | |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2098 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2099 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2100 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2101 | (sra GPR:$b, (i32 16))), (i32 16))))]>, |
Evan Cheng | 36ae403 | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 2102 | Requires<[IsARM, HasV5TE]> { |
| 2103 | let Inst{5} = 0; |
| 2104 | let Inst{6} = 1; |
| 2105 | } |
Rafael Espindola | 01dd97a | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 2106 | } |
Rafael Espindola | 778769a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 2107 | |
Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2108 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2109 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2110 | |
Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2111 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
| 2112 | def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2113 | IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b", |
| 2114 | [/* For disassembly only; pattern left blank */]>, |
| 2115 | Requires<[IsARM, HasV5TE]> { |
| 2116 | let Inst{5} = 0; |
| 2117 | let Inst{6} = 0; |
| 2118 | } |
| 2119 | |
| 2120 | def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2121 | IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b", |
| 2122 | [/* For disassembly only; pattern left blank */]>, |
| 2123 | Requires<[IsARM, HasV5TE]> { |
| 2124 | let Inst{5} = 0; |
| 2125 | let Inst{6} = 1; |
| 2126 | } |
| 2127 | |
| 2128 | def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2129 | IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b", |
| 2130 | [/* For disassembly only; pattern left blank */]>, |
| 2131 | Requires<[IsARM, HasV5TE]> { |
| 2132 | let Inst{5} = 1; |
| 2133 | let Inst{6} = 0; |
| 2134 | } |
| 2135 | |
| 2136 | def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2137 | IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b", |
| 2138 | [/* For disassembly only; pattern left blank */]>, |
| 2139 | Requires<[IsARM, HasV5TE]> { |
| 2140 | let Inst{5} = 1; |
| 2141 | let Inst{6} = 1; |
| 2142 | } |
| 2143 | |
Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2144 | // Helper class for AI_smld -- for disassembly only |
| 2145 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2146 | InstrItinClass itin, string opc, string asm> |
| 2147 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
| 2148 | let Inst{4} = 1; |
| 2149 | let Inst{5} = swap; |
| 2150 | let Inst{6} = sub; |
| 2151 | let Inst{7} = 0; |
| 2152 | let Inst{21-20} = 0b00; |
| 2153 | let Inst{22} = long; |
| 2154 | let Inst{27-23} = 0b01110; |
| 2155 | } |
| 2156 | |
| 2157 | multiclass AI_smld<bit sub, string opc> { |
| 2158 | |
| 2159 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 2160 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">; |
| 2161 | |
| 2162 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
| 2163 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">; |
| 2164 | |
| 2165 | def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b), |
| 2166 | NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">; |
| 2167 | |
| 2168 | def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 2169 | NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">; |
| 2170 | |
| 2171 | } |
| 2172 | |
| 2173 | defm SMLA : AI_smld<0, "smla">; |
| 2174 | defm SMLS : AI_smld<1, "smls">; |
| 2175 | |
Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2176 | multiclass AI_sdml<bit sub, string opc> { |
| 2177 | |
| 2178 | def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 2179 | NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> { |
| 2180 | let Inst{15-12} = 0b1111; |
| 2181 | } |
| 2182 | |
| 2183 | def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
| 2184 | NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> { |
| 2185 | let Inst{15-12} = 0b1111; |
| 2186 | } |
| 2187 | |
| 2188 | } |
| 2189 | |
| 2190 | defm SMUA : AI_sdml<0, "smua">; |
| 2191 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 3874a16 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 2192 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2193 | //===----------------------------------------------------------------------===// |
| 2194 | // Misc. Arithmetic Instructions. |
| 2195 | // |
Rafael Espindola | d1a4ea4 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 2196 | |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2197 | def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2198 | "clz", "\t$dst, $src", |
Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2199 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> { |
| 2200 | let Inst{7-4} = 0b0001; |
| 2201 | let Inst{11-8} = 0b1111; |
| 2202 | let Inst{19-16} = 0b1111; |
| 2203 | } |
Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2204 | |
Jim Grosbach | 8546ec9 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2205 | def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 6c0fb92 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 2206 | "rbit", "\t$dst, $src", |
| 2207 | [(set GPR:$dst, (ARMrbit GPR:$src))]>, |
| 2208 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8546ec9 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2209 | let Inst{7-4} = 0b0011; |
| 2210 | let Inst{11-8} = 0b1111; |
| 2211 | let Inst{19-16} = 0b1111; |
| 2212 | } |
| 2213 | |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2214 | def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2215 | "rev", "\t$dst, $src", |
Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2216 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> { |
| 2217 | let Inst{7-4} = 0b0011; |
| 2218 | let Inst{11-8} = 0b1111; |
| 2219 | let Inst{19-16} = 0b1111; |
| 2220 | } |
Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2221 | |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2222 | def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2223 | "rev16", "\t$dst, $src", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2224 | [(set GPR:$dst, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2225 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 2226 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 2227 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 2228 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>, |
Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2229 | Requires<[IsARM, HasV6]> { |
| 2230 | let Inst{7-4} = 0b1011; |
| 2231 | let Inst{11-8} = 0b1111; |
| 2232 | let Inst{19-16} = 0b1111; |
| 2233 | } |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2234 | |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2235 | def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2236 | "revsh", "\t$dst, $src", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2237 | [(set GPR:$dst, |
| 2238 | (sext_inreg |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2239 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), |
| 2240 | (shl GPR:$src, (i32 8))), i16))]>, |
Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2241 | Requires<[IsARM, HasV6]> { |
| 2242 | let Inst{7-4} = 0b1011; |
| 2243 | let Inst{11-8} = 0b1111; |
| 2244 | let Inst{19-16} = 0b1111; |
| 2245 | } |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2246 | |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2247 | def lsl_shift_imm : SDNodeXForm<imm, [{ |
| 2248 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue()); |
| 2249 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2250 | }]>; |
| 2251 | |
| 2252 | def lsl_amt : PatLeaf<(i32 imm), [{ |
| 2253 | return (N->getZExtValue() < 32); |
| 2254 | }], lsl_shift_imm>; |
| 2255 | |
Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2256 | def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst), |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2257 | (ins GPR:$src1, GPR:$src2, shift_imm:$sh), |
| 2258 | IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2259 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2260 | (and (shl GPR:$src2, lsl_amt:$sh), |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2261 | 0xFFFF0000)))]>, |
Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2262 | Requires<[IsARM, HasV6]> { |
| 2263 | let Inst{6-4} = 0b001; |
| 2264 | } |
Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2265 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2266 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 2267 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 2268 | (PKHBT GPR:$src1, GPR:$src2, 0)>; |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2269 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)), |
| 2270 | (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>; |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2271 | |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2272 | def asr_shift_imm : SDNodeXForm<imm, [{ |
| 2273 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue()); |
| 2274 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2275 | }]>; |
| 2276 | |
| 2277 | def asr_amt : PatLeaf<(i32 imm), [{ |
| 2278 | return (N->getZExtValue() <= 32); |
| 2279 | }], asr_shift_imm>; |
Rafael Espindola | e04df41 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 2280 | |
Bob Wilson | 804f615 | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2281 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 2282 | // will match the pattern below. |
Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2283 | def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst), |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2284 | (ins GPR:$src1, GPR:$src2, shift_imm:$sh), |
| 2285 | IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2$sh", |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2286 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2287 | (and (sra GPR:$src2, asr_amt:$sh), |
| 2288 | 0xFFFF)))]>, |
| 2289 | Requires<[IsARM, HasV6]> { |
Evan Cheng | 98dc53e | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 2290 | let Inst{6-4} = 0b101; |
| 2291 | } |
Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2292 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2293 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 2294 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | 804f615 | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2295 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2296 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2297 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2298 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
| 2299 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>; |
Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2300 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2301 | //===----------------------------------------------------------------------===// |
| 2302 | // Comparison Instructions... |
| 2303 | // |
Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2304 | |
Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2305 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 2306 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2307 | |
| 2308 | // FIXME: There seems to be a (potential) hardware bug with the CMN instruction |
| 2309 | // and comparison with 0. These two pieces of code should give identical |
| 2310 | // results: |
| 2311 | // |
| 2312 | // rsbs r1, r1, 0 |
| 2313 | // cmp r0, r1 |
| 2314 | // mov r0, #0 |
| 2315 | // it ls |
| 2316 | // mov r0, #1 |
| 2317 | // |
| 2318 | // and: |
| 2319 | // |
| 2320 | // cmn r0, r1 |
| 2321 | // mov r0, #0 |
| 2322 | // it ls |
| 2323 | // mov r0, #1 |
| 2324 | // |
| 2325 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 2326 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 2327 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 2328 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 2329 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 2330 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 2331 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 2332 | // parameter to AddWithCarry is defined as 0). |
| 2333 | // |
| 2334 | // The AddWithCarry in the CMP case seems to be relying upon the identity: |
| 2335 | // |
| 2336 | // ~x + 1 = -x |
| 2337 | // |
| 2338 | // However when x is 0 and unsigned, this doesn't hold: |
| 2339 | // |
| 2340 | // x = 0 |
| 2341 | // ~x = 0xFFFF FFFF |
| 2342 | // ~x + 1 = 0x1 0000 0000 |
| 2343 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 2344 | // |
| 2345 | // Therefore, we should disable *all* versions of CMN, especially when comparing |
| 2346 | // against zero, until we can limit when the CMN instruction is used (when we |
| 2347 | // know that the RHS is not 0) or when we have a hardware fix for this. |
| 2348 | // |
| 2349 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 2350 | // |
| 2351 | // This is related to <rdar://problem/7569620>. |
| 2352 | // |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2353 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 2354 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2355 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2356 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2357 | defm TST : AI1_cmp_irs<0b1000, "tst", |
David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2358 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2359 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2360 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2361 | |
David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2362 | defm CMPz : AI1_cmp_irs<0b1010, "cmp", |
| 2363 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
| 2364 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
| 2365 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2366 | |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2367 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 2368 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2369 | |
David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2370 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2371 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2372 | |
Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2373 | // Pseudo i64 compares for some floating point compares. |
| 2374 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 2375 | Defs = [CPSR] in { |
| 2376 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | 62800a9 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 2377 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
| 2378 | IIC_Br, |
Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2379 | "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc", |
| 2380 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 2381 | |
| 2382 | def BCCZi64 : PseudoInst<(outs), |
| 2383 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), |
| 2384 | IIC_Br, |
| 2385 | "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc", |
| 2386 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 2387 | } // usesCustomInserter |
| 2388 | |
Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2389 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2390 | // Conditional moves |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2391 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2392 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 2c452fc | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 2393 | let neverHasSideEffects = 1 in { |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2394 | def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2395 | IIC_iCMOVr, "mov", "\t$dst, $true", |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2396 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2397 | RegConstraint<"$false = $dst">, UnaryDP { |
Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2398 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2399 | let Inst{25} = 0; |
| 2400 | } |
Rafael Espindola | 8429e1f | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 2401 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2402 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2403 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2404 | "mov", "\t$dst, $true", |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2405 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2406 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2407 | let Inst{25} = 0; |
| 2408 | } |
Rafael Espindola | 9e29ec3 | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 2409 | |
Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2410 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2411 | (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2412 | "mov", "\t$dst, $true", |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2413 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2414 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2415 | let Inst{25} = 1; |
Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2416 | } |
Evan Cheng | 2c452fc | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 2417 | } // neverHasSideEffects |
Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 2418 | |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2419 | //===----------------------------------------------------------------------===// |
| 2420 | // Atomic operations intrinsics |
| 2421 | // |
| 2422 | |
| 2423 | // memory barriers protect the atomic sequences |
Jim Grosbach | 5e0d2a2 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 2424 | let hasSideEffects = 1 in { |
Johnny Chen | d59c73f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2425 | def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "", |
Evan Cheng | 91033be | 2010-08-11 06:36:31 +0000 | [diff] [blame] | 2426 | [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> { |
Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2427 | let Inst{31-4} = 0xf57ff05; |
| 2428 | // FIXME: add support for options other than a full system DMB |
Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2429 | // See DMB disassembly-only variants below. |
Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2430 | let Inst{3-0} = 0b1111; |
| 2431 | } |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2432 | |
Johnny Chen | d59c73f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2433 | def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "", |
Evan Cheng | 91033be | 2010-08-11 06:36:31 +0000 | [diff] [blame] | 2434 | [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> { |
Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2435 | let Inst{31-4} = 0xf57ff04; |
| 2436 | // FIXME: add support for options other than a full system DSB |
Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2437 | // See DSB disassembly-only variants below. |
Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 2438 | let Inst{3-0} = 0b1111; |
| 2439 | } |
Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2440 | |
Johnny Chen | d59c73f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2441 | def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2442 | "mcr", "\tp15, 0, $zero, c7, c10, 5", |
Evan Cheng | 6e809de | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2443 | [(ARMMemBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2444 | Requires<[IsARM, HasV6]> { |
| 2445 | // FIXME: add support for options other than a full system DMB |
| 2446 | // FIXME: add encoding |
| 2447 | } |
| 2448 | |
Johnny Chen | d59c73f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 2449 | def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 3974a80 | 2009-12-14 21:33:32 +0000 | [diff] [blame] | 2450 | "mcr", "\tp15, 0, $zero, c7, c10, 4", |
Evan Cheng | 6e809de | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 2451 | [(ARMSyncBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 3c4f041 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 2452 | Requires<[IsARM, HasV6]> { |
| 2453 | // FIXME: add support for options other than a full system DSB |
| 2454 | // FIXME: add encoding |
| 2455 | } |
Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 2456 | } |
Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 2457 | |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2458 | // Memory Barrier Operations Variants -- for disassembly only |
| 2459 | |
| 2460 | def memb_opt : Operand<i32> { |
| 2461 | let PrintMethod = "printMemBOption"; |
Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2462 | } |
| 2463 | |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2464 | class AMBI<bits<4> op7_4, string opc> |
| 2465 | : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt", |
| 2466 | [/* For disassembly only; pattern left blank */]>, |
| 2467 | Requires<[IsARM, HasDB]> { |
| 2468 | let Inst{31-8} = 0xf57ff0; |
| 2469 | let Inst{7-4} = op7_4; |
Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2470 | } |
| 2471 | |
| 2472 | // These DMB variants are for disassembly only. |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2473 | def DMBvar : AMBI<0b0101, "dmb">; |
Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2474 | |
| 2475 | // These DSB variants are for disassembly only. |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2476 | def DSBvar : AMBI<0b0100, "dsb">; |
Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2477 | |
| 2478 | // ISB has only full system option -- for disassembly only |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 2479 | def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>, |
| 2480 | Requires<[IsARM, HasDB]> { |
| 2481 | let Inst{31-4} = 0xf57ff06; |
Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 2482 | let Inst{3-0} = 0b1111; |
| 2483 | } |
| 2484 | |
Jim Grosbach | afdddae | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 2485 | let usesCustomInserter = 1 in { |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2486 | let Uses = [CPSR] in { |
| 2487 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
| 2488 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2489 | "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!", |
| 2490 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 2491 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
| 2492 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2493 | "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!", |
| 2494 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 2495 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
| 2496 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2497 | "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!", |
| 2498 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 2499 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
| 2500 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2501 | "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!", |
| 2502 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 2503 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
| 2504 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2505 | "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!", |
| 2506 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 2507 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
| 2508 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2509 | "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!", |
| 2510 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 2511 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
| 2512 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2513 | "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!", |
| 2514 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 2515 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
| 2516 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2517 | "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!", |
| 2518 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 2519 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
| 2520 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2521 | "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!", |
| 2522 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 2523 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
| 2524 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2525 | "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!", |
| 2526 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 2527 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
| 2528 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2529 | "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!", |
| 2530 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 2531 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
| 2532 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2533 | "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!", |
| 2534 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 2535 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
| 2536 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2537 | "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!", |
| 2538 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 2539 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
| 2540 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2541 | "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!", |
| 2542 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 2543 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
| 2544 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2545 | "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!", |
| 2546 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 2547 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
| 2548 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2549 | "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!", |
| 2550 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 2551 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
| 2552 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2553 | "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!", |
| 2554 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 2555 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
| 2556 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 2557 | "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!", |
| 2558 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 2559 | |
| 2560 | def ATOMIC_SWAP_I8 : PseudoInst< |
| 2561 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 2562 | "${:comment} ATOMIC_SWAP_I8 PSEUDO!", |
| 2563 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 2564 | def ATOMIC_SWAP_I16 : PseudoInst< |
| 2565 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 2566 | "${:comment} ATOMIC_SWAP_I16 PSEUDO!", |
| 2567 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 2568 | def ATOMIC_SWAP_I32 : PseudoInst< |
| 2569 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 2570 | "${:comment} ATOMIC_SWAP_I32 PSEUDO!", |
| 2571 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 2572 | |
Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 2573 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
| 2574 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 2575 | "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!", |
| 2576 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2577 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
| 2578 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 2579 | "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!", |
| 2580 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2581 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
| 2582 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 2583 | "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!", |
| 2584 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2585 | } |
Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2586 | } |
| 2587 | |
| 2588 | let mayLoad = 1 in { |
| 2589 | def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2590 | "ldrexb", "\t$dest, [$ptr]", |
| 2591 | []>; |
| 2592 | def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2593 | "ldrexh", "\t$dest, [$ptr]", |
| 2594 | []>; |
| 2595 | def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2596 | "ldrex", "\t$dest, [$ptr]", |
| 2597 | []>; |
Johnny Chen | acba3b0 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2598 | def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr), |
Jim Grosbach | 9d6410d | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2599 | NoItinerary, |
| 2600 | "ldrexd", "\t$dest, $dest2, [$ptr]", |
| 2601 | []>; |
Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2602 | } |
| 2603 | |
Jim Grosbach | 69461f5 | 2009-12-16 19:44:06 +0000 | [diff] [blame] | 2604 | let mayStore = 1, Constraints = "@earlyclobber $success" in { |
Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2605 | def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | 9d6410d | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2606 | NoItinerary, |
Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2607 | "strexb", "\t$success, $src, [$ptr]", |
| 2608 | []>; |
| 2609 | def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
| 2610 | NoItinerary, |
| 2611 | "strexh", "\t$success, $src, [$ptr]", |
| 2612 | []>; |
| 2613 | def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | 9d6410d | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2614 | NoItinerary, |
Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2615 | "strex", "\t$success, $src, [$ptr]", |
| 2616 | []>; |
Johnny Chen | acba3b0 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2617 | def STREXD : AIstrex<0b01, (outs GPR:$success), |
Jim Grosbach | 9d6410d | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2618 | (ins GPR:$src, GPR:$src2, GPR:$ptr), |
| 2619 | NoItinerary, |
| 2620 | "strexd", "\t$success, $src, $src2, [$ptr]", |
| 2621 | []>; |
Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2622 | } |
| 2623 | |
Johnny Chen | 1d793a5 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 2624 | // Clear-Exclusive is for disassembly only. |
| 2625 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 2626 | [/* For disassembly only; pattern left blank */]>, |
| 2627 | Requires<[IsARM, HasV7]> { |
| 2628 | let Inst{31-20} = 0xf57; |
| 2629 | let Inst{7-4} = 0b0001; |
| 2630 | } |
| 2631 | |
Johnny Chen | bdf1b95 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 2632 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 2633 | let mayLoad = 1 in { |
| 2634 | def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2635 | "swp", "\t$dst, $src, [$ptr]", |
| 2636 | [/* For disassembly only; pattern left blank */]> { |
| 2637 | let Inst{27-23} = 0b00010; |
| 2638 | let Inst{22} = 0; // B = 0 |
| 2639 | let Inst{21-20} = 0b00; |
| 2640 | let Inst{7-4} = 0b1001; |
| 2641 | } |
| 2642 | |
| 2643 | def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2644 | "swpb", "\t$dst, $src, [$ptr]", |
| 2645 | [/* For disassembly only; pattern left blank */]> { |
| 2646 | let Inst{27-23} = 0b00010; |
| 2647 | let Inst{22} = 1; // B = 1 |
| 2648 | let Inst{21-20} = 0b00; |
| 2649 | let Inst{7-4} = 0b1001; |
| 2650 | } |
| 2651 | } |
| 2652 | |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2653 | //===----------------------------------------------------------------------===// |
| 2654 | // TLS Instructions |
| 2655 | // |
| 2656 | |
| 2657 | // __aeabi_read_tp preserves the registers r1-r3. |
Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2658 | let isCall = 1, |
| 2659 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2660 | def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2661 | "bl\t__aeabi_read_tp", |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2662 | [(set R0, ARMthread_pointer)]>; |
| 2663 | } |
Rafael Espindola | 99bf133 | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 2664 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2665 | //===----------------------------------------------------------------------===// |
Jim Grosbach | aeca45d | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2666 | // SJLJ Exception handling intrinsics |
Jim Grosbach | c96e88f | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 2667 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | 0692819 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2668 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | aeca45d | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2669 | // Since by its nature we may be coming from some other function to get |
| 2670 | // here, and we're using the stack frame for the containing function to |
| 2671 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | 0692819 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2672 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | aeca45d | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2673 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | 0692819 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2674 | // except for our own input by listing the relevant registers in Defs. By |
| 2675 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 2676 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2677 | // A constant value is passed in $val, and we use the location as a scratch. |
| 2678 | let Defs = |
Jim Grosbach | eba70d8 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 2679 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 2680 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Evan Cheng | 0d98d8b | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 2681 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Jim Grosbach | 37eb2c2 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 2682 | D31 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2683 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val), |
David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2684 | AddrModeNone, SizeSpecial, IndexModeNone, |
| 2685 | Pseudo, NoItinerary, |
Jim Grosbach | 84511e1 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 2686 | "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t" |
| 2687 | "str\t$val, [$src, #+4]\n\t" |
| 2688 | "mov\tr0, #0\n\t" |
| 2689 | "add\tpc, pc, #0\n\t" |
| 2690 | "mov\tr0, #1 ${:comment} eh_setjmp end", "", |
Bob Wilson | 0106063 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2691 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 2692 | Requires<[IsARM, HasVFP2]>; |
| 2693 | } |
| 2694 | |
| 2695 | let Defs = |
Jim Grosbach | 37eb2c2 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 2696 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ], |
| 2697 | hasSideEffects = 1, isBarrier = 1 in { |
Bob Wilson | 0106063 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2698 | def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val), |
| 2699 | AddrModeNone, SizeSpecial, IndexModeNone, |
| 2700 | Pseudo, NoItinerary, |
Jim Grosbach | 84511e1 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 2701 | "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t" |
| 2702 | "str\t$val, [$src, #+4]\n\t" |
| 2703 | "mov\tr0, #0\n\t" |
| 2704 | "add\tpc, pc, #0\n\t" |
| 2705 | "mov\tr0, #1 ${:comment} eh_setjmp end", "", |
Bob Wilson | 0106063 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2706 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 2707 | Requires<[IsARM, NoVFP]>; |
Jim Grosbach | aeca45d | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2708 | } |
| 2709 | |
Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 2710 | // FIXME: Non-Darwin version(s) |
| 2711 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 2712 | Defs = [ R7, LR, SP ] in { |
| 2713 | def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), |
| 2714 | AddrModeNone, SizeSpecial, IndexModeNone, |
| 2715 | Pseudo, NoItinerary, |
| 2716 | "ldr\tsp, [$src, #8]\n\t" |
| 2717 | "ldr\t$scratch, [$src, #4]\n\t" |
| 2718 | "ldr\tr7, [$src]\n\t" |
| 2719 | "bx\t$scratch", "", |
| 2720 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 2721 | Requires<[IsARM, IsDarwin]>; |
| 2722 | } |
| 2723 | |
Jim Grosbach | aeca45d | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2724 | //===----------------------------------------------------------------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2725 | // Non-Instruction Patterns |
| 2726 | // |
Rafael Espindola | 58c368b | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 2727 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2728 | // Large immediate handling. |
Rafael Espindola | f719c5f | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2729 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2730 | // Two piece so_imms. |
Dan Gohman | e8c1e42 | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 2731 | let isReMaterializable = 1 in |
Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2732 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), |
David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2733 | Pseudo, IIC_iMOVi, |
Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2734 | "mov", "\t$dst, $src", |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2735 | [(set GPR:$dst, so_imm2part:$src)]>, |
| 2736 | Requires<[IsARM, NoV6T2]>; |
Rafael Espindola | 418c8e6 | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2737 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2738 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e3a53c4 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2739 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2740 | (so_imm2part_2 imm:$RHS))>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2741 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e3a53c4 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2742 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2743 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | a93ca3c | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 2744 | def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS), |
| 2745 | (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2746 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 04c0e76 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 2747 | def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS), |
| 2748 | (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)), |
| 2749 | (so_neg_imm2part_2 imm:$RHS))>; |
Rafael Espindola | 418c8e6 | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2750 | |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2751 | // 32-bit immediate using movw + movt. |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 2752 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 2753 | // as a single unit instead of having to handle reg inputs. |
| 2754 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2755 | let isReMaterializable = 1 in |
| 2756 | def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi, |
Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 2757 | "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}", |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2758 | [(set GPR:$dst, (i32 imm:$src))]>, |
| 2759 | Requires<[IsARM, HasV6T2]>; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2760 | |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 2761 | // ConstantPool, GlobalAddress, and JumpTable |
| 2762 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 2763 | Requires<[IsARM, DontUseMovt]>; |
| 2764 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 2765 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 2766 | Requires<[IsARM, UseMovt]>; |
| 2767 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 2768 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 2769 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2770 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | f719c5f | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2771 | |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 2772 | // Tail calls |
Dale Johannesen | 438c35b | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2773 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 2774 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 2775 | |
| 2776 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 2777 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 2778 | |
| 2779 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 2780 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 2781 | |
Dale Johannesen | 438c35b | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2782 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 2783 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 2784 | |
| 2785 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 2786 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 2787 | |
| 2788 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 2789 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
Rafael Espindola | 336d62e | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 2790 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2791 | // Direct calls |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2792 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2793 | Requires<[IsARM, IsNotDarwin]>; |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2794 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2795 | Requires<[IsARM, IsDarwin]>; |
Rafael Espindola | 0cd8d14 | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2796 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2797 | // zextload i1 -> zextload i8 |
| 2798 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
Lauro Ramos Venancio | d0ced3f | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 2799 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2800 | // extload -> zextload |
| 2801 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 2802 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 2803 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 0cd8d14 | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2804 | |
Evan Cheng | fd2adbf | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 2805 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 2806 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 2807 | |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2808 | // smul* and smla* |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2809 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2810 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2811 | (SMULBB GPR:$a, GPR:$b)>; |
| 2812 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 2813 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2814 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2815 | (sra GPR:$b, (i32 16))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2816 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2817 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2818 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2819 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 2820 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2821 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2822 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2823 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2824 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 2825 | (i32 16)), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2826 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2827 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2828 | (SMULWB GPR:$a, GPR:$b)>; |
| 2829 | |
| 2830 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2831 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2832 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2833 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2834 | def : ARMV5TEPat<(add GPR:$acc, |
| 2835 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 2836 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2837 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2838 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2839 | (sra GPR:$b, (i32 16)))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2840 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 2841 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2842 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2843 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 2844 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2845 | (mul (sra GPR:$a, (i32 16)), |
| 2846 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2847 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2848 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2849 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2850 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2851 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2852 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 2853 | (i32 16))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2854 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2855 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2856 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Evan Cheng | 77c15de | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2857 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2858 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2859 | //===----------------------------------------------------------------------===// |
| 2860 | // Thumb Support |
| 2861 | // |
| 2862 | |
| 2863 | include "ARMInstrThumb.td" |
| 2864 | |
| 2865 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 02bb33c | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 2866 | // Thumb2 Support |
| 2867 | // |
| 2868 | |
| 2869 | include "ARMInstrThumb2.td" |
| 2870 | |
| 2871 | //===----------------------------------------------------------------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2872 | // Floating Point Support |
| 2873 | // |
| 2874 | |
| 2875 | include "ARMInstrVFP.td" |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2876 | |
| 2877 | //===----------------------------------------------------------------------===// |
| 2878 | // Advanced SIMD (NEON) Support |
| 2879 | // |
| 2880 | |
| 2881 | include "ARMInstrNEON.td" |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 2882 | |
| 2883 | //===----------------------------------------------------------------------===// |
| 2884 | // Coprocessor Instructions. For disassembly only. |
| 2885 | // |
| 2886 | |
| 2887 | def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2888 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2889 | NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 2890 | [/* For disassembly only; pattern left blank */]> { |
| 2891 | let Inst{4} = 0; |
| 2892 | } |
| 2893 | |
| 2894 | def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2895 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2896 | NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 2897 | [/* For disassembly only; pattern left blank */]> { |
| 2898 | let Inst{31-28} = 0b1111; |
| 2899 | let Inst{4} = 0; |
| 2900 | } |
| 2901 | |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2902 | class ACI<dag oops, dag iops, string opc, string asm> |
| 2903 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, |
| 2904 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
| 2905 | let Inst{27-25} = 0b110; |
| 2906 | } |
| 2907 | |
| 2908 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { |
| 2909 | |
| 2910 | def _OFFSET : ACI<(outs), |
| 2911 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2912 | opc, "\tp$cop, cr$CRd, $addr"> { |
| 2913 | let Inst{31-28} = op31_28; |
| 2914 | let Inst{24} = 1; // P = 1 |
| 2915 | let Inst{21} = 0; // W = 0 |
| 2916 | let Inst{22} = 0; // D = 0 |
| 2917 | let Inst{20} = load; |
| 2918 | } |
| 2919 | |
| 2920 | def _PRE : ACI<(outs), |
| 2921 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2922 | opc, "\tp$cop, cr$CRd, $addr!"> { |
| 2923 | let Inst{31-28} = op31_28; |
| 2924 | let Inst{24} = 1; // P = 1 |
| 2925 | let Inst{21} = 1; // W = 1 |
| 2926 | let Inst{22} = 0; // D = 0 |
| 2927 | let Inst{20} = load; |
| 2928 | } |
| 2929 | |
| 2930 | def _POST : ACI<(outs), |
| 2931 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 2932 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { |
| 2933 | let Inst{31-28} = op31_28; |
| 2934 | let Inst{24} = 0; // P = 0 |
| 2935 | let Inst{21} = 1; // W = 1 |
| 2936 | let Inst{22} = 0; // D = 0 |
| 2937 | let Inst{20} = load; |
| 2938 | } |
| 2939 | |
| 2940 | def _OPTION : ACI<(outs), |
| 2941 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), |
| 2942 | opc, "\tp$cop, cr$CRd, [$base], $option"> { |
| 2943 | let Inst{31-28} = op31_28; |
| 2944 | let Inst{24} = 0; // P = 0 |
| 2945 | let Inst{23} = 1; // U = 1 |
| 2946 | let Inst{21} = 0; // W = 0 |
| 2947 | let Inst{22} = 0; // D = 0 |
| 2948 | let Inst{20} = load; |
| 2949 | } |
| 2950 | |
| 2951 | def L_OFFSET : ACI<(outs), |
| 2952 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 807e174 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 2953 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2954 | let Inst{31-28} = op31_28; |
| 2955 | let Inst{24} = 1; // P = 1 |
| 2956 | let Inst{21} = 0; // W = 0 |
| 2957 | let Inst{22} = 1; // D = 1 |
| 2958 | let Inst{20} = load; |
| 2959 | } |
| 2960 | |
| 2961 | def L_PRE : ACI<(outs), |
| 2962 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 807e174 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 2963 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2964 | let Inst{31-28} = op31_28; |
| 2965 | let Inst{24} = 1; // P = 1 |
| 2966 | let Inst{21} = 1; // W = 1 |
| 2967 | let Inst{22} = 1; // D = 1 |
| 2968 | let Inst{20} = load; |
| 2969 | } |
| 2970 | |
| 2971 | def L_POST : ACI<(outs), |
| 2972 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
Johnny Chen | 807e174 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 2973 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2974 | let Inst{31-28} = op31_28; |
| 2975 | let Inst{24} = 0; // P = 0 |
| 2976 | let Inst{21} = 1; // W = 1 |
| 2977 | let Inst{22} = 1; // D = 1 |
| 2978 | let Inst{20} = load; |
| 2979 | } |
| 2980 | |
| 2981 | def L_OPTION : ACI<(outs), |
| 2982 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), |
Johnny Chen | 807e174 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 2983 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> { |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2984 | let Inst{31-28} = op31_28; |
| 2985 | let Inst{24} = 0; // P = 0 |
| 2986 | let Inst{23} = 1; // U = 1 |
| 2987 | let Inst{21} = 0; // W = 0 |
| 2988 | let Inst{22} = 1; // D = 1 |
| 2989 | let Inst{20} = load; |
| 2990 | } |
| 2991 | } |
| 2992 | |
| 2993 | defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">; |
| 2994 | defm LDC2 : LdStCop<0b1111, 1, "ldc2">; |
| 2995 | defm STC : LdStCop<{?,?,?,?}, 0, "stc">; |
| 2996 | defm STC2 : LdStCop<0b1111, 0, "stc2">; |
| 2997 | |
Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 2998 | def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2999 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3000 | NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3001 | [/* For disassembly only; pattern left blank */]> { |
| 3002 | let Inst{20} = 0; |
| 3003 | let Inst{4} = 1; |
| 3004 | } |
| 3005 | |
| 3006 | def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3007 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3008 | NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3009 | [/* For disassembly only; pattern left blank */]> { |
| 3010 | let Inst{31-28} = 0b1111; |
| 3011 | let Inst{20} = 0; |
| 3012 | let Inst{4} = 1; |
| 3013 | } |
| 3014 | |
| 3015 | def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3016 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3017 | NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3018 | [/* For disassembly only; pattern left blank */]> { |
| 3019 | let Inst{20} = 1; |
| 3020 | let Inst{4} = 1; |
| 3021 | } |
| 3022 | |
| 3023 | def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3024 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3025 | NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3026 | [/* For disassembly only; pattern left blank */]> { |
| 3027 | let Inst{31-28} = 0b1111; |
| 3028 | let Inst{20} = 1; |
| 3029 | let Inst{4} = 1; |
| 3030 | } |
| 3031 | |
| 3032 | def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3033 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3034 | NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3035 | [/* For disassembly only; pattern left blank */]> { |
| 3036 | let Inst{23-20} = 0b0100; |
| 3037 | } |
| 3038 | |
| 3039 | def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3040 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3041 | NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3042 | [/* For disassembly only; pattern left blank */]> { |
| 3043 | let Inst{31-28} = 0b1111; |
| 3044 | let Inst{23-20} = 0b0100; |
| 3045 | } |
| 3046 | |
| 3047 | def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3048 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3049 | NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3050 | [/* For disassembly only; pattern left blank */]> { |
| 3051 | let Inst{23-20} = 0b0101; |
| 3052 | } |
| 3053 | |
| 3054 | def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3055 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3056 | NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3057 | [/* For disassembly only; pattern left blank */]> { |
| 3058 | let Inst{31-28} = 0b1111; |
| 3059 | let Inst{23-20} = 0b0101; |
| 3060 | } |
| 3061 | |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3062 | //===----------------------------------------------------------------------===// |
| 3063 | // Move between special register and ARM core register -- for disassembly only |
| 3064 | // |
| 3065 | |
| 3066 | def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr", |
| 3067 | [/* For disassembly only; pattern left blank */]> { |
| 3068 | let Inst{23-20} = 0b0000; |
| 3069 | let Inst{7-4} = 0b0000; |
| 3070 | } |
| 3071 | |
| 3072 | def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr", |
| 3073 | [/* For disassembly only; pattern left blank */]> { |
| 3074 | let Inst{23-20} = 0b0100; |
| 3075 | let Inst{7-4} = 0b0000; |
| 3076 | } |
| 3077 | |
Johnny Chen | 9a3e239 | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3078 | def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3079 | "msr", "\tcpsr$mask, $src", |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3080 | [/* For disassembly only; pattern left blank */]> { |
| 3081 | let Inst{23-20} = 0b0010; |
| 3082 | let Inst{7-4} = 0b0000; |
| 3083 | } |
| 3084 | |
Johnny Chen | 9a3e239 | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3085 | def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3086 | "msr", "\tcpsr$mask, $a", |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3087 | [/* For disassembly only; pattern left blank */]> { |
| 3088 | let Inst{23-20} = 0b0010; |
| 3089 | let Inst{7-4} = 0b0000; |
| 3090 | } |
| 3091 | |
Johnny Chen | 9a3e239 | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3092 | def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3093 | "msr", "\tspsr$mask, $src", |
Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3094 | [/* For disassembly only; pattern left blank */]> { |
| 3095 | let Inst{23-20} = 0b0110; |
| 3096 | let Inst{7-4} = 0b0000; |
| 3097 | } |
| 3098 | |
Johnny Chen | 9a3e239 | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3099 | def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3100 | "msr", "\tspsr$mask, $a", |
Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3101 | [/* For disassembly only; pattern left blank */]> { |
| 3102 | let Inst{23-20} = 0b0110; |
| 3103 | let Inst{7-4} = 0b0000; |
| 3104 | } |