blob: 2c7ef096d9cd4f4eb443c00347998ca376698b8c [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.cpp - SI DAG Lowering Implementation ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Custom DAG lowering for SI
12//
13//===----------------------------------------------------------------------===//
14
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000015#ifdef _MSC_VER
16// Provide M_PI.
17#define _USE_MATH_DEFINES
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000018#endif
19
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "SIISelLowering.h"
Christian Konig99ee0f42013-03-07 09:04:14 +000021#include "AMDGPU.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000022#include "AMDGPUIntrinsicInfo.h"
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000023#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "AMDGPUTargetMachine.h"
Tom Stellard8485fa02016-12-07 02:42:15 +000025#include "SIDefines.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "SIInstrInfo.h"
27#include "SIMachineFunctionInfo.h"
28#include "SIRegisterInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000029#include "Utils/AMDGPUBaseInfo.h"
30#include "llvm/ADT/APFloat.h"
31#include "llvm/ADT/APInt.h"
32#include "llvm/ADT/ArrayRef.h"
Alexey Samsonova253bf92014-08-27 19:36:53 +000033#include "llvm/ADT/BitVector.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000034#include "llvm/ADT/SmallVector.h"
Matt Arsenault71bcbd42017-08-11 20:42:08 +000035#include "llvm/ADT/Statistic.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000036#include "llvm/ADT/StringRef.h"
Matt Arsenault9a10cea2016-01-26 04:29:24 +000037#include "llvm/ADT/StringSwitch.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000038#include "llvm/ADT/Twine.h"
Wei Ding07e03712016-07-28 16:42:13 +000039#include "llvm/CodeGen/Analysis.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000040#include "llvm/CodeGen/CallingConvLower.h"
41#include "llvm/CodeGen/DAGCombine.h"
42#include "llvm/CodeGen/ISDOpcodes.h"
43#include "llvm/CodeGen/MachineBasicBlock.h"
44#include "llvm/CodeGen/MachineFrameInfo.h"
45#include "llvm/CodeGen/MachineFunction.h"
46#include "llvm/CodeGen/MachineInstr.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
48#include "llvm/CodeGen/MachineMemOperand.h"
Matt Arsenault8623e8d2017-08-03 23:00:29 +000049#include "llvm/CodeGen/MachineModuleInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000050#include "llvm/CodeGen/MachineOperand.h"
51#include "llvm/CodeGen/MachineRegisterInfo.h"
52#include "llvm/CodeGen/MachineValueType.h"
53#include "llvm/CodeGen/SelectionDAG.h"
54#include "llvm/CodeGen/SelectionDAGNodes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000055#include "llvm/CodeGen/TargetCallingConv.h"
56#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000057#include "llvm/CodeGen/ValueTypes.h"
58#include "llvm/IR/Constants.h"
59#include "llvm/IR/DataLayout.h"
60#include "llvm/IR/DebugLoc.h"
61#include "llvm/IR/DerivedTypes.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000062#include "llvm/IR/DiagnosticInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000063#include "llvm/IR/Function.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000064#include "llvm/IR/GlobalValue.h"
65#include "llvm/IR/InstrTypes.h"
66#include "llvm/IR/Instruction.h"
67#include "llvm/IR/Instructions.h"
Matt Arsenault7dc01c92017-03-15 23:15:12 +000068#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000069#include "llvm/IR/Type.h"
70#include "llvm/Support/Casting.h"
71#include "llvm/Support/CodeGen.h"
72#include "llvm/Support/CommandLine.h"
73#include "llvm/Support/Compiler.h"
74#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000075#include "llvm/Support/KnownBits.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000076#include "llvm/Support/MathExtras.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000077#include "llvm/Target/TargetOptions.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000078#include <cassert>
79#include <cmath>
80#include <cstdint>
81#include <iterator>
82#include <tuple>
83#include <utility>
84#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000085
86using namespace llvm;
87
Matt Arsenault71bcbd42017-08-11 20:42:08 +000088#define DEBUG_TYPE "si-lower"
89
90STATISTIC(NumTailCalls, "Number of tail calls");
91
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000092static cl::opt<bool> EnableVGPRIndexMode(
93 "amdgpu-vgpr-index-mode",
94 cl::desc("Use GPR indexing mode instead of movrel for vector indexing"),
95 cl::init(false));
96
Matt Arsenault45b98182017-11-15 00:45:43 +000097static cl::opt<unsigned> AssumeFrameIndexHighZeroBits(
98 "amdgpu-frame-index-zero-bits",
99 cl::desc("High bits of frame index assumed to be zero"),
100 cl::init(5),
101 cl::ReallyHidden);
102
Tom Stellardf110f8f2016-04-14 16:27:03 +0000103static unsigned findFirstFreeSGPR(CCState &CCInfo) {
104 unsigned NumSGPRs = AMDGPU::SGPR_32RegClass.getNumRegs();
105 for (unsigned Reg = 0; Reg < NumSGPRs; ++Reg) {
106 if (!CCInfo.isAllocated(AMDGPU::SGPR0 + Reg)) {
107 return AMDGPU::SGPR0 + Reg;
108 }
109 }
110 llvm_unreachable("Cannot allocate sgpr");
111}
112
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000113SITargetLowering::SITargetLowering(const TargetMachine &TM,
114 const SISubtarget &STI)
Eric Christopher7792e322015-01-30 23:24:40 +0000115 : AMDGPUTargetLowering(TM, STI) {
Tom Stellard1bd80722014-04-30 15:31:33 +0000116 addRegisterClass(MVT::i1, &AMDGPU::VReg_1RegClass);
Tom Stellard436780b2014-05-15 14:41:57 +0000117 addRegisterClass(MVT::i64, &AMDGPU::SReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000118
Marek Olsak79c05872016-11-25 17:37:09 +0000119 addRegisterClass(MVT::i32, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000120 addRegisterClass(MVT::f32, &AMDGPU::VGPR_32RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +0000121
Tom Stellard436780b2014-05-15 14:41:57 +0000122 addRegisterClass(MVT::f64, &AMDGPU::VReg_64RegClass);
123 addRegisterClass(MVT::v2i32, &AMDGPU::SReg_64RegClass);
124 addRegisterClass(MVT::v2f32, &AMDGPU::VReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000125
Matt Arsenault61001bb2015-11-25 19:58:34 +0000126 addRegisterClass(MVT::v2i64, &AMDGPU::SReg_128RegClass);
127 addRegisterClass(MVT::v2f64, &AMDGPU::SReg_128RegClass);
128
Tom Stellard436780b2014-05-15 14:41:57 +0000129 addRegisterClass(MVT::v4i32, &AMDGPU::SReg_128RegClass);
130 addRegisterClass(MVT::v4f32, &AMDGPU::VReg_128RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000131
Tom Stellardf0a21072014-11-18 20:39:39 +0000132 addRegisterClass(MVT::v8i32, &AMDGPU::SReg_256RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000133 addRegisterClass(MVT::v8f32, &AMDGPU::VReg_256RegClass);
134
Tom Stellardf0a21072014-11-18 20:39:39 +0000135 addRegisterClass(MVT::v16i32, &AMDGPU::SReg_512RegClass);
Christian Konig2214f142013-03-07 09:03:38 +0000136 addRegisterClass(MVT::v16f32, &AMDGPU::VReg_512RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +0000137
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000138 if (Subtarget->has16BitInsts()) {
Marek Olsak79c05872016-11-25 17:37:09 +0000139 addRegisterClass(MVT::i16, &AMDGPU::SReg_32_XM0RegClass);
140 addRegisterClass(MVT::f16, &AMDGPU::SReg_32_XM0RegClass);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000141 }
Tom Stellard115a6152016-11-10 16:02:37 +0000142
Matt Arsenault7596f132017-02-27 20:52:10 +0000143 if (Subtarget->hasVOP3PInsts()) {
144 addRegisterClass(MVT::v2i16, &AMDGPU::SReg_32_XM0RegClass);
145 addRegisterClass(MVT::v2f16, &AMDGPU::SReg_32_XM0RegClass);
146 }
147
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000148 computeRegisterProperties(STI.getRegisterInfo());
Tom Stellard75aadc22012-12-11 21:25:42 +0000149
Tom Stellard35bb18c2013-08-26 15:06:04 +0000150 // We need to custom lower vector stores from local memory
Matt Arsenault71e66762016-05-21 02:27:49 +0000151 setOperationAction(ISD::LOAD, MVT::v2i32, Custom);
Tom Stellard35bb18c2013-08-26 15:06:04 +0000152 setOperationAction(ISD::LOAD, MVT::v4i32, Custom);
Tom Stellardaf775432013-10-23 00:44:32 +0000153 setOperationAction(ISD::LOAD, MVT::v8i32, Custom);
154 setOperationAction(ISD::LOAD, MVT::v16i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000155 setOperationAction(ISD::LOAD, MVT::i1, Custom);
Matt Arsenault2b957b52016-05-02 20:07:26 +0000156
Matt Arsenaultbcdfee72016-05-02 20:13:51 +0000157 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000158 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
159 setOperationAction(ISD::STORE, MVT::v8i32, Custom);
160 setOperationAction(ISD::STORE, MVT::v16i32, Custom);
161 setOperationAction(ISD::STORE, MVT::i1, Custom);
Matt Arsenaultbcdfee72016-05-02 20:13:51 +0000162
Jan Vesely06200bd2017-01-06 21:00:46 +0000163 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Expand);
164 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
165 setTruncStoreAction(MVT::v8i32, MVT::v8i16, Expand);
166 setTruncStoreAction(MVT::v16i32, MVT::v16i16, Expand);
167 setTruncStoreAction(MVT::v32i32, MVT::v32i16, Expand);
168 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Expand);
169 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Expand);
170 setTruncStoreAction(MVT::v8i32, MVT::v8i8, Expand);
171 setTruncStoreAction(MVT::v16i32, MVT::v16i8, Expand);
172 setTruncStoreAction(MVT::v32i32, MVT::v32i8, Expand);
173
Matt Arsenault71e66762016-05-21 02:27:49 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
175 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000176 setOperationAction(ISD::ConstantPool, MVT::v2i64, Expand);
177
178 setOperationAction(ISD::SELECT, MVT::i1, Promote);
Tom Stellard0ec134f2014-02-04 17:18:40 +0000179 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Tom Stellardda99c6e2014-03-24 16:07:30 +0000180 setOperationAction(ISD::SELECT, MVT::f64, Promote);
181 AddPromotedToType(ISD::SELECT, MVT::f64, MVT::i64);
Tom Stellard81d871d2013-11-13 23:36:50 +0000182
Tom Stellard3ca1bfc2014-06-10 16:01:22 +0000183 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
184 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
185 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
186 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Matt Arsenault71e66762016-05-21 02:27:49 +0000187 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
Tom Stellard754f80f2013-04-05 23:31:51 +0000188
Tom Stellardd1efda82016-01-20 21:48:24 +0000189 setOperationAction(ISD::SETCC, MVT::i1, Promote);
Tom Stellard83747202013-07-18 21:43:53 +0000190 setOperationAction(ISD::SETCC, MVT::v2i1, Expand);
191 setOperationAction(ISD::SETCC, MVT::v4i1, Expand);
Matt Arsenault18f56be2016-12-22 16:27:11 +0000192 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Tom Stellard83747202013-07-18 21:43:53 +0000193
Matt Arsenault71e66762016-05-21 02:27:49 +0000194 setOperationAction(ISD::TRUNCATE, MVT::v2i32, Expand);
195 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Matt Arsenaulte306a322014-10-21 16:25:08 +0000196
Matt Arsenault4e466652014-04-16 01:41:30 +0000197 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i1, Custom);
198 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i1, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000199 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
200 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i8, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000201 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i16, Custom);
Matt Arsenault4e466652014-04-16 01:41:30 +0000203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::Other, Custom);
204
Matt Arsenault754dd3e2017-04-03 18:08:08 +0000205 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Tom Stellard9fa17912013-08-14 23:24:45 +0000206 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::f32, Custom);
Tom Stellard9fa17912013-08-14 23:24:45 +0000207 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v4f32, Custom);
Matt Arsenault754dd3e2017-04-03 18:08:08 +0000208 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v2f16, Custom);
209
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000210 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Matt Arsenault754dd3e2017-04-03 18:08:08 +0000211
212 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Matt Arsenault4165efd2017-01-17 07:26:53 +0000213 setOperationAction(ISD::INTRINSIC_VOID, MVT::v2i16, Custom);
214 setOperationAction(ISD::INTRINSIC_VOID, MVT::v2f16, Custom);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000215
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000216 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000217 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000218 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
219 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
220 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
221 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000222
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000223 setOperationAction(ISD::UADDO, MVT::i32, Legal);
224 setOperationAction(ISD::USUBO, MVT::i32, Legal);
225
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000226 setOperationAction(ISD::ADDCARRY, MVT::i32, Legal);
227 setOperationAction(ISD::SUBCARRY, MVT::i32, Legal);
228
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000229 // We only support LOAD/STORE and vector manipulation ops for vectors
230 // with > 4 elements.
Matt Arsenault7596f132017-02-27 20:52:10 +0000231 for (MVT VT : {MVT::v8i32, MVT::v8f32, MVT::v16i32, MVT::v16f32,
232 MVT::v2i64, MVT::v2f64}) {
Tom Stellard967bf582014-02-13 23:34:15 +0000233 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000234 switch (Op) {
Tom Stellard967bf582014-02-13 23:34:15 +0000235 case ISD::LOAD:
236 case ISD::STORE:
237 case ISD::BUILD_VECTOR:
238 case ISD::BITCAST:
239 case ISD::EXTRACT_VECTOR_ELT:
240 case ISD::INSERT_VECTOR_ELT:
Tom Stellard967bf582014-02-13 23:34:15 +0000241 case ISD::INSERT_SUBVECTOR:
242 case ISD::EXTRACT_SUBVECTOR:
Matt Arsenault61001bb2015-11-25 19:58:34 +0000243 case ISD::SCALAR_TO_VECTOR:
Tom Stellard967bf582014-02-13 23:34:15 +0000244 break;
Tom Stellardc0503db2014-08-09 01:06:56 +0000245 case ISD::CONCAT_VECTORS:
246 setOperationAction(Op, VT, Custom);
247 break;
Tom Stellard967bf582014-02-13 23:34:15 +0000248 default:
Matt Arsenaultd504a742014-05-15 21:44:05 +0000249 setOperationAction(Op, VT, Expand);
Tom Stellard967bf582014-02-13 23:34:15 +0000250 break;
251 }
252 }
253 }
254
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000255 // TODO: For dynamic 64-bit vector inserts/extracts, should emit a pseudo that
256 // is expanded to avoid having two separate loops in case the index is a VGPR.
257
Matt Arsenault61001bb2015-11-25 19:58:34 +0000258 // Most operations are naturally 32-bit vector operations. We only support
259 // load and store of i64 vectors, so promote v2i64 vector operations to v4i32.
260 for (MVT Vec64 : { MVT::v2i64, MVT::v2f64 }) {
261 setOperationAction(ISD::BUILD_VECTOR, Vec64, Promote);
262 AddPromotedToType(ISD::BUILD_VECTOR, Vec64, MVT::v4i32);
263
264 setOperationAction(ISD::EXTRACT_VECTOR_ELT, Vec64, Promote);
265 AddPromotedToType(ISD::EXTRACT_VECTOR_ELT, Vec64, MVT::v4i32);
266
267 setOperationAction(ISD::INSERT_VECTOR_ELT, Vec64, Promote);
268 AddPromotedToType(ISD::INSERT_VECTOR_ELT, Vec64, MVT::v4i32);
269
270 setOperationAction(ISD::SCALAR_TO_VECTOR, Vec64, Promote);
271 AddPromotedToType(ISD::SCALAR_TO_VECTOR, Vec64, MVT::v4i32);
272 }
273
Matt Arsenault71e66762016-05-21 02:27:49 +0000274 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i32, Expand);
275 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Expand);
276 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i32, Expand);
277 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16f32, Expand);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000278
Matt Arsenault3aef8092017-01-23 23:09:58 +0000279 // Avoid stack access for these.
280 // TODO: Generalize to more vector types.
281 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i16, Custom);
282 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f16, Custom);
283 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i16, Custom);
284 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f16, Custom);
285
Tom Stellard354a43c2016-04-01 18:27:37 +0000286 // BUFFER/FLAT_ATOMIC_CMP_SWAP on GCN GPUs needs input marshalling,
287 // and output demarshalling
288 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
289 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
290
291 // We can't return success/failure, only the old value,
292 // let LLVM add the comparison
293 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i32, Expand);
294 setOperationAction(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, MVT::i64, Expand);
295
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000296 if (getSubtarget()->hasFlatAddressSpace()) {
Matt Arsenault99c14522016-04-25 19:27:24 +0000297 setOperationAction(ISD::ADDRSPACECAST, MVT::i32, Custom);
298 setOperationAction(ISD::ADDRSPACECAST, MVT::i64, Custom);
299 }
300
Matt Arsenault71e66762016-05-21 02:27:49 +0000301 setOperationAction(ISD::BSWAP, MVT::i32, Legal);
302 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
303
304 // On SI this is s_memtime and s_memrealtime on VI.
305 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
Matt Arsenault3e025382017-04-24 17:49:13 +0000306 setOperationAction(ISD::TRAP, MVT::Other, Custom);
307 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Custom);
Matt Arsenault71e66762016-05-21 02:27:49 +0000308
309 setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
310 setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
311
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000312 if (Subtarget->getGeneration() >= SISubtarget::SEA_ISLANDS) {
Matt Arsenault71e66762016-05-21 02:27:49 +0000313 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
314 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
315 setOperationAction(ISD::FRINT, MVT::f64, Legal);
316 }
317
318 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
319
320 setOperationAction(ISD::FSIN, MVT::f32, Custom);
321 setOperationAction(ISD::FCOS, MVT::f32, Custom);
322 setOperationAction(ISD::FDIV, MVT::f32, Custom);
323 setOperationAction(ISD::FDIV, MVT::f64, Custom);
324
Tom Stellard115a6152016-11-10 16:02:37 +0000325 if (Subtarget->has16BitInsts()) {
326 setOperationAction(ISD::Constant, MVT::i16, Legal);
327
328 setOperationAction(ISD::SMIN, MVT::i16, Legal);
329 setOperationAction(ISD::SMAX, MVT::i16, Legal);
330
331 setOperationAction(ISD::UMIN, MVT::i16, Legal);
332 setOperationAction(ISD::UMAX, MVT::i16, Legal);
333
Tom Stellard115a6152016-11-10 16:02:37 +0000334 setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Promote);
335 AddPromotedToType(ISD::SIGN_EXTEND, MVT::i16, MVT::i32);
336
337 setOperationAction(ISD::ROTR, MVT::i16, Promote);
338 setOperationAction(ISD::ROTL, MVT::i16, Promote);
339
340 setOperationAction(ISD::SDIV, MVT::i16, Promote);
341 setOperationAction(ISD::UDIV, MVT::i16, Promote);
342 setOperationAction(ISD::SREM, MVT::i16, Promote);
343 setOperationAction(ISD::UREM, MVT::i16, Promote);
344
345 setOperationAction(ISD::BSWAP, MVT::i16, Promote);
346 setOperationAction(ISD::BITREVERSE, MVT::i16, Promote);
347
348 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
349 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Promote);
350 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
351 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Promote);
352
353 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
354
355 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
356
357 setOperationAction(ISD::LOAD, MVT::i16, Custom);
358
359 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
360
Tom Stellard115a6152016-11-10 16:02:37 +0000361 setOperationAction(ISD::FP16_TO_FP, MVT::i16, Promote);
362 AddPromotedToType(ISD::FP16_TO_FP, MVT::i16, MVT::i32);
363 setOperationAction(ISD::FP_TO_FP16, MVT::i16, Promote);
364 AddPromotedToType(ISD::FP_TO_FP16, MVT::i16, MVT::i32);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000365
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000366 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
367 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
368 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
369 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Tom Stellardb4c8e8e2016-11-12 00:19:11 +0000370
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000371 // F16 - Constant Actions.
Matt Arsenaulte96d0372016-12-08 20:14:46 +0000372 setOperationAction(ISD::ConstantFP, MVT::f16, Legal);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000373
374 // F16 - Load/Store Actions.
375 setOperationAction(ISD::LOAD, MVT::f16, Promote);
376 AddPromotedToType(ISD::LOAD, MVT::f16, MVT::i16);
377 setOperationAction(ISD::STORE, MVT::f16, Promote);
378 AddPromotedToType(ISD::STORE, MVT::f16, MVT::i16);
379
380 // F16 - VOP1 Actions.
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +0000381 setOperationAction(ISD::FP_ROUND, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000382 setOperationAction(ISD::FCOS, MVT::f16, Promote);
383 setOperationAction(ISD::FSIN, MVT::f16, Promote);
Konstantin Zhuravlyov3f0cdc72016-11-17 04:00:46 +0000384 setOperationAction(ISD::FP_TO_SINT, MVT::f16, Promote);
385 setOperationAction(ISD::FP_TO_UINT, MVT::f16, Promote);
386 setOperationAction(ISD::SINT_TO_FP, MVT::f16, Promote);
387 setOperationAction(ISD::UINT_TO_FP, MVT::f16, Promote);
Matt Arsenaultb5d23272017-03-24 20:04:18 +0000388 setOperationAction(ISD::FROUND, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000389
390 // F16 - VOP2 Actions.
Konstantin Zhuravlyov662e01d2016-11-17 03:49:01 +0000391 setOperationAction(ISD::BR_CC, MVT::f16, Expand);
Konstantin Zhuravlyov2a87a422016-11-16 03:16:26 +0000392 setOperationAction(ISD::SELECT_CC, MVT::f16, Expand);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000393 setOperationAction(ISD::FMAXNUM, MVT::f16, Legal);
394 setOperationAction(ISD::FMINNUM, MVT::f16, Legal);
Matt Arsenault4052a572016-12-22 03:05:41 +0000395 setOperationAction(ISD::FDIV, MVT::f16, Custom);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000396
397 // F16 - VOP3 Actions.
398 setOperationAction(ISD::FMA, MVT::f16, Legal);
399 if (!Subtarget->hasFP16Denormals())
400 setOperationAction(ISD::FMAD, MVT::f16, Legal);
Tom Stellard115a6152016-11-10 16:02:37 +0000401 }
402
Matt Arsenault7596f132017-02-27 20:52:10 +0000403 if (Subtarget->hasVOP3PInsts()) {
404 for (MVT VT : {MVT::v2i16, MVT::v2f16}) {
405 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
406 switch (Op) {
407 case ISD::LOAD:
408 case ISD::STORE:
409 case ISD::BUILD_VECTOR:
410 case ISD::BITCAST:
411 case ISD::EXTRACT_VECTOR_ELT:
412 case ISD::INSERT_VECTOR_ELT:
413 case ISD::INSERT_SUBVECTOR:
414 case ISD::EXTRACT_SUBVECTOR:
415 case ISD::SCALAR_TO_VECTOR:
416 break;
417 case ISD::CONCAT_VECTORS:
418 setOperationAction(Op, VT, Custom);
419 break;
420 default:
421 setOperationAction(Op, VT, Expand);
422 break;
423 }
424 }
425 }
426
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000427 // XXX - Do these do anything? Vector constants turn into build_vector.
428 setOperationAction(ISD::Constant, MVT::v2i16, Legal);
429 setOperationAction(ISD::ConstantFP, MVT::v2f16, Legal);
430
Matt Arsenault7596f132017-02-27 20:52:10 +0000431 setOperationAction(ISD::STORE, MVT::v2i16, Promote);
432 AddPromotedToType(ISD::STORE, MVT::v2i16, MVT::i32);
433 setOperationAction(ISD::STORE, MVT::v2f16, Promote);
434 AddPromotedToType(ISD::STORE, MVT::v2f16, MVT::i32);
435
436 setOperationAction(ISD::LOAD, MVT::v2i16, Promote);
437 AddPromotedToType(ISD::LOAD, MVT::v2i16, MVT::i32);
438 setOperationAction(ISD::LOAD, MVT::v2f16, Promote);
439 AddPromotedToType(ISD::LOAD, MVT::v2f16, MVT::i32);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000440
441 setOperationAction(ISD::AND, MVT::v2i16, Promote);
442 AddPromotedToType(ISD::AND, MVT::v2i16, MVT::i32);
443 setOperationAction(ISD::OR, MVT::v2i16, Promote);
444 AddPromotedToType(ISD::OR, MVT::v2i16, MVT::i32);
445 setOperationAction(ISD::XOR, MVT::v2i16, Promote);
446 AddPromotedToType(ISD::XOR, MVT::v2i16, MVT::i32);
447 setOperationAction(ISD::SELECT, MVT::v2i16, Promote);
448 AddPromotedToType(ISD::SELECT, MVT::v2i16, MVT::i32);
449 setOperationAction(ISD::SELECT, MVT::v2f16, Promote);
450 AddPromotedToType(ISD::SELECT, MVT::v2f16, MVT::i32);
451
452 setOperationAction(ISD::ADD, MVT::v2i16, Legal);
453 setOperationAction(ISD::SUB, MVT::v2i16, Legal);
454 setOperationAction(ISD::MUL, MVT::v2i16, Legal);
455 setOperationAction(ISD::SHL, MVT::v2i16, Legal);
456 setOperationAction(ISD::SRL, MVT::v2i16, Legal);
457 setOperationAction(ISD::SRA, MVT::v2i16, Legal);
458 setOperationAction(ISD::SMIN, MVT::v2i16, Legal);
459 setOperationAction(ISD::UMIN, MVT::v2i16, Legal);
460 setOperationAction(ISD::SMAX, MVT::v2i16, Legal);
461 setOperationAction(ISD::UMAX, MVT::v2i16, Legal);
462
463 setOperationAction(ISD::FADD, MVT::v2f16, Legal);
464 setOperationAction(ISD::FNEG, MVT::v2f16, Legal);
465 setOperationAction(ISD::FMUL, MVT::v2f16, Legal);
466 setOperationAction(ISD::FMA, MVT::v2f16, Legal);
467 setOperationAction(ISD::FMINNUM, MVT::v2f16, Legal);
468 setOperationAction(ISD::FMAXNUM, MVT::v2f16, Legal);
469
470 // This isn't really legal, but this avoids the legalizer unrolling it (and
471 // allows matching fneg (fabs x) patterns)
472 setOperationAction(ISD::FABS, MVT::v2f16, Legal);
473
474 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i16, Custom);
475 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f16, Custom);
476
Matt Arsenault2d3f8f32017-10-05 17:38:30 +0000477 setOperationAction(ISD::ANY_EXTEND, MVT::v2i32, Expand);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000478 setOperationAction(ISD::ZERO_EXTEND, MVT::v2i32, Expand);
479 setOperationAction(ISD::SIGN_EXTEND, MVT::v2i32, Expand);
480 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Expand);
Matt Arsenault4a486232017-04-19 20:53:07 +0000481 } else {
482 setOperationAction(ISD::SELECT, MVT::v2i16, Custom);
483 setOperationAction(ISD::SELECT, MVT::v2f16, Custom);
484 }
485
486 for (MVT VT : { MVT::v4i16, MVT::v4f16, MVT::v2i8, MVT::v4i8, MVT::v8i8 }) {
487 setOperationAction(ISD::SELECT, VT, Custom);
Matt Arsenault7596f132017-02-27 20:52:10 +0000488 }
489
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000490 setTargetDAGCombine(ISD::ADD);
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +0000491 setTargetDAGCombine(ISD::ADDCARRY);
492 setTargetDAGCombine(ISD::SUB);
493 setTargetDAGCombine(ISD::SUBCARRY);
Matt Arsenault02cb0ff2014-09-29 14:59:34 +0000494 setTargetDAGCombine(ISD::FADD);
Matt Arsenault8675db12014-08-29 16:01:14 +0000495 setTargetDAGCombine(ISD::FSUB);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000496 setTargetDAGCombine(ISD::FMINNUM);
497 setTargetDAGCombine(ISD::FMAXNUM);
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000498 setTargetDAGCombine(ISD::SMIN);
499 setTargetDAGCombine(ISD::SMAX);
500 setTargetDAGCombine(ISD::UMIN);
501 setTargetDAGCombine(ISD::UMAX);
Tom Stellard75aadc22012-12-11 21:25:42 +0000502 setTargetDAGCombine(ISD::SETCC);
Matt Arsenaultd0101a22015-01-06 23:00:46 +0000503 setTargetDAGCombine(ISD::AND);
Matt Arsenaultf2290332015-01-06 23:00:39 +0000504 setTargetDAGCombine(ISD::OR);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000505 setTargetDAGCombine(ISD::XOR);
Konstantin Zhuravlyovfda33ea2016-10-21 22:10:03 +0000506 setTargetDAGCombine(ISD::SINT_TO_FP);
Matt Arsenault364a6742014-06-11 17:50:44 +0000507 setTargetDAGCombine(ISD::UINT_TO_FP);
Matt Arsenault9cd90712016-04-14 01:42:16 +0000508 setTargetDAGCombine(ISD::FCANONICALIZE);
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000509 setTargetDAGCombine(ISD::SCALAR_TO_VECTOR);
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000510 setTargetDAGCombine(ISD::ZERO_EXTEND);
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000511 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Matt Arsenault8cbb4882017-09-20 21:01:24 +0000512 setTargetDAGCombine(ISD::BUILD_VECTOR);
Matt Arsenault364a6742014-06-11 17:50:44 +0000513
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000514 // All memory operations. Some folding on the pointer operand is done to help
515 // matching the constant offsets in the addressing modes.
516 setTargetDAGCombine(ISD::LOAD);
517 setTargetDAGCombine(ISD::STORE);
518 setTargetDAGCombine(ISD::ATOMIC_LOAD);
519 setTargetDAGCombine(ISD::ATOMIC_STORE);
520 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP);
521 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS);
522 setTargetDAGCombine(ISD::ATOMIC_SWAP);
523 setTargetDAGCombine(ISD::ATOMIC_LOAD_ADD);
524 setTargetDAGCombine(ISD::ATOMIC_LOAD_SUB);
525 setTargetDAGCombine(ISD::ATOMIC_LOAD_AND);
526 setTargetDAGCombine(ISD::ATOMIC_LOAD_OR);
527 setTargetDAGCombine(ISD::ATOMIC_LOAD_XOR);
528 setTargetDAGCombine(ISD::ATOMIC_LOAD_NAND);
529 setTargetDAGCombine(ISD::ATOMIC_LOAD_MIN);
530 setTargetDAGCombine(ISD::ATOMIC_LOAD_MAX);
531 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMIN);
532 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMAX);
533
Christian Konigeecebd02013-03-26 14:04:02 +0000534 setSchedulingPreference(Sched::RegPressure);
Tom Stellard75aadc22012-12-11 21:25:42 +0000535}
536
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000537const SISubtarget *SITargetLowering::getSubtarget() const {
538 return static_cast<const SISubtarget *>(Subtarget);
539}
540
Tom Stellard0125f2a2013-06-25 02:39:35 +0000541//===----------------------------------------------------------------------===//
542// TargetLowering queries
543//===----------------------------------------------------------------------===//
544
Zvi Rackover1b736822017-07-26 08:06:58 +0000545bool SITargetLowering::isShuffleMaskLegal(ArrayRef<int>, EVT) const {
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000546 // SI has some legal vector types, but no legal vector operations. Say no
547 // shuffles are legal in order to prefer scalarizing some vector operations.
548 return false;
549}
550
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000551bool SITargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
552 const CallInst &CI,
553 unsigned IntrID) const {
554 switch (IntrID) {
555 case Intrinsic::amdgcn_atomic_inc:
Matt Arsenault79f837c2017-03-30 22:21:40 +0000556 case Intrinsic::amdgcn_atomic_dec: {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000557 Info.opc = ISD::INTRINSIC_W_CHAIN;
558 Info.memVT = MVT::getVT(CI.getType());
559 Info.ptrVal = CI.getOperand(0);
560 Info.align = 0;
Matt Arsenault79f837c2017-03-30 22:21:40 +0000561
562 const ConstantInt *Vol = dyn_cast<ConstantInt>(CI.getOperand(4));
Craig Topper79ab6432017-07-06 18:39:47 +0000563 Info.vol = !Vol || !Vol->isZero();
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000564 Info.readMem = true;
565 Info.writeMem = true;
566 return true;
Matt Arsenault79f837c2017-03-30 22:21:40 +0000567 }
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000568 default:
569 return false;
570 }
571}
572
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000573bool SITargetLowering::getAddrModeArguments(IntrinsicInst *II,
574 SmallVectorImpl<Value*> &Ops,
575 Type *&AccessTy) const {
576 switch (II->getIntrinsicID()) {
577 case Intrinsic::amdgcn_atomic_inc:
578 case Intrinsic::amdgcn_atomic_dec: {
579 Value *Ptr = II->getArgOperand(0);
580 AccessTy = II->getType();
581 Ops.push_back(Ptr);
582 return true;
583 }
584 default:
585 return false;
586 }
Matt Arsenaulte306a322014-10-21 16:25:08 +0000587}
588
Tom Stellard70580f82015-07-20 14:28:41 +0000589bool SITargetLowering::isLegalFlatAddressingMode(const AddrMode &AM) const {
Matt Arsenaultd9b77842017-06-12 17:06:35 +0000590 if (!Subtarget->hasFlatInstOffsets()) {
591 // Flat instructions do not have offsets, and only have the register
592 // address.
593 return AM.BaseOffs == 0 && AM.Scale == 0;
594 }
595
596 // GFX9 added a 13-bit signed offset. When using regular flat instructions,
597 // the sign bit is ignored and is treated as a 12-bit unsigned offset.
598
599 // Just r + i
600 return isUInt<12>(AM.BaseOffs) && AM.Scale == 0;
Tom Stellard70580f82015-07-20 14:28:41 +0000601}
602
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000603bool SITargetLowering::isLegalGlobalAddressingMode(const AddrMode &AM) const {
604 if (Subtarget->hasFlatGlobalInsts())
605 return isInt<13>(AM.BaseOffs) && AM.Scale == 0;
606
607 if (!Subtarget->hasAddr64() || Subtarget->useFlatForGlobal()) {
608 // Assume the we will use FLAT for all global memory accesses
609 // on VI.
610 // FIXME: This assumption is currently wrong. On VI we still use
611 // MUBUF instructions for the r + i addressing mode. As currently
612 // implemented, the MUBUF instructions only work on buffer < 4GB.
613 // It may be possible to support > 4GB buffers with MUBUF instructions,
614 // by setting the stride value in the resource descriptor which would
615 // increase the size limit to (stride * 4GB). However, this is risky,
616 // because it has never been validated.
617 return isLegalFlatAddressingMode(AM);
618 }
619
620 return isLegalMUBUFAddressingMode(AM);
621}
622
Matt Arsenault711b3902015-08-07 20:18:34 +0000623bool SITargetLowering::isLegalMUBUFAddressingMode(const AddrMode &AM) const {
624 // MUBUF / MTBUF instructions have a 12-bit unsigned byte offset, and
625 // additionally can do r + r + i with addr64. 32-bit has more addressing
626 // mode options. Depending on the resource constant, it can also do
627 // (i64 r0) + (i32 r1) * (i14 i).
628 //
629 // Private arrays end up using a scratch buffer most of the time, so also
630 // assume those use MUBUF instructions. Scratch loads / stores are currently
631 // implemented as mubuf instructions with offen bit set, so slightly
632 // different than the normal addr64.
633 if (!isUInt<12>(AM.BaseOffs))
634 return false;
635
636 // FIXME: Since we can split immediate into soffset and immediate offset,
637 // would it make sense to allow any immediate?
638
639 switch (AM.Scale) {
640 case 0: // r + i or just i, depending on HasBaseReg.
641 return true;
642 case 1:
643 return true; // We have r + r or r + i.
644 case 2:
645 if (AM.HasBaseReg) {
646 // Reject 2 * r + r.
647 return false;
648 }
649
650 // Allow 2 * r as r + r
651 // Or 2 * r + i is allowed as r + r + i.
652 return true;
653 default: // Don't allow n * r
654 return false;
655 }
656}
657
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000658bool SITargetLowering::isLegalAddressingMode(const DataLayout &DL,
659 const AddrMode &AM, Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000660 unsigned AS, Instruction *I) const {
Matt Arsenault5015a892014-08-15 17:17:07 +0000661 // No global is ever allowed as a base.
662 if (AM.BaseGV)
663 return false;
664
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000665 if (AS == AMDGPUASI.GLOBAL_ADDRESS)
666 return isLegalGlobalAddressingMode(AM);
Matt Arsenault5015a892014-08-15 17:17:07 +0000667
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000668 if (AS == AMDGPUASI.CONSTANT_ADDRESS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000669 // If the offset isn't a multiple of 4, it probably isn't going to be
670 // correctly aligned.
Matt Arsenault3cc1e002016-08-13 01:43:51 +0000671 // FIXME: Can we get the real alignment here?
Matt Arsenault711b3902015-08-07 20:18:34 +0000672 if (AM.BaseOffs % 4 != 0)
673 return isLegalMUBUFAddressingMode(AM);
674
675 // There are no SMRD extloads, so if we have to do a small type access we
676 // will use a MUBUF load.
677 // FIXME?: We also need to do this if unaligned, but we don't know the
678 // alignment here.
679 if (DL.getTypeStoreSize(Ty) < 4)
Matt Arsenaultdc8f5cc2017-07-29 01:12:31 +0000680 return isLegalGlobalAddressingMode(AM);
Matt Arsenault711b3902015-08-07 20:18:34 +0000681
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000682 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000683 // SMRD instructions have an 8-bit, dword offset on SI.
684 if (!isUInt<8>(AM.BaseOffs / 4))
685 return false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000686 } else if (Subtarget->getGeneration() == SISubtarget::SEA_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000687 // On CI+, this can also be a 32-bit literal constant offset. If it fits
688 // in 8-bits, it can use a smaller encoding.
689 if (!isUInt<32>(AM.BaseOffs / 4))
690 return false;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000691 } else if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000692 // On VI, these use the SMEM format and the offset is 20-bit in bytes.
693 if (!isUInt<20>(AM.BaseOffs))
694 return false;
695 } else
696 llvm_unreachable("unhandled generation");
697
698 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
699 return true;
700
701 if (AM.Scale == 1 && AM.HasBaseReg)
702 return true;
703
704 return false;
Matt Arsenault711b3902015-08-07 20:18:34 +0000705
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000706 } else if (AS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000707 return isLegalMUBUFAddressingMode(AM);
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000708 } else if (AS == AMDGPUASI.LOCAL_ADDRESS ||
709 AS == AMDGPUASI.REGION_ADDRESS) {
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000710 // Basic, single offset DS instructions allow a 16-bit unsigned immediate
711 // field.
712 // XXX - If doing a 4-byte aligned 8-byte type access, we effectively have
713 // an 8-bit dword offset but we don't know the alignment here.
714 if (!isUInt<16>(AM.BaseOffs))
Matt Arsenault5015a892014-08-15 17:17:07 +0000715 return false;
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000716
717 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
718 return true;
719
720 if (AM.Scale == 1 && AM.HasBaseReg)
721 return true;
722
Matt Arsenault5015a892014-08-15 17:17:07 +0000723 return false;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000724 } else if (AS == AMDGPUASI.FLAT_ADDRESS ||
725 AS == AMDGPUASI.UNKNOWN_ADDRESS_SPACE) {
Matt Arsenault7d1b6c82016-04-29 06:25:10 +0000726 // For an unknown address space, this usually means that this is for some
727 // reason being used for pure arithmetic, and not based on some addressing
728 // computation. We don't have instructions that compute pointers with any
729 // addressing modes, so treat them as having no offset like flat
730 // instructions.
Tom Stellard70580f82015-07-20 14:28:41 +0000731 return isLegalFlatAddressingMode(AM);
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000732 } else {
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000733 llvm_unreachable("unhandled address space");
734 }
Matt Arsenault5015a892014-08-15 17:17:07 +0000735}
736
Nirav Dave4dcad5d2017-07-10 20:25:54 +0000737bool SITargetLowering::canMergeStoresTo(unsigned AS, EVT MemVT,
738 const SelectionDAG &DAG) const {
Nirav Daved20066c2017-05-24 15:59:09 +0000739 if (AS == AMDGPUASI.GLOBAL_ADDRESS || AS == AMDGPUASI.FLAT_ADDRESS) {
740 return (MemVT.getSizeInBits() <= 4 * 32);
741 } else if (AS == AMDGPUASI.PRIVATE_ADDRESS) {
742 unsigned MaxPrivateBits = 8 * getSubtarget()->getMaxPrivateElementSize();
743 return (MemVT.getSizeInBits() <= MaxPrivateBits);
744 } else if (AS == AMDGPUASI.LOCAL_ADDRESS) {
745 return (MemVT.getSizeInBits() <= 2 * 32);
746 }
747 return true;
748}
749
Matt Arsenaulte6986632015-01-14 01:35:22 +0000750bool SITargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000751 unsigned AddrSpace,
752 unsigned Align,
753 bool *IsFast) const {
Matt Arsenault1018c892014-04-24 17:08:26 +0000754 if (IsFast)
755 *IsFast = false;
756
Matt Arsenault1018c892014-04-24 17:08:26 +0000757 // TODO: I think v3i32 should allow unaligned accesses on CI with DS_READ_B96,
758 // which isn't a simple VT.
Alina Sbirlea6f937b12016-08-04 16:38:44 +0000759 // Until MVT is extended to handle this, simply check for the size and
760 // rely on the condition below: allow accesses if the size is a multiple of 4.
761 if (VT == MVT::Other || (VT != MVT::Other && VT.getSizeInBits() > 1024 &&
762 VT.getStoreSize() > 16)) {
Tom Stellard81d871d2013-11-13 23:36:50 +0000763 return false;
Alina Sbirlea6f937b12016-08-04 16:38:44 +0000764 }
Matt Arsenault1018c892014-04-24 17:08:26 +0000765
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000766 if (AddrSpace == AMDGPUASI.LOCAL_ADDRESS ||
767 AddrSpace == AMDGPUASI.REGION_ADDRESS) {
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000768 // ds_read/write_b64 require 8-byte alignment, but we can do a 4 byte
769 // aligned, 8 byte access in a single operation using ds_read2/write2_b32
770 // with adjacent offsets.
Sanjay Patelce74db92015-09-03 15:03:19 +0000771 bool AlignedBy4 = (Align % 4 == 0);
772 if (IsFast)
773 *IsFast = AlignedBy4;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000774
Sanjay Patelce74db92015-09-03 15:03:19 +0000775 return AlignedBy4;
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000776 }
Matt Arsenault1018c892014-04-24 17:08:26 +0000777
Tom Stellard64a9d082016-10-14 18:10:39 +0000778 // FIXME: We have to be conservative here and assume that flat operations
779 // will access scratch. If we had access to the IR function, then we
780 // could determine if any private memory was used in the function.
781 if (!Subtarget->hasUnalignedScratchAccess() &&
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000782 (AddrSpace == AMDGPUASI.PRIVATE_ADDRESS ||
783 AddrSpace == AMDGPUASI.FLAT_ADDRESS)) {
Tom Stellard64a9d082016-10-14 18:10:39 +0000784 return false;
785 }
786
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000787 if (Subtarget->hasUnalignedBufferAccess()) {
788 // If we have an uniform constant load, it still requires using a slow
789 // buffer instruction if unaligned.
790 if (IsFast) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000791 *IsFast = (AddrSpace == AMDGPUASI.CONSTANT_ADDRESS) ?
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000792 (Align % 4 == 0) : true;
793 }
794
795 return true;
796 }
797
Tom Stellard33e64c62015-02-04 20:49:52 +0000798 // Smaller than dword value must be aligned.
Tom Stellard33e64c62015-02-04 20:49:52 +0000799 if (VT.bitsLT(MVT::i32))
800 return false;
801
Matt Arsenault1018c892014-04-24 17:08:26 +0000802 // 8.1.6 - For Dword or larger reads or writes, the two LSBs of the
803 // byte-address are ignored, thus forcing Dword alignment.
Tom Stellarde812f2f2014-07-21 15:45:06 +0000804 // This applies to private, global, and constant memory.
Matt Arsenault1018c892014-04-24 17:08:26 +0000805 if (IsFast)
806 *IsFast = true;
Tom Stellardc6b299c2015-02-02 18:02:28 +0000807
808 return VT.bitsGT(MVT::i32) && Align % 4 == 0;
Tom Stellard0125f2a2013-06-25 02:39:35 +0000809}
810
Matt Arsenault46645fa2014-07-28 17:49:26 +0000811EVT SITargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
812 unsigned SrcAlign, bool IsMemset,
813 bool ZeroMemset,
814 bool MemcpyStrSrc,
815 MachineFunction &MF) const {
816 // FIXME: Should account for address space here.
817
818 // The default fallback uses the private pointer size as a guess for a type to
819 // use. Make sure we switch these to 64-bit accesses.
820
821 if (Size >= 16 && DstAlign >= 4) // XXX: Should only do for global
822 return MVT::v4i32;
823
824 if (Size >= 8 && DstAlign >= 4)
825 return MVT::v2i32;
826
827 // Use the default.
828 return MVT::Other;
829}
830
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000831static bool isFlatGlobalAddrSpace(unsigned AS, AMDGPUAS AMDGPUASI) {
832 return AS == AMDGPUASI.GLOBAL_ADDRESS ||
833 AS == AMDGPUASI.FLAT_ADDRESS ||
834 AS == AMDGPUASI.CONSTANT_ADDRESS;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000835}
836
837bool SITargetLowering::isNoopAddrSpaceCast(unsigned SrcAS,
838 unsigned DestAS) const {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000839 return isFlatGlobalAddrSpace(SrcAS, AMDGPUASI) &&
840 isFlatGlobalAddrSpace(DestAS, AMDGPUASI);
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000841}
842
Alexander Timofeev18009562016-12-08 17:28:47 +0000843bool SITargetLowering::isMemOpHasNoClobberedMemOperand(const SDNode *N) const {
844 const MemSDNode *MemNode = cast<MemSDNode>(N);
845 const Value *Ptr = MemNode->getMemOperand()->getValue();
846 const Instruction *I = dyn_cast<Instruction>(Ptr);
847 return I && I->getMetadata("amdgpu.noclobber");
848}
849
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000850bool SITargetLowering::isCheapAddrSpaceCast(unsigned SrcAS,
851 unsigned DestAS) const {
852 // Flat -> private/local is a simple truncate.
853 // Flat -> global is no-op
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000854 if (SrcAS == AMDGPUASI.FLAT_ADDRESS)
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000855 return true;
856
857 return isNoopAddrSpaceCast(SrcAS, DestAS);
858}
859
Tom Stellarda6f24c62015-12-15 20:55:55 +0000860bool SITargetLowering::isMemOpUniform(const SDNode *N) const {
861 const MemSDNode *MemNode = cast<MemSDNode>(N);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000862
Tom Stellard08efb7e2017-01-27 18:41:14 +0000863 return AMDGPU::isUniformMMO(MemNode->getMemOperand());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000864}
865
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000866TargetLoweringBase::LegalizeTypeAction
867SITargetLowering::getPreferredVectorAction(EVT VT) const {
868 if (VT.getVectorNumElements() != 1 && VT.getScalarType().bitsLE(MVT::i16))
869 return TypeSplitVector;
870
871 return TargetLoweringBase::getPreferredVectorAction(VT);
Tom Stellardd86003e2013-08-14 23:25:00 +0000872}
Tom Stellard0125f2a2013-06-25 02:39:35 +0000873
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000874bool SITargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
875 Type *Ty) const {
Matt Arsenault749035b2016-07-30 01:40:36 +0000876 // FIXME: Could be smarter if called for vector constants.
877 return true;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000878}
879
Tom Stellard2e045bb2016-01-20 00:13:22 +0000880bool SITargetLowering::isTypeDesirableForOp(unsigned Op, EVT VT) const {
Matt Arsenault7b00cf42016-12-09 17:57:43 +0000881 if (Subtarget->has16BitInsts() && VT == MVT::i16) {
882 switch (Op) {
883 case ISD::LOAD:
884 case ISD::STORE:
Tom Stellard2e045bb2016-01-20 00:13:22 +0000885
Matt Arsenault7b00cf42016-12-09 17:57:43 +0000886 // These operations are done with 32-bit instructions anyway.
887 case ISD::AND:
888 case ISD::OR:
889 case ISD::XOR:
890 case ISD::SELECT:
891 // TODO: Extensions?
892 return true;
893 default:
894 return false;
895 }
896 }
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000897
Tom Stellard2e045bb2016-01-20 00:13:22 +0000898 // SimplifySetCC uses this function to determine whether or not it should
899 // create setcc with i1 operands. We don't have instructions for i1 setcc.
900 if (VT == MVT::i1 && Op == ISD::SETCC)
901 return false;
902
903 return TargetLowering::isTypeDesirableForOp(Op, VT);
904}
905
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000906SDValue SITargetLowering::lowerKernArgParameterPtr(SelectionDAG &DAG,
907 const SDLoc &SL,
908 SDValue Chain,
909 uint64_t Offset) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000910 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardec2e43c2014-09-22 15:35:29 +0000911 MachineFunction &MF = DAG.getMachineFunction();
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000912 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
913
914 const ArgDescriptor *InputPtrReg;
915 const TargetRegisterClass *RC;
916
917 std::tie(InputPtrReg, RC)
918 = Info->getPreloadedValue(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
Tom Stellard94593ee2013-06-03 17:40:18 +0000919
Matt Arsenault86033ca2014-07-28 17:31:39 +0000920 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000921 MVT PtrVT = getPointerTy(DL, AMDGPUASI.CONSTANT_ADDRESS);
Matt Arsenaulta0269b62015-06-01 21:58:24 +0000922 SDValue BasePtr = DAG.getCopyFromReg(Chain, SL,
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000923 MRI.getLiveInVirtReg(InputPtrReg->getRegister()), PtrVT);
924
Jan Veselyfea814d2016-06-21 20:46:20 +0000925 return DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
926 DAG.getConstant(Offset, SL, PtrVT));
927}
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000928
Matt Arsenault9166ce82017-07-28 15:52:08 +0000929SDValue SITargetLowering::getImplicitArgPtr(SelectionDAG &DAG,
930 const SDLoc &SL) const {
931 auto MFI = DAG.getMachineFunction().getInfo<SIMachineFunctionInfo>();
932 uint64_t Offset = getImplicitParameterOffset(MFI, FIRST_IMPLICIT);
933 return lowerKernArgParameterPtr(DAG, SL, DAG.getEntryNode(), Offset);
934}
935
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000936SDValue SITargetLowering::convertArgType(SelectionDAG &DAG, EVT VT, EVT MemVT,
937 const SDLoc &SL, SDValue Val,
938 bool Signed,
Matt Arsenault6dca5422017-01-09 18:52:39 +0000939 const ISD::InputArg *Arg) const {
Matt Arsenault6dca5422017-01-09 18:52:39 +0000940 if (Arg && (Arg->Flags.isSExt() || Arg->Flags.isZExt()) &&
941 VT.bitsLT(MemVT)) {
942 unsigned Opc = Arg->Flags.isZExt() ? ISD::AssertZext : ISD::AssertSext;
943 Val = DAG.getNode(Opc, SL, MemVT, Val, DAG.getValueType(VT));
944 }
945
Tom Stellardbc6c5232016-10-17 16:21:45 +0000946 if (MemVT.isFloatingPoint())
Matt Arsenault6dca5422017-01-09 18:52:39 +0000947 Val = getFPExtOrFPTrunc(DAG, Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000948 else if (Signed)
Matt Arsenault6dca5422017-01-09 18:52:39 +0000949 Val = DAG.getSExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000950 else
Matt Arsenault6dca5422017-01-09 18:52:39 +0000951 Val = DAG.getZExtOrTrunc(Val, SL, VT);
Tom Stellardbc6c5232016-10-17 16:21:45 +0000952
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000953 return Val;
954}
955
956SDValue SITargetLowering::lowerKernargMemParameter(
957 SelectionDAG &DAG, EVT VT, EVT MemVT,
958 const SDLoc &SL, SDValue Chain,
959 uint64_t Offset, bool Signed,
960 const ISD::InputArg *Arg) const {
961 const DataLayout &DL = DAG.getDataLayout();
962 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext());
963 PointerType *PtrTy = PointerType::get(Ty, AMDGPUASI.CONSTANT_ADDRESS);
964 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
965
966 unsigned Align = DL.getABITypeAlignment(Ty);
967
968 SDValue Ptr = lowerKernArgParameterPtr(DAG, SL, Chain, Offset);
969 SDValue Load = DAG.getLoad(MemVT, SL, Chain, Ptr, PtrInfo, Align,
970 MachineMemOperand::MONonTemporal |
971 MachineMemOperand::MODereferenceable |
972 MachineMemOperand::MOInvariant);
973
974 SDValue Val = convertArgType(DAG, VT, MemVT, SL, Load, Signed, Arg);
Matt Arsenault6dca5422017-01-09 18:52:39 +0000975 return DAG.getMergeValues({ Val, Load.getValue(1) }, SL);
Tom Stellard94593ee2013-06-03 17:40:18 +0000976}
977
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000978SDValue SITargetLowering::lowerStackParameter(SelectionDAG &DAG, CCValAssign &VA,
979 const SDLoc &SL, SDValue Chain,
980 const ISD::InputArg &Arg) const {
981 MachineFunction &MF = DAG.getMachineFunction();
982 MachineFrameInfo &MFI = MF.getFrameInfo();
983
984 if (Arg.Flags.isByVal()) {
985 unsigned Size = Arg.Flags.getByValSize();
986 int FrameIdx = MFI.CreateFixedObject(Size, VA.getLocMemOffset(), false);
987 return DAG.getFrameIndex(FrameIdx, MVT::i32);
988 }
989
990 unsigned ArgOffset = VA.getLocMemOffset();
991 unsigned ArgSize = VA.getValVT().getStoreSize();
992
993 int FI = MFI.CreateFixedObject(ArgSize, ArgOffset, true);
994
995 // Create load nodes to retrieve arguments from the stack.
996 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
997 SDValue ArgValue;
998
999 // For NON_EXTLOAD, generic code in getLoad assert(ValVT == MemVT)
1000 ISD::LoadExtType ExtType = ISD::NON_EXTLOAD;
1001 MVT MemVT = VA.getValVT();
1002
1003 switch (VA.getLocInfo()) {
1004 default:
1005 break;
1006 case CCValAssign::BCvt:
1007 MemVT = VA.getLocVT();
1008 break;
1009 case CCValAssign::SExt:
1010 ExtType = ISD::SEXTLOAD;
1011 break;
1012 case CCValAssign::ZExt:
1013 ExtType = ISD::ZEXTLOAD;
1014 break;
1015 case CCValAssign::AExt:
1016 ExtType = ISD::EXTLOAD;
1017 break;
1018 }
1019
1020 ArgValue = DAG.getExtLoad(
1021 ExtType, SL, VA.getLocVT(), Chain, FIN,
1022 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
1023 MemVT);
1024 return ArgValue;
1025}
1026
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001027SDValue SITargetLowering::getPreloadedValue(SelectionDAG &DAG,
1028 const SIMachineFunctionInfo &MFI,
1029 EVT VT,
1030 AMDGPUFunctionArgInfo::PreloadedValue PVID) const {
1031 const ArgDescriptor *Reg;
1032 const TargetRegisterClass *RC;
1033
1034 std::tie(Reg, RC) = MFI.getPreloadedValue(PVID);
1035 return CreateLiveInRegister(DAG, RC, Reg->getRegister(), VT);
1036}
1037
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001038static void processShaderInputArgs(SmallVectorImpl<ISD::InputArg> &Splits,
1039 CallingConv::ID CallConv,
1040 ArrayRef<ISD::InputArg> Ins,
1041 BitVector &Skipped,
1042 FunctionType *FType,
1043 SIMachineFunctionInfo *Info) {
1044 for (unsigned I = 0, E = Ins.size(), PSInputNum = 0; I != E; ++I) {
1045 const ISD::InputArg &Arg = Ins[I];
1046
1047 // First check if it's a PS input addr.
1048 if (CallConv == CallingConv::AMDGPU_PS && !Arg.Flags.isInReg() &&
1049 !Arg.Flags.isByVal() && PSInputNum <= 15) {
1050
1051 if (!Arg.Used && !Info->isPSInputAllocated(PSInputNum)) {
1052 // We can safely skip PS inputs.
1053 Skipped.set(I);
1054 ++PSInputNum;
1055 continue;
1056 }
1057
1058 Info->markPSInputAllocated(PSInputNum);
1059 if (Arg.Used)
1060 Info->markPSInputEnabled(PSInputNum);
1061
1062 ++PSInputNum;
1063 }
1064
1065 // Second split vertices into their elements.
1066 if (Arg.VT.isVector()) {
1067 ISD::InputArg NewArg = Arg;
1068 NewArg.Flags.setSplit();
1069 NewArg.VT = Arg.VT.getVectorElementType();
1070
1071 // We REALLY want the ORIGINAL number of vertex elements here, e.g. a
1072 // three or five element vertex only needs three or five registers,
1073 // NOT four or eight.
1074 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
1075 unsigned NumElements = ParamType->getVectorNumElements();
1076
1077 for (unsigned J = 0; J != NumElements; ++J) {
1078 Splits.push_back(NewArg);
1079 NewArg.PartOffset += NewArg.VT.getStoreSize();
1080 }
1081 } else {
1082 Splits.push_back(Arg);
1083 }
1084 }
1085}
1086
1087// Allocate special inputs passed in VGPRs.
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001088static void allocateSpecialEntryInputVGPRs(CCState &CCInfo,
1089 MachineFunction &MF,
1090 const SIRegisterInfo &TRI,
1091 SIMachineFunctionInfo &Info) {
1092 if (Info.hasWorkItemIDX()) {
1093 unsigned Reg = AMDGPU::VGPR0;
1094 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001095
1096 CCInfo.AllocateReg(Reg);
1097 Info.setWorkItemIDX(ArgDescriptor::createRegister(Reg));
1098 }
1099
1100 if (Info.hasWorkItemIDY()) {
1101 unsigned Reg = AMDGPU::VGPR1;
1102 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1103
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001104 CCInfo.AllocateReg(Reg);
1105 Info.setWorkItemIDY(ArgDescriptor::createRegister(Reg));
1106 }
1107
1108 if (Info.hasWorkItemIDZ()) {
1109 unsigned Reg = AMDGPU::VGPR2;
1110 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1111
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001112 CCInfo.AllocateReg(Reg);
1113 Info.setWorkItemIDZ(ArgDescriptor::createRegister(Reg));
1114 }
1115}
1116
1117// Try to allocate a VGPR at the end of the argument list, or if no argument
1118// VGPRs are left allocating a stack slot.
1119static ArgDescriptor allocateVGPR32Input(CCState &CCInfo) {
1120 ArrayRef<MCPhysReg> ArgVGPRs
1121 = makeArrayRef(AMDGPU::VGPR_32RegClass.begin(), 32);
1122 unsigned RegIdx = CCInfo.getFirstUnallocated(ArgVGPRs);
1123 if (RegIdx == ArgVGPRs.size()) {
1124 // Spill to stack required.
1125 int64_t Offset = CCInfo.AllocateStack(4, 4);
1126
1127 return ArgDescriptor::createStack(Offset);
1128 }
1129
1130 unsigned Reg = ArgVGPRs[RegIdx];
1131 Reg = CCInfo.AllocateReg(Reg);
1132 assert(Reg != AMDGPU::NoRegister);
1133
1134 MachineFunction &MF = CCInfo.getMachineFunction();
1135 MF.addLiveIn(Reg, &AMDGPU::VGPR_32RegClass);
1136 return ArgDescriptor::createRegister(Reg);
1137}
1138
1139static ArgDescriptor allocateSGPR32InputImpl(CCState &CCInfo,
1140 const TargetRegisterClass *RC,
1141 unsigned NumArgRegs) {
1142 ArrayRef<MCPhysReg> ArgSGPRs = makeArrayRef(RC->begin(), 32);
1143 unsigned RegIdx = CCInfo.getFirstUnallocated(ArgSGPRs);
1144 if (RegIdx == ArgSGPRs.size())
1145 report_fatal_error("ran out of SGPRs for arguments");
1146
1147 unsigned Reg = ArgSGPRs[RegIdx];
1148 Reg = CCInfo.AllocateReg(Reg);
1149 assert(Reg != AMDGPU::NoRegister);
1150
1151 MachineFunction &MF = CCInfo.getMachineFunction();
1152 MF.addLiveIn(Reg, RC);
1153 return ArgDescriptor::createRegister(Reg);
1154}
1155
1156static ArgDescriptor allocateSGPR32Input(CCState &CCInfo) {
1157 return allocateSGPR32InputImpl(CCInfo, &AMDGPU::SGPR_32RegClass, 32);
1158}
1159
1160static ArgDescriptor allocateSGPR64Input(CCState &CCInfo) {
1161 return allocateSGPR32InputImpl(CCInfo, &AMDGPU::SGPR_64RegClass, 16);
1162}
1163
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001164static void allocateSpecialInputVGPRs(CCState &CCInfo,
1165 MachineFunction &MF,
1166 const SIRegisterInfo &TRI,
1167 SIMachineFunctionInfo &Info) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001168 if (Info.hasWorkItemIDX())
1169 Info.setWorkItemIDX(allocateVGPR32Input(CCInfo));
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001170
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001171 if (Info.hasWorkItemIDY())
1172 Info.setWorkItemIDY(allocateVGPR32Input(CCInfo));
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001173
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001174 if (Info.hasWorkItemIDZ())
1175 Info.setWorkItemIDZ(allocateVGPR32Input(CCInfo));
1176}
1177
1178static void allocateSpecialInputSGPRs(CCState &CCInfo,
1179 MachineFunction &MF,
1180 const SIRegisterInfo &TRI,
1181 SIMachineFunctionInfo &Info) {
1182 auto &ArgInfo = Info.getArgInfo();
1183
1184 // TODO: Unify handling with private memory pointers.
1185
1186 if (Info.hasDispatchPtr())
1187 ArgInfo.DispatchPtr = allocateSGPR64Input(CCInfo);
1188
1189 if (Info.hasQueuePtr())
1190 ArgInfo.QueuePtr = allocateSGPR64Input(CCInfo);
1191
1192 if (Info.hasKernargSegmentPtr())
1193 ArgInfo.KernargSegmentPtr = allocateSGPR64Input(CCInfo);
1194
1195 if (Info.hasDispatchID())
1196 ArgInfo.DispatchID = allocateSGPR64Input(CCInfo);
1197
1198 // flat_scratch_init is not applicable for non-kernel functions.
1199
1200 if (Info.hasWorkGroupIDX())
1201 ArgInfo.WorkGroupIDX = allocateSGPR32Input(CCInfo);
1202
1203 if (Info.hasWorkGroupIDY())
1204 ArgInfo.WorkGroupIDY = allocateSGPR32Input(CCInfo);
1205
1206 if (Info.hasWorkGroupIDZ())
1207 ArgInfo.WorkGroupIDZ = allocateSGPR32Input(CCInfo);
Matt Arsenault817c2532017-08-03 23:12:44 +00001208
1209 if (Info.hasImplicitArgPtr())
1210 ArgInfo.ImplicitArgPtr = allocateSGPR64Input(CCInfo);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001211}
1212
1213// Allocate special inputs passed in user SGPRs.
1214static void allocateHSAUserSGPRs(CCState &CCInfo,
1215 MachineFunction &MF,
1216 const SIRegisterInfo &TRI,
1217 SIMachineFunctionInfo &Info) {
Matt Arsenault10fc0622017-06-26 03:01:31 +00001218 if (Info.hasImplicitBufferPtr()) {
1219 unsigned ImplicitBufferPtrReg = Info.addImplicitBufferPtr(TRI);
1220 MF.addLiveIn(ImplicitBufferPtrReg, &AMDGPU::SGPR_64RegClass);
1221 CCInfo.AllocateReg(ImplicitBufferPtrReg);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001222 }
1223
1224 // FIXME: How should these inputs interact with inreg / custom SGPR inputs?
1225 if (Info.hasPrivateSegmentBuffer()) {
1226 unsigned PrivateSegmentBufferReg = Info.addPrivateSegmentBuffer(TRI);
1227 MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SGPR_128RegClass);
1228 CCInfo.AllocateReg(PrivateSegmentBufferReg);
1229 }
1230
1231 if (Info.hasDispatchPtr()) {
1232 unsigned DispatchPtrReg = Info.addDispatchPtr(TRI);
1233 MF.addLiveIn(DispatchPtrReg, &AMDGPU::SGPR_64RegClass);
1234 CCInfo.AllocateReg(DispatchPtrReg);
1235 }
1236
1237 if (Info.hasQueuePtr()) {
1238 unsigned QueuePtrReg = Info.addQueuePtr(TRI);
1239 MF.addLiveIn(QueuePtrReg, &AMDGPU::SGPR_64RegClass);
1240 CCInfo.AllocateReg(QueuePtrReg);
1241 }
1242
1243 if (Info.hasKernargSegmentPtr()) {
1244 unsigned InputPtrReg = Info.addKernargSegmentPtr(TRI);
1245 MF.addLiveIn(InputPtrReg, &AMDGPU::SGPR_64RegClass);
1246 CCInfo.AllocateReg(InputPtrReg);
1247 }
1248
1249 if (Info.hasDispatchID()) {
1250 unsigned DispatchIDReg = Info.addDispatchID(TRI);
1251 MF.addLiveIn(DispatchIDReg, &AMDGPU::SGPR_64RegClass);
1252 CCInfo.AllocateReg(DispatchIDReg);
1253 }
1254
1255 if (Info.hasFlatScratchInit()) {
1256 unsigned FlatScratchInitReg = Info.addFlatScratchInit(TRI);
1257 MF.addLiveIn(FlatScratchInitReg, &AMDGPU::SGPR_64RegClass);
1258 CCInfo.AllocateReg(FlatScratchInitReg);
1259 }
1260
1261 // TODO: Add GridWorkGroupCount user SGPRs when used. For now with HSA we read
1262 // these from the dispatch pointer.
1263}
1264
1265// Allocate special input registers that are initialized per-wave.
1266static void allocateSystemSGPRs(CCState &CCInfo,
1267 MachineFunction &MF,
1268 SIMachineFunctionInfo &Info,
Marek Olsak584d2c02017-05-04 22:25:20 +00001269 CallingConv::ID CallConv,
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001270 bool IsShader) {
1271 if (Info.hasWorkGroupIDX()) {
1272 unsigned Reg = Info.addWorkGroupIDX();
1273 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1274 CCInfo.AllocateReg(Reg);
1275 }
1276
1277 if (Info.hasWorkGroupIDY()) {
1278 unsigned Reg = Info.addWorkGroupIDY();
1279 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1280 CCInfo.AllocateReg(Reg);
1281 }
1282
1283 if (Info.hasWorkGroupIDZ()) {
1284 unsigned Reg = Info.addWorkGroupIDZ();
1285 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1286 CCInfo.AllocateReg(Reg);
1287 }
1288
1289 if (Info.hasWorkGroupInfo()) {
1290 unsigned Reg = Info.addWorkGroupInfo();
1291 MF.addLiveIn(Reg, &AMDGPU::SReg_32_XM0RegClass);
1292 CCInfo.AllocateReg(Reg);
1293 }
1294
1295 if (Info.hasPrivateSegmentWaveByteOffset()) {
1296 // Scratch wave offset passed in system SGPR.
1297 unsigned PrivateSegmentWaveByteOffsetReg;
1298
1299 if (IsShader) {
Marek Olsak584d2c02017-05-04 22:25:20 +00001300 PrivateSegmentWaveByteOffsetReg =
1301 Info.getPrivateSegmentWaveByteOffsetSystemSGPR();
1302
1303 // This is true if the scratch wave byte offset doesn't have a fixed
1304 // location.
1305 if (PrivateSegmentWaveByteOffsetReg == AMDGPU::NoRegister) {
1306 PrivateSegmentWaveByteOffsetReg = findFirstFreeSGPR(CCInfo);
1307 Info.setPrivateSegmentWaveByteOffset(PrivateSegmentWaveByteOffsetReg);
1308 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001309 } else
1310 PrivateSegmentWaveByteOffsetReg = Info.addPrivateSegmentWaveByteOffset();
1311
1312 MF.addLiveIn(PrivateSegmentWaveByteOffsetReg, &AMDGPU::SGPR_32RegClass);
1313 CCInfo.AllocateReg(PrivateSegmentWaveByteOffsetReg);
1314 }
1315}
1316
1317static void reservePrivateMemoryRegs(const TargetMachine &TM,
1318 MachineFunction &MF,
1319 const SIRegisterInfo &TRI,
Matt Arsenault1cc47f82017-07-18 16:44:56 +00001320 SIMachineFunctionInfo &Info) {
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001321 // Now that we've figured out where the scratch register inputs are, see if
1322 // should reserve the arguments and use them directly.
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001323 MachineFrameInfo &MFI = MF.getFrameInfo();
1324 bool HasStackObjects = MFI.hasStackObjects();
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001325
1326 // Record that we know we have non-spill stack objects so we don't need to
1327 // check all stack objects later.
1328 if (HasStackObjects)
1329 Info.setHasNonSpillStackObjects(true);
1330
1331 // Everything live out of a block is spilled with fast regalloc, so it's
1332 // almost certain that spilling will be required.
1333 if (TM.getOptLevel() == CodeGenOpt::None)
1334 HasStackObjects = true;
1335
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001336 // For now assume stack access is needed in any callee functions, so we need
1337 // the scratch registers to pass in.
1338 bool RequiresStackAccess = HasStackObjects || MFI.hasCalls();
1339
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001340 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
1341 if (ST.isAmdCodeObjectV2(MF)) {
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001342 if (RequiresStackAccess) {
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001343 // If we have stack objects, we unquestionably need the private buffer
1344 // resource. For the Code Object V2 ABI, this will be the first 4 user
1345 // SGPR inputs. We can reserve those and use them directly.
1346
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001347 unsigned PrivateSegmentBufferReg = Info.getPreloadedReg(
1348 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_BUFFER);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001349 Info.setScratchRSrcReg(PrivateSegmentBufferReg);
1350
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001351 if (MFI.hasCalls()) {
1352 // If we have calls, we need to keep the frame register in a register
1353 // that won't be clobbered by a call, so ensure it is copied somewhere.
1354
1355 // This is not a problem for the scratch wave offset, because the same
1356 // registers are reserved in all functions.
1357
1358 // FIXME: Nothing is really ensuring this is a call preserved register,
1359 // it's just selected from the end so it happens to be.
1360 unsigned ReservedOffsetReg
1361 = TRI.reservedPrivateSegmentWaveByteOffsetReg(MF);
1362 Info.setScratchWaveOffsetReg(ReservedOffsetReg);
1363 } else {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001364 unsigned PrivateSegmentWaveByteOffsetReg = Info.getPreloadedReg(
1365 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001366 Info.setScratchWaveOffsetReg(PrivateSegmentWaveByteOffsetReg);
1367 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001368 } else {
1369 unsigned ReservedBufferReg
1370 = TRI.reservedPrivateSegmentBufferReg(MF);
1371 unsigned ReservedOffsetReg
1372 = TRI.reservedPrivateSegmentWaveByteOffsetReg(MF);
1373
1374 // We tentatively reserve the last registers (skipping the last two
1375 // which may contain VCC). After register allocation, we'll replace
1376 // these with the ones immediately after those which were really
1377 // allocated. In the prologue copies will be inserted from the argument
1378 // to these reserved registers.
1379 Info.setScratchRSrcReg(ReservedBufferReg);
1380 Info.setScratchWaveOffsetReg(ReservedOffsetReg);
1381 }
1382 } else {
1383 unsigned ReservedBufferReg = TRI.reservedPrivateSegmentBufferReg(MF);
1384
1385 // Without HSA, relocations are used for the scratch pointer and the
1386 // buffer resource setup is always inserted in the prologue. Scratch wave
1387 // offset is still in an input SGPR.
1388 Info.setScratchRSrcReg(ReservedBufferReg);
1389
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001390 if (HasStackObjects && !MFI.hasCalls()) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001391 unsigned ScratchWaveOffsetReg = Info.getPreloadedReg(
1392 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001393 Info.setScratchWaveOffsetReg(ScratchWaveOffsetReg);
1394 } else {
1395 unsigned ReservedOffsetReg
1396 = TRI.reservedPrivateSegmentWaveByteOffsetReg(MF);
1397 Info.setScratchWaveOffsetReg(ReservedOffsetReg);
1398 }
1399 }
1400}
1401
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001402bool SITargetLowering::supportSplitCSR(MachineFunction *MF) const {
1403 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
1404 return !Info->isEntryFunction();
1405}
1406
1407void SITargetLowering::initializeSplitCSR(MachineBasicBlock *Entry) const {
1408
1409}
1410
1411void SITargetLowering::insertCopiesSplitCSR(
1412 MachineBasicBlock *Entry,
1413 const SmallVectorImpl<MachineBasicBlock *> &Exits) const {
1414 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
1415
1416 const MCPhysReg *IStart = TRI->getCalleeSavedRegsViaCopy(Entry->getParent());
1417 if (!IStart)
1418 return;
1419
1420 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
1421 MachineRegisterInfo *MRI = &Entry->getParent()->getRegInfo();
1422 MachineBasicBlock::iterator MBBI = Entry->begin();
1423 for (const MCPhysReg *I = IStart; *I; ++I) {
1424 const TargetRegisterClass *RC = nullptr;
1425 if (AMDGPU::SReg_64RegClass.contains(*I))
1426 RC = &AMDGPU::SGPR_64RegClass;
1427 else if (AMDGPU::SReg_32RegClass.contains(*I))
1428 RC = &AMDGPU::SGPR_32RegClass;
1429 else
1430 llvm_unreachable("Unexpected register class in CSRsViaCopy!");
1431
1432 unsigned NewVR = MRI->createVirtualRegister(RC);
1433 // Create copy from CSR to a virtual register.
1434 Entry->addLiveIn(*I);
1435 BuildMI(*Entry, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY), NewVR)
1436 .addReg(*I);
1437
1438 // Insert the copy-back instructions right before the terminator.
1439 for (auto *Exit : Exits)
1440 BuildMI(*Exit, Exit->getFirstTerminator(), DebugLoc(),
1441 TII->get(TargetOpcode::COPY), *I)
1442 .addReg(NewVR);
1443 }
1444}
1445
Christian Konig2c8f6d52013-03-07 09:03:52 +00001446SDValue SITargetLowering::LowerFormalArguments(
Eric Christopher7792e322015-01-30 23:24:40 +00001447 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001448 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
1449 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001450 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001451
1452 MachineFunction &MF = DAG.getMachineFunction();
1453 FunctionType *FType = MF.getFunction()->getFunctionType();
Christian Konig99ee0f42013-03-07 09:04:14 +00001454 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001455 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001456
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +00001457 if (Subtarget->isAmdHsaOS() && AMDGPU::isShader(CallConv)) {
Matt Arsenaultd48da142015-11-02 23:23:02 +00001458 const Function *Fn = MF.getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +00001459 DiagnosticInfoUnsupported NoGraphicsHSA(
1460 *Fn, "unsupported non-compute shaders with HSA", DL.getDebugLoc());
Matt Arsenaultd48da142015-11-02 23:23:02 +00001461 DAG.getContext()->diagnose(NoGraphicsHSA);
Diana Picus81bc3172016-05-26 15:24:55 +00001462 return DAG.getEntryNode();
Matt Arsenaultd48da142015-11-02 23:23:02 +00001463 }
1464
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001465 // Create stack objects that are used for emitting debugger prologue if
1466 // "amdgpu-debugger-emit-prologue" attribute was specified.
1467 if (ST.debuggerEmitPrologue())
1468 createDebuggerPrologueStackObjects(MF);
1469
Christian Konig2c8f6d52013-03-07 09:03:52 +00001470 SmallVector<ISD::InputArg, 16> Splits;
Christian Konig2c8f6d52013-03-07 09:03:52 +00001471 SmallVector<CCValAssign, 16> ArgLocs;
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001472 BitVector Skipped(Ins.size());
Eric Christopherb5217502014-08-06 18:45:26 +00001473 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1474 *DAG.getContext());
Christian Konig2c8f6d52013-03-07 09:03:52 +00001475
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001476 bool IsShader = AMDGPU::isShader(CallConv);
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +00001477 bool IsKernel = AMDGPU::isKernel(CallConv);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001478 bool IsEntryFunc = AMDGPU::isEntryFunctionCC(CallConv);
Christian Konig99ee0f42013-03-07 09:04:14 +00001479
Matt Arsenaultd1867c02017-08-02 00:59:51 +00001480 if (!IsEntryFunc) {
1481 // 4 bytes are reserved at offset 0 for the emergency stack slot. Skip over
1482 // this when allocating argument fixed offsets.
1483 CCInfo.AllocateStack(4, 4);
1484 }
1485
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001486 if (IsShader) {
1487 processShaderInputArgs(Splits, CallConv, Ins, Skipped, FType, Info);
1488
1489 // At least one interpolation mode must be enabled or else the GPU will
1490 // hang.
1491 //
1492 // Check PSInputAddr instead of PSInputEnable. The idea is that if the user
1493 // set PSInputAddr, the user wants to enable some bits after the compilation
1494 // based on run-time states. Since we can't know what the final PSInputEna
1495 // will look like, so we shouldn't do anything here and the user should take
1496 // responsibility for the correct programming.
1497 //
1498 // Otherwise, the following restrictions apply:
1499 // - At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled.
1500 // - If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be
1501 // enabled too.
Tim Renoufc8ffffe2017-10-12 16:16:41 +00001502 if (CallConv == CallingConv::AMDGPU_PS) {
1503 if ((Info->getPSInputAddr() & 0x7F) == 0 ||
1504 ((Info->getPSInputAddr() & 0xF) == 0 &&
1505 Info->isPSInputAllocated(11))) {
1506 CCInfo.AllocateReg(AMDGPU::VGPR0);
1507 CCInfo.AllocateReg(AMDGPU::VGPR1);
1508 Info->markPSInputAllocated(0);
1509 Info->markPSInputEnabled(0);
1510 }
1511 if (Subtarget->isAmdPalOS()) {
1512 // For isAmdPalOS, the user does not enable some bits after compilation
1513 // based on run-time states; the register values being generated here are
1514 // the final ones set in hardware. Therefore we need to apply the
1515 // workaround to PSInputAddr and PSInputEnable together. (The case where
1516 // a bit is set in PSInputAddr but not PSInputEnable is where the
1517 // frontend set up an input arg for a particular interpolation mode, but
1518 // nothing uses that input arg. Really we should have an earlier pass
1519 // that removes such an arg.)
1520 unsigned PsInputBits = Info->getPSInputAddr() & Info->getPSInputEnable();
1521 if ((PsInputBits & 0x7F) == 0 ||
1522 ((PsInputBits & 0xF) == 0 &&
1523 (PsInputBits >> 11 & 1)))
1524 Info->markPSInputEnabled(
1525 countTrailingZeros(Info->getPSInputAddr(), ZB_Undefined));
1526 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001527 }
1528
Tom Stellard2f3f9852017-01-25 01:25:13 +00001529 assert(!Info->hasDispatchPtr() &&
Tom Stellardf110f8f2016-04-14 16:27:03 +00001530 !Info->hasKernargSegmentPtr() && !Info->hasFlatScratchInit() &&
1531 !Info->hasWorkGroupIDX() && !Info->hasWorkGroupIDY() &&
1532 !Info->hasWorkGroupIDZ() && !Info->hasWorkGroupInfo() &&
1533 !Info->hasWorkItemIDX() && !Info->hasWorkItemIDY() &&
1534 !Info->hasWorkItemIDZ());
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001535 } else if (IsKernel) {
1536 assert(Info->hasWorkGroupIDX() && Info->hasWorkItemIDX());
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001537 } else {
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001538 Splits.append(Ins.begin(), Ins.end());
Tom Stellardaf775432013-10-23 00:44:32 +00001539 }
1540
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001541 if (IsEntryFunc) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001542 allocateSpecialEntryInputVGPRs(CCInfo, MF, *TRI, *Info);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001543 allocateHSAUserSGPRs(CCInfo, MF, *TRI, *Info);
Tom Stellard2f3f9852017-01-25 01:25:13 +00001544 }
1545
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001546 if (IsKernel) {
Tom Stellardbbeb45a2016-09-16 21:53:00 +00001547 analyzeFormalArgumentsCompute(CCInfo, Ins);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001548 } else {
1549 CCAssignFn *AssignFn = CCAssignFnForCall(CallConv, isVarArg);
1550 CCInfo.AnalyzeFormalArguments(Splits, AssignFn);
1551 }
Christian Konig2c8f6d52013-03-07 09:03:52 +00001552
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001553 SmallVector<SDValue, 16> Chains;
1554
Christian Konig2c8f6d52013-03-07 09:03:52 +00001555 for (unsigned i = 0, e = Ins.size(), ArgIdx = 0; i != e; ++i) {
Christian Konigb7be72d2013-05-17 09:46:48 +00001556 const ISD::InputArg &Arg = Ins[i];
Alexey Samsonova253bf92014-08-27 19:36:53 +00001557 if (Skipped[i]) {
Christian Konigb7be72d2013-05-17 09:46:48 +00001558 InVals.push_back(DAG.getUNDEF(Arg.VT));
Christian Konig99ee0f42013-03-07 09:04:14 +00001559 continue;
1560 }
1561
Christian Konig2c8f6d52013-03-07 09:03:52 +00001562 CCValAssign &VA = ArgLocs[ArgIdx++];
Craig Topper7f416c82014-11-16 21:17:18 +00001563 MVT VT = VA.getLocVT();
Tom Stellarded882c22013-06-03 17:40:11 +00001564
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001565 if (IsEntryFunc && VA.isMemLoc()) {
Tom Stellardaf775432013-10-23 00:44:32 +00001566 VT = Ins[i].VT;
Tom Stellardbbeb45a2016-09-16 21:53:00 +00001567 EVT MemVT = VA.getLocVT();
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001568
1569 const uint64_t Offset = Subtarget->getExplicitKernelArgOffset(MF) +
1570 VA.getLocMemOffset();
1571 Info->setABIArgOffset(Offset + MemVT.getStoreSize());
1572
Tom Stellard94593ee2013-06-03 17:40:18 +00001573 // The first 36 bytes of the input buffer contains information about
1574 // thread group and global sizes.
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001575 SDValue Arg = lowerKernargMemParameter(
1576 DAG, VT, MemVT, DL, Chain, Offset, Ins[i].Flags.isSExt(), &Ins[i]);
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001577 Chains.push_back(Arg.getValue(1));
Tom Stellardca7ecf32014-08-22 18:49:31 +00001578
Craig Toppere3dcce92015-08-01 22:20:21 +00001579 auto *ParamTy =
Andrew Trick05938a52015-02-16 18:10:47 +00001580 dyn_cast<PointerType>(FType->getParamType(Ins[i].getOrigArgIndex()));
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001581 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001582 ParamTy && ParamTy->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS) {
Tom Stellardca7ecf32014-08-22 18:49:31 +00001583 // On SI local pointers are just offsets into LDS, so they are always
1584 // less than 16-bits. On CI and newer they could potentially be
1585 // real pointers, so we can't guarantee their size.
1586 Arg = DAG.getNode(ISD::AssertZext, DL, Arg.getValueType(), Arg,
1587 DAG.getValueType(MVT::i16));
1588 }
1589
Tom Stellarded882c22013-06-03 17:40:11 +00001590 InVals.push_back(Arg);
1591 continue;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001592 } else if (!IsEntryFunc && VA.isMemLoc()) {
1593 SDValue Val = lowerStackParameter(DAG, VA, DL, Chain, Arg);
1594 InVals.push_back(Val);
1595 if (!Arg.Flags.isByVal())
1596 Chains.push_back(Val.getValue(1));
1597 continue;
Tom Stellarded882c22013-06-03 17:40:11 +00001598 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001599
Christian Konig2c8f6d52013-03-07 09:03:52 +00001600 assert(VA.isRegLoc() && "Parameter must be in a register!");
1601
1602 unsigned Reg = VA.getLocReg();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001603 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
Matt Arsenaultb3463552017-07-15 05:52:59 +00001604 EVT ValVT = VA.getValVT();
Christian Konig2c8f6d52013-03-07 09:03:52 +00001605
1606 Reg = MF.addLiveIn(Reg, RC);
1607 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, VT);
1608
Matt Arsenault45b98182017-11-15 00:45:43 +00001609 if (Arg.Flags.isSRet() && !getSubtarget()->enableHugePrivateBuffer()) {
1610 // The return object should be reasonably addressable.
1611
1612 // FIXME: This helps when the return is a real sret. If it is a
1613 // automatically inserted sret (i.e. CanLowerReturn returns false), an
1614 // extra copy is inserted in SelectionDAGBuilder which obscures this.
1615 unsigned NumBits = 32 - AssumeFrameIndexHighZeroBits;
1616 Val = DAG.getNode(ISD::AssertZext, DL, VT, Val,
1617 DAG.getValueType(EVT::getIntegerVT(*DAG.getContext(), NumBits)));
1618 }
1619
Matt Arsenaultb3463552017-07-15 05:52:59 +00001620 // If this is an 8 or 16-bit value, it is really passed promoted
1621 // to 32 bits. Insert an assert[sz]ext to capture this, then
1622 // truncate to the right size.
1623 switch (VA.getLocInfo()) {
1624 case CCValAssign::Full:
1625 break;
1626 case CCValAssign::BCvt:
1627 Val = DAG.getNode(ISD::BITCAST, DL, ValVT, Val);
1628 break;
1629 case CCValAssign::SExt:
1630 Val = DAG.getNode(ISD::AssertSext, DL, VT, Val,
1631 DAG.getValueType(ValVT));
1632 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
1633 break;
1634 case CCValAssign::ZExt:
1635 Val = DAG.getNode(ISD::AssertZext, DL, VT, Val,
1636 DAG.getValueType(ValVT));
1637 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
1638 break;
1639 case CCValAssign::AExt:
1640 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
1641 break;
1642 default:
1643 llvm_unreachable("Unknown loc info!");
1644 }
1645
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001646 if (IsShader && Arg.VT.isVector()) {
Christian Konig2c8f6d52013-03-07 09:03:52 +00001647 // Build a vector from the registers
Andrew Trick05938a52015-02-16 18:10:47 +00001648 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
Christian Konig2c8f6d52013-03-07 09:03:52 +00001649 unsigned NumElements = ParamType->getVectorNumElements();
1650
1651 SmallVector<SDValue, 4> Regs;
1652 Regs.push_back(Val);
1653 for (unsigned j = 1; j != NumElements; ++j) {
1654 Reg = ArgLocs[ArgIdx++].getLocReg();
1655 Reg = MF.addLiveIn(Reg, RC);
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001656
1657 SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
1658 Regs.push_back(Copy);
Christian Konig2c8f6d52013-03-07 09:03:52 +00001659 }
1660
1661 // Fill up the missing vector elements
1662 NumElements = Arg.VT.getVectorNumElements() - NumElements;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00001663 Regs.append(NumElements, DAG.getUNDEF(VT));
Matt Arsenault758659232013-05-18 00:21:46 +00001664
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001665 InVals.push_back(DAG.getBuildVector(Arg.VT, DL, Regs));
Christian Konig2c8f6d52013-03-07 09:03:52 +00001666 continue;
1667 }
1668
1669 InVals.push_back(Val);
1670 }
Tom Stellarde99fb652015-01-20 19:33:04 +00001671
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001672 if (!IsEntryFunc) {
1673 // Special inputs come after user arguments.
1674 allocateSpecialInputVGPRs(CCInfo, MF, *TRI, *Info);
1675 }
1676
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001677 // Start adding system SGPRs.
1678 if (IsEntryFunc) {
1679 allocateSystemSGPRs(CCInfo, MF, *Info, CallConv, IsShader);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001680 } else {
1681 CCInfo.AllocateReg(Info->getScratchRSrcReg());
1682 CCInfo.AllocateReg(Info->getScratchWaveOffsetReg());
1683 CCInfo.AllocateReg(Info->getFrameOffsetReg());
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001684 allocateSpecialInputSGPRs(CCInfo, MF, *TRI, *Info);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001685 }
Matt Arsenaultcf13d182015-07-10 22:51:36 +00001686
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001687 auto &ArgUsageInfo =
1688 DAG.getPass()->getAnalysis<AMDGPUArgumentUsageInfo>();
1689 ArgUsageInfo.setFuncArgInfo(*MF.getFunction(), Info->getArgInfo());
1690
Matt Arsenault71bcbd42017-08-11 20:42:08 +00001691 unsigned StackArgSize = CCInfo.getNextStackOffset();
1692 Info->setBytesInStackArgArea(StackArgSize);
1693
Matt Arsenaulte622dc32017-04-11 22:29:24 +00001694 return Chains.empty() ? Chain :
1695 DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Christian Konig2c8f6d52013-03-07 09:03:52 +00001696}
1697
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001698// TODO: If return values can't fit in registers, we should return as many as
1699// possible in registers before passing on stack.
1700bool SITargetLowering::CanLowerReturn(
1701 CallingConv::ID CallConv,
1702 MachineFunction &MF, bool IsVarArg,
1703 const SmallVectorImpl<ISD::OutputArg> &Outs,
1704 LLVMContext &Context) const {
1705 // Replacing returns with sret/stack usage doesn't make sense for shaders.
1706 // FIXME: Also sort of a workaround for custom vector splitting in LowerReturn
1707 // for shaders. Vector types should be explicitly handled by CC.
1708 if (AMDGPU::isEntryFunctionCC(CallConv))
1709 return true;
1710
1711 SmallVector<CCValAssign, 16> RVLocs;
1712 CCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
1713 return CCInfo.CheckReturn(Outs, CCAssignFnForReturn(CallConv, IsVarArg));
1714}
1715
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001716SDValue
1717SITargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
1718 bool isVarArg,
1719 const SmallVectorImpl<ISD::OutputArg> &Outs,
1720 const SmallVectorImpl<SDValue> &OutVals,
1721 const SDLoc &DL, SelectionDAG &DAG) const {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001722 MachineFunction &MF = DAG.getMachineFunction();
1723 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1724
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001725 if (AMDGPU::isKernel(CallConv)) {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001726 return AMDGPUTargetLowering::LowerReturn(Chain, CallConv, isVarArg, Outs,
1727 OutVals, DL, DAG);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001728 }
1729
1730 bool IsShader = AMDGPU::isShader(CallConv);
Marek Olsak8a0f3352016-01-13 17:23:04 +00001731
Marek Olsak8e9cc632016-01-13 17:23:09 +00001732 Info->setIfReturnsVoid(Outs.size() == 0);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001733 bool IsWaveEnd = Info->returnsVoid() && IsShader;
Marek Olsak8e9cc632016-01-13 17:23:09 +00001734
Marek Olsak8a0f3352016-01-13 17:23:04 +00001735 SmallVector<ISD::OutputArg, 48> Splits;
1736 SmallVector<SDValue, 48> SplitVals;
1737
1738 // Split vectors into their elements.
1739 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
1740 const ISD::OutputArg &Out = Outs[i];
1741
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001742 if (IsShader && Out.VT.isVector()) {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001743 MVT VT = Out.VT.getVectorElementType();
1744 ISD::OutputArg NewOut = Out;
1745 NewOut.Flags.setSplit();
1746 NewOut.VT = VT;
1747
1748 // We want the original number of vector elements here, e.g.
1749 // three or five, not four or eight.
1750 unsigned NumElements = Out.ArgVT.getVectorNumElements();
1751
1752 for (unsigned j = 0; j != NumElements; ++j) {
1753 SDValue Elem = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, OutVals[i],
1754 DAG.getConstant(j, DL, MVT::i32));
1755 SplitVals.push_back(Elem);
1756 Splits.push_back(NewOut);
1757 NewOut.PartOffset += NewOut.VT.getStoreSize();
1758 }
1759 } else {
1760 SplitVals.push_back(OutVals[i]);
1761 Splits.push_back(Out);
1762 }
1763 }
1764
1765 // CCValAssign - represent the assignment of the return value to a location.
1766 SmallVector<CCValAssign, 48> RVLocs;
1767
1768 // CCState - Info about the registers and stack slots.
1769 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
1770 *DAG.getContext());
1771
1772 // Analyze outgoing return values.
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001773 CCInfo.AnalyzeReturn(Splits, CCAssignFnForReturn(CallConv, isVarArg));
Marek Olsak8a0f3352016-01-13 17:23:04 +00001774
1775 SDValue Flag;
1776 SmallVector<SDValue, 48> RetOps;
1777 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1778
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001779 // Add return address for callable functions.
1780 if (!Info->isEntryFunction()) {
1781 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
1782 SDValue ReturnAddrReg = CreateLiveInRegister(
1783 DAG, &AMDGPU::SReg_64RegClass, TRI->getReturnAddressReg(MF), MVT::i64);
1784
1785 // FIXME: Should be able to use a vreg here, but need a way to prevent it
1786 // from being allcoated to a CSR.
1787
1788 SDValue PhysReturnAddrReg = DAG.getRegister(TRI->getReturnAddressReg(MF),
1789 MVT::i64);
1790
1791 Chain = DAG.getCopyToReg(Chain, DL, PhysReturnAddrReg, ReturnAddrReg, Flag);
1792 Flag = Chain.getValue(1);
1793
1794 RetOps.push_back(PhysReturnAddrReg);
1795 }
1796
Marek Olsak8a0f3352016-01-13 17:23:04 +00001797 // Copy the result values into the output registers.
1798 for (unsigned i = 0, realRVLocIdx = 0;
1799 i != RVLocs.size();
1800 ++i, ++realRVLocIdx) {
1801 CCValAssign &VA = RVLocs[i];
1802 assert(VA.isRegLoc() && "Can only return in registers!");
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001803 // TODO: Partially return in registers if return values don't fit.
Marek Olsak8a0f3352016-01-13 17:23:04 +00001804
1805 SDValue Arg = SplitVals[realRVLocIdx];
1806
1807 // Copied from other backends.
1808 switch (VA.getLocInfo()) {
Marek Olsak8a0f3352016-01-13 17:23:04 +00001809 case CCValAssign::Full:
1810 break;
1811 case CCValAssign::BCvt:
1812 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
1813 break;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001814 case CCValAssign::SExt:
1815 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1816 break;
1817 case CCValAssign::ZExt:
1818 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1819 break;
1820 case CCValAssign::AExt:
1821 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1822 break;
1823 default:
1824 llvm_unreachable("Unknown loc info!");
Marek Olsak8a0f3352016-01-13 17:23:04 +00001825 }
1826
1827 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Arg, Flag);
1828 Flag = Chain.getValue(1);
1829 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
1830 }
1831
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001832 // FIXME: Does sret work properly?
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001833 if (!Info->isEntryFunction()) {
1834 const SIRegisterInfo *TRI
1835 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
1836 const MCPhysReg *I =
1837 TRI->getCalleeSavedRegsViaCopy(&DAG.getMachineFunction());
1838 if (I) {
1839 for (; *I; ++I) {
1840 if (AMDGPU::SReg_64RegClass.contains(*I))
1841 RetOps.push_back(DAG.getRegister(*I, MVT::i64));
1842 else if (AMDGPU::SReg_32RegClass.contains(*I))
1843 RetOps.push_back(DAG.getRegister(*I, MVT::i32));
1844 else
1845 llvm_unreachable("Unexpected register class in CSRsViaCopy!");
1846 }
1847 }
1848 }
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001849
Marek Olsak8a0f3352016-01-13 17:23:04 +00001850 // Update chain and glue.
1851 RetOps[0] = Chain;
1852 if (Flag.getNode())
1853 RetOps.push_back(Flag);
1854
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +00001855 unsigned Opc = AMDGPUISD::ENDPGM;
1856 if (!IsWaveEnd)
1857 Opc = IsShader ? AMDGPUISD::RETURN_TO_EPILOG : AMDGPUISD::RET_FLAG;
Matt Arsenault9babdf42016-06-22 20:15:28 +00001858 return DAG.getNode(Opc, DL, MVT::Other, RetOps);
Marek Olsak8a0f3352016-01-13 17:23:04 +00001859}
1860
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00001861SDValue SITargetLowering::LowerCallResult(
1862 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool IsVarArg,
1863 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
1864 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals, bool IsThisReturn,
1865 SDValue ThisVal) const {
1866 CCAssignFn *RetCC = CCAssignFnForReturn(CallConv, IsVarArg);
1867
1868 // Assign locations to each value returned by this call.
1869 SmallVector<CCValAssign, 16> RVLocs;
1870 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
1871 *DAG.getContext());
1872 CCInfo.AnalyzeCallResult(Ins, RetCC);
1873
1874 // Copy all of the result registers out of their specified physreg.
1875 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1876 CCValAssign VA = RVLocs[i];
1877 SDValue Val;
1878
1879 if (VA.isRegLoc()) {
1880 Val = DAG.getCopyFromReg(Chain, DL, VA.getLocReg(), VA.getLocVT(), InFlag);
1881 Chain = Val.getValue(1);
1882 InFlag = Val.getValue(2);
1883 } else if (VA.isMemLoc()) {
1884 report_fatal_error("TODO: return values in memory");
1885 } else
1886 llvm_unreachable("unknown argument location type");
1887
1888 switch (VA.getLocInfo()) {
1889 case CCValAssign::Full:
1890 break;
1891 case CCValAssign::BCvt:
1892 Val = DAG.getNode(ISD::BITCAST, DL, VA.getValVT(), Val);
1893 break;
1894 case CCValAssign::ZExt:
1895 Val = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Val,
1896 DAG.getValueType(VA.getValVT()));
1897 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
1898 break;
1899 case CCValAssign::SExt:
1900 Val = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Val,
1901 DAG.getValueType(VA.getValVT()));
1902 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
1903 break;
1904 case CCValAssign::AExt:
1905 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
1906 break;
1907 default:
1908 llvm_unreachable("Unknown loc info!");
1909 }
1910
1911 InVals.push_back(Val);
1912 }
1913
1914 return Chain;
1915}
1916
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001917// Add code to pass special inputs required depending on used features separate
1918// from the explicit user arguments present in the IR.
1919void SITargetLowering::passSpecialInputs(
1920 CallLoweringInfo &CLI,
1921 const SIMachineFunctionInfo &Info,
1922 SmallVectorImpl<std::pair<unsigned, SDValue>> &RegsToPass,
1923 SmallVectorImpl<SDValue> &MemOpChains,
1924 SDValue Chain,
1925 SDValue StackPtr) const {
1926 // If we don't have a call site, this was a call inserted by
1927 // legalization. These can never use special inputs.
1928 if (!CLI.CS)
1929 return;
1930
1931 const Function *CalleeFunc = CLI.CS.getCalledFunction();
Matt Arsenaulta176cc52017-08-03 23:32:41 +00001932 assert(CalleeFunc);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001933
1934 SelectionDAG &DAG = CLI.DAG;
1935 const SDLoc &DL = CLI.DL;
1936
1937 const SISubtarget *ST = getSubtarget();
1938 const SIRegisterInfo *TRI = ST->getRegisterInfo();
1939
1940 auto &ArgUsageInfo =
1941 DAG.getPass()->getAnalysis<AMDGPUArgumentUsageInfo>();
1942 const AMDGPUFunctionArgInfo &CalleeArgInfo
1943 = ArgUsageInfo.lookupFuncArgInfo(*CalleeFunc);
1944
1945 const AMDGPUFunctionArgInfo &CallerArgInfo = Info.getArgInfo();
1946
1947 // TODO: Unify with private memory register handling. This is complicated by
1948 // the fact that at least in kernels, the input argument is not necessarily
1949 // in the same location as the input.
1950 AMDGPUFunctionArgInfo::PreloadedValue InputRegs[] = {
1951 AMDGPUFunctionArgInfo::DISPATCH_PTR,
1952 AMDGPUFunctionArgInfo::QUEUE_PTR,
1953 AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR,
1954 AMDGPUFunctionArgInfo::DISPATCH_ID,
1955 AMDGPUFunctionArgInfo::WORKGROUP_ID_X,
1956 AMDGPUFunctionArgInfo::WORKGROUP_ID_Y,
1957 AMDGPUFunctionArgInfo::WORKGROUP_ID_Z,
1958 AMDGPUFunctionArgInfo::WORKITEM_ID_X,
1959 AMDGPUFunctionArgInfo::WORKITEM_ID_Y,
Matt Arsenault817c2532017-08-03 23:12:44 +00001960 AMDGPUFunctionArgInfo::WORKITEM_ID_Z,
1961 AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001962 };
1963
1964 for (auto InputID : InputRegs) {
1965 const ArgDescriptor *OutgoingArg;
1966 const TargetRegisterClass *ArgRC;
1967
1968 std::tie(OutgoingArg, ArgRC) = CalleeArgInfo.getPreloadedValue(InputID);
1969 if (!OutgoingArg)
1970 continue;
1971
1972 const ArgDescriptor *IncomingArg;
1973 const TargetRegisterClass *IncomingArgRC;
1974 std::tie(IncomingArg, IncomingArgRC)
1975 = CallerArgInfo.getPreloadedValue(InputID);
1976 assert(IncomingArgRC == ArgRC);
1977
1978 // All special arguments are ints for now.
1979 EVT ArgVT = TRI->getSpillSize(*ArgRC) == 8 ? MVT::i64 : MVT::i32;
Matt Arsenault817c2532017-08-03 23:12:44 +00001980 SDValue InputReg;
1981
1982 if (IncomingArg) {
1983 InputReg = loadInputValue(DAG, ArgRC, ArgVT, DL, *IncomingArg);
1984 } else {
1985 // The implicit arg ptr is special because it doesn't have a corresponding
1986 // input for kernels, and is computed from the kernarg segment pointer.
1987 assert(InputID == AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR);
1988 InputReg = getImplicitArgPtr(DAG, DL);
1989 }
1990
Matt Arsenault8623e8d2017-08-03 23:00:29 +00001991 if (OutgoingArg->isRegister()) {
1992 RegsToPass.emplace_back(OutgoingArg->getRegister(), InputReg);
1993 } else {
1994 SDValue ArgStore = storeStackInputValue(DAG, DL, Chain, StackPtr,
1995 InputReg,
1996 OutgoingArg->getStackOffset());
1997 MemOpChains.push_back(ArgStore);
1998 }
1999 }
2000}
2001
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002002static bool canGuaranteeTCO(CallingConv::ID CC) {
2003 return CC == CallingConv::Fast;
2004}
2005
2006/// Return true if we might ever do TCO for calls with this calling convention.
2007static bool mayTailCallThisCC(CallingConv::ID CC) {
2008 switch (CC) {
2009 case CallingConv::C:
2010 return true;
2011 default:
2012 return canGuaranteeTCO(CC);
2013 }
2014}
2015
2016bool SITargetLowering::isEligibleForTailCallOptimization(
2017 SDValue Callee, CallingConv::ID CalleeCC, bool IsVarArg,
2018 const SmallVectorImpl<ISD::OutputArg> &Outs,
2019 const SmallVectorImpl<SDValue> &OutVals,
2020 const SmallVectorImpl<ISD::InputArg> &Ins, SelectionDAG &DAG) const {
2021 if (!mayTailCallThisCC(CalleeCC))
2022 return false;
2023
2024 MachineFunction &MF = DAG.getMachineFunction();
2025 const Function *CallerF = MF.getFunction();
2026 CallingConv::ID CallerCC = CallerF->getCallingConv();
2027 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
2028 const uint32_t *CallerPreserved = TRI->getCallPreservedMask(MF, CallerCC);
2029
2030 // Kernels aren't callable, and don't have a live in return address so it
2031 // doesn't make sense to do a tail call with entry functions.
2032 if (!CallerPreserved)
2033 return false;
2034
2035 bool CCMatch = CallerCC == CalleeCC;
2036
2037 if (DAG.getTarget().Options.GuaranteedTailCallOpt) {
2038 if (canGuaranteeTCO(CalleeCC) && CCMatch)
2039 return true;
2040 return false;
2041 }
2042
2043 // TODO: Can we handle var args?
2044 if (IsVarArg)
2045 return false;
2046
2047 for (const Argument &Arg : CallerF->args()) {
2048 if (Arg.hasByValAttr())
2049 return false;
2050 }
2051
2052 LLVMContext &Ctx = *DAG.getContext();
2053
2054 // Check that the call results are passed in the same way.
2055 if (!CCState::resultsCompatible(CalleeCC, CallerCC, MF, Ctx, Ins,
2056 CCAssignFnForCall(CalleeCC, IsVarArg),
2057 CCAssignFnForCall(CallerCC, IsVarArg)))
2058 return false;
2059
2060 // The callee has to preserve all registers the caller needs to preserve.
2061 if (!CCMatch) {
2062 const uint32_t *CalleePreserved = TRI->getCallPreservedMask(MF, CalleeCC);
2063 if (!TRI->regmaskSubsetEqual(CallerPreserved, CalleePreserved))
2064 return false;
2065 }
2066
2067 // Nothing more to check if the callee is taking no arguments.
2068 if (Outs.empty())
2069 return true;
2070
2071 SmallVector<CCValAssign, 16> ArgLocs;
2072 CCState CCInfo(CalleeCC, IsVarArg, MF, ArgLocs, Ctx);
2073
2074 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForCall(CalleeCC, IsVarArg));
2075
2076 const SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>();
2077 // If the stack arguments for this call do not fit into our own save area then
2078 // the call cannot be made tail.
2079 // TODO: Is this really necessary?
2080 if (CCInfo.getNextStackOffset() > FuncInfo->getBytesInStackArgArea())
2081 return false;
2082
2083 const MachineRegisterInfo &MRI = MF.getRegInfo();
2084 return parametersInCSRMatch(MRI, CallerPreserved, ArgLocs, OutVals);
2085}
2086
2087bool SITargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const {
2088 if (!CI->isTailCall())
2089 return false;
2090
2091 const Function *ParentFn = CI->getParent()->getParent();
2092 if (AMDGPU::isEntryFunctionCC(ParentFn->getCallingConv()))
2093 return false;
2094
2095 auto Attr = ParentFn->getFnAttribute("disable-tail-calls");
2096 return (Attr.getValueAsString() != "true");
2097}
2098
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002099// The wave scratch offset register is used as the global base pointer.
2100SDValue SITargetLowering::LowerCall(CallLoweringInfo &CLI,
2101 SmallVectorImpl<SDValue> &InVals) const {
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002102 SelectionDAG &DAG = CLI.DAG;
2103 const SDLoc &DL = CLI.DL;
2104 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2105 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2106 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2107 SDValue Chain = CLI.Chain;
2108 SDValue Callee = CLI.Callee;
2109 bool &IsTailCall = CLI.IsTailCall;
2110 CallingConv::ID CallConv = CLI.CallConv;
2111 bool IsVarArg = CLI.IsVarArg;
2112 bool IsSibCall = false;
2113 bool IsThisReturn = false;
2114 MachineFunction &MF = DAG.getMachineFunction();
2115
Matt Arsenaulta176cc52017-08-03 23:32:41 +00002116 if (IsVarArg) {
2117 return lowerUnhandledCall(CLI, InVals,
2118 "unsupported call to variadic function ");
2119 }
2120
2121 if (!CLI.CS.getCalledFunction()) {
2122 return lowerUnhandledCall(CLI, InVals,
2123 "unsupported indirect call to function ");
2124 }
2125
2126 if (IsTailCall && MF.getTarget().Options.GuaranteedTailCallOpt) {
2127 return lowerUnhandledCall(CLI, InVals,
2128 "unsupported required tail call to function ");
2129 }
2130
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002131 // The first 4 bytes are reserved for the callee's emergency stack slot.
2132 const unsigned CalleeUsableStackOffset = 4;
2133
2134 if (IsTailCall) {
2135 IsTailCall = isEligibleForTailCallOptimization(
2136 Callee, CallConv, IsVarArg, Outs, OutVals, Ins, DAG);
2137 if (!IsTailCall && CLI.CS && CLI.CS.isMustTailCall()) {
2138 report_fatal_error("failed to perform tail call elimination on a call "
2139 "site marked musttail");
2140 }
2141
2142 bool TailCallOpt = MF.getTarget().Options.GuaranteedTailCallOpt;
2143
2144 // A sibling call is one where we're under the usual C ABI and not planning
2145 // to change that but can still do a tail call:
2146 if (!TailCallOpt && IsTailCall)
2147 IsSibCall = true;
2148
2149 if (IsTailCall)
2150 ++NumTailCalls;
2151 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002152
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002153 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Callee)) {
Yaxun Liu1ac16612017-11-06 13:01:33 +00002154 // FIXME: Remove this hack for function pointer types after removing
2155 // support of old address space mapping. In the new address space
2156 // mapping the pointer in default address space is 64 bit, therefore
2157 // does not need this hack.
2158 if (Callee.getValueType() == MVT::i32) {
2159 const GlobalValue *GV = GA->getGlobal();
2160 Callee = DAG.getGlobalAddress(GV, DL, MVT::i64, GA->getOffset(), false,
2161 GA->getTargetFlags());
2162 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002163 }
Yaxun Liu1ac16612017-11-06 13:01:33 +00002164 assert(Callee.getValueType() == MVT::i64);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002165
2166 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
2167
2168 // Analyze operands of the call, assigning locations to each operand.
2169 SmallVector<CCValAssign, 16> ArgLocs;
2170 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
2171 CCAssignFn *AssignFn = CCAssignFnForCall(CallConv, IsVarArg);
2172 CCInfo.AnalyzeCallOperands(Outs, AssignFn);
2173
2174 // Get a count of how many bytes are to be pushed on the stack.
2175 unsigned NumBytes = CCInfo.getNextStackOffset();
2176
2177 if (IsSibCall) {
2178 // Since we're not changing the ABI to make this a tail call, the memory
2179 // operands are already available in the caller's incoming argument space.
2180 NumBytes = 0;
2181 }
2182
2183 // FPDiff is the byte offset of the call's argument area from the callee's.
2184 // Stores to callee stack arguments will be placed in FixedStackSlots offset
2185 // by this amount for a tail call. In a sibling call it must be 0 because the
2186 // caller will deallocate the entire stack and the callee still expects its
2187 // arguments to begin at SP+0. Completely unused for non-tail calls.
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002188 int32_t FPDiff = 0;
2189 MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002190 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2191
Matt Arsenault6efd0822017-09-14 17:14:57 +00002192 SDValue CallerSavedFP;
2193
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002194 // Adjust the stack pointer for the new arguments...
2195 // These operations are automatically eliminated by the prolog/epilog pass
2196 if (!IsSibCall) {
Matt Arsenaultdefe3712017-09-14 17:37:40 +00002197 Chain = DAG.getCALLSEQ_START(Chain, 0, 0, DL);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002198
2199 unsigned OffsetReg = Info->getScratchWaveOffsetReg();
2200
2201 // In the HSA case, this should be an identity copy.
2202 SDValue ScratchRSrcReg
2203 = DAG.getCopyFromReg(Chain, DL, Info->getScratchRSrcReg(), MVT::v4i32);
2204 RegsToPass.emplace_back(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, ScratchRSrcReg);
2205
2206 // TODO: Don't hardcode these registers and get from the callee function.
2207 SDValue ScratchWaveOffsetReg
2208 = DAG.getCopyFromReg(Chain, DL, OffsetReg, MVT::i32);
2209 RegsToPass.emplace_back(AMDGPU::SGPR4, ScratchWaveOffsetReg);
Matt Arsenault6efd0822017-09-14 17:14:57 +00002210
2211 if (!Info->isEntryFunction()) {
2212 // Avoid clobbering this function's FP value. In the current convention
2213 // callee will overwrite this, so do save/restore around the call site.
2214 CallerSavedFP = DAG.getCopyFromReg(Chain, DL,
2215 Info->getFrameOffsetReg(), MVT::i32);
2216 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002217 }
2218
2219 // Stack pointer relative accesses are done by changing the offset SGPR. This
2220 // is just the VGPR offset component.
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002221 SDValue StackPtr = DAG.getConstant(CalleeUsableStackOffset, DL, MVT::i32);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002222
2223 SmallVector<SDValue, 8> MemOpChains;
2224 MVT PtrVT = MVT::i32;
2225
2226 // Walk the register/memloc assignments, inserting copies/loads.
2227 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size(); i != e;
2228 ++i, ++realArgIdx) {
2229 CCValAssign &VA = ArgLocs[i];
2230 SDValue Arg = OutVals[realArgIdx];
2231
2232 // Promote the value if needed.
2233 switch (VA.getLocInfo()) {
2234 case CCValAssign::Full:
2235 break;
2236 case CCValAssign::BCvt:
2237 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
2238 break;
2239 case CCValAssign::ZExt:
2240 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
2241 break;
2242 case CCValAssign::SExt:
2243 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
2244 break;
2245 case CCValAssign::AExt:
2246 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
2247 break;
2248 case CCValAssign::FPExt:
2249 Arg = DAG.getNode(ISD::FP_EXTEND, DL, VA.getLocVT(), Arg);
2250 break;
2251 default:
2252 llvm_unreachable("Unknown loc info!");
2253 }
2254
2255 if (VA.isRegLoc()) {
2256 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2257 } else {
2258 assert(VA.isMemLoc());
2259
2260 SDValue DstAddr;
2261 MachinePointerInfo DstInfo;
2262
2263 unsigned LocMemOffset = VA.getLocMemOffset();
2264 int32_t Offset = LocMemOffset;
2265 SDValue PtrOff = DAG.getConstant(Offset, DL, MVT::i32);
2266 PtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, PtrOff);
2267
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002268 if (IsTailCall) {
2269 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
2270 unsigned OpSize = Flags.isByVal() ?
2271 Flags.getByValSize() : VA.getValVT().getStoreSize();
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002272
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002273 Offset = Offset + FPDiff;
2274 int FI = MFI.CreateFixedObject(OpSize, Offset, true);
2275
2276 DstAddr = DAG.getFrameIndex(FI, PtrVT);
2277 DstAddr = DAG.getNode(ISD::ADD, DL, MVT::i32, DstAddr, StackPtr);
2278 DstInfo = MachinePointerInfo::getFixedStack(MF, FI);
2279
2280 // Make sure any stack arguments overlapping with where we're storing
2281 // are loaded before this eventual operation. Otherwise they'll be
2282 // clobbered.
2283
2284 // FIXME: Why is this really necessary? This seems to just result in a
2285 // lot of code to copy the stack and write them back to the same
2286 // locations, which are supposed to be immutable?
2287 Chain = addTokenForArgument(Chain, DAG, MFI, FI);
2288 } else {
2289 DstAddr = PtrOff;
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002290 DstInfo = MachinePointerInfo::getStack(MF, LocMemOffset);
2291 }
2292
2293 if (Outs[i].Flags.isByVal()) {
2294 SDValue SizeNode =
2295 DAG.getConstant(Outs[i].Flags.getByValSize(), DL, MVT::i32);
2296 SDValue Cpy = DAG.getMemcpy(
2297 Chain, DL, DstAddr, Arg, SizeNode, Outs[i].Flags.getByValAlign(),
2298 /*isVol = */ false, /*AlwaysInline = */ true,
Yaxun Liuc5962262017-11-22 16:13:35 +00002299 /*isTailCall = */ false, DstInfo,
2300 MachinePointerInfo(UndefValue::get(Type::getInt8PtrTy(
2301 *DAG.getContext(), AMDGPUASI.PRIVATE_ADDRESS))));
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002302
2303 MemOpChains.push_back(Cpy);
2304 } else {
2305 SDValue Store = DAG.getStore(Chain, DL, Arg, DstAddr, DstInfo);
2306 MemOpChains.push_back(Store);
2307 }
2308 }
2309 }
2310
Matt Arsenault8623e8d2017-08-03 23:00:29 +00002311 // Copy special input registers after user input arguments.
2312 passSpecialInputs(CLI, *Info, RegsToPass, MemOpChains, Chain, StackPtr);
2313
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002314 if (!MemOpChains.empty())
2315 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
2316
2317 // Build a sequence of copy-to-reg nodes chained together with token chain
2318 // and flag operands which copy the outgoing args into the appropriate regs.
2319 SDValue InFlag;
2320 for (auto &RegToPass : RegsToPass) {
2321 Chain = DAG.getCopyToReg(Chain, DL, RegToPass.first,
2322 RegToPass.second, InFlag);
2323 InFlag = Chain.getValue(1);
2324 }
2325
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002326
2327 SDValue PhysReturnAddrReg;
2328 if (IsTailCall) {
2329 // Since the return is being combined with the call, we need to pass on the
2330 // return address.
2331
2332 const SIRegisterInfo *TRI = getSubtarget()->getRegisterInfo();
2333 SDValue ReturnAddrReg = CreateLiveInRegister(
2334 DAG, &AMDGPU::SReg_64RegClass, TRI->getReturnAddressReg(MF), MVT::i64);
2335
2336 PhysReturnAddrReg = DAG.getRegister(TRI->getReturnAddressReg(MF),
2337 MVT::i64);
2338 Chain = DAG.getCopyToReg(Chain, DL, PhysReturnAddrReg, ReturnAddrReg, InFlag);
2339 InFlag = Chain.getValue(1);
2340 }
2341
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002342 // We don't usually want to end the call-sequence here because we would tidy
2343 // the frame up *after* the call, however in the ABI-changing tail-call case
2344 // we've carefully laid out the parameters so that when sp is reset they'll be
2345 // in the correct location.
2346 if (IsTailCall && !IsSibCall) {
2347 Chain = DAG.getCALLSEQ_END(Chain,
2348 DAG.getTargetConstant(NumBytes, DL, MVT::i32),
2349 DAG.getTargetConstant(0, DL, MVT::i32),
2350 InFlag, DL);
2351 InFlag = Chain.getValue(1);
2352 }
2353
2354 std::vector<SDValue> Ops;
2355 Ops.push_back(Chain);
2356 Ops.push_back(Callee);
2357
2358 if (IsTailCall) {
2359 // Each tail call may have to adjust the stack by a different amount, so
2360 // this information must travel along with the operation for eventual
2361 // consumption by emitEpilogue.
2362 Ops.push_back(DAG.getTargetConstant(FPDiff, DL, MVT::i32));
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002363
2364 Ops.push_back(PhysReturnAddrReg);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002365 }
2366
2367 // Add argument registers to the end of the list so that they are known live
2368 // into the call.
2369 for (auto &RegToPass : RegsToPass) {
2370 Ops.push_back(DAG.getRegister(RegToPass.first,
2371 RegToPass.second.getValueType()));
2372 }
2373
2374 // Add a register mask operand representing the call-preserved registers.
2375
2376 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
2377 const uint32_t *Mask = TRI->getCallPreservedMask(MF, CallConv);
2378 assert(Mask && "Missing call preserved mask for calling convention");
2379 Ops.push_back(DAG.getRegisterMask(Mask));
2380
2381 if (InFlag.getNode())
2382 Ops.push_back(InFlag);
2383
2384 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
2385
2386 // If we're doing a tall call, use a TC_RETURN here rather than an
2387 // actual call instruction.
2388 if (IsTailCall) {
Matt Arsenault71bcbd42017-08-11 20:42:08 +00002389 MFI.setHasTailCall();
2390 return DAG.getNode(AMDGPUISD::TC_RETURN, DL, NodeTys, Ops);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002391 }
2392
2393 // Returns a chain and a flag for retval copy to use.
2394 SDValue Call = DAG.getNode(AMDGPUISD::CALL, DL, NodeTys, Ops);
2395 Chain = Call.getValue(0);
2396 InFlag = Call.getValue(1);
2397
Matt Arsenault6efd0822017-09-14 17:14:57 +00002398 if (CallerSavedFP) {
2399 SDValue FPReg = DAG.getRegister(Info->getFrameOffsetReg(), MVT::i32);
2400 Chain = DAG.getCopyToReg(Chain, DL, FPReg, CallerSavedFP, InFlag);
2401 InFlag = Chain.getValue(1);
2402 }
2403
Matt Arsenaultdefe3712017-09-14 17:37:40 +00002404 uint64_t CalleePopBytes = NumBytes;
2405 Chain = DAG.getCALLSEQ_END(Chain, DAG.getTargetConstant(0, DL, MVT::i32),
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00002406 DAG.getTargetConstant(CalleePopBytes, DL, MVT::i32),
2407 InFlag, DL);
2408 if (!Ins.empty())
2409 InFlag = Chain.getValue(1);
2410
2411 // Handle result values, copying them out of physregs into vregs that we
2412 // return.
2413 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg, Ins, DL, DAG,
2414 InVals, IsThisReturn,
2415 IsThisReturn ? OutVals[0] : SDValue());
2416}
2417
Matt Arsenault9a10cea2016-01-26 04:29:24 +00002418unsigned SITargetLowering::getRegisterByName(const char* RegName, EVT VT,
2419 SelectionDAG &DAG) const {
2420 unsigned Reg = StringSwitch<unsigned>(RegName)
2421 .Case("m0", AMDGPU::M0)
2422 .Case("exec", AMDGPU::EXEC)
2423 .Case("exec_lo", AMDGPU::EXEC_LO)
2424 .Case("exec_hi", AMDGPU::EXEC_HI)
2425 .Case("flat_scratch", AMDGPU::FLAT_SCR)
2426 .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO)
2427 .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI)
2428 .Default(AMDGPU::NoRegister);
2429
2430 if (Reg == AMDGPU::NoRegister) {
2431 report_fatal_error(Twine("invalid register name \""
2432 + StringRef(RegName) + "\"."));
2433
2434 }
2435
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002436 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS &&
Matt Arsenault9a10cea2016-01-26 04:29:24 +00002437 Subtarget->getRegisterInfo()->regsOverlap(Reg, AMDGPU::FLAT_SCR)) {
2438 report_fatal_error(Twine("invalid register \""
2439 + StringRef(RegName) + "\" for subtarget."));
2440 }
2441
2442 switch (Reg) {
2443 case AMDGPU::M0:
2444 case AMDGPU::EXEC_LO:
2445 case AMDGPU::EXEC_HI:
2446 case AMDGPU::FLAT_SCR_LO:
2447 case AMDGPU::FLAT_SCR_HI:
2448 if (VT.getSizeInBits() == 32)
2449 return Reg;
2450 break;
2451 case AMDGPU::EXEC:
2452 case AMDGPU::FLAT_SCR:
2453 if (VT.getSizeInBits() == 64)
2454 return Reg;
2455 break;
2456 default:
2457 llvm_unreachable("missing register type checking");
2458 }
2459
2460 report_fatal_error(Twine("invalid type for register \""
2461 + StringRef(RegName) + "\"."));
2462}
2463
Matt Arsenault786724a2016-07-12 21:41:32 +00002464// If kill is not the last instruction, split the block so kill is always a
2465// proper terminator.
2466MachineBasicBlock *SITargetLowering::splitKillBlock(MachineInstr &MI,
2467 MachineBasicBlock *BB) const {
2468 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
2469
2470 MachineBasicBlock::iterator SplitPoint(&MI);
2471 ++SplitPoint;
2472
2473 if (SplitPoint == BB->end()) {
2474 // Don't bother with a new block.
Marek Olsakce76ea02017-10-24 10:27:13 +00002475 MI.setDesc(TII->getKillTerminatorFromPseudo(MI.getOpcode()));
Matt Arsenault786724a2016-07-12 21:41:32 +00002476 return BB;
2477 }
2478
2479 MachineFunction *MF = BB->getParent();
2480 MachineBasicBlock *SplitBB
2481 = MF->CreateMachineBasicBlock(BB->getBasicBlock());
2482
Matt Arsenault786724a2016-07-12 21:41:32 +00002483 MF->insert(++MachineFunction::iterator(BB), SplitBB);
2484 SplitBB->splice(SplitBB->begin(), BB, SplitPoint, BB->end());
2485
Matt Arsenaultd40ded62016-07-22 17:01:15 +00002486 SplitBB->transferSuccessorsAndUpdatePHIs(BB);
Matt Arsenault786724a2016-07-12 21:41:32 +00002487 BB->addSuccessor(SplitBB);
2488
Marek Olsakce76ea02017-10-24 10:27:13 +00002489 MI.setDesc(TII->getKillTerminatorFromPseudo(MI.getOpcode()));
Matt Arsenault786724a2016-07-12 21:41:32 +00002490 return SplitBB;
2491}
2492
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002493// Do a v_movrels_b32 or v_movreld_b32 for each unique value of \p IdxReg in the
2494// wavefront. If the value is uniform and just happens to be in a VGPR, this
2495// will only do one iteration. In the worst case, this will loop 64 times.
2496//
2497// TODO: Just use v_readlane_b32 if we know the VGPR has a uniform value.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002498static MachineBasicBlock::iterator emitLoadM0FromVGPRLoop(
2499 const SIInstrInfo *TII,
2500 MachineRegisterInfo &MRI,
2501 MachineBasicBlock &OrigBB,
2502 MachineBasicBlock &LoopBB,
2503 const DebugLoc &DL,
2504 const MachineOperand &IdxReg,
2505 unsigned InitReg,
2506 unsigned ResultReg,
2507 unsigned PhiReg,
2508 unsigned InitSaveExecReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002509 int Offset,
2510 bool UseGPRIdxMode) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002511 MachineBasicBlock::iterator I = LoopBB.begin();
2512
2513 unsigned PhiExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2514 unsigned NewExec = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2515 unsigned CurrentIdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2516 unsigned CondReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2517
2518 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiReg)
2519 .addReg(InitReg)
2520 .addMBB(&OrigBB)
2521 .addReg(ResultReg)
2522 .addMBB(&LoopBB);
2523
2524 BuildMI(LoopBB, I, DL, TII->get(TargetOpcode::PHI), PhiExec)
2525 .addReg(InitSaveExecReg)
2526 .addMBB(&OrigBB)
2527 .addReg(NewExec)
2528 .addMBB(&LoopBB);
2529
2530 // Read the next variant <- also loop target.
2531 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), CurrentIdxReg)
2532 .addReg(IdxReg.getReg(), getUndefRegState(IdxReg.isUndef()));
2533
2534 // Compare the just read M0 value to all possible Idx values.
2535 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e64), CondReg)
2536 .addReg(CurrentIdxReg)
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +00002537 .addReg(IdxReg.getReg(), 0, IdxReg.getSubReg());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002538
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002539 if (UseGPRIdxMode) {
2540 unsigned IdxReg;
2541 if (Offset == 0) {
2542 IdxReg = CurrentIdxReg;
2543 } else {
2544 IdxReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2545 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), IdxReg)
2546 .addReg(CurrentIdxReg, RegState::Kill)
2547 .addImm(Offset);
2548 }
2549
2550 MachineInstr *SetIdx =
2551 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_IDX))
2552 .addReg(IdxReg, RegState::Kill);
Matt Arsenaultdac31db2016-10-13 12:45:16 +00002553 SetIdx->getOperand(2).setIsUndef();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002554 } else {
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002555 // Move index from VCC into M0
2556 if (Offset == 0) {
2557 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2558 .addReg(CurrentIdxReg, RegState::Kill);
2559 } else {
2560 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
2561 .addReg(CurrentIdxReg, RegState::Kill)
2562 .addImm(Offset);
2563 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002564 }
2565
2566 // Update EXEC, save the original EXEC value to VCC.
2567 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), NewExec)
2568 .addReg(CondReg, RegState::Kill);
2569
2570 MRI.setSimpleHint(NewExec, CondReg);
2571
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002572 // Update EXEC, switch all done bits to 0 and all todo bits to 1.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002573 MachineInstr *InsertPt =
2574 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002575 .addReg(AMDGPU::EXEC)
2576 .addReg(NewExec);
2577
2578 // XXX - s_xor_b64 sets scc to 1 if the result is nonzero, so can we use
2579 // s_cbranch_scc0?
2580
2581 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover.
2582 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
2583 .addMBB(&LoopBB);
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002584
2585 return InsertPt->getIterator();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002586}
2587
2588// This has slightly sub-optimal regalloc when the source vector is killed by
2589// the read. The register allocator does not understand that the kill is
2590// per-workitem, so is kept alive for the whole loop so we end up not re-using a
2591// subregister from it, using 1 more VGPR than necessary. This was saved when
2592// this was expanded after register allocation.
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002593static MachineBasicBlock::iterator loadM0FromVGPR(const SIInstrInfo *TII,
2594 MachineBasicBlock &MBB,
2595 MachineInstr &MI,
2596 unsigned InitResultReg,
2597 unsigned PhiReg,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002598 int Offset,
2599 bool UseGPRIdxMode) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002600 MachineFunction *MF = MBB.getParent();
2601 MachineRegisterInfo &MRI = MF->getRegInfo();
2602 const DebugLoc &DL = MI.getDebugLoc();
2603 MachineBasicBlock::iterator I(&MI);
2604
2605 unsigned DstReg = MI.getOperand(0).getReg();
Matt Arsenault301162c2017-11-15 21:51:43 +00002606 unsigned SaveExec = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
2607 unsigned TmpExec = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002608
2609 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), TmpExec);
2610
2611 // Save the EXEC mask
2612 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64), SaveExec)
2613 .addReg(AMDGPU::EXEC);
2614
2615 // To insert the loop we need to split the block. Move everything after this
2616 // point to a new block, and insert a new empty block between the two.
2617 MachineBasicBlock *LoopBB = MF->CreateMachineBasicBlock();
2618 MachineBasicBlock *RemainderBB = MF->CreateMachineBasicBlock();
2619 MachineFunction::iterator MBBI(MBB);
2620 ++MBBI;
2621
2622 MF->insert(MBBI, LoopBB);
2623 MF->insert(MBBI, RemainderBB);
2624
2625 LoopBB->addSuccessor(LoopBB);
2626 LoopBB->addSuccessor(RemainderBB);
2627
2628 // Move the rest of the block into a new block.
Matt Arsenaultd40ded62016-07-22 17:01:15 +00002629 RemainderBB->transferSuccessorsAndUpdatePHIs(&MBB);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002630 RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
2631
2632 MBB.addSuccessor(LoopBB);
2633
2634 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
2635
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002636 auto InsPt = emitLoadM0FromVGPRLoop(TII, MRI, MBB, *LoopBB, DL, *Idx,
2637 InitResultReg, DstReg, PhiReg, TmpExec,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002638 Offset, UseGPRIdxMode);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002639
2640 MachineBasicBlock::iterator First = RemainderBB->begin();
2641 BuildMI(*RemainderBB, First, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
2642 .addReg(SaveExec);
2643
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002644 return InsPt;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002645}
2646
2647// Returns subreg index, offset
2648static std::pair<unsigned, int>
2649computeIndirectRegAndOffset(const SIRegisterInfo &TRI,
2650 const TargetRegisterClass *SuperRC,
2651 unsigned VecReg,
2652 int Offset) {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002653 int NumElts = TRI.getRegSizeInBits(*SuperRC) / 32;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002654
2655 // Skip out of bounds offsets, or else we would end up using an undefined
2656 // register.
2657 if (Offset >= NumElts || Offset < 0)
2658 return std::make_pair(AMDGPU::sub0, Offset);
2659
2660 return std::make_pair(AMDGPU::sub0 + Offset, 0);
2661}
2662
2663// Return true if the index is an SGPR and was set.
2664static bool setM0ToIndexFromSGPR(const SIInstrInfo *TII,
2665 MachineRegisterInfo &MRI,
2666 MachineInstr &MI,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002667 int Offset,
2668 bool UseGPRIdxMode,
2669 bool IsIndirectSrc) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002670 MachineBasicBlock *MBB = MI.getParent();
2671 const DebugLoc &DL = MI.getDebugLoc();
2672 MachineBasicBlock::iterator I(&MI);
2673
2674 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
2675 const TargetRegisterClass *IdxRC = MRI.getRegClass(Idx->getReg());
2676
2677 assert(Idx->getReg() != AMDGPU::NoRegister);
2678
2679 if (!TII->getRegisterInfo().isSGPRClass(IdxRC))
2680 return false;
2681
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002682 if (UseGPRIdxMode) {
2683 unsigned IdxMode = IsIndirectSrc ?
2684 VGPRIndexMode::SRC0_ENABLE : VGPRIndexMode::DST_ENABLE;
2685 if (Offset == 0) {
2686 MachineInstr *SetOn =
Diana Picus116bbab2017-01-13 09:58:52 +00002687 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2688 .add(*Idx)
2689 .addImm(IdxMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002690
Matt Arsenaultdac31db2016-10-13 12:45:16 +00002691 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002692 } else {
2693 unsigned Tmp = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
2694 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), Tmp)
Diana Picus116bbab2017-01-13 09:58:52 +00002695 .add(*Idx)
2696 .addImm(Offset);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002697 MachineInstr *SetOn =
2698 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2699 .addReg(Tmp, RegState::Kill)
2700 .addImm(IdxMode);
2701
Matt Arsenaultdac31db2016-10-13 12:45:16 +00002702 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002703 }
2704
2705 return true;
2706 }
2707
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002708 if (Offset == 0) {
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00002709 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2710 .add(*Idx);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002711 } else {
2712 BuildMI(*MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00002713 .add(*Idx)
2714 .addImm(Offset);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002715 }
2716
2717 return true;
2718}
2719
2720// Control flow needs to be inserted if indexing with a VGPR.
2721static MachineBasicBlock *emitIndirectSrc(MachineInstr &MI,
2722 MachineBasicBlock &MBB,
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002723 const SISubtarget &ST) {
2724 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002725 const SIRegisterInfo &TRI = TII->getRegisterInfo();
2726 MachineFunction *MF = MBB.getParent();
2727 MachineRegisterInfo &MRI = MF->getRegInfo();
2728
2729 unsigned Dst = MI.getOperand(0).getReg();
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002730 unsigned SrcReg = TII->getNamedOperand(MI, AMDGPU::OpName::src)->getReg();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002731 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
2732
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002733 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcReg);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002734
2735 unsigned SubReg;
2736 std::tie(SubReg, Offset)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002737 = computeIndirectRegAndOffset(TRI, VecRC, SrcReg, Offset);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002738
Marek Olsake22fdb92017-03-21 17:00:32 +00002739 bool UseGPRIdxMode = ST.useVGPRIndexMode(EnableVGPRIndexMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002740
2741 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, true)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002742 MachineBasicBlock::iterator I(&MI);
2743 const DebugLoc &DL = MI.getDebugLoc();
2744
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002745 if (UseGPRIdxMode) {
2746 // TODO: Look at the uses to avoid the copy. This may require rescheduling
2747 // to avoid interfering with other uses, so probably requires a new
2748 // optimization pass.
2749 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002750 .addReg(SrcReg, RegState::Undef, SubReg)
2751 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002752 .addReg(AMDGPU::M0, RegState::Implicit);
2753 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
2754 } else {
2755 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002756 .addReg(SrcReg, RegState::Undef, SubReg)
2757 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002758 }
2759
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002760 MI.eraseFromParent();
2761
2762 return &MBB;
2763 }
2764
2765 const DebugLoc &DL = MI.getDebugLoc();
2766 MachineBasicBlock::iterator I(&MI);
2767
2768 unsigned PhiReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2769 unsigned InitReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2770
2771 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), InitReg);
2772
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002773 if (UseGPRIdxMode) {
2774 MachineInstr *SetOn = BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2775 .addImm(0) // Reset inside loop.
2776 .addImm(VGPRIndexMode::SRC0_ENABLE);
Matt Arsenaultdac31db2016-10-13 12:45:16 +00002777 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002778
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002779 // Disable again after the loop.
2780 BuildMI(MBB, std::next(I), DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
2781 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002782
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002783 auto InsPt = loadM0FromVGPR(TII, MBB, MI, InitReg, PhiReg, Offset, UseGPRIdxMode);
2784 MachineBasicBlock *LoopBB = InsPt->getParent();
2785
2786 if (UseGPRIdxMode) {
2787 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002788 .addReg(SrcReg, RegState::Undef, SubReg)
2789 .addReg(SrcReg, RegState::Implicit)
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002790 .addReg(AMDGPU::M0, RegState::Implicit);
2791 } else {
2792 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002793 .addReg(SrcReg, RegState::Undef, SubReg)
2794 .addReg(SrcReg, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002795 }
2796
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002797 MI.eraseFromParent();
2798
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002799 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002800}
2801
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002802static unsigned getMOVRELDPseudo(const SIRegisterInfo &TRI,
2803 const TargetRegisterClass *VecRC) {
2804 switch (TRI.getRegSizeInBits(*VecRC)) {
2805 case 32: // 4 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002806 return AMDGPU::V_MOVRELD_B32_V1;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002807 case 64: // 8 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002808 return AMDGPU::V_MOVRELD_B32_V2;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002809 case 128: // 16 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002810 return AMDGPU::V_MOVRELD_B32_V4;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002811 case 256: // 32 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002812 return AMDGPU::V_MOVRELD_B32_V8;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002813 case 512: // 64 bytes
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002814 return AMDGPU::V_MOVRELD_B32_V16;
2815 default:
2816 llvm_unreachable("unsupported size for MOVRELD pseudos");
2817 }
2818}
2819
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002820static MachineBasicBlock *emitIndirectDst(MachineInstr &MI,
2821 MachineBasicBlock &MBB,
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002822 const SISubtarget &ST) {
2823 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002824 const SIRegisterInfo &TRI = TII->getRegisterInfo();
2825 MachineFunction *MF = MBB.getParent();
2826 MachineRegisterInfo &MRI = MF->getRegInfo();
2827
2828 unsigned Dst = MI.getOperand(0).getReg();
2829 const MachineOperand *SrcVec = TII->getNamedOperand(MI, AMDGPU::OpName::src);
2830 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
2831 const MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val);
2832 int Offset = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
2833 const TargetRegisterClass *VecRC = MRI.getRegClass(SrcVec->getReg());
2834
2835 // This can be an immediate, but will be folded later.
2836 assert(Val->getReg());
2837
2838 unsigned SubReg;
2839 std::tie(SubReg, Offset) = computeIndirectRegAndOffset(TRI, VecRC,
2840 SrcVec->getReg(),
2841 Offset);
Marek Olsake22fdb92017-03-21 17:00:32 +00002842 bool UseGPRIdxMode = ST.useVGPRIndexMode(EnableVGPRIndexMode);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002843
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002844 if (Idx->getReg() == AMDGPU::NoRegister) {
2845 MachineBasicBlock::iterator I(&MI);
2846 const DebugLoc &DL = MI.getDebugLoc();
2847
2848 assert(Offset == 0);
2849
2850 BuildMI(MBB, I, DL, TII->get(TargetOpcode::INSERT_SUBREG), Dst)
Diana Picus116bbab2017-01-13 09:58:52 +00002851 .add(*SrcVec)
2852 .add(*Val)
2853 .addImm(SubReg);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002854
2855 MI.eraseFromParent();
2856 return &MBB;
2857 }
2858
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002859 if (setM0ToIndexFromSGPR(TII, MRI, MI, Offset, UseGPRIdxMode, false)) {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002860 MachineBasicBlock::iterator I(&MI);
2861 const DebugLoc &DL = MI.getDebugLoc();
2862
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002863 if (UseGPRIdxMode) {
2864 BuildMI(MBB, I, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
Diana Picus116bbab2017-01-13 09:58:52 +00002865 .addReg(SrcVec->getReg(), RegState::Undef, SubReg) // vdst
2866 .add(*Val)
2867 .addReg(Dst, RegState::ImplicitDefine)
2868 .addReg(SrcVec->getReg(), RegState::Implicit)
2869 .addReg(AMDGPU::M0, RegState::Implicit);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002870
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002871 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
2872 } else {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002873 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(TRI, VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002874
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002875 BuildMI(MBB, I, DL, MovRelDesc)
2876 .addReg(Dst, RegState::Define)
2877 .addReg(SrcVec->getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00002878 .add(*Val)
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002879 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002880 }
2881
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002882 MI.eraseFromParent();
2883 return &MBB;
2884 }
2885
2886 if (Val->isReg())
2887 MRI.clearKillFlags(Val->getReg());
2888
2889 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002890
2891 if (UseGPRIdxMode) {
2892 MachineBasicBlock::iterator I(&MI);
2893
2894 MachineInstr *SetOn = BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SET_GPR_IDX_ON))
2895 .addImm(0) // Reset inside loop.
2896 .addImm(VGPRIndexMode::DST_ENABLE);
Matt Arsenaultdac31db2016-10-13 12:45:16 +00002897 SetOn->getOperand(3).setIsUndef();
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002898
2899 // Disable again after the loop.
2900 BuildMI(MBB, std::next(I), DL, TII->get(AMDGPU::S_SET_GPR_IDX_OFF));
2901 }
2902
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002903 unsigned PhiReg = MRI.createVirtualRegister(VecRC);
2904
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002905 auto InsPt = loadM0FromVGPR(TII, MBB, MI, SrcVec->getReg(), PhiReg,
2906 Offset, UseGPRIdxMode);
2907 MachineBasicBlock *LoopBB = InsPt->getParent();
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00002908
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002909 if (UseGPRIdxMode) {
2910 BuildMI(*LoopBB, InsPt, DL, TII->get(AMDGPU::V_MOV_B32_indirect))
Diana Picus116bbab2017-01-13 09:58:52 +00002911 .addReg(PhiReg, RegState::Undef, SubReg) // vdst
2912 .add(*Val) // src0
2913 .addReg(Dst, RegState::ImplicitDefine)
2914 .addReg(PhiReg, RegState::Implicit)
2915 .addReg(AMDGPU::M0, RegState::Implicit);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002916 } else {
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00002917 const MCInstrDesc &MovRelDesc = TII->get(getMOVRELDPseudo(TRI, VecRC));
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002918
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002919 BuildMI(*LoopBB, InsPt, DL, MovRelDesc)
2920 .addReg(Dst, RegState::Define)
2921 .addReg(PhiReg)
Diana Picus116bbab2017-01-13 09:58:52 +00002922 .add(*Val)
Nicolai Haehnlea7852092016-10-24 14:56:02 +00002923 .addImm(SubReg - AMDGPU::sub0);
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002924 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002925
Nicolai Haehnlebd15c322016-10-14 09:03:04 +00002926 MI.eraseFromParent();
2927
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00002928 return LoopBB;
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00002929}
2930
Matt Arsenault786724a2016-07-12 21:41:32 +00002931MachineBasicBlock *SITargetLowering::EmitInstrWithCustomInserter(
2932 MachineInstr &MI, MachineBasicBlock *BB) const {
Tom Stellard244891d2016-12-20 15:52:17 +00002933
2934 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
2935 MachineFunction *MF = BB->getParent();
2936 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
2937
2938 if (TII->isMIMG(MI)) {
2939 if (!MI.memoperands_empty())
2940 return BB;
2941 // Add a memoperand for mimg instructions so that they aren't assumed to
2942 // be ordered memory instuctions.
2943
2944 MachinePointerInfo PtrInfo(MFI->getImagePSV());
2945 MachineMemOperand::Flags Flags = MachineMemOperand::MODereferenceable;
2946 if (MI.mayStore())
2947 Flags |= MachineMemOperand::MOStore;
2948
2949 if (MI.mayLoad())
2950 Flags |= MachineMemOperand::MOLoad;
2951
2952 auto MMO = MF->getMachineMemOperand(PtrInfo, Flags, 0, 0);
2953 MI.addMemOperand(*MF, MMO);
2954 return BB;
2955 }
2956
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00002957 switch (MI.getOpcode()) {
Matt Arsenault301162c2017-11-15 21:51:43 +00002958 case AMDGPU::S_ADD_U64_PSEUDO:
2959 case AMDGPU::S_SUB_U64_PSEUDO: {
2960 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
2961 const DebugLoc &DL = MI.getDebugLoc();
2962
2963 MachineOperand &Dest = MI.getOperand(0);
2964 MachineOperand &Src0 = MI.getOperand(1);
2965 MachineOperand &Src1 = MI.getOperand(2);
2966
2967 unsigned DestSub0 = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
2968 unsigned DestSub1 = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
2969
2970 MachineOperand Src0Sub0 = TII->buildExtractSubRegOrImm(MI, MRI,
2971 Src0, &AMDGPU::SReg_64RegClass, AMDGPU::sub0,
2972 &AMDGPU::SReg_32_XM0RegClass);
2973 MachineOperand Src0Sub1 = TII->buildExtractSubRegOrImm(MI, MRI,
2974 Src0, &AMDGPU::SReg_64RegClass, AMDGPU::sub1,
2975 &AMDGPU::SReg_32_XM0RegClass);
2976
2977 MachineOperand Src1Sub0 = TII->buildExtractSubRegOrImm(MI, MRI,
2978 Src1, &AMDGPU::SReg_64RegClass, AMDGPU::sub0,
2979 &AMDGPU::SReg_32_XM0RegClass);
2980 MachineOperand Src1Sub1 = TII->buildExtractSubRegOrImm(MI, MRI,
2981 Src1, &AMDGPU::SReg_64RegClass, AMDGPU::sub1,
2982 &AMDGPU::SReg_32_XM0RegClass);
2983
2984 bool IsAdd = (MI.getOpcode() == AMDGPU::S_ADD_U64_PSEUDO);
2985
2986 unsigned LoOpc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
2987 unsigned HiOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
2988 BuildMI(*BB, MI, DL, TII->get(LoOpc), DestSub0)
2989 .add(Src0Sub0)
2990 .add(Src1Sub0);
2991 BuildMI(*BB, MI, DL, TII->get(HiOpc), DestSub1)
2992 .add(Src0Sub1)
2993 .add(Src1Sub1);
2994 BuildMI(*BB, MI, DL, TII->get(TargetOpcode::REG_SEQUENCE), Dest.getReg())
2995 .addReg(DestSub0)
2996 .addImm(AMDGPU::sub0)
2997 .addReg(DestSub1)
2998 .addImm(AMDGPU::sub1);
2999 MI.eraseFromParent();
3000 return BB;
3001 }
3002 case AMDGPU::SI_INIT_M0: {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003003 BuildMI(*BB, MI.getIterator(), MI.getDebugLoc(),
Matt Arsenault4ac341c2016-04-14 21:58:15 +00003004 TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
Diana Picus116bbab2017-01-13 09:58:52 +00003005 .add(MI.getOperand(0));
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003006 MI.eraseFromParent();
Matt Arsenault20711b72015-02-20 22:10:45 +00003007 return BB;
Matt Arsenault301162c2017-11-15 21:51:43 +00003008 }
Marek Olsak2d825902017-04-28 20:21:58 +00003009 case AMDGPU::SI_INIT_EXEC:
3010 // This should be before all vector instructions.
3011 BuildMI(*BB, &*BB->begin(), MI.getDebugLoc(), TII->get(AMDGPU::S_MOV_B64),
3012 AMDGPU::EXEC)
3013 .addImm(MI.getOperand(0).getImm());
3014 MI.eraseFromParent();
3015 return BB;
3016
3017 case AMDGPU::SI_INIT_EXEC_FROM_INPUT: {
3018 // Extract the thread count from an SGPR input and set EXEC accordingly.
3019 // Since BFM can't shift by 64, handle that case with CMP + CMOV.
3020 //
3021 // S_BFE_U32 count, input, {shift, 7}
3022 // S_BFM_B64 exec, count, 0
3023 // S_CMP_EQ_U32 count, 64
3024 // S_CMOV_B64 exec, -1
3025 MachineInstr *FirstMI = &*BB->begin();
3026 MachineRegisterInfo &MRI = MF->getRegInfo();
3027 unsigned InputReg = MI.getOperand(0).getReg();
3028 unsigned CountReg = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
3029 bool Found = false;
3030
3031 // Move the COPY of the input reg to the beginning, so that we can use it.
3032 for (auto I = BB->begin(); I != &MI; I++) {
3033 if (I->getOpcode() != TargetOpcode::COPY ||
3034 I->getOperand(0).getReg() != InputReg)
3035 continue;
3036
3037 if (I == FirstMI) {
3038 FirstMI = &*++BB->begin();
3039 } else {
3040 I->removeFromParent();
3041 BB->insert(FirstMI, &*I);
3042 }
3043 Found = true;
3044 break;
3045 }
3046 assert(Found);
Davide Italiano0dcc0152017-05-11 19:58:52 +00003047 (void)Found;
Marek Olsak2d825902017-04-28 20:21:58 +00003048
3049 // This should be before all vector instructions.
3050 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_BFE_U32), CountReg)
3051 .addReg(InputReg)
3052 .addImm((MI.getOperand(1).getImm() & 0x7f) | 0x70000);
3053 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_BFM_B64),
3054 AMDGPU::EXEC)
3055 .addReg(CountReg)
3056 .addImm(0);
3057 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_CMP_EQ_U32))
3058 .addReg(CountReg, RegState::Kill)
3059 .addImm(64);
3060 BuildMI(*BB, FirstMI, DebugLoc(), TII->get(AMDGPU::S_CMOV_B64),
3061 AMDGPU::EXEC)
3062 .addImm(-1);
3063 MI.eraseFromParent();
3064 return BB;
3065 }
3066
Changpeng Fang01f60622016-03-15 17:28:44 +00003067 case AMDGPU::GET_GROUPSTATICSIZE: {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003068 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault3c07c812016-07-22 17:01:33 +00003069 BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_MOV_B32))
Diana Picus116bbab2017-01-13 09:58:52 +00003070 .add(MI.getOperand(0))
3071 .addImm(MFI->getLDSSize());
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00003072 MI.eraseFromParent();
Changpeng Fang01f60622016-03-15 17:28:44 +00003073 return BB;
3074 }
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003075 case AMDGPU::SI_INDIRECT_SRC_V1:
3076 case AMDGPU::SI_INDIRECT_SRC_V2:
3077 case AMDGPU::SI_INDIRECT_SRC_V4:
3078 case AMDGPU::SI_INDIRECT_SRC_V8:
3079 case AMDGPU::SI_INDIRECT_SRC_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00003080 return emitIndirectSrc(MI, *BB, *getSubtarget());
Matt Arsenaultcb540bc2016-07-19 00:35:03 +00003081 case AMDGPU::SI_INDIRECT_DST_V1:
3082 case AMDGPU::SI_INDIRECT_DST_V2:
3083 case AMDGPU::SI_INDIRECT_DST_V4:
3084 case AMDGPU::SI_INDIRECT_DST_V8:
3085 case AMDGPU::SI_INDIRECT_DST_V16:
Matt Arsenaultdcf0cfc2016-10-04 01:41:05 +00003086 return emitIndirectDst(MI, *BB, *getSubtarget());
Marek Olsakce76ea02017-10-24 10:27:13 +00003087 case AMDGPU::SI_KILL_F32_COND_IMM_PSEUDO:
3088 case AMDGPU::SI_KILL_I1_PSEUDO:
Matt Arsenault786724a2016-07-12 21:41:32 +00003089 return splitKillBlock(MI, BB);
Matt Arsenault22e41792016-08-27 01:00:37 +00003090 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
3091 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Matt Arsenault22e41792016-08-27 01:00:37 +00003092
3093 unsigned Dst = MI.getOperand(0).getReg();
3094 unsigned Src0 = MI.getOperand(1).getReg();
3095 unsigned Src1 = MI.getOperand(2).getReg();
3096 const DebugLoc &DL = MI.getDebugLoc();
3097 unsigned SrcCond = MI.getOperand(3).getReg();
3098
3099 unsigned DstLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
3100 unsigned DstHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003101 unsigned SrcCondCopy = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
Matt Arsenault22e41792016-08-27 01:00:37 +00003102
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003103 BuildMI(*BB, MI, DL, TII->get(AMDGPU::COPY), SrcCondCopy)
3104 .addReg(SrcCond);
Matt Arsenault22e41792016-08-27 01:00:37 +00003105 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
3106 .addReg(Src0, 0, AMDGPU::sub0)
3107 .addReg(Src1, 0, AMDGPU::sub0)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003108 .addReg(SrcCondCopy);
Matt Arsenault22e41792016-08-27 01:00:37 +00003109 BuildMI(*BB, MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
3110 .addReg(Src0, 0, AMDGPU::sub1)
3111 .addReg(Src1, 0, AMDGPU::sub1)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +00003112 .addReg(SrcCondCopy);
Matt Arsenault22e41792016-08-27 01:00:37 +00003113
3114 BuildMI(*BB, MI, DL, TII->get(AMDGPU::REG_SEQUENCE), Dst)
3115 .addReg(DstLo)
3116 .addImm(AMDGPU::sub0)
3117 .addReg(DstHi)
3118 .addImm(AMDGPU::sub1);
3119 MI.eraseFromParent();
3120 return BB;
3121 }
Matt Arsenault327188a2016-12-15 21:57:11 +00003122 case AMDGPU::SI_BR_UNDEF: {
3123 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3124 const DebugLoc &DL = MI.getDebugLoc();
3125 MachineInstr *Br = BuildMI(*BB, MI, DL, TII->get(AMDGPU::S_CBRANCH_SCC1))
Diana Picus116bbab2017-01-13 09:58:52 +00003126 .add(MI.getOperand(0));
Matt Arsenault327188a2016-12-15 21:57:11 +00003127 Br->getOperand(1).setIsUndef(true); // read undef SCC
3128 MI.eraseFromParent();
3129 return BB;
3130 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003131 case AMDGPU::ADJCALLSTACKUP:
3132 case AMDGPU::ADJCALLSTACKDOWN: {
3133 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
3134 MachineInstrBuilder MIB(*MF, &MI);
3135 MIB.addReg(Info->getStackPtrOffsetReg(), RegState::ImplicitDefine)
3136 .addReg(Info->getStackPtrOffsetReg(), RegState::Implicit);
3137 return BB;
3138 }
Matt Arsenault71bcbd42017-08-11 20:42:08 +00003139 case AMDGPU::SI_CALL_ISEL:
3140 case AMDGPU::SI_TCRETURN_ISEL: {
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003141 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
3142 const DebugLoc &DL = MI.getDebugLoc();
3143 unsigned ReturnAddrReg = TII->getRegisterInfo().getReturnAddressReg(*MF);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +00003144
3145 MachineRegisterInfo &MRI = MF->getRegInfo();
3146 unsigned GlobalAddrReg = MI.getOperand(0).getReg();
3147 MachineInstr *PCRel = MRI.getVRegDef(GlobalAddrReg);
3148 assert(PCRel->getOpcode() == AMDGPU::SI_PC_ADD_REL_OFFSET);
3149
3150 const GlobalValue *G = PCRel->getOperand(1).getGlobal();
3151
Matt Arsenault71bcbd42017-08-11 20:42:08 +00003152 MachineInstrBuilder MIB;
3153 if (MI.getOpcode() == AMDGPU::SI_CALL_ISEL) {
3154 MIB = BuildMI(*BB, MI, DL, TII->get(AMDGPU::SI_CALL), ReturnAddrReg)
3155 .add(MI.getOperand(0))
3156 .addGlobalAddress(G);
3157 } else {
3158 MIB = BuildMI(*BB, MI, DL, TII->get(AMDGPU::SI_TCRETURN))
3159 .add(MI.getOperand(0))
3160 .addGlobalAddress(G);
3161
3162 // There is an additional imm operand for tcreturn, but it should be in the
3163 // right place already.
3164 }
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +00003165
3166 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003167 MIB.add(MI.getOperand(I));
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +00003168
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003169 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003170 MI.eraseFromParent();
3171 return BB;
3172 }
Changpeng Fang01f60622016-03-15 17:28:44 +00003173 default:
3174 return AMDGPUTargetLowering::EmitInstrWithCustomInserter(MI, BB);
Tom Stellard75aadc22012-12-11 21:25:42 +00003175 }
Tom Stellard75aadc22012-12-11 21:25:42 +00003176}
3177
Matt Arsenaulte11d8ac2017-10-13 21:10:22 +00003178bool SITargetLowering::hasBitPreservingFPLogic(EVT VT) const {
3179 return isTypeLegal(VT.getScalarType());
3180}
3181
Matt Arsenault423bf3f2015-01-29 19:34:32 +00003182bool SITargetLowering::enableAggressiveFMAFusion(EVT VT) const {
3183 // This currently forces unfolding various combinations of fsub into fma with
3184 // free fneg'd operands. As long as we have fast FMA (controlled by
3185 // isFMAFasterThanFMulAndFAdd), we should perform these.
3186
3187 // When fma is quarter rate, for f64 where add / sub are at best half rate,
3188 // most of these combines appear to be cycle neutral but save on instruction
3189 // count / code size.
3190 return true;
3191}
3192
Mehdi Amini44ede332015-07-09 02:09:04 +00003193EVT SITargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &Ctx,
3194 EVT VT) const {
Tom Stellard83747202013-07-18 21:43:53 +00003195 if (!VT.isVector()) {
3196 return MVT::i1;
3197 }
Matt Arsenault8596f712014-11-28 22:51:38 +00003198 return EVT::getVectorVT(Ctx, MVT::i1, VT.getVectorNumElements());
Tom Stellard75aadc22012-12-11 21:25:42 +00003199}
3200
Matt Arsenault94163282016-12-22 16:36:25 +00003201MVT SITargetLowering::getScalarShiftAmountTy(const DataLayout &, EVT VT) const {
3202 // TODO: Should i16 be used always if legal? For now it would force VALU
3203 // shifts.
3204 return (VT == MVT::i16) ? MVT::i16 : MVT::i32;
Christian Konig082a14a2013-03-18 11:34:05 +00003205}
3206
Matt Arsenault423bf3f2015-01-29 19:34:32 +00003207// Answering this is somewhat tricky and depends on the specific device which
3208// have different rates for fma or all f64 operations.
3209//
3210// v_fma_f64 and v_mul_f64 always take the same number of cycles as each other
3211// regardless of which device (although the number of cycles differs between
3212// devices), so it is always profitable for f64.
3213//
3214// v_fma_f32 takes 4 or 16 cycles depending on the device, so it is profitable
3215// only on full rate devices. Normally, we should prefer selecting v_mad_f32
3216// which we can always do even without fused FP ops since it returns the same
3217// result as the separate operations and since it is always full
3218// rate. Therefore, we lie and report that it is not faster for f32. v_mad_f32
3219// however does not support denormals, so we do report fma as faster if we have
3220// a fast fma device and require denormals.
3221//
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003222bool SITargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
3223 VT = VT.getScalarType();
3224
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003225 switch (VT.getSimpleVT().SimpleTy) {
3226 case MVT::f32:
Matt Arsenault423bf3f2015-01-29 19:34:32 +00003227 // This is as fast on some subtargets. However, we always have full rate f32
3228 // mad available which returns the same result as the separate operations
Matt Arsenault8d630032015-02-20 22:10:41 +00003229 // which we should prefer over fma. We can't use this if we want to support
3230 // denormals, so only report this in these cases.
3231 return Subtarget->hasFP32Denormals() && Subtarget->hasFastFMAF32();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003232 case MVT::f64:
3233 return true;
Matt Arsenault9e22bc22016-12-22 03:21:48 +00003234 case MVT::f16:
3235 return Subtarget->has16BitInsts() && Subtarget->hasFP16Denormals();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +00003236 default:
3237 break;
3238 }
3239
3240 return false;
3241}
3242
Tom Stellard75aadc22012-12-11 21:25:42 +00003243//===----------------------------------------------------------------------===//
3244// Custom DAG Lowering Operations
3245//===----------------------------------------------------------------------===//
3246
3247SDValue SITargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
3248 switch (Op.getOpcode()) {
3249 default: return AMDGPUTargetLowering::LowerOperation(Op, DAG);
Tom Stellardf8794352012-12-19 22:10:31 +00003250 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Tom Stellard35bb18c2013-08-26 15:06:04 +00003251 case ISD::LOAD: {
Tom Stellarde812f2f2014-07-21 15:45:06 +00003252 SDValue Result = LowerLOAD(Op, DAG);
3253 assert((!Result.getNode() ||
3254 Result.getNode()->getNumValues() == 2) &&
3255 "Load should return a value and a chain");
3256 return Result;
Tom Stellard35bb18c2013-08-26 15:06:04 +00003257 }
Tom Stellardaf775432013-10-23 00:44:32 +00003258
Matt Arsenaultad14ce82014-07-19 18:44:39 +00003259 case ISD::FSIN:
3260 case ISD::FCOS:
3261 return LowerTrig(Op, DAG);
Tom Stellard0ec134f2014-02-04 17:18:40 +00003262 case ISD::SELECT: return LowerSELECT(Op, DAG);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00003263 case ISD::FDIV: return LowerFDIV(Op, DAG);
Tom Stellard354a43c2016-04-01 18:27:37 +00003264 case ISD::ATOMIC_CMP_SWAP: return LowerATOMIC_CMP_SWAP(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +00003265 case ISD::STORE: return LowerSTORE(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003266 case ISD::GlobalAddress: {
3267 MachineFunction &MF = DAG.getMachineFunction();
3268 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
3269 return LowerGlobalAddress(MFI, Op, DAG);
Tom Stellard94593ee2013-06-03 17:40:18 +00003270 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003271 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003272 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003273 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Matt Arsenault99c14522016-04-25 19:27:24 +00003274 case ISD::ADDRSPACECAST: return lowerADDRSPACECAST(Op, DAG);
Matt Arsenault3aef8092017-01-23 23:09:58 +00003275 case ISD::INSERT_VECTOR_ELT:
3276 return lowerINSERT_VECTOR_ELT(Op, DAG);
3277 case ISD::EXTRACT_VECTOR_ELT:
3278 return lowerEXTRACT_VECTOR_ELT(Op, DAG);
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003279 case ISD::FP_ROUND:
3280 return lowerFP_ROUND(Op, DAG);
Matt Arsenault3e025382017-04-24 17:49:13 +00003281 case ISD::TRAP:
3282 case ISD::DEBUGTRAP:
3283 return lowerTRAP(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +00003284 }
3285 return SDValue();
3286}
3287
Matt Arsenault3aef8092017-01-23 23:09:58 +00003288void SITargetLowering::ReplaceNodeResults(SDNode *N,
3289 SmallVectorImpl<SDValue> &Results,
3290 SelectionDAG &DAG) const {
3291 switch (N->getOpcode()) {
3292 case ISD::INSERT_VECTOR_ELT: {
3293 if (SDValue Res = lowerINSERT_VECTOR_ELT(SDValue(N, 0), DAG))
3294 Results.push_back(Res);
3295 return;
3296 }
3297 case ISD::EXTRACT_VECTOR_ELT: {
3298 if (SDValue Res = lowerEXTRACT_VECTOR_ELT(SDValue(N, 0), DAG))
3299 Results.push_back(Res);
3300 return;
3301 }
Matt Arsenault1f17c662017-02-22 00:27:34 +00003302 case ISD::INTRINSIC_WO_CHAIN: {
3303 unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Simon Pilgrimd362d272017-07-08 19:50:03 +00003304 if (IID == Intrinsic::amdgcn_cvt_pkrtz) {
Matt Arsenault1f17c662017-02-22 00:27:34 +00003305 SDValue Src0 = N->getOperand(1);
3306 SDValue Src1 = N->getOperand(2);
3307 SDLoc SL(N);
3308 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_PKRTZ_F16_F32, SL, MVT::i32,
3309 Src0, Src1);
Matt Arsenault1f17c662017-02-22 00:27:34 +00003310 Results.push_back(DAG.getNode(ISD::BITCAST, SL, MVT::v2f16, Cvt));
3311 return;
3312 }
Simon Pilgrimd362d272017-07-08 19:50:03 +00003313 break;
Matt Arsenault1f17c662017-02-22 00:27:34 +00003314 }
Matt Arsenault4a486232017-04-19 20:53:07 +00003315 case ISD::SELECT: {
3316 SDLoc SL(N);
3317 EVT VT = N->getValueType(0);
3318 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
3319 SDValue LHS = DAG.getNode(ISD::BITCAST, SL, NewVT, N->getOperand(1));
3320 SDValue RHS = DAG.getNode(ISD::BITCAST, SL, NewVT, N->getOperand(2));
3321
3322 EVT SelectVT = NewVT;
3323 if (NewVT.bitsLT(MVT::i32)) {
3324 LHS = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, LHS);
3325 RHS = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, RHS);
3326 SelectVT = MVT::i32;
3327 }
3328
3329 SDValue NewSelect = DAG.getNode(ISD::SELECT, SL, SelectVT,
3330 N->getOperand(0), LHS, RHS);
3331
3332 if (NewVT != SelectVT)
3333 NewSelect = DAG.getNode(ISD::TRUNCATE, SL, NewVT, NewSelect);
3334 Results.push_back(DAG.getNode(ISD::BITCAST, SL, VT, NewSelect));
3335 return;
3336 }
Matt Arsenault3aef8092017-01-23 23:09:58 +00003337 default:
3338 break;
3339 }
3340}
3341
Tom Stellardf8794352012-12-19 22:10:31 +00003342/// \brief Helper function for LowerBRCOND
3343static SDNode *findUser(SDValue Value, unsigned Opcode) {
Tom Stellard75aadc22012-12-11 21:25:42 +00003344
Tom Stellardf8794352012-12-19 22:10:31 +00003345 SDNode *Parent = Value.getNode();
3346 for (SDNode::use_iterator I = Parent->use_begin(), E = Parent->use_end();
3347 I != E; ++I) {
3348
3349 if (I.getUse().get() != Value)
3350 continue;
3351
3352 if (I->getOpcode() == Opcode)
3353 return *I;
3354 }
Craig Topper062a2ba2014-04-25 05:30:21 +00003355 return nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00003356}
3357
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003358unsigned SITargetLowering::isCFIntrinsic(const SDNode *Intr) const {
Matt Arsenault6408c912016-09-16 22:11:18 +00003359 if (Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
3360 switch (cast<ConstantSDNode>(Intr->getOperand(1))->getZExtValue()) {
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003361 case Intrinsic::amdgcn_if:
3362 return AMDGPUISD::IF;
3363 case Intrinsic::amdgcn_else:
3364 return AMDGPUISD::ELSE;
3365 case Intrinsic::amdgcn_loop:
3366 return AMDGPUISD::LOOP;
3367 case Intrinsic::amdgcn_end_cf:
3368 llvm_unreachable("should not occur");
Matt Arsenault6408c912016-09-16 22:11:18 +00003369 default:
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003370 return 0;
Matt Arsenault6408c912016-09-16 22:11:18 +00003371 }
Tom Stellardbc4497b2016-02-12 23:45:29 +00003372 }
Matt Arsenault6408c912016-09-16 22:11:18 +00003373
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003374 // break, if_break, else_break are all only used as inputs to loop, not
3375 // directly as branch conditions.
3376 return 0;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003377}
3378
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00003379void SITargetLowering::createDebuggerPrologueStackObjects(
3380 MachineFunction &MF) const {
3381 // Create stack objects that are used for emitting debugger prologue.
3382 //
3383 // Debugger prologue writes work group IDs and work item IDs to scratch memory
3384 // at fixed location in the following format:
3385 // offset 0: work group ID x
3386 // offset 4: work group ID y
3387 // offset 8: work group ID z
3388 // offset 16: work item ID x
3389 // offset 20: work item ID y
3390 // offset 24: work item ID z
3391 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
3392 int ObjectIdx = 0;
3393
3394 // For each dimension:
3395 for (unsigned i = 0; i < 3; ++i) {
3396 // Create fixed stack object for work group ID.
Matthias Braun941a7052016-07-28 18:40:00 +00003397 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00003398 Info->setDebuggerWorkGroupIDStackObjectIndex(i, ObjectIdx);
3399 // Create fixed stack object for work item ID.
Matthias Braun941a7052016-07-28 18:40:00 +00003400 ObjectIdx = MF.getFrameInfo().CreateFixedObject(4, i * 4 + 16, true);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00003401 Info->setDebuggerWorkItemIDStackObjectIndex(i, ObjectIdx);
3402 }
3403}
3404
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003405bool SITargetLowering::shouldEmitFixup(const GlobalValue *GV) const {
3406 const Triple &TT = getTargetMachine().getTargetTriple();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003407 return GV->getType()->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS &&
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003408 AMDGPU::shouldEmitConstantsToTextSection(TT);
3409}
3410
3411bool SITargetLowering::shouldEmitGOTReloc(const GlobalValue *GV) const {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003412 return (GV->getType()->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS ||
3413 GV->getType()->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS) &&
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003414 !shouldEmitFixup(GV) &&
3415 !getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV);
3416}
3417
3418bool SITargetLowering::shouldEmitPCReloc(const GlobalValue *GV) const {
3419 return !shouldEmitFixup(GV) && !shouldEmitGOTReloc(GV);
3420}
3421
Tom Stellardf8794352012-12-19 22:10:31 +00003422/// This transforms the control flow intrinsics to get the branch destination as
3423/// last parameter, also switches branch target with BR if the need arise
3424SDValue SITargetLowering::LowerBRCOND(SDValue BRCOND,
3425 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003426 SDLoc DL(BRCOND);
Tom Stellardf8794352012-12-19 22:10:31 +00003427
3428 SDNode *Intr = BRCOND.getOperand(1).getNode();
3429 SDValue Target = BRCOND.getOperand(2);
Craig Topper062a2ba2014-04-25 05:30:21 +00003430 SDNode *BR = nullptr;
Tom Stellardbc4497b2016-02-12 23:45:29 +00003431 SDNode *SetCC = nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +00003432
3433 if (Intr->getOpcode() == ISD::SETCC) {
3434 // As long as we negate the condition everything is fine
Tom Stellardbc4497b2016-02-12 23:45:29 +00003435 SetCC = Intr;
Tom Stellardf8794352012-12-19 22:10:31 +00003436 Intr = SetCC->getOperand(0).getNode();
3437
3438 } else {
3439 // Get the target from BR if we don't negate the condition
3440 BR = findUser(BRCOND, ISD::BR);
3441 Target = BR->getOperand(1);
3442 }
3443
Matt Arsenault6408c912016-09-16 22:11:18 +00003444 // FIXME: This changes the types of the intrinsics instead of introducing new
3445 // nodes with the correct types.
3446 // e.g. llvm.amdgcn.loop
3447
3448 // eg: i1,ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3
3449 // => t9: ch = llvm.amdgcn.loop t0, TargetConstant:i32<6271>, t3, BasicBlock:ch<bb1 0x7fee5286d088>
3450
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003451 unsigned CFNode = isCFIntrinsic(Intr);
3452 if (CFNode == 0) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00003453 // This is a uniform branch so we don't need to legalize.
3454 return BRCOND;
3455 }
3456
Matt Arsenault6408c912016-09-16 22:11:18 +00003457 bool HaveChain = Intr->getOpcode() == ISD::INTRINSIC_VOID ||
3458 Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN;
3459
Tom Stellardbc4497b2016-02-12 23:45:29 +00003460 assert(!SetCC ||
3461 (SetCC->getConstantOperandVal(1) == 1 &&
Tom Stellardbc4497b2016-02-12 23:45:29 +00003462 cast<CondCodeSDNode>(SetCC->getOperand(2).getNode())->get() ==
3463 ISD::SETNE));
Tom Stellardf8794352012-12-19 22:10:31 +00003464
Tom Stellardf8794352012-12-19 22:10:31 +00003465 // operands of the new intrinsic call
3466 SmallVector<SDValue, 4> Ops;
Matt Arsenault6408c912016-09-16 22:11:18 +00003467 if (HaveChain)
3468 Ops.push_back(BRCOND.getOperand(0));
3469
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003470 Ops.append(Intr->op_begin() + (HaveChain ? 2 : 1), Intr->op_end());
Tom Stellardf8794352012-12-19 22:10:31 +00003471 Ops.push_back(Target);
3472
Matt Arsenault6408c912016-09-16 22:11:18 +00003473 ArrayRef<EVT> Res(Intr->value_begin() + 1, Intr->value_end());
3474
Tom Stellardf8794352012-12-19 22:10:31 +00003475 // build the new intrinsic call
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00003476 SDNode *Result = DAG.getNode(CFNode, DL, DAG.getVTList(Res), Ops).getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00003477
Matt Arsenault6408c912016-09-16 22:11:18 +00003478 if (!HaveChain) {
3479 SDValue Ops[] = {
3480 SDValue(Result, 0),
3481 BRCOND.getOperand(0)
3482 };
3483
3484 Result = DAG.getMergeValues(Ops, DL).getNode();
3485 }
3486
Tom Stellardf8794352012-12-19 22:10:31 +00003487 if (BR) {
3488 // Give the branch instruction our target
3489 SDValue Ops[] = {
3490 BR->getOperand(0),
3491 BRCOND.getOperand(2)
3492 };
Chandler Carruth356665a2014-08-01 22:09:43 +00003493 SDValue NewBR = DAG.getNode(ISD::BR, DL, BR->getVTList(), Ops);
3494 DAG.ReplaceAllUsesWith(BR, NewBR.getNode());
3495 BR = NewBR.getNode();
Tom Stellardf8794352012-12-19 22:10:31 +00003496 }
3497
3498 SDValue Chain = SDValue(Result, Result->getNumValues() - 1);
3499
3500 // Copy the intrinsic results to registers
3501 for (unsigned i = 1, e = Intr->getNumValues() - 1; i != e; ++i) {
3502 SDNode *CopyToReg = findUser(SDValue(Intr, i), ISD::CopyToReg);
3503 if (!CopyToReg)
3504 continue;
3505
3506 Chain = DAG.getCopyToReg(
3507 Chain, DL,
3508 CopyToReg->getOperand(1),
3509 SDValue(Result, i - 1),
3510 SDValue());
3511
3512 DAG.ReplaceAllUsesWith(SDValue(CopyToReg, 0), CopyToReg->getOperand(0));
3513 }
3514
3515 // Remove the old intrinsic from the chain
3516 DAG.ReplaceAllUsesOfValueWith(
3517 SDValue(Intr, Intr->getNumValues() - 1),
3518 Intr->getOperand(0));
3519
3520 return Chain;
Tom Stellard75aadc22012-12-11 21:25:42 +00003521}
3522
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003523SDValue SITargetLowering::getFPExtOrFPTrunc(SelectionDAG &DAG,
3524 SDValue Op,
3525 const SDLoc &DL,
3526 EVT VT) const {
3527 return Op.getValueType().bitsLE(VT) ?
3528 DAG.getNode(ISD::FP_EXTEND, DL, VT, Op) :
3529 DAG.getNode(ISD::FTRUNC, DL, VT, Op);
3530}
3531
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003532SDValue SITargetLowering::lowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultafe614c2016-11-18 18:33:36 +00003533 assert(Op.getValueType() == MVT::f16 &&
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003534 "Do not know how to custom lower FP_ROUND for non-f16 type");
3535
Matt Arsenaultafe614c2016-11-18 18:33:36 +00003536 SDValue Src = Op.getOperand(0);
3537 EVT SrcVT = Src.getValueType();
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003538 if (SrcVT != MVT::f64)
3539 return Op;
3540
3541 SDLoc DL(Op);
Matt Arsenaultafe614c2016-11-18 18:33:36 +00003542
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003543 SDValue FpToFp16 = DAG.getNode(ISD::FP_TO_FP16, DL, MVT::i32, Src);
3544 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i16, FpToFp16);
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +00003545 return DAG.getNode(ISD::BITCAST, DL, MVT::f16, Trunc);
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +00003546}
3547
Matt Arsenault3e025382017-04-24 17:49:13 +00003548SDValue SITargetLowering::lowerTRAP(SDValue Op, SelectionDAG &DAG) const {
3549 SDLoc SL(Op);
3550 MachineFunction &MF = DAG.getMachineFunction();
3551 SDValue Chain = Op.getOperand(0);
3552
3553 unsigned TrapID = Op.getOpcode() == ISD::DEBUGTRAP ?
3554 SISubtarget::TrapIDLLVMDebugTrap : SISubtarget::TrapIDLLVMTrap;
3555
3556 if (Subtarget->getTrapHandlerAbi() == SISubtarget::TrapHandlerAbiHsa &&
3557 Subtarget->isTrapHandlerEnabled()) {
3558 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
3559 unsigned UserSGPR = Info->getQueuePtrUserSGPR();
3560 assert(UserSGPR != AMDGPU::NoRegister);
3561
3562 SDValue QueuePtr = CreateLiveInRegister(
3563 DAG, &AMDGPU::SReg_64RegClass, UserSGPR, MVT::i64);
3564
3565 SDValue SGPR01 = DAG.getRegister(AMDGPU::SGPR0_SGPR1, MVT::i64);
3566
3567 SDValue ToReg = DAG.getCopyToReg(Chain, SL, SGPR01,
3568 QueuePtr, SDValue());
3569
3570 SDValue Ops[] = {
3571 ToReg,
3572 DAG.getTargetConstant(TrapID, SL, MVT::i16),
3573 SGPR01,
3574 ToReg.getValue(1)
3575 };
3576
3577 return DAG.getNode(AMDGPUISD::TRAP, SL, MVT::Other, Ops);
3578 }
3579
3580 switch (TrapID) {
3581 case SISubtarget::TrapIDLLVMTrap:
3582 return DAG.getNode(AMDGPUISD::ENDPGM, SL, MVT::Other, Chain);
3583 case SISubtarget::TrapIDLLVMDebugTrap: {
3584 DiagnosticInfoUnsupported NoTrap(*MF.getFunction(),
3585 "debugtrap handler not supported",
3586 Op.getDebugLoc(),
3587 DS_Warning);
3588 LLVMContext &Ctx = MF.getFunction()->getContext();
3589 Ctx.diagnose(NoTrap);
3590 return Chain;
3591 }
3592 default:
3593 llvm_unreachable("unsupported trap handler type!");
3594 }
3595
3596 return Chain;
3597}
3598
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00003599SDValue SITargetLowering::getSegmentAperture(unsigned AS, const SDLoc &DL,
Matt Arsenault99c14522016-04-25 19:27:24 +00003600 SelectionDAG &DAG) const {
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00003601 // FIXME: Use inline constants (src_{shared, private}_base) instead.
3602 if (Subtarget->hasApertureRegs()) {
3603 unsigned Offset = AS == AMDGPUASI.LOCAL_ADDRESS ?
3604 AMDGPU::Hwreg::OFFSET_SRC_SHARED_BASE :
3605 AMDGPU::Hwreg::OFFSET_SRC_PRIVATE_BASE;
3606 unsigned WidthM1 = AS == AMDGPUASI.LOCAL_ADDRESS ?
3607 AMDGPU::Hwreg::WIDTH_M1_SRC_SHARED_BASE :
3608 AMDGPU::Hwreg::WIDTH_M1_SRC_PRIVATE_BASE;
3609 unsigned Encoding =
3610 AMDGPU::Hwreg::ID_MEM_BASES << AMDGPU::Hwreg::ID_SHIFT_ |
3611 Offset << AMDGPU::Hwreg::OFFSET_SHIFT_ |
3612 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_;
Matt Arsenaulte823d922017-02-18 18:29:53 +00003613
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00003614 SDValue EncodingImm = DAG.getTargetConstant(Encoding, DL, MVT::i16);
3615 SDValue ApertureReg = SDValue(
3616 DAG.getMachineNode(AMDGPU::S_GETREG_B32, DL, MVT::i32, EncodingImm), 0);
3617 SDValue ShiftAmount = DAG.getTargetConstant(WidthM1 + 1, DL, MVT::i32);
3618 return DAG.getNode(ISD::SHL, DL, MVT::i32, ApertureReg, ShiftAmount);
Matt Arsenaulte823d922017-02-18 18:29:53 +00003619 }
3620
Matt Arsenault99c14522016-04-25 19:27:24 +00003621 MachineFunction &MF = DAG.getMachineFunction();
3622 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00003623 unsigned UserSGPR = Info->getQueuePtrUserSGPR();
3624 assert(UserSGPR != AMDGPU::NoRegister);
3625
Matt Arsenault99c14522016-04-25 19:27:24 +00003626 SDValue QueuePtr = CreateLiveInRegister(
Matt Arsenault3b2e2a52016-06-06 20:03:31 +00003627 DAG, &AMDGPU::SReg_64RegClass, UserSGPR, MVT::i64);
Matt Arsenault99c14522016-04-25 19:27:24 +00003628
3629 // Offset into amd_queue_t for group_segment_aperture_base_hi /
3630 // private_segment_aperture_base_hi.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003631 uint32_t StructOffset = (AS == AMDGPUASI.LOCAL_ADDRESS) ? 0x40 : 0x44;
Matt Arsenault99c14522016-04-25 19:27:24 +00003632
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00003633 SDValue Ptr = DAG.getNode(ISD::ADD, DL, MVT::i64, QueuePtr,
3634 DAG.getConstant(StructOffset, DL, MVT::i64));
Matt Arsenault99c14522016-04-25 19:27:24 +00003635
3636 // TODO: Use custom target PseudoSourceValue.
3637 // TODO: We should use the value from the IR intrinsic call, but it might not
3638 // be available and how do we get it?
3639 Value *V = UndefValue::get(PointerType::get(Type::getInt8Ty(*DAG.getContext()),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003640 AMDGPUASI.CONSTANT_ADDRESS));
Matt Arsenault99c14522016-04-25 19:27:24 +00003641
3642 MachinePointerInfo PtrInfo(V, StructOffset);
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00003643 return DAG.getLoad(MVT::i32, DL, QueuePtr.getValue(1), Ptr, PtrInfo,
Justin Lebar9c375812016-07-15 18:27:10 +00003644 MinAlign(64, StructOffset),
Justin Lebaradbf09e2016-09-11 01:38:58 +00003645 MachineMemOperand::MODereferenceable |
3646 MachineMemOperand::MOInvariant);
Matt Arsenault99c14522016-04-25 19:27:24 +00003647}
3648
3649SDValue SITargetLowering::lowerADDRSPACECAST(SDValue Op,
3650 SelectionDAG &DAG) const {
3651 SDLoc SL(Op);
3652 const AddrSpaceCastSDNode *ASC = cast<AddrSpaceCastSDNode>(Op);
3653
3654 SDValue Src = ASC->getOperand(0);
Matt Arsenault99c14522016-04-25 19:27:24 +00003655 SDValue FlatNullPtr = DAG.getConstant(0, SL, MVT::i64);
3656
Matt Arsenault747bf8a2017-03-13 20:18:14 +00003657 const AMDGPUTargetMachine &TM =
3658 static_cast<const AMDGPUTargetMachine &>(getTargetMachine());
3659
Matt Arsenault99c14522016-04-25 19:27:24 +00003660 // flat -> local/private
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003661 if (ASC->getSrcAddressSpace() == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenault971c85e2017-03-13 19:47:31 +00003662 unsigned DestAS = ASC->getDestAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003663
3664 if (DestAS == AMDGPUASI.LOCAL_ADDRESS ||
3665 DestAS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenault747bf8a2017-03-13 20:18:14 +00003666 unsigned NullVal = TM.getNullPointerValue(DestAS);
3667 SDValue SegmentNullPtr = DAG.getConstant(NullVal, SL, MVT::i32);
Matt Arsenault99c14522016-04-25 19:27:24 +00003668 SDValue NonNull = DAG.getSetCC(SL, MVT::i1, Src, FlatNullPtr, ISD::SETNE);
3669 SDValue Ptr = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, Src);
3670
3671 return DAG.getNode(ISD::SELECT, SL, MVT::i32,
3672 NonNull, Ptr, SegmentNullPtr);
3673 }
3674 }
3675
3676 // local/private -> flat
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003677 if (ASC->getDestAddressSpace() == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenault971c85e2017-03-13 19:47:31 +00003678 unsigned SrcAS = ASC->getSrcAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003679
3680 if (SrcAS == AMDGPUASI.LOCAL_ADDRESS ||
3681 SrcAS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenault747bf8a2017-03-13 20:18:14 +00003682 unsigned NullVal = TM.getNullPointerValue(SrcAS);
3683 SDValue SegmentNullPtr = DAG.getConstant(NullVal, SL, MVT::i32);
Matt Arsenault971c85e2017-03-13 19:47:31 +00003684
Matt Arsenault99c14522016-04-25 19:27:24 +00003685 SDValue NonNull
3686 = DAG.getSetCC(SL, MVT::i1, Src, SegmentNullPtr, ISD::SETNE);
3687
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +00003688 SDValue Aperture = getSegmentAperture(ASC->getSrcAddressSpace(), SL, DAG);
Matt Arsenault99c14522016-04-25 19:27:24 +00003689 SDValue CvtPtr
3690 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Src, Aperture);
3691
3692 return DAG.getNode(ISD::SELECT, SL, MVT::i64, NonNull,
3693 DAG.getNode(ISD::BITCAST, SL, MVT::i64, CvtPtr),
3694 FlatNullPtr);
3695 }
3696 }
3697
3698 // global <-> flat are no-ops and never emitted.
3699
3700 const MachineFunction &MF = DAG.getMachineFunction();
3701 DiagnosticInfoUnsupported InvalidAddrSpaceCast(
3702 *MF.getFunction(), "invalid addrspacecast", SL.getDebugLoc());
3703 DAG.getContext()->diagnose(InvalidAddrSpaceCast);
3704
3705 return DAG.getUNDEF(ASC->getValueType(0));
3706}
3707
Matt Arsenault3aef8092017-01-23 23:09:58 +00003708SDValue SITargetLowering::lowerINSERT_VECTOR_ELT(SDValue Op,
3709 SelectionDAG &DAG) const {
3710 SDValue Idx = Op.getOperand(2);
3711 if (isa<ConstantSDNode>(Idx))
3712 return SDValue();
3713
3714 // Avoid stack access for dynamic indexing.
3715 SDLoc SL(Op);
3716 SDValue Vec = Op.getOperand(0);
3717 SDValue Val = DAG.getNode(ISD::BITCAST, SL, MVT::i16, Op.getOperand(1));
3718
3719 // v_bfi_b32 (v_bfm_b32 16, (shl idx, 16)), val, vec
3720 SDValue ExtVal = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Val);
3721
3722 // Convert vector index to bit-index.
3723 SDValue ScaledIdx = DAG.getNode(ISD::SHL, SL, MVT::i32, Idx,
3724 DAG.getConstant(16, SL, MVT::i32));
3725
3726 SDValue BCVec = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
3727
3728 SDValue BFM = DAG.getNode(ISD::SHL, SL, MVT::i32,
3729 DAG.getConstant(0xffff, SL, MVT::i32),
3730 ScaledIdx);
3731
3732 SDValue LHS = DAG.getNode(ISD::AND, SL, MVT::i32, BFM, ExtVal);
3733 SDValue RHS = DAG.getNode(ISD::AND, SL, MVT::i32,
3734 DAG.getNOT(SL, BFM, MVT::i32), BCVec);
3735
3736 SDValue BFI = DAG.getNode(ISD::OR, SL, MVT::i32, LHS, RHS);
3737 return DAG.getNode(ISD::BITCAST, SL, Op.getValueType(), BFI);
3738}
3739
3740SDValue SITargetLowering::lowerEXTRACT_VECTOR_ELT(SDValue Op,
3741 SelectionDAG &DAG) const {
3742 SDLoc SL(Op);
3743
3744 EVT ResultVT = Op.getValueType();
3745 SDValue Vec = Op.getOperand(0);
3746 SDValue Idx = Op.getOperand(1);
3747
Matt Arsenault98f29462017-05-17 20:30:58 +00003748 DAGCombinerInfo DCI(DAG, AfterLegalizeVectorOps, true, nullptr);
3749
3750 // Make sure we we do any optimizations that will make it easier to fold
3751 // source modifiers before obscuring it with bit operations.
3752
3753 // XXX - Why doesn't this get called when vector_shuffle is expanded?
3754 if (SDValue Combined = performExtractVectorEltCombine(Op.getNode(), DCI))
3755 return Combined;
3756
Matt Arsenault3aef8092017-01-23 23:09:58 +00003757 if (const ConstantSDNode *CIdx = dyn_cast<ConstantSDNode>(Idx)) {
3758 SDValue Result = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
3759
3760 if (CIdx->getZExtValue() == 1) {
3761 Result = DAG.getNode(ISD::SRL, SL, MVT::i32, Result,
3762 DAG.getConstant(16, SL, MVT::i32));
3763 } else {
3764 assert(CIdx->getZExtValue() == 0);
3765 }
3766
3767 if (ResultVT.bitsLT(MVT::i32))
3768 Result = DAG.getNode(ISD::TRUNCATE, SL, MVT::i16, Result);
3769 return DAG.getNode(ISD::BITCAST, SL, ResultVT, Result);
3770 }
3771
3772 SDValue Sixteen = DAG.getConstant(16, SL, MVT::i32);
3773
3774 // Convert vector index to bit-index.
3775 SDValue ScaledIdx = DAG.getNode(ISD::SHL, SL, MVT::i32, Idx, Sixteen);
3776
3777 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
3778 SDValue Elt = DAG.getNode(ISD::SRL, SL, MVT::i32, BC, ScaledIdx);
3779
3780 SDValue Result = Elt;
3781 if (ResultVT.bitsLT(MVT::i32))
3782 Result = DAG.getNode(ISD::TRUNCATE, SL, MVT::i16, Result);
3783
3784 return DAG.getNode(ISD::BITCAST, SL, ResultVT, Result);
3785}
3786
Tom Stellard418beb72016-07-13 14:23:33 +00003787bool
3788SITargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3789 // We can fold offsets for anything that doesn't require a GOT relocation.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003790 return (GA->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS ||
3791 GA->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS) &&
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003792 !shouldEmitGOTReloc(GA->getGlobal());
Tom Stellard418beb72016-07-13 14:23:33 +00003793}
Tom Stellardbf3e6e52016-06-14 20:29:59 +00003794
Benjamin Kramer061f4a52017-01-13 14:39:03 +00003795static SDValue
3796buildPCRelGlobalAddress(SelectionDAG &DAG, const GlobalValue *GV,
3797 const SDLoc &DL, unsigned Offset, EVT PtrVT,
3798 unsigned GAFlags = SIInstrInfo::MO_NONE) {
Tom Stellardbf3e6e52016-06-14 20:29:59 +00003799 // In order to support pc-relative addressing, the PC_ADD_REL_OFFSET SDNode is
3800 // lowered to the following code sequence:
Tom Stellardbf3e6e52016-06-14 20:29:59 +00003801 //
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00003802 // For constant address space:
3803 // s_getpc_b64 s[0:1]
3804 // s_add_u32 s0, s0, $symbol
3805 // s_addc_u32 s1, s1, 0
3806 //
3807 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
3808 // a fixup or relocation is emitted to replace $symbol with a literal
3809 // constant, which is a pc-relative offset from the encoding of the $symbol
3810 // operand to the global variable.
3811 //
3812 // For global address space:
3813 // s_getpc_b64 s[0:1]
3814 // s_add_u32 s0, s0, $symbol@{gotpc}rel32@lo
3815 // s_addc_u32 s1, s1, $symbol@{gotpc}rel32@hi
3816 //
3817 // s_getpc_b64 returns the address of the s_add_u32 instruction and then
3818 // fixups or relocations are emitted to replace $symbol@*@lo and
3819 // $symbol@*@hi with lower 32 bits and higher 32 bits of a literal constant,
3820 // which is a 64-bit pc-relative offset from the encoding of the $symbol
3821 // operand to the global variable.
Tom Stellardbf3e6e52016-06-14 20:29:59 +00003822 //
3823 // What we want here is an offset from the value returned by s_getpc
3824 // (which is the address of the s_add_u32 instruction) to the global
3825 // variable, but since the encoding of $symbol starts 4 bytes after the start
3826 // of the s_add_u32 instruction, we end up with an offset that is 4 bytes too
3827 // small. This requires us to add 4 to the global variable offset in order to
3828 // compute the correct address.
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00003829 SDValue PtrLo = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
3830 GAFlags);
3831 SDValue PtrHi = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, Offset + 4,
3832 GAFlags == SIInstrInfo::MO_NONE ?
3833 GAFlags : GAFlags + 1);
3834 return DAG.getNode(AMDGPUISD::PC_ADD_REL_OFFSET, DL, PtrVT, PtrLo, PtrHi);
Tom Stellardbf3e6e52016-06-14 20:29:59 +00003835}
3836
Tom Stellard418beb72016-07-13 14:23:33 +00003837SDValue SITargetLowering::LowerGlobalAddress(AMDGPUMachineFunction *MFI,
3838 SDValue Op,
3839 SelectionDAG &DAG) const {
3840 GlobalAddressSDNode *GSD = cast<GlobalAddressSDNode>(Op);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003841 const GlobalValue *GV = GSD->getGlobal();
Tom Stellard418beb72016-07-13 14:23:33 +00003842
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003843 if (GSD->getAddressSpace() != AMDGPUASI.CONSTANT_ADDRESS &&
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +00003844 GSD->getAddressSpace() != AMDGPUASI.GLOBAL_ADDRESS &&
3845 // FIXME: It isn't correct to rely on the type of the pointer. This should
3846 // be removed when address space 0 is 64-bit.
3847 !GV->getType()->getElementType()->isFunctionTy())
Tom Stellard418beb72016-07-13 14:23:33 +00003848 return AMDGPUTargetLowering::LowerGlobalAddress(MFI, Op, DAG);
3849
3850 SDLoc DL(GSD);
Tom Stellard418beb72016-07-13 14:23:33 +00003851 EVT PtrVT = Op.getValueType();
3852
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003853 if (shouldEmitFixup(GV))
Tom Stellard418beb72016-07-13 14:23:33 +00003854 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT);
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +00003855 else if (shouldEmitPCReloc(GV))
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00003856 return buildPCRelGlobalAddress(DAG, GV, DL, GSD->getOffset(), PtrVT,
3857 SIInstrInfo::MO_REL32);
Tom Stellard418beb72016-07-13 14:23:33 +00003858
3859 SDValue GOTAddr = buildPCRelGlobalAddress(DAG, GV, DL, 0, PtrVT,
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +00003860 SIInstrInfo::MO_GOTPCREL32);
Tom Stellard418beb72016-07-13 14:23:33 +00003861
3862 Type *Ty = PtrVT.getTypeForEVT(*DAG.getContext());
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00003863 PointerType *PtrTy = PointerType::get(Ty, AMDGPUASI.CONSTANT_ADDRESS);
Tom Stellard418beb72016-07-13 14:23:33 +00003864 const DataLayout &DataLayout = DAG.getDataLayout();
3865 unsigned Align = DataLayout.getABITypeAlignment(PtrTy);
3866 // FIXME: Use a PseudoSourceValue once those can be assigned an address space.
3867 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
3868
Justin Lebar9c375812016-07-15 18:27:10 +00003869 return DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), GOTAddr, PtrInfo, Align,
Justin Lebaradbf09e2016-09-11 01:38:58 +00003870 MachineMemOperand::MODereferenceable |
3871 MachineMemOperand::MOInvariant);
Tom Stellard418beb72016-07-13 14:23:33 +00003872}
3873
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003874SDValue SITargetLowering::copyToM0(SelectionDAG &DAG, SDValue Chain,
3875 const SDLoc &DL, SDValue V) const {
Matt Arsenault4ac341c2016-04-14 21:58:15 +00003876 // We can't use S_MOV_B32 directly, because there is no way to specify m0 as
3877 // the destination register.
3878 //
Tom Stellardfc92e772015-05-12 14:18:14 +00003879 // We can't use CopyToReg, because MachineCSE won't combine COPY instructions,
3880 // so we will end up with redundant moves to m0.
3881 //
Matt Arsenault4ac341c2016-04-14 21:58:15 +00003882 // We use a pseudo to ensure we emit s_mov_b32 with m0 as the direct result.
3883
3884 // A Null SDValue creates a glue result.
3885 SDNode *M0 = DAG.getMachineNode(AMDGPU::SI_INIT_M0, DL, MVT::Other, MVT::Glue,
3886 V, Chain);
3887 return SDValue(M0, 0);
Tom Stellardfc92e772015-05-12 14:18:14 +00003888}
3889
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00003890SDValue SITargetLowering::lowerImplicitZextParam(SelectionDAG &DAG,
3891 SDValue Op,
3892 MVT VT,
3893 unsigned Offset) const {
3894 SDLoc SL(Op);
Matt Arsenaulte622dc32017-04-11 22:29:24 +00003895 SDValue Param = lowerKernargMemParameter(DAG, MVT::i32, MVT::i32, SL,
3896 DAG.getEntryNode(), Offset, false);
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00003897 // The local size values will have the hi 16-bits as zero.
3898 return DAG.getNode(ISD::AssertZext, SL, MVT::i32, Param,
3899 DAG.getValueType(VT));
3900}
3901
Benjamin Kramer061f4a52017-01-13 14:39:03 +00003902static SDValue emitNonHSAIntrinsicError(SelectionDAG &DAG, const SDLoc &DL,
3903 EVT VT) {
Matt Arsenaulte0132462016-01-30 05:19:45 +00003904 DiagnosticInfoUnsupported BadIntrin(*DAG.getMachineFunction().getFunction(),
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00003905 "non-hsa intrinsic with hsa target",
3906 DL.getDebugLoc());
3907 DAG.getContext()->diagnose(BadIntrin);
3908 return DAG.getUNDEF(VT);
3909}
3910
Benjamin Kramer061f4a52017-01-13 14:39:03 +00003911static SDValue emitRemovedIntrinsicError(SelectionDAG &DAG, const SDLoc &DL,
3912 EVT VT) {
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00003913 DiagnosticInfoUnsupported BadIntrin(*DAG.getMachineFunction().getFunction(),
3914 "intrinsic not supported on subtarget",
3915 DL.getDebugLoc());
Matt Arsenaulte0132462016-01-30 05:19:45 +00003916 DAG.getContext()->diagnose(BadIntrin);
3917 return DAG.getUNDEF(VT);
3918}
3919
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003920SDValue SITargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
3921 SelectionDAG &DAG) const {
3922 MachineFunction &MF = DAG.getMachineFunction();
Tom Stellarddcb9f092015-07-09 21:20:37 +00003923 auto MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003924
3925 EVT VT = Op.getValueType();
3926 SDLoc DL(Op);
3927 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3928
Sanjay Patela2607012015-09-16 16:31:21 +00003929 // TODO: Should this propagate fast-math-flags?
3930
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003931 switch (IntrinsicID) {
Tom Stellard2f3f9852017-01-25 01:25:13 +00003932 case Intrinsic::amdgcn_implicit_buffer_ptr: {
Matt Arsenault10fc0622017-06-26 03:01:31 +00003933 if (getSubtarget()->isAmdCodeObjectV2(MF))
3934 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenault8623e8d2017-08-03 23:00:29 +00003935 return getPreloadedValue(DAG, *MFI, VT,
3936 AMDGPUFunctionArgInfo::IMPLICIT_BUFFER_PTR);
Tom Stellard2f3f9852017-01-25 01:25:13 +00003937 }
Tom Stellard48f29f22015-11-26 00:43:29 +00003938 case Intrinsic::amdgcn_dispatch_ptr:
Matt Arsenault48ab5262016-04-25 19:27:18 +00003939 case Intrinsic::amdgcn_queue_ptr: {
Tom Stellard2f3f9852017-01-25 01:25:13 +00003940 if (!Subtarget->isAmdCodeObjectV2(MF)) {
Oliver Stannard7e7d9832016-02-02 13:52:43 +00003941 DiagnosticInfoUnsupported BadIntrin(
3942 *MF.getFunction(), "unsupported hsa intrinsic without hsa target",
3943 DL.getDebugLoc());
Matt Arsenault800fecf2016-01-11 21:18:33 +00003944 DAG.getContext()->diagnose(BadIntrin);
3945 return DAG.getUNDEF(VT);
3946 }
3947
Matt Arsenault8623e8d2017-08-03 23:00:29 +00003948 auto RegID = IntrinsicID == Intrinsic::amdgcn_dispatch_ptr ?
3949 AMDGPUFunctionArgInfo::DISPATCH_PTR : AMDGPUFunctionArgInfo::QUEUE_PTR;
3950 return getPreloadedValue(DAG, *MFI, VT, RegID);
Matt Arsenault48ab5262016-04-25 19:27:18 +00003951 }
Jan Veselyfea814d2016-06-21 20:46:20 +00003952 case Intrinsic::amdgcn_implicitarg_ptr: {
Matt Arsenault9166ce82017-07-28 15:52:08 +00003953 if (MFI->isEntryFunction())
3954 return getImplicitArgPtr(DAG, DL);
Matt Arsenault817c2532017-08-03 23:12:44 +00003955 return getPreloadedValue(DAG, *MFI, VT,
3956 AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR);
Jan Veselyfea814d2016-06-21 20:46:20 +00003957 }
Matt Arsenaultdc4ebad2016-04-29 21:16:52 +00003958 case Intrinsic::amdgcn_kernarg_segment_ptr: {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00003959 return getPreloadedValue(DAG, *MFI, VT,
3960 AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
Matt Arsenaultdc4ebad2016-04-29 21:16:52 +00003961 }
Matt Arsenault8d718dc2016-07-22 17:01:30 +00003962 case Intrinsic::amdgcn_dispatch_id: {
Matt Arsenault8623e8d2017-08-03 23:00:29 +00003963 return getPreloadedValue(DAG, *MFI, VT, AMDGPUFunctionArgInfo::DISPATCH_ID);
Matt Arsenault8d718dc2016-07-22 17:01:30 +00003964 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00003965 case Intrinsic::amdgcn_rcp:
3966 return DAG.getNode(AMDGPUISD::RCP, DL, VT, Op.getOperand(1));
3967 case Intrinsic::amdgcn_rsq:
3968 return DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
Eugene Zelenko66203762017-01-21 00:53:49 +00003969 case Intrinsic::amdgcn_rsq_legacy:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003970 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00003971 return emitRemovedIntrinsicError(DAG, DL, VT);
3972
3973 return DAG.getNode(AMDGPUISD::RSQ_LEGACY, DL, VT, Op.getOperand(1));
Eugene Zelenko66203762017-01-21 00:53:49 +00003974 case Intrinsic::amdgcn_rcp_legacy:
Matt Arsenault32fc5272016-07-26 16:45:45 +00003975 if (Subtarget->getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
3976 return emitRemovedIntrinsicError(DAG, DL, VT);
3977 return DAG.getNode(AMDGPUISD::RCP_LEGACY, DL, VT, Op.getOperand(1));
Matt Arsenault09b2c4a2016-07-15 21:26:52 +00003978 case Intrinsic::amdgcn_rsq_clamp: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003979 if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenault79963e82016-02-13 01:03:00 +00003980 return DAG.getNode(AMDGPUISD::RSQ_CLAMP, DL, VT, Op.getOperand(1));
Tom Stellard48f29f22015-11-26 00:43:29 +00003981
Matt Arsenaultf75257a2016-01-23 05:32:20 +00003982 Type *Type = VT.getTypeForEVT(*DAG.getContext());
3983 APFloat Max = APFloat::getLargest(Type->getFltSemantics());
3984 APFloat Min = APFloat::getLargest(Type->getFltSemantics(), true);
3985
3986 SDValue Rsq = DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
3987 SDValue Tmp = DAG.getNode(ISD::FMINNUM, DL, VT, Rsq,
3988 DAG.getConstantFP(Max, DL, VT));
3989 return DAG.getNode(ISD::FMAXNUM, DL, VT, Tmp,
3990 DAG.getConstantFP(Min, DL, VT));
3991 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003992 case Intrinsic::r600_read_ngroups_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00003993 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00003994 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00003995
Matt Arsenaulte622dc32017-04-11 22:29:24 +00003996 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
3997 SI::KernelInputOffsets::NGROUPS_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00003998 case Intrinsic::r600_read_ngroups_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00003999 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004000 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004001
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004002 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4003 SI::KernelInputOffsets::NGROUPS_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004004 case Intrinsic::r600_read_ngroups_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004005 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004006 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004007
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004008 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4009 SI::KernelInputOffsets::NGROUPS_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004010 case Intrinsic::r600_read_global_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004011 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004012 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004013
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004014 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4015 SI::KernelInputOffsets::GLOBAL_SIZE_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004016 case Intrinsic::r600_read_global_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004017 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004018 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004019
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004020 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4021 SI::KernelInputOffsets::GLOBAL_SIZE_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004022 case Intrinsic::r600_read_global_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004023 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004024 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004025
Matt Arsenaulte622dc32017-04-11 22:29:24 +00004026 return lowerKernargMemParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
4027 SI::KernelInputOffsets::GLOBAL_SIZE_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004028 case Intrinsic::r600_read_local_size_x:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004029 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004030 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004031
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004032 return lowerImplicitZextParam(DAG, Op, MVT::i16,
4033 SI::KernelInputOffsets::LOCAL_SIZE_X);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004034 case Intrinsic::r600_read_local_size_y:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004035 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004036 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004037
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004038 return lowerImplicitZextParam(DAG, Op, MVT::i16,
4039 SI::KernelInputOffsets::LOCAL_SIZE_Y);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004040 case Intrinsic::r600_read_local_size_z:
Matt Arsenaulte0132462016-01-30 05:19:45 +00004041 if (Subtarget->isAmdHsaOS())
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00004042 return emitNonHSAIntrinsicError(DAG, DL, VT);
Matt Arsenaulte0132462016-01-30 05:19:45 +00004043
Matt Arsenaultff6da2f2015-11-30 21:15:45 +00004044 return lowerImplicitZextParam(DAG, Op, MVT::i16,
4045 SI::KernelInputOffsets::LOCAL_SIZE_Z);
Matt Arsenault43976df2016-01-30 04:25:19 +00004046 case Intrinsic::amdgcn_workgroup_id_x:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004047 case Intrinsic::r600_read_tgid_x:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004048 return getPreloadedValue(DAG, *MFI, VT,
4049 AMDGPUFunctionArgInfo::WORKGROUP_ID_X);
Matt Arsenault43976df2016-01-30 04:25:19 +00004050 case Intrinsic::amdgcn_workgroup_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004051 case Intrinsic::r600_read_tgid_y:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004052 return getPreloadedValue(DAG, *MFI, VT,
4053 AMDGPUFunctionArgInfo::WORKGROUP_ID_Y);
Matt Arsenault43976df2016-01-30 04:25:19 +00004054 case Intrinsic::amdgcn_workgroup_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004055 case Intrinsic::r600_read_tgid_z:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004056 return getPreloadedValue(DAG, *MFI, VT,
4057 AMDGPUFunctionArgInfo::WORKGROUP_ID_Z);
4058 case Intrinsic::amdgcn_workitem_id_x: {
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004059 case Intrinsic::r600_read_tidig_x:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004060 return loadInputValue(DAG, &AMDGPU::VGPR_32RegClass, MVT::i32,
4061 SDLoc(DAG.getEntryNode()),
4062 MFI->getArgInfo().WorkItemIDX);
4063 }
Matt Arsenault43976df2016-01-30 04:25:19 +00004064 case Intrinsic::amdgcn_workitem_id_y:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004065 case Intrinsic::r600_read_tidig_y:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004066 return loadInputValue(DAG, &AMDGPU::VGPR_32RegClass, MVT::i32,
4067 SDLoc(DAG.getEntryNode()),
4068 MFI->getArgInfo().WorkItemIDY);
Matt Arsenault43976df2016-01-30 04:25:19 +00004069 case Intrinsic::amdgcn_workitem_id_z:
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004070 case Intrinsic::r600_read_tidig_z:
Matt Arsenault8623e8d2017-08-03 23:00:29 +00004071 return loadInputValue(DAG, &AMDGPU::VGPR_32RegClass, MVT::i32,
4072 SDLoc(DAG.getEntryNode()),
4073 MFI->getArgInfo().WorkItemIDZ);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004074 case AMDGPUIntrinsic::SI_load_const: {
4075 SDValue Ops[] = {
4076 Op.getOperand(1),
4077 Op.getOperand(2)
4078 };
4079
4080 MachineMemOperand *MMO = MF.getMachineMemOperand(
Justin Lebaradbf09e2016-09-11 01:38:58 +00004081 MachinePointerInfo(),
4082 MachineMemOperand::MOLoad | MachineMemOperand::MODereferenceable |
4083 MachineMemOperand::MOInvariant,
4084 VT.getStoreSize(), 4);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004085 return DAG.getMemIntrinsicNode(AMDGPUISD::LOAD_CONSTANT, DL,
4086 Op->getVTList(), Ops, VT, MMO);
4087 }
Matt Arsenaultc5b641a2017-03-17 20:41:45 +00004088 case Intrinsic::amdgcn_fdiv_fast:
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00004089 return lowerFDIV_FAST(Op, DAG);
Tom Stellard2187bb82016-12-06 23:52:13 +00004090 case Intrinsic::amdgcn_interp_mov: {
4091 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
4092 SDValue Glue = M0.getValue(1);
4093 return DAG.getNode(AMDGPUISD::INTERP_MOV, DL, MVT::f32, Op.getOperand(1),
4094 Op.getOperand(2), Op.getOperand(3), Glue);
4095 }
Tom Stellardad7d03d2015-12-15 17:02:49 +00004096 case Intrinsic::amdgcn_interp_p1: {
4097 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(4));
4098 SDValue Glue = M0.getValue(1);
4099 return DAG.getNode(AMDGPUISD::INTERP_P1, DL, MVT::f32, Op.getOperand(1),
4100 Op.getOperand(2), Op.getOperand(3), Glue);
4101 }
4102 case Intrinsic::amdgcn_interp_p2: {
4103 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(5));
4104 SDValue Glue = SDValue(M0.getNode(), 1);
4105 return DAG.getNode(AMDGPUISD::INTERP_P2, DL, MVT::f32, Op.getOperand(1),
4106 Op.getOperand(2), Op.getOperand(3), Op.getOperand(4),
4107 Glue);
4108 }
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00004109 case Intrinsic::amdgcn_sin:
4110 return DAG.getNode(AMDGPUISD::SIN_HW, DL, VT, Op.getOperand(1));
4111
4112 case Intrinsic::amdgcn_cos:
4113 return DAG.getNode(AMDGPUISD::COS_HW, DL, VT, Op.getOperand(1));
4114
4115 case Intrinsic::amdgcn_log_clamp: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00004116 if (Subtarget->getGeneration() < SISubtarget::VOLCANIC_ISLANDS)
Matt Arsenaultce56a0e2016-02-13 01:19:56 +00004117 return SDValue();
4118
4119 DiagnosticInfoUnsupported BadIntrin(
4120 *MF.getFunction(), "intrinsic not supported on subtarget",
4121 DL.getDebugLoc());
4122 DAG.getContext()->diagnose(BadIntrin);
4123 return DAG.getUNDEF(VT);
4124 }
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004125 case Intrinsic::amdgcn_ldexp:
4126 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT,
4127 Op.getOperand(1), Op.getOperand(2));
Matt Arsenault74015162016-05-28 00:19:52 +00004128
4129 case Intrinsic::amdgcn_fract:
4130 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
4131
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004132 case Intrinsic::amdgcn_class:
4133 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, VT,
4134 Op.getOperand(1), Op.getOperand(2));
4135 case Intrinsic::amdgcn_div_fmas:
4136 return DAG.getNode(AMDGPUISD::DIV_FMAS, DL, VT,
4137 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3),
4138 Op.getOperand(4));
4139
4140 case Intrinsic::amdgcn_div_fixup:
4141 return DAG.getNode(AMDGPUISD::DIV_FIXUP, DL, VT,
4142 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
4143
4144 case Intrinsic::amdgcn_trig_preop:
4145 return DAG.getNode(AMDGPUISD::TRIG_PREOP, DL, VT,
4146 Op.getOperand(1), Op.getOperand(2));
4147 case Intrinsic::amdgcn_div_scale: {
4148 // 3rd parameter required to be a constant.
4149 const ConstantSDNode *Param = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4150 if (!Param)
Matt Arsenault206f8262017-08-01 20:49:41 +00004151 return DAG.getMergeValues({ DAG.getUNDEF(VT), DAG.getUNDEF(MVT::i1) }, DL);
Matt Arsenaultf75257a2016-01-23 05:32:20 +00004152
4153 // Translate to the operands expected by the machine instruction. The
4154 // first parameter must be the same as the first instruction.
4155 SDValue Numerator = Op.getOperand(1);
4156 SDValue Denominator = Op.getOperand(2);
4157
4158 // Note this order is opposite of the machine instruction's operations,
4159 // which is s0.f = Quotient, s1.f = Denominator, s2.f = Numerator. The
4160 // intrinsic has the numerator as the first operand to match a normal
4161 // division operation.
4162
4163 SDValue Src0 = Param->isAllOnesValue() ? Numerator : Denominator;
4164
4165 return DAG.getNode(AMDGPUISD::DIV_SCALE, DL, Op->getVTList(), Src0,
4166 Denominator, Numerator);
4167 }
Wei Ding07e03712016-07-28 16:42:13 +00004168 case Intrinsic::amdgcn_icmp: {
4169 const auto *CD = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004170 if (!CD)
4171 return DAG.getUNDEF(VT);
Wei Ding07e03712016-07-28 16:42:13 +00004172
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004173 int CondCode = CD->getSExtValue();
Wei Ding07e03712016-07-28 16:42:13 +00004174 if (CondCode < ICmpInst::Predicate::FIRST_ICMP_PREDICATE ||
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004175 CondCode > ICmpInst::Predicate::LAST_ICMP_PREDICATE)
Wei Ding07e03712016-07-28 16:42:13 +00004176 return DAG.getUNDEF(VT);
4177
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00004178 ICmpInst::Predicate IcInput = static_cast<ICmpInst::Predicate>(CondCode);
Wei Ding07e03712016-07-28 16:42:13 +00004179 ISD::CondCode CCOpcode = getICmpCondCode(IcInput);
4180 return DAG.getNode(AMDGPUISD::SETCC, DL, VT, Op.getOperand(1),
4181 Op.getOperand(2), DAG.getCondCode(CCOpcode));
4182 }
4183 case Intrinsic::amdgcn_fcmp: {
4184 const auto *CD = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004185 if (!CD)
4186 return DAG.getUNDEF(VT);
Wei Ding07e03712016-07-28 16:42:13 +00004187
Matt Arsenaultf6cf1032017-02-17 19:49:10 +00004188 int CondCode = CD->getSExtValue();
4189 if (CondCode < FCmpInst::Predicate::FIRST_FCMP_PREDICATE ||
4190 CondCode > FCmpInst::Predicate::LAST_FCMP_PREDICATE)
Wei Ding07e03712016-07-28 16:42:13 +00004191 return DAG.getUNDEF(VT);
4192
NAKAMURA Takumi59a20642016-08-22 00:58:04 +00004193 FCmpInst::Predicate IcInput = static_cast<FCmpInst::Predicate>(CondCode);
Wei Ding07e03712016-07-28 16:42:13 +00004194 ISD::CondCode CCOpcode = getFCmpCondCode(IcInput);
4195 return DAG.getNode(AMDGPUISD::SETCC, DL, VT, Op.getOperand(1),
4196 Op.getOperand(2), DAG.getCondCode(CCOpcode));
4197 }
Matt Arsenaultf84e5d92017-01-31 03:07:46 +00004198 case Intrinsic::amdgcn_fmed3:
4199 return DAG.getNode(AMDGPUISD::FMED3, DL, VT,
4200 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Matt Arsenault32fc5272016-07-26 16:45:45 +00004201 case Intrinsic::amdgcn_fmul_legacy:
4202 return DAG.getNode(AMDGPUISD::FMUL_LEGACY, DL, VT,
4203 Op.getOperand(1), Op.getOperand(2));
Matt Arsenaultc96e1de2016-07-18 18:35:05 +00004204 case Intrinsic::amdgcn_sffbh:
Matt Arsenaultc96e1de2016-07-18 18:35:05 +00004205 return DAG.getNode(AMDGPUISD::FFBH_I32, DL, VT, Op.getOperand(1));
Matt Arsenaultf5262252017-02-22 23:04:58 +00004206 case Intrinsic::amdgcn_sbfe:
4207 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
4208 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
4209 case Intrinsic::amdgcn_ubfe:
4210 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
4211 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Matt Arsenault1f17c662017-02-22 00:27:34 +00004212 case Intrinsic::amdgcn_cvt_pkrtz: {
4213 // FIXME: Stop adding cast if v2f16 legal.
4214 EVT VT = Op.getValueType();
4215 SDValue Node = DAG.getNode(AMDGPUISD::CVT_PKRTZ_F16_F32, DL, MVT::i32,
4216 Op.getOperand(1), Op.getOperand(2));
4217 return DAG.getNode(ISD::BITCAST, DL, VT, Node);
4218 }
Connor Abbott8c217d02017-08-04 18:36:49 +00004219 case Intrinsic::amdgcn_wqm: {
4220 SDValue Src = Op.getOperand(1);
4221 return SDValue(DAG.getMachineNode(AMDGPU::WQM, DL, Src.getValueType(), Src),
4222 0);
4223 }
Connor Abbott92638ab2017-08-04 18:36:52 +00004224 case Intrinsic::amdgcn_wwm: {
4225 SDValue Src = Op.getOperand(1);
4226 return SDValue(DAG.getMachineNode(AMDGPU::WWM, DL, Src.getValueType(), Src),
4227 0);
4228 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004229 default:
Matt Arsenault754dd3e2017-04-03 18:08:08 +00004230 return Op;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004231 }
4232}
4233
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004234SDValue SITargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
4235 SelectionDAG &DAG) const {
4236 unsigned IntrID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Tom Stellard6f9ef142016-12-20 17:19:44 +00004237 SDLoc DL(Op);
David Stuttard70e8bc12017-06-22 16:29:22 +00004238 MachineFunction &MF = DAG.getMachineFunction();
4239
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004240 switch (IntrID) {
4241 case Intrinsic::amdgcn_atomic_inc:
4242 case Intrinsic::amdgcn_atomic_dec: {
4243 MemSDNode *M = cast<MemSDNode>(Op);
4244 unsigned Opc = (IntrID == Intrinsic::amdgcn_atomic_inc) ?
4245 AMDGPUISD::ATOMIC_INC : AMDGPUISD::ATOMIC_DEC;
4246 SDValue Ops[] = {
4247 M->getOperand(0), // Chain
4248 M->getOperand(2), // Ptr
4249 M->getOperand(3) // Value
4250 };
4251
4252 return DAG.getMemIntrinsicNode(Opc, SDLoc(Op), M->getVTList(), Ops,
4253 M->getMemoryVT(), M->getMemOperand());
4254 }
Tom Stellard6f9ef142016-12-20 17:19:44 +00004255 case Intrinsic::amdgcn_buffer_load:
4256 case Intrinsic::amdgcn_buffer_load_format: {
4257 SDValue Ops[] = {
4258 Op.getOperand(0), // Chain
4259 Op.getOperand(2), // rsrc
4260 Op.getOperand(3), // vindex
4261 Op.getOperand(4), // offset
4262 Op.getOperand(5), // glc
4263 Op.getOperand(6) // slc
4264 };
Tom Stellard6f9ef142016-12-20 17:19:44 +00004265 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
4266
4267 unsigned Opc = (IntrID == Intrinsic::amdgcn_buffer_load) ?
4268 AMDGPUISD::BUFFER_LOAD : AMDGPUISD::BUFFER_LOAD_FORMAT;
4269 EVT VT = Op.getValueType();
4270 EVT IntVT = VT.changeTypeToInteger();
4271
4272 MachineMemOperand *MMO = MF.getMachineMemOperand(
4273 MachinePointerInfo(MFI->getBufferPSV()),
4274 MachineMemOperand::MOLoad,
4275 VT.getStoreSize(), VT.getStoreSize());
4276
4277 return DAG.getMemIntrinsicNode(Opc, DL, Op->getVTList(), Ops, IntVT, MMO);
4278 }
David Stuttard70e8bc12017-06-22 16:29:22 +00004279 case Intrinsic::amdgcn_tbuffer_load: {
4280 SDValue Ops[] = {
4281 Op.getOperand(0), // Chain
4282 Op.getOperand(2), // rsrc
4283 Op.getOperand(3), // vindex
4284 Op.getOperand(4), // voffset
4285 Op.getOperand(5), // soffset
4286 Op.getOperand(6), // offset
4287 Op.getOperand(7), // dfmt
4288 Op.getOperand(8), // nfmt
4289 Op.getOperand(9), // glc
4290 Op.getOperand(10) // slc
4291 };
4292
4293 EVT VT = Op.getOperand(2).getValueType();
4294
4295 MachineMemOperand *MMO = MF.getMachineMemOperand(
4296 MachinePointerInfo(),
4297 MachineMemOperand::MOLoad,
4298 VT.getStoreSize(), VT.getStoreSize());
4299 return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_LOAD_FORMAT, DL,
4300 Op->getVTList(), Ops, VT, MMO);
4301 }
Marek Olsak5cec6412017-11-09 01:52:48 +00004302 case Intrinsic::amdgcn_buffer_atomic_swap:
4303 case Intrinsic::amdgcn_buffer_atomic_add:
4304 case Intrinsic::amdgcn_buffer_atomic_sub:
4305 case Intrinsic::amdgcn_buffer_atomic_smin:
4306 case Intrinsic::amdgcn_buffer_atomic_umin:
4307 case Intrinsic::amdgcn_buffer_atomic_smax:
4308 case Intrinsic::amdgcn_buffer_atomic_umax:
4309 case Intrinsic::amdgcn_buffer_atomic_and:
4310 case Intrinsic::amdgcn_buffer_atomic_or:
4311 case Intrinsic::amdgcn_buffer_atomic_xor: {
4312 SDValue Ops[] = {
4313 Op.getOperand(0), // Chain
4314 Op.getOperand(2), // vdata
4315 Op.getOperand(3), // rsrc
4316 Op.getOperand(4), // vindex
4317 Op.getOperand(5), // offset
4318 Op.getOperand(6) // slc
4319 };
4320 EVT VT = Op.getOperand(3).getValueType();
4321 MachineMemOperand *MMO = MF.getMachineMemOperand(
4322 MachinePointerInfo(),
4323 MachineMemOperand::MOLoad |
4324 MachineMemOperand::MOStore |
4325 MachineMemOperand::MODereferenceable |
4326 MachineMemOperand::MOVolatile,
4327 VT.getStoreSize(), 4);
4328 unsigned Opcode = 0;
4329
4330 switch (IntrID) {
4331 case Intrinsic::amdgcn_buffer_atomic_swap:
4332 Opcode = AMDGPUISD::BUFFER_ATOMIC_SWAP;
4333 break;
4334 case Intrinsic::amdgcn_buffer_atomic_add:
4335 Opcode = AMDGPUISD::BUFFER_ATOMIC_ADD;
4336 break;
4337 case Intrinsic::amdgcn_buffer_atomic_sub:
4338 Opcode = AMDGPUISD::BUFFER_ATOMIC_SUB;
4339 break;
4340 case Intrinsic::amdgcn_buffer_atomic_smin:
4341 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMIN;
4342 break;
4343 case Intrinsic::amdgcn_buffer_atomic_umin:
4344 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMIN;
4345 break;
4346 case Intrinsic::amdgcn_buffer_atomic_smax:
4347 Opcode = AMDGPUISD::BUFFER_ATOMIC_SMAX;
4348 break;
4349 case Intrinsic::amdgcn_buffer_atomic_umax:
4350 Opcode = AMDGPUISD::BUFFER_ATOMIC_UMAX;
4351 break;
4352 case Intrinsic::amdgcn_buffer_atomic_and:
4353 Opcode = AMDGPUISD::BUFFER_ATOMIC_AND;
4354 break;
4355 case Intrinsic::amdgcn_buffer_atomic_or:
4356 Opcode = AMDGPUISD::BUFFER_ATOMIC_OR;
4357 break;
4358 case Intrinsic::amdgcn_buffer_atomic_xor:
4359 Opcode = AMDGPUISD::BUFFER_ATOMIC_XOR;
4360 break;
4361 default:
4362 llvm_unreachable("unhandled atomic opcode");
4363 }
4364
4365 return DAG.getMemIntrinsicNode(Opcode, DL, Op->getVTList(), Ops, VT, MMO);
4366 }
4367
4368 case Intrinsic::amdgcn_buffer_atomic_cmpswap: {
4369 SDValue Ops[] = {
4370 Op.getOperand(0), // Chain
4371 Op.getOperand(2), // src
4372 Op.getOperand(3), // cmp
4373 Op.getOperand(4), // rsrc
4374 Op.getOperand(5), // vindex
4375 Op.getOperand(6), // offset
4376 Op.getOperand(7) // slc
4377 };
4378 EVT VT = Op.getOperand(4).getValueType();
4379 MachineMemOperand *MMO = MF.getMachineMemOperand(
4380 MachinePointerInfo(),
4381 MachineMemOperand::MOLoad |
4382 MachineMemOperand::MOStore |
4383 MachineMemOperand::MODereferenceable |
4384 MachineMemOperand::MOVolatile,
4385 VT.getStoreSize(), 4);
4386
4387 return DAG.getMemIntrinsicNode(AMDGPUISD::BUFFER_ATOMIC_CMPSWAP, DL,
4388 Op->getVTList(), Ops, VT, MMO);
4389 }
4390
Matt Arsenaultf8fb6052017-03-21 16:32:17 +00004391 // Basic sample.
4392 case Intrinsic::amdgcn_image_sample:
4393 case Intrinsic::amdgcn_image_sample_cl:
4394 case Intrinsic::amdgcn_image_sample_d:
4395 case Intrinsic::amdgcn_image_sample_d_cl:
4396 case Intrinsic::amdgcn_image_sample_l:
4397 case Intrinsic::amdgcn_image_sample_b:
4398 case Intrinsic::amdgcn_image_sample_b_cl:
4399 case Intrinsic::amdgcn_image_sample_lz:
4400 case Intrinsic::amdgcn_image_sample_cd:
4401 case Intrinsic::amdgcn_image_sample_cd_cl:
4402
4403 // Sample with comparison.
4404 case Intrinsic::amdgcn_image_sample_c:
4405 case Intrinsic::amdgcn_image_sample_c_cl:
4406 case Intrinsic::amdgcn_image_sample_c_d:
4407 case Intrinsic::amdgcn_image_sample_c_d_cl:
4408 case Intrinsic::amdgcn_image_sample_c_l:
4409 case Intrinsic::amdgcn_image_sample_c_b:
4410 case Intrinsic::amdgcn_image_sample_c_b_cl:
4411 case Intrinsic::amdgcn_image_sample_c_lz:
4412 case Intrinsic::amdgcn_image_sample_c_cd:
4413 case Intrinsic::amdgcn_image_sample_c_cd_cl:
4414
4415 // Sample with offsets.
4416 case Intrinsic::amdgcn_image_sample_o:
4417 case Intrinsic::amdgcn_image_sample_cl_o:
4418 case Intrinsic::amdgcn_image_sample_d_o:
4419 case Intrinsic::amdgcn_image_sample_d_cl_o:
4420 case Intrinsic::amdgcn_image_sample_l_o:
4421 case Intrinsic::amdgcn_image_sample_b_o:
4422 case Intrinsic::amdgcn_image_sample_b_cl_o:
4423 case Intrinsic::amdgcn_image_sample_lz_o:
4424 case Intrinsic::amdgcn_image_sample_cd_o:
4425 case Intrinsic::amdgcn_image_sample_cd_cl_o:
4426
4427 // Sample with comparison and offsets.
4428 case Intrinsic::amdgcn_image_sample_c_o:
4429 case Intrinsic::amdgcn_image_sample_c_cl_o:
4430 case Intrinsic::amdgcn_image_sample_c_d_o:
4431 case Intrinsic::amdgcn_image_sample_c_d_cl_o:
4432 case Intrinsic::amdgcn_image_sample_c_l_o:
4433 case Intrinsic::amdgcn_image_sample_c_b_o:
4434 case Intrinsic::amdgcn_image_sample_c_b_cl_o:
4435 case Intrinsic::amdgcn_image_sample_c_lz_o:
4436 case Intrinsic::amdgcn_image_sample_c_cd_o:
4437 case Intrinsic::amdgcn_image_sample_c_cd_cl_o:
4438
4439 case Intrinsic::amdgcn_image_getlod: {
4440 // Replace dmask with everything disabled with undef.
4441 const ConstantSDNode *DMask = dyn_cast<ConstantSDNode>(Op.getOperand(5));
4442 if (!DMask || DMask->isNullValue()) {
4443 SDValue Undef = DAG.getUNDEF(Op.getValueType());
4444 return DAG.getMergeValues({ Undef, Op.getOperand(0) }, SDLoc(Op));
4445 }
4446
4447 return SDValue();
4448 }
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004449 default:
4450 return SDValue();
4451 }
4452}
4453
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004454SDValue SITargetLowering::LowerINTRINSIC_VOID(SDValue Op,
4455 SelectionDAG &DAG) const {
Tom Stellardfc92e772015-05-12 14:18:14 +00004456 SDLoc DL(Op);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004457 SDValue Chain = Op.getOperand(0);
4458 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
David Stuttard70e8bc12017-06-22 16:29:22 +00004459 MachineFunction &MF = DAG.getMachineFunction();
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004460
4461 switch (IntrinsicID) {
Matt Arsenault7d6b71d2017-02-21 22:50:41 +00004462 case Intrinsic::amdgcn_exp: {
Matt Arsenault4165efd2017-01-17 07:26:53 +00004463 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(2));
4464 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(3));
4465 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(8));
4466 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(9));
4467
4468 const SDValue Ops[] = {
4469 Chain,
4470 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8), // tgt
4471 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8), // en
4472 Op.getOperand(4), // src0
4473 Op.getOperand(5), // src1
4474 Op.getOperand(6), // src2
4475 Op.getOperand(7), // src3
4476 DAG.getTargetConstant(0, DL, MVT::i1), // compr
4477 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1)
4478 };
4479
4480 unsigned Opc = Done->isNullValue() ?
4481 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
4482 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
4483 }
4484 case Intrinsic::amdgcn_exp_compr: {
4485 const ConstantSDNode *Tgt = cast<ConstantSDNode>(Op.getOperand(2));
4486 const ConstantSDNode *En = cast<ConstantSDNode>(Op.getOperand(3));
4487 SDValue Src0 = Op.getOperand(4);
4488 SDValue Src1 = Op.getOperand(5);
4489 const ConstantSDNode *Done = cast<ConstantSDNode>(Op.getOperand(6));
4490 const ConstantSDNode *VM = cast<ConstantSDNode>(Op.getOperand(7));
4491
4492 SDValue Undef = DAG.getUNDEF(MVT::f32);
4493 const SDValue Ops[] = {
4494 Chain,
4495 DAG.getTargetConstant(Tgt->getZExtValue(), DL, MVT::i8), // tgt
4496 DAG.getTargetConstant(En->getZExtValue(), DL, MVT::i8), // en
4497 DAG.getNode(ISD::BITCAST, DL, MVT::f32, Src0),
4498 DAG.getNode(ISD::BITCAST, DL, MVT::f32, Src1),
4499 Undef, // src2
4500 Undef, // src3
4501 DAG.getTargetConstant(1, DL, MVT::i1), // compr
4502 DAG.getTargetConstant(VM->getZExtValue(), DL, MVT::i1)
4503 };
4504
4505 unsigned Opc = Done->isNullValue() ?
4506 AMDGPUISD::EXPORT : AMDGPUISD::EXPORT_DONE;
4507 return DAG.getNode(Opc, DL, Op->getVTList(), Ops);
4508 }
4509 case Intrinsic::amdgcn_s_sendmsg:
Matt Arsenaultd3e5cb72017-02-16 02:01:17 +00004510 case Intrinsic::amdgcn_s_sendmsghalt: {
4511 unsigned NodeOp = (IntrinsicID == Intrinsic::amdgcn_s_sendmsg) ?
4512 AMDGPUISD::SENDMSG : AMDGPUISD::SENDMSGHALT;
Tom Stellardfc92e772015-05-12 14:18:14 +00004513 Chain = copyToM0(DAG, Chain, DL, Op.getOperand(3));
4514 SDValue Glue = Chain.getValue(1);
Matt Arsenaulta78ca622017-02-15 22:17:09 +00004515 return DAG.getNode(NodeOp, DL, MVT::Other, Chain,
Jan Veselyd48445d2017-01-04 18:06:55 +00004516 Op.getOperand(2), Glue);
4517 }
Marek Olsak2d825902017-04-28 20:21:58 +00004518 case Intrinsic::amdgcn_init_exec: {
4519 return DAG.getNode(AMDGPUISD::INIT_EXEC, DL, MVT::Other, Chain,
4520 Op.getOperand(2));
4521 }
4522 case Intrinsic::amdgcn_init_exec_from_input: {
4523 return DAG.getNode(AMDGPUISD::INIT_EXEC_FROM_INPUT, DL, MVT::Other, Chain,
4524 Op.getOperand(2), Op.getOperand(3));
4525 }
Matt Arsenault00568682016-07-13 06:04:22 +00004526 case AMDGPUIntrinsic::AMDGPU_kill: {
Matt Arsenault03006fd2016-07-19 16:27:56 +00004527 SDValue Src = Op.getOperand(2);
4528 if (const ConstantFPSDNode *K = dyn_cast<ConstantFPSDNode>(Src)) {
Matt Arsenault00568682016-07-13 06:04:22 +00004529 if (!K->isNegative())
4530 return Chain;
Matt Arsenault03006fd2016-07-19 16:27:56 +00004531
4532 SDValue NegOne = DAG.getTargetConstant(FloatToBits(-1.0f), DL, MVT::i32);
4533 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, NegOne);
Matt Arsenault00568682016-07-13 06:04:22 +00004534 }
4535
Matt Arsenault03006fd2016-07-19 16:27:56 +00004536 SDValue Cast = DAG.getNode(ISD::BITCAST, DL, MVT::i32, Src);
4537 return DAG.getNode(AMDGPUISD::KILL, DL, MVT::Other, Chain, Cast);
Matt Arsenault00568682016-07-13 06:04:22 +00004538 }
Stanislav Mekhanoshinea57c382017-04-06 16:48:30 +00004539 case Intrinsic::amdgcn_s_barrier: {
4540 if (getTargetMachine().getOptLevel() > CodeGenOpt::None) {
Stanislav Mekhanoshinea57c382017-04-06 16:48:30 +00004541 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
4542 unsigned WGSize = ST.getFlatWorkGroupSizes(*MF.getFunction()).second;
4543 if (WGSize <= ST.getWavefrontSize())
4544 return SDValue(DAG.getMachineNode(AMDGPU::WAVE_BARRIER, DL, MVT::Other,
4545 Op.getOperand(0)), 0);
4546 }
4547 return SDValue();
4548 };
David Stuttard70e8bc12017-06-22 16:29:22 +00004549 case AMDGPUIntrinsic::SI_tbuffer_store: {
4550
4551 // Extract vindex and voffset from vaddr as appropriate
4552 const ConstantSDNode *OffEn = cast<ConstantSDNode>(Op.getOperand(10));
4553 const ConstantSDNode *IdxEn = cast<ConstantSDNode>(Op.getOperand(11));
4554 SDValue VAddr = Op.getOperand(5);
4555
4556 SDValue Zero = DAG.getTargetConstant(0, DL, MVT::i32);
4557
4558 assert(!(OffEn->isOne() && IdxEn->isOne()) &&
4559 "Legacy intrinsic doesn't support both offset and index - use new version");
4560
4561 SDValue VIndex = IdxEn->isOne() ? VAddr : Zero;
4562 SDValue VOffset = OffEn->isOne() ? VAddr : Zero;
4563
4564 // Deal with the vec-3 case
4565 const ConstantSDNode *NumChannels = cast<ConstantSDNode>(Op.getOperand(4));
4566 auto Opcode = NumChannels->getZExtValue() == 3 ?
4567 AMDGPUISD::TBUFFER_STORE_FORMAT_X3 : AMDGPUISD::TBUFFER_STORE_FORMAT;
4568
4569 SDValue Ops[] = {
4570 Chain,
4571 Op.getOperand(3), // vdata
4572 Op.getOperand(2), // rsrc
4573 VIndex,
4574 VOffset,
4575 Op.getOperand(6), // soffset
4576 Op.getOperand(7), // inst_offset
4577 Op.getOperand(8), // dfmt
4578 Op.getOperand(9), // nfmt
4579 Op.getOperand(12), // glc
4580 Op.getOperand(13), // slc
4581 };
4582
David Stuttardf6779662017-06-22 17:15:49 +00004583 assert((cast<ConstantSDNode>(Op.getOperand(14)))->getZExtValue() == 0 &&
David Stuttard70e8bc12017-06-22 16:29:22 +00004584 "Value of tfe other than zero is unsupported");
4585
4586 EVT VT = Op.getOperand(3).getValueType();
4587 MachineMemOperand *MMO = MF.getMachineMemOperand(
4588 MachinePointerInfo(),
4589 MachineMemOperand::MOStore,
4590 VT.getStoreSize(), 4);
4591 return DAG.getMemIntrinsicNode(Opcode, DL,
4592 Op->getVTList(), Ops, VT, MMO);
4593 }
4594
4595 case Intrinsic::amdgcn_tbuffer_store: {
4596 SDValue Ops[] = {
4597 Chain,
4598 Op.getOperand(2), // vdata
4599 Op.getOperand(3), // rsrc
4600 Op.getOperand(4), // vindex
4601 Op.getOperand(5), // voffset
4602 Op.getOperand(6), // soffset
4603 Op.getOperand(7), // offset
4604 Op.getOperand(8), // dfmt
4605 Op.getOperand(9), // nfmt
4606 Op.getOperand(10), // glc
4607 Op.getOperand(11) // slc
4608 };
4609 EVT VT = Op.getOperand(3).getValueType();
4610 MachineMemOperand *MMO = MF.getMachineMemOperand(
4611 MachinePointerInfo(),
4612 MachineMemOperand::MOStore,
4613 VT.getStoreSize(), 4);
4614 return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_STORE_FORMAT, DL,
4615 Op->getVTList(), Ops, VT, MMO);
4616 }
4617
Marek Olsak5cec6412017-11-09 01:52:48 +00004618 case Intrinsic::amdgcn_buffer_store:
4619 case Intrinsic::amdgcn_buffer_store_format: {
4620 SDValue Ops[] = {
4621 Chain,
4622 Op.getOperand(2), // vdata
4623 Op.getOperand(3), // rsrc
4624 Op.getOperand(4), // vindex
4625 Op.getOperand(5), // offset
4626 Op.getOperand(6), // glc
4627 Op.getOperand(7) // slc
4628 };
4629 EVT VT = Op.getOperand(3).getValueType();
4630 MachineMemOperand *MMO = MF.getMachineMemOperand(
4631 MachinePointerInfo(),
4632 MachineMemOperand::MOStore |
4633 MachineMemOperand::MODereferenceable,
4634 VT.getStoreSize(), 4);
4635
4636 unsigned Opcode = IntrinsicID == Intrinsic::amdgcn_buffer_store ?
4637 AMDGPUISD::BUFFER_STORE :
4638 AMDGPUISD::BUFFER_STORE_FORMAT;
4639 return DAG.getMemIntrinsicNode(Opcode, DL, Op->getVTList(), Ops, VT, MMO);
4640 }
4641
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004642 default:
Matt Arsenault754dd3e2017-04-03 18:08:08 +00004643 return Op;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00004644 }
4645}
4646
Tom Stellard81d871d2013-11-13 23:36:50 +00004647SDValue SITargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
4648 SDLoc DL(Op);
4649 LoadSDNode *Load = cast<LoadSDNode>(Op);
Matt Arsenault6dfda962016-02-10 18:21:39 +00004650 ISD::LoadExtType ExtType = Load->getExtensionType();
Matt Arsenaulta1436412016-02-10 18:21:45 +00004651 EVT MemVT = Load->getMemoryVT();
Matt Arsenault6dfda962016-02-10 18:21:39 +00004652
Matt Arsenaulta1436412016-02-10 18:21:45 +00004653 if (ExtType == ISD::NON_EXTLOAD && MemVT.getSizeInBits() < 32) {
Matt Arsenault65ca292a2017-09-07 05:37:34 +00004654 if (MemVT == MVT::i16 && isTypeLegal(MVT::i16))
4655 return SDValue();
4656
Matt Arsenault6dfda962016-02-10 18:21:39 +00004657 // FIXME: Copied from PPC
4658 // First, load into 32 bits, then truncate to 1 bit.
4659
4660 SDValue Chain = Load->getChain();
4661 SDValue BasePtr = Load->getBasePtr();
4662 MachineMemOperand *MMO = Load->getMemOperand();
4663
Tom Stellard115a6152016-11-10 16:02:37 +00004664 EVT RealMemVT = (MemVT == MVT::i1) ? MVT::i8 : MVT::i16;
4665
Matt Arsenault6dfda962016-02-10 18:21:39 +00004666 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
Tom Stellard115a6152016-11-10 16:02:37 +00004667 BasePtr, RealMemVT, MMO);
Matt Arsenault6dfda962016-02-10 18:21:39 +00004668
4669 SDValue Ops[] = {
Matt Arsenaulta1436412016-02-10 18:21:45 +00004670 DAG.getNode(ISD::TRUNCATE, DL, MemVT, NewLD),
Matt Arsenault6dfda962016-02-10 18:21:39 +00004671 NewLD.getValue(1)
4672 };
4673
4674 return DAG.getMergeValues(Ops, DL);
4675 }
Tom Stellard81d871d2013-11-13 23:36:50 +00004676
Matt Arsenaulta1436412016-02-10 18:21:45 +00004677 if (!MemVT.isVector())
4678 return SDValue();
Matt Arsenault4d801cd2015-11-24 12:05:03 +00004679
Matt Arsenaulta1436412016-02-10 18:21:45 +00004680 assert(Op.getValueType().getVectorElementType() == MVT::i32 &&
4681 "Custom lowering for non-i32 vectors hasn't been implemented.");
Matt Arsenault4d801cd2015-11-24 12:05:03 +00004682
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00004683 unsigned AS = Load->getAddressSpace();
4684 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), MemVT,
4685 AS, Load->getAlignment())) {
4686 SDValue Ops[2];
4687 std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(Load, DAG);
4688 return DAG.getMergeValues(Ops, DL);
4689 }
4690
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00004691 MachineFunction &MF = DAG.getMachineFunction();
4692 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
4693 // If there is a possibilty that flat instruction access scratch memory
4694 // then we need to use the same legalization rules we use for private.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004695 if (AS == AMDGPUASI.FLAT_ADDRESS)
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00004696 AS = MFI->hasFlatScratchInit() ?
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004697 AMDGPUASI.PRIVATE_ADDRESS : AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00004698
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00004699 unsigned NumElements = MemVT.getVectorNumElements();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004700 if (AS == AMDGPUASI.CONSTANT_ADDRESS) {
Matt Arsenaulta1436412016-02-10 18:21:45 +00004701 if (isMemOpUniform(Load))
4702 return SDValue();
4703 // Non-uniform loads will be selected to MUBUF instructions, so they
Alexander Timofeev18009562016-12-08 17:28:47 +00004704 // have the same legalization requirements as global and private
Matt Arsenaulta1436412016-02-10 18:21:45 +00004705 // loads.
4706 //
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004707 }
4708 if (AS == AMDGPUASI.CONSTANT_ADDRESS || AS == AMDGPUASI.GLOBAL_ADDRESS) {
Alexander Timofeeva57511c2016-12-15 15:17:19 +00004709 if (Subtarget->getScalarizeGlobalBehavior() && isMemOpUniform(Load) &&
Alexander Timofeev3f70b612017-06-02 15:25:52 +00004710 !Load->isVolatile() && isMemOpHasNoClobberedMemOperand(Load))
Alexander Timofeev18009562016-12-08 17:28:47 +00004711 return SDValue();
4712 // Non-uniform loads will be selected to MUBUF instructions, so they
4713 // have the same legalization requirements as global and private
4714 // loads.
4715 //
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004716 }
4717 if (AS == AMDGPUASI.CONSTANT_ADDRESS || AS == AMDGPUASI.GLOBAL_ADDRESS ||
4718 AS == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00004719 if (NumElements > 4)
Matt Arsenaulta1436412016-02-10 18:21:45 +00004720 return SplitVectorLoad(Op, DAG);
4721 // v4 loads are supported for private and global memory.
4722 return SDValue();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004723 }
4724 if (AS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00004725 // Depending on the setting of the private_element_size field in the
4726 // resource descriptor, we can only make private accesses up to a certain
4727 // size.
4728 switch (Subtarget->getMaxPrivateElementSize()) {
4729 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00004730 return scalarizeVectorLoad(Load, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00004731 case 8:
4732 if (NumElements > 2)
4733 return SplitVectorLoad(Op, DAG);
4734 return SDValue();
4735 case 16:
4736 // Same as global/flat
4737 if (NumElements > 4)
4738 return SplitVectorLoad(Op, DAG);
4739 return SDValue();
4740 default:
4741 llvm_unreachable("unsupported private_element_size");
4742 }
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004743 } else if (AS == AMDGPUASI.LOCAL_ADDRESS) {
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00004744 if (NumElements > 2)
4745 return SplitVectorLoad(Op, DAG);
4746
4747 if (NumElements == 2)
4748 return SDValue();
4749
Matt Arsenaulta1436412016-02-10 18:21:45 +00004750 // If properly aligned, if we split we might be able to use ds_read_b64.
4751 return SplitVectorLoad(Op, DAG);
Tom Stellarde9373602014-01-22 19:24:14 +00004752 }
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00004753 return SDValue();
Tom Stellard81d871d2013-11-13 23:36:50 +00004754}
4755
Tom Stellard0ec134f2014-02-04 17:18:40 +00004756SDValue SITargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
4757 if (Op.getValueType() != MVT::i64)
4758 return SDValue();
4759
4760 SDLoc DL(Op);
4761 SDValue Cond = Op.getOperand(0);
Tom Stellard0ec134f2014-02-04 17:18:40 +00004762
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004763 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
4764 SDValue One = DAG.getConstant(1, DL, MVT::i32);
Tom Stellard0ec134f2014-02-04 17:18:40 +00004765
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00004766 SDValue LHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(1));
4767 SDValue RHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(2));
4768
4769 SDValue Lo0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, Zero);
4770 SDValue Lo1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, Zero);
Tom Stellard0ec134f2014-02-04 17:18:40 +00004771
4772 SDValue Lo = DAG.getSelect(DL, MVT::i32, Cond, Lo0, Lo1);
4773
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00004774 SDValue Hi0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, One);
4775 SDValue Hi1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, One);
Tom Stellard0ec134f2014-02-04 17:18:40 +00004776
4777 SDValue Hi = DAG.getSelect(DL, MVT::i32, Cond, Hi0, Hi1);
4778
Ahmed Bougacha128f8732016-04-26 21:15:30 +00004779 SDValue Res = DAG.getBuildVector(MVT::v2i32, DL, {Lo, Hi});
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00004780 return DAG.getNode(ISD::BITCAST, DL, MVT::i64, Res);
Tom Stellard0ec134f2014-02-04 17:18:40 +00004781}
4782
Matt Arsenault22ca3f82014-07-15 23:50:10 +00004783// Catch division cases where we can use shortcuts with rcp and rsq
4784// instructions.
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00004785SDValue SITargetLowering::lowerFastUnsafeFDIV(SDValue Op,
4786 SelectionDAG &DAG) const {
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00004787 SDLoc SL(Op);
4788 SDValue LHS = Op.getOperand(0);
4789 SDValue RHS = Op.getOperand(1);
4790 EVT VT = Op.getValueType();
Stanislav Mekhanoshin9d7b1c92017-07-06 20:34:21 +00004791 const SDNodeFlags Flags = Op->getFlags();
4792 bool Unsafe = DAG.getTarget().Options.UnsafeFPMath ||
4793 Flags.hasUnsafeAlgebra() || Flags.hasAllowReciprocal();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00004794
Konstantin Zhuravlyovc4b18e72017-04-21 19:25:33 +00004795 if (!Unsafe && VT == MVT::f32 && Subtarget->hasFP32Denormals())
4796 return SDValue();
4797
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00004798 if (const ConstantFPSDNode *CLHS = dyn_cast<ConstantFPSDNode>(LHS)) {
Konstantin Zhuravlyovc4b18e72017-04-21 19:25:33 +00004799 if (Unsafe || VT == MVT::f32 || VT == MVT::f16) {
Matt Arsenault979902b2016-08-02 22:25:04 +00004800 if (CLHS->isExactlyValue(1.0)) {
4801 // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to
4802 // the CI documentation has a worst case error of 1 ulp.
4803 // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to
4804 // use it as long as we aren't trying to use denormals.
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00004805 //
4806 // v_rcp_f16 and v_rsq_f16 DO support denormals.
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00004807
Matt Arsenault979902b2016-08-02 22:25:04 +00004808 // 1.0 / sqrt(x) -> rsq(x)
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00004809
Matt Arsenault979902b2016-08-02 22:25:04 +00004810 // XXX - Is UnsafeFPMath sufficient to do this for f64? The maximum ULP
4811 // error seems really high at 2^29 ULP.
4812 if (RHS.getOpcode() == ISD::FSQRT)
4813 return DAG.getNode(AMDGPUISD::RSQ, SL, VT, RHS.getOperand(0));
4814
4815 // 1.0 / x -> rcp(x)
4816 return DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
4817 }
4818
4819 // Same as for 1.0, but expand the sign out of the constant.
4820 if (CLHS->isExactlyValue(-1.0)) {
4821 // -1.0 / x -> rcp (fneg x)
4822 SDValue FNegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
4823 return DAG.getNode(AMDGPUISD::RCP, SL, VT, FNegRHS);
4824 }
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00004825 }
4826 }
4827
Stanislav Mekhanoshin9d7b1c92017-07-06 20:34:21 +00004828 if (Unsafe) {
Matt Arsenault22ca3f82014-07-15 23:50:10 +00004829 // Turn into multiply by the reciprocal.
4830 // x / y -> x * (1.0 / y)
4831 SDValue Recip = DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
Stanislav Mekhanoshin9d7b1c92017-07-06 20:34:21 +00004832 return DAG.getNode(ISD::FMUL, SL, VT, LHS, Recip, Flags);
Matt Arsenault22ca3f82014-07-15 23:50:10 +00004833 }
4834
4835 return SDValue();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00004836}
4837
Tom Stellard8485fa02016-12-07 02:42:15 +00004838static SDValue getFPBinOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
4839 EVT VT, SDValue A, SDValue B, SDValue GlueChain) {
4840 if (GlueChain->getNumValues() <= 1) {
4841 return DAG.getNode(Opcode, SL, VT, A, B);
4842 }
4843
4844 assert(GlueChain->getNumValues() == 3);
4845
4846 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
4847 switch (Opcode) {
4848 default: llvm_unreachable("no chain equivalent for opcode");
4849 case ISD::FMUL:
4850 Opcode = AMDGPUISD::FMUL_W_CHAIN;
4851 break;
4852 }
4853
4854 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B,
4855 GlueChain.getValue(2));
4856}
4857
4858static SDValue getFPTernOp(SelectionDAG &DAG, unsigned Opcode, const SDLoc &SL,
4859 EVT VT, SDValue A, SDValue B, SDValue C,
4860 SDValue GlueChain) {
4861 if (GlueChain->getNumValues() <= 1) {
4862 return DAG.getNode(Opcode, SL, VT, A, B, C);
4863 }
4864
4865 assert(GlueChain->getNumValues() == 3);
4866
4867 SDVTList VTList = DAG.getVTList(VT, MVT::Other, MVT::Glue);
4868 switch (Opcode) {
4869 default: llvm_unreachable("no chain equivalent for opcode");
4870 case ISD::FMA:
4871 Opcode = AMDGPUISD::FMA_W_CHAIN;
4872 break;
4873 }
4874
4875 return DAG.getNode(Opcode, SL, VTList, GlueChain.getValue(1), A, B, C,
4876 GlueChain.getValue(2));
4877}
4878
Matt Arsenault4052a572016-12-22 03:05:41 +00004879SDValue SITargetLowering::LowerFDIV16(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaultcdff21b2016-12-22 03:05:44 +00004880 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
4881 return FastLowered;
4882
Matt Arsenault4052a572016-12-22 03:05:41 +00004883 SDLoc SL(Op);
4884 SDValue Src0 = Op.getOperand(0);
4885 SDValue Src1 = Op.getOperand(1);
4886
4887 SDValue CvtSrc0 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src0);
4888 SDValue CvtSrc1 = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src1);
4889
4890 SDValue RcpSrc1 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, CvtSrc1);
4891 SDValue Quot = DAG.getNode(ISD::FMUL, SL, MVT::f32, CvtSrc0, RcpSrc1);
4892
4893 SDValue FPRoundFlag = DAG.getTargetConstant(0, SL, MVT::i32);
4894 SDValue BestQuot = DAG.getNode(ISD::FP_ROUND, SL, MVT::f16, Quot, FPRoundFlag);
4895
4896 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f16, BestQuot, Src1, Src0);
4897}
4898
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00004899// Faster 2.5 ULP division that does not support denormals.
4900SDValue SITargetLowering::lowerFDIV_FAST(SDValue Op, SelectionDAG &DAG) const {
4901 SDLoc SL(Op);
4902 SDValue LHS = Op.getOperand(1);
4903 SDValue RHS = Op.getOperand(2);
4904
4905 SDValue r1 = DAG.getNode(ISD::FABS, SL, MVT::f32, RHS);
4906
4907 const APFloat K0Val(BitsToFloat(0x6f800000));
4908 const SDValue K0 = DAG.getConstantFP(K0Val, SL, MVT::f32);
4909
4910 const APFloat K1Val(BitsToFloat(0x2f800000));
4911 const SDValue K1 = DAG.getConstantFP(K1Val, SL, MVT::f32);
4912
4913 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
4914
4915 EVT SetCCVT =
4916 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
4917
4918 SDValue r2 = DAG.getSetCC(SL, SetCCVT, r1, K0, ISD::SETOGT);
4919
4920 SDValue r3 = DAG.getNode(ISD::SELECT, SL, MVT::f32, r2, K1, One);
4921
4922 // TODO: Should this propagate fast-math-flags?
4923 r1 = DAG.getNode(ISD::FMUL, SL, MVT::f32, RHS, r3);
4924
4925 // rcp does not support denormals.
4926 SDValue r0 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, r1);
4927
4928 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f32, LHS, r0);
4929
4930 return DAG.getNode(ISD::FMUL, SL, MVT::f32, r3, Mul);
4931}
4932
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00004933SDValue SITargetLowering::LowerFDIV32(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00004934 if (SDValue FastLowered = lowerFastUnsafeFDIV(Op, DAG))
Eric Christopher538d09d02016-06-07 20:27:12 +00004935 return FastLowered;
Matt Arsenault22ca3f82014-07-15 23:50:10 +00004936
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00004937 SDLoc SL(Op);
4938 SDValue LHS = Op.getOperand(0);
4939 SDValue RHS = Op.getOperand(1);
4940
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004941 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
Matt Arsenault37fefd62016-06-10 02:18:02 +00004942
Wei Dinged0f97f2016-06-09 19:17:15 +00004943 SDVTList ScaleVT = DAG.getVTList(MVT::f32, MVT::i1);
Matt Arsenault37fefd62016-06-10 02:18:02 +00004944
Tom Stellard8485fa02016-12-07 02:42:15 +00004945 SDValue DenominatorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
4946 RHS, RHS, LHS);
4947 SDValue NumeratorScaled = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT,
4948 LHS, RHS, LHS);
Matt Arsenault37fefd62016-06-10 02:18:02 +00004949
Matt Arsenaultdfec5ce2016-07-09 07:48:11 +00004950 // Denominator is scaled to not be denormal, so using rcp is ok.
Tom Stellard8485fa02016-12-07 02:42:15 +00004951 SDValue ApproxRcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32,
4952 DenominatorScaled);
4953 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f32,
4954 DenominatorScaled);
Matt Arsenault37fefd62016-06-10 02:18:02 +00004955
Tom Stellard8485fa02016-12-07 02:42:15 +00004956 const unsigned Denorm32Reg = AMDGPU::Hwreg::ID_MODE |
4957 (4 << AMDGPU::Hwreg::OFFSET_SHIFT_) |
4958 (1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_);
Matt Arsenault37fefd62016-06-10 02:18:02 +00004959
Tom Stellard8485fa02016-12-07 02:42:15 +00004960 const SDValue BitField = DAG.getTargetConstant(Denorm32Reg, SL, MVT::i16);
Matt Arsenault37fefd62016-06-10 02:18:02 +00004961
Tom Stellard8485fa02016-12-07 02:42:15 +00004962 if (!Subtarget->hasFP32Denormals()) {
4963 SDVTList BindParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
4964 const SDValue EnableDenormValue = DAG.getConstant(FP_DENORM_FLUSH_NONE,
4965 SL, MVT::i32);
4966 SDValue EnableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, BindParamVTs,
4967 DAG.getEntryNode(),
4968 EnableDenormValue, BitField);
4969 SDValue Ops[3] = {
4970 NegDivScale0,
4971 EnableDenorm.getValue(0),
4972 EnableDenorm.getValue(1)
4973 };
Matt Arsenault37fefd62016-06-10 02:18:02 +00004974
Tom Stellard8485fa02016-12-07 02:42:15 +00004975 NegDivScale0 = DAG.getMergeValues(Ops, SL);
4976 }
4977
4978 SDValue Fma0 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0,
4979 ApproxRcp, One, NegDivScale0);
4980
4981 SDValue Fma1 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, Fma0, ApproxRcp,
4982 ApproxRcp, Fma0);
4983
4984 SDValue Mul = getFPBinOp(DAG, ISD::FMUL, SL, MVT::f32, NumeratorScaled,
4985 Fma1, Fma1);
4986
4987 SDValue Fma2 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Mul,
4988 NumeratorScaled, Mul);
4989
4990 SDValue Fma3 = getFPTernOp(DAG, ISD::FMA,SL, MVT::f32, Fma2, Fma1, Mul, Fma2);
4991
4992 SDValue Fma4 = getFPTernOp(DAG, ISD::FMA, SL, MVT::f32, NegDivScale0, Fma3,
4993 NumeratorScaled, Fma3);
4994
4995 if (!Subtarget->hasFP32Denormals()) {
4996 const SDValue DisableDenormValue =
4997 DAG.getConstant(FP_DENORM_FLUSH_IN_FLUSH_OUT, SL, MVT::i32);
4998 SDValue DisableDenorm = DAG.getNode(AMDGPUISD::SETREG, SL, MVT::Other,
4999 Fma4.getValue(1),
5000 DisableDenormValue,
5001 BitField,
5002 Fma4.getValue(2));
5003
5004 SDValue OutputChain = DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
5005 DisableDenorm, DAG.getRoot());
5006 DAG.setRoot(OutputChain);
5007 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00005008
Wei Dinged0f97f2016-06-09 19:17:15 +00005009 SDValue Scale = NumeratorScaled.getValue(1);
Tom Stellard8485fa02016-12-07 02:42:15 +00005010 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f32,
5011 Fma4, Fma1, Fma3, Scale);
Matt Arsenault37fefd62016-06-10 02:18:02 +00005012
Wei Dinged0f97f2016-06-09 19:17:15 +00005013 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f32, Fmas, RHS, LHS);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005014}
5015
5016SDValue SITargetLowering::LowerFDIV64(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005017 if (DAG.getTarget().Options.UnsafeFPMath)
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +00005018 return lowerFastUnsafeFDIV(Op, DAG);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005019
5020 SDLoc SL(Op);
5021 SDValue X = Op.getOperand(0);
5022 SDValue Y = Op.getOperand(1);
5023
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005024 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005025
5026 SDVTList ScaleVT = DAG.getVTList(MVT::f64, MVT::i1);
5027
5028 SDValue DivScale0 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, Y, Y, X);
5029
5030 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f64, DivScale0);
5031
5032 SDValue Rcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f64, DivScale0);
5033
5034 SDValue Fma0 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Rcp, One);
5035
5036 SDValue Fma1 = DAG.getNode(ISD::FMA, SL, MVT::f64, Rcp, Fma0, Rcp);
5037
5038 SDValue Fma2 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Fma1, One);
5039
5040 SDValue DivScale1 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, X, Y, X);
5041
5042 SDValue Fma3 = DAG.getNode(ISD::FMA, SL, MVT::f64, Fma1, Fma2, Fma1);
5043 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, DivScale1, Fma3);
5044
5045 SDValue Fma4 = DAG.getNode(ISD::FMA, SL, MVT::f64,
5046 NegDivScale0, Mul, DivScale1);
5047
5048 SDValue Scale;
5049
Matt Arsenault43e92fe2016-06-24 06:30:11 +00005050 if (Subtarget->getGeneration() == SISubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005051 // Workaround a hardware bug on SI where the condition output from div_scale
5052 // is not usable.
5053
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005054 const SDValue Hi = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00005055
5056 // Figure out if the scale to use for div_fmas.
5057 SDValue NumBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
5058 SDValue DenBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Y);
5059 SDValue Scale0BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale0);
5060 SDValue Scale1BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale1);
5061
5062 SDValue NumHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, NumBC, Hi);
5063 SDValue DenHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, DenBC, Hi);
5064
5065 SDValue Scale0Hi
5066 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale0BC, Hi);
5067 SDValue Scale1Hi
5068 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale1BC, Hi);
5069
5070 SDValue CmpDen = DAG.getSetCC(SL, MVT::i1, DenHi, Scale0Hi, ISD::SETEQ);
5071 SDValue CmpNum = DAG.getSetCC(SL, MVT::i1, NumHi, Scale1Hi, ISD::SETEQ);
5072 Scale = DAG.getNode(ISD::XOR, SL, MVT::i1, CmpNum, CmpDen);
5073 } else {
5074 Scale = DivScale1.getValue(1);
5075 }
5076
5077 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f64,
5078 Fma4, Fma3, Mul, Scale);
5079
5080 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f64, Fmas, Y, X);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005081}
5082
5083SDValue SITargetLowering::LowerFDIV(SDValue Op, SelectionDAG &DAG) const {
5084 EVT VT = Op.getValueType();
5085
5086 if (VT == MVT::f32)
5087 return LowerFDIV32(Op, DAG);
5088
5089 if (VT == MVT::f64)
5090 return LowerFDIV64(Op, DAG);
5091
Matt Arsenault4052a572016-12-22 03:05:41 +00005092 if (VT == MVT::f16)
5093 return LowerFDIV16(Op, DAG);
5094
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00005095 llvm_unreachable("Unexpected type for fdiv");
5096}
5097
Tom Stellard81d871d2013-11-13 23:36:50 +00005098SDValue SITargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5099 SDLoc DL(Op);
5100 StoreSDNode *Store = cast<StoreSDNode>(Op);
5101 EVT VT = Store->getMemoryVT();
5102
Matt Arsenault95245662016-02-11 05:32:46 +00005103 if (VT == MVT::i1) {
5104 return DAG.getTruncStore(Store->getChain(), DL,
5105 DAG.getSExtOrTrunc(Store->getValue(), DL, MVT::i32),
5106 Store->getBasePtr(), MVT::i1, Store->getMemOperand());
Tom Stellardb02094e2014-07-21 15:45:01 +00005107 }
5108
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00005109 assert(VT.isVector() &&
5110 Store->getValue().getValueType().getScalarType() == MVT::i32);
5111
5112 unsigned AS = Store->getAddressSpace();
5113 if (!allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), VT,
5114 AS, Store->getAlignment())) {
5115 return expandUnalignedStore(Store, DAG);
5116 }
Tom Stellard81d871d2013-11-13 23:36:50 +00005117
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00005118 MachineFunction &MF = DAG.getMachineFunction();
5119 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
5120 // If there is a possibilty that flat instruction access scratch memory
5121 // then we need to use the same legalization rules we use for private.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005122 if (AS == AMDGPUASI.FLAT_ADDRESS)
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00005123 AS = MFI->hasFlatScratchInit() ?
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005124 AMDGPUASI.PRIVATE_ADDRESS : AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardf8e6eaf2016-10-26 14:38:47 +00005125
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005126 unsigned NumElements = VT.getVectorNumElements();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005127 if (AS == AMDGPUASI.GLOBAL_ADDRESS ||
5128 AS == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005129 if (NumElements > 4)
5130 return SplitVectorStore(Op, DAG);
5131 return SDValue();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005132 } else if (AS == AMDGPUASI.PRIVATE_ADDRESS) {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005133 switch (Subtarget->getMaxPrivateElementSize()) {
5134 case 4:
Matt Arsenault9c499c32016-04-14 23:31:26 +00005135 return scalarizeVectorStore(Store, DAG);
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005136 case 8:
5137 if (NumElements > 2)
5138 return SplitVectorStore(Op, DAG);
5139 return SDValue();
5140 case 16:
5141 if (NumElements > 4)
5142 return SplitVectorStore(Op, DAG);
5143 return SDValue();
5144 default:
5145 llvm_unreachable("unsupported private_element_size");
5146 }
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005147 } else if (AS == AMDGPUASI.LOCAL_ADDRESS) {
Matt Arsenaultbcdfee72016-05-02 20:13:51 +00005148 if (NumElements > 2)
5149 return SplitVectorStore(Op, DAG);
5150
5151 if (NumElements == 2)
5152 return Op;
5153
Matt Arsenault95245662016-02-11 05:32:46 +00005154 // If properly aligned, if we split we might be able to use ds_write_b64.
5155 return SplitVectorStore(Op, DAG);
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005156 } else {
Matt Arsenaultf2ddbf02016-02-13 04:18:53 +00005157 llvm_unreachable("unhandled address space");
Matt Arsenault95245662016-02-11 05:32:46 +00005158 }
Tom Stellard81d871d2013-11-13 23:36:50 +00005159}
5160
Matt Arsenaultad14ce82014-07-19 18:44:39 +00005161SDValue SITargetLowering::LowerTrig(SDValue Op, SelectionDAG &DAG) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005162 SDLoc DL(Op);
Matt Arsenaultad14ce82014-07-19 18:44:39 +00005163 EVT VT = Op.getValueType();
5164 SDValue Arg = Op.getOperand(0);
Sanjay Patela2607012015-09-16 16:31:21 +00005165 // TODO: Should this propagate fast-math-flags?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005166 SDValue FractPart = DAG.getNode(AMDGPUISD::FRACT, DL, VT,
5167 DAG.getNode(ISD::FMUL, DL, VT, Arg,
5168 DAG.getConstantFP(0.5/M_PI, DL,
5169 VT)));
Matt Arsenaultad14ce82014-07-19 18:44:39 +00005170
5171 switch (Op.getOpcode()) {
5172 case ISD::FCOS:
5173 return DAG.getNode(AMDGPUISD::COS_HW, SDLoc(Op), VT, FractPart);
5174 case ISD::FSIN:
5175 return DAG.getNode(AMDGPUISD::SIN_HW, SDLoc(Op), VT, FractPart);
5176 default:
5177 llvm_unreachable("Wrong trig opcode");
5178 }
5179}
5180
Tom Stellard354a43c2016-04-01 18:27:37 +00005181SDValue SITargetLowering::LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
5182 AtomicSDNode *AtomicNode = cast<AtomicSDNode>(Op);
5183 assert(AtomicNode->isCompareAndSwap());
5184 unsigned AS = AtomicNode->getAddressSpace();
5185
5186 // No custom lowering required for local address space
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00005187 if (!isFlatGlobalAddrSpace(AS, AMDGPUASI))
Tom Stellard354a43c2016-04-01 18:27:37 +00005188 return Op;
5189
5190 // Non-local address space requires custom lowering for atomic compare
5191 // and swap; cmp and swap should be in a v2i32 or v2i64 in case of _X2
5192 SDLoc DL(Op);
5193 SDValue ChainIn = Op.getOperand(0);
5194 SDValue Addr = Op.getOperand(1);
5195 SDValue Old = Op.getOperand(2);
5196 SDValue New = Op.getOperand(3);
5197 EVT VT = Op.getValueType();
5198 MVT SimpleVT = VT.getSimpleVT();
5199 MVT VecType = MVT::getVectorVT(SimpleVT, 2);
5200
Ahmed Bougacha128f8732016-04-26 21:15:30 +00005201 SDValue NewOld = DAG.getBuildVector(VecType, DL, {New, Old});
Tom Stellard354a43c2016-04-01 18:27:37 +00005202 SDValue Ops[] = { ChainIn, Addr, NewOld };
Matt Arsenault88701812016-06-09 23:42:48 +00005203
5204 return DAG.getMemIntrinsicNode(AMDGPUISD::ATOMIC_CMP_SWAP, DL, Op->getVTList(),
5205 Ops, VT, AtomicNode->getMemOperand());
Tom Stellard354a43c2016-04-01 18:27:37 +00005206}
5207
Tom Stellard75aadc22012-12-11 21:25:42 +00005208//===----------------------------------------------------------------------===//
5209// Custom DAG optimizations
5210//===----------------------------------------------------------------------===//
5211
Matt Arsenault364a6742014-06-11 17:50:44 +00005212SDValue SITargetLowering::performUCharToFloatCombine(SDNode *N,
Matt Arsenaulte6986632015-01-14 01:35:22 +00005213 DAGCombinerInfo &DCI) const {
Matt Arsenault364a6742014-06-11 17:50:44 +00005214 EVT VT = N->getValueType(0);
5215 EVT ScalarVT = VT.getScalarType();
5216 if (ScalarVT != MVT::f32)
5217 return SDValue();
5218
5219 SelectionDAG &DAG = DCI.DAG;
5220 SDLoc DL(N);
5221
5222 SDValue Src = N->getOperand(0);
5223 EVT SrcVT = Src.getValueType();
5224
5225 // TODO: We could try to match extracting the higher bytes, which would be
5226 // easier if i8 vectors weren't promoted to i32 vectors, particularly after
5227 // types are legalized. v4i8 -> v4f32 is probably the only case to worry
5228 // about in practice.
5229 if (DCI.isAfterLegalizeVectorOps() && SrcVT == MVT::i32) {
5230 if (DAG.MaskedValueIsZero(Src, APInt::getHighBitsSet(32, 24))) {
5231 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Src);
5232 DCI.AddToWorklist(Cvt.getNode());
5233 return Cvt;
5234 }
5235 }
5236
Matt Arsenault364a6742014-06-11 17:50:44 +00005237 return SDValue();
5238}
5239
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005240// (shl (add x, c1), c2) -> add (shl x, c2), (shl c1, c2)
5241
5242// This is a variant of
5243// (mul (add x, c1), c2) -> add (mul x, c2), (mul c1, c2),
5244//
5245// The normal DAG combiner will do this, but only if the add has one use since
5246// that would increase the number of instructions.
5247//
5248// This prevents us from seeing a constant offset that can be folded into a
5249// memory instruction's addressing mode. If we know the resulting add offset of
5250// a pointer can be folded into an addressing offset, we can replace the pointer
5251// operand with the add of new constant offset. This eliminates one of the uses,
5252// and may allow the remaining use to also be simplified.
5253//
5254SDValue SITargetLowering::performSHLPtrCombine(SDNode *N,
5255 unsigned AddrSpace,
Matt Arsenaultfbe95332017-11-13 05:11:54 +00005256 EVT MemVT,
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005257 DAGCombinerInfo &DCI) const {
5258 SDValue N0 = N->getOperand(0);
5259 SDValue N1 = N->getOperand(1);
5260
Matt Arsenaultfbe95332017-11-13 05:11:54 +00005261 // We only do this to handle cases where it's profitable when there are
5262 // multiple uses of the add, so defer to the standard combine.
Matt Arsenaultc8903122017-11-14 23:46:42 +00005263 if ((N0.getOpcode() != ISD::ADD && N0.getOpcode() != ISD::OR) ||
5264 N0->hasOneUse())
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005265 return SDValue();
5266
5267 const ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(N1);
5268 if (!CN1)
5269 return SDValue();
5270
5271 const ConstantSDNode *CAdd = dyn_cast<ConstantSDNode>(N0.getOperand(1));
5272 if (!CAdd)
5273 return SDValue();
5274
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005275 // If the resulting offset is too large, we can't fold it into the addressing
5276 // mode offset.
5277 APInt Offset = CAdd->getAPIntValue() << CN1->getAPIntValue();
Matt Arsenaultfbe95332017-11-13 05:11:54 +00005278 Type *Ty = MemVT.getTypeForEVT(*DCI.DAG.getContext());
5279
5280 AddrMode AM;
5281 AM.HasBaseReg = true;
5282 AM.BaseOffs = Offset.getSExtValue();
5283 if (!isLegalAddressingMode(DCI.DAG.getDataLayout(), AM, Ty, AddrSpace))
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005284 return SDValue();
5285
5286 SelectionDAG &DAG = DCI.DAG;
5287 SDLoc SL(N);
5288 EVT VT = N->getValueType(0);
5289
5290 SDValue ShlX = DAG.getNode(ISD::SHL, SL, VT, N0.getOperand(0), N1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005291 SDValue COffset = DAG.getConstant(Offset, SL, MVT::i32);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005292
Matt Arsenaulte5e0c742017-11-13 05:33:35 +00005293 SDNodeFlags Flags;
5294 Flags.setNoUnsignedWrap(N->getFlags().hasNoUnsignedWrap() &&
5295 (N0.getOpcode() == ISD::OR ||
5296 N0->getFlags().hasNoUnsignedWrap()));
5297
5298 return DAG.getNode(ISD::ADD, SL, VT, ShlX, COffset, Flags);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00005299}
5300
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00005301SDValue SITargetLowering::performMemSDNodeCombine(MemSDNode *N,
5302 DAGCombinerInfo &DCI) const {
5303 SDValue Ptr = N->getBasePtr();
5304 SelectionDAG &DAG = DCI.DAG;
5305 SDLoc SL(N);
5306
5307 // TODO: We could also do this for multiplies.
Matt Arsenaultfbe95332017-11-13 05:11:54 +00005308 if (Ptr.getOpcode() == ISD::SHL) {
5309 SDValue NewPtr = performSHLPtrCombine(Ptr.getNode(), N->getAddressSpace(),
5310 N->getMemoryVT(), DCI);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00005311 if (NewPtr) {
5312 SmallVector<SDValue, 8> NewOps(N->op_begin(), N->op_end());
5313
5314 NewOps[N->getOpcode() == ISD::STORE ? 2 : 1] = NewPtr;
5315 return SDValue(DAG.UpdateNodeOperands(N, NewOps), 0);
5316 }
5317 }
5318
5319 return SDValue();
5320}
5321
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005322static bool bitOpWithConstantIsReducible(unsigned Opc, uint32_t Val) {
5323 return (Opc == ISD::AND && (Val == 0 || Val == 0xffffffff)) ||
5324 (Opc == ISD::OR && (Val == 0xffffffff || Val == 0)) ||
5325 (Opc == ISD::XOR && Val == 0);
5326}
5327
5328// Break up 64-bit bit operation of a constant into two 32-bit and/or/xor. This
5329// will typically happen anyway for a VALU 64-bit and. This exposes other 32-bit
5330// integer combine opportunities since most 64-bit operations are decomposed
5331// this way. TODO: We won't want this for SALU especially if it is an inline
5332// immediate.
5333SDValue SITargetLowering::splitBinaryBitConstantOp(
5334 DAGCombinerInfo &DCI,
5335 const SDLoc &SL,
5336 unsigned Opc, SDValue LHS,
5337 const ConstantSDNode *CRHS) const {
5338 uint64_t Val = CRHS->getZExtValue();
5339 uint32_t ValLo = Lo_32(Val);
5340 uint32_t ValHi = Hi_32(Val);
5341 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
5342
5343 if ((bitOpWithConstantIsReducible(Opc, ValLo) ||
5344 bitOpWithConstantIsReducible(Opc, ValHi)) ||
5345 (CRHS->hasOneUse() && !TII->isInlineConstant(CRHS->getAPIntValue()))) {
5346 // If we need to materialize a 64-bit immediate, it will be split up later
5347 // anyway. Avoid creating the harder to understand 64-bit immediate
5348 // materialization.
5349 return splitBinaryBitConstantOpImpl(DCI, SL, Opc, LHS, ValLo, ValHi);
5350 }
5351
5352 return SDValue();
5353}
5354
Stanislav Mekhanoshin6851ddf2017-06-27 18:25:26 +00005355// Returns true if argument is a boolean value which is not serialized into
5356// memory or argument and does not require v_cmdmask_b32 to be deserialized.
5357static bool isBoolSGPR(SDValue V) {
5358 if (V.getValueType() != MVT::i1)
5359 return false;
5360 switch (V.getOpcode()) {
5361 default: break;
5362 case ISD::SETCC:
5363 case ISD::AND:
5364 case ISD::OR:
5365 case ISD::XOR:
5366 case AMDGPUISD::FP_CLASS:
5367 return true;
5368 }
5369 return false;
5370}
5371
Matt Arsenaultd0101a22015-01-06 23:00:46 +00005372SDValue SITargetLowering::performAndCombine(SDNode *N,
5373 DAGCombinerInfo &DCI) const {
5374 if (DCI.isBeforeLegalize())
5375 return SDValue();
5376
5377 SelectionDAG &DAG = DCI.DAG;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005378 EVT VT = N->getValueType(0);
Matt Arsenaultd0101a22015-01-06 23:00:46 +00005379 SDValue LHS = N->getOperand(0);
5380 SDValue RHS = N->getOperand(1);
5381
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005382
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +00005383 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
5384 if (VT == MVT::i64 && CRHS) {
5385 if (SDValue Split
5386 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::AND, LHS, CRHS))
5387 return Split;
5388 }
5389
5390 if (CRHS && VT == MVT::i32) {
5391 // and (srl x, c), mask => shl (bfe x, nb + c, mask >> nb), nb
5392 // nb = number of trailing zeroes in mask
5393 // It can be optimized out using SDWA for GFX8+ in the SDWA peephole pass,
5394 // given that we are selecting 8 or 16 bit fields starting at byte boundary.
5395 uint64_t Mask = CRHS->getZExtValue();
5396 unsigned Bits = countPopulation(Mask);
5397 if (getSubtarget()->hasSDWA() && LHS->getOpcode() == ISD::SRL &&
5398 (Bits == 8 || Bits == 16) && isShiftedMask_64(Mask) && !(Mask & 1)) {
5399 if (auto *CShift = dyn_cast<ConstantSDNode>(LHS->getOperand(1))) {
5400 unsigned Shift = CShift->getZExtValue();
5401 unsigned NB = CRHS->getAPIntValue().countTrailingZeros();
5402 unsigned Offset = NB + Shift;
5403 if ((Offset & (Bits - 1)) == 0) { // Starts at a byte or word boundary.
5404 SDLoc SL(N);
5405 SDValue BFE = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
5406 LHS->getOperand(0),
5407 DAG.getConstant(Offset, SL, MVT::i32),
5408 DAG.getConstant(Bits, SL, MVT::i32));
5409 EVT NarrowVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
5410 SDValue Ext = DAG.getNode(ISD::AssertZext, SL, VT, BFE,
5411 DAG.getValueType(NarrowVT));
5412 SDValue Shl = DAG.getNode(ISD::SHL, SDLoc(LHS), VT, Ext,
5413 DAG.getConstant(NB, SDLoc(CRHS), MVT::i32));
5414 return Shl;
5415 }
5416 }
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005417 }
5418 }
5419
5420 // (and (fcmp ord x, x), (fcmp une (fabs x), inf)) ->
5421 // fp_class x, ~(s_nan | q_nan | n_infinity | p_infinity)
5422 if (LHS.getOpcode() == ISD::SETCC && RHS.getOpcode() == ISD::SETCC) {
Matt Arsenaultd0101a22015-01-06 23:00:46 +00005423 ISD::CondCode LCC = cast<CondCodeSDNode>(LHS.getOperand(2))->get();
5424 ISD::CondCode RCC = cast<CondCodeSDNode>(RHS.getOperand(2))->get();
5425
5426 SDValue X = LHS.getOperand(0);
5427 SDValue Y = RHS.getOperand(0);
5428 if (Y.getOpcode() != ISD::FABS || Y.getOperand(0) != X)
5429 return SDValue();
5430
5431 if (LCC == ISD::SETO) {
5432 if (X != LHS.getOperand(1))
5433 return SDValue();
5434
5435 if (RCC == ISD::SETUNE) {
5436 const ConstantFPSDNode *C1 = dyn_cast<ConstantFPSDNode>(RHS.getOperand(1));
5437 if (!C1 || !C1->isInfinity() || C1->isNegative())
5438 return SDValue();
5439
5440 const uint32_t Mask = SIInstrFlags::N_NORMAL |
5441 SIInstrFlags::N_SUBNORMAL |
5442 SIInstrFlags::N_ZERO |
5443 SIInstrFlags::P_ZERO |
5444 SIInstrFlags::P_SUBNORMAL |
5445 SIInstrFlags::P_NORMAL;
5446
5447 static_assert(((~(SIInstrFlags::S_NAN |
5448 SIInstrFlags::Q_NAN |
5449 SIInstrFlags::N_INFINITY |
5450 SIInstrFlags::P_INFINITY)) & 0x3ff) == Mask,
5451 "mask not equal");
5452
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005453 SDLoc DL(N);
5454 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
5455 X, DAG.getConstant(Mask, DL, MVT::i32));
Matt Arsenaultd0101a22015-01-06 23:00:46 +00005456 }
5457 }
5458 }
5459
Stanislav Mekhanoshin6851ddf2017-06-27 18:25:26 +00005460 if (VT == MVT::i32 &&
5461 (RHS.getOpcode() == ISD::SIGN_EXTEND || LHS.getOpcode() == ISD::SIGN_EXTEND)) {
5462 // and x, (sext cc from i1) => select cc, x, 0
5463 if (RHS.getOpcode() != ISD::SIGN_EXTEND)
5464 std::swap(LHS, RHS);
5465 if (isBoolSGPR(RHS.getOperand(0)))
5466 return DAG.getSelect(SDLoc(N), MVT::i32, RHS.getOperand(0),
5467 LHS, DAG.getConstant(0, SDLoc(N), MVT::i32));
5468 }
5469
Matt Arsenaultd0101a22015-01-06 23:00:46 +00005470 return SDValue();
5471}
5472
Matt Arsenaultf2290332015-01-06 23:00:39 +00005473SDValue SITargetLowering::performOrCombine(SDNode *N,
5474 DAGCombinerInfo &DCI) const {
5475 SelectionDAG &DAG = DCI.DAG;
5476 SDValue LHS = N->getOperand(0);
5477 SDValue RHS = N->getOperand(1);
5478
Matt Arsenault3b082382016-04-12 18:24:38 +00005479 EVT VT = N->getValueType(0);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005480 if (VT == MVT::i1) {
5481 // or (fp_class x, c1), (fp_class x, c2) -> fp_class x, (c1 | c2)
5482 if (LHS.getOpcode() == AMDGPUISD::FP_CLASS &&
5483 RHS.getOpcode() == AMDGPUISD::FP_CLASS) {
5484 SDValue Src = LHS.getOperand(0);
5485 if (Src != RHS.getOperand(0))
5486 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00005487
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005488 const ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
5489 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
5490 if (!CLHS || !CRHS)
5491 return SDValue();
Matt Arsenault3b082382016-04-12 18:24:38 +00005492
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005493 // Only 10 bits are used.
5494 static const uint32_t MaxMask = 0x3ff;
Matt Arsenault3b082382016-04-12 18:24:38 +00005495
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005496 uint32_t NewMask = (CLHS->getZExtValue() | CRHS->getZExtValue()) & MaxMask;
5497 SDLoc DL(N);
5498 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
5499 Src, DAG.getConstant(NewMask, DL, MVT::i32));
5500 }
Matt Arsenault3b082382016-04-12 18:24:38 +00005501
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005502 return SDValue();
5503 }
5504
5505 if (VT != MVT::i64)
5506 return SDValue();
5507
5508 // TODO: This could be a generic combine with a predicate for extracting the
5509 // high half of an integer being free.
5510
5511 // (or i64:x, (zero_extend i32:y)) ->
5512 // i64 (bitcast (v2i32 build_vector (or i32:y, lo_32(x)), hi_32(x)))
5513 if (LHS.getOpcode() == ISD::ZERO_EXTEND &&
5514 RHS.getOpcode() != ISD::ZERO_EXTEND)
5515 std::swap(LHS, RHS);
5516
5517 if (RHS.getOpcode() == ISD::ZERO_EXTEND) {
5518 SDValue ExtSrc = RHS.getOperand(0);
5519 EVT SrcVT = ExtSrc.getValueType();
5520 if (SrcVT == MVT::i32) {
5521 SDLoc SL(N);
5522 SDValue LowLHS, HiBits;
5523 std::tie(LowLHS, HiBits) = split64BitValue(LHS, DAG);
5524 SDValue LowOr = DAG.getNode(ISD::OR, SL, MVT::i32, LowLHS, ExtSrc);
5525
5526 DCI.AddToWorklist(LowOr.getNode());
5527 DCI.AddToWorklist(HiBits.getNode());
5528
5529 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
5530 LowOr, HiBits);
5531 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault3b082382016-04-12 18:24:38 +00005532 }
5533 }
5534
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005535 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
5536 if (CRHS) {
5537 if (SDValue Split
5538 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::OR, LHS, CRHS))
5539 return Split;
5540 }
Matt Arsenaultf2290332015-01-06 23:00:39 +00005541
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005542 return SDValue();
5543}
Matt Arsenaultf2290332015-01-06 23:00:39 +00005544
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005545SDValue SITargetLowering::performXorCombine(SDNode *N,
5546 DAGCombinerInfo &DCI) const {
5547 EVT VT = N->getValueType(0);
5548 if (VT != MVT::i64)
5549 return SDValue();
Matt Arsenaultf2290332015-01-06 23:00:39 +00005550
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00005551 SDValue LHS = N->getOperand(0);
5552 SDValue RHS = N->getOperand(1);
5553
5554 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS);
5555 if (CRHS) {
5556 if (SDValue Split
5557 = splitBinaryBitConstantOp(DCI, SDLoc(N), ISD::XOR, LHS, CRHS))
5558 return Split;
Matt Arsenaultf2290332015-01-06 23:00:39 +00005559 }
5560
5561 return SDValue();
5562}
5563
Matt Arsenault5cf42712017-04-06 20:58:30 +00005564// Instructions that will be lowered with a final instruction that zeros the
5565// high result bits.
5566// XXX - probably only need to list legal operations.
Matt Arsenault8edfaee2017-03-31 19:53:03 +00005567static bool fp16SrcZerosHighBits(unsigned Opc) {
5568 switch (Opc) {
Matt Arsenault5cf42712017-04-06 20:58:30 +00005569 case ISD::FADD:
5570 case ISD::FSUB:
5571 case ISD::FMUL:
5572 case ISD::FDIV:
5573 case ISD::FREM:
5574 case ISD::FMA:
5575 case ISD::FMAD:
5576 case ISD::FCANONICALIZE:
5577 case ISD::FP_ROUND:
5578 case ISD::UINT_TO_FP:
5579 case ISD::SINT_TO_FP:
5580 case ISD::FABS:
5581 // Fabs is lowered to a bit operation, but it's an and which will clear the
5582 // high bits anyway.
5583 case ISD::FSQRT:
5584 case ISD::FSIN:
5585 case ISD::FCOS:
5586 case ISD::FPOWI:
5587 case ISD::FPOW:
5588 case ISD::FLOG:
5589 case ISD::FLOG2:
5590 case ISD::FLOG10:
5591 case ISD::FEXP:
5592 case ISD::FEXP2:
5593 case ISD::FCEIL:
5594 case ISD::FTRUNC:
5595 case ISD::FRINT:
5596 case ISD::FNEARBYINT:
5597 case ISD::FROUND:
5598 case ISD::FFLOOR:
5599 case ISD::FMINNUM:
5600 case ISD::FMAXNUM:
5601 case AMDGPUISD::FRACT:
5602 case AMDGPUISD::CLAMP:
5603 case AMDGPUISD::COS_HW:
5604 case AMDGPUISD::SIN_HW:
5605 case AMDGPUISD::FMIN3:
5606 case AMDGPUISD::FMAX3:
5607 case AMDGPUISD::FMED3:
5608 case AMDGPUISD::FMAD_FTZ:
5609 case AMDGPUISD::RCP:
5610 case AMDGPUISD::RSQ:
5611 case AMDGPUISD::LDEXP:
Matt Arsenault8edfaee2017-03-31 19:53:03 +00005612 return true;
Matt Arsenault5cf42712017-04-06 20:58:30 +00005613 default:
5614 // fcopysign, select and others may be lowered to 32-bit bit operations
5615 // which don't zero the high bits.
5616 return false;
Matt Arsenault8edfaee2017-03-31 19:53:03 +00005617 }
5618}
5619
5620SDValue SITargetLowering::performZeroExtendCombine(SDNode *N,
5621 DAGCombinerInfo &DCI) const {
5622 if (!Subtarget->has16BitInsts() ||
5623 DCI.getDAGCombineLevel() < AfterLegalizeDAG)
5624 return SDValue();
5625
5626 EVT VT = N->getValueType(0);
5627 if (VT != MVT::i32)
5628 return SDValue();
5629
5630 SDValue Src = N->getOperand(0);
5631 if (Src.getValueType() != MVT::i16)
5632 return SDValue();
5633
5634 // (i32 zext (i16 (bitcast f16:$src))) -> fp16_zext $src
5635 // FIXME: It is not universally true that the high bits are zeroed on gfx9.
5636 if (Src.getOpcode() == ISD::BITCAST) {
5637 SDValue BCSrc = Src.getOperand(0);
5638 if (BCSrc.getValueType() == MVT::f16 &&
5639 fp16SrcZerosHighBits(BCSrc.getOpcode()))
5640 return DCI.DAG.getNode(AMDGPUISD::FP16_ZEXT, SDLoc(N), VT, BCSrc);
5641 }
5642
5643 return SDValue();
5644}
5645
Matt Arsenaultf2290332015-01-06 23:00:39 +00005646SDValue SITargetLowering::performClassCombine(SDNode *N,
5647 DAGCombinerInfo &DCI) const {
5648 SelectionDAG &DAG = DCI.DAG;
5649 SDValue Mask = N->getOperand(1);
5650
5651 // fp_class x, 0 -> false
5652 if (const ConstantSDNode *CMask = dyn_cast<ConstantSDNode>(Mask)) {
5653 if (CMask->isNullValue())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005654 return DAG.getConstant(0, SDLoc(N), MVT::i1);
Matt Arsenaultf2290332015-01-06 23:00:39 +00005655 }
5656
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00005657 if (N->getOperand(0).isUndef())
5658 return DAG.getUNDEF(MVT::i1);
5659
Matt Arsenaultf2290332015-01-06 23:00:39 +00005660 return SDValue();
5661}
5662
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00005663static bool isKnownNeverSNan(SelectionDAG &DAG, SDValue Op) {
5664 if (!DAG.getTargetLoweringInfo().hasFloatingPointExceptions())
5665 return true;
5666
5667 return DAG.isKnownNeverNaN(Op);
5668}
5669
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00005670static bool isCanonicalized(SelectionDAG &DAG, SDValue Op,
5671 const SISubtarget *ST, unsigned MaxDepth=5) {
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00005672 // If source is a result of another standard FP operation it is already in
5673 // canonical form.
5674
5675 switch (Op.getOpcode()) {
5676 default:
5677 break;
5678
5679 // These will flush denorms if required.
5680 case ISD::FADD:
5681 case ISD::FSUB:
5682 case ISD::FMUL:
5683 case ISD::FSQRT:
5684 case ISD::FCEIL:
5685 case ISD::FFLOOR:
5686 case ISD::FMA:
5687 case ISD::FMAD:
5688
5689 case ISD::FCANONICALIZE:
5690 return true;
5691
5692 case ISD::FP_ROUND:
5693 return Op.getValueType().getScalarType() != MVT::f16 ||
5694 ST->hasFP16Denormals();
5695
5696 case ISD::FP_EXTEND:
5697 return Op.getOperand(0).getValueType().getScalarType() != MVT::f16 ||
5698 ST->hasFP16Denormals();
5699
5700 case ISD::FP16_TO_FP:
5701 case ISD::FP_TO_FP16:
5702 return ST->hasFP16Denormals();
5703
5704 // It can/will be lowered or combined as a bit operation.
5705 // Need to check their input recursively to handle.
5706 case ISD::FNEG:
5707 case ISD::FABS:
5708 return (MaxDepth > 0) &&
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00005709 isCanonicalized(DAG, Op.getOperand(0), ST, MaxDepth - 1);
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00005710
5711 case ISD::FSIN:
5712 case ISD::FCOS:
5713 case ISD::FSINCOS:
5714 return Op.getValueType().getScalarType() != MVT::f16;
5715
5716 // In pre-GFX9 targets V_MIN_F32 and others do not flush denorms.
5717 // For such targets need to check their input recursively.
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00005718 case ISD::FMINNUM:
5719 case ISD::FMAXNUM:
5720 case ISD::FMINNAN:
5721 case ISD::FMAXNAN:
5722
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00005723 if (ST->supportsMinMaxDenormModes() &&
5724 DAG.isKnownNeverNaN(Op.getOperand(0)) &&
5725 DAG.isKnownNeverNaN(Op.getOperand(1)))
5726 return true;
5727
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00005728 return (MaxDepth > 0) &&
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00005729 isCanonicalized(DAG, Op.getOperand(0), ST, MaxDepth - 1) &&
5730 isCanonicalized(DAG, Op.getOperand(1), ST, MaxDepth - 1);
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00005731
5732 case ISD::ConstantFP: {
5733 auto F = cast<ConstantFPSDNode>(Op)->getValueAPF();
5734 return !F.isDenormal() && !(F.isNaN() && F.isSignaling());
5735 }
5736 }
5737 return false;
5738}
5739
Matt Arsenault9cd90712016-04-14 01:42:16 +00005740// Constant fold canonicalize.
5741SDValue SITargetLowering::performFCanonicalizeCombine(
5742 SDNode *N,
5743 DAGCombinerInfo &DCI) const {
Matt Arsenault9cd90712016-04-14 01:42:16 +00005744 SelectionDAG &DAG = DCI.DAG;
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00005745 ConstantFPSDNode *CFP = isConstOrConstSplatFP(N->getOperand(0));
5746
5747 if (!CFP) {
5748 SDValue N0 = N->getOperand(0);
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00005749 EVT VT = N0.getValueType().getScalarType();
5750 auto ST = getSubtarget();
5751
5752 if (((VT == MVT::f32 && ST->hasFP32Denormals()) ||
5753 (VT == MVT::f64 && ST->hasFP64Denormals()) ||
5754 (VT == MVT::f16 && ST->hasFP16Denormals())) &&
5755 DAG.isKnownNeverNaN(N0))
5756 return N0;
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00005757
5758 bool IsIEEEMode = Subtarget->enableIEEEBit(DAG.getMachineFunction());
5759
5760 if ((IsIEEEMode || isKnownNeverSNan(DAG, N0)) &&
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +00005761 isCanonicalized(DAG, N0, ST))
Stanislav Mekhanoshin5680b0c2017-07-12 21:20:28 +00005762 return N0;
5763
5764 return SDValue();
5765 }
5766
Matt Arsenault9cd90712016-04-14 01:42:16 +00005767 const APFloat &C = CFP->getValueAPF();
5768
5769 // Flush denormals to 0 if not enabled.
5770 if (C.isDenormal()) {
5771 EVT VT = N->getValueType(0);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005772 EVT SVT = VT.getScalarType();
5773 if (SVT == MVT::f32 && !Subtarget->hasFP32Denormals())
Matt Arsenault9cd90712016-04-14 01:42:16 +00005774 return DAG.getConstantFP(0.0, SDLoc(N), VT);
5775
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005776 if (SVT == MVT::f64 && !Subtarget->hasFP64Denormals())
Matt Arsenault9cd90712016-04-14 01:42:16 +00005777 return DAG.getConstantFP(0.0, SDLoc(N), VT);
Matt Arsenaultce841302016-12-22 03:05:37 +00005778
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005779 if (SVT == MVT::f16 && !Subtarget->hasFP16Denormals())
Matt Arsenaultce841302016-12-22 03:05:37 +00005780 return DAG.getConstantFP(0.0, SDLoc(N), VT);
Matt Arsenault9cd90712016-04-14 01:42:16 +00005781 }
5782
5783 if (C.isNaN()) {
5784 EVT VT = N->getValueType(0);
5785 APFloat CanonicalQNaN = APFloat::getQNaN(C.getSemantics());
5786 if (C.isSignaling()) {
5787 // Quiet a signaling NaN.
5788 return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
5789 }
5790
5791 // Make sure it is the canonical NaN bitpattern.
5792 //
5793 // TODO: Can we use -1 as the canonical NaN value since it's an inline
5794 // immediate?
5795 if (C.bitcastToAPInt() != CanonicalQNaN.bitcastToAPInt())
5796 return DAG.getConstantFP(CanonicalQNaN, SDLoc(N), VT);
5797 }
5798
Matt Arsenaulteb522e62017-02-27 22:15:25 +00005799 return N->getOperand(0);
Matt Arsenault9cd90712016-04-14 01:42:16 +00005800}
5801
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005802static unsigned minMaxOpcToMin3Max3Opc(unsigned Opc) {
5803 switch (Opc) {
5804 case ISD::FMAXNUM:
5805 return AMDGPUISD::FMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00005806 case ISD::SMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005807 return AMDGPUISD::SMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00005808 case ISD::UMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005809 return AMDGPUISD::UMAX3;
5810 case ISD::FMINNUM:
5811 return AMDGPUISD::FMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00005812 case ISD::SMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005813 return AMDGPUISD::SMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00005814 case ISD::UMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005815 return AMDGPUISD::UMIN3;
5816 default:
5817 llvm_unreachable("Not a min/max opcode");
5818 }
5819}
5820
Matt Arsenault10268f92017-02-27 22:40:39 +00005821SDValue SITargetLowering::performIntMed3ImmCombine(
5822 SelectionDAG &DAG, const SDLoc &SL,
5823 SDValue Op0, SDValue Op1, bool Signed) const {
Matt Arsenaultf639c322016-01-28 20:53:42 +00005824 ConstantSDNode *K1 = dyn_cast<ConstantSDNode>(Op1);
5825 if (!K1)
5826 return SDValue();
5827
5828 ConstantSDNode *K0 = dyn_cast<ConstantSDNode>(Op0.getOperand(1));
5829 if (!K0)
5830 return SDValue();
5831
Matt Arsenaultf639c322016-01-28 20:53:42 +00005832 if (Signed) {
5833 if (K0->getAPIntValue().sge(K1->getAPIntValue()))
5834 return SDValue();
5835 } else {
5836 if (K0->getAPIntValue().uge(K1->getAPIntValue()))
5837 return SDValue();
5838 }
5839
5840 EVT VT = K0->getValueType(0);
Matt Arsenault10268f92017-02-27 22:40:39 +00005841 unsigned Med3Opc = Signed ? AMDGPUISD::SMED3 : AMDGPUISD::UMED3;
5842 if (VT == MVT::i32 || (VT == MVT::i16 && Subtarget->hasMed3_16())) {
5843 return DAG.getNode(Med3Opc, SL, VT,
5844 Op0.getOperand(0), SDValue(K0, 0), SDValue(K1, 0));
5845 }
Tom Stellard115a6152016-11-10 16:02:37 +00005846
Matt Arsenault10268f92017-02-27 22:40:39 +00005847 // If there isn't a 16-bit med3 operation, convert to 32-bit.
Tom Stellard115a6152016-11-10 16:02:37 +00005848 MVT NVT = MVT::i32;
5849 unsigned ExtOp = Signed ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
5850
Matt Arsenault10268f92017-02-27 22:40:39 +00005851 SDValue Tmp1 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(0));
5852 SDValue Tmp2 = DAG.getNode(ExtOp, SL, NVT, Op0->getOperand(1));
5853 SDValue Tmp3 = DAG.getNode(ExtOp, SL, NVT, Op1);
Tom Stellard115a6152016-11-10 16:02:37 +00005854
Matt Arsenault10268f92017-02-27 22:40:39 +00005855 SDValue Med3 = DAG.getNode(Med3Opc, SL, NVT, Tmp1, Tmp2, Tmp3);
5856 return DAG.getNode(ISD::TRUNCATE, SL, VT, Med3);
Matt Arsenaultf639c322016-01-28 20:53:42 +00005857}
5858
Matt Arsenault6b114d22017-08-30 01:20:17 +00005859static ConstantFPSDNode *getSplatConstantFP(SDValue Op) {
5860 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Op))
5861 return C;
5862
5863 if (BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(Op)) {
5864 if (ConstantFPSDNode *C = BV->getConstantFPSplatNode())
5865 return C;
5866 }
5867
5868 return nullptr;
5869}
5870
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00005871SDValue SITargetLowering::performFPMed3ImmCombine(SelectionDAG &DAG,
5872 const SDLoc &SL,
5873 SDValue Op0,
5874 SDValue Op1) const {
Matt Arsenault6b114d22017-08-30 01:20:17 +00005875 ConstantFPSDNode *K1 = getSplatConstantFP(Op1);
Matt Arsenaultf639c322016-01-28 20:53:42 +00005876 if (!K1)
5877 return SDValue();
5878
Matt Arsenault6b114d22017-08-30 01:20:17 +00005879 ConstantFPSDNode *K0 = getSplatConstantFP(Op0.getOperand(1));
Matt Arsenaultf639c322016-01-28 20:53:42 +00005880 if (!K0)
5881 return SDValue();
5882
5883 // Ordered >= (although NaN inputs should have folded away by now).
5884 APFloat::cmpResult Cmp = K0->getValueAPF().compare(K1->getValueAPF());
5885 if (Cmp == APFloat::cmpGreaterThan)
5886 return SDValue();
5887
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00005888 // TODO: Check IEEE bit enabled?
Matt Arsenault6b114d22017-08-30 01:20:17 +00005889 EVT VT = Op0.getValueType();
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00005890 if (Subtarget->enableDX10Clamp()) {
5891 // If dx10_clamp is enabled, NaNs clamp to 0.0. This is the same as the
5892 // hardware fmed3 behavior converting to a min.
5893 // FIXME: Should this be allowing -0.0?
5894 if (K1->isExactlyValue(1.0) && K0->isExactlyValue(0.0))
5895 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Op0.getOperand(0));
5896 }
5897
Matt Arsenault6b114d22017-08-30 01:20:17 +00005898 // med3 for f16 is only available on gfx9+, and not available for v2f16.
5899 if (VT == MVT::f32 || (VT == MVT::f16 && Subtarget->hasMed3_16())) {
5900 // This isn't safe with signaling NaNs because in IEEE mode, min/max on a
5901 // signaling NaN gives a quiet NaN. The quiet NaN input to the min would
5902 // then give the other result, which is different from med3 with a NaN
5903 // input.
5904 SDValue Var = Op0.getOperand(0);
5905 if (!isKnownNeverSNan(DAG, Var))
5906 return SDValue();
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00005907
Matt Arsenault6b114d22017-08-30 01:20:17 +00005908 return DAG.getNode(AMDGPUISD::FMED3, SL, K0->getValueType(0),
5909 Var, SDValue(K0, 0), SDValue(K1, 0));
5910 }
Matt Arsenaultf639c322016-01-28 20:53:42 +00005911
Matt Arsenault6b114d22017-08-30 01:20:17 +00005912 return SDValue();
Matt Arsenaultf639c322016-01-28 20:53:42 +00005913}
5914
5915SDValue SITargetLowering::performMinMaxCombine(SDNode *N,
5916 DAGCombinerInfo &DCI) const {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005917 SelectionDAG &DAG = DCI.DAG;
5918
Matt Arsenault79a45db2017-02-22 23:53:37 +00005919 EVT VT = N->getValueType(0);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005920 unsigned Opc = N->getOpcode();
5921 SDValue Op0 = N->getOperand(0);
5922 SDValue Op1 = N->getOperand(1);
5923
5924 // Only do this if the inner op has one use since this will just increases
5925 // register pressure for no benefit.
5926
Matt Arsenault79a45db2017-02-22 23:53:37 +00005927
5928 if (Opc != AMDGPUISD::FMIN_LEGACY && Opc != AMDGPUISD::FMAX_LEGACY &&
Matt Arsenaultee324ff2017-05-17 19:25:06 +00005929 VT != MVT::f64 &&
5930 ((VT != MVT::f16 && VT != MVT::i16) || Subtarget->hasMin3Max3_16())) {
Matt Arsenault5b39b342016-01-28 20:53:48 +00005931 // max(max(a, b), c) -> max3(a, b, c)
5932 // min(min(a, b), c) -> min3(a, b, c)
5933 if (Op0.getOpcode() == Opc && Op0.hasOneUse()) {
5934 SDLoc DL(N);
5935 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
5936 DL,
5937 N->getValueType(0),
5938 Op0.getOperand(0),
5939 Op0.getOperand(1),
5940 Op1);
5941 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005942
Matt Arsenault5b39b342016-01-28 20:53:48 +00005943 // Try commuted.
5944 // max(a, max(b, c)) -> max3(a, b, c)
5945 // min(a, min(b, c)) -> min3(a, b, c)
5946 if (Op1.getOpcode() == Opc && Op1.hasOneUse()) {
5947 SDLoc DL(N);
5948 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
5949 DL,
5950 N->getValueType(0),
5951 Op0,
5952 Op1.getOperand(0),
5953 Op1.getOperand(1));
5954 }
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005955 }
5956
Matt Arsenaultf639c322016-01-28 20:53:42 +00005957 // min(max(x, K0), K1), K0 < K1 -> med3(x, K0, K1)
5958 if (Opc == ISD::SMIN && Op0.getOpcode() == ISD::SMAX && Op0.hasOneUse()) {
5959 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, true))
5960 return Med3;
5961 }
5962
5963 if (Opc == ISD::UMIN && Op0.getOpcode() == ISD::UMAX && Op0.hasOneUse()) {
5964 if (SDValue Med3 = performIntMed3ImmCombine(DAG, SDLoc(N), Op0, Op1, false))
5965 return Med3;
5966 }
5967
5968 // fminnum(fmaxnum(x, K0), K1), K0 < K1 && !is_snan(x) -> fmed3(x, K0, K1)
Matt Arsenault5b39b342016-01-28 20:53:48 +00005969 if (((Opc == ISD::FMINNUM && Op0.getOpcode() == ISD::FMAXNUM) ||
5970 (Opc == AMDGPUISD::FMIN_LEGACY &&
5971 Op0.getOpcode() == AMDGPUISD::FMAX_LEGACY)) &&
Matt Arsenault79a45db2017-02-22 23:53:37 +00005972 (VT == MVT::f32 || VT == MVT::f64 ||
Matt Arsenault6b114d22017-08-30 01:20:17 +00005973 (VT == MVT::f16 && Subtarget->has16BitInsts()) ||
5974 (VT == MVT::v2f16 && Subtarget->hasVOP3PInsts())) &&
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00005975 Op0.hasOneUse()) {
Matt Arsenaultf639c322016-01-28 20:53:42 +00005976 if (SDValue Res = performFPMed3ImmCombine(DAG, SDLoc(N), Op0, Op1))
5977 return Res;
5978 }
5979
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00005980 return SDValue();
5981}
5982
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00005983static bool isClampZeroToOne(SDValue A, SDValue B) {
5984 if (ConstantFPSDNode *CA = dyn_cast<ConstantFPSDNode>(A)) {
5985 if (ConstantFPSDNode *CB = dyn_cast<ConstantFPSDNode>(B)) {
5986 // FIXME: Should this be allowing -0.0?
5987 return (CA->isExactlyValue(0.0) && CB->isExactlyValue(1.0)) ||
5988 (CA->isExactlyValue(1.0) && CB->isExactlyValue(0.0));
5989 }
5990 }
5991
5992 return false;
5993}
5994
5995// FIXME: Should only worry about snans for version with chain.
5996SDValue SITargetLowering::performFMed3Combine(SDNode *N,
5997 DAGCombinerInfo &DCI) const {
5998 EVT VT = N->getValueType(0);
5999 // v_med3_f32 and v_max_f32 behave identically wrt denorms, exceptions and
6000 // NaNs. With a NaN input, the order of the operands may change the result.
6001
6002 SelectionDAG &DAG = DCI.DAG;
6003 SDLoc SL(N);
6004
6005 SDValue Src0 = N->getOperand(0);
6006 SDValue Src1 = N->getOperand(1);
6007 SDValue Src2 = N->getOperand(2);
6008
6009 if (isClampZeroToOne(Src0, Src1)) {
6010 // const_a, const_b, x -> clamp is safe in all cases including signaling
6011 // nans.
6012 // FIXME: Should this be allowing -0.0?
6013 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Src2);
6014 }
6015
6016 // FIXME: dx10_clamp behavior assumed in instcombine. Should we really bother
6017 // handling no dx10-clamp?
6018 if (Subtarget->enableDX10Clamp()) {
6019 // If NaNs is clamped to 0, we are free to reorder the inputs.
6020
6021 if (isa<ConstantFPSDNode>(Src0) && !isa<ConstantFPSDNode>(Src1))
6022 std::swap(Src0, Src1);
6023
6024 if (isa<ConstantFPSDNode>(Src1) && !isa<ConstantFPSDNode>(Src2))
6025 std::swap(Src1, Src2);
6026
6027 if (isa<ConstantFPSDNode>(Src0) && !isa<ConstantFPSDNode>(Src1))
6028 std::swap(Src0, Src1);
6029
6030 if (isClampZeroToOne(Src1, Src2))
6031 return DAG.getNode(AMDGPUISD::CLAMP, SL, VT, Src0);
6032 }
6033
6034 return SDValue();
6035}
6036
Matt Arsenault1f17c662017-02-22 00:27:34 +00006037SDValue SITargetLowering::performCvtPkRTZCombine(SDNode *N,
6038 DAGCombinerInfo &DCI) const {
6039 SDValue Src0 = N->getOperand(0);
6040 SDValue Src1 = N->getOperand(1);
6041 if (Src0.isUndef() && Src1.isUndef())
6042 return DCI.DAG.getUNDEF(N->getValueType(0));
6043 return SDValue();
6044}
6045
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00006046SDValue SITargetLowering::performExtractVectorEltCombine(
6047 SDNode *N, DAGCombinerInfo &DCI) const {
6048 SDValue Vec = N->getOperand(0);
6049
Matt Arsenault8cbb4882017-09-20 21:01:24 +00006050 SelectionDAG &DAG = DCI.DAG;
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00006051 if (Vec.getOpcode() == ISD::FNEG && allUsesHaveSourceMods(N)) {
6052 SDLoc SL(N);
6053 EVT EltVT = N->getValueType(0);
6054 SDValue Idx = N->getOperand(1);
6055 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
6056 Vec.getOperand(0), Idx);
6057 return DAG.getNode(ISD::FNEG, SL, EltVT, Elt);
6058 }
6059
6060 return SDValue();
6061}
6062
Matt Arsenault8cbb4882017-09-20 21:01:24 +00006063static bool convertBuildVectorCastElt(SelectionDAG &DAG,
6064 SDValue &Lo, SDValue &Hi) {
6065 if (Hi.getOpcode() == ISD::BITCAST &&
6066 Hi.getOperand(0).getValueType() == MVT::f16 &&
6067 (isa<ConstantSDNode>(Lo) || Lo.isUndef())) {
6068 Lo = DAG.getNode(ISD::BITCAST, SDLoc(Lo), MVT::f16, Lo);
6069 Hi = Hi.getOperand(0);
6070 return true;
6071 }
6072
6073 return false;
6074}
6075
6076SDValue SITargetLowering::performBuildVectorCombine(
6077 SDNode *N, DAGCombinerInfo &DCI) const {
6078 SDLoc SL(N);
6079
6080 if (!isTypeLegal(MVT::v2i16))
6081 return SDValue();
6082 SelectionDAG &DAG = DCI.DAG;
6083 EVT VT = N->getValueType(0);
6084
6085 if (VT == MVT::v2i16) {
6086 SDValue Lo = N->getOperand(0);
6087 SDValue Hi = N->getOperand(1);
6088
6089 // v2i16 build_vector (const|undef), (bitcast f16:$x)
6090 // -> bitcast (v2f16 build_vector const|undef, $x
6091 if (convertBuildVectorCastElt(DAG, Lo, Hi)) {
6092 SDValue NewVec = DAG.getBuildVector(MVT::v2f16, SL, { Lo, Hi });
6093 return DAG.getNode(ISD::BITCAST, SL, VT, NewVec);
6094 }
6095
6096 if (convertBuildVectorCastElt(DAG, Hi, Lo)) {
6097 SDValue NewVec = DAG.getBuildVector(MVT::v2f16, SL, { Hi, Lo });
6098 return DAG.getNode(ISD::BITCAST, SL, VT, NewVec);
6099 }
6100 }
6101
6102 return SDValue();
6103}
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00006104
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006105unsigned SITargetLowering::getFusedOpcode(const SelectionDAG &DAG,
6106 const SDNode *N0,
6107 const SDNode *N1) const {
6108 EVT VT = N0->getValueType(0);
6109
Matt Arsenault770ec862016-12-22 03:55:35 +00006110 // Only do this if we are not trying to support denormals. v_mad_f32 does not
6111 // support denormals ever.
6112 if ((VT == MVT::f32 && !Subtarget->hasFP32Denormals()) ||
6113 (VT == MVT::f16 && !Subtarget->hasFP16Denormals()))
6114 return ISD::FMAD;
6115
6116 const TargetOptions &Options = DAG.getTarget().Options;
Amara Emersond28f0cd42017-05-01 15:17:51 +00006117 if ((Options.AllowFPOpFusion == FPOpFusion::Fast || Options.UnsafeFPMath ||
6118 (N0->getFlags().hasUnsafeAlgebra() &&
6119 N1->getFlags().hasUnsafeAlgebra())) &&
Matt Arsenault770ec862016-12-22 03:55:35 +00006120 isFMAFasterThanFMulAndFAdd(VT)) {
6121 return ISD::FMA;
6122 }
6123
6124 return 0;
6125}
6126
Matt Arsenault4f6318f2017-11-06 17:04:37 +00006127static SDValue getMad64_32(SelectionDAG &DAG, const SDLoc &SL,
6128 EVT VT,
6129 SDValue N0, SDValue N1, SDValue N2,
6130 bool Signed) {
6131 unsigned MadOpc = Signed ? AMDGPUISD::MAD_I64_I32 : AMDGPUISD::MAD_U64_U32;
6132 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::i1);
6133 SDValue Mad = DAG.getNode(MadOpc, SL, VTs, N0, N1, N2);
6134 return DAG.getNode(ISD::TRUNCATE, SL, VT, Mad);
6135}
6136
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006137SDValue SITargetLowering::performAddCombine(SDNode *N,
6138 DAGCombinerInfo &DCI) const {
6139 SelectionDAG &DAG = DCI.DAG;
6140 EVT VT = N->getValueType(0);
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006141 SDLoc SL(N);
6142 SDValue LHS = N->getOperand(0);
6143 SDValue RHS = N->getOperand(1);
6144
Matt Arsenault4f6318f2017-11-06 17:04:37 +00006145 if ((LHS.getOpcode() == ISD::MUL || RHS.getOpcode() == ISD::MUL)
6146 && Subtarget->hasMad64_32() &&
6147 !VT.isVector() && VT.getScalarSizeInBits() > 32 &&
6148 VT.getScalarSizeInBits() <= 64) {
6149 if (LHS.getOpcode() != ISD::MUL)
6150 std::swap(LHS, RHS);
6151
6152 SDValue MulLHS = LHS.getOperand(0);
6153 SDValue MulRHS = LHS.getOperand(1);
6154 SDValue AddRHS = RHS;
6155
6156 // TODO: Maybe restrict if SGPR inputs.
6157 if (numBitsUnsigned(MulLHS, DAG) <= 32 &&
6158 numBitsUnsigned(MulRHS, DAG) <= 32) {
6159 MulLHS = DAG.getZExtOrTrunc(MulLHS, SL, MVT::i32);
6160 MulRHS = DAG.getZExtOrTrunc(MulRHS, SL, MVT::i32);
6161 AddRHS = DAG.getZExtOrTrunc(AddRHS, SL, MVT::i64);
6162 return getMad64_32(DAG, SL, VT, MulLHS, MulRHS, AddRHS, false);
6163 }
6164
6165 if (numBitsSigned(MulLHS, DAG) < 32 && numBitsSigned(MulRHS, DAG) < 32) {
6166 MulLHS = DAG.getSExtOrTrunc(MulLHS, SL, MVT::i32);
6167 MulRHS = DAG.getSExtOrTrunc(MulRHS, SL, MVT::i32);
6168 AddRHS = DAG.getSExtOrTrunc(AddRHS, SL, MVT::i64);
6169 return getMad64_32(DAG, SL, VT, MulLHS, MulRHS, AddRHS, true);
6170 }
6171
6172 return SDValue();
6173 }
6174
6175 if (VT != MVT::i32)
6176 return SDValue();
6177
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006178 // add x, zext (setcc) => addcarry x, 0, setcc
6179 // add x, sext (setcc) => subcarry x, 0, setcc
6180 unsigned Opc = LHS.getOpcode();
6181 if (Opc == ISD::ZERO_EXTEND || Opc == ISD::SIGN_EXTEND ||
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00006182 Opc == ISD::ANY_EXTEND || Opc == ISD::ADDCARRY)
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006183 std::swap(RHS, LHS);
6184
6185 Opc = RHS.getOpcode();
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00006186 switch (Opc) {
6187 default: break;
6188 case ISD::ZERO_EXTEND:
6189 case ISD::SIGN_EXTEND:
6190 case ISD::ANY_EXTEND: {
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006191 auto Cond = RHS.getOperand(0);
Stanislav Mekhanoshin6851ddf2017-06-27 18:25:26 +00006192 if (!isBoolSGPR(Cond))
Stanislav Mekhanoshin3ed38c62017-06-21 23:46:22 +00006193 break;
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00006194 SDVTList VTList = DAG.getVTList(MVT::i32, MVT::i1);
6195 SDValue Args[] = { LHS, DAG.getConstant(0, SL, MVT::i32), Cond };
6196 Opc = (Opc == ISD::SIGN_EXTEND) ? ISD::SUBCARRY : ISD::ADDCARRY;
6197 return DAG.getNode(Opc, SL, VTList, Args);
6198 }
6199 case ISD::ADDCARRY: {
6200 // add x, (addcarry y, 0, cc) => addcarry x, y, cc
6201 auto C = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
6202 if (!C || C->getZExtValue() != 0) break;
6203 SDValue Args[] = { LHS, RHS.getOperand(0), RHS.getOperand(2) };
6204 return DAG.getNode(ISD::ADDCARRY, SDLoc(N), RHS->getVTList(), Args);
6205 }
6206 }
6207 return SDValue();
6208}
6209
6210SDValue SITargetLowering::performSubCombine(SDNode *N,
6211 DAGCombinerInfo &DCI) const {
6212 SelectionDAG &DAG = DCI.DAG;
6213 EVT VT = N->getValueType(0);
6214
6215 if (VT != MVT::i32)
6216 return SDValue();
6217
6218 SDLoc SL(N);
6219 SDValue LHS = N->getOperand(0);
6220 SDValue RHS = N->getOperand(1);
6221
6222 unsigned Opc = LHS.getOpcode();
6223 if (Opc != ISD::SUBCARRY)
6224 std::swap(RHS, LHS);
6225
6226 if (LHS.getOpcode() == ISD::SUBCARRY) {
6227 // sub (subcarry x, 0, cc), y => subcarry x, y, cc
6228 auto C = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
6229 if (!C || C->getZExtValue() != 0)
6230 return SDValue();
6231 SDValue Args[] = { LHS.getOperand(0), RHS, LHS.getOperand(2) };
6232 return DAG.getNode(ISD::SUBCARRY, SDLoc(N), LHS->getVTList(), Args);
6233 }
6234 return SDValue();
6235}
6236
6237SDValue SITargetLowering::performAddCarrySubCarryCombine(SDNode *N,
6238 DAGCombinerInfo &DCI) const {
6239
6240 if (N->getValueType(0) != MVT::i32)
6241 return SDValue();
6242
6243 auto C = dyn_cast<ConstantSDNode>(N->getOperand(1));
6244 if (!C || C->getZExtValue() != 0)
6245 return SDValue();
6246
6247 SelectionDAG &DAG = DCI.DAG;
6248 SDValue LHS = N->getOperand(0);
6249
6250 // addcarry (add x, y), 0, cc => addcarry x, y, cc
6251 // subcarry (sub x, y), 0, cc => subcarry x, y, cc
6252 unsigned LHSOpc = LHS.getOpcode();
6253 unsigned Opc = N->getOpcode();
6254 if ((LHSOpc == ISD::ADD && Opc == ISD::ADDCARRY) ||
6255 (LHSOpc == ISD::SUB && Opc == ISD::SUBCARRY)) {
6256 SDValue Args[] = { LHS.getOperand(0), LHS.getOperand(1), N->getOperand(2) };
6257 return DAG.getNode(Opc, SDLoc(N), N->getVTList(), Args);
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006258 }
6259 return SDValue();
6260}
6261
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006262SDValue SITargetLowering::performFAddCombine(SDNode *N,
6263 DAGCombinerInfo &DCI) const {
6264 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
6265 return SDValue();
6266
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006267 SelectionDAG &DAG = DCI.DAG;
Matt Arsenault770ec862016-12-22 03:55:35 +00006268 EVT VT = N->getValueType(0);
Matt Arsenault770ec862016-12-22 03:55:35 +00006269
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006270 SDLoc SL(N);
6271 SDValue LHS = N->getOperand(0);
6272 SDValue RHS = N->getOperand(1);
6273
6274 // These should really be instruction patterns, but writing patterns with
6275 // source modiifiers is a pain.
6276
6277 // fadd (fadd (a, a), b) -> mad 2.0, a, b
6278 if (LHS.getOpcode() == ISD::FADD) {
6279 SDValue A = LHS.getOperand(0);
6280 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006281 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00006282 if (FusedOp != 0) {
6283 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00006284 return DAG.getNode(FusedOp, SL, VT, A, Two, RHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00006285 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006286 }
6287 }
6288
6289 // fadd (b, fadd (a, a)) -> mad 2.0, a, b
6290 if (RHS.getOpcode() == ISD::FADD) {
6291 SDValue A = RHS.getOperand(0);
6292 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006293 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00006294 if (FusedOp != 0) {
6295 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00006296 return DAG.getNode(FusedOp, SL, VT, A, Two, LHS);
Matt Arsenault770ec862016-12-22 03:55:35 +00006297 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006298 }
6299 }
6300
6301 return SDValue();
6302}
6303
6304SDValue SITargetLowering::performFSubCombine(SDNode *N,
6305 DAGCombinerInfo &DCI) const {
6306 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
6307 return SDValue();
6308
6309 SelectionDAG &DAG = DCI.DAG;
6310 SDLoc SL(N);
6311 EVT VT = N->getValueType(0);
6312 assert(!VT.isVector());
6313
6314 // Try to get the fneg to fold into the source modifier. This undoes generic
6315 // DAG combines and folds them into the mad.
6316 //
6317 // Only do this if we are not trying to support denormals. v_mad_f32 does
6318 // not support denormals ever.
Matt Arsenault770ec862016-12-22 03:55:35 +00006319 SDValue LHS = N->getOperand(0);
6320 SDValue RHS = N->getOperand(1);
6321 if (LHS.getOpcode() == ISD::FADD) {
6322 // (fsub (fadd a, a), c) -> mad 2.0, a, (fneg c)
6323 SDValue A = LHS.getOperand(0);
6324 if (A == LHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006325 unsigned FusedOp = getFusedOpcode(DAG, N, LHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00006326 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006327 const SDValue Two = DAG.getConstantFP(2.0, SL, VT);
6328 SDValue NegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
6329
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00006330 return DAG.getNode(FusedOp, SL, VT, A, Two, NegRHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006331 }
6332 }
Matt Arsenault770ec862016-12-22 03:55:35 +00006333 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006334
Matt Arsenault770ec862016-12-22 03:55:35 +00006335 if (RHS.getOpcode() == ISD::FADD) {
6336 // (fsub c, (fadd a, a)) -> mad -2.0, a, c
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006337
Matt Arsenault770ec862016-12-22 03:55:35 +00006338 SDValue A = RHS.getOperand(0);
6339 if (A == RHS.getOperand(1)) {
Matt Arsenault46e6b7a2016-12-22 04:03:35 +00006340 unsigned FusedOp = getFusedOpcode(DAG, N, RHS.getNode());
Matt Arsenault770ec862016-12-22 03:55:35 +00006341 if (FusedOp != 0){
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006342 const SDValue NegTwo = DAG.getConstantFP(-2.0, SL, VT);
Matt Arsenaulte7d8ed32016-12-22 04:03:40 +00006343 return DAG.getNode(FusedOp, SL, VT, A, NegTwo, LHS);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006344 }
6345 }
6346 }
6347
6348 return SDValue();
6349}
6350
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006351SDValue SITargetLowering::performSetCCCombine(SDNode *N,
6352 DAGCombinerInfo &DCI) const {
6353 SelectionDAG &DAG = DCI.DAG;
6354 SDLoc SL(N);
6355
6356 SDValue LHS = N->getOperand(0);
6357 SDValue RHS = N->getOperand(1);
6358 EVT VT = LHS.getValueType();
Stanislav Mekhanoshinc9bd53a2017-06-27 18:53:03 +00006359 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
6360
6361 auto CRHS = dyn_cast<ConstantSDNode>(RHS);
6362 if (!CRHS) {
6363 CRHS = dyn_cast<ConstantSDNode>(LHS);
6364 if (CRHS) {
6365 std::swap(LHS, RHS);
6366 CC = getSetCCSwappedOperands(CC);
6367 }
6368 }
6369
6370 if (CRHS && VT == MVT::i32 && LHS.getOpcode() == ISD::SIGN_EXTEND &&
6371 isBoolSGPR(LHS.getOperand(0))) {
6372 // setcc (sext from i1 cc), -1, ne|sgt|ult) => not cc => xor cc, -1
6373 // setcc (sext from i1 cc), -1, eq|sle|uge) => cc
6374 // setcc (sext from i1 cc), 0, eq|sge|ule) => not cc => xor cc, -1
6375 // setcc (sext from i1 cc), 0, ne|ugt|slt) => cc
6376 if ((CRHS->isAllOnesValue() &&
6377 (CC == ISD::SETNE || CC == ISD::SETGT || CC == ISD::SETULT)) ||
6378 (CRHS->isNullValue() &&
6379 (CC == ISD::SETEQ || CC == ISD::SETGE || CC == ISD::SETULE)))
6380 return DAG.getNode(ISD::XOR, SL, MVT::i1, LHS.getOperand(0),
6381 DAG.getConstant(-1, SL, MVT::i1));
6382 if ((CRHS->isAllOnesValue() &&
6383 (CC == ISD::SETEQ || CC == ISD::SETLE || CC == ISD::SETUGE)) ||
6384 (CRHS->isNullValue() &&
6385 (CC == ISD::SETNE || CC == ISD::SETUGT || CC == ISD::SETLT)))
6386 return LHS.getOperand(0);
6387 }
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006388
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00006389 if (VT != MVT::f32 && VT != MVT::f64 && (Subtarget->has16BitInsts() &&
6390 VT != MVT::f16))
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006391 return SDValue();
6392
6393 // Match isinf pattern
6394 // (fcmp oeq (fabs x), inf) -> (fp_class x, (p_infinity | n_infinity))
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006395 if (CC == ISD::SETOEQ && LHS.getOpcode() == ISD::FABS) {
6396 const ConstantFPSDNode *CRHS = dyn_cast<ConstantFPSDNode>(RHS);
6397 if (!CRHS)
6398 return SDValue();
6399
6400 const APFloat &APF = CRHS->getValueAPF();
6401 if (APF.isInfinity() && !APF.isNegative()) {
6402 unsigned Mask = SIInstrFlags::P_INFINITY | SIInstrFlags::N_INFINITY;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006403 return DAG.getNode(AMDGPUISD::FP_CLASS, SL, MVT::i1, LHS.getOperand(0),
6404 DAG.getConstant(Mask, SL, MVT::i32));
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006405 }
6406 }
6407
6408 return SDValue();
6409}
6410
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006411SDValue SITargetLowering::performCvtF32UByteNCombine(SDNode *N,
6412 DAGCombinerInfo &DCI) const {
6413 SelectionDAG &DAG = DCI.DAG;
6414 SDLoc SL(N);
6415 unsigned Offset = N->getOpcode() - AMDGPUISD::CVT_F32_UBYTE0;
6416
6417 SDValue Src = N->getOperand(0);
6418 SDValue Srl = N->getOperand(0);
6419 if (Srl.getOpcode() == ISD::ZERO_EXTEND)
6420 Srl = Srl.getOperand(0);
6421
6422 // TODO: Handle (or x, (srl y, 8)) pattern when known bits are zero.
6423 if (Srl.getOpcode() == ISD::SRL) {
6424 // cvt_f32_ubyte0 (srl x, 16) -> cvt_f32_ubyte2 x
6425 // cvt_f32_ubyte1 (srl x, 16) -> cvt_f32_ubyte3 x
6426 // cvt_f32_ubyte0 (srl x, 8) -> cvt_f32_ubyte1 x
6427
6428 if (const ConstantSDNode *C =
6429 dyn_cast<ConstantSDNode>(Srl.getOperand(1))) {
6430 Srl = DAG.getZExtOrTrunc(Srl.getOperand(0), SDLoc(Srl.getOperand(0)),
6431 EVT(MVT::i32));
6432
6433 unsigned SrcOffset = C->getZExtValue() + 8 * Offset;
6434 if (SrcOffset < 32 && SrcOffset % 8 == 0) {
6435 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0 + SrcOffset / 8, SL,
6436 MVT::f32, Srl);
6437 }
6438 }
6439 }
6440
6441 APInt Demanded = APInt::getBitsSet(32, 8 * Offset, 8 * Offset + 8);
6442
Craig Topperd0af7e82017-04-28 05:31:46 +00006443 KnownBits Known;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006444 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
6445 !DCI.isBeforeLegalizeOps());
6446 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Akira Hatanaka22e839f2017-04-21 18:53:12 +00006447 if (TLI.ShrinkDemandedConstant(Src, Demanded, TLO) ||
Craig Topperd0af7e82017-04-28 05:31:46 +00006448 TLI.SimplifyDemandedBits(Src, Demanded, Known, TLO)) {
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006449 DCI.CommitTargetLoweringOpt(TLO);
6450 }
6451
6452 return SDValue();
6453}
6454
Tom Stellard75aadc22012-12-11 21:25:42 +00006455SDValue SITargetLowering::PerformDAGCombine(SDNode *N,
6456 DAGCombinerInfo &DCI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00006457 switch (N->getOpcode()) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00006458 default:
6459 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +00006460 case ISD::ADD:
6461 return performAddCombine(N, DCI);
Stanislav Mekhanoshina8b26932017-06-21 22:30:01 +00006462 case ISD::SUB:
6463 return performSubCombine(N, DCI);
6464 case ISD::ADDCARRY:
6465 case ISD::SUBCARRY:
6466 return performAddCarrySubCarryCombine(N, DCI);
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006467 case ISD::FADD:
6468 return performFAddCombine(N, DCI);
6469 case ISD::FSUB:
6470 return performFSubCombine(N, DCI);
Matt Arsenault6f6233d2015-01-06 23:00:41 +00006471 case ISD::SETCC:
6472 return performSetCCCombine(N, DCI);
Matt Arsenault5b39b342016-01-28 20:53:48 +00006473 case ISD::FMAXNUM:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006474 case ISD::FMINNUM:
Matt Arsenault5881f4e2015-06-09 00:52:37 +00006475 case ISD::SMAX:
6476 case ISD::SMIN:
6477 case ISD::UMAX:
Matt Arsenault5b39b342016-01-28 20:53:48 +00006478 case ISD::UMIN:
6479 case AMDGPUISD::FMIN_LEGACY:
6480 case AMDGPUISD::FMAX_LEGACY: {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006481 if (DCI.getDAGCombineLevel() >= AfterLegalizeDAG &&
6482 getTargetMachine().getOptLevel() > CodeGenOpt::None)
Matt Arsenaultf639c322016-01-28 20:53:42 +00006483 return performMinMaxCombine(N, DCI);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00006484 break;
6485 }
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006486 case ISD::LOAD:
6487 case ISD::STORE:
6488 case ISD::ATOMIC_LOAD:
6489 case ISD::ATOMIC_STORE:
6490 case ISD::ATOMIC_CMP_SWAP:
6491 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS:
6492 case ISD::ATOMIC_SWAP:
6493 case ISD::ATOMIC_LOAD_ADD:
6494 case ISD::ATOMIC_LOAD_SUB:
6495 case ISD::ATOMIC_LOAD_AND:
6496 case ISD::ATOMIC_LOAD_OR:
6497 case ISD::ATOMIC_LOAD_XOR:
6498 case ISD::ATOMIC_LOAD_NAND:
6499 case ISD::ATOMIC_LOAD_MIN:
6500 case ISD::ATOMIC_LOAD_MAX:
6501 case ISD::ATOMIC_LOAD_UMIN:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00006502 case ISD::ATOMIC_LOAD_UMAX:
6503 case AMDGPUISD::ATOMIC_INC:
Eugene Zelenko66203762017-01-21 00:53:49 +00006504 case AMDGPUISD::ATOMIC_DEC: // TODO: Target mem intrinsics.
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006505 if (DCI.isBeforeLegalize())
6506 break;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006507 return performMemSDNodeCombine(cast<MemSDNode>(N), DCI);
Matt Arsenaultd0101a22015-01-06 23:00:46 +00006508 case ISD::AND:
6509 return performAndCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00006510 case ISD::OR:
6511 return performOrCombine(N, DCI);
Matt Arsenaultfa5f7672016-09-14 15:19:03 +00006512 case ISD::XOR:
6513 return performXorCombine(N, DCI);
Matt Arsenault8edfaee2017-03-31 19:53:03 +00006514 case ISD::ZERO_EXTEND:
6515 return performZeroExtendCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00006516 case AMDGPUISD::FP_CLASS:
6517 return performClassCombine(N, DCI);
Matt Arsenault9cd90712016-04-14 01:42:16 +00006518 case ISD::FCANONICALIZE:
6519 return performFCanonicalizeCombine(N, DCI);
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00006520 case AMDGPUISD::FRACT:
6521 case AMDGPUISD::RCP:
6522 case AMDGPUISD::RSQ:
Matt Arsenault32fc5272016-07-26 16:45:45 +00006523 case AMDGPUISD::RCP_LEGACY:
Matt Arsenaultb6d8c372016-06-20 18:33:56 +00006524 case AMDGPUISD::RSQ_LEGACY:
6525 case AMDGPUISD::RSQ_CLAMP:
6526 case AMDGPUISD::LDEXP: {
6527 SDValue Src = N->getOperand(0);
6528 if (Src.isUndef())
6529 return Src;
6530 break;
6531 }
Matt Arsenaultd8b73d52016-12-22 03:44:42 +00006532 case ISD::SINT_TO_FP:
6533 case ISD::UINT_TO_FP:
6534 return performUCharToFloatCombine(N, DCI);
6535 case AMDGPUISD::CVT_F32_UBYTE0:
6536 case AMDGPUISD::CVT_F32_UBYTE1:
6537 case AMDGPUISD::CVT_F32_UBYTE2:
6538 case AMDGPUISD::CVT_F32_UBYTE3:
6539 return performCvtF32UByteNCombine(N, DCI);
Matt Arsenault2fdf2a12017-02-21 23:35:48 +00006540 case AMDGPUISD::FMED3:
6541 return performFMed3Combine(N, DCI);
Matt Arsenault1f17c662017-02-22 00:27:34 +00006542 case AMDGPUISD::CVT_PKRTZ_F16_F32:
6543 return performCvtPkRTZCombine(N, DCI);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00006544 case ISD::SCALAR_TO_VECTOR: {
6545 SelectionDAG &DAG = DCI.DAG;
6546 EVT VT = N->getValueType(0);
6547
6548 // v2i16 (scalar_to_vector i16:x) -> v2i16 (bitcast (any_extend i16:x))
6549 if (VT == MVT::v2i16 || VT == MVT::v2f16) {
6550 SDLoc SL(N);
6551 SDValue Src = N->getOperand(0);
6552 EVT EltVT = Src.getValueType();
6553 if (EltVT == MVT::f16)
6554 Src = DAG.getNode(ISD::BITCAST, SL, MVT::i16, Src);
6555
6556 SDValue Ext = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, Src);
6557 return DAG.getNode(ISD::BITCAST, SL, VT, Ext);
6558 }
6559
6560 break;
6561 }
Matt Arsenaultbf5482e2017-05-11 17:26:25 +00006562 case ISD::EXTRACT_VECTOR_ELT:
6563 return performExtractVectorEltCombine(N, DCI);
Matt Arsenault8cbb4882017-09-20 21:01:24 +00006564 case ISD::BUILD_VECTOR:
6565 return performBuildVectorCombine(N, DCI);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00006566 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00006567 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Tom Stellard75aadc22012-12-11 21:25:42 +00006568}
Christian Konigd910b7d2013-02-26 17:52:16 +00006569
Christian Konig8e06e2a2013-04-10 08:39:08 +00006570/// \brief Helper function for adjustWritemask
Benjamin Kramer635e3682013-05-23 15:43:05 +00006571static unsigned SubIdx2Lane(unsigned Idx) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00006572 switch (Idx) {
6573 default: return 0;
6574 case AMDGPU::sub0: return 0;
6575 case AMDGPU::sub1: return 1;
6576 case AMDGPU::sub2: return 2;
6577 case AMDGPU::sub3: return 3;
6578 }
6579}
6580
6581/// \brief Adjust the writemask of MIMG instructions
6582void SITargetLowering::adjustWritemask(MachineSDNode *&Node,
6583 SelectionDAG &DAG) const {
6584 SDNode *Users[4] = { };
Tom Stellard54774e52013-10-23 02:53:47 +00006585 unsigned Lane = 0;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00006586 unsigned DmaskIdx = (Node->getNumOperands() - Node->getNumValues() == 9) ? 2 : 3;
6587 unsigned OldDmask = Node->getConstantOperandVal(DmaskIdx);
Tom Stellard54774e52013-10-23 02:53:47 +00006588 unsigned NewDmask = 0;
Christian Konig8e06e2a2013-04-10 08:39:08 +00006589
6590 // Try to figure out the used register components
6591 for (SDNode::use_iterator I = Node->use_begin(), E = Node->use_end();
6592 I != E; ++I) {
6593
Matt Arsenault93e65ea2017-02-22 21:16:41 +00006594 // Don't look at users of the chain.
6595 if (I.getUse().getResNo() != 0)
6596 continue;
6597
Christian Konig8e06e2a2013-04-10 08:39:08 +00006598 // Abort if we can't understand the usage
6599 if (!I->isMachineOpcode() ||
6600 I->getMachineOpcode() != TargetOpcode::EXTRACT_SUBREG)
6601 return;
6602
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +00006603 // Lane means which subreg of %vgpra_vgprb_vgprc_vgprd is used.
Tom Stellard54774e52013-10-23 02:53:47 +00006604 // Note that subregs are packed, i.e. Lane==0 is the first bit set
6605 // in OldDmask, so it can be any of X,Y,Z,W; Lane==1 is the second bit
6606 // set, etc.
Christian Konig8b1ed282013-04-10 08:39:16 +00006607 Lane = SubIdx2Lane(I->getConstantOperandVal(1));
Christian Konig8e06e2a2013-04-10 08:39:08 +00006608
Tom Stellard54774e52013-10-23 02:53:47 +00006609 // Set which texture component corresponds to the lane.
6610 unsigned Comp;
6611 for (unsigned i = 0, Dmask = OldDmask; i <= Lane; i++) {
6612 assert(Dmask);
Tom Stellard03a5c082013-10-23 03:50:25 +00006613 Comp = countTrailingZeros(Dmask);
Tom Stellard54774e52013-10-23 02:53:47 +00006614 Dmask &= ~(1 << Comp);
6615 }
6616
Christian Konig8e06e2a2013-04-10 08:39:08 +00006617 // Abort if we have more than one user per component
6618 if (Users[Lane])
6619 return;
6620
6621 Users[Lane] = *I;
Tom Stellard54774e52013-10-23 02:53:47 +00006622 NewDmask |= 1 << Comp;
Christian Konig8e06e2a2013-04-10 08:39:08 +00006623 }
6624
Tom Stellard54774e52013-10-23 02:53:47 +00006625 // Abort if there's no change
6626 if (NewDmask == OldDmask)
Christian Konig8e06e2a2013-04-10 08:39:08 +00006627 return;
6628
6629 // Adjust the writemask in the node
6630 std::vector<SDValue> Ops;
Nikolay Haustov2f684f12016-02-26 09:51:05 +00006631 Ops.insert(Ops.end(), Node->op_begin(), Node->op_begin() + DmaskIdx);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006632 Ops.push_back(DAG.getTargetConstant(NewDmask, SDLoc(Node), MVT::i32));
Nikolay Haustov2f684f12016-02-26 09:51:05 +00006633 Ops.insert(Ops.end(), Node->op_begin() + DmaskIdx + 1, Node->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +00006634 Node = (MachineSDNode*)DAG.UpdateNodeOperands(Node, Ops);
Christian Konig8e06e2a2013-04-10 08:39:08 +00006635
Christian Konig8b1ed282013-04-10 08:39:16 +00006636 // If we only got one lane, replace it with a copy
Tom Stellard54774e52013-10-23 02:53:47 +00006637 // (if NewDmask has only one bit set...)
6638 if (NewDmask && (NewDmask & (NewDmask-1)) == 0) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006639 SDValue RC = DAG.getTargetConstant(AMDGPU::VGPR_32RegClassID, SDLoc(),
6640 MVT::i32);
Christian Konig8b1ed282013-04-10 08:39:16 +00006641 SDNode *Copy = DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006642 SDLoc(), Users[Lane]->getValueType(0),
Christian Konig8b1ed282013-04-10 08:39:16 +00006643 SDValue(Node, 0), RC);
6644 DAG.ReplaceAllUsesWith(Users[Lane], Copy);
6645 return;
6646 }
6647
Christian Konig8e06e2a2013-04-10 08:39:08 +00006648 // Update the users of the node with the new indices
6649 for (unsigned i = 0, Idx = AMDGPU::sub0; i < 4; ++i) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00006650 SDNode *User = Users[i];
6651 if (!User)
6652 continue;
6653
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006654 SDValue Op = DAG.getTargetConstant(Idx, SDLoc(User), MVT::i32);
Christian Konig8e06e2a2013-04-10 08:39:08 +00006655 DAG.UpdateNodeOperands(User, User->getOperand(0), Op);
6656
6657 switch (Idx) {
6658 default: break;
6659 case AMDGPU::sub0: Idx = AMDGPU::sub1; break;
6660 case AMDGPU::sub1: Idx = AMDGPU::sub2; break;
6661 case AMDGPU::sub2: Idx = AMDGPU::sub3; break;
6662 }
6663 }
6664}
6665
Tom Stellardc98ee202015-07-16 19:40:07 +00006666static bool isFrameIndexOp(SDValue Op) {
6667 if (Op.getOpcode() == ISD::AssertZext)
6668 Op = Op.getOperand(0);
6669
6670 return isa<FrameIndexSDNode>(Op);
6671}
6672
Tom Stellard3457a842014-10-09 19:06:00 +00006673/// \brief Legalize target independent instructions (e.g. INSERT_SUBREG)
6674/// with frame index operands.
6675/// LLVM assumes that inputs are to these instructions are registers.
Matt Arsenault0d0d6c22017-04-12 21:58:23 +00006676SDNode *SITargetLowering::legalizeTargetIndependentNode(SDNode *Node,
6677 SelectionDAG &DAG) const {
6678 if (Node->getOpcode() == ISD::CopyToReg) {
6679 RegisterSDNode *DestReg = cast<RegisterSDNode>(Node->getOperand(1));
6680 SDValue SrcVal = Node->getOperand(2);
6681
6682 // Insert a copy to a VReg_1 virtual register so LowerI1Copies doesn't have
6683 // to try understanding copies to physical registers.
6684 if (SrcVal.getValueType() == MVT::i1 &&
6685 TargetRegisterInfo::isPhysicalRegister(DestReg->getReg())) {
6686 SDLoc SL(Node);
6687 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
6688 SDValue VReg = DAG.getRegister(
6689 MRI.createVirtualRegister(&AMDGPU::VReg_1RegClass), MVT::i1);
6690
6691 SDNode *Glued = Node->getGluedNode();
6692 SDValue ToVReg
6693 = DAG.getCopyToReg(Node->getOperand(0), SL, VReg, SrcVal,
6694 SDValue(Glued, Glued ? Glued->getNumValues() - 1 : 0));
6695 SDValue ToResultReg
6696 = DAG.getCopyToReg(ToVReg, SL, SDValue(DestReg, 0),
6697 VReg, ToVReg.getValue(1));
6698 DAG.ReplaceAllUsesWith(Node, ToResultReg.getNode());
6699 DAG.RemoveDeadNode(Node);
6700 return ToResultReg.getNode();
6701 }
6702 }
Tom Stellard8dd392e2014-10-09 18:09:15 +00006703
6704 SmallVector<SDValue, 8> Ops;
Tom Stellard3457a842014-10-09 19:06:00 +00006705 for (unsigned i = 0; i < Node->getNumOperands(); ++i) {
Tom Stellardc98ee202015-07-16 19:40:07 +00006706 if (!isFrameIndexOp(Node->getOperand(i))) {
Tom Stellard3457a842014-10-09 19:06:00 +00006707 Ops.push_back(Node->getOperand(i));
Tom Stellard8dd392e2014-10-09 18:09:15 +00006708 continue;
6709 }
6710
Tom Stellard3457a842014-10-09 19:06:00 +00006711 SDLoc DL(Node);
Tom Stellard8dd392e2014-10-09 18:09:15 +00006712 Ops.push_back(SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL,
Tom Stellard3457a842014-10-09 19:06:00 +00006713 Node->getOperand(i).getValueType(),
6714 Node->getOperand(i)), 0));
Tom Stellard8dd392e2014-10-09 18:09:15 +00006715 }
6716
Mark Searles4e3d6162017-10-16 23:38:53 +00006717 return DAG.UpdateNodeOperands(Node, Ops);
Tom Stellard8dd392e2014-10-09 18:09:15 +00006718}
6719
Matt Arsenault08d84942014-06-03 23:06:13 +00006720/// \brief Fold the instructions after selecting them.
Christian Konig8e06e2a2013-04-10 08:39:08 +00006721SDNode *SITargetLowering::PostISelFolding(MachineSDNode *Node,
6722 SelectionDAG &DAG) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00006723 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00006724 unsigned Opcode = Node->getMachineOpcode();
Christian Konig8e06e2a2013-04-10 08:39:08 +00006725
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +00006726 if (TII->isMIMG(Opcode) && !TII->get(Opcode).mayStore() &&
6727 !TII->isGather4(Opcode))
Christian Konig8e06e2a2013-04-10 08:39:08 +00006728 adjustWritemask(Node, DAG);
6729
Nicolai Haehnlef2c64db2016-02-18 16:44:18 +00006730 if (Opcode == AMDGPU::INSERT_SUBREG ||
6731 Opcode == AMDGPU::REG_SEQUENCE) {
Tom Stellard8dd392e2014-10-09 18:09:15 +00006732 legalizeTargetIndependentNode(Node, DAG);
6733 return Node;
6734 }
Matt Arsenault206f8262017-08-01 20:49:41 +00006735
6736 switch (Opcode) {
6737 case AMDGPU::V_DIV_SCALE_F32:
6738 case AMDGPU::V_DIV_SCALE_F64: {
6739 // Satisfy the operand register constraint when one of the inputs is
6740 // undefined. Ordinarily each undef value will have its own implicit_def of
6741 // a vreg, so force these to use a single register.
6742 SDValue Src0 = Node->getOperand(0);
6743 SDValue Src1 = Node->getOperand(1);
6744 SDValue Src2 = Node->getOperand(2);
6745
6746 if ((Src0.isMachineOpcode() &&
6747 Src0.getMachineOpcode() != AMDGPU::IMPLICIT_DEF) &&
6748 (Src0 == Src1 || Src0 == Src2))
6749 break;
6750
6751 MVT VT = Src0.getValueType().getSimpleVT();
6752 const TargetRegisterClass *RC = getRegClassFor(VT);
6753
6754 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
6755 SDValue UndefReg = DAG.getRegister(MRI.createVirtualRegister(RC), VT);
6756
6757 SDValue ImpDef = DAG.getCopyToReg(DAG.getEntryNode(), SDLoc(Node),
6758 UndefReg, Src0, SDValue());
6759
6760 // src0 must be the same register as src1 or src2, even if the value is
6761 // undefined, so make sure we don't violate this constraint.
6762 if (Src0.isMachineOpcode() &&
6763 Src0.getMachineOpcode() == AMDGPU::IMPLICIT_DEF) {
6764 if (Src1.isMachineOpcode() &&
6765 Src1.getMachineOpcode() != AMDGPU::IMPLICIT_DEF)
6766 Src0 = Src1;
6767 else if (Src2.isMachineOpcode() &&
6768 Src2.getMachineOpcode() != AMDGPU::IMPLICIT_DEF)
6769 Src0 = Src2;
6770 else {
6771 assert(Src1.getMachineOpcode() == AMDGPU::IMPLICIT_DEF);
6772 Src0 = UndefReg;
6773 Src1 = UndefReg;
6774 }
6775 } else
6776 break;
6777
6778 SmallVector<SDValue, 4> Ops = { Src0, Src1, Src2 };
6779 for (unsigned I = 3, N = Node->getNumOperands(); I != N; ++I)
6780 Ops.push_back(Node->getOperand(I));
6781
6782 Ops.push_back(ImpDef.getValue(1));
6783 return DAG.getMachineNode(Opcode, SDLoc(Node), Node->getVTList(), Ops);
6784 }
6785 default:
6786 break;
6787 }
6788
Tom Stellard654d6692015-01-08 15:08:17 +00006789 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00006790}
Christian Konig8b1ed282013-04-10 08:39:16 +00006791
6792/// \brief Assign the register class depending on the number of
6793/// bits set in the writemask
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006794void SITargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI,
Christian Konig8b1ed282013-04-10 08:39:16 +00006795 SDNode *Node) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00006796 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00006797
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006798 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00006799
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006800 if (TII->isVOP3(MI.getOpcode())) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00006801 // Make sure constant bus requirements are respected.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006802 TII->legalizeOperandsVOP3(MRI, MI);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00006803 return;
6804 }
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +00006805
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006806 if (TII->isMIMG(MI)) {
6807 unsigned VReg = MI.getOperand(0).getReg();
Changpeng Fang8236fe12016-11-14 18:33:18 +00006808 const TargetRegisterClass *RC = MRI.getRegClass(VReg);
6809 // TODO: Need mapping tables to handle other cases (register classes).
6810 if (RC != &AMDGPU::VReg_128RegClass)
6811 return;
6812
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006813 unsigned DmaskIdx = MI.getNumOperands() == 12 ? 3 : 4;
6814 unsigned Writemask = MI.getOperand(DmaskIdx).getImm();
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00006815 unsigned BitsSet = 0;
6816 for (unsigned i = 0; i < 4; ++i)
6817 BitsSet += Writemask & (1 << i) ? 1 : 0;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00006818 switch (BitsSet) {
6819 default: return;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00006820 case 1: RC = &AMDGPU::VGPR_32RegClass; break;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00006821 case 2: RC = &AMDGPU::VReg_64RegClass; break;
6822 case 3: RC = &AMDGPU::VReg_96RegClass; break;
6823 }
6824
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006825 unsigned NewOpcode = TII->getMaskedMIMGOp(MI.getOpcode(), BitsSet);
6826 MI.setDesc(TII->get(NewOpcode));
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00006827 MRI.setRegClass(VReg, RC);
Christian Konig8b1ed282013-04-10 08:39:16 +00006828 return;
Christian Konig8b1ed282013-04-10 08:39:16 +00006829 }
6830
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00006831 // Replace unused atomics with the no return version.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006832 int NoRetAtomicOp = AMDGPU::getAtomicNoRetOp(MI.getOpcode());
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00006833 if (NoRetAtomicOp != -1) {
6834 if (!Node->hasAnyUseOfValue(0)) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006835 MI.setDesc(TII->get(NoRetAtomicOp));
6836 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00006837 return;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00006838 }
6839
Tom Stellard354a43c2016-04-01 18:27:37 +00006840 // For mubuf_atomic_cmpswap, we need to have tablegen use an extract_subreg
6841 // instruction, because the return type of these instructions is a vec2 of
6842 // the memory type, so it can be tied to the input operand.
6843 // This means these instructions always have a use, so we need to add a
6844 // special case to check if the atomic has only one extract_subreg use,
6845 // which itself has no uses.
6846 if ((Node->hasNUsesOfValue(1, 0) &&
Nicolai Haehnle750082d2016-04-15 14:42:36 +00006847 Node->use_begin()->isMachineOpcode() &&
Tom Stellard354a43c2016-04-01 18:27:37 +00006848 Node->use_begin()->getMachineOpcode() == AMDGPU::EXTRACT_SUBREG &&
6849 !Node->use_begin()->hasAnyUseOfValue(0))) {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006850 unsigned Def = MI.getOperand(0).getReg();
Tom Stellard354a43c2016-04-01 18:27:37 +00006851
6852 // Change this into a noret atomic.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006853 MI.setDesc(TII->get(NoRetAtomicOp));
6854 MI.RemoveOperand(0);
Tom Stellard354a43c2016-04-01 18:27:37 +00006855
6856 // If we only remove the def operand from the atomic instruction, the
6857 // extract_subreg will be left with a use of a vreg without a def.
6858 // So we need to insert an implicit_def to avoid machine verifier
6859 // errors.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00006860 BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
Tom Stellard354a43c2016-04-01 18:27:37 +00006861 TII->get(AMDGPU::IMPLICIT_DEF), Def);
6862 }
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00006863 return;
6864 }
Christian Konig8b1ed282013-04-10 08:39:16 +00006865}
Tom Stellard0518ff82013-06-03 17:39:58 +00006866
Benjamin Kramerbdc49562016-06-12 15:39:02 +00006867static SDValue buildSMovImm32(SelectionDAG &DAG, const SDLoc &DL,
6868 uint64_t Val) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006869 SDValue K = DAG.getTargetConstant(Val, DL, MVT::i32);
Matt Arsenault485defe2014-11-05 19:01:17 +00006870 return SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, K), 0);
6871}
6872
6873MachineSDNode *SITargetLowering::wrapAddr64Rsrc(SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00006874 const SDLoc &DL,
Matt Arsenault485defe2014-11-05 19:01:17 +00006875 SDValue Ptr) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00006876 const SIInstrInfo *TII = getSubtarget()->getInstrInfo();
Matt Arsenault485defe2014-11-05 19:01:17 +00006877
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00006878 // Build the half of the subregister with the constants before building the
6879 // full 128-bit register. If we are building multiple resource descriptors,
6880 // this will allow CSEing of the 2-component register.
6881 const SDValue Ops0[] = {
6882 DAG.getTargetConstant(AMDGPU::SGPR_64RegClassID, DL, MVT::i32),
6883 buildSMovImm32(DAG, DL, 0),
6884 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
6885 buildSMovImm32(DAG, DL, TII->getDefaultRsrcDataFormat() >> 32),
6886 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
6887 };
Matt Arsenault485defe2014-11-05 19:01:17 +00006888
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00006889 SDValue SubRegHi = SDValue(DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL,
6890 MVT::v2i32, Ops0), 0);
Matt Arsenault485defe2014-11-05 19:01:17 +00006891
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00006892 // Combine the constants and the pointer.
6893 const SDValue Ops1[] = {
6894 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
6895 Ptr,
6896 DAG.getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32),
6897 SubRegHi,
6898 DAG.getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32)
6899 };
Matt Arsenault485defe2014-11-05 19:01:17 +00006900
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00006901 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops1);
Matt Arsenault485defe2014-11-05 19:01:17 +00006902}
6903
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00006904/// \brief Return a resource descriptor with the 'Add TID' bit enabled
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00006905/// The TID (Thread ID) is multiplied by the stride value (bits [61:48]
6906/// of the resource descriptor) to create an offset, which is added to
6907/// the resource pointer.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00006908MachineSDNode *SITargetLowering::buildRSRC(SelectionDAG &DAG, const SDLoc &DL,
6909 SDValue Ptr, uint32_t RsrcDword1,
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00006910 uint64_t RsrcDword2And3) const {
6911 SDValue PtrLo = DAG.getTargetExtractSubreg(AMDGPU::sub0, DL, MVT::i32, Ptr);
6912 SDValue PtrHi = DAG.getTargetExtractSubreg(AMDGPU::sub1, DL, MVT::i32, Ptr);
6913 if (RsrcDword1) {
6914 PtrHi = SDValue(DAG.getMachineNode(AMDGPU::S_OR_B32, DL, MVT::i32, PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006915 DAG.getConstant(RsrcDword1, DL, MVT::i32)),
6916 0);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00006917 }
6918
6919 SDValue DataLo = buildSMovImm32(DAG, DL,
6920 RsrcDword2And3 & UINT64_C(0xFFFFFFFF));
6921 SDValue DataHi = buildSMovImm32(DAG, DL, RsrcDword2And3 >> 32);
6922
6923 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006924 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00006925 PtrLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006926 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00006927 PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006928 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00006929 DataLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006930 DAG.getTargetConstant(AMDGPU::sub2, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00006931 DataHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006932 DAG.getTargetConstant(AMDGPU::sub3, DL, MVT::i32)
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00006933 };
6934
6935 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops);
6936}
6937
Tom Stellardd7e6f132015-04-08 01:09:26 +00006938//===----------------------------------------------------------------------===//
6939// SI Inline Assembly Support
6940//===----------------------------------------------------------------------===//
6941
6942std::pair<unsigned, const TargetRegisterClass *>
6943SITargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00006944 StringRef Constraint,
Tom Stellardd7e6f132015-04-08 01:09:26 +00006945 MVT VT) const {
Matt Arsenault742deb22016-11-18 04:42:57 +00006946 if (!isTypeLegal(VT))
6947 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00006948
6949 if (Constraint.size() == 1) {
6950 switch (Constraint[0]) {
6951 case 's':
6952 case 'r':
6953 switch (VT.getSizeInBits()) {
6954 default:
6955 return std::make_pair(0U, nullptr);
6956 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00006957 case 16:
Marek Olsak79c05872016-11-25 17:37:09 +00006958 return std::make_pair(0U, &AMDGPU::SReg_32_XM0RegClass);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00006959 case 64:
6960 return std::make_pair(0U, &AMDGPU::SGPR_64RegClass);
6961 case 128:
6962 return std::make_pair(0U, &AMDGPU::SReg_128RegClass);
6963 case 256:
6964 return std::make_pair(0U, &AMDGPU::SReg_256RegClass);
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +00006965 case 512:
6966 return std::make_pair(0U, &AMDGPU::SReg_512RegClass);
Tom Stellardb3c3bda2015-12-10 02:12:53 +00006967 }
6968
6969 case 'v':
6970 switch (VT.getSizeInBits()) {
6971 default:
6972 return std::make_pair(0U, nullptr);
6973 case 32:
Matt Arsenault9e910142016-12-20 19:06:12 +00006974 case 16:
Tom Stellardb3c3bda2015-12-10 02:12:53 +00006975 return std::make_pair(0U, &AMDGPU::VGPR_32RegClass);
6976 case 64:
6977 return std::make_pair(0U, &AMDGPU::VReg_64RegClass);
6978 case 96:
6979 return std::make_pair(0U, &AMDGPU::VReg_96RegClass);
6980 case 128:
6981 return std::make_pair(0U, &AMDGPU::VReg_128RegClass);
6982 case 256:
6983 return std::make_pair(0U, &AMDGPU::VReg_256RegClass);
6984 case 512:
6985 return std::make_pair(0U, &AMDGPU::VReg_512RegClass);
6986 }
Tom Stellardd7e6f132015-04-08 01:09:26 +00006987 }
6988 }
6989
6990 if (Constraint.size() > 1) {
6991 const TargetRegisterClass *RC = nullptr;
6992 if (Constraint[1] == 'v') {
6993 RC = &AMDGPU::VGPR_32RegClass;
6994 } else if (Constraint[1] == 's') {
6995 RC = &AMDGPU::SGPR_32RegClass;
6996 }
6997
6998 if (RC) {
Matt Arsenault0b554ed2015-06-23 02:05:55 +00006999 uint32_t Idx;
7000 bool Failed = Constraint.substr(2).getAsInteger(10, Idx);
7001 if (!Failed && Idx < RC->getNumRegs())
Tom Stellardd7e6f132015-04-08 01:09:26 +00007002 return std::make_pair(RC->getRegister(Idx), RC);
7003 }
7004 }
7005 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
7006}
Tom Stellardb3c3bda2015-12-10 02:12:53 +00007007
7008SITargetLowering::ConstraintType
7009SITargetLowering::getConstraintType(StringRef Constraint) const {
7010 if (Constraint.size() == 1) {
7011 switch (Constraint[0]) {
7012 default: break;
7013 case 's':
7014 case 'v':
7015 return C_RegisterClass;
7016 }
7017 }
7018 return TargetLowering::getConstraintType(Constraint);
7019}
Matt Arsenault1cc47f82017-07-18 16:44:56 +00007020
7021// Figure out which registers should be reserved for stack access. Only after
7022// the function is legalized do we know all of the non-spill stack objects or if
7023// calls are present.
7024void SITargetLowering::finalizeLowering(MachineFunction &MF) const {
7025 MachineRegisterInfo &MRI = MF.getRegInfo();
7026 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
7027 const MachineFrameInfo &MFI = MF.getFrameInfo();
7028 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
7029 const SIRegisterInfo *TRI = ST.getRegisterInfo();
7030
7031 if (Info->isEntryFunction()) {
7032 // Callable functions have fixed registers used for stack access.
7033 reservePrivateMemoryRegs(getTargetMachine(), MF, *TRI, *Info);
7034 }
7035
7036 // We have to assume the SP is needed in case there are calls in the function
7037 // during lowering. Calls are only detected after the function is
7038 // lowered. We're about to reserve registers, so don't bother using it if we
7039 // aren't really going to use it.
7040 bool NeedSP = !Info->isEntryFunction() ||
7041 MFI.hasVarSizedObjects() ||
7042 MFI.hasCalls();
7043
7044 if (NeedSP) {
7045 unsigned ReservedStackPtrOffsetReg = TRI->reservedStackPtrOffsetReg(MF);
7046 Info->setStackPtrOffsetReg(ReservedStackPtrOffsetReg);
7047
7048 assert(Info->getStackPtrOffsetReg() != Info->getFrameOffsetReg());
7049 assert(!TRI->isSubRegister(Info->getScratchRSrcReg(),
7050 Info->getStackPtrOffsetReg()));
7051 MRI.replaceRegWith(AMDGPU::SP_REG, Info->getStackPtrOffsetReg());
7052 }
7053
7054 MRI.replaceRegWith(AMDGPU::PRIVATE_RSRC_REG, Info->getScratchRSrcReg());
7055 MRI.replaceRegWith(AMDGPU::FP_REG, Info->getFrameOffsetReg());
7056 MRI.replaceRegWith(AMDGPU::SCRATCH_WAVE_OFFSET_REG,
7057 Info->getScratchWaveOffsetReg());
7058
7059 TargetLoweringBase::finalizeLowering(MF);
7060}
Matt Arsenault45b98182017-11-15 00:45:43 +00007061
7062void SITargetLowering::computeKnownBitsForFrameIndex(const SDValue Op,
7063 KnownBits &Known,
7064 const APInt &DemandedElts,
7065 const SelectionDAG &DAG,
7066 unsigned Depth) const {
7067 TargetLowering::computeKnownBitsForFrameIndex(Op, Known, DemandedElts,
7068 DAG, Depth);
7069
7070 if (getSubtarget()->enableHugePrivateBuffer())
7071 return;
7072
7073 // Technically it may be possible to have a dispatch with a single workitem
7074 // that uses the full private memory size, but that's not really useful. We
7075 // can't use vaddr in MUBUF instructions if we don't know the address
7076 // calculation won't overflow, so assume the sign bit is never set.
7077 Known.Zero.setHighBits(AssumeFrameIndexHighZeroBits);
7078}