blob: 5a63f04d6abf35eb14e1ae9da960aa8c294cfa71 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Amara Emerson52cfb6a2013-10-03 09:31:51 +000010#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMBaseInfo.h"
13#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000014#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000015#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000016#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000017#include "llvm/ADT/StringSwitch.h"
Roman Divacky4b5507a2015-10-02 18:25:25 +000018#include "llvm/ADT/Triple.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000019#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000021#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000023#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000024#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCExpr.h"
26#include "llvm/MC/MCInst.h"
27#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000028#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000029#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/MC/MCParser/MCAsmLexer.h"
31#include "llvm/MC/MCParser/MCAsmParser.h"
Pete Cooper80d21cb2015-06-22 19:35:57 +000032#include "llvm/MC/MCParser/MCAsmParserUtils.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
34#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000035#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/MC/MCStreamer.h"
37#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000038#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000039#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000040#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000041#include "llvm/Support/ARMEHABI.h"
Renato Golinf5f373f2015-05-08 21:04:27 +000042#include "llvm/Support/TargetParser.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000043#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000044#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000045#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Support/SourceMgr.h"
48#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000059class UnwindContext {
60 MCAsmParser &Parser;
61
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000062 typedef SmallVector<SMLoc, 4> Locs;
63
64 Locs FnStartLocs;
65 Locs CantUnwindLocs;
66 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000067 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000068 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000069 int FPReg;
70
71public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000072 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000073
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000074 bool hasFnStart() const { return !FnStartLocs.empty(); }
75 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
76 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000077 bool hasPersonality() const {
78 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
79 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000080
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000081 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
82 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
83 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
84 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000086
87 void saveFPReg(int Reg) { FPReg = Reg; }
88 int getFPReg() const { return FPReg; }
89
90 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000091 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
92 FI != FE; ++FI)
93 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000094 }
95 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000096 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
97 UE = CantUnwindLocs.end(); UI != UE; ++UI)
98 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000099 }
100 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000101 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
102 HE = HandlerDataLocs.end(); HI != HE; ++HI)
103 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 }
105 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000106 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000107 PE = PersonalityLocs.end(),
108 PII = PersonalityIndexLocs.begin(),
109 PIE = PersonalityIndexLocs.end();
110 PI != PE || PII != PIE;) {
111 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
112 Parser.Note(*PI++, ".personality was specified here");
113 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
114 Parser.Note(*PII++, ".personalityindex was specified here");
115 else
116 llvm_unreachable(".personality and .personalityindex cannot be "
117 "at the same location");
118 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000119 }
120
121 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000122 FnStartLocs = Locs();
123 CantUnwindLocs = Locs();
124 PersonalityLocs = Locs();
125 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000126 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000127 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000128 }
129};
130
Evan Cheng11424442011-07-26 00:24:13 +0000131class ARMAsmParser : public MCTargetAsmParser {
Joey Gouly0e76fa72013-09-12 10:28:05 +0000132 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000133 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000134 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000135
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000136 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000137 assert(getParser().getStreamer().getTargetStreamer() &&
138 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000167 bool inITBlock() { return ITState.CurPosition != ~0U; }
168 bool lastInITBlock() {
169 return ITState.CurPosition == 4 - countTrailingZeros(ITState.Mask);
170 }
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000171 void forwardITPosition() {
172 if (!inITBlock()) return;
173 // Move to the next instruction in the IT block, if there is one. If not,
174 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000175 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000176 if (++ITState.CurPosition == 5 - TZ)
177 ITState.CurPosition = ~0U; // Done with the IT block after this.
178 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000179
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000180 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000181 return getParser().Note(L, Msg, Ranges);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000182 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000183 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000184 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000185 return getParser().Warning(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 }
187 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000188 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000189 return getParser().Error(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000191
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000192 bool validatetLDMRegList(const MCInst &Inst, const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +0000193 unsigned ListNo, bool IsARPop = false);
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000194 bool validatetSTMRegList(const MCInst &Inst, const OperandVector &Operands,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000195 unsigned ListNo);
196
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000197 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000198 bool tryParseRegisterWithWriteBack(OperandVector &);
199 int tryParseShiftRegister(OperandVector &);
200 bool parseRegisterList(OperandVector &);
201 bool parseMemory(OperandVector &);
202 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000204 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
205 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000206 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000207 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000208 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000209 bool parseDirectiveThumbFunc(SMLoc L);
210 bool parseDirectiveCode(SMLoc L);
211 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000212 bool parseDirectiveReq(StringRef Name, SMLoc L);
213 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000214 bool parseDirectiveArch(SMLoc L);
215 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000216 bool parseDirectiveCPU(SMLoc L);
217 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000218 bool parseDirectiveFnStart(SMLoc L);
219 bool parseDirectiveFnEnd(SMLoc L);
220 bool parseDirectiveCantUnwind(SMLoc L);
221 bool parseDirectivePersonality(SMLoc L);
222 bool parseDirectiveHandlerData(SMLoc L);
223 bool parseDirectiveSetFP(SMLoc L);
224 bool parseDirectivePad(SMLoc L);
225 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000226 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000227 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000228 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000229 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000230 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000231 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000232 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000233 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000234 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000235 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000236 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000237
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000238 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000239 bool &CarrySetting, unsigned &ProcessorIMod,
240 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000241 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
242 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000243 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000244
Scott Douglass8c7803f2015-07-09 14:13:34 +0000245 void tryConvertingToTwoOperandForm(StringRef Mnemonic, bool CarrySetting,
246 OperandVector &Operands);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000247 bool isThumb() const {
248 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000249 return getSTI().getFeatureBits()[ARM::ModeThumb];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000250 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000251 bool isThumbOne() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000252 return isThumb() && !getSTI().getFeatureBits()[ARM::FeatureThumb2];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000253 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000254 bool isThumbTwo() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000255 return isThumb() && getSTI().getFeatureBits()[ARM::FeatureThumb2];
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000256 }
Tim Northovera2292d02013-06-10 23:20:58 +0000257 bool hasThumb() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000258 return getSTI().getFeatureBits()[ARM::HasV4TOps];
Tim Northovera2292d02013-06-10 23:20:58 +0000259 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000260 bool hasV6Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000261 return getSTI().getFeatureBits()[ARM::HasV6Ops];
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000262 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000263 bool hasV6MOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000264 return getSTI().getFeatureBits()[ARM::HasV6MOps];
Tim Northoverf86d1f02013-10-07 11:10:47 +0000265 }
James Molloy21efa7d2011-09-28 14:21:38 +0000266 bool hasV7Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000267 return getSTI().getFeatureBits()[ARM::HasV7Ops];
James Molloy21efa7d2011-09-28 14:21:38 +0000268 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000269 bool hasV8Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000270 return getSTI().getFeatureBits()[ARM::HasV8Ops];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000271 }
Bradley Smitha1189102016-01-15 10:26:17 +0000272 bool hasV8MBaseline() const {
273 return getSTI().getFeatureBits()[ARM::HasV8MBaselineOps];
274 }
Tim Northovera2292d02013-06-10 23:20:58 +0000275 bool hasARM() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000276 return !getSTI().getFeatureBits()[ARM::FeatureNoARM];
Tim Northovera2292d02013-06-10 23:20:58 +0000277 }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000278 bool hasDSP() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000279 return getSTI().getFeatureBits()[ARM::FeatureDSP];
Renato Golin92c816c2014-09-01 11:25:07 +0000280 }
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000281 bool hasD16() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000282 return getSTI().getFeatureBits()[ARM::FeatureD16];
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000283 }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000284 bool hasV8_1aOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000285 return getSTI().getFeatureBits()[ARM::HasV8_1aOps];
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000286 }
Tim Northovera2292d02013-06-10 23:20:58 +0000287
Evan Cheng284b4672011-07-08 22:36:29 +0000288 void SwitchMode() {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000289 MCSubtargetInfo &STI = copySTI();
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000290 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000291 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000292 }
James Molloy21efa7d2011-09-28 14:21:38 +0000293 bool isMClass() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000294 return getSTI().getFeatureBits()[ARM::FeatureMClass];
James Molloy21efa7d2011-09-28 14:21:38 +0000295 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000296
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000297 /// @name Auto-generated Match Functions
298 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000299
Chris Lattner3e4582a2010-09-06 19:11:01 +0000300#define GET_ASSEMBLER_HEADER
301#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000302
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000303 /// }
304
David Blaikie960ea3f2014-06-08 16:18:35 +0000305 OperandMatchResultTy parseITCondCode(OperandVector &);
306 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
307 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
308 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
309 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
310 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
311 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
312 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000313 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000314 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
315 int High);
316 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000317 return parsePKHImm(O, "lsl", 0, 31);
318 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000319 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000320 return parsePKHImm(O, "asr", 1, 32);
321 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000322 OperandMatchResultTy parseSetEndImm(OperandVector &);
323 OperandMatchResultTy parseShifterImm(OperandVector &);
324 OperandMatchResultTy parseRotImm(OperandVector &);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000325 OperandMatchResultTy parseModImm(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000326 OperandMatchResultTy parseBitfield(OperandVector &);
327 OperandMatchResultTy parsePostIdxReg(OperandVector &);
328 OperandMatchResultTy parseAM3Offset(OperandVector &);
329 OperandMatchResultTy parseFPImm(OperandVector &);
330 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000331 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
332 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000333
334 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000335 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
336 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000337
David Blaikie960ea3f2014-06-08 16:18:35 +0000338 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000339 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000340 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
341 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
342
Kevin Enderbyccab3172009-09-15 00:27:25 +0000343public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000344 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000345 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000346 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000347 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000348 Match_RequiresThumb2,
Artyom Skrobovb43981072015-10-28 13:58:36 +0000349 Match_RequiresV8,
Jim Grosbach087affe2012-06-22 23:56:48 +0000350#define GET_OPERAND_DIAGNOSTIC_TYPES
351#include "ARMGenAsmMatcher.inc"
352
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000353 };
354
Akira Hatanakab11ef082015-11-14 06:35:56 +0000355 ARMAsmParser(const MCSubtargetInfo &STI, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000356 const MCInstrInfo &MII, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000357 : MCTargetAsmParser(Options, STI), MII(MII), UC(Parser) {
David Blaikie9f380a32015-03-16 18:06:57 +0000358 MCAsmParserExtension::Initialize(Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000359
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000360 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000361 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000362
Evan Cheng4d1ca962011-07-08 01:53:10 +0000363 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000364 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000365
366 // Not in an ITBlock to start with.
367 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000368
369 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000370 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000371
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000372 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000373 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000374 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
375 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000376 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000377
David Blaikie960ea3f2014-06-08 16:18:35 +0000378 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000379 unsigned Kind) override;
380 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000381
Chad Rosier49963552012-10-13 00:26:04 +0000382 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000383 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000384 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000385 bool MatchingInlineAsm) override;
386 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000387};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000388} // end anonymous namespace
389
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000390namespace {
391
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000392/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000393/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000394class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000395 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000396 k_CondCode,
397 k_CCOut,
398 k_ITCondMask,
399 k_CoprocNum,
400 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000401 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000402 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000403 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000404 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000405 k_Memory,
406 k_PostIndexRegister,
407 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000408 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000409 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000410 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000411 k_Register,
412 k_RegisterList,
413 k_DPRRegisterList,
414 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000415 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000416 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000417 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000418 k_ShiftedRegister,
419 k_ShiftedImmediate,
420 k_ShifterImmediate,
421 k_RotateImmediate,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000422 k_ModifiedImmediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000423 k_BitfieldDescriptor,
424 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000425 } Kind;
426
Kevin Enderby488f20b2014-04-10 20:18:58 +0000427 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000428 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000429
Eric Christopher8996c5d2013-03-15 00:42:55 +0000430 struct CCOp {
431 ARMCC::CondCodes Val;
432 };
433
434 struct CopOp {
435 unsigned Val;
436 };
437
438 struct CoprocOptionOp {
439 unsigned Val;
440 };
441
442 struct ITMaskOp {
443 unsigned Mask:4;
444 };
445
446 struct MBOptOp {
447 ARM_MB::MemBOpt Val;
448 };
449
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000450 struct ISBOptOp {
451 ARM_ISB::InstSyncBOpt Val;
452 };
453
Eric Christopher8996c5d2013-03-15 00:42:55 +0000454 struct IFlagsOp {
455 ARM_PROC::IFlags Val;
456 };
457
458 struct MMaskOp {
459 unsigned Val;
460 };
461
Tim Northoveree843ef2014-08-15 10:47:12 +0000462 struct BankedRegOp {
463 unsigned Val;
464 };
465
Eric Christopher8996c5d2013-03-15 00:42:55 +0000466 struct TokOp {
467 const char *Data;
468 unsigned Length;
469 };
470
471 struct RegOp {
472 unsigned RegNum;
473 };
474
475 // A vector register list is a sequential list of 1 to 4 registers.
476 struct VectorListOp {
477 unsigned RegNum;
478 unsigned Count;
479 unsigned LaneIndex;
480 bool isDoubleSpaced;
481 };
482
483 struct VectorIndexOp {
484 unsigned Val;
485 };
486
487 struct ImmOp {
488 const MCExpr *Val;
489 };
490
491 /// Combined record for all forms of ARM address expressions.
492 struct MemoryOp {
493 unsigned BaseRegNum;
494 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
495 // was specified.
496 const MCConstantExpr *OffsetImm; // Offset immediate value
497 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
498 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
499 unsigned ShiftImm; // shift for OffsetReg.
500 unsigned Alignment; // 0 = no alignment specified
501 // n = alignment in bytes (2, 4, 8, 16, or 32)
502 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
503 };
504
505 struct PostIdxRegOp {
506 unsigned RegNum;
507 bool isAdd;
508 ARM_AM::ShiftOpc ShiftTy;
509 unsigned ShiftImm;
510 };
511
512 struct ShifterImmOp {
513 bool isASR;
514 unsigned Imm;
515 };
516
517 struct RegShiftedRegOp {
518 ARM_AM::ShiftOpc ShiftTy;
519 unsigned SrcReg;
520 unsigned ShiftReg;
521 unsigned ShiftImm;
522 };
523
524 struct RegShiftedImmOp {
525 ARM_AM::ShiftOpc ShiftTy;
526 unsigned SrcReg;
527 unsigned ShiftImm;
528 };
529
530 struct RotImmOp {
531 unsigned Imm;
532 };
533
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000534 struct ModImmOp {
535 unsigned Bits;
536 unsigned Rot;
537 };
538
Eric Christopher8996c5d2013-03-15 00:42:55 +0000539 struct BitfieldOp {
540 unsigned LSB;
541 unsigned Width;
542 };
543
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000544 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000545 struct CCOp CC;
546 struct CopOp Cop;
547 struct CoprocOptionOp CoprocOption;
548 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000549 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000550 struct ITMaskOp ITMask;
551 struct IFlagsOp IFlags;
552 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000553 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000554 struct TokOp Tok;
555 struct RegOp Reg;
556 struct VectorListOp VectorList;
557 struct VectorIndexOp VectorIndex;
558 struct ImmOp Imm;
559 struct MemoryOp Memory;
560 struct PostIdxRegOp PostIdxReg;
561 struct ShifterImmOp ShifterImm;
562 struct RegShiftedRegOp RegShiftedReg;
563 struct RegShiftedImmOp RegShiftedImm;
564 struct RotImmOp RotImm;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000565 struct ModImmOp ModImm;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000566 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000567 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000568
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000569public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000570 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Jim Grosbach624bcc72010-10-29 14:46:02 +0000571
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000572 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000573 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000574 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000575 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000576 /// getLocRange - Get the range between the first and last token of this
577 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000578 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
579
Kevin Enderby488f20b2014-04-10 20:18:58 +0000580 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
581 SMLoc getAlignmentLoc() const {
582 assert(Kind == k_Memory && "Invalid access!");
583 return AlignmentLoc;
584 }
585
Daniel Dunbard8042b72010-08-11 06:36:53 +0000586 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000587 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000588 return CC.Val;
589 }
590
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000591 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000592 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000593 return Cop.Val;
594 }
595
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000596 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000597 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000598 return StringRef(Tok.Data, Tok.Length);
599 }
600
Craig Topperca7e3e52014-03-10 03:19:03 +0000601 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000602 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000603 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000604 }
605
Bill Wendlingbed94652010-11-09 23:28:44 +0000606 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000607 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
608 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000609 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000610 }
611
Kevin Enderbyf5079942009-10-13 22:19:02 +0000612 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000613 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000614 return Imm.Val;
615 }
616
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000617 unsigned getVectorIndex() const {
618 assert(Kind == k_VectorIndex && "Invalid access!");
619 return VectorIndex.Val;
620 }
621
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000622 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000623 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000624 return MBOpt.Val;
625 }
626
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000627 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
628 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
629 return ISBOpt.Val;
630 }
631
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000632 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000633 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000634 return IFlags.Val;
635 }
636
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000637 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000638 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000639 return MMask.Val;
640 }
641
Tim Northoveree843ef2014-08-15 10:47:12 +0000642 unsigned getBankedReg() const {
643 assert(Kind == k_BankedReg && "Invalid access!");
644 return BankedReg.Val;
645 }
646
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000647 bool isCoprocNum() const { return Kind == k_CoprocNum; }
648 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000649 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000650 bool isCondCode() const { return Kind == k_CondCode; }
651 bool isCCOut() const { return Kind == k_CCOut; }
652 bool isITMask() const { return Kind == k_ITCondMask; }
653 bool isITCondCode() const { return Kind == k_CondCode; }
Craig Topperca7e3e52014-03-10 03:19:03 +0000654 bool isImm() const override { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000655 // checks whether this operand is an unsigned offset which fits is a field
656 // of specified width and scaled by a specific number of bits
657 template<unsigned width, unsigned scale>
658 bool isUnsignedOffset() const {
659 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000660 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000661 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
662 int64_t Val = CE->getValue();
663 int64_t Align = 1LL << scale;
664 int64_t Max = Align * ((1LL << width) - 1);
665 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
666 }
667 return false;
668 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000669 // checks whether this operand is an signed offset which fits is a field
670 // of specified width and scaled by a specific number of bits
671 template<unsigned width, unsigned scale>
672 bool isSignedOffset() const {
673 if (!isImm()) return false;
674 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
675 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
676 int64_t Val = CE->getValue();
677 int64_t Align = 1LL << scale;
678 int64_t Max = Align * ((1LL << (width-1)) - 1);
679 int64_t Min = -Align * (1LL << (width-1));
680 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
681 }
682 return false;
683 }
684
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000685 // checks whether this operand is a memory operand computed as an offset
686 // applied to PC. the offset may have 8 bits of magnitude and is represented
687 // with two bits of shift. textually it may be either [pc, #imm], #imm or
688 // relocable expression...
689 bool isThumbMemPC() const {
690 int64_t Val = 0;
691 if (isImm()) {
692 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
693 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
694 if (!CE) return false;
695 Val = CE->getValue();
696 }
697 else if (isMem()) {
698 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
699 if(Memory.BaseRegNum != ARM::PC) return false;
700 Val = Memory.OffsetImm->getValue();
701 }
702 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000703 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000704 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000705 bool isFPImm() const {
706 if (!isImm()) return false;
707 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
708 if (!CE) return false;
709 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
710 return Val != -1;
711 }
Jim Grosbachea231912011-12-22 22:19:05 +0000712 bool isFBits16() const {
713 if (!isImm()) return false;
714 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
715 if (!CE) return false;
716 int64_t Value = CE->getValue();
717 return Value >= 0 && Value <= 16;
718 }
719 bool isFBits32() const {
720 if (!isImm()) return false;
721 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
722 if (!CE) return false;
723 int64_t Value = CE->getValue();
724 return Value >= 1 && Value <= 32;
725 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000726 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000727 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000728 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
729 if (!CE) return false;
730 int64_t Value = CE->getValue();
731 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
732 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000733 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000734 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000735 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
736 if (!CE) return false;
737 int64_t Value = CE->getValue();
738 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
739 }
740 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000741 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000742 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
743 if (!CE) return false;
744 int64_t Value = CE->getValue();
745 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
746 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000747 bool isImm0_508s4Neg() const {
748 if (!isImm()) return false;
749 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
750 if (!CE) return false;
751 int64_t Value = -CE->getValue();
752 // explicitly exclude zero. we want that to use the normal 0_508 version.
753 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
754 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000755 bool isImm0_239() const {
756 if (!isImm()) return false;
757 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
758 if (!CE) return false;
759 int64_t Value = CE->getValue();
760 return Value >= 0 && Value < 240;
761 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000762 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000763 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000764 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
765 if (!CE) return false;
766 int64_t Value = CE->getValue();
767 return Value >= 0 && Value < 256;
768 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000769 bool isImm0_4095() const {
770 if (!isImm()) return false;
771 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
772 if (!CE) return false;
773 int64_t Value = CE->getValue();
774 return Value >= 0 && Value < 4096;
775 }
776 bool isImm0_4095Neg() const {
777 if (!isImm()) return false;
778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
779 if (!CE) return false;
780 int64_t Value = -CE->getValue();
781 return Value > 0 && Value < 4096;
782 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000783 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000784 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000785 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
786 if (!CE) return false;
787 int64_t Value = CE->getValue();
788 return Value >= 0 && Value < 2;
789 }
790 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000791 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000792 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
793 if (!CE) return false;
794 int64_t Value = CE->getValue();
795 return Value >= 0 && Value < 4;
796 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000797 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000798 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000799 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
800 if (!CE) return false;
801 int64_t Value = CE->getValue();
802 return Value >= 0 && Value < 8;
803 }
804 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000805 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000806 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
807 if (!CE) return false;
808 int64_t Value = CE->getValue();
809 return Value >= 0 && Value < 16;
810 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000811 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000812 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000813 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
814 if (!CE) return false;
815 int64_t Value = CE->getValue();
816 return Value >= 0 && Value < 32;
817 }
Jim Grosbach00326402011-12-08 01:30:04 +0000818 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000819 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000820 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
821 if (!CE) return false;
822 int64_t Value = CE->getValue();
823 return Value >= 0 && Value < 64;
824 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000825 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000826 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
828 if (!CE) return false;
829 int64_t Value = CE->getValue();
830 return Value == 8;
831 }
832 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000833 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000834 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
835 if (!CE) return false;
836 int64_t Value = CE->getValue();
837 return Value == 16;
838 }
839 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000840 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000841 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
842 if (!CE) return false;
843 int64_t Value = CE->getValue();
844 return Value == 32;
845 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000846 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000847 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
849 if (!CE) return false;
850 int64_t Value = CE->getValue();
851 return Value > 0 && Value <= 8;
852 }
853 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000854 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000855 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
856 if (!CE) return false;
857 int64_t Value = CE->getValue();
858 return Value > 0 && Value <= 16;
859 }
860 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000861 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000862 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
863 if (!CE) return false;
864 int64_t Value = CE->getValue();
865 return Value > 0 && Value <= 32;
866 }
867 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000868 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
870 if (!CE) return false;
871 int64_t Value = CE->getValue();
872 return Value > 0 && Value <= 64;
873 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000874 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000875 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
877 if (!CE) return false;
878 int64_t Value = CE->getValue();
879 return Value > 0 && Value < 8;
880 }
881 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000882 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000883 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
884 if (!CE) return false;
885 int64_t Value = CE->getValue();
886 return Value > 0 && Value < 16;
887 }
888 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000889 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000890 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
891 if (!CE) return false;
892 int64_t Value = CE->getValue();
893 return Value > 0 && Value < 32;
894 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000895 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000896 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000897 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
898 if (!CE) return false;
899 int64_t Value = CE->getValue();
900 return Value > 0 && Value < 17;
901 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000902 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000903 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000904 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
905 if (!CE) return false;
906 int64_t Value = CE->getValue();
907 return Value > 0 && Value < 33;
908 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000909 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000910 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000911 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
912 if (!CE) return false;
913 int64_t Value = CE->getValue();
914 return Value >= 0 && Value < 33;
915 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000916 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000917 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000918 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
919 if (!CE) return false;
920 int64_t Value = CE->getValue();
921 return Value >= 0 && Value < 65536;
922 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000923 bool isImm256_65535Expr() const {
924 if (!isImm()) return false;
925 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
926 // If it's not a constant expression, it'll generate a fixup and be
927 // handled later.
928 if (!CE) return true;
929 int64_t Value = CE->getValue();
930 return Value >= 256 && Value < 65536;
931 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000932 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000933 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000934 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
935 // If it's not a constant expression, it'll generate a fixup and be
936 // handled later.
937 if (!CE) return true;
938 int64_t Value = CE->getValue();
939 return Value >= 0 && Value < 65536;
940 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000941 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000942 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000943 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
944 if (!CE) return false;
945 int64_t Value = CE->getValue();
946 return Value >= 0 && Value <= 0xffffff;
947 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000948 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000949 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000950 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
951 if (!CE) return false;
952 int64_t Value = CE->getValue();
953 return Value > 0 && Value < 33;
954 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000955 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000956 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000957 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
958 if (!CE) return false;
959 int64_t Value = CE->getValue();
960 return Value >= 0 && Value < 32;
961 }
962 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000963 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000964 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
965 if (!CE) return false;
966 int64_t Value = CE->getValue();
967 return Value > 0 && Value <= 32;
968 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000969 bool isAdrLabel() const {
970 // If we have an immediate that's not a constant, treat it as a label
Asiri Rathnayake52376ac2015-01-06 15:55:09 +0000971 // reference needing a fixup.
972 if (isImm() && !isa<MCConstantExpr>(getImm()))
973 return true;
974
975 // If it is a constant, it must fit into a modified immediate encoding.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000976 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +0000977 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
978 if (!CE) return false;
979 int64_t Value = CE->getValue();
Asiri Rathnayake52376ac2015-01-06 15:55:09 +0000980 return (ARM_AM::getSOImmVal(Value) != -1 ||
Aaron Ballman3182ee92015-06-09 12:03:46 +0000981 ARM_AM::getSOImmVal(-Value) != -1);
Jim Grosbach30506252011-12-08 00:31:07 +0000982 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000983 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000984 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000985 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
986 if (!CE) return false;
987 int64_t Value = CE->getValue();
988 return ARM_AM::getT2SOImmVal(Value) != -1;
989 }
Jim Grosbachb009a872011-10-28 22:36:30 +0000990 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000991 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +0000992 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
993 if (!CE) return false;
994 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +0000995 return ARM_AM::getT2SOImmVal(Value) == -1 &&
996 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +0000997 }
Jim Grosbach30506252011-12-08 00:31:07 +0000998 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000999 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001000 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1001 if (!CE) return false;
1002 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001003 // Only use this when not representable as a plain so_imm.
1004 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1005 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001006 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001007 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001008 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001009 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1010 if (!CE) return false;
1011 int64_t Value = CE->getValue();
1012 return Value == 1 || Value == 0;
1013 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001014 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001015 bool isRegList() const { return Kind == k_RegisterList; }
1016 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1017 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001018 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001019 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001020 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001021 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001022 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1023 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1024 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1025 bool isRotImm() const { return Kind == k_RotateImmediate; }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001026 bool isModImm() const { return Kind == k_ModifiedImmediate; }
1027 bool isModImmNot() const {
1028 if (!isImm()) return false;
1029 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1030 if (!CE) return false;
1031 int64_t Value = CE->getValue();
1032 return ARM_AM::getSOImmVal(~Value) != -1;
1033 }
1034 bool isModImmNeg() const {
1035 if (!isImm()) return false;
1036 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1037 if (!CE) return false;
1038 int64_t Value = CE->getValue();
1039 return ARM_AM::getSOImmVal(Value) == -1 &&
1040 ARM_AM::getSOImmVal(-Value) != -1;
1041 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001042 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1043 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001044 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001045 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001046 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001047 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001048 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001049 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001050 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001051 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001052 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001053 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001054 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001055 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001056 return false;
1057 // Base register must be PC.
1058 if (Memory.BaseRegNum != ARM::PC)
1059 return false;
1060 // Immediate offset in range [-4095, 4095].
1061 if (!Memory.OffsetImm) return true;
1062 int64_t Val = Memory.OffsetImm->getValue();
1063 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1064 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001065 bool isAlignedMemory() const {
1066 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001067 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001068 bool isAlignedMemoryNone() const {
1069 return isMemNoOffset(false, 0);
1070 }
1071 bool isDupAlignedMemoryNone() const {
1072 return isMemNoOffset(false, 0);
1073 }
1074 bool isAlignedMemory16() const {
1075 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1076 return true;
1077 return isMemNoOffset(false, 0);
1078 }
1079 bool isDupAlignedMemory16() const {
1080 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1081 return true;
1082 return isMemNoOffset(false, 0);
1083 }
1084 bool isAlignedMemory32() const {
1085 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1086 return true;
1087 return isMemNoOffset(false, 0);
1088 }
1089 bool isDupAlignedMemory32() const {
1090 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1091 return true;
1092 return isMemNoOffset(false, 0);
1093 }
1094 bool isAlignedMemory64() const {
1095 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1096 return true;
1097 return isMemNoOffset(false, 0);
1098 }
1099 bool isDupAlignedMemory64() const {
1100 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1101 return true;
1102 return isMemNoOffset(false, 0);
1103 }
1104 bool isAlignedMemory64or128() const {
1105 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1106 return true;
1107 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1108 return true;
1109 return isMemNoOffset(false, 0);
1110 }
1111 bool isDupAlignedMemory64or128() const {
1112 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1113 return true;
1114 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1115 return true;
1116 return isMemNoOffset(false, 0);
1117 }
1118 bool isAlignedMemory64or128or256() const {
1119 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1120 return true;
1121 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1122 return true;
1123 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1124 return true;
1125 return isMemNoOffset(false, 0);
1126 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001127 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001128 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001129 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001130 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001131 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001132 if (!Memory.OffsetImm) return true;
1133 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001134 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001135 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001136 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001137 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001138 // Immediate offset in range [-4095, 4095].
1139 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1140 if (!CE) return false;
1141 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001142 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001143 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001144 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001145 // If we have an immediate that's not a constant, treat it as a label
1146 // reference needing a fixup. If it is a constant, it's something else
1147 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001148 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001149 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001150 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001151 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001152 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001153 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001154 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001155 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001156 if (!Memory.OffsetImm) return true;
1157 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001158 // The #-0 offset is encoded as INT32_MIN, and we have to check
1159 // for this too.
1160 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001161 }
1162 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001163 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001164 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001165 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001166 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1167 // Immediate offset in range [-255, 255].
1168 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1169 if (!CE) return false;
1170 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001171 // Special case, #-0 is INT32_MIN.
1172 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001173 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001174 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001175 // If we have an immediate that's not a constant, treat it as a label
1176 // reference needing a fixup. If it is a constant, it's something else
1177 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001178 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001179 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001180 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001181 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001182 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001183 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001184 if (!Memory.OffsetImm) return true;
1185 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001186 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001187 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001188 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001189 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001190 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001191 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001192 return false;
1193 return true;
1194 }
1195 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001196 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001197 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1198 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001199 return false;
1200 return true;
1201 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001202 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001203 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001204 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001205 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001206 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001207 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001208 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001209 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001210 return false;
1211 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001212 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001213 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001214 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001215 return false;
1216 return true;
1217 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001218 bool isMemThumbRR() const {
1219 // Thumb reg+reg addressing is simple. Just two registers, a base and
1220 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001221 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001222 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001223 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001224 return isARMLowRegister(Memory.BaseRegNum) &&
1225 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001226 }
1227 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001228 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001229 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001230 return false;
1231 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001232 if (!Memory.OffsetImm) return true;
1233 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001234 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1235 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001236 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001237 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001238 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001239 return false;
1240 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001241 if (!Memory.OffsetImm) return true;
1242 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001243 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1244 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001245 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001246 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001247 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001248 return false;
1249 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001250 if (!Memory.OffsetImm) return true;
1251 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001252 return Val >= 0 && Val <= 31;
1253 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001254 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001255 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001256 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001257 return false;
1258 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001259 if (!Memory.OffsetImm) return true;
1260 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001261 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001262 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001263 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001264 // If we have an immediate that's not a constant, treat it as a label
1265 // reference needing a fixup. If it is a constant, it's something else
1266 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001267 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001268 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001269 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001270 return false;
1271 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001272 if (!Memory.OffsetImm) return true;
1273 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001274 // Special case, #-0 is INT32_MIN.
1275 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001276 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001277 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001278 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001279 return false;
1280 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001281 if (!Memory.OffsetImm) return true;
1282 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001283 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1284 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001285 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001286 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001287 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001288 // Base reg of PC isn't allowed for these encodings.
1289 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001290 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001291 if (!Memory.OffsetImm) return true;
1292 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001293 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001294 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001295 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001296 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001297 return false;
1298 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001299 if (!Memory.OffsetImm) return true;
1300 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001301 return Val >= 0 && Val < 256;
1302 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001303 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001304 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001305 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001306 // Base reg of PC isn't allowed for these encodings.
1307 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001308 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001309 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001310 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001311 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001312 }
1313 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001314 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001315 return false;
1316 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001317 if (!Memory.OffsetImm) return true;
1318 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001319 return (Val >= 0 && Val < 4096);
1320 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001321 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001322 // If we have an immediate that's not a constant, treat it as a label
1323 // reference needing a fixup. If it is a constant, it's something else
1324 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001325 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001326 return true;
1327
Chad Rosier41099832012-09-11 23:02:35 +00001328 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001329 return false;
1330 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001331 if (!Memory.OffsetImm) return true;
1332 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001333 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001334 }
1335 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001336 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001337 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1338 if (!CE) return false;
1339 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001340 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001341 }
Jim Grosbach93981412011-10-11 21:55:36 +00001342 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001343 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001344 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1345 if (!CE) return false;
1346 int64_t Val = CE->getValue();
1347 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1348 (Val == INT32_MIN);
1349 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001350
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001351 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001352 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001353 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001354
Jim Grosbach741cd732011-10-17 22:26:03 +00001355 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001356 bool isSingleSpacedVectorList() const {
1357 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1358 }
1359 bool isDoubleSpacedVectorList() const {
1360 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1361 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001362 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001363 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001364 return VectorList.Count == 1;
1365 }
1366
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001367 bool isVecListDPair() const {
1368 if (!isSingleSpacedVectorList()) return false;
1369 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1370 .contains(VectorList.RegNum));
1371 }
1372
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001373 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001374 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001375 return VectorList.Count == 3;
1376 }
1377
Jim Grosbach846bcff2011-10-21 20:35:01 +00001378 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001379 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001380 return VectorList.Count == 4;
1381 }
1382
Jim Grosbache5307f92012-03-05 21:43:40 +00001383 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001384 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001385 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001386 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1387 .contains(VectorList.RegNum));
1388 }
1389
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001390 bool isVecListThreeQ() const {
1391 if (!isDoubleSpacedVectorList()) return false;
1392 return VectorList.Count == 3;
1393 }
1394
Jim Grosbach1e946a42012-01-24 00:43:12 +00001395 bool isVecListFourQ() const {
1396 if (!isDoubleSpacedVectorList()) return false;
1397 return VectorList.Count == 4;
1398 }
1399
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001400 bool isSingleSpacedVectorAllLanes() const {
1401 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1402 }
1403 bool isDoubleSpacedVectorAllLanes() const {
1404 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1405 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001406 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001407 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001408 return VectorList.Count == 1;
1409 }
1410
Jim Grosbach13a292c2012-03-06 22:01:44 +00001411 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001412 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001413 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1414 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001415 }
1416
Jim Grosbached428bc2012-03-06 23:10:38 +00001417 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001418 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001419 return VectorList.Count == 2;
1420 }
1421
Jim Grosbachb78403c2012-01-24 23:47:04 +00001422 bool isVecListThreeDAllLanes() const {
1423 if (!isSingleSpacedVectorAllLanes()) return false;
1424 return VectorList.Count == 3;
1425 }
1426
1427 bool isVecListThreeQAllLanes() const {
1428 if (!isDoubleSpacedVectorAllLanes()) return false;
1429 return VectorList.Count == 3;
1430 }
1431
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001432 bool isVecListFourDAllLanes() const {
1433 if (!isSingleSpacedVectorAllLanes()) return false;
1434 return VectorList.Count == 4;
1435 }
1436
1437 bool isVecListFourQAllLanes() const {
1438 if (!isDoubleSpacedVectorAllLanes()) return false;
1439 return VectorList.Count == 4;
1440 }
1441
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001442 bool isSingleSpacedVectorIndexed() const {
1443 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1444 }
1445 bool isDoubleSpacedVectorIndexed() const {
1446 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1447 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001448 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001449 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001450 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1451 }
1452
Jim Grosbachda511042011-12-14 23:35:06 +00001453 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001454 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001455 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1456 }
1457
1458 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001459 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001460 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1461 }
1462
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001463 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001464 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001465 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1466 }
1467
Jim Grosbachda511042011-12-14 23:35:06 +00001468 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001469 if (!isSingleSpacedVectorIndexed()) return false;
1470 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1471 }
1472
1473 bool isVecListTwoQWordIndexed() const {
1474 if (!isDoubleSpacedVectorIndexed()) return false;
1475 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1476 }
1477
1478 bool isVecListTwoQHWordIndexed() const {
1479 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001480 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1481 }
1482
1483 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001484 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001485 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1486 }
1487
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001488 bool isVecListThreeDByteIndexed() const {
1489 if (!isSingleSpacedVectorIndexed()) return false;
1490 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1491 }
1492
1493 bool isVecListThreeDHWordIndexed() const {
1494 if (!isSingleSpacedVectorIndexed()) return false;
1495 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1496 }
1497
1498 bool isVecListThreeQWordIndexed() const {
1499 if (!isDoubleSpacedVectorIndexed()) return false;
1500 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1501 }
1502
1503 bool isVecListThreeQHWordIndexed() const {
1504 if (!isDoubleSpacedVectorIndexed()) return false;
1505 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1506 }
1507
1508 bool isVecListThreeDWordIndexed() const {
1509 if (!isSingleSpacedVectorIndexed()) return false;
1510 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1511 }
1512
Jim Grosbach14952a02012-01-24 18:37:25 +00001513 bool isVecListFourDByteIndexed() const {
1514 if (!isSingleSpacedVectorIndexed()) return false;
1515 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1516 }
1517
1518 bool isVecListFourDHWordIndexed() const {
1519 if (!isSingleSpacedVectorIndexed()) return false;
1520 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1521 }
1522
1523 bool isVecListFourQWordIndexed() const {
1524 if (!isDoubleSpacedVectorIndexed()) return false;
1525 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1526 }
1527
1528 bool isVecListFourQHWordIndexed() const {
1529 if (!isDoubleSpacedVectorIndexed()) return false;
1530 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1531 }
1532
1533 bool isVecListFourDWordIndexed() const {
1534 if (!isSingleSpacedVectorIndexed()) return false;
1535 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1536 }
1537
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001538 bool isVectorIndex8() const {
1539 if (Kind != k_VectorIndex) return false;
1540 return VectorIndex.Val < 8;
1541 }
1542 bool isVectorIndex16() const {
1543 if (Kind != k_VectorIndex) return false;
1544 return VectorIndex.Val < 4;
1545 }
1546 bool isVectorIndex32() const {
1547 if (Kind != k_VectorIndex) return false;
1548 return VectorIndex.Val < 2;
1549 }
1550
Jim Grosbach741cd732011-10-17 22:26:03 +00001551 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001552 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001553 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1554 // Must be a constant.
1555 if (!CE) return false;
1556 int64_t Value = CE->getValue();
1557 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1558 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001559 return Value >= 0 && Value < 256;
1560 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001561
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001562 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001563 if (isNEONByteReplicate(2))
1564 return false; // Leave that for bytes replication and forbid by default.
1565 if (!isImm())
1566 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001567 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1568 // Must be a constant.
1569 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001570 unsigned Value = CE->getValue();
1571 return ARM_AM::isNEONi16splat(Value);
1572 }
1573
1574 bool isNEONi16splatNot() const {
1575 if (!isImm())
1576 return false;
1577 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1578 // Must be a constant.
1579 if (!CE) return false;
1580 unsigned Value = CE->getValue();
1581 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001582 }
1583
Jim Grosbach8211c052011-10-18 00:22:00 +00001584 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001585 if (isNEONByteReplicate(4))
1586 return false; // Leave that for bytes replication and forbid by default.
1587 if (!isImm())
1588 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001589 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1590 // Must be a constant.
1591 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001592 unsigned Value = CE->getValue();
1593 return ARM_AM::isNEONi32splat(Value);
1594 }
1595
1596 bool isNEONi32splatNot() const {
1597 if (!isImm())
1598 return false;
1599 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1600 // Must be a constant.
1601 if (!CE) return false;
1602 unsigned Value = CE->getValue();
1603 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001604 }
1605
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001606 bool isNEONByteReplicate(unsigned NumBytes) const {
1607 if (!isImm())
1608 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001609 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1610 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001611 if (!CE)
1612 return false;
1613 int64_t Value = CE->getValue();
1614 if (!Value)
1615 return false; // Don't bother with zero.
1616
1617 unsigned char B = Value & 0xff;
1618 for (unsigned i = 1; i < NumBytes; ++i) {
1619 Value >>= 8;
1620 if ((Value & 0xff) != B)
1621 return false;
1622 }
1623 return true;
1624 }
1625 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1626 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
1627 bool isNEONi32vmov() const {
1628 if (isNEONByteReplicate(4))
1629 return false; // Let it to be classified as byte-replicate case.
1630 if (!isImm())
1631 return false;
1632 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1633 // Must be a constant.
1634 if (!CE)
1635 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001636 int64_t Value = CE->getValue();
1637 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1638 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001639 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001640 return (Value >= 0 && Value < 256) ||
1641 (Value >= 0x0100 && Value <= 0xff00) ||
1642 (Value >= 0x010000 && Value <= 0xff0000) ||
1643 (Value >= 0x01000000 && Value <= 0xff000000) ||
1644 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1645 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1646 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001647 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001648 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001649 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1650 // Must be a constant.
1651 if (!CE) return false;
1652 int64_t Value = ~CE->getValue();
1653 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1654 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001655 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001656 return (Value >= 0 && Value < 256) ||
1657 (Value >= 0x0100 && Value <= 0xff00) ||
1658 (Value >= 0x010000 && Value <= 0xff0000) ||
1659 (Value >= 0x01000000 && Value <= 0xff000000) ||
1660 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1661 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1662 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001663
Jim Grosbache4454e02011-10-18 16:18:11 +00001664 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001665 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001666 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1667 // Must be a constant.
1668 if (!CE) return false;
1669 uint64_t Value = CE->getValue();
1670 // i64 value with each byte being either 0 or 0xff.
1671 for (unsigned i = 0; i < 8; ++i)
1672 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1673 return true;
1674 }
1675
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001676 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001677 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001678 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001679 Inst.addOperand(MCOperand::createImm(0));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001680 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +00001681 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001682 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001683 Inst.addOperand(MCOperand::createExpr(Expr));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001684 }
1685
Daniel Dunbard8042b72010-08-11 06:36:53 +00001686 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001687 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001688 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001689 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
Jim Grosbache9119e42015-05-13 18:37:00 +00001690 Inst.addOperand(MCOperand::createReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001691 }
1692
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001693 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1694 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001695 Inst.addOperand(MCOperand::createImm(getCoproc()));
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001696 }
1697
Jim Grosbach48399582011-10-12 17:34:41 +00001698 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1699 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001700 Inst.addOperand(MCOperand::createImm(getCoproc()));
Jim Grosbach48399582011-10-12 17:34:41 +00001701 }
1702
1703 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1704 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001705 Inst.addOperand(MCOperand::createImm(CoprocOption.Val));
Jim Grosbach48399582011-10-12 17:34:41 +00001706 }
1707
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001708 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1709 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001710 Inst.addOperand(MCOperand::createImm(ITMask.Mask));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001711 }
1712
1713 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1714 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001715 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001716 }
1717
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001718 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1719 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001720 Inst.addOperand(MCOperand::createReg(getReg()));
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001721 }
1722
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001723 void addRegOperands(MCInst &Inst, unsigned N) const {
1724 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001725 Inst.addOperand(MCOperand::createReg(getReg()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001726 }
1727
Jim Grosbachac798e12011-07-25 20:49:51 +00001728 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001729 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001730 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001731 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001732 Inst.addOperand(MCOperand::createReg(RegShiftedReg.SrcReg));
1733 Inst.addOperand(MCOperand::createReg(RegShiftedReg.ShiftReg));
1734 Inst.addOperand(MCOperand::createImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001735 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001736 }
1737
Jim Grosbachac798e12011-07-25 20:49:51 +00001738 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001739 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001740 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001741 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001742 Inst.addOperand(MCOperand::createReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001743 // Shift of #32 is encoded as 0 where permitted
1744 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Jim Grosbache9119e42015-05-13 18:37:00 +00001745 Inst.addOperand(MCOperand::createImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001746 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001747 }
1748
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001749 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001750 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001751 Inst.addOperand(MCOperand::createImm((ShifterImm.isASR << 5) |
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001752 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001753 }
1754
Bill Wendling8d2aa032010-11-08 23:49:57 +00001755 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001756 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001757 const SmallVectorImpl<unsigned> &RegList = getRegList();
1758 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001759 I = RegList.begin(), E = RegList.end(); I != E; ++I)
Jim Grosbache9119e42015-05-13 18:37:00 +00001760 Inst.addOperand(MCOperand::createReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001761 }
1762
Bill Wendling9898ac92010-11-17 04:32:08 +00001763 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1764 addRegListOperands(Inst, N);
1765 }
1766
1767 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1768 addRegListOperands(Inst, N);
1769 }
1770
Jim Grosbach833b9d32011-07-27 20:15:40 +00001771 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1772 assert(N == 1 && "Invalid number of operands!");
1773 // Encoded as val>>3. The printer handles display as 8, 16, 24.
Jim Grosbache9119e42015-05-13 18:37:00 +00001774 Inst.addOperand(MCOperand::createImm(RotImm.Imm >> 3));
Jim Grosbach833b9d32011-07-27 20:15:40 +00001775 }
1776
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001777 void addModImmOperands(MCInst &Inst, unsigned N) const {
1778 assert(N == 1 && "Invalid number of operands!");
1779
1780 // Support for fixups (MCFixup)
1781 if (isImm())
1782 return addImmOperands(Inst, N);
1783
Jim Grosbache9119e42015-05-13 18:37:00 +00001784 Inst.addOperand(MCOperand::createImm(ModImm.Bits | (ModImm.Rot << 7)));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001785 }
1786
1787 void addModImmNotOperands(MCInst &Inst, unsigned N) const {
1788 assert(N == 1 && "Invalid number of operands!");
1789 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1790 uint32_t Enc = ARM_AM::getSOImmVal(~CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001791 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001792 }
1793
1794 void addModImmNegOperands(MCInst &Inst, unsigned N) const {
1795 assert(N == 1 && "Invalid number of operands!");
1796 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1797 uint32_t Enc = ARM_AM::getSOImmVal(-CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001798 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001799 }
1800
Jim Grosbach864b6092011-07-28 21:34:26 +00001801 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1802 assert(N == 1 && "Invalid number of operands!");
1803 // Munge the lsb/width into a bitfield mask.
1804 unsigned lsb = Bitfield.LSB;
1805 unsigned width = Bitfield.Width;
1806 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1807 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1808 (32 - (lsb + width)));
Jim Grosbache9119e42015-05-13 18:37:00 +00001809 Inst.addOperand(MCOperand::createImm(Mask));
Jim Grosbach864b6092011-07-28 21:34:26 +00001810 }
1811
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001812 void addImmOperands(MCInst &Inst, unsigned N) const {
1813 assert(N == 1 && "Invalid number of operands!");
1814 addExpr(Inst, getImm());
1815 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001816
Jim Grosbachea231912011-12-22 22:19:05 +00001817 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1818 assert(N == 1 && "Invalid number of operands!");
1819 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001820 Inst.addOperand(MCOperand::createImm(16 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001821 }
1822
1823 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1824 assert(N == 1 && "Invalid number of operands!");
1825 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001826 Inst.addOperand(MCOperand::createImm(32 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001827 }
1828
Jim Grosbache7fbce72011-10-03 23:38:36 +00001829 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1830 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001831 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1832 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
Jim Grosbache9119e42015-05-13 18:37:00 +00001833 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001834 }
1835
Jim Grosbach7db8d692011-09-08 22:07:06 +00001836 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1837 assert(N == 1 && "Invalid number of operands!");
1838 // FIXME: We really want to scale the value here, but the LDRD/STRD
1839 // instruction don't encode operands that way yet.
1840 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001841 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Jim Grosbach7db8d692011-09-08 22:07:06 +00001842 }
1843
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001844 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1845 assert(N == 1 && "Invalid number of operands!");
1846 // The immediate is scaled by four in the encoding and is stored
1847 // in the MCInst as such. Lop off the low two bits here.
1848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001849 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001850 }
1851
Jim Grosbach930f2f62012-04-05 20:57:13 +00001852 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1853 assert(N == 1 && "Invalid number of operands!");
1854 // The immediate is scaled by four in the encoding and is stored
1855 // in the MCInst as such. Lop off the low two bits here.
1856 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001857 Inst.addOperand(MCOperand::createImm(-(CE->getValue() / 4)));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001858 }
1859
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001860 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1861 assert(N == 1 && "Invalid number of operands!");
1862 // The immediate is scaled by four in the encoding and is stored
1863 // in the MCInst as such. Lop off the low two bits here.
1864 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001865 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001866 }
1867
Jim Grosbach475c6db2011-07-25 23:09:14 +00001868 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1869 assert(N == 1 && "Invalid number of operands!");
1870 // The constant encodes as the immediate-1, and we store in the instruction
1871 // the bits as encoded, so subtract off one here.
1872 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001873 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach475c6db2011-07-25 23:09:14 +00001874 }
1875
Jim Grosbach801e0a32011-07-22 23:16:18 +00001876 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1877 assert(N == 1 && "Invalid number of operands!");
1878 // The constant encodes as the immediate-1, and we store in the instruction
1879 // the bits as encoded, so subtract off one here.
1880 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001881 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach801e0a32011-07-22 23:16:18 +00001882 }
1883
Jim Grosbach46dd4132011-08-17 21:51:27 +00001884 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1885 assert(N == 1 && "Invalid number of operands!");
1886 // The constant encodes as the immediate, except for 32, which encodes as
1887 // zero.
1888 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1889 unsigned Imm = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001890 Inst.addOperand(MCOperand::createImm((Imm == 32 ? 0 : Imm)));
Jim Grosbach46dd4132011-08-17 21:51:27 +00001891 }
1892
Jim Grosbach27c1e252011-07-21 17:23:04 +00001893 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1894 assert(N == 1 && "Invalid number of operands!");
1895 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1896 // the instruction as well.
1897 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1898 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001899 Inst.addOperand(MCOperand::createImm(Val == 32 ? 0 : Val));
Jim Grosbach27c1e252011-07-21 17:23:04 +00001900 }
1901
Jim Grosbachb009a872011-10-28 22:36:30 +00001902 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1903 assert(N == 1 && "Invalid number of operands!");
1904 // The operand is actually a t2_so_imm, but we have its bitwise
1905 // negation in the assembly source, so twiddle it here.
1906 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001907 Inst.addOperand(MCOperand::createImm(~CE->getValue()));
Jim Grosbachb009a872011-10-28 22:36:30 +00001908 }
1909
Jim Grosbach30506252011-12-08 00:31:07 +00001910 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1911 assert(N == 1 && "Invalid number of operands!");
1912 // The operand is actually a t2_so_imm, but we have its
1913 // negation in the assembly source, so twiddle it here.
1914 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001915 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach30506252011-12-08 00:31:07 +00001916 }
1917
Jim Grosbach930f2f62012-04-05 20:57:13 +00001918 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1919 assert(N == 1 && "Invalid number of operands!");
1920 // The operand is actually an imm0_4095, but we have its
1921 // negation in the assembly source, so twiddle it here.
1922 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001923 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001924 }
1925
Mihai Popad36cbaa2013-07-03 09:21:44 +00001926 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1927 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001928 Inst.addOperand(MCOperand::createImm(CE->getValue() >> 2));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001929 return;
1930 }
1931
1932 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1933 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001934 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001935 }
1936
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001937 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1938 assert(N == 1 && "Invalid number of operands!");
1939 if (isImm()) {
1940 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1941 if (CE) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001942 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001943 return;
1944 }
1945
1946 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1947 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001948 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001949 return;
1950 }
1951
1952 assert(isMem() && "Unknown value type!");
1953 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001954 Inst.addOperand(MCOperand::createImm(Memory.OffsetImm->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001955 }
1956
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001957 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1958 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001959 Inst.addOperand(MCOperand::createImm(unsigned(getMemBarrierOpt())));
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001960 }
1961
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001962 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1963 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001964 Inst.addOperand(MCOperand::createImm(unsigned(getInstSyncBarrierOpt())));
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001965 }
1966
Jim Grosbachd3595712011-08-03 23:50:40 +00001967 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1968 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001969 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001970 }
1971
Jim Grosbach94298a92012-01-18 22:46:46 +00001972 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1973 assert(N == 1 && "Invalid number of operands!");
1974 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001975 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach94298a92012-01-18 22:46:46 +00001976 }
1977
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001978 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1979 assert(N == 1 && "Invalid number of operands!");
1980 assert(isImm() && "Not an immediate!");
1981
1982 // If we have an immediate that's not a constant, treat it as a label
1983 // reference needing a fixup.
1984 if (!isa<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001985 Inst.addOperand(MCOperand::createExpr(getImm()));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001986 return;
1987 }
1988
1989 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1990 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001991 Inst.addOperand(MCOperand::createImm(Val));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001992 }
1993
Jim Grosbacha95ec992011-10-11 17:29:55 +00001994 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1995 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001996 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
1997 Inst.addOperand(MCOperand::createImm(Memory.Alignment));
Jim Grosbacha95ec992011-10-11 17:29:55 +00001998 }
1999
Kevin Enderby488f20b2014-04-10 20:18:58 +00002000 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2001 addAlignedMemoryOperands(Inst, N);
2002 }
2003
2004 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2005 addAlignedMemoryOperands(Inst, N);
2006 }
2007
2008 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2009 addAlignedMemoryOperands(Inst, N);
2010 }
2011
2012 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2013 addAlignedMemoryOperands(Inst, N);
2014 }
2015
2016 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2017 addAlignedMemoryOperands(Inst, N);
2018 }
2019
2020 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2021 addAlignedMemoryOperands(Inst, N);
2022 }
2023
2024 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2025 addAlignedMemoryOperands(Inst, N);
2026 }
2027
2028 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2029 addAlignedMemoryOperands(Inst, N);
2030 }
2031
2032 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2033 addAlignedMemoryOperands(Inst, N);
2034 }
2035
2036 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2037 addAlignedMemoryOperands(Inst, N);
2038 }
2039
2040 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2041 addAlignedMemoryOperands(Inst, N);
2042 }
2043
Jim Grosbachd3595712011-08-03 23:50:40 +00002044 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2045 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002046 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2047 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002048 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2049 // Special case for #-0
2050 if (Val == INT32_MIN) Val = 0;
2051 if (Val < 0) Val = -Val;
2052 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2053 } else {
2054 // For register offset, we encode the shift type and negation flag
2055 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002056 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2057 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002058 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002059 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2060 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2061 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002062 }
2063
Jim Grosbachcd17c122011-08-04 23:01:30 +00002064 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2065 assert(N == 2 && "Invalid number of operands!");
2066 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2067 assert(CE && "non-constant AM2OffsetImm operand!");
2068 int32_t Val = CE->getValue();
2069 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2070 // Special case for #-0
2071 if (Val == INT32_MIN) Val = 0;
2072 if (Val < 0) Val = -Val;
2073 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
Jim Grosbache9119e42015-05-13 18:37:00 +00002074 Inst.addOperand(MCOperand::createReg(0));
2075 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachcd17c122011-08-04 23:01:30 +00002076 }
2077
Jim Grosbach5b96b802011-08-10 20:29:19 +00002078 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2079 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002080 // If we have an immediate that's not a constant, treat it as a label
2081 // reference needing a fixup. If it is a constant, it's something else
2082 // and we reject it.
2083 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002084 Inst.addOperand(MCOperand::createExpr(getImm()));
2085 Inst.addOperand(MCOperand::createReg(0));
2086 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002087 return;
2088 }
2089
Jim Grosbach871dff72011-10-11 15:59:20 +00002090 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2091 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002092 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2093 // Special case for #-0
2094 if (Val == INT32_MIN) Val = 0;
2095 if (Val < 0) Val = -Val;
2096 Val = ARM_AM::getAM3Opc(AddSub, Val);
2097 } else {
2098 // For register offset, we encode the shift type and negation flag
2099 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002100 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002101 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002102 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2103 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2104 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002105 }
2106
2107 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2108 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002109 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002110 int32_t Val =
2111 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
Jim Grosbache9119e42015-05-13 18:37:00 +00002112 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2113 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002114 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002115 }
2116
2117 // Constant offset.
2118 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2119 int32_t Val = CE->getValue();
2120 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2121 // Special case for #-0
2122 if (Val == INT32_MIN) Val = 0;
2123 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002124 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002125 Inst.addOperand(MCOperand::createReg(0));
2126 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002127 }
2128
Jim Grosbachd3595712011-08-03 23:50:40 +00002129 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2130 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002131 // If we have an immediate that's not a constant, treat it as a label
2132 // reference needing a fixup. If it is a constant, it's something else
2133 // and we reject it.
2134 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002135 Inst.addOperand(MCOperand::createExpr(getImm()));
2136 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002137 return;
2138 }
2139
Jim Grosbachd3595712011-08-03 23:50:40 +00002140 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002141 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002142 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2143 // Special case for #-0
2144 if (Val == INT32_MIN) Val = 0;
2145 if (Val < 0) Val = -Val;
2146 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002147 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2148 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002149 }
2150
Jim Grosbach7db8d692011-09-08 22:07:06 +00002151 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2152 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002153 // If we have an immediate that's not a constant, treat it as a label
2154 // reference needing a fixup. If it is a constant, it's something else
2155 // and we reject it.
2156 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002157 Inst.addOperand(MCOperand::createExpr(getImm()));
2158 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002159 return;
2160 }
2161
Jim Grosbach871dff72011-10-11 15:59:20 +00002162 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002163 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2164 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002165 }
2166
Jim Grosbacha05627e2011-09-09 18:37:27 +00002167 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2168 assert(N == 2 && "Invalid number of operands!");
2169 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002170 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002171 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2172 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002173 }
2174
Jim Grosbachd3595712011-08-03 23:50:40 +00002175 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2176 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002177 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002178 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2179 Inst.addOperand(MCOperand::createImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002180 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002181
Jim Grosbach2392c532011-09-07 23:39:14 +00002182 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2183 addMemImm8OffsetOperands(Inst, N);
2184 }
2185
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002186 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002187 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002188 }
2189
2190 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2191 assert(N == 2 && "Invalid number of operands!");
2192 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002193 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002194 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002195 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002196 return;
2197 }
2198
2199 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002200 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002201 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2202 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002203 }
2204
Jim Grosbachd3595712011-08-03 23:50:40 +00002205 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2206 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002207 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002208 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002209 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002210 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach95466ce2011-08-08 20:59:31 +00002211 return;
2212 }
2213
2214 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002215 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002216 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2217 Inst.addOperand(MCOperand::createImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002218 }
Bill Wendling811c9362010-11-30 07:44:32 +00002219
Jim Grosbach05541f42011-09-19 22:21:13 +00002220 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2221 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002222 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2223 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002224 }
2225
2226 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2227 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002228 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2229 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002230 }
2231
Jim Grosbachd3595712011-08-03 23:50:40 +00002232 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2233 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002234 unsigned Val =
2235 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2236 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbache9119e42015-05-13 18:37:00 +00002237 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2238 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2239 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachd3595712011-08-03 23:50:40 +00002240 }
2241
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002242 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2243 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002244 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2245 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2246 Inst.addOperand(MCOperand::createImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002247 }
2248
Jim Grosbachd3595712011-08-03 23:50:40 +00002249 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2250 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002251 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2252 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002253 }
2254
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002255 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2256 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002257 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002258 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2259 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002260 }
2261
Jim Grosbach26d35872011-08-19 18:55:51 +00002262 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2263 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002264 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002265 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2266 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach26d35872011-08-19 18:55:51 +00002267 }
2268
Jim Grosbacha32c7532011-08-19 18:49:59 +00002269 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2270 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002271 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002272 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2273 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002274 }
2275
Jim Grosbach23983d62011-08-19 18:13:48 +00002276 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2277 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002278 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002279 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2280 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach23983d62011-08-19 18:13:48 +00002281 }
2282
Jim Grosbachd3595712011-08-03 23:50:40 +00002283 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2284 assert(N == 1 && "Invalid number of operands!");
2285 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2286 assert(CE && "non-constant post-idx-imm8 operand!");
2287 int Imm = CE->getValue();
2288 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002289 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002290 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002291 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbachd3595712011-08-03 23:50:40 +00002292 }
2293
Jim Grosbach93981412011-10-11 21:55:36 +00002294 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2295 assert(N == 1 && "Invalid number of operands!");
2296 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2297 assert(CE && "non-constant post-idx-imm8s4 operand!");
2298 int Imm = CE->getValue();
2299 bool isAdd = Imm >= 0;
2300 if (Imm == INT32_MIN) Imm = 0;
2301 // Immediate is scaled by 4.
2302 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002303 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach93981412011-10-11 21:55:36 +00002304 }
2305
Jim Grosbachd3595712011-08-03 23:50:40 +00002306 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2307 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002308 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2309 Inst.addOperand(MCOperand::createImm(PostIdxReg.isAdd));
Jim Grosbachc320c852011-08-05 21:28:30 +00002310 }
2311
2312 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2313 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002314 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002315 // The sign, shift type, and shift amount are encoded in a single operand
2316 // using the AM2 encoding helpers.
2317 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2318 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2319 PostIdxReg.ShiftTy);
Jim Grosbache9119e42015-05-13 18:37:00 +00002320 Inst.addOperand(MCOperand::createImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002321 }
2322
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002323 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2324 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002325 Inst.addOperand(MCOperand::createImm(unsigned(getMSRMask())));
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002326 }
2327
Tim Northoveree843ef2014-08-15 10:47:12 +00002328 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2329 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002330 Inst.addOperand(MCOperand::createImm(unsigned(getBankedReg())));
Tim Northoveree843ef2014-08-15 10:47:12 +00002331 }
2332
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002333 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2334 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002335 Inst.addOperand(MCOperand::createImm(unsigned(getProcIFlags())));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002336 }
2337
Jim Grosbach182b6a02011-11-29 23:51:09 +00002338 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002339 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002340 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002341 }
2342
Jim Grosbach04945c42011-12-02 00:35:16 +00002343 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2344 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002345 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
2346 Inst.addOperand(MCOperand::createImm(VectorList.LaneIndex));
Jim Grosbach04945c42011-12-02 00:35:16 +00002347 }
2348
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002349 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2350 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002351 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002352 }
2353
2354 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2355 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002356 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002357 }
2358
2359 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2360 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002361 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002362 }
2363
Jim Grosbach741cd732011-10-17 22:26:03 +00002364 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2365 assert(N == 1 && "Invalid number of operands!");
2366 // The immediate encodes the type of constant as well as the value.
2367 // Mask in that this is an i8 splat.
2368 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002369 Inst.addOperand(MCOperand::createImm(CE->getValue() | 0xe00));
Jim Grosbach741cd732011-10-17 22:26:03 +00002370 }
2371
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002372 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2373 assert(N == 1 && "Invalid number of operands!");
2374 // The immediate encodes the type of constant as well as the value.
2375 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2376 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002377 Value = ARM_AM::encodeNEONi16splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002378 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002379 }
2380
2381 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2382 assert(N == 1 && "Invalid number of operands!");
2383 // The immediate encodes the type of constant as well as the value.
2384 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2385 unsigned Value = CE->getValue();
2386 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbache9119e42015-05-13 18:37:00 +00002387 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002388 }
2389
Jim Grosbach8211c052011-10-18 00:22:00 +00002390 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2391 assert(N == 1 && "Invalid number of operands!");
2392 // The immediate encodes the type of constant as well as the value.
2393 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2394 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002395 Value = ARM_AM::encodeNEONi32splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002396 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002397 }
2398
2399 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2400 assert(N == 1 && "Invalid number of operands!");
2401 // The immediate encodes the type of constant as well as the value.
2402 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2403 unsigned Value = CE->getValue();
2404 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002405 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002406 }
2407
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002408 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2409 assert(N == 1 && "Invalid number of operands!");
2410 // The immediate encodes the type of constant as well as the value.
2411 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2412 unsigned Value = CE->getValue();
2413 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2414 Inst.getOpcode() == ARM::VMOVv16i8) &&
2415 "All vmvn instructions that wants to replicate non-zero byte "
2416 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2417 unsigned B = ((~Value) & 0xff);
2418 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002419 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002420 }
Jim Grosbach8211c052011-10-18 00:22:00 +00002421 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2422 assert(N == 1 && "Invalid number of operands!");
2423 // The immediate encodes the type of constant as well as the value.
2424 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2425 unsigned Value = CE->getValue();
2426 if (Value >= 256 && Value <= 0xffff)
2427 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2428 else if (Value > 0xffff && Value <= 0xffffff)
2429 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2430 else if (Value > 0xffffff)
2431 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002432 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002433 }
2434
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002435 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2436 assert(N == 1 && "Invalid number of operands!");
2437 // The immediate encodes the type of constant as well as the value.
2438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2439 unsigned Value = CE->getValue();
2440 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2441 Inst.getOpcode() == ARM::VMOVv16i8) &&
2442 "All instructions that wants to replicate non-zero byte "
2443 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2444 unsigned B = Value & 0xff;
2445 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002446 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002447 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00002448 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2449 assert(N == 1 && "Invalid number of operands!");
2450 // The immediate encodes the type of constant as well as the value.
2451 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2452 unsigned Value = ~CE->getValue();
2453 if (Value >= 256 && Value <= 0xffff)
2454 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2455 else if (Value > 0xffff && Value <= 0xffffff)
2456 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2457 else if (Value > 0xffffff)
2458 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002459 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach045b6c72011-12-19 23:51:07 +00002460 }
2461
Jim Grosbache4454e02011-10-18 16:18:11 +00002462 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2463 assert(N == 1 && "Invalid number of operands!");
2464 // The immediate encodes the type of constant as well as the value.
2465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2466 uint64_t Value = CE->getValue();
2467 unsigned Imm = 0;
2468 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2469 Imm |= (Value & 1) << i;
2470 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002471 Inst.addOperand(MCOperand::createImm(Imm | 0x1e00));
Jim Grosbache4454e02011-10-18 16:18:11 +00002472 }
2473
Craig Topperca7e3e52014-03-10 03:19:03 +00002474 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002475
David Blaikie960ea3f2014-06-08 16:18:35 +00002476 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2477 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002478 Op->ITMask.Mask = Mask;
2479 Op->StartLoc = S;
2480 Op->EndLoc = S;
2481 return Op;
2482 }
2483
David Blaikie960ea3f2014-06-08 16:18:35 +00002484 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2485 SMLoc S) {
2486 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002487 Op->CC.Val = CC;
2488 Op->StartLoc = S;
2489 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002490 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002491 }
2492
David Blaikie960ea3f2014-06-08 16:18:35 +00002493 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2494 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002495 Op->Cop.Val = CopVal;
2496 Op->StartLoc = S;
2497 Op->EndLoc = S;
2498 return Op;
2499 }
2500
David Blaikie960ea3f2014-06-08 16:18:35 +00002501 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2502 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002503 Op->Cop.Val = CopVal;
2504 Op->StartLoc = S;
2505 Op->EndLoc = S;
2506 return Op;
2507 }
2508
David Blaikie960ea3f2014-06-08 16:18:35 +00002509 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2510 SMLoc E) {
2511 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002512 Op->Cop.Val = Val;
2513 Op->StartLoc = S;
2514 Op->EndLoc = E;
2515 return Op;
2516 }
2517
David Blaikie960ea3f2014-06-08 16:18:35 +00002518 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2519 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002520 Op->Reg.RegNum = RegNum;
2521 Op->StartLoc = S;
2522 Op->EndLoc = S;
2523 return Op;
2524 }
2525
David Blaikie960ea3f2014-06-08 16:18:35 +00002526 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2527 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002528 Op->Tok.Data = Str.data();
2529 Op->Tok.Length = Str.size();
2530 Op->StartLoc = S;
2531 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002532 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002533 }
2534
David Blaikie960ea3f2014-06-08 16:18:35 +00002535 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2536 SMLoc E) {
2537 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002538 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002539 Op->StartLoc = S;
2540 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002541 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002542 }
2543
David Blaikie960ea3f2014-06-08 16:18:35 +00002544 static std::unique_ptr<ARMOperand>
2545 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2546 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2547 SMLoc E) {
2548 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002549 Op->RegShiftedReg.ShiftTy = ShTy;
2550 Op->RegShiftedReg.SrcReg = SrcReg;
2551 Op->RegShiftedReg.ShiftReg = ShiftReg;
2552 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002553 Op->StartLoc = S;
2554 Op->EndLoc = E;
2555 return Op;
2556 }
2557
David Blaikie960ea3f2014-06-08 16:18:35 +00002558 static std::unique_ptr<ARMOperand>
2559 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2560 unsigned ShiftImm, SMLoc S, SMLoc E) {
2561 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002562 Op->RegShiftedImm.ShiftTy = ShTy;
2563 Op->RegShiftedImm.SrcReg = SrcReg;
2564 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002565 Op->StartLoc = S;
2566 Op->EndLoc = E;
2567 return Op;
2568 }
2569
David Blaikie960ea3f2014-06-08 16:18:35 +00002570 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2571 SMLoc S, SMLoc E) {
2572 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002573 Op->ShifterImm.isASR = isASR;
2574 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002575 Op->StartLoc = S;
2576 Op->EndLoc = E;
2577 return Op;
2578 }
2579
David Blaikie960ea3f2014-06-08 16:18:35 +00002580 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2581 SMLoc E) {
2582 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002583 Op->RotImm.Imm = Imm;
2584 Op->StartLoc = S;
2585 Op->EndLoc = E;
2586 return Op;
2587 }
2588
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002589 static std::unique_ptr<ARMOperand> CreateModImm(unsigned Bits, unsigned Rot,
2590 SMLoc S, SMLoc E) {
2591 auto Op = make_unique<ARMOperand>(k_ModifiedImmediate);
2592 Op->ModImm.Bits = Bits;
2593 Op->ModImm.Rot = Rot;
2594 Op->StartLoc = S;
2595 Op->EndLoc = E;
2596 return Op;
2597 }
2598
David Blaikie960ea3f2014-06-08 16:18:35 +00002599 static std::unique_ptr<ARMOperand>
2600 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2601 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002602 Op->Bitfield.LSB = LSB;
2603 Op->Bitfield.Width = Width;
2604 Op->StartLoc = S;
2605 Op->EndLoc = E;
2606 return Op;
2607 }
2608
David Blaikie960ea3f2014-06-08 16:18:35 +00002609 static std::unique_ptr<ARMOperand>
2610 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002611 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002612 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002613 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002614
Chad Rosierfa705ee2013-07-01 20:49:23 +00002615 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002616 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002617 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002618 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002619 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002620
Chad Rosierfa705ee2013-07-01 20:49:23 +00002621 // Sort based on the register encoding values.
2622 array_pod_sort(Regs.begin(), Regs.end());
2623
David Blaikie960ea3f2014-06-08 16:18:35 +00002624 auto Op = make_unique<ARMOperand>(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002625 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002626 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002627 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002628 Op->StartLoc = StartLoc;
2629 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002630 return Op;
2631 }
2632
David Blaikie960ea3f2014-06-08 16:18:35 +00002633 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2634 unsigned Count,
2635 bool isDoubleSpaced,
2636 SMLoc S, SMLoc E) {
2637 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002638 Op->VectorList.RegNum = RegNum;
2639 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002640 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002641 Op->StartLoc = S;
2642 Op->EndLoc = E;
2643 return Op;
2644 }
2645
David Blaikie960ea3f2014-06-08 16:18:35 +00002646 static std::unique_ptr<ARMOperand>
2647 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2648 SMLoc S, SMLoc E) {
2649 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002650 Op->VectorList.RegNum = RegNum;
2651 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002652 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002653 Op->StartLoc = S;
2654 Op->EndLoc = E;
2655 return Op;
2656 }
2657
David Blaikie960ea3f2014-06-08 16:18:35 +00002658 static std::unique_ptr<ARMOperand>
2659 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2660 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2661 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002662 Op->VectorList.RegNum = RegNum;
2663 Op->VectorList.Count = Count;
2664 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002665 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002666 Op->StartLoc = S;
2667 Op->EndLoc = E;
2668 return Op;
2669 }
2670
David Blaikie960ea3f2014-06-08 16:18:35 +00002671 static std::unique_ptr<ARMOperand>
2672 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
2673 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002674 Op->VectorIndex.Val = Idx;
2675 Op->StartLoc = S;
2676 Op->EndLoc = E;
2677 return Op;
2678 }
2679
David Blaikie960ea3f2014-06-08 16:18:35 +00002680 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
2681 SMLoc E) {
2682 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002683 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002684 Op->StartLoc = S;
2685 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002686 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002687 }
2688
David Blaikie960ea3f2014-06-08 16:18:35 +00002689 static std::unique_ptr<ARMOperand>
2690 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
2691 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
2692 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
2693 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
2694 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002695 Op->Memory.BaseRegNum = BaseRegNum;
2696 Op->Memory.OffsetImm = OffsetImm;
2697 Op->Memory.OffsetRegNum = OffsetRegNum;
2698 Op->Memory.ShiftType = ShiftType;
2699 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002700 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002701 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002702 Op->StartLoc = S;
2703 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002704 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002705 return Op;
2706 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002707
David Blaikie960ea3f2014-06-08 16:18:35 +00002708 static std::unique_ptr<ARMOperand>
2709 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
2710 unsigned ShiftImm, SMLoc S, SMLoc E) {
2711 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002712 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002713 Op->PostIdxReg.isAdd = isAdd;
2714 Op->PostIdxReg.ShiftTy = ShiftTy;
2715 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002716 Op->StartLoc = S;
2717 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002718 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002719 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002720
David Blaikie960ea3f2014-06-08 16:18:35 +00002721 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
2722 SMLoc S) {
2723 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002724 Op->MBOpt.Val = Opt;
2725 Op->StartLoc = S;
2726 Op->EndLoc = S;
2727 return Op;
2728 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002729
David Blaikie960ea3f2014-06-08 16:18:35 +00002730 static std::unique_ptr<ARMOperand>
2731 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
2732 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002733 Op->ISBOpt.Val = Opt;
2734 Op->StartLoc = S;
2735 Op->EndLoc = S;
2736 return Op;
2737 }
2738
David Blaikie960ea3f2014-06-08 16:18:35 +00002739 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
2740 SMLoc S) {
2741 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002742 Op->IFlags.Val = IFlags;
2743 Op->StartLoc = S;
2744 Op->EndLoc = S;
2745 return Op;
2746 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002747
David Blaikie960ea3f2014-06-08 16:18:35 +00002748 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
2749 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002750 Op->MMask.Val = MMask;
2751 Op->StartLoc = S;
2752 Op->EndLoc = S;
2753 return Op;
2754 }
Tim Northoveree843ef2014-08-15 10:47:12 +00002755
2756 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
2757 auto Op = make_unique<ARMOperand>(k_BankedReg);
2758 Op->BankedReg.Val = Reg;
2759 Op->StartLoc = S;
2760 Op->EndLoc = S;
2761 return Op;
2762 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002763};
2764
2765} // end anonymous namespace.
2766
Jim Grosbach602aa902011-07-13 15:34:57 +00002767void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002768 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002769 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002770 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002771 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002772 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002773 OS << "<ccout " << getReg() << ">";
2774 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002775 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002776 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002777 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2778 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2779 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002780 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2781 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2782 break;
2783 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002784 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002785 OS << "<coprocessor number: " << getCoproc() << ">";
2786 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002787 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002788 OS << "<coprocessor register: " << getCoproc() << ">";
2789 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002790 case k_CoprocOption:
2791 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2792 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002793 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002794 OS << "<mask: " << getMSRMask() << ">";
2795 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00002796 case k_BankedReg:
2797 OS << "<banked reg: " << getBankedReg() << ">";
2798 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002799 case k_Immediate:
Rafael Espindolaf4a13652015-05-27 13:05:42 +00002800 OS << *getImm();
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002801 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002802 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002803 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002804 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002805 case k_InstSyncBarrierOpt:
2806 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2807 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002808 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002809 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002810 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002811 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002812 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002813 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002814 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2815 << PostIdxReg.RegNum;
2816 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2817 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2818 << PostIdxReg.ShiftImm;
2819 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002820 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002821 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002822 OS << "<ARM_PROC::";
2823 unsigned IFlags = getProcIFlags();
2824 for (int i=2; i >= 0; --i)
2825 if (IFlags & (1 << i))
2826 OS << ARM_PROC::IFlagsToString(1 << i);
2827 OS << ">";
2828 break;
2829 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002830 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002831 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002832 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002833 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002834 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2835 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002836 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002837 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002838 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002839 << RegShiftedReg.SrcReg << " "
2840 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2841 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002842 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002843 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002844 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002845 << RegShiftedImm.SrcReg << " "
2846 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2847 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002848 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002849 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002850 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2851 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002852 case k_ModifiedImmediate:
2853 OS << "<mod_imm #" << ModImm.Bits << ", #"
2854 << ModImm.Rot << ")>";
2855 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002856 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002857 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2858 << ", width: " << Bitfield.Width << ">";
2859 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002860 case k_RegisterList:
2861 case k_DPRRegisterList:
2862 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002863 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002864
Bill Wendlingbed94652010-11-09 23:28:44 +00002865 const SmallVectorImpl<unsigned> &RegList = getRegList();
2866 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002867 I = RegList.begin(), E = RegList.end(); I != E; ) {
2868 OS << *I;
2869 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002870 }
2871
2872 OS << ">";
2873 break;
2874 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002875 case k_VectorList:
2876 OS << "<vector_list " << VectorList.Count << " * "
2877 << VectorList.RegNum << ">";
2878 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002879 case k_VectorListAllLanes:
2880 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2881 << VectorList.RegNum << ">";
2882 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002883 case k_VectorListIndexed:
2884 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2885 << VectorList.Count << " * " << VectorList.RegNum << ">";
2886 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002887 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002888 OS << "'" << getToken() << "'";
2889 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002890 case k_VectorIndex:
2891 OS << "<vectorindex " << getVectorIndex() << ">";
2892 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002893 }
2894}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002895
2896/// @name Auto-generated Match Functions
2897/// {
2898
2899static unsigned MatchRegisterName(StringRef Name);
2900
2901/// }
2902
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002903bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2904 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002905 const AsmToken &Tok = getParser().getTok();
2906 StartLoc = Tok.getLoc();
2907 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002908 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002909
2910 return (RegNo == (unsigned)-1);
2911}
2912
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002913/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002914/// and if it is a register name the token is eaten and the register number is
2915/// returned. Otherwise return -1.
2916///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002917int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00002918 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00002919 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002920 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002921
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002922 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002923 unsigned RegNum = MatchRegisterName(lowerCase);
2924 if (!RegNum) {
2925 RegNum = StringSwitch<unsigned>(lowerCase)
2926 .Case("r13", ARM::SP)
2927 .Case("r14", ARM::LR)
2928 .Case("r15", ARM::PC)
2929 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002930 // Additional register name aliases for 'gas' compatibility.
2931 .Case("a1", ARM::R0)
2932 .Case("a2", ARM::R1)
2933 .Case("a3", ARM::R2)
2934 .Case("a4", ARM::R3)
2935 .Case("v1", ARM::R4)
2936 .Case("v2", ARM::R5)
2937 .Case("v3", ARM::R6)
2938 .Case("v4", ARM::R7)
2939 .Case("v5", ARM::R8)
2940 .Case("v6", ARM::R9)
2941 .Case("v7", ARM::R10)
2942 .Case("v8", ARM::R11)
2943 .Case("sb", ARM::R9)
2944 .Case("sl", ARM::R10)
2945 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002946 .Default(0);
2947 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002948 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002949 // Check for aliases registered via .req. Canonicalize to lower case.
2950 // That's more consistent since register names are case insensitive, and
2951 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2952 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002953 // If no match, return failure.
2954 if (Entry == RegisterReqs.end())
2955 return -1;
2956 Parser.Lex(); // Eat identifier token.
2957 return Entry->getValue();
2958 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002959
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00002960 // Some FPUs only have 16 D registers, so D16-D31 are invalid
2961 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
2962 return -1;
2963
Chris Lattner44e5981c2010-10-30 04:09:10 +00002964 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002965
Chris Lattner44e5981c2010-10-30 04:09:10 +00002966 return RegNum;
2967}
Jim Grosbach99710a82010-11-01 16:44:21 +00002968
Jim Grosbachbb24c592011-07-13 18:49:30 +00002969// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2970// If a recoverable error occurs, return 1. If an irrecoverable error
2971// occurs, return -1. An irrecoverable error is one where tokens have been
2972// consumed in the process of trying to parse the shifter (i.e., when it is
2973// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00002974int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002975 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002976 SMLoc S = Parser.getTok().getLoc();
2977 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00002978 if (Tok.isNot(AsmToken::Identifier))
2979 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002980
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002981 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002982 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002983 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002984 .Case("lsl", ARM_AM::lsl)
2985 .Case("lsr", ARM_AM::lsr)
2986 .Case("asr", ARM_AM::asr)
2987 .Case("ror", ARM_AM::ror)
2988 .Case("rrx", ARM_AM::rrx)
2989 .Default(ARM_AM::no_shift);
2990
2991 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002992 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002993
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002994 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002995
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002996 // The source register for the shift has already been added to the
2997 // operand list, so we need to pop it off and combine it into the shifted
2998 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00002999 std::unique_ptr<ARMOperand> PrevOp(
3000 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003001 if (!PrevOp->isReg())
3002 return Error(PrevOp->getStartLoc(), "shift must be of a register");
3003 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003004
3005 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003006 int64_t Imm = 0;
3007 int ShiftReg = 0;
3008 if (ShiftTy == ARM_AM::rrx) {
3009 // RRX Doesn't have an explicit shift amount. The encoder expects
3010 // the shift register to be the same as the source register. Seems odd,
3011 // but OK.
3012 ShiftReg = SrcReg;
3013 } else {
3014 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003015 if (Parser.getTok().is(AsmToken::Hash) ||
3016 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003017 Parser.Lex(); // Eat hash.
3018 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003019 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003020 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003021 Error(ImmLoc, "invalid immediate shift value");
3022 return -1;
3023 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003024 // The expression must be evaluatable as an immediate.
3025 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003026 if (!CE) {
3027 Error(ImmLoc, "invalid immediate shift value");
3028 return -1;
3029 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003030 // Range check the immediate.
3031 // lsl, ror: 0 <= imm <= 31
3032 // lsr, asr: 0 <= imm <= 32
3033 Imm = CE->getValue();
3034 if (Imm < 0 ||
3035 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3036 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003037 Error(ImmLoc, "immediate shift value out of range");
3038 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003039 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003040 // shift by zero is a nop. Always send it through as lsl.
3041 // ('as' compatibility)
3042 if (Imm == 0)
3043 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003044 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003045 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003046 EndLoc = Parser.getTok().getEndLoc();
3047 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003048 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003049 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003050 return -1;
3051 }
3052 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003053 Error(Parser.getTok().getLoc(),
3054 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003055 return -1;
3056 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003057 }
3058
Owen Andersonb595ed02011-07-21 18:54:16 +00003059 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3060 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003061 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003062 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003063 else
3064 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003065 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003066
Jim Grosbachbb24c592011-07-13 18:49:30 +00003067 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003068}
3069
3070
Bill Wendling2063b842010-11-18 23:43:05 +00003071/// Try to parse a register name. The token must be an Identifier when called.
3072/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3073/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003074///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003075/// TODO this is likely to change to allow different register types and or to
3076/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003077bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003078 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003079 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003080 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003081 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003082 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003083
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003084 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3085 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003086
Chris Lattner44e5981c2010-10-30 04:09:10 +00003087 const AsmToken &ExclaimTok = Parser.getTok();
3088 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003089 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3090 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003091 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003092 return false;
3093 }
3094
3095 // Also check for an index operand. This is only legal for vector registers,
3096 // but that'll get caught OK in operand matching, so we don't need to
3097 // explicitly filter everything else out here.
3098 if (Parser.getTok().is(AsmToken::LBrac)) {
3099 SMLoc SIdx = Parser.getTok().getLoc();
3100 Parser.Lex(); // Eat left bracket token.
3101
3102 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003103 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003104 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003105 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003106 if (!MCE)
3107 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003108
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003109 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003110 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003111
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003112 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003113 Parser.Lex(); // Eat right bracket token.
3114
3115 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3116 SIdx, E,
3117 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003118 }
3119
Bill Wendling2063b842010-11-18 23:43:05 +00003120 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003121}
3122
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003123/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003124/// instruction with a symbolic operand name.
3125/// We accept "crN" syntax for GAS compatibility.
3126/// <operand-name> ::= <prefix><number>
3127/// If CoprocOp is 'c', then:
3128/// <prefix> ::= c | cr
3129/// If CoprocOp is 'p', then :
3130/// <prefix> ::= p
3131/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003132static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003133 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3134 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003135 if (Name.size() < 2 || Name[0] != CoprocOp)
3136 return -1;
3137 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3138
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003139 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003140 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003141 case 1:
3142 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003143 default: return -1;
3144 case '0': return 0;
3145 case '1': return 1;
3146 case '2': return 2;
3147 case '3': return 3;
3148 case '4': return 4;
3149 case '5': return 5;
3150 case '6': return 6;
3151 case '7': return 7;
3152 case '8': return 8;
3153 case '9': return 9;
3154 }
Renato Golinac561c32014-06-26 13:10:53 +00003155 case 2:
3156 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003157 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003158 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003159 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003160 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3161 // However, old cores (v5/v6) did use them in that way.
3162 case '0': return 10;
3163 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003164 case '2': return 12;
3165 case '3': return 13;
3166 case '4': return 14;
3167 case '5': return 15;
3168 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003169 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003170}
3171
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003172/// parseITCondCode - Try to parse a condition code for an IT instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003173ARMAsmParser::OperandMatchResultTy
3174ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003175 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003176 SMLoc S = Parser.getTok().getLoc();
3177 const AsmToken &Tok = Parser.getTok();
3178 if (!Tok.is(AsmToken::Identifier))
3179 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003180 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003181 .Case("eq", ARMCC::EQ)
3182 .Case("ne", ARMCC::NE)
3183 .Case("hs", ARMCC::HS)
3184 .Case("cs", ARMCC::HS)
3185 .Case("lo", ARMCC::LO)
3186 .Case("cc", ARMCC::LO)
3187 .Case("mi", ARMCC::MI)
3188 .Case("pl", ARMCC::PL)
3189 .Case("vs", ARMCC::VS)
3190 .Case("vc", ARMCC::VC)
3191 .Case("hi", ARMCC::HI)
3192 .Case("ls", ARMCC::LS)
3193 .Case("ge", ARMCC::GE)
3194 .Case("lt", ARMCC::LT)
3195 .Case("gt", ARMCC::GT)
3196 .Case("le", ARMCC::LE)
3197 .Case("al", ARMCC::AL)
3198 .Default(~0U);
3199 if (CC == ~0U)
3200 return MatchOperand_NoMatch;
3201 Parser.Lex(); // Eat the token.
3202
3203 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3204
3205 return MatchOperand_Success;
3206}
3207
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003208/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003209/// token must be an Identifier when called, and if it is a coprocessor
3210/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003211ARMAsmParser::OperandMatchResultTy
3212ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003213 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003214 SMLoc S = Parser.getTok().getLoc();
3215 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003216 if (Tok.isNot(AsmToken::Identifier))
3217 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003218
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003219 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003220 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003221 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003222 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3223 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3224 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003225
3226 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003227 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003228 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003229}
3230
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003231/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003232/// token must be an Identifier when called, and if it is a coprocessor
3233/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003234ARMAsmParser::OperandMatchResultTy
3235ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003236 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003237 SMLoc S = Parser.getTok().getLoc();
3238 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003239 if (Tok.isNot(AsmToken::Identifier))
3240 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003241
3242 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3243 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003244 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003245
3246 Parser.Lex(); // Eat identifier token.
3247 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003248 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003249}
3250
Jim Grosbach48399582011-10-12 17:34:41 +00003251/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3252/// coproc_option : '{' imm0_255 '}'
David Blaikie960ea3f2014-06-08 16:18:35 +00003253ARMAsmParser::OperandMatchResultTy
3254ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003255 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003256 SMLoc S = Parser.getTok().getLoc();
3257
3258 // If this isn't a '{', this isn't a coprocessor immediate operand.
3259 if (Parser.getTok().isNot(AsmToken::LCurly))
3260 return MatchOperand_NoMatch;
3261 Parser.Lex(); // Eat the '{'
3262
3263 const MCExpr *Expr;
3264 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003265 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003266 Error(Loc, "illegal expression");
3267 return MatchOperand_ParseFail;
3268 }
3269 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3270 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3271 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3272 return MatchOperand_ParseFail;
3273 }
3274 int Val = CE->getValue();
3275
3276 // Check for and consume the closing '}'
3277 if (Parser.getTok().isNot(AsmToken::RCurly))
3278 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003279 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003280 Parser.Lex(); // Eat the '}'
3281
3282 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3283 return MatchOperand_Success;
3284}
3285
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003286// For register list parsing, we need to map from raw GPR register numbering
3287// to the enumeration values. The enumeration values aren't sorted by
3288// register number due to our using "sp", "lr" and "pc" as canonical names.
3289static unsigned getNextRegister(unsigned Reg) {
3290 // If this is a GPR, we need to do it manually, otherwise we can rely
3291 // on the sort ordering of the enumeration since the other reg-classes
3292 // are sane.
3293 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3294 return Reg + 1;
3295 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003296 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003297 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3298 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3299 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3300 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3301 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3302 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3303 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3304 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3305 }
3306}
3307
Jim Grosbach85a23432011-11-11 21:27:40 +00003308// Return the low-subreg of a given Q register.
3309static unsigned getDRegFromQReg(unsigned QReg) {
3310 switch (QReg) {
3311 default: llvm_unreachable("expected a Q register!");
3312 case ARM::Q0: return ARM::D0;
3313 case ARM::Q1: return ARM::D2;
3314 case ARM::Q2: return ARM::D4;
3315 case ARM::Q3: return ARM::D6;
3316 case ARM::Q4: return ARM::D8;
3317 case ARM::Q5: return ARM::D10;
3318 case ARM::Q6: return ARM::D12;
3319 case ARM::Q7: return ARM::D14;
3320 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003321 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003322 case ARM::Q10: return ARM::D20;
3323 case ARM::Q11: return ARM::D22;
3324 case ARM::Q12: return ARM::D24;
3325 case ARM::Q13: return ARM::D26;
3326 case ARM::Q14: return ARM::D28;
3327 case ARM::Q15: return ARM::D30;
3328 }
3329}
3330
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003331/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003332bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003333 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00003334 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003335 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003336 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003337 Parser.Lex(); // Eat '{' token.
3338 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003339
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003340 // Check the first register in the list to see what register class
3341 // this is a list of.
3342 int Reg = tryParseRegister();
3343 if (Reg == -1)
3344 return Error(RegLoc, "register expected");
3345
Jim Grosbach85a23432011-11-11 21:27:40 +00003346 // The reglist instructions have at most 16 registers, so reserve
3347 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003348 int EReg = 0;
3349 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003350
3351 // Allow Q regs and just interpret them as the two D sub-registers.
3352 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3353 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003354 EReg = MRI->getEncodingValue(Reg);
3355 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003356 ++Reg;
3357 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003358 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003359 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3360 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3361 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3362 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3363 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3364 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3365 else
3366 return Error(RegLoc, "invalid register in register list");
3367
Jim Grosbach85a23432011-11-11 21:27:40 +00003368 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003369 EReg = MRI->getEncodingValue(Reg);
3370 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003371
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003372 // This starts immediately after the first register token in the list,
3373 // so we can see either a comma or a minus (range separator) as a legal
3374 // next token.
3375 while (Parser.getTok().is(AsmToken::Comma) ||
3376 Parser.getTok().is(AsmToken::Minus)) {
3377 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003378 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003379 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003380 int EndReg = tryParseRegister();
3381 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003382 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003383 // Allow Q regs and just interpret them as the two D sub-registers.
3384 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3385 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003386 // If the register is the same as the start reg, there's nothing
3387 // more to do.
3388 if (Reg == EndReg)
3389 continue;
3390 // The register must be in the same register class as the first.
3391 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003392 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003393 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003394 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003395 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003396
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003397 // Add all the registers in the range to the register list.
3398 while (Reg != EndReg) {
3399 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003400 EReg = MRI->getEncodingValue(Reg);
3401 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003402 }
3403 continue;
3404 }
3405 Parser.Lex(); // Eat the comma.
3406 RegLoc = Parser.getTok().getLoc();
3407 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003408 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003409 Reg = tryParseRegister();
3410 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003411 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003412 // Allow Q regs and just interpret them as the two D sub-registers.
3413 bool isQReg = false;
3414 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3415 Reg = getDRegFromQReg(Reg);
3416 isQReg = true;
3417 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003418 // The register must be in the same register class as the first.
3419 if (!RC->contains(Reg))
3420 return Error(RegLoc, "invalid register in register list");
3421 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003422 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003423 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3424 Warning(RegLoc, "register list not in ascending order");
3425 else
3426 return Error(RegLoc, "register list not in ascending order");
3427 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003428 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003429 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3430 ") in register list");
3431 continue;
3432 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003433 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003434 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3435 Reg != OldReg + 1)
3436 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003437 EReg = MRI->getEncodingValue(Reg);
3438 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3439 if (isQReg) {
3440 EReg = MRI->getEncodingValue(++Reg);
3441 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3442 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003443 }
3444
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003445 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003446 return Error(Parser.getTok().getLoc(), "'}' expected");
3447 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003448 Parser.Lex(); // Eat '}' token.
3449
Jim Grosbach18bf3632011-12-13 21:48:29 +00003450 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003451 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003452
3453 // The ARM system instruction variants for LDM/STM have a '^' token here.
3454 if (Parser.getTok().is(AsmToken::Caret)) {
3455 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3456 Parser.Lex(); // Eat '^' token.
3457 }
3458
Bill Wendling2063b842010-11-18 23:43:05 +00003459 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003460}
3461
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003462// Helper function to parse the lane index for vector lists.
3463ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003464parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003465 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003466 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003467 if (Parser.getTok().is(AsmToken::LBrac)) {
3468 Parser.Lex(); // Eat the '['.
3469 if (Parser.getTok().is(AsmToken::RBrac)) {
3470 // "Dn[]" is the 'all lanes' syntax.
3471 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003472 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003473 Parser.Lex(); // Eat the ']'.
3474 return MatchOperand_Success;
3475 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003476
3477 // There's an optional '#' token here. Normally there wouldn't be, but
3478 // inline assemble puts one in, and it's friendly to accept that.
3479 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003480 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003481
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003482 const MCExpr *LaneIndex;
3483 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003484 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003485 Error(Loc, "illegal expression");
3486 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003487 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3489 if (!CE) {
3490 Error(Loc, "lane index must be empty or an integer");
3491 return MatchOperand_ParseFail;
3492 }
3493 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3494 Error(Parser.getTok().getLoc(), "']' expected");
3495 return MatchOperand_ParseFail;
3496 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003497 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003498 Parser.Lex(); // Eat the ']'.
3499 int64_t Val = CE->getValue();
3500
3501 // FIXME: Make this range check context sensitive for .8, .16, .32.
3502 if (Val < 0 || Val > 7) {
3503 Error(Parser.getTok().getLoc(), "lane index out of range");
3504 return MatchOperand_ParseFail;
3505 }
3506 Index = Val;
3507 LaneKind = IndexedLane;
3508 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003509 }
3510 LaneKind = NoLanes;
3511 return MatchOperand_Success;
3512}
3513
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003514// parse a vector register list
David Blaikie960ea3f2014-06-08 16:18:35 +00003515ARMAsmParser::OperandMatchResultTy
3516ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003517 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003518 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003519 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003520 SMLoc S = Parser.getTok().getLoc();
3521 // As an extension (to match gas), support a plain D register or Q register
3522 // (without encosing curly braces) as a single or double entry list,
3523 // respectively.
3524 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003525 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003526 int Reg = tryParseRegister();
3527 if (Reg == -1)
3528 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003529 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003530 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003531 if (Res != MatchOperand_Success)
3532 return Res;
3533 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003534 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003535 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003536 break;
3537 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003538 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3539 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003540 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003541 case IndexedLane:
3542 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003543 LaneIndex,
3544 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003545 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003546 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003547 return MatchOperand_Success;
3548 }
3549 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3550 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003551 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003552 if (Res != MatchOperand_Success)
3553 return Res;
3554 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003555 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003556 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003557 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003558 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003559 break;
3560 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003561 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3562 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003563 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3564 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003565 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003566 case IndexedLane:
3567 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003568 LaneIndex,
3569 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003570 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003571 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003572 return MatchOperand_Success;
3573 }
3574 Error(S, "vector register expected");
3575 return MatchOperand_ParseFail;
3576 }
3577
3578 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003579 return MatchOperand_NoMatch;
3580
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003581 Parser.Lex(); // Eat '{' token.
3582 SMLoc RegLoc = Parser.getTok().getLoc();
3583
3584 int Reg = tryParseRegister();
3585 if (Reg == -1) {
3586 Error(RegLoc, "register expected");
3587 return MatchOperand_ParseFail;
3588 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003589 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003590 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003591 unsigned FirstReg = Reg;
3592 // The list is of D registers, but we also allow Q regs and just interpret
3593 // them as the two D sub-registers.
3594 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3595 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003596 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3597 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003598 ++Reg;
3599 ++Count;
3600 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003601
3602 SMLoc E;
3603 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003604 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003605
Jim Grosbache891fe82011-11-15 23:19:15 +00003606 while (Parser.getTok().is(AsmToken::Comma) ||
3607 Parser.getTok().is(AsmToken::Minus)) {
3608 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003609 if (!Spacing)
3610 Spacing = 1; // Register range implies a single spaced list.
3611 else if (Spacing == 2) {
3612 Error(Parser.getTok().getLoc(),
3613 "sequential registers in double spaced list");
3614 return MatchOperand_ParseFail;
3615 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003616 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003617 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003618 int EndReg = tryParseRegister();
3619 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003620 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003621 return MatchOperand_ParseFail;
3622 }
3623 // Allow Q regs and just interpret them as the two D sub-registers.
3624 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3625 EndReg = getDRegFromQReg(EndReg) + 1;
3626 // If the register is the same as the start reg, there's nothing
3627 // more to do.
3628 if (Reg == EndReg)
3629 continue;
3630 // The register must be in the same register class as the first.
3631 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003632 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003633 return MatchOperand_ParseFail;
3634 }
3635 // Ranges must go from low to high.
3636 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003637 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003638 return MatchOperand_ParseFail;
3639 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003640 // Parse the lane specifier if present.
3641 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003642 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003643 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3644 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003645 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003646 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003647 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003648 return MatchOperand_ParseFail;
3649 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003650
3651 // Add all the registers in the range to the register list.
3652 Count += EndReg - Reg;
3653 Reg = EndReg;
3654 continue;
3655 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003656 Parser.Lex(); // Eat the comma.
3657 RegLoc = Parser.getTok().getLoc();
3658 int OldReg = Reg;
3659 Reg = tryParseRegister();
3660 if (Reg == -1) {
3661 Error(RegLoc, "register expected");
3662 return MatchOperand_ParseFail;
3663 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003664 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003665 // It's OK to use the enumeration values directly here rather, as the
3666 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003667 //
3668 // The list is of D registers, but we also allow Q regs and just interpret
3669 // them as the two D sub-registers.
3670 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003671 if (!Spacing)
3672 Spacing = 1; // Register range implies a single spaced list.
3673 else if (Spacing == 2) {
3674 Error(RegLoc,
3675 "invalid register in double-spaced list (must be 'D' register')");
3676 return MatchOperand_ParseFail;
3677 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003678 Reg = getDRegFromQReg(Reg);
3679 if (Reg != OldReg + 1) {
3680 Error(RegLoc, "non-contiguous register range");
3681 return MatchOperand_ParseFail;
3682 }
3683 ++Reg;
3684 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003685 // Parse the lane specifier if present.
3686 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003687 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003688 SMLoc LaneLoc = Parser.getTok().getLoc();
3689 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3690 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003691 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003692 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003693 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003694 return MatchOperand_ParseFail;
3695 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003696 continue;
3697 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003698 // Normal D register.
3699 // Figure out the register spacing (single or double) of the list if
3700 // we don't know it already.
3701 if (!Spacing)
3702 Spacing = 1 + (Reg == OldReg + 2);
3703
3704 // Just check that it's contiguous and keep going.
3705 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003706 Error(RegLoc, "non-contiguous register range");
3707 return MatchOperand_ParseFail;
3708 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003709 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003710 // Parse the lane specifier if present.
3711 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003712 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003713 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003714 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003715 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003716 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003717 Error(EndLoc, "mismatched lane index in register list");
3718 return MatchOperand_ParseFail;
3719 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003720 }
3721
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003722 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003723 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003724 return MatchOperand_ParseFail;
3725 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003726 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003727 Parser.Lex(); // Eat '}' token.
3728
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003729 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003730 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003731 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003732 // composite register classes.
3733 if (Count == 2) {
3734 const MCRegisterClass *RC = (Spacing == 1) ?
3735 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3736 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3737 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3738 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003739
Jim Grosbach2f50e922011-12-15 21:44:33 +00003740 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3741 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003742 break;
3743 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003744 // Two-register operands have been converted to the
3745 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003746 if (Count == 2) {
3747 const MCRegisterClass *RC = (Spacing == 1) ?
3748 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3749 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003750 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3751 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003752 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003753 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003754 S, E));
3755 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003756 case IndexedLane:
3757 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003758 LaneIndex,
3759 (Spacing == 2),
3760 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003761 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003762 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003763 return MatchOperand_Success;
3764}
3765
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003766/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003767ARMAsmParser::OperandMatchResultTy
3768ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003769 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003770 SMLoc S = Parser.getTok().getLoc();
3771 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003772 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003773
Jiangning Liu288e1af2012-08-02 08:21:27 +00003774 if (Tok.is(AsmToken::Identifier)) {
3775 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003776
Jiangning Liu288e1af2012-08-02 08:21:27 +00003777 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3778 .Case("sy", ARM_MB::SY)
3779 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003780 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003781 .Case("sh", ARM_MB::ISH)
3782 .Case("ish", ARM_MB::ISH)
3783 .Case("shst", ARM_MB::ISHST)
3784 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003785 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003786 .Case("nsh", ARM_MB::NSH)
3787 .Case("un", ARM_MB::NSH)
3788 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003789 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003790 .Case("unst", ARM_MB::NSHST)
3791 .Case("osh", ARM_MB::OSH)
3792 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003793 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003794 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003795
Joey Gouly926d3f52013-09-05 15:35:24 +00003796 // ishld, oshld, nshld and ld are only available from ARMv8.
3797 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3798 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3799 Opt = ~0U;
3800
Jiangning Liu288e1af2012-08-02 08:21:27 +00003801 if (Opt == ~0U)
3802 return MatchOperand_NoMatch;
3803
3804 Parser.Lex(); // Eat identifier token.
3805 } else if (Tok.is(AsmToken::Hash) ||
3806 Tok.is(AsmToken::Dollar) ||
3807 Tok.is(AsmToken::Integer)) {
3808 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003809 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003810 SMLoc Loc = Parser.getTok().getLoc();
3811
3812 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003813 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003814 Error(Loc, "illegal expression");
3815 return MatchOperand_ParseFail;
3816 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003817
Jiangning Liu288e1af2012-08-02 08:21:27 +00003818 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3819 if (!CE) {
3820 Error(Loc, "constant expression expected");
3821 return MatchOperand_ParseFail;
3822 }
3823
3824 int Val = CE->getValue();
3825 if (Val & ~0xf) {
3826 Error(Loc, "immediate value out of range");
3827 return MatchOperand_ParseFail;
3828 }
3829
3830 Opt = ARM_MB::RESERVED_0 + Val;
3831 } else
3832 return MatchOperand_ParseFail;
3833
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003834 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003835 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003836}
3837
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003838/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003839ARMAsmParser::OperandMatchResultTy
3840ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003841 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003842 SMLoc S = Parser.getTok().getLoc();
3843 const AsmToken &Tok = Parser.getTok();
3844 unsigned Opt;
3845
3846 if (Tok.is(AsmToken::Identifier)) {
3847 StringRef OptStr = Tok.getString();
3848
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003849 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003850 Opt = ARM_ISB::SY;
3851 else
3852 return MatchOperand_NoMatch;
3853
3854 Parser.Lex(); // Eat identifier token.
3855 } else if (Tok.is(AsmToken::Hash) ||
3856 Tok.is(AsmToken::Dollar) ||
3857 Tok.is(AsmToken::Integer)) {
3858 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003859 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003860 SMLoc Loc = Parser.getTok().getLoc();
3861
3862 const MCExpr *ISBarrierID;
3863 if (getParser().parseExpression(ISBarrierID)) {
3864 Error(Loc, "illegal expression");
3865 return MatchOperand_ParseFail;
3866 }
3867
3868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3869 if (!CE) {
3870 Error(Loc, "constant expression expected");
3871 return MatchOperand_ParseFail;
3872 }
3873
3874 int Val = CE->getValue();
3875 if (Val & ~0xf) {
3876 Error(Loc, "immediate value out of range");
3877 return MatchOperand_ParseFail;
3878 }
3879
3880 Opt = ARM_ISB::RESERVED_0 + Val;
3881 } else
3882 return MatchOperand_ParseFail;
3883
3884 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3885 (ARM_ISB::InstSyncBOpt)Opt, S));
3886 return MatchOperand_Success;
3887}
3888
3889
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003890/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003891ARMAsmParser::OperandMatchResultTy
3892ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003893 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003894 SMLoc S = Parser.getTok().getLoc();
3895 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003896 if (!Tok.is(AsmToken::Identifier))
3897 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003898 StringRef IFlagsStr = Tok.getString();
3899
Owen Anderson10c5b122011-10-05 17:16:40 +00003900 // An iflags string of "none" is interpreted to mean that none of the AIF
3901 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003902 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003903 if (IFlagsStr != "none") {
3904 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3905 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3906 .Case("a", ARM_PROC::A)
3907 .Case("i", ARM_PROC::I)
3908 .Case("f", ARM_PROC::F)
3909 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003910
Owen Anderson10c5b122011-10-05 17:16:40 +00003911 // If some specific iflag is already set, it means that some letter is
3912 // present more than once, this is not acceptable.
3913 if (Flag == ~0U || (IFlags & Flag))
3914 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003915
Owen Anderson10c5b122011-10-05 17:16:40 +00003916 IFlags |= Flag;
3917 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003918 }
3919
3920 Parser.Lex(); // Eat identifier token.
3921 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3922 return MatchOperand_Success;
3923}
3924
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003925/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003926ARMAsmParser::OperandMatchResultTy
3927ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003928 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003929 SMLoc S = Parser.getTok().getLoc();
3930 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003931 if (!Tok.is(AsmToken::Identifier))
3932 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003933 StringRef Mask = Tok.getString();
3934
James Molloy21efa7d2011-09-28 14:21:38 +00003935 if (isMClass()) {
3936 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003937 std::string Name = Mask.lower();
3938 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003939 // Note: in the documentation:
3940 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3941 // for MSR APSR_nzcvq.
3942 // but we do make it an alias here. This is so to get the "mask encoding"
3943 // bits correct on MSR APSR writes.
3944 //
3945 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3946 // should really only be allowed when writing a special register. Note
3947 // they get dropped in the MRS instruction reading a special register as
3948 // the SYSm field is only 8 bits.
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003949 .Case("apsr", 0x800)
3950 .Case("apsr_nzcvq", 0x800)
3951 .Case("apsr_g", 0x400)
3952 .Case("apsr_nzcvqg", 0xc00)
3953 .Case("iapsr", 0x801)
3954 .Case("iapsr_nzcvq", 0x801)
3955 .Case("iapsr_g", 0x401)
3956 .Case("iapsr_nzcvqg", 0xc01)
3957 .Case("eapsr", 0x802)
3958 .Case("eapsr_nzcvq", 0x802)
3959 .Case("eapsr_g", 0x402)
3960 .Case("eapsr_nzcvqg", 0xc02)
3961 .Case("xpsr", 0x803)
3962 .Case("xpsr_nzcvq", 0x803)
3963 .Case("xpsr_g", 0x403)
3964 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003965 .Case("ipsr", 0x805)
3966 .Case("epsr", 0x806)
3967 .Case("iepsr", 0x807)
3968 .Case("msp", 0x808)
3969 .Case("psp", 0x809)
3970 .Case("primask", 0x810)
3971 .Case("basepri", 0x811)
3972 .Case("basepri_max", 0x812)
3973 .Case("faultmask", 0x813)
3974 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003975 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003976
James Molloy21efa7d2011-09-28 14:21:38 +00003977 if (FlagsVal == ~0U)
3978 return MatchOperand_NoMatch;
3979
Artyom Skrobovcf296442015-09-24 17:31:16 +00003980 if (!hasDSP() && (FlagsVal & 0x400))
Renato Golin92c816c2014-09-01 11:25:07 +00003981 // The _g and _nzcvqg versions are only valid if the DSP extension is
3982 // available.
3983 return MatchOperand_NoMatch;
3984
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003985 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003986 // basepri, basepri_max and faultmask only valid for V7m.
3987 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003988
James Molloy21efa7d2011-09-28 14:21:38 +00003989 Parser.Lex(); // Eat identifier token.
3990 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3991 return MatchOperand_Success;
3992 }
3993
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003994 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3995 size_t Start = 0, Next = Mask.find('_');
3996 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003997 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003998 if (Next != StringRef::npos)
3999 Flags = Mask.slice(Next+1, Mask.size());
4000
4001 // FlagsVal contains the complete mask:
4002 // 3-0: Mask
4003 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4004 unsigned FlagsVal = 0;
4005
4006 if (SpecReg == "apsr") {
4007 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004008 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004009 .Case("g", 0x4) // same as CPSR_s
4010 .Case("nzcvqg", 0xc) // same as CPSR_fs
4011 .Default(~0U);
4012
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004013 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004014 if (!Flags.empty())
4015 return MatchOperand_NoMatch;
4016 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004017 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004018 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004019 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004020 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4021 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004022 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004023 for (int i = 0, e = Flags.size(); i != e; ++i) {
4024 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4025 .Case("c", 1)
4026 .Case("x", 2)
4027 .Case("s", 4)
4028 .Case("f", 8)
4029 .Default(~0U);
4030
4031 // If some specific flag is already set, it means that some letter is
4032 // present more than once, this is not acceptable.
4033 if (FlagsVal == ~0U || (FlagsVal & Flag))
4034 return MatchOperand_NoMatch;
4035 FlagsVal |= Flag;
4036 }
4037 } else // No match for special register.
4038 return MatchOperand_NoMatch;
4039
Owen Anderson03a173e2011-10-21 18:43:28 +00004040 // Special register without flags is NOT equivalent to "fc" flags.
4041 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4042 // two lines would enable gas compatibility at the expense of breaking
4043 // round-tripping.
4044 //
4045 // if (!FlagsVal)
4046 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004047
4048 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4049 if (SpecReg == "spsr")
4050 FlagsVal |= 16;
4051
4052 Parser.Lex(); // Eat identifier token.
4053 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4054 return MatchOperand_Success;
4055}
4056
Tim Northoveree843ef2014-08-15 10:47:12 +00004057/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4058/// use in the MRS/MSR instructions added to support virtualization.
4059ARMAsmParser::OperandMatchResultTy
4060ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004061 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004062 SMLoc S = Parser.getTok().getLoc();
4063 const AsmToken &Tok = Parser.getTok();
4064 if (!Tok.is(AsmToken::Identifier))
4065 return MatchOperand_NoMatch;
4066 StringRef RegName = Tok.getString();
4067
4068 // The values here come from B9.2.3 of the ARM ARM, where bits 4-0 are SysM
4069 // and bit 5 is R.
4070 unsigned Encoding = StringSwitch<unsigned>(RegName.lower())
4071 .Case("r8_usr", 0x00)
4072 .Case("r9_usr", 0x01)
4073 .Case("r10_usr", 0x02)
4074 .Case("r11_usr", 0x03)
4075 .Case("r12_usr", 0x04)
4076 .Case("sp_usr", 0x05)
4077 .Case("lr_usr", 0x06)
4078 .Case("r8_fiq", 0x08)
4079 .Case("r9_fiq", 0x09)
4080 .Case("r10_fiq", 0x0a)
4081 .Case("r11_fiq", 0x0b)
4082 .Case("r12_fiq", 0x0c)
4083 .Case("sp_fiq", 0x0d)
4084 .Case("lr_fiq", 0x0e)
4085 .Case("lr_irq", 0x10)
4086 .Case("sp_irq", 0x11)
4087 .Case("lr_svc", 0x12)
4088 .Case("sp_svc", 0x13)
4089 .Case("lr_abt", 0x14)
4090 .Case("sp_abt", 0x15)
4091 .Case("lr_und", 0x16)
4092 .Case("sp_und", 0x17)
4093 .Case("lr_mon", 0x1c)
4094 .Case("sp_mon", 0x1d)
4095 .Case("elr_hyp", 0x1e)
4096 .Case("sp_hyp", 0x1f)
4097 .Case("spsr_fiq", 0x2e)
4098 .Case("spsr_irq", 0x30)
4099 .Case("spsr_svc", 0x32)
4100 .Case("spsr_abt", 0x34)
4101 .Case("spsr_und", 0x36)
4102 .Case("spsr_mon", 0x3c)
4103 .Case("spsr_hyp", 0x3e)
4104 .Default(~0U);
4105
4106 if (Encoding == ~0U)
4107 return MatchOperand_NoMatch;
4108
4109 Parser.Lex(); // Eat identifier token.
4110 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4111 return MatchOperand_Success;
4112}
4113
David Blaikie960ea3f2014-06-08 16:18:35 +00004114ARMAsmParser::OperandMatchResultTy
4115ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4116 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004117 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004118 const AsmToken &Tok = Parser.getTok();
4119 if (Tok.isNot(AsmToken::Identifier)) {
4120 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4121 return MatchOperand_ParseFail;
4122 }
4123 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004124 std::string LowerOp = Op.lower();
4125 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004126 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4127 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4128 return MatchOperand_ParseFail;
4129 }
4130 Parser.Lex(); // Eat shift type token.
4131
4132 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004133 if (Parser.getTok().isNot(AsmToken::Hash) &&
4134 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004135 Error(Parser.getTok().getLoc(), "'#' expected");
4136 return MatchOperand_ParseFail;
4137 }
4138 Parser.Lex(); // Eat hash token.
4139
4140 const MCExpr *ShiftAmount;
4141 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004142 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004143 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004144 Error(Loc, "illegal expression");
4145 return MatchOperand_ParseFail;
4146 }
4147 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4148 if (!CE) {
4149 Error(Loc, "constant expression expected");
4150 return MatchOperand_ParseFail;
4151 }
4152 int Val = CE->getValue();
4153 if (Val < Low || Val > High) {
4154 Error(Loc, "immediate value out of range");
4155 return MatchOperand_ParseFail;
4156 }
4157
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004158 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004159
4160 return MatchOperand_Success;
4161}
4162
David Blaikie960ea3f2014-06-08 16:18:35 +00004163ARMAsmParser::OperandMatchResultTy
4164ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004165 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004166 const AsmToken &Tok = Parser.getTok();
4167 SMLoc S = Tok.getLoc();
4168 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004169 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004170 return MatchOperand_ParseFail;
4171 }
Tim Northover4d141442013-05-31 15:58:45 +00004172 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004173 .Case("be", 1)
4174 .Case("le", 0)
4175 .Default(-1);
4176 Parser.Lex(); // Eat the token.
4177
4178 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004179 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004180 return MatchOperand_ParseFail;
4181 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00004182 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::create(Val,
Jim Grosbach0a547702011-07-22 17:44:50 +00004183 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004184 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004185 return MatchOperand_Success;
4186}
4187
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004188/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4189/// instructions. Legal values are:
4190/// lsl #n 'n' in [0,31]
4191/// asr #n 'n' in [1,32]
4192/// n == 32 encoded as n == 0.
David Blaikie960ea3f2014-06-08 16:18:35 +00004193ARMAsmParser::OperandMatchResultTy
4194ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004195 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004196 const AsmToken &Tok = Parser.getTok();
4197 SMLoc S = Tok.getLoc();
4198 if (Tok.isNot(AsmToken::Identifier)) {
4199 Error(S, "shift operator 'asr' or 'lsl' expected");
4200 return MatchOperand_ParseFail;
4201 }
4202 StringRef ShiftName = Tok.getString();
4203 bool isASR;
4204 if (ShiftName == "lsl" || ShiftName == "LSL")
4205 isASR = false;
4206 else if (ShiftName == "asr" || ShiftName == "ASR")
4207 isASR = true;
4208 else {
4209 Error(S, "shift operator 'asr' or 'lsl' expected");
4210 return MatchOperand_ParseFail;
4211 }
4212 Parser.Lex(); // Eat the operator.
4213
4214 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004215 if (Parser.getTok().isNot(AsmToken::Hash) &&
4216 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004217 Error(Parser.getTok().getLoc(), "'#' expected");
4218 return MatchOperand_ParseFail;
4219 }
4220 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004221 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004222
4223 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004224 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004225 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004226 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004227 return MatchOperand_ParseFail;
4228 }
4229 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4230 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004231 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004232 return MatchOperand_ParseFail;
4233 }
4234
4235 int64_t Val = CE->getValue();
4236 if (isASR) {
4237 // Shift amount must be in [1,32]
4238 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004239 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004240 return MatchOperand_ParseFail;
4241 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004242 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4243 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004244 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004245 return MatchOperand_ParseFail;
4246 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004247 if (Val == 32) Val = 0;
4248 } else {
4249 // Shift amount must be in [1,32]
4250 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004251 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004252 return MatchOperand_ParseFail;
4253 }
4254 }
4255
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004256 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004257
4258 return MatchOperand_Success;
4259}
4260
Jim Grosbach833b9d32011-07-27 20:15:40 +00004261/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4262/// of instructions. Legal values are:
4263/// ror #n 'n' in {0, 8, 16, 24}
David Blaikie960ea3f2014-06-08 16:18:35 +00004264ARMAsmParser::OperandMatchResultTy
4265ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004266 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004267 const AsmToken &Tok = Parser.getTok();
4268 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004269 if (Tok.isNot(AsmToken::Identifier))
4270 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004271 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004272 if (ShiftName != "ror" && ShiftName != "ROR")
4273 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004274 Parser.Lex(); // Eat the operator.
4275
4276 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004277 if (Parser.getTok().isNot(AsmToken::Hash) &&
4278 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004279 Error(Parser.getTok().getLoc(), "'#' expected");
4280 return MatchOperand_ParseFail;
4281 }
4282 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004283 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004284
4285 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004286 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004287 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004288 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004289 return MatchOperand_ParseFail;
4290 }
4291 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4292 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004293 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004294 return MatchOperand_ParseFail;
4295 }
4296
4297 int64_t Val = CE->getValue();
4298 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4299 // normally, zero is represented in asm by omitting the rotate operand
4300 // entirely.
4301 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004302 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004303 return MatchOperand_ParseFail;
4304 }
4305
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004306 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004307
4308 return MatchOperand_Success;
4309}
4310
David Blaikie960ea3f2014-06-08 16:18:35 +00004311ARMAsmParser::OperandMatchResultTy
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004312ARMAsmParser::parseModImm(OperandVector &Operands) {
4313 MCAsmParser &Parser = getParser();
4314 MCAsmLexer &Lexer = getLexer();
4315 int64_t Imm1, Imm2;
4316
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004317 SMLoc S = Parser.getTok().getLoc();
4318
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004319 // 1) A mod_imm operand can appear in the place of a register name:
4320 // add r0, #mod_imm
4321 // add r0, r0, #mod_imm
4322 // to correctly handle the latter, we bail out as soon as we see an
4323 // identifier.
4324 //
4325 // 2) Similarly, we do not want to parse into complex operands:
4326 // mov r0, #mod_imm
4327 // mov r0, :lower16:(_foo)
4328 if (Parser.getTok().is(AsmToken::Identifier) ||
4329 Parser.getTok().is(AsmToken::Colon))
4330 return MatchOperand_NoMatch;
4331
4332 // Hash (dollar) is optional as per the ARMARM
4333 if (Parser.getTok().is(AsmToken::Hash) ||
4334 Parser.getTok().is(AsmToken::Dollar)) {
4335 // Avoid parsing into complex operands (#:)
4336 if (Lexer.peekTok().is(AsmToken::Colon))
4337 return MatchOperand_NoMatch;
4338
4339 // Eat the hash (dollar)
4340 Parser.Lex();
4341 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004342
4343 SMLoc Sx1, Ex1;
4344 Sx1 = Parser.getTok().getLoc();
4345 const MCExpr *Imm1Exp;
4346 if (getParser().parseExpression(Imm1Exp, Ex1)) {
4347 Error(Sx1, "malformed expression");
4348 return MatchOperand_ParseFail;
4349 }
4350
4351 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm1Exp);
4352
4353 if (CE) {
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004354 // Immediate must fit within 32-bits
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004355 Imm1 = CE->getValue();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004356 int Enc = ARM_AM::getSOImmVal(Imm1);
4357 if (Enc != -1 && Parser.getTok().is(AsmToken::EndOfStatement)) {
4358 // We have a match!
4359 Operands.push_back(ARMOperand::CreateModImm((Enc & 0xFF),
4360 (Enc & 0xF00) >> 7,
4361 Sx1, Ex1));
4362 return MatchOperand_Success;
4363 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004364
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004365 // We have parsed an immediate which is not for us, fallback to a plain
4366 // immediate. This can happen for instruction aliases. For an example,
4367 // ARMInstrInfo.td defines the alias [mov <-> mvn] which can transform
4368 // a mov (mvn) with a mod_imm_neg/mod_imm_not operand into the opposite
4369 // instruction with a mod_imm operand. The alias is defined such that the
4370 // parser method is shared, that's why we have to do this here.
4371 if (Parser.getTok().is(AsmToken::EndOfStatement)) {
4372 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4373 return MatchOperand_Success;
4374 }
4375 } else {
4376 // Operands like #(l1 - l2) can only be evaluated at a later stage (via an
4377 // MCFixup). Fallback to a plain immediate.
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004378 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4379 return MatchOperand_Success;
4380 }
4381
4382 // From this point onward, we expect the input to be a (#bits, #rot) pair
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004383 if (Parser.getTok().isNot(AsmToken::Comma)) {
4384 Error(Sx1, "expected modified immediate operand: #[0, 255], #even[0-30]");
4385 return MatchOperand_ParseFail;
4386 }
4387
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004388 if (Imm1 & ~0xFF) {
4389 Error(Sx1, "immediate operand must a number in the range [0, 255]");
4390 return MatchOperand_ParseFail;
4391 }
4392
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004393 // Eat the comma
4394 Parser.Lex();
4395
4396 // Repeat for #rot
4397 SMLoc Sx2, Ex2;
4398 Sx2 = Parser.getTok().getLoc();
4399
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004400 // Eat the optional hash (dollar)
4401 if (Parser.getTok().is(AsmToken::Hash) ||
4402 Parser.getTok().is(AsmToken::Dollar))
4403 Parser.Lex();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004404
4405 const MCExpr *Imm2Exp;
4406 if (getParser().parseExpression(Imm2Exp, Ex2)) {
4407 Error(Sx2, "malformed expression");
4408 return MatchOperand_ParseFail;
4409 }
4410
4411 CE = dyn_cast<MCConstantExpr>(Imm2Exp);
4412
4413 if (CE) {
4414 Imm2 = CE->getValue();
4415 if (!(Imm2 & ~0x1E)) {
4416 // We have a match!
4417 Operands.push_back(ARMOperand::CreateModImm(Imm1, Imm2, S, Ex2));
4418 return MatchOperand_Success;
4419 }
4420 Error(Sx2, "immediate operand must an even number in the range [0, 30]");
4421 return MatchOperand_ParseFail;
4422 } else {
4423 Error(Sx2, "constant expression expected");
4424 return MatchOperand_ParseFail;
4425 }
4426}
4427
4428ARMAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004429ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004430 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004431 SMLoc S = Parser.getTok().getLoc();
4432 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004433 if (Parser.getTok().isNot(AsmToken::Hash) &&
4434 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004435 Error(Parser.getTok().getLoc(), "'#' expected");
4436 return MatchOperand_ParseFail;
4437 }
4438 Parser.Lex(); // Eat hash token.
4439
4440 const MCExpr *LSBExpr;
4441 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004442 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004443 Error(E, "malformed immediate expression");
4444 return MatchOperand_ParseFail;
4445 }
4446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4447 if (!CE) {
4448 Error(E, "'lsb' operand must be an immediate");
4449 return MatchOperand_ParseFail;
4450 }
4451
4452 int64_t LSB = CE->getValue();
4453 // The LSB must be in the range [0,31]
4454 if (LSB < 0 || LSB > 31) {
4455 Error(E, "'lsb' operand must be in the range [0,31]");
4456 return MatchOperand_ParseFail;
4457 }
4458 E = Parser.getTok().getLoc();
4459
4460 // Expect another immediate operand.
4461 if (Parser.getTok().isNot(AsmToken::Comma)) {
4462 Error(Parser.getTok().getLoc(), "too few operands");
4463 return MatchOperand_ParseFail;
4464 }
4465 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004466 if (Parser.getTok().isNot(AsmToken::Hash) &&
4467 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004468 Error(Parser.getTok().getLoc(), "'#' expected");
4469 return MatchOperand_ParseFail;
4470 }
4471 Parser.Lex(); // Eat hash token.
4472
4473 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004474 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004475 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004476 Error(E, "malformed immediate expression");
4477 return MatchOperand_ParseFail;
4478 }
4479 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4480 if (!CE) {
4481 Error(E, "'width' operand must be an immediate");
4482 return MatchOperand_ParseFail;
4483 }
4484
4485 int64_t Width = CE->getValue();
4486 // The LSB must be in the range [1,32-lsb]
4487 if (Width < 1 || Width > 32 - LSB) {
4488 Error(E, "'width' operand must be in the range [1,32-lsb]");
4489 return MatchOperand_ParseFail;
4490 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004491
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004492 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004493
4494 return MatchOperand_Success;
4495}
4496
David Blaikie960ea3f2014-06-08 16:18:35 +00004497ARMAsmParser::OperandMatchResultTy
4498ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004499 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004500 // postidx_reg := '+' register {, shift}
4501 // | '-' register {, shift}
4502 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004503
4504 // This method must return MatchOperand_NoMatch without consuming any tokens
4505 // in the case where there is no match, as other alternatives take other
4506 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004507 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004508 AsmToken Tok = Parser.getTok();
4509 SMLoc S = Tok.getLoc();
4510 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004511 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004512 if (Tok.is(AsmToken::Plus)) {
4513 Parser.Lex(); // Eat the '+' token.
4514 haveEaten = true;
4515 } else if (Tok.is(AsmToken::Minus)) {
4516 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004517 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004518 haveEaten = true;
4519 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004520
4521 SMLoc E = Parser.getTok().getEndLoc();
4522 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004523 if (Reg == -1) {
4524 if (!haveEaten)
4525 return MatchOperand_NoMatch;
4526 Error(Parser.getTok().getLoc(), "register expected");
4527 return MatchOperand_ParseFail;
4528 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004529
Jim Grosbachc320c852011-08-05 21:28:30 +00004530 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4531 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004532 if (Parser.getTok().is(AsmToken::Comma)) {
4533 Parser.Lex(); // Eat the ','.
4534 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4535 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004536
4537 // FIXME: Only approximates end...may include intervening whitespace.
4538 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004539 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004540
4541 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4542 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004543
4544 return MatchOperand_Success;
4545}
4546
David Blaikie960ea3f2014-06-08 16:18:35 +00004547ARMAsmParser::OperandMatchResultTy
4548ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004549 // Check for a post-index addressing register operand. Specifically:
4550 // am3offset := '+' register
4551 // | '-' register
4552 // | register
4553 // | # imm
4554 // | # + imm
4555 // | # - imm
4556
4557 // This method must return MatchOperand_NoMatch without consuming any tokens
4558 // in the case where there is no match, as other alternatives take other
4559 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004560 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004561 AsmToken Tok = Parser.getTok();
4562 SMLoc S = Tok.getLoc();
4563
4564 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004565 if (Parser.getTok().is(AsmToken::Hash) ||
4566 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004567 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004568 // Explicitly look for a '-', as we need to encode negative zero
4569 // differently.
4570 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4571 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004572 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004573 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004574 return MatchOperand_ParseFail;
4575 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4576 if (!CE) {
4577 Error(S, "constant expression expected");
4578 return MatchOperand_ParseFail;
4579 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004580 // Negative zero is encoded as the flag value INT32_MIN.
4581 int32_t Val = CE->getValue();
4582 if (isNegative && Val == 0)
4583 Val = INT32_MIN;
4584
4585 Operands.push_back(
Jim Grosbach13760bd2015-05-30 01:25:56 +00004586 ARMOperand::CreateImm(MCConstantExpr::create(Val, getContext()), S, E));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004587
4588 return MatchOperand_Success;
4589 }
4590
4591
4592 bool haveEaten = false;
4593 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004594 if (Tok.is(AsmToken::Plus)) {
4595 Parser.Lex(); // Eat the '+' token.
4596 haveEaten = true;
4597 } else if (Tok.is(AsmToken::Minus)) {
4598 Parser.Lex(); // Eat the '-' token.
4599 isAdd = false;
4600 haveEaten = true;
4601 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004602
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004603 Tok = Parser.getTok();
4604 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004605 if (Reg == -1) {
4606 if (!haveEaten)
4607 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004608 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004609 return MatchOperand_ParseFail;
4610 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004611
4612 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004613 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004614
4615 return MatchOperand_Success;
4616}
4617
Tim Northovereb5e4d52013-07-22 09:06:12 +00004618/// Convert parsed operands to MCInst. Needed here because this instruction
4619/// only has two register operands, but multiplication is commutative so
4620/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004621void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4622 const OperandVector &Operands) {
4623 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4624 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004625 // If we have a three-operand form, make sure to set Rn to be the operand
4626 // that isn't the same as Rd.
4627 unsigned RegOp = 4;
4628 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004629 ((ARMOperand &)*Operands[4]).getReg() ==
4630 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004631 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004632 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004633 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004634 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004635}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004636
David Blaikie960ea3f2014-06-08 16:18:35 +00004637void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4638 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004639 int CondOp = -1, ImmOp = -1;
4640 switch(Inst.getOpcode()) {
4641 case ARM::tB:
4642 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4643
4644 case ARM::t2B:
4645 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4646
4647 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4648 }
4649 // first decide whether or not the branch should be conditional
4650 // by looking at it's location relative to an IT block
4651 if(inITBlock()) {
4652 // inside an IT block we cannot have any conditional branches. any
4653 // such instructions needs to be converted to unconditional form
4654 switch(Inst.getOpcode()) {
4655 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4656 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4657 }
4658 } else {
4659 // outside IT blocks we can only have unconditional branches with AL
4660 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004661 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004662 switch(Inst.getOpcode()) {
4663 case ARM::tB:
4664 case ARM::tBcc:
4665 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4666 break;
4667 case ARM::t2B:
4668 case ARM::t2Bcc:
4669 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4670 break;
4671 }
4672 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004673
Mihai Popaad18d3c2013-08-09 10:38:32 +00004674 // now decide on encoding size based on branch target range
4675 switch(Inst.getOpcode()) {
4676 // classify tB as either t2B or t1B based on range of immediate operand
4677 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004678 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004679 if (!op.isSignedOffset<11, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004680 Inst.setOpcode(ARM::t2B);
4681 break;
4682 }
4683 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4684 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004685 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004686 if (!op.isSignedOffset<8, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004687 Inst.setOpcode(ARM::t2Bcc);
4688 break;
4689 }
4690 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004691 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4692 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004693}
4694
Bill Wendlinge18980a2010-11-06 22:36:58 +00004695/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004696/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004697bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004698 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004699 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004700 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004701 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004702 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004703 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004704
Sean Callanan936b0d32010-01-19 21:44:56 +00004705 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004706 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004707 if (BaseRegNum == -1)
4708 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004709
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004710 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004711 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004712 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4713 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004714 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004715
Jim Grosbachd3595712011-08-03 23:50:40 +00004716 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004717 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004718 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004719
Craig Topper062a2ba2014-04-25 05:30:21 +00004720 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4721 ARM_AM::no_shift, 0, 0, false,
4722 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004723
Jim Grosbach40700e02011-09-19 18:42:21 +00004724 // If there's a pre-indexing writeback marker, '!', just add it as a token
4725 // operand. It's rather odd, but syntactically valid.
4726 if (Parser.getTok().is(AsmToken::Exclaim)) {
4727 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4728 Parser.Lex(); // Eat the '!'.
4729 }
4730
Jim Grosbachd3595712011-08-03 23:50:40 +00004731 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004732 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004733
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004734 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4735 "Lost colon or comma in memory operand?!");
4736 if (Tok.is(AsmToken::Comma)) {
4737 Parser.Lex(); // Eat the comma.
4738 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004739
Jim Grosbacha95ec992011-10-11 17:29:55 +00004740 // If we have a ':', it's an alignment specifier.
4741 if (Parser.getTok().is(AsmToken::Colon)) {
4742 Parser.Lex(); // Eat the ':'.
4743 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004744 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004745
4746 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004747 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004748 return true;
4749
4750 // The expression has to be a constant. Memory references with relocations
4751 // don't come through here, as they use the <label> forms of the relevant
4752 // instructions.
4753 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4754 if (!CE)
4755 return Error (E, "constant expression expected");
4756
4757 unsigned Align = 0;
4758 switch (CE->getValue()) {
4759 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004760 return Error(E,
4761 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4762 case 16: Align = 2; break;
4763 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004764 case 64: Align = 8; break;
4765 case 128: Align = 16; break;
4766 case 256: Align = 32; break;
4767 }
4768
4769 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004770 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004771 return Error(Parser.getTok().getLoc(), "']' expected");
4772 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004773 Parser.Lex(); // Eat right bracket token.
4774
4775 // Don't worry about range checking the value here. That's handled by
4776 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004777 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004778 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004779 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004780
4781 // If there's a pre-indexing writeback marker, '!', just add it as a token
4782 // operand.
4783 if (Parser.getTok().is(AsmToken::Exclaim)) {
4784 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4785 Parser.Lex(); // Eat the '!'.
4786 }
4787
4788 return false;
4789 }
4790
4791 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004792 // offset. Be friendly and also accept a plain integer (without a leading
4793 // hash) for gas compatibility.
4794 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004795 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004796 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004797 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004798 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004799 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004800
Owen Anderson967674d2011-08-29 19:36:44 +00004801 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004802 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004803 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004804 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004805
4806 // The expression has to be a constant. Memory references with relocations
4807 // don't come through here, as they use the <label> forms of the relevant
4808 // instructions.
4809 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4810 if (!CE)
4811 return Error (E, "constant expression expected");
4812
Owen Anderson967674d2011-08-29 19:36:44 +00004813 // If the constant was #-0, represent it as INT32_MIN.
4814 int32_t Val = CE->getValue();
4815 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00004816 CE = MCConstantExpr::create(INT32_MIN, getContext());
Owen Anderson967674d2011-08-29 19:36:44 +00004817
Jim Grosbachd3595712011-08-03 23:50:40 +00004818 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004819 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004820 return Error(Parser.getTok().getLoc(), "']' expected");
4821 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004822 Parser.Lex(); // Eat right bracket token.
4823
4824 // Don't worry about range checking the value here. That's handled by
4825 // the is*() predicates.
4826 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004827 ARM_AM::no_shift, 0, 0,
4828 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004829
4830 // If there's a pre-indexing writeback marker, '!', just add it as a token
4831 // operand.
4832 if (Parser.getTok().is(AsmToken::Exclaim)) {
4833 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4834 Parser.Lex(); // Eat the '!'.
4835 }
4836
4837 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004838 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004839
4840 // The register offset is optionally preceded by a '+' or '-'
4841 bool isNegative = false;
4842 if (Parser.getTok().is(AsmToken::Minus)) {
4843 isNegative = true;
4844 Parser.Lex(); // Eat the '-'.
4845 } else if (Parser.getTok().is(AsmToken::Plus)) {
4846 // Nothing to do.
4847 Parser.Lex(); // Eat the '+'.
4848 }
4849
4850 E = Parser.getTok().getLoc();
4851 int OffsetRegNum = tryParseRegister();
4852 if (OffsetRegNum == -1)
4853 return Error(E, "register expected");
4854
4855 // If there's a shift operator, handle it.
4856 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004857 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004858 if (Parser.getTok().is(AsmToken::Comma)) {
4859 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004860 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004861 return true;
4862 }
4863
4864 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004865 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004866 return Error(Parser.getTok().getLoc(), "']' expected");
4867 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004868 Parser.Lex(); // Eat right bracket token.
4869
Craig Topper062a2ba2014-04-25 05:30:21 +00004870 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004871 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004872 S, E));
4873
Jim Grosbachc320c852011-08-05 21:28:30 +00004874 // If there's a pre-indexing writeback marker, '!', just add it as a token
4875 // operand.
4876 if (Parser.getTok().is(AsmToken::Exclaim)) {
4877 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4878 Parser.Lex(); // Eat the '!'.
4879 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004880
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004881 return false;
4882}
4883
Jim Grosbachd3595712011-08-03 23:50:40 +00004884/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004885/// ( lsl | lsr | asr | ror ) , # shift_amount
4886/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004887/// return true if it parses a shift otherwise it returns false.
4888bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4889 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004890 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004891 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004892 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004893 if (Tok.isNot(AsmToken::Identifier))
4894 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004895 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004896 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4897 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004898 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004899 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004900 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004901 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004902 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004903 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004904 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004905 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004906 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004907 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004908 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004909 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004910
Jim Grosbachd3595712011-08-03 23:50:40 +00004911 // rrx stands alone.
4912 Amount = 0;
4913 if (St != ARM_AM::rrx) {
4914 Loc = Parser.getTok().getLoc();
4915 // A '#' and a shift amount.
4916 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004917 if (HashTok.isNot(AsmToken::Hash) &&
4918 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004919 return Error(HashTok.getLoc(), "'#' expected");
4920 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004921
Jim Grosbachd3595712011-08-03 23:50:40 +00004922 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004923 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004924 return true;
4925 // Range check the immediate.
4926 // lsl, ror: 0 <= imm <= 31
4927 // lsr, asr: 0 <= imm <= 32
4928 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4929 if (!CE)
4930 return Error(Loc, "shift amount must be an immediate");
4931 int64_t Imm = CE->getValue();
4932 if (Imm < 0 ||
4933 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4934 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4935 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004936 // If <ShiftTy> #0, turn it into a no_shift.
4937 if (Imm == 0)
4938 St = ARM_AM::lsl;
4939 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4940 if (Imm == 32)
4941 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004942 Amount = Imm;
4943 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004944
4945 return false;
4946}
4947
Jim Grosbache7fbce72011-10-03 23:38:36 +00004948/// parseFPImm - A floating point immediate expression operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00004949ARMAsmParser::OperandMatchResultTy
4950ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004951 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004952 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004953 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004954 // integer only.
4955 //
4956 // This routine still creates a generic Immediate operand, containing
4957 // a bitcast of the 64-bit floating point value. The various operands
4958 // that accept floats can check whether the value is valid for them
4959 // via the standard is*() predicates.
4960
Jim Grosbache7fbce72011-10-03 23:38:36 +00004961 SMLoc S = Parser.getTok().getLoc();
4962
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004963 if (Parser.getTok().isNot(AsmToken::Hash) &&
4964 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004965 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004966
4967 // Disambiguate the VMOV forms that can accept an FP immediate.
4968 // vmov.f32 <sreg>, #imm
4969 // vmov.f64 <dreg>, #imm
4970 // vmov.f32 <dreg>, #imm @ vector f32x2
4971 // vmov.f32 <qreg>, #imm @ vector f32x4
4972 //
4973 // There are also the NEON VMOV instructions which expect an
4974 // integer constant. Make sure we don't try to parse an FPImm
4975 // for these:
4976 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00004977 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
4978 bool isVmovf = TyOp.isToken() &&
Reid Kleckner187d33e2015-12-16 19:21:03 +00004979 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64");
David Blaikie960ea3f2014-06-08 16:18:35 +00004980 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
4981 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
4982 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00004983 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004984 return MatchOperand_NoMatch;
4985
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004986 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004987
4988 // Handle negation, as that still comes through as a separate token.
4989 bool isNegative = false;
4990 if (Parser.getTok().is(AsmToken::Minus)) {
4991 isNegative = true;
4992 Parser.Lex();
4993 }
4994 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004995 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004996 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004997 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004998 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4999 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005000 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00005001 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005002 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005003 MCConstantExpr::create(IntVal, getContext()),
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005004 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005005 return MatchOperand_Success;
5006 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005007 // Also handle plain integers. Instructions which allow floating point
5008 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00005009 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00005010 int64_t Val = Tok.getIntVal();
5011 Parser.Lex(); // Eat the token.
5012 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00005013 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005014 return MatchOperand_ParseFail;
5015 }
David Peixottoa872e0e2014-01-07 18:19:23 +00005016 float RealVal = ARM_AM::getFPImmFloat(Val);
5017 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
5018
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005019 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005020 MCConstantExpr::create(Val, getContext()), S,
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005021 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005022 return MatchOperand_Success;
5023 }
5024
Jim Grosbach235c8d22012-01-19 02:47:30 +00005025 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005026 return MatchOperand_ParseFail;
5027}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005028
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005029/// Parse a arm instruction operand. For now this parses the operand regardless
5030/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00005031bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005032 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005033 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005034
5035 // Check if the current operand has a custom associated parser, if so, try to
5036 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00005037 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
5038 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005039 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00005040 // If there wasn't a custom match, try the generic matcher below. Otherwise,
5041 // there was a match, but an error occurred, in which case, just return that
5042 // the operand parsing failed.
5043 if (ResTy == MatchOperand_ParseFail)
5044 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005045
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005046 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005047 default:
5048 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00005049 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005050 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00005051 // If we've seen a branch mnemonic, the next operand must be a label. This
5052 // is true even if the label is a register name. So "br r1" means branch to
5053 // label "r1".
5054 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
5055 if (!ExpectLabel) {
5056 if (!tryParseRegisterWithWriteBack(Operands))
5057 return false;
5058 int Res = tryParseShiftRegister(Operands);
5059 if (Res == 0) // success
5060 return false;
5061 else if (Res == -1) // irrecoverable error
5062 return true;
5063 // If this is VMRS, check for the apsr_nzcv operand.
5064 if (Mnemonic == "vmrs" &&
5065 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
5066 S = Parser.getTok().getLoc();
5067 Parser.Lex();
5068 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
5069 return false;
5070 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00005071 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00005072
5073 // Fall though for the Identifier case that is not a register or a
5074 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00005075 }
Jim Grosbach4e380352011-10-26 21:14:08 +00005076 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00005077 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00005078 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00005079 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00005080 // This was not a register so parse other operands that start with an
5081 // identifier (like labels) as expressions and create them as immediates.
5082 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005083 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005084 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00005085 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005086 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005087 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5088 return false;
5089 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005090 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005091 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005092 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005093 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005094 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00005095 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005096 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005097 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005098 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005099
5100 if (Parser.getTok().isNot(AsmToken::Colon)) {
5101 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5102 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005103 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005104 return true;
5105 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5106 if (CE) {
5107 int32_t Val = CE->getValue();
5108 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00005109 ImmVal = MCConstantExpr::create(INT32_MIN, getContext());
Jim Grosbach003607f2012-04-16 21:18:46 +00005110 }
5111 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5112 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005113
5114 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005115 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005116 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5117 if (Parser.getTok().is(AsmToken::Exclaim)) {
5118 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5119 Parser.getTok().getLoc()));
5120 Parser.Lex(); // Eat exclaim token
5121 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005122 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005123 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005124 // w/ a ':' after the '#', it's just like a plain ':'.
5125 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00005126 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005127 case AsmToken::Colon: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005128 S = Parser.getTok().getLoc();
Jason W Kim1f7bc072011-01-11 23:53:41 +00005129 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005130 // FIXME: Check it's an expression prefix,
5131 // e.g. (FOO - :lower16:BAR) isn't legal.
5132 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005133 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005134 return true;
5135
Evan Cheng965b3c72011-01-13 07:58:56 +00005136 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005137 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005138 return true;
5139
Jim Grosbach13760bd2015-05-30 01:25:56 +00005140 const MCExpr *ExprVal = ARMMCExpr::create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005141 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005142 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005143 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005144 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005145 }
David Peixottoe407d092013-12-19 18:12:36 +00005146 case AsmToken::Equal: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005147 S = Parser.getTok().getLoc();
David Peixottoe407d092013-12-19 18:12:36 +00005148 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
Oliver Stannard9327a752015-11-16 16:25:47 +00005149 return Error(S, "unexpected token in operand");
David Peixottoe407d092013-12-19 18:12:36 +00005150
David Peixottoe407d092013-12-19 18:12:36 +00005151 Parser.Lex(); // Eat '='
5152 const MCExpr *SubExprVal;
5153 if (getParser().parseExpression(SubExprVal))
5154 return true;
5155 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5156
Oliver Stannard9327a752015-11-16 16:25:47 +00005157 const MCExpr *CPLoc =
5158 getTargetStreamer().addConstantPoolEntry(SubExprVal, S);
David Peixottoe407d092013-12-19 18:12:36 +00005159 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
5160 return false;
5161 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005162 }
5163}
5164
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005165// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005166// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005167bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005168 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005169 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005170
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005171 // consume an optional '#' (GNU compatibility)
5172 if (getLexer().is(AsmToken::Hash))
5173 Parser.Lex();
5174
Jason W Kim1f7bc072011-01-11 23:53:41 +00005175 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005176 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005177 Parser.Lex(); // Eat ':'
5178
5179 if (getLexer().isNot(AsmToken::Identifier)) {
5180 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5181 return true;
5182 }
5183
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005184 enum {
5185 COFF = (1 << MCObjectFileInfo::IsCOFF),
5186 ELF = (1 << MCObjectFileInfo::IsELF),
5187 MACHO = (1 << MCObjectFileInfo::IsMachO)
5188 };
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005189 static const struct PrefixEntry {
5190 const char *Spelling;
5191 ARMMCExpr::VariantKind VariantKind;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005192 uint8_t SupportedFormats;
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005193 } PrefixEntries[] = {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005194 { "lower16", ARMMCExpr::VK_ARM_LO16, COFF | ELF | MACHO },
5195 { "upper16", ARMMCExpr::VK_ARM_HI16, COFF | ELF | MACHO },
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005196 };
5197
Jason W Kim1f7bc072011-01-11 23:53:41 +00005198 StringRef IDVal = Parser.getTok().getIdentifier();
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005199
5200 const auto &Prefix =
5201 std::find_if(std::begin(PrefixEntries), std::end(PrefixEntries),
5202 [&IDVal](const PrefixEntry &PE) {
5203 return PE.Spelling == IDVal;
5204 });
5205 if (Prefix == std::end(PrefixEntries)) {
Jason W Kim1f7bc072011-01-11 23:53:41 +00005206 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5207 return true;
5208 }
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005209
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005210 uint8_t CurrentFormat;
5211 switch (getContext().getObjectFileInfo()->getObjectFileType()) {
5212 case MCObjectFileInfo::IsMachO:
5213 CurrentFormat = MACHO;
5214 break;
5215 case MCObjectFileInfo::IsELF:
5216 CurrentFormat = ELF;
5217 break;
5218 case MCObjectFileInfo::IsCOFF:
5219 CurrentFormat = COFF;
5220 break;
5221 }
5222
5223 if (~Prefix->SupportedFormats & CurrentFormat) {
5224 Error(Parser.getTok().getLoc(),
5225 "cannot represent relocation in the current file format");
5226 return true;
5227 }
5228
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005229 RefKind = Prefix->VariantKind;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005230 Parser.Lex();
5231
5232 if (getLexer().isNot(AsmToken::Colon)) {
5233 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5234 return true;
5235 }
5236 Parser.Lex(); // Eat the last ':'
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005237
Jason W Kim1f7bc072011-01-11 23:53:41 +00005238 return false;
5239}
5240
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005241/// \brief Given a mnemonic, split out possible predication code and carry
5242/// setting letters to form a canonical mnemonic and flags.
5243//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005244// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005245// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005246StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005247 unsigned &PredicationCode,
5248 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005249 unsigned &ProcessorIMod,
5250 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005251 PredicationCode = ARMCC::AL;
5252 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005253 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005254
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005255 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005256 //
5257 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005258 if ((Mnemonic == "movs" && isThumb()) ||
5259 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5260 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5261 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5262 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005263 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005264 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5265 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005266 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005267 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005268 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5269 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005270 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
Reid Kleckner187d33e2015-12-16 19:21:03 +00005271 Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005272 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005273
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005274 // First, split out any predication code. Ignore mnemonics we know aren't
5275 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005276 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005277 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005278 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005279 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005280 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
5281 .Case("eq", ARMCC::EQ)
5282 .Case("ne", ARMCC::NE)
5283 .Case("hs", ARMCC::HS)
5284 .Case("cs", ARMCC::HS)
5285 .Case("lo", ARMCC::LO)
5286 .Case("cc", ARMCC::LO)
5287 .Case("mi", ARMCC::MI)
5288 .Case("pl", ARMCC::PL)
5289 .Case("vs", ARMCC::VS)
5290 .Case("vc", ARMCC::VC)
5291 .Case("hi", ARMCC::HI)
5292 .Case("ls", ARMCC::LS)
5293 .Case("ge", ARMCC::GE)
5294 .Case("lt", ARMCC::LT)
5295 .Case("gt", ARMCC::GT)
5296 .Case("le", ARMCC::LE)
5297 .Case("al", ARMCC::AL)
5298 .Default(~0U);
5299 if (CC != ~0U) {
5300 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5301 PredicationCode = CC;
5302 }
Bill Wendling193961b2010-10-29 23:50:21 +00005303 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005304
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005305 // Next, determine if we have a carry setting bit. We explicitly ignore all
5306 // the instructions we know end in 's'.
5307 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005308 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005309 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5310 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5311 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005312 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005313 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005314 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005315 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005316 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005317 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005318 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5319 CarrySetting = true;
5320 }
5321
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005322 // The "cps" instruction can have a interrupt mode operand which is glued into
5323 // the mnemonic. Check if this is the case, split it and parse the imod op
5324 if (Mnemonic.startswith("cps")) {
5325 // Split out any imod code.
5326 unsigned IMod =
5327 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5328 .Case("ie", ARM_PROC::IE)
5329 .Case("id", ARM_PROC::ID)
5330 .Default(~0U);
5331 if (IMod != ~0U) {
5332 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5333 ProcessorIMod = IMod;
5334 }
5335 }
5336
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005337 // The "it" instruction has the condition mask on the end of the mnemonic.
5338 if (Mnemonic.startswith("it")) {
5339 ITMask = Mnemonic.slice(2, Mnemonic.size());
5340 Mnemonic = Mnemonic.slice(0, 2);
5341 }
5342
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005343 return Mnemonic;
5344}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005345
5346/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5347/// inclusion of carry set or predication code operands.
5348//
5349// FIXME: It would be nice to autogen this.
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005350void ARMAsmParser::getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5351 bool &CanAcceptCarrySet,
5352 bool &CanAcceptPredicationCode) {
5353 CanAcceptCarrySet =
5354 Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005355 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005356 Mnemonic == "add" || Mnemonic == "adc" || Mnemonic == "mul" ||
5357 Mnemonic == "bic" || Mnemonic == "asr" || Mnemonic == "orr" ||
5358 Mnemonic == "mvn" || Mnemonic == "rsb" || Mnemonic == "rsc" ||
5359 Mnemonic == "orn" || Mnemonic == "sbc" || Mnemonic == "eor" ||
5360 Mnemonic == "neg" || Mnemonic == "vfm" || Mnemonic == "vfnm" ||
5361 (!isThumb() &&
5362 (Mnemonic == "smull" || Mnemonic == "mov" || Mnemonic == "mla" ||
5363 Mnemonic == "smlal" || Mnemonic == "umlal" || Mnemonic == "umull"));
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005364
Tim Northover2c45a382013-06-26 16:52:40 +00005365 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005366 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005367 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5368 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005369 Mnemonic.startswith("vsel") || Mnemonic == "vmaxnm" ||
5370 Mnemonic == "vminnm" || Mnemonic == "vcvta" || Mnemonic == "vcvtn" ||
5371 Mnemonic == "vcvtp" || Mnemonic == "vcvtm" || Mnemonic == "vrinta" ||
5372 Mnemonic == "vrintn" || Mnemonic == "vrintp" || Mnemonic == "vrintm" ||
Vladimir Sukharev0e0f8d22015-04-16 11:34:25 +00005373 Mnemonic.startswith("aes") || Mnemonic == "hvc" || Mnemonic == "setpan" ||
Amara Emerson33089092013-09-19 11:59:01 +00005374 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
Reid Kleckner187d33e2015-12-16 19:21:03 +00005375 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00005376 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005377 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005378 } else if (!isThumb()) {
5379 // Some instructions are only predicable in Thumb mode
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005380 CanAcceptPredicationCode =
5381 Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
Tim Northover2c45a382013-06-26 16:52:40 +00005382 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5383 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5384 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005385 Mnemonic != "ldc2" && Mnemonic != "ldc2l" && Mnemonic != "stc2" &&
5386 Mnemonic != "stc2l" && !Mnemonic.startswith("rfe") &&
5387 !Mnemonic.startswith("srs");
Tim Northover2c45a382013-06-26 16:52:40 +00005388 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005389 if (hasV6MOps())
5390 CanAcceptPredicationCode = Mnemonic != "movs";
5391 else
5392 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005393 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005394 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005395}
5396
Scott Douglass47a3fce2015-07-09 14:13:41 +00005397// \brief Some Thumb instructions have two operand forms that are not
Scott Douglass8c7803f2015-07-09 14:13:34 +00005398// available as three operand, convert to two operand form if possible.
5399//
5400// FIXME: We would really like to be able to tablegen'erate this.
5401void ARMAsmParser::tryConvertingToTwoOperandForm(StringRef Mnemonic,
5402 bool CarrySetting,
5403 OperandVector &Operands) {
Scott Douglass47a3fce2015-07-09 14:13:41 +00005404 if (Operands.size() != 6)
Scott Douglass8c7803f2015-07-09 14:13:34 +00005405 return;
5406
Scott Douglass039f7682015-07-13 15:31:33 +00005407 const auto &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5408 auto &Op4 = static_cast<ARMOperand &>(*Operands[4]);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005409 if (!Op3.isReg() || !Op4.isReg())
5410 return;
5411
Scott Douglass039f7682015-07-13 15:31:33 +00005412 auto Op3Reg = Op3.getReg();
5413 auto Op4Reg = Op4.getReg();
5414
Scott Douglass47a3fce2015-07-09 14:13:41 +00005415 // For most Thumb2 cases we just generate the 3 operand form and reduce
Scott Douglassd9d8d262015-07-13 15:31:40 +00005416 // it in processInstruction(), but the 3 operand form of ADD (t2ADDrr)
5417 // won't accept SP or PC so we do the transformation here taking care
5418 // with immediate range in the 'add sp, sp #imm' case.
Scott Douglass039f7682015-07-13 15:31:33 +00005419 auto &Op5 = static_cast<ARMOperand &>(*Operands[5]);
Scott Douglass47a3fce2015-07-09 14:13:41 +00005420 if (isThumbTwo()) {
Scott Douglassd9d8d262015-07-13 15:31:40 +00005421 if (Mnemonic != "add")
5422 return;
5423 bool TryTransform = Op3Reg == ARM::PC || Op4Reg == ARM::PC ||
5424 (Op5.isReg() && Op5.getReg() == ARM::PC);
5425 if (!TryTransform) {
5426 TryTransform = (Op3Reg == ARM::SP || Op4Reg == ARM::SP ||
5427 (Op5.isReg() && Op5.getReg() == ARM::SP)) &&
5428 !(Op3Reg == ARM::SP && Op4Reg == ARM::SP &&
5429 Op5.isImm() && !Op5.isImm0_508s4());
5430 }
5431 if (!TryTransform)
Scott Douglass47a3fce2015-07-09 14:13:41 +00005432 return;
5433 } else if (!isThumbOne())
5434 return;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005435
5436 if (!(Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5437 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5438 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5439 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic"))
5440 return;
5441
5442 // If first 2 operands of a 3 operand instruction are the same
5443 // then transform to 2 operand version of the same instruction
5444 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
Scott Douglass039f7682015-07-13 15:31:33 +00005445 bool Transform = Op3Reg == Op4Reg;
Scott Douglass8143bc22015-07-09 14:13:55 +00005446
5447 // For communtative operations, we might be able to transform if we swap
5448 // Op4 and Op5. The 'ADD Rdm, SP, Rdm' form is already handled specially
5449 // as tADDrsp.
5450 const ARMOperand *LastOp = &Op5;
5451 bool Swap = false;
Scott Douglass039f7682015-07-13 15:31:33 +00005452 if (!Transform && Op5.isReg() && Op3Reg == Op5.getReg() &&
5453 ((Mnemonic == "add" && Op4Reg != ARM::SP) ||
Scott Douglass8143bc22015-07-09 14:13:55 +00005454 Mnemonic == "and" || Mnemonic == "eor" ||
5455 Mnemonic == "adc" || Mnemonic == "orr")) {
5456 Swap = true;
5457 LastOp = &Op4;
5458 Transform = true;
5459 }
5460
Scott Douglass8c7803f2015-07-09 14:13:34 +00005461 // If both registers are the same then remove one of them from
5462 // the operand list, with certain exceptions.
5463 if (Transform) {
5464 // Don't transform 'adds Rd, Rd, Rm' or 'sub{s} Rd, Rd, Rm' because the
5465 // 2 operand forms don't exist.
5466 if (((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub") &&
Scott Douglass8143bc22015-07-09 14:13:55 +00005467 LastOp->isReg())
Scott Douglass8c7803f2015-07-09 14:13:34 +00005468 Transform = false;
Scott Douglass2740a632015-07-09 14:13:48 +00005469
5470 // Don't transform 'add/sub{s} Rd, Rd, #imm' if the immediate fits into
5471 // 3-bits because the ARMARM says not to.
Scott Douglass8143bc22015-07-09 14:13:55 +00005472 if ((Mnemonic == "add" || Mnemonic == "sub") && LastOp->isImm0_7())
Scott Douglass2740a632015-07-09 14:13:48 +00005473 Transform = false;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005474 }
5475
Scott Douglass8143bc22015-07-09 14:13:55 +00005476 if (Transform) {
5477 if (Swap)
5478 std::swap(Op4, Op5);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005479 Operands.erase(Operands.begin() + 3);
Scott Douglass8143bc22015-07-09 14:13:55 +00005480 }
Scott Douglass8c7803f2015-07-09 14:13:34 +00005481}
5482
Jim Grosbach7283da92011-08-16 21:12:37 +00005483bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005484 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005485 // FIXME: This is all horribly hacky. We really need a better way to deal
5486 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005487
5488 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5489 // another does not. Specifically, the MOVW instruction does not. So we
5490 // special case it here and remove the defaulted (non-setting) cc_out
5491 // operand if that's the instruction we're trying to match.
5492 //
5493 // We do this as post-processing of the explicit operands rather than just
5494 // conditionally adding the cc_out in the first place because we need
5495 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005496 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00005497 !static_cast<ARMOperand &>(*Operands[4]).isModImm() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005498 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5499 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005500 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005501
5502 // Register-register 'add' for thumb does not have a cc_out operand
5503 // when there are only two register operands.
5504 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005505 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5506 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5507 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005508 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005509 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005510 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5511 // have to check the immediate range here since Thumb2 has a variant
5512 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005513 if (((isThumb() && Mnemonic == "add") ||
5514 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005515 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5516 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5517 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5518 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5519 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5520 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005521 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005522 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5523 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005524 // selecting via the generic "add" mnemonic, so to know that we
5525 // should remove the cc_out operand, we have to explicitly check that
5526 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005527 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005528 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5529 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5530 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005531 // Nest conditions rather than one big 'if' statement for readability.
5532 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005533 // If both registers are low, we're in an IT block, and the immediate is
5534 // in range, we should use encoding T1 instead, which has a cc_out.
5535 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005536 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5537 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5538 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005539 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005540 // Check against T3. If the second register is the PC, this is an
5541 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005542 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5543 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005544 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005545
5546 // Otherwise, we use encoding T4, which does not have a cc_out
5547 // operand.
5548 return true;
5549 }
5550
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005551 // The thumb2 multiply instruction doesn't have a CCOut register, so
5552 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5553 // use the 16-bit encoding or not.
5554 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005555 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5556 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5557 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5558 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005559 // If the registers aren't low regs, the destination reg isn't the
5560 // same as one of the source regs, or the cc_out operand is zero
5561 // outside of an IT block, we have to use the 32-bit encoding, so
5562 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005563 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5564 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5565 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5566 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5567 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5568 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5569 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005570 return true;
5571
Jim Grosbachefa7e952011-11-15 19:55:16 +00005572 // Also check the 'mul' syntax variant that doesn't specify an explicit
5573 // destination register.
5574 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005575 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5576 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5577 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005578 // If the registers aren't low regs or the cc_out operand is zero
5579 // outside of an IT block, we have to use the 32-bit encoding, so
5580 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005581 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5582 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005583 !inITBlock()))
5584 return true;
5585
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005586
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005587
Jim Grosbach4b701af2011-08-24 21:42:27 +00005588 // Register-register 'add/sub' for thumb does not have a cc_out operand
5589 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5590 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5591 // right, this will result in better diagnostics (which operand is off)
5592 // anyway.
5593 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5594 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005595 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5596 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5597 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5598 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005599 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005600 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005601 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005602
Jim Grosbach7283da92011-08-16 21:12:37 +00005603 return false;
5604}
5605
David Blaikie960ea3f2014-06-08 16:18:35 +00005606bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5607 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005608 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5609 unsigned RegIdx = 3;
5610 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005611 (static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32" ||
5612 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f16")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005613 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005614 (static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32" ||
5615 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f16"))
Joey Goulye8602552013-07-19 16:34:16 +00005616 RegIdx = 4;
5617
David Blaikie960ea3f2014-06-08 16:18:35 +00005618 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5619 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5620 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5621 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5622 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005623 return true;
5624 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005625 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005626}
5627
Jim Grosbach12952fe2011-11-11 23:08:10 +00005628static bool isDataTypeToken(StringRef Tok) {
5629 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5630 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5631 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5632 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5633 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5634 Tok == ".f" || Tok == ".d";
5635}
5636
5637// FIXME: This bit should probably be handled via an explicit match class
5638// in the .td files that matches the suffix instead of having it be
5639// a literal string token the way it is now.
5640static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5641 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5642}
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005643static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005644 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005645
5646static bool RequiresVFPRegListValidation(StringRef Inst,
5647 bool &AcceptSinglePrecisionOnly,
5648 bool &AcceptDoublePrecisionOnly) {
5649 if (Inst.size() < 7)
5650 return false;
5651
5652 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5653 StringRef AddressingMode = Inst.substr(4, 2);
5654 if (AddressingMode == "ia" || AddressingMode == "db" ||
5655 AddressingMode == "ea" || AddressingMode == "fd") {
5656 AcceptSinglePrecisionOnly = Inst[6] == 's';
5657 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5658 return true;
5659 }
5660 }
5661
5662 return false;
5663}
5664
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005665/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005666bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005667 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005668 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005669 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005670 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005671 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005672 bool AcceptDoublePrecisionOnly;
5673 RequireVFPRegisterListCheck =
5674 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5675 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005676
Jim Grosbach8be2f652011-12-09 23:34:09 +00005677 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005678 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005679 // The generic tblgen'erated code does this later, at the start of
5680 // MatchInstructionImpl(), but that's too late for aliases that include
5681 // any sort of suffix.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005682 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005683 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5684 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005685
Jim Grosbachab5830e2011-12-14 02:16:11 +00005686 // First check for the ARM-specific .req directive.
5687 if (Parser.getTok().is(AsmToken::Identifier) &&
5688 Parser.getTok().getIdentifier() == ".req") {
5689 parseDirectiveReq(Name, NameLoc);
5690 // We always return 'error' for this, as we're done with this
5691 // statement and don't need to match the 'instruction."
5692 return true;
5693 }
5694
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005695 // Create the leading tokens for the mnemonic, split by '.' characters.
5696 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005697 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005698
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005699 // Split out the predication code and carry setting flag from the mnemonic.
5700 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005701 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005702 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005703 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005704 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005705 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005706
Jim Grosbach1c171b12011-08-25 17:23:55 +00005707 // In Thumb1, only the branch (B) instruction can be predicated.
5708 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005709 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005710 return Error(NameLoc, "conditional execution not supported in Thumb1");
5711 }
5712
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005713 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5714
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005715 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5716 // is the mask as it will be for the IT encoding if the conditional
5717 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5718 // where the conditional bit0 is zero, the instruction post-processing
5719 // will adjust the mask accordingly.
5720 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005721 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5722 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005723 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005724 return Error(Loc, "too many conditions on IT instruction");
5725 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005726 unsigned Mask = 8;
5727 for (unsigned i = ITMask.size(); i != 0; --i) {
5728 char pos = ITMask[i - 1];
5729 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005730 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005731 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005732 }
5733 Mask >>= 1;
5734 if (ITMask[i - 1] == 't')
5735 Mask |= 8;
5736 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005737 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005738 }
5739
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005740 // FIXME: This is all a pretty gross hack. We should automatically handle
5741 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005742
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005743 // Next, add the CCOut and ConditionCode operands, if needed.
5744 //
5745 // For mnemonics which can ever incorporate a carry setting bit or predication
5746 // code, our matching model involves us always generating CCOut and
5747 // ConditionCode operands to match the mnemonic "as written" and then we let
5748 // the matcher deal with finding the right instruction or generating an
5749 // appropriate error.
5750 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005751 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005752
Jim Grosbach03a8a162011-07-14 22:04:21 +00005753 // If we had a carry-set on an instruction that can't do that, issue an
5754 // error.
5755 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005756 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005757 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005758 "' can not set flags, but 's' suffix specified");
5759 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005760 // If we had a predication code on an instruction that can't do that, issue an
5761 // error.
5762 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005763 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005764 return Error(NameLoc, "instruction '" + Mnemonic +
5765 "' is not predicable, but condition code specified");
5766 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005767
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005768 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005769 if (CanAcceptCarrySet) {
5770 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005771 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005772 Loc));
5773 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005774
5775 // Add the predication code operand, if necessary.
5776 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005777 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5778 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005779 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005780 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005781 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005782
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005783 // Add the processor imod operand, if necessary.
5784 if (ProcessorIMod) {
5785 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005786 MCConstantExpr::create(ProcessorIMod, getContext()),
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005787 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005788 } else if (Mnemonic == "cps" && isMClass()) {
5789 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005790 }
5791
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005792 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005793 while (Next != StringRef::npos) {
5794 Start = Next;
5795 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005796 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005797
Jim Grosbach12952fe2011-11-11 23:08:10 +00005798 // Some NEON instructions have an optional datatype suffix that is
5799 // completely ignored. Check for that.
5800 if (isDataTypeToken(ExtraToken) &&
5801 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5802 continue;
5803
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005804 // For for ARM mode generate an error if the .n qualifier is used.
5805 if (ExtraToken == ".n" && !isThumb()) {
5806 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005807 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005808 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5809 "arm mode");
5810 }
5811
5812 // The .n qualifier is always discarded as that is what the tables
5813 // and matcher expect. In ARM mode the .w qualifier has no effect,
5814 // so discard it to avoid errors that can be caused by the matcher.
5815 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005816 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5817 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5818 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005819 }
5820
5821 // Read the remaining operands.
5822 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005823 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005824 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005825 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005826 return true;
5827 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005828
5829 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005830 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005831
5832 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005833 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005834 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005835 return true;
5836 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005837 }
5838 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005839
Chris Lattnera2a9d162010-09-11 16:18:25 +00005840 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005841 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005842 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005843 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005844 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005845
Chris Lattner91689c12010-09-08 05:10:46 +00005846 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005847
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005848 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005849 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
5850 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
5851 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005852 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00005853 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
5854 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005855 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005856 }
5857
Scott Douglass8c7803f2015-07-09 14:13:34 +00005858 tryConvertingToTwoOperandForm(Mnemonic, CarrySetting, Operands);
5859
Jim Grosbach7283da92011-08-16 21:12:37 +00005860 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5861 // do and don't have a cc_out optional-def operand. With some spot-checks
5862 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005863 // parse and adjust accordingly before actually matching. We shouldn't ever
Eric Christopher572e03a2015-06-19 01:53:21 +00005864 // try to remove a cc_out operand that was explicitly set on the
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005865 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5866 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00005867 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005868 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005869
Joey Goulye8602552013-07-19 16:34:16 +00005870 // Some instructions have the same mnemonic, but don't always
5871 // have a predicate. Distinguish them here and delete the
5872 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00005873 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00005874 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00005875
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005876 // ARM mode 'blx' need special handling, as the register operand version
5877 // is predicable, but the label operand version is not. So, we can't rely
5878 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005879 // a k_CondCode operand in the list. If we're trying to match the label
5880 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005881 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005882 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005883 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00005884
Weiming Zhao8f56f882012-11-16 21:55:34 +00005885 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5886 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5887 // a single GPRPair reg operand is used in the .td file to replace the two
5888 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5889 // expressed as a GPRPair, so we have to manually merge them.
5890 // FIXME: We would really like to be able to tablegen'erate this.
5891 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005892 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5893 Mnemonic == "stlexd")) {
5894 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005895 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00005896 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
5897 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005898
5899 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5900 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00005901 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
5902 MRC.contains(Op2.getReg())) {
5903 unsigned Reg1 = Op1.getReg();
5904 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00005905 unsigned Rt = MRI->getEncodingValue(Reg1);
5906 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5907
5908 // Rt2 must be Rt + 1 and Rt must be even.
5909 if (Rt + 1 != Rt2 || (Rt & 1)) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005910 Error(Op2.getStartLoc(), isLoad
5911 ? "destination operands must be sequential"
5912 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005913 return true;
5914 }
5915 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5916 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00005917 Operands[Idx] =
5918 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
5919 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005920 }
5921 }
5922
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005923 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005924 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005925 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
5926 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5927 if (Op3.isMem()) {
5928 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005929
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005930 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00005931 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005932
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005933 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005934
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005935 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005936
David Blaikie960ea3f2014-06-08 16:18:35 +00005937 Operands.insert(
5938 Operands.begin() + 3,
5939 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005940 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005941 }
5942
Kevin Enderby78f95722013-07-31 21:05:30 +00005943 // FIXME: As said above, this is all a pretty gross hack. This instruction
5944 // does not fit with other "subs" and tblgen.
5945 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5946 // so the Mnemonic is the original name "subs" and delete the predicate
5947 // operand so it will match the table entry.
5948 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005949 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5950 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
5951 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5952 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
5953 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
5954 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00005955 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00005956 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005957 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005958}
5959
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005960// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005961
5962// return 'true' if register list contains non-low GPR registers,
5963// 'false' otherwise. If Reg is in the register list or is HiReg, set
5964// 'containsReg' to true.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00005965static bool checkLowRegisterList(const MCInst &Inst, unsigned OpNo,
5966 unsigned Reg, unsigned HiReg,
5967 bool &containsReg) {
Jim Grosbach169b2be2011-08-23 18:13:04 +00005968 containsReg = false;
5969 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5970 unsigned OpReg = Inst.getOperand(i).getReg();
5971 if (OpReg == Reg)
5972 containsReg = true;
5973 // Anything other than a low register isn't legal here.
5974 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5975 return true;
5976 }
5977 return false;
5978}
5979
Rafael Espindola5403da42014-12-04 14:10:20 +00005980// Check if the specified regisgter is in the register list of the inst,
Jim Grosbacha31f2232011-09-07 18:05:34 +00005981// starting at the indicated operand number.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00005982static bool listContainsReg(const MCInst &Inst, unsigned OpNo, unsigned Reg) {
5983 for (unsigned i = OpNo, e = Inst.getNumOperands(); i < e; ++i) {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005984 unsigned OpReg = Inst.getOperand(i).getReg();
Rafael Espindola5403da42014-12-04 14:10:20 +00005985 if (OpReg == Reg)
5986 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00005987 }
5988 return false;
5989}
5990
Richard Barton8d519fe2013-09-05 14:14:19 +00005991// Return true if instruction has the interesting property of being
5992// allowed in IT blocks, but not being predicable.
5993static bool instIsBreakpoint(const MCInst &Inst) {
5994 return Inst.getOpcode() == ARM::tBKPT ||
5995 Inst.getOpcode() == ARM::BKPT ||
5996 Inst.getOpcode() == ARM::tHLT ||
5997 Inst.getOpcode() == ARM::HLT;
5998
5999}
6000
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006001bool ARMAsmParser::validatetLDMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006002 const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +00006003 unsigned ListNo, bool IsARPop) {
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006004 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6005 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6006
6007 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6008 bool ListContainsLR = listContainsReg(Inst, ListNo, ARM::LR);
6009 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6010
Jyoti Allur5a139142015-01-14 10:48:16 +00006011 if (!IsARPop && ListContainsSP)
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006012 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6013 "SP may not be in the register list");
6014 else if (ListContainsPC && ListContainsLR)
6015 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6016 "PC and LR may not be in the register list simultaneously");
6017 else if (inITBlock() && !lastInITBlock() && ListContainsPC)
6018 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6019 "instruction must be outside of IT block or the last "
6020 "instruction in an IT block");
6021 return false;
6022}
6023
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006024bool ARMAsmParser::validatetSTMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006025 const OperandVector &Operands,
6026 unsigned ListNo) {
6027 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6028 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6029
6030 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6031 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6032
6033 if (ListContainsSP && ListContainsPC)
6034 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6035 "SP and PC may not be in the register list");
6036 else if (ListContainsSP)
6037 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6038 "SP may not be in the register list");
6039 else if (ListContainsPC)
6040 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6041 "PC may not be in the register list");
6042 return false;
6043}
6044
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006045// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00006046bool ARMAsmParser::validateInstruction(MCInst &Inst,
6047 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00006048 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00006049 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00006050
Jim Grosbached16ec42011-08-29 22:24:09 +00006051 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00006052 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00006053 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00006054 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006055 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006056 if (ITState.FirstCond)
6057 ITState.FirstCond = false;
6058 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00006059 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006060 // The instruction must be predicable.
6061 if (!MCID.isPredicable())
6062 return Error(Loc, "instructions in IT block must be predicable");
6063 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00006064 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00006065 ARMCC::getOppositeCondition(ITState.Cond);
6066 if (Cond != ITCond) {
6067 // Find the condition code Operand to get its SMLoc information.
6068 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00006069 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00006070 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006071 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00006072 return Error(CondLoc, "incorrect condition in IT block; got '" +
6073 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
6074 "', but expected '" +
6075 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
6076 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00006077 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00006078 } else if (isThumbTwo() && MCID.isPredicable() &&
6079 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00006080 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
6081 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00006082 return Error(Loc, "predicated instructions must be in IT block");
6083
Tilmann Scheller255722b2013-09-30 16:11:48 +00006084 const unsigned Opcode = Inst.getOpcode();
6085 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00006086 case ARM::LDRD:
6087 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006088 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00006089 const unsigned RtReg = Inst.getOperand(0).getReg();
6090
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006091 // Rt can't be R14.
6092 if (RtReg == ARM::LR)
6093 return Error(Operands[3]->getStartLoc(),
6094 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006095
6096 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006097 // Rt must be even-numbered.
6098 if ((Rt & 1) == 1)
6099 return Error(Operands[3]->getStartLoc(),
6100 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006101
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006102 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00006103 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006104 if (Rt2 != Rt + 1)
6105 return Error(Operands[3]->getStartLoc(),
6106 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006107
6108 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
6109 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
6110 // For addressing modes with writeback, the base register needs to be
6111 // different from the destination registers.
6112 if (Rn == Rt || Rn == Rt2)
6113 return Error(Operands[3]->getStartLoc(),
6114 "base register needs to be different from destination "
6115 "registers");
6116 }
6117
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006118 return false;
6119 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006120 case ARM::t2LDRDi8:
6121 case ARM::t2LDRD_PRE:
6122 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00006123 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006124 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6125 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6126 if (Rt2 == Rt)
6127 return Error(Operands[3]->getStartLoc(),
6128 "destination operands can't be identical");
6129 return false;
6130 }
Charlie Turner6f13d0c2015-04-15 17:28:23 +00006131 case ARM::t2BXJ: {
6132 const unsigned RmReg = Inst.getOperand(0).getReg();
6133 // Rm = SP is no longer unpredictable in v8-A
6134 if (RmReg == ARM::SP && !hasV8Ops())
6135 return Error(Operands[2]->getStartLoc(),
6136 "r13 (SP) is an unpredictable operand to BXJ");
6137 return false;
6138 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00006139 case ARM::STRD: {
6140 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006141 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6142 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00006143 if (Rt2 != Rt + 1)
6144 return Error(Operands[3]->getStartLoc(),
6145 "source operands must be sequential");
6146 return false;
6147 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00006148 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006149 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006150 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006151 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6152 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006153 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00006154 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006155 "source operands must be sequential");
6156 return false;
6157 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00006158 case ARM::STR_PRE_IMM:
6159 case ARM::STR_PRE_REG:
6160 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00006161 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00006162 case ARM::STRH_PRE:
6163 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00006164 case ARM::STRB_PRE_IMM:
6165 case ARM::STRB_PRE_REG:
6166 case ARM::STRB_POST_IMM:
6167 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00006168 // Rt must be different from Rn.
6169 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6170 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6171
6172 if (Rt == Rn)
6173 return Error(Operands[3]->getStartLoc(),
6174 "source register and base register can't be identical");
6175 return false;
6176 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006177 case ARM::LDR_PRE_IMM:
6178 case ARM::LDR_PRE_REG:
6179 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00006180 case ARM::LDR_POST_REG:
6181 case ARM::LDRH_PRE:
6182 case ARM::LDRH_POST:
6183 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00006184 case ARM::LDRSH_POST:
6185 case ARM::LDRB_PRE_IMM:
6186 case ARM::LDRB_PRE_REG:
6187 case ARM::LDRB_POST_IMM:
6188 case ARM::LDRB_POST_REG:
6189 case ARM::LDRSB_PRE:
6190 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006191 // Rt must be different from Rn.
6192 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6193 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6194
6195 if (Rt == Rn)
6196 return Error(Operands[3]->getStartLoc(),
6197 "destination register and base register can't be identical");
6198 return false;
6199 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00006200 case ARM::SBFX:
6201 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006202 // Width must be in range [1, 32-lsb].
6203 unsigned LSB = Inst.getOperand(2).getImm();
6204 unsigned Widthm1 = Inst.getOperand(3).getImm();
6205 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00006206 return Error(Operands[5]->getStartLoc(),
6207 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00006208 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00006209 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006210 // Notionally handles ARM::tLDMIA_UPD too.
6211 case ARM::tLDMIA: {
6212 // If we're parsing Thumb2, the .w variant is available and handles
6213 // most cases that are normally illegal for a Thumb1 LDM instruction.
6214 // We'll make the transformation in processInstruction() if necessary.
6215 //
6216 // Thumb LDM instructions are writeback iff the base register is not
6217 // in the register list.
6218 unsigned Rn = Inst.getOperand(0).getReg();
6219 bool HasWritebackToken =
6220 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
6221 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
6222 bool ListContainsBase;
6223 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
6224 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6225 "registers must be in range r0-r7");
6226 // If we should have writeback, then there should be a '!' token.
6227 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
6228 return Error(Operands[2]->getStartLoc(),
6229 "writeback operator '!' expected");
6230 // If we should not have writeback, there must not be a '!'. This is
6231 // true even for the 32-bit wide encodings.
6232 if (ListContainsBase && HasWritebackToken)
6233 return Error(Operands[3]->getStartLoc(),
6234 "writeback operator '!' not allowed when base register "
6235 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006236
6237 if (validatetLDMRegList(Inst, Operands, 3))
6238 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006239 break;
6240 }
Tim Northover08a86602013-10-22 19:00:39 +00006241 case ARM::LDMIA_UPD:
6242 case ARM::LDMDB_UPD:
6243 case ARM::LDMIB_UPD:
6244 case ARM::LDMDA_UPD:
6245 // ARM variants loading and updating the same register are only officially
6246 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6247 if (!hasV7Ops())
6248 break;
Rafael Espindola5403da42014-12-04 14:10:20 +00006249 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6250 return Error(Operands.back()->getStartLoc(),
6251 "writeback register not allowed in register list");
6252 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006253 case ARM::t2LDMIA:
6254 case ARM::t2LDMDB:
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006255 if (validatetLDMRegList(Inst, Operands, 3))
6256 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006257 break;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006258 case ARM::t2STMIA:
6259 case ARM::t2STMDB:
6260 if (validatetSTMRegList(Inst, Operands, 3))
6261 return true;
6262 break;
Tim Northover08a86602013-10-22 19:00:39 +00006263 case ARM::t2LDMIA_UPD:
6264 case ARM::t2LDMDB_UPD:
6265 case ARM::t2STMIA_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006266 case ARM::t2STMDB_UPD: {
6267 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6268 return Error(Operands.back()->getStartLoc(),
6269 "writeback register not allowed in register list");
6270
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006271 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006272 if (validatetLDMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006273 return true;
6274 } else {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006275 if (validatetSTMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006276 return true;
6277 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006278 break;
6279 }
Tim Northover8eaf1542013-11-12 21:32:41 +00006280 case ARM::sysLDMIA_UPD:
6281 case ARM::sysLDMDA_UPD:
6282 case ARM::sysLDMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006283 case ARM::sysLDMIB_UPD:
6284 if (!listContainsReg(Inst, 3, ARM::PC))
6285 return Error(Operands[4]->getStartLoc(),
6286 "writeback register only allowed on system LDM "
6287 "if PC in register-list");
Tim Northover8eaf1542013-11-12 21:32:41 +00006288 break;
6289 case ARM::sysSTMIA_UPD:
6290 case ARM::sysSTMDA_UPD:
6291 case ARM::sysSTMDB_UPD:
6292 case ARM::sysSTMIB_UPD:
6293 return Error(Operands[2]->getStartLoc(),
6294 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006295 case ARM::tMUL: {
6296 // The second source operand must be the same register as the destination
6297 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006298 //
6299 // In this case, we must directly check the parsed operands because the
6300 // cvtThumbMultiply() function is written in such a way that it guarantees
6301 // this first statement is always true for the new Inst. Essentially, the
6302 // destination is unconditionally copied into the second source operand
6303 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006304 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6305 ((ARMOperand &)*Operands[5]).getReg()) &&
6306 (((ARMOperand &)*Operands[3]).getReg() !=
6307 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006308 return Error(Operands[3]->getStartLoc(),
6309 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006310 }
6311 break;
6312 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006313 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6314 // so only issue a diagnostic for thumb1. The instructions will be
6315 // switched to the t2 encodings in processInstruction() if necessary.
Rafael Espindola5403da42014-12-04 14:10:20 +00006316 case ARM::tPOP: {
6317 bool ListContainsBase;
6318 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
6319 !isThumbTwo())
6320 return Error(Operands[2]->getStartLoc(),
6321 "registers must be in range r0-r7 or pc");
Jyoti Allur5a139142015-01-14 10:48:16 +00006322 if (validatetLDMRegList(Inst, Operands, 2, !isMClass()))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006323 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006324 break;
6325 }
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006326 case ARM::tPUSH: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006327 bool ListContainsBase;
6328 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
6329 !isThumbTwo())
6330 return Error(Operands[2]->getStartLoc(),
6331 "registers must be in range r0-r7 or lr");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006332 if (validatetSTMRegList(Inst, Operands, 2))
6333 return true;
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006334 break;
6335 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006336 case ARM::tSTMIA_UPD: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006337 bool ListContainsBase, InvalidLowList;
6338 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6339 0, ListContainsBase);
6340 if (InvalidLowList && !isThumbTwo())
6341 return Error(Operands[4]->getStartLoc(),
6342 "registers must be in range r0-r7");
6343
6344 // This would be converted to a 32-bit stm, but that's not valid if the
6345 // writeback register is in the list.
6346 if (InvalidLowList && ListContainsBase)
6347 return Error(Operands[4]->getStartLoc(),
6348 "writeback operator '!' not allowed when base register "
6349 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006350
6351 if (validatetSTMRegList(Inst, Operands, 4))
6352 return true;
Jim Grosbachd80d1692011-08-23 18:15:37 +00006353 break;
6354 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006355 case ARM::tADDrSP: {
6356 // If the non-SP source operand and the destination operand are not the
6357 // same, we need thumb2 (for the wide encoding), or we have an error.
6358 if (!isThumbTwo() &&
6359 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6360 return Error(Operands[4]->getStartLoc(),
6361 "source register must be the same as destination");
6362 }
6363 break;
6364 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006365 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006366 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006367 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006368 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006369 break;
6370 case ARM::t2B: {
6371 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006372 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006373 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006374 break;
6375 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006376 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006377 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006378 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006379 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006380 break;
6381 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006382 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006383 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006384 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006385 break;
6386 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006387 case ARM::MOVi16:
6388 case ARM::t2MOVi16:
6389 case ARM::t2MOVTi16:
6390 {
6391 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6392 // especially when we turn it into a movw and the expression <symbol> does
6393 // not have a :lower16: or :upper16 as part of the expression. We don't
6394 // want the behavior of silently truncating, which can be unexpected and
6395 // lead to bugs that are difficult to find since this is an easy mistake
6396 // to make.
6397 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006398 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6399 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006400 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006401 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006402 if (!E) break;
6403 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6404 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006405 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6406 return Error(
6407 Op.getStartLoc(),
6408 "immediate expression for mov requires :lower16: or :upper16");
6409 break;
6410 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006411 }
6412
6413 return false;
6414}
6415
Jim Grosbach1a747242012-01-23 23:45:44 +00006416static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006417 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006418 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006419 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006420 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6421 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6422 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6423 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6424 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6425 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6426 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6427 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6428 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006429
6430 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006431 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6432 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6433 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6434 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6435 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006436
Jim Grosbach1e946a42012-01-24 00:43:12 +00006437 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6438 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6439 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6440 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6441 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006442
Jim Grosbach1e946a42012-01-24 00:43:12 +00006443 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6444 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6445 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6446 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6447 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006448
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006449 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006450 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6451 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6452 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6453 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6454 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6455 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6456 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6457 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6458 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6459 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6460 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6461 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6462 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6463 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6464 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006465
Jim Grosbach1a747242012-01-23 23:45:44 +00006466 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006467 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6468 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6469 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6470 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6471 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6472 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6473 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6474 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6475 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6476 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6477 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6478 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6479 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6480 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6481 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6482 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6483 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6484 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006485
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006486 // VST4LN
6487 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6488 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6489 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6490 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6491 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6492 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6493 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6494 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6495 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6496 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6497 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6498 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6499 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6500 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6501 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6502
Jim Grosbachda70eac2012-01-24 00:58:13 +00006503 // VST4
6504 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6505 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6506 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6507 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6508 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6509 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6510 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6511 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6512 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6513 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6514 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6515 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6516 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6517 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6518 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6519 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6520 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6521 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006522 }
6523}
6524
Jim Grosbach1a747242012-01-23 23:45:44 +00006525static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006526 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006527 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006528 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006529 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6530 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6531 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6532 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6533 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6534 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6535 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6536 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6537 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006538
6539 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006540 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6541 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6542 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6543 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6544 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6545 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6546 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6547 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6548 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6549 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6550 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6551 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6552 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6553 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6554 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006555
Jim Grosbachb78403c2012-01-24 23:47:04 +00006556 // VLD3DUP
6557 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6558 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6559 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6560 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006561 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006562 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6563 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6564 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6565 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6566 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6567 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6568 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6569 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6570 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6571 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6572 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6573 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6574 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6575
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006576 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006577 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6578 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6579 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6580 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6581 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6582 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6583 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6584 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6585 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6586 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6587 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6588 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6589 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6590 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6591 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006592
6593 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006594 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6595 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6596 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6597 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6598 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6599 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6600 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6601 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6602 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6603 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6604 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6605 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6606 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6607 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6608 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6609 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6610 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6611 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006612
Jim Grosbach14952a02012-01-24 18:37:25 +00006613 // VLD4LN
6614 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6615 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6616 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006617 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006618 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6619 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6620 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6621 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6622 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6623 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6624 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6625 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6626 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6627 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6628 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6629
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006630 // VLD4DUP
6631 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6632 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6633 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6634 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6635 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6636 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6637 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6638 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6639 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6640 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6641 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6642 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6643 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6644 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6645 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6646 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6647 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6648 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6649
Jim Grosbached561fc2012-01-24 00:43:17 +00006650 // VLD4
6651 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6652 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6653 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6654 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6655 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6656 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6657 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6658 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6659 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6660 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6661 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6662 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6663 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6664 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6665 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6666 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6667 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6668 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006669 }
6670}
6671
David Blaikie960ea3f2014-06-08 16:18:35 +00006672bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006673 const OperandVector &Operands,
6674 MCStreamer &Out) {
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006675 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006676 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6677 case ARM::LDRT_POST:
6678 case ARM::LDRBT_POST: {
6679 const unsigned Opcode =
6680 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6681 : ARM::LDRBT_POST_IMM;
6682 MCInst TmpInst;
6683 TmpInst.setOpcode(Opcode);
6684 TmpInst.addOperand(Inst.getOperand(0));
6685 TmpInst.addOperand(Inst.getOperand(1));
6686 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006687 TmpInst.addOperand(MCOperand::createReg(0));
6688 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006689 TmpInst.addOperand(Inst.getOperand(2));
6690 TmpInst.addOperand(Inst.getOperand(3));
6691 Inst = TmpInst;
6692 return true;
6693 }
6694 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6695 case ARM::STRT_POST:
6696 case ARM::STRBT_POST: {
6697 const unsigned Opcode =
6698 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6699 : ARM::STRBT_POST_IMM;
6700 MCInst TmpInst;
6701 TmpInst.setOpcode(Opcode);
6702 TmpInst.addOperand(Inst.getOperand(1));
6703 TmpInst.addOperand(Inst.getOperand(0));
6704 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006705 TmpInst.addOperand(MCOperand::createReg(0));
6706 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006707 TmpInst.addOperand(Inst.getOperand(2));
6708 TmpInst.addOperand(Inst.getOperand(3));
6709 Inst = TmpInst;
6710 return true;
6711 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006712 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6713 case ARM::ADDri: {
6714 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006715 Inst.getOperand(5).getReg() != 0 ||
6716 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006717 return false;
6718 MCInst TmpInst;
6719 TmpInst.setOpcode(ARM::ADR);
6720 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006721 if (Inst.getOperand(2).isImm()) {
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006722 // Immediate (mod_imm) will be in its encoded form, we must unencode it
6723 // before passing it to the ADR instruction.
6724 unsigned Enc = Inst.getOperand(2).getImm();
Jim Grosbache9119e42015-05-13 18:37:00 +00006725 TmpInst.addOperand(MCOperand::createImm(
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006726 ARM_AM::rotr32(Enc & 0xFF, (Enc & 0xF00) >> 7)));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006727 } else {
6728 // Turn PC-relative expression into absolute expression.
6729 // Reading PC provides the start of the current instruction + 8 and
6730 // the transform to adr is biased by that.
Jim Grosbach6f482002015-05-18 18:43:14 +00006731 MCSymbol *Dot = getContext().createTempSymbol();
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006732 Out.EmitLabel(Dot);
6733 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
Jim Grosbach13760bd2015-05-30 01:25:56 +00006734 const MCExpr *InstPC = MCSymbolRefExpr::create(Dot,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006735 MCSymbolRefExpr::VK_None,
6736 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006737 const MCExpr *Const8 = MCConstantExpr::create(8, getContext());
6738 const MCExpr *ReadPC = MCBinaryExpr::createAdd(InstPC, Const8,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006739 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006740 const MCExpr *FixupAddr = MCBinaryExpr::createAdd(ReadPC, OpExpr,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006741 getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00006742 TmpInst.addOperand(MCOperand::createExpr(FixupAddr));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006743 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006744 TmpInst.addOperand(Inst.getOperand(3));
6745 TmpInst.addOperand(Inst.getOperand(4));
6746 Inst = TmpInst;
6747 return true;
6748 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006749 // Aliases for alternate PC+imm syntax of LDR instructions.
6750 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006751 // Select the narrow version if the immediate will fit.
6752 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006753 Inst.getOperand(1).getImm() <= 0xff &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006754 !(static_cast<ARMOperand &>(*Operands[2]).isToken() &&
6755 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006756 Inst.setOpcode(ARM::tLDRpci);
6757 else
6758 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006759 return true;
6760 case ARM::t2LDRBpcrel:
6761 Inst.setOpcode(ARM::t2LDRBpci);
6762 return true;
6763 case ARM::t2LDRHpcrel:
6764 Inst.setOpcode(ARM::t2LDRHpci);
6765 return true;
6766 case ARM::t2LDRSBpcrel:
6767 Inst.setOpcode(ARM::t2LDRSBpci);
6768 return true;
6769 case ARM::t2LDRSHpcrel:
6770 Inst.setOpcode(ARM::t2LDRSHpci);
6771 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006772 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006773 case ARM::VST1LNdWB_register_Asm_8:
6774 case ARM::VST1LNdWB_register_Asm_16:
6775 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006776 MCInst TmpInst;
6777 // Shuffle the operands around so the lane index operand is in the
6778 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006779 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006780 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006781 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6782 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6783 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6784 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6785 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6786 TmpInst.addOperand(Inst.getOperand(1)); // lane
6787 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6788 TmpInst.addOperand(Inst.getOperand(6));
6789 Inst = TmpInst;
6790 return true;
6791 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006792
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006793 case ARM::VST2LNdWB_register_Asm_8:
6794 case ARM::VST2LNdWB_register_Asm_16:
6795 case ARM::VST2LNdWB_register_Asm_32:
6796 case ARM::VST2LNqWB_register_Asm_16:
6797 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006798 MCInst TmpInst;
6799 // Shuffle the operands around so the lane index operand is in the
6800 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006801 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006802 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006803 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6804 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6805 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6806 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6807 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006808 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006809 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006810 TmpInst.addOperand(Inst.getOperand(1)); // lane
6811 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6812 TmpInst.addOperand(Inst.getOperand(6));
6813 Inst = TmpInst;
6814 return true;
6815 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006816
6817 case ARM::VST3LNdWB_register_Asm_8:
6818 case ARM::VST3LNdWB_register_Asm_16:
6819 case ARM::VST3LNdWB_register_Asm_32:
6820 case ARM::VST3LNqWB_register_Asm_16:
6821 case ARM::VST3LNqWB_register_Asm_32: {
6822 MCInst TmpInst;
6823 // Shuffle the operands around so the lane index operand is in the
6824 // right place.
6825 unsigned Spacing;
6826 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6827 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6828 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6829 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6830 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6831 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006832 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006833 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006834 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006835 Spacing * 2));
6836 TmpInst.addOperand(Inst.getOperand(1)); // lane
6837 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6838 TmpInst.addOperand(Inst.getOperand(6));
6839 Inst = TmpInst;
6840 return true;
6841 }
6842
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006843 case ARM::VST4LNdWB_register_Asm_8:
6844 case ARM::VST4LNdWB_register_Asm_16:
6845 case ARM::VST4LNdWB_register_Asm_32:
6846 case ARM::VST4LNqWB_register_Asm_16:
6847 case ARM::VST4LNqWB_register_Asm_32: {
6848 MCInst TmpInst;
6849 // Shuffle the operands around so the lane index operand is in the
6850 // right place.
6851 unsigned Spacing;
6852 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6853 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6854 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6855 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6856 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6857 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006858 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006859 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006860 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006861 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00006862 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006863 Spacing * 3));
6864 TmpInst.addOperand(Inst.getOperand(1)); // lane
6865 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6866 TmpInst.addOperand(Inst.getOperand(6));
6867 Inst = TmpInst;
6868 return true;
6869 }
6870
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006871 case ARM::VST1LNdWB_fixed_Asm_8:
6872 case ARM::VST1LNdWB_fixed_Asm_16:
6873 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006874 MCInst TmpInst;
6875 // Shuffle the operands around so the lane index operand is in the
6876 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006877 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006878 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006879 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6880 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6881 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006882 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacheb538222011-12-02 22:34:51 +00006883 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6884 TmpInst.addOperand(Inst.getOperand(1)); // lane
6885 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6886 TmpInst.addOperand(Inst.getOperand(5));
6887 Inst = TmpInst;
6888 return true;
6889 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006890
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006891 case ARM::VST2LNdWB_fixed_Asm_8:
6892 case ARM::VST2LNdWB_fixed_Asm_16:
6893 case ARM::VST2LNdWB_fixed_Asm_32:
6894 case ARM::VST2LNqWB_fixed_Asm_16:
6895 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006896 MCInst TmpInst;
6897 // Shuffle the operands around so the lane index operand is in the
6898 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006899 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006900 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006901 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6902 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6903 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006904 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006905 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006906 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006907 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006908 TmpInst.addOperand(Inst.getOperand(1)); // lane
6909 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6910 TmpInst.addOperand(Inst.getOperand(5));
6911 Inst = TmpInst;
6912 return true;
6913 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006914
6915 case ARM::VST3LNdWB_fixed_Asm_8:
6916 case ARM::VST3LNdWB_fixed_Asm_16:
6917 case ARM::VST3LNdWB_fixed_Asm_32:
6918 case ARM::VST3LNqWB_fixed_Asm_16:
6919 case ARM::VST3LNqWB_fixed_Asm_32: {
6920 MCInst TmpInst;
6921 // Shuffle the operands around so the lane index operand is in the
6922 // right place.
6923 unsigned Spacing;
6924 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6925 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6926 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6927 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006928 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006929 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006930 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006931 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006932 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006933 Spacing * 2));
6934 TmpInst.addOperand(Inst.getOperand(1)); // lane
6935 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6936 TmpInst.addOperand(Inst.getOperand(5));
6937 Inst = TmpInst;
6938 return true;
6939 }
6940
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006941 case ARM::VST4LNdWB_fixed_Asm_8:
6942 case ARM::VST4LNdWB_fixed_Asm_16:
6943 case ARM::VST4LNdWB_fixed_Asm_32:
6944 case ARM::VST4LNqWB_fixed_Asm_16:
6945 case ARM::VST4LNqWB_fixed_Asm_32: {
6946 MCInst TmpInst;
6947 // Shuffle the operands around so the lane index operand is in the
6948 // right place.
6949 unsigned Spacing;
6950 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6951 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6952 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6953 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006954 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006955 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006956 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006957 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006958 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006959 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00006960 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006961 Spacing * 3));
6962 TmpInst.addOperand(Inst.getOperand(1)); // lane
6963 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6964 TmpInst.addOperand(Inst.getOperand(5));
6965 Inst = TmpInst;
6966 return true;
6967 }
6968
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006969 case ARM::VST1LNdAsm_8:
6970 case ARM::VST1LNdAsm_16:
6971 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006972 MCInst TmpInst;
6973 // Shuffle the operands around so the lane index operand is in the
6974 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006975 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006976 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006977 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6978 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6979 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6980 TmpInst.addOperand(Inst.getOperand(1)); // lane
6981 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6982 TmpInst.addOperand(Inst.getOperand(5));
6983 Inst = TmpInst;
6984 return true;
6985 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006986
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006987 case ARM::VST2LNdAsm_8:
6988 case ARM::VST2LNdAsm_16:
6989 case ARM::VST2LNdAsm_32:
6990 case ARM::VST2LNqAsm_16:
6991 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006992 MCInst TmpInst;
6993 // Shuffle the operands around so the lane index operand is in the
6994 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006995 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006996 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006997 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6998 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6999 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007000 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007001 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007002 TmpInst.addOperand(Inst.getOperand(1)); // lane
7003 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7004 TmpInst.addOperand(Inst.getOperand(5));
7005 Inst = TmpInst;
7006 return true;
7007 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007008
7009 case ARM::VST3LNdAsm_8:
7010 case ARM::VST3LNdAsm_16:
7011 case ARM::VST3LNdAsm_32:
7012 case ARM::VST3LNqAsm_16:
7013 case ARM::VST3LNqAsm_32: {
7014 MCInst TmpInst;
7015 // Shuffle the operands around so the lane index operand is in the
7016 // right place.
7017 unsigned Spacing;
7018 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7019 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7020 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7021 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007022 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007023 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007024 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007025 Spacing * 2));
7026 TmpInst.addOperand(Inst.getOperand(1)); // lane
7027 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7028 TmpInst.addOperand(Inst.getOperand(5));
7029 Inst = TmpInst;
7030 return true;
7031 }
7032
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007033 case ARM::VST4LNdAsm_8:
7034 case ARM::VST4LNdAsm_16:
7035 case ARM::VST4LNdAsm_32:
7036 case ARM::VST4LNqAsm_16:
7037 case ARM::VST4LNqAsm_32: {
7038 MCInst TmpInst;
7039 // Shuffle the operands around so the lane index operand is in the
7040 // right place.
7041 unsigned Spacing;
7042 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7043 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7044 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7045 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007046 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007047 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007048 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007049 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007050 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007051 Spacing * 3));
7052 TmpInst.addOperand(Inst.getOperand(1)); // lane
7053 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7054 TmpInst.addOperand(Inst.getOperand(5));
7055 Inst = TmpInst;
7056 return true;
7057 }
7058
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007059 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007060 case ARM::VLD1LNdWB_register_Asm_8:
7061 case ARM::VLD1LNdWB_register_Asm_16:
7062 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007063 MCInst TmpInst;
7064 // Shuffle the operands around so the lane index operand is in the
7065 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007066 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007067 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007068 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7069 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7070 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7071 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7072 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7073 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7074 TmpInst.addOperand(Inst.getOperand(1)); // lane
7075 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7076 TmpInst.addOperand(Inst.getOperand(6));
7077 Inst = TmpInst;
7078 return true;
7079 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007080
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007081 case ARM::VLD2LNdWB_register_Asm_8:
7082 case ARM::VLD2LNdWB_register_Asm_16:
7083 case ARM::VLD2LNdWB_register_Asm_32:
7084 case ARM::VLD2LNqWB_register_Asm_16:
7085 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007086 MCInst TmpInst;
7087 // Shuffle the operands around so the lane index operand is in the
7088 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007089 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007090 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007091 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007092 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007093 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007094 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7095 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7096 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7097 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7098 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007099 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007100 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007101 TmpInst.addOperand(Inst.getOperand(1)); // lane
7102 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7103 TmpInst.addOperand(Inst.getOperand(6));
7104 Inst = TmpInst;
7105 return true;
7106 }
7107
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007108 case ARM::VLD3LNdWB_register_Asm_8:
7109 case ARM::VLD3LNdWB_register_Asm_16:
7110 case ARM::VLD3LNdWB_register_Asm_32:
7111 case ARM::VLD3LNqWB_register_Asm_16:
7112 case ARM::VLD3LNqWB_register_Asm_32: {
7113 MCInst TmpInst;
7114 // Shuffle the operands around so the lane index operand is in the
7115 // right place.
7116 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007117 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007118 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007119 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007120 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007121 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007122 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007123 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7124 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7125 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7126 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7127 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007128 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007129 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007130 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007131 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007132 TmpInst.addOperand(Inst.getOperand(1)); // lane
7133 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7134 TmpInst.addOperand(Inst.getOperand(6));
7135 Inst = TmpInst;
7136 return true;
7137 }
7138
Jim Grosbach14952a02012-01-24 18:37:25 +00007139 case ARM::VLD4LNdWB_register_Asm_8:
7140 case ARM::VLD4LNdWB_register_Asm_16:
7141 case ARM::VLD4LNdWB_register_Asm_32:
7142 case ARM::VLD4LNqWB_register_Asm_16:
7143 case ARM::VLD4LNqWB_register_Asm_32: {
7144 MCInst TmpInst;
7145 // Shuffle the operands around so the lane index operand is in the
7146 // right place.
7147 unsigned Spacing;
7148 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7149 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007150 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007151 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007152 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007153 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007154 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007155 Spacing * 3));
7156 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7157 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7158 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7159 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7160 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007161 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007162 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007163 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007164 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007165 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007166 Spacing * 3));
7167 TmpInst.addOperand(Inst.getOperand(1)); // lane
7168 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7169 TmpInst.addOperand(Inst.getOperand(6));
7170 Inst = TmpInst;
7171 return true;
7172 }
7173
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007174 case ARM::VLD1LNdWB_fixed_Asm_8:
7175 case ARM::VLD1LNdWB_fixed_Asm_16:
7176 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007177 MCInst TmpInst;
7178 // Shuffle the operands around so the lane index operand is in the
7179 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007180 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007181 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007182 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7183 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7184 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7185 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007186 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachdda976b2011-12-02 22:01:52 +00007187 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7188 TmpInst.addOperand(Inst.getOperand(1)); // lane
7189 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7190 TmpInst.addOperand(Inst.getOperand(5));
7191 Inst = TmpInst;
7192 return true;
7193 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007194
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007195 case ARM::VLD2LNdWB_fixed_Asm_8:
7196 case ARM::VLD2LNdWB_fixed_Asm_16:
7197 case ARM::VLD2LNdWB_fixed_Asm_32:
7198 case ARM::VLD2LNqWB_fixed_Asm_16:
7199 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007200 MCInst TmpInst;
7201 // Shuffle the operands around so the lane index operand is in the
7202 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007203 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007204 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007205 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007206 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007207 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007208 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7209 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7210 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007211 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007212 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007213 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007214 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007215 TmpInst.addOperand(Inst.getOperand(1)); // lane
7216 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7217 TmpInst.addOperand(Inst.getOperand(5));
7218 Inst = TmpInst;
7219 return true;
7220 }
7221
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007222 case ARM::VLD3LNdWB_fixed_Asm_8:
7223 case ARM::VLD3LNdWB_fixed_Asm_16:
7224 case ARM::VLD3LNdWB_fixed_Asm_32:
7225 case ARM::VLD3LNqWB_fixed_Asm_16:
7226 case ARM::VLD3LNqWB_fixed_Asm_32: {
7227 MCInst TmpInst;
7228 // Shuffle the operands around so the lane index operand is in the
7229 // right place.
7230 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007231 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007232 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007233 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007234 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007235 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007236 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007237 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7238 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7239 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007240 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007241 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007242 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007243 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007244 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007245 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007246 TmpInst.addOperand(Inst.getOperand(1)); // lane
7247 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7248 TmpInst.addOperand(Inst.getOperand(5));
7249 Inst = TmpInst;
7250 return true;
7251 }
7252
Jim Grosbach14952a02012-01-24 18:37:25 +00007253 case ARM::VLD4LNdWB_fixed_Asm_8:
7254 case ARM::VLD4LNdWB_fixed_Asm_16:
7255 case ARM::VLD4LNdWB_fixed_Asm_32:
7256 case ARM::VLD4LNqWB_fixed_Asm_16:
7257 case ARM::VLD4LNqWB_fixed_Asm_32: {
7258 MCInst TmpInst;
7259 // Shuffle the operands around so the lane index operand is in the
7260 // right place.
7261 unsigned Spacing;
7262 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7263 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007264 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007265 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007266 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007267 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007268 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007269 Spacing * 3));
7270 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7271 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7272 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007273 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach14952a02012-01-24 18:37:25 +00007274 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007275 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007276 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007277 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007278 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007279 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007280 Spacing * 3));
7281 TmpInst.addOperand(Inst.getOperand(1)); // lane
7282 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7283 TmpInst.addOperand(Inst.getOperand(5));
7284 Inst = TmpInst;
7285 return true;
7286 }
7287
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007288 case ARM::VLD1LNdAsm_8:
7289 case ARM::VLD1LNdAsm_16:
7290 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007291 MCInst TmpInst;
7292 // Shuffle the operands around so the lane index operand is in the
7293 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007294 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007295 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007296 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7297 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7298 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7299 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7300 TmpInst.addOperand(Inst.getOperand(1)); // lane
7301 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7302 TmpInst.addOperand(Inst.getOperand(5));
7303 Inst = TmpInst;
7304 return true;
7305 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007306
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007307 case ARM::VLD2LNdAsm_8:
7308 case ARM::VLD2LNdAsm_16:
7309 case ARM::VLD2LNdAsm_32:
7310 case ARM::VLD2LNqAsm_16:
7311 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007312 MCInst TmpInst;
7313 // Shuffle the operands around so the lane index operand is in the
7314 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007315 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007316 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007317 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007318 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007319 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007320 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7321 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7322 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007323 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007324 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007325 TmpInst.addOperand(Inst.getOperand(1)); // lane
7326 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7327 TmpInst.addOperand(Inst.getOperand(5));
7328 Inst = TmpInst;
7329 return true;
7330 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007331
7332 case ARM::VLD3LNdAsm_8:
7333 case ARM::VLD3LNdAsm_16:
7334 case ARM::VLD3LNdAsm_32:
7335 case ARM::VLD3LNqAsm_16:
7336 case ARM::VLD3LNqAsm_32: {
7337 MCInst TmpInst;
7338 // Shuffle the operands around so the lane index operand is in the
7339 // right place.
7340 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007341 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007342 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007343 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007344 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007345 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007346 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007347 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7348 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7349 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007350 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007351 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007352 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007353 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007354 TmpInst.addOperand(Inst.getOperand(1)); // lane
7355 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7356 TmpInst.addOperand(Inst.getOperand(5));
7357 Inst = TmpInst;
7358 return true;
7359 }
7360
Jim Grosbach14952a02012-01-24 18:37:25 +00007361 case ARM::VLD4LNdAsm_8:
7362 case ARM::VLD4LNdAsm_16:
7363 case ARM::VLD4LNdAsm_32:
7364 case ARM::VLD4LNqAsm_16:
7365 case ARM::VLD4LNqAsm_32: {
7366 MCInst TmpInst;
7367 // Shuffle the operands around so the lane index operand is in the
7368 // right place.
7369 unsigned Spacing;
7370 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7371 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007372 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007373 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007374 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007375 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007376 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007377 Spacing * 3));
7378 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7379 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7380 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007381 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007382 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007383 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007384 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007385 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007386 Spacing * 3));
7387 TmpInst.addOperand(Inst.getOperand(1)); // lane
7388 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7389 TmpInst.addOperand(Inst.getOperand(5));
7390 Inst = TmpInst;
7391 return true;
7392 }
7393
Jim Grosbachb78403c2012-01-24 23:47:04 +00007394 // VLD3DUP single 3-element structure to all lanes instructions.
7395 case ARM::VLD3DUPdAsm_8:
7396 case ARM::VLD3DUPdAsm_16:
7397 case ARM::VLD3DUPdAsm_32:
7398 case ARM::VLD3DUPqAsm_8:
7399 case ARM::VLD3DUPqAsm_16:
7400 case ARM::VLD3DUPqAsm_32: {
7401 MCInst TmpInst;
7402 unsigned Spacing;
7403 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7404 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007405 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007406 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007407 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007408 Spacing * 2));
7409 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7410 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7411 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7412 TmpInst.addOperand(Inst.getOperand(4));
7413 Inst = TmpInst;
7414 return true;
7415 }
7416
7417 case ARM::VLD3DUPdWB_fixed_Asm_8:
7418 case ARM::VLD3DUPdWB_fixed_Asm_16:
7419 case ARM::VLD3DUPdWB_fixed_Asm_32:
7420 case ARM::VLD3DUPqWB_fixed_Asm_8:
7421 case ARM::VLD3DUPqWB_fixed_Asm_16:
7422 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7423 MCInst TmpInst;
7424 unsigned Spacing;
7425 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7426 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007427 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007428 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007429 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007430 Spacing * 2));
7431 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7432 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7433 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007434 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachb78403c2012-01-24 23:47:04 +00007435 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7436 TmpInst.addOperand(Inst.getOperand(4));
7437 Inst = TmpInst;
7438 return true;
7439 }
7440
7441 case ARM::VLD3DUPdWB_register_Asm_8:
7442 case ARM::VLD3DUPdWB_register_Asm_16:
7443 case ARM::VLD3DUPdWB_register_Asm_32:
7444 case ARM::VLD3DUPqWB_register_Asm_8:
7445 case ARM::VLD3DUPqWB_register_Asm_16:
7446 case ARM::VLD3DUPqWB_register_Asm_32: {
7447 MCInst TmpInst;
7448 unsigned Spacing;
7449 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7450 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007451 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007452 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007453 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007454 Spacing * 2));
7455 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7456 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7457 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7458 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7459 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7460 TmpInst.addOperand(Inst.getOperand(5));
7461 Inst = TmpInst;
7462 return true;
7463 }
7464
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007465 // VLD3 multiple 3-element structure instructions.
7466 case ARM::VLD3dAsm_8:
7467 case ARM::VLD3dAsm_16:
7468 case ARM::VLD3dAsm_32:
7469 case ARM::VLD3qAsm_8:
7470 case ARM::VLD3qAsm_16:
7471 case ARM::VLD3qAsm_32: {
7472 MCInst TmpInst;
7473 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007474 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007475 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007476 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007477 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007478 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007479 Spacing * 2));
7480 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7481 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7482 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7483 TmpInst.addOperand(Inst.getOperand(4));
7484 Inst = TmpInst;
7485 return true;
7486 }
7487
7488 case ARM::VLD3dWB_fixed_Asm_8:
7489 case ARM::VLD3dWB_fixed_Asm_16:
7490 case ARM::VLD3dWB_fixed_Asm_32:
7491 case ARM::VLD3qWB_fixed_Asm_8:
7492 case ARM::VLD3qWB_fixed_Asm_16:
7493 case ARM::VLD3qWB_fixed_Asm_32: {
7494 MCInst TmpInst;
7495 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007496 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007497 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007498 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007499 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007500 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007501 Spacing * 2));
7502 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7503 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7504 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007505 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007506 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7507 TmpInst.addOperand(Inst.getOperand(4));
7508 Inst = TmpInst;
7509 return true;
7510 }
7511
7512 case ARM::VLD3dWB_register_Asm_8:
7513 case ARM::VLD3dWB_register_Asm_16:
7514 case ARM::VLD3dWB_register_Asm_32:
7515 case ARM::VLD3qWB_register_Asm_8:
7516 case ARM::VLD3qWB_register_Asm_16:
7517 case ARM::VLD3qWB_register_Asm_32: {
7518 MCInst TmpInst;
7519 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007520 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007521 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007522 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007523 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007524 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007525 Spacing * 2));
7526 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7527 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7528 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7529 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7530 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7531 TmpInst.addOperand(Inst.getOperand(5));
7532 Inst = TmpInst;
7533 return true;
7534 }
7535
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007536 // VLD4DUP single 3-element structure to all lanes instructions.
7537 case ARM::VLD4DUPdAsm_8:
7538 case ARM::VLD4DUPdAsm_16:
7539 case ARM::VLD4DUPdAsm_32:
7540 case ARM::VLD4DUPqAsm_8:
7541 case ARM::VLD4DUPqAsm_16:
7542 case ARM::VLD4DUPqAsm_32: {
7543 MCInst TmpInst;
7544 unsigned Spacing;
7545 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7546 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007547 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007548 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007549 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007550 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007551 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007552 Spacing * 3));
7553 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7554 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7555 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7556 TmpInst.addOperand(Inst.getOperand(4));
7557 Inst = TmpInst;
7558 return true;
7559 }
7560
7561 case ARM::VLD4DUPdWB_fixed_Asm_8:
7562 case ARM::VLD4DUPdWB_fixed_Asm_16:
7563 case ARM::VLD4DUPdWB_fixed_Asm_32:
7564 case ARM::VLD4DUPqWB_fixed_Asm_8:
7565 case ARM::VLD4DUPqWB_fixed_Asm_16:
7566 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7567 MCInst TmpInst;
7568 unsigned Spacing;
7569 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7570 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007571 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007572 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007573 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007574 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007575 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007576 Spacing * 3));
7577 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7578 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7579 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007580 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007581 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7582 TmpInst.addOperand(Inst.getOperand(4));
7583 Inst = TmpInst;
7584 return true;
7585 }
7586
7587 case ARM::VLD4DUPdWB_register_Asm_8:
7588 case ARM::VLD4DUPdWB_register_Asm_16:
7589 case ARM::VLD4DUPdWB_register_Asm_32:
7590 case ARM::VLD4DUPqWB_register_Asm_8:
7591 case ARM::VLD4DUPqWB_register_Asm_16:
7592 case ARM::VLD4DUPqWB_register_Asm_32: {
7593 MCInst TmpInst;
7594 unsigned Spacing;
7595 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7596 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007597 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007598 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007599 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007600 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007601 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007602 Spacing * 3));
7603 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7604 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7605 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7606 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7607 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7608 TmpInst.addOperand(Inst.getOperand(5));
7609 Inst = TmpInst;
7610 return true;
7611 }
7612
7613 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007614 case ARM::VLD4dAsm_8:
7615 case ARM::VLD4dAsm_16:
7616 case ARM::VLD4dAsm_32:
7617 case ARM::VLD4qAsm_8:
7618 case ARM::VLD4qAsm_16:
7619 case ARM::VLD4qAsm_32: {
7620 MCInst TmpInst;
7621 unsigned Spacing;
7622 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7623 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007624 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007625 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007626 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007627 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007628 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007629 Spacing * 3));
7630 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7631 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7632 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7633 TmpInst.addOperand(Inst.getOperand(4));
7634 Inst = TmpInst;
7635 return true;
7636 }
7637
7638 case ARM::VLD4dWB_fixed_Asm_8:
7639 case ARM::VLD4dWB_fixed_Asm_16:
7640 case ARM::VLD4dWB_fixed_Asm_32:
7641 case ARM::VLD4qWB_fixed_Asm_8:
7642 case ARM::VLD4qWB_fixed_Asm_16:
7643 case ARM::VLD4qWB_fixed_Asm_32: {
7644 MCInst TmpInst;
7645 unsigned Spacing;
7646 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7647 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007648 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007649 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007650 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007651 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007652 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007653 Spacing * 3));
7654 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7655 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7656 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007657 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbached561fc2012-01-24 00:43:17 +00007658 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7659 TmpInst.addOperand(Inst.getOperand(4));
7660 Inst = TmpInst;
7661 return true;
7662 }
7663
7664 case ARM::VLD4dWB_register_Asm_8:
7665 case ARM::VLD4dWB_register_Asm_16:
7666 case ARM::VLD4dWB_register_Asm_32:
7667 case ARM::VLD4qWB_register_Asm_8:
7668 case ARM::VLD4qWB_register_Asm_16:
7669 case ARM::VLD4qWB_register_Asm_32: {
7670 MCInst TmpInst;
7671 unsigned Spacing;
7672 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7673 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007674 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007675 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007676 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007677 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007678 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007679 Spacing * 3));
7680 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7681 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7682 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7683 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7684 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7685 TmpInst.addOperand(Inst.getOperand(5));
7686 Inst = TmpInst;
7687 return true;
7688 }
7689
Jim Grosbach1a747242012-01-23 23:45:44 +00007690 // VST3 multiple 3-element structure instructions.
7691 case ARM::VST3dAsm_8:
7692 case ARM::VST3dAsm_16:
7693 case ARM::VST3dAsm_32:
7694 case ARM::VST3qAsm_8:
7695 case ARM::VST3qAsm_16:
7696 case ARM::VST3qAsm_32: {
7697 MCInst TmpInst;
7698 unsigned Spacing;
7699 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7700 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7701 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7702 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007703 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007704 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007705 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007706 Spacing * 2));
7707 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7708 TmpInst.addOperand(Inst.getOperand(4));
7709 Inst = TmpInst;
7710 return true;
7711 }
7712
7713 case ARM::VST3dWB_fixed_Asm_8:
7714 case ARM::VST3dWB_fixed_Asm_16:
7715 case ARM::VST3dWB_fixed_Asm_32:
7716 case ARM::VST3qWB_fixed_Asm_8:
7717 case ARM::VST3qWB_fixed_Asm_16:
7718 case ARM::VST3qWB_fixed_Asm_32: {
7719 MCInst TmpInst;
7720 unsigned Spacing;
7721 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7722 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7723 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7724 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007725 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach1a747242012-01-23 23:45:44 +00007726 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007727 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007728 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007729 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007730 Spacing * 2));
7731 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7732 TmpInst.addOperand(Inst.getOperand(4));
7733 Inst = TmpInst;
7734 return true;
7735 }
7736
7737 case ARM::VST3dWB_register_Asm_8:
7738 case ARM::VST3dWB_register_Asm_16:
7739 case ARM::VST3dWB_register_Asm_32:
7740 case ARM::VST3qWB_register_Asm_8:
7741 case ARM::VST3qWB_register_Asm_16:
7742 case ARM::VST3qWB_register_Asm_32: {
7743 MCInst TmpInst;
7744 unsigned Spacing;
7745 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7746 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7747 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7748 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7749 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7750 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007751 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007752 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007753 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007754 Spacing * 2));
7755 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7756 TmpInst.addOperand(Inst.getOperand(5));
7757 Inst = TmpInst;
7758 return true;
7759 }
7760
Jim Grosbachda70eac2012-01-24 00:58:13 +00007761 // VST4 multiple 3-element structure instructions.
7762 case ARM::VST4dAsm_8:
7763 case ARM::VST4dAsm_16:
7764 case ARM::VST4dAsm_32:
7765 case ARM::VST4qAsm_8:
7766 case ARM::VST4qAsm_16:
7767 case ARM::VST4qAsm_32: {
7768 MCInst TmpInst;
7769 unsigned Spacing;
7770 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7771 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7772 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7773 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007774 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007775 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007776 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007777 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007778 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007779 Spacing * 3));
7780 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7781 TmpInst.addOperand(Inst.getOperand(4));
7782 Inst = TmpInst;
7783 return true;
7784 }
7785
7786 case ARM::VST4dWB_fixed_Asm_8:
7787 case ARM::VST4dWB_fixed_Asm_16:
7788 case ARM::VST4dWB_fixed_Asm_32:
7789 case ARM::VST4qWB_fixed_Asm_8:
7790 case ARM::VST4qWB_fixed_Asm_16:
7791 case ARM::VST4qWB_fixed_Asm_32: {
7792 MCInst TmpInst;
7793 unsigned Spacing;
7794 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7795 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7796 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7797 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007798 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachda70eac2012-01-24 00:58:13 +00007799 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007800 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007801 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007802 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007803 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007804 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007805 Spacing * 3));
7806 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7807 TmpInst.addOperand(Inst.getOperand(4));
7808 Inst = TmpInst;
7809 return true;
7810 }
7811
7812 case ARM::VST4dWB_register_Asm_8:
7813 case ARM::VST4dWB_register_Asm_16:
7814 case ARM::VST4dWB_register_Asm_32:
7815 case ARM::VST4qWB_register_Asm_8:
7816 case ARM::VST4qWB_register_Asm_16:
7817 case ARM::VST4qWB_register_Asm_32: {
7818 MCInst TmpInst;
7819 unsigned Spacing;
7820 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7821 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7822 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7823 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7824 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7825 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007826 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007827 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007828 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007829 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007830 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007831 Spacing * 3));
7832 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7833 TmpInst.addOperand(Inst.getOperand(5));
7834 Inst = TmpInst;
7835 return true;
7836 }
7837
Jim Grosbachad66de12012-04-11 00:15:16 +00007838 // Handle encoding choice for the shift-immediate instructions.
7839 case ARM::t2LSLri:
7840 case ARM::t2LSRri:
7841 case ARM::t2ASRri: {
7842 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7843 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7844 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00007845 !(static_cast<ARMOperand &>(*Operands[3]).isToken() &&
7846 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w")) {
Jim Grosbachad66de12012-04-11 00:15:16 +00007847 unsigned NewOpc;
7848 switch (Inst.getOpcode()) {
7849 default: llvm_unreachable("unexpected opcode");
7850 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7851 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7852 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7853 }
7854 // The Thumb1 operands aren't in the same order. Awesome, eh?
7855 MCInst TmpInst;
7856 TmpInst.setOpcode(NewOpc);
7857 TmpInst.addOperand(Inst.getOperand(0));
7858 TmpInst.addOperand(Inst.getOperand(5));
7859 TmpInst.addOperand(Inst.getOperand(1));
7860 TmpInst.addOperand(Inst.getOperand(2));
7861 TmpInst.addOperand(Inst.getOperand(3));
7862 TmpInst.addOperand(Inst.getOperand(4));
7863 Inst = TmpInst;
7864 return true;
7865 }
7866 return false;
7867 }
7868
Jim Grosbach485e5622011-12-13 22:45:11 +00007869 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007870 case ARM::t2MOVsr:
7871 case ARM::t2MOVSsr: {
7872 // Which instruction to expand to depends on the CCOut operand and
7873 // whether we're in an IT block if the register operands are low
7874 // registers.
7875 bool isNarrow = false;
7876 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7877 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7878 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7879 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7880 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7881 isNarrow = true;
7882 MCInst TmpInst;
7883 unsigned newOpc;
7884 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7885 default: llvm_unreachable("unexpected opcode!");
7886 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7887 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7888 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7889 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7890 }
7891 TmpInst.setOpcode(newOpc);
7892 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7893 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007894 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007895 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7896 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7897 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7898 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7899 TmpInst.addOperand(Inst.getOperand(5));
7900 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007901 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007902 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7903 Inst = TmpInst;
7904 return true;
7905 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007906 case ARM::t2MOVsi:
7907 case ARM::t2MOVSsi: {
7908 // Which instruction to expand to depends on the CCOut operand and
7909 // whether we're in an IT block if the register operands are low
7910 // registers.
7911 bool isNarrow = false;
7912 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7913 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7914 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7915 isNarrow = true;
7916 MCInst TmpInst;
7917 unsigned newOpc;
7918 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7919 default: llvm_unreachable("unexpected opcode!");
7920 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7921 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7922 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7923 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007924 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007925 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007926 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7927 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007928 TmpInst.setOpcode(newOpc);
7929 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7930 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007931 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00007932 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7933 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007934 if (newOpc != ARM::t2RRX)
Jim Grosbache9119e42015-05-13 18:37:00 +00007935 TmpInst.addOperand(MCOperand::createImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007936 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7937 TmpInst.addOperand(Inst.getOperand(4));
7938 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007939 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00007940 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7941 Inst = TmpInst;
7942 return true;
7943 }
7944 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007945 case ARM::ASRr:
7946 case ARM::LSRr:
7947 case ARM::LSLr:
7948 case ARM::RORr: {
7949 ARM_AM::ShiftOpc ShiftTy;
7950 switch(Inst.getOpcode()) {
7951 default: llvm_unreachable("unexpected opcode!");
7952 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7953 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7954 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7955 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7956 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007957 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7958 MCInst TmpInst;
7959 TmpInst.setOpcode(ARM::MOVsr);
7960 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7961 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7962 TmpInst.addOperand(Inst.getOperand(2)); // Rm
Jim Grosbache9119e42015-05-13 18:37:00 +00007963 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbachabcac562011-11-16 18:31:45 +00007964 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7965 TmpInst.addOperand(Inst.getOperand(4));
7966 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7967 Inst = TmpInst;
7968 return true;
7969 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007970 case ARM::ASRi:
7971 case ARM::LSRi:
7972 case ARM::LSLi:
7973 case ARM::RORi: {
7974 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007975 switch(Inst.getOpcode()) {
7976 default: llvm_unreachable("unexpected opcode!");
7977 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7978 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7979 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7980 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7981 }
7982 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007983 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007984 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007985 // A shift by 32 should be encoded as 0 when permitted
7986 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7987 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007988 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007989 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007990 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007991 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7992 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007993 if (Opc == ARM::MOVsi)
Jim Grosbache9119e42015-05-13 18:37:00 +00007994 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007995 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7996 TmpInst.addOperand(Inst.getOperand(4));
7997 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7998 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007999 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00008000 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008001 case ARM::RRXi: {
8002 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
8003 MCInst TmpInst;
8004 TmpInst.setOpcode(ARM::MOVsi);
8005 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8006 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008007 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008008 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8009 TmpInst.addOperand(Inst.getOperand(3));
8010 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
8011 Inst = TmpInst;
8012 return true;
8013 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008014 case ARM::t2LDMIA_UPD: {
8015 // If this is a load of a single register, then we should use
8016 // a post-indexed LDR instruction instead, per the ARM ARM.
8017 if (Inst.getNumOperands() != 5)
8018 return false;
8019 MCInst TmpInst;
8020 TmpInst.setOpcode(ARM::t2LDR_POST);
8021 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8022 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8023 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008024 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008025 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8026 TmpInst.addOperand(Inst.getOperand(3));
8027 Inst = TmpInst;
8028 return true;
8029 }
8030 case ARM::t2STMDB_UPD: {
8031 // If this is a store of a single register, then we should use
8032 // a pre-indexed STR instruction instead, per the ARM ARM.
8033 if (Inst.getNumOperands() != 5)
8034 return false;
8035 MCInst TmpInst;
8036 TmpInst.setOpcode(ARM::t2STR_PRE);
8037 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8038 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8039 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008040 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008041 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8042 TmpInst.addOperand(Inst.getOperand(3));
8043 Inst = TmpInst;
8044 return true;
8045 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008046 case ARM::LDMIA_UPD:
8047 // If this is a load of a single register via a 'pop', then we should use
8048 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008049 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008050 Inst.getNumOperands() == 5) {
8051 MCInst TmpInst;
8052 TmpInst.setOpcode(ARM::LDR_POST_IMM);
8053 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8054 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8055 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008056 TmpInst.addOperand(MCOperand::createReg(0)); // am2offset
8057 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008058 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8059 TmpInst.addOperand(Inst.getOperand(3));
8060 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008061 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008062 }
8063 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008064 case ARM::STMDB_UPD:
8065 // If this is a store of a single register via a 'push', then we should use
8066 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008067 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008068 Inst.getNumOperands() == 5) {
8069 MCInst TmpInst;
8070 TmpInst.setOpcode(ARM::STR_PRE_IMM);
8071 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8072 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8073 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
Jim Grosbache9119e42015-05-13 18:37:00 +00008074 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008075 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8076 TmpInst.addOperand(Inst.getOperand(3));
8077 Inst = TmpInst;
8078 }
8079 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00008080 case ARM::t2ADDri12:
8081 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
8082 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008083 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008084 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8085 break;
8086 Inst.setOpcode(ARM::t2ADDri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008087 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008088 break;
8089 case ARM::t2SUBri12:
8090 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
8091 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008092 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008093 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8094 break;
8095 Inst.setOpcode(ARM::t2SUBri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008096 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008097 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008098 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008099 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00008100 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8101 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8102 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008103 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008104 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008105 return true;
8106 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008107 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008108 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008109 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008110 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8111 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8112 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008113 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008114 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008115 return true;
8116 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008117 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00008118 case ARM::t2ADDri:
8119 case ARM::t2SUBri: {
8120 // If the destination and first source operand are the same, and
8121 // the flags are compatible with the current IT status, use encoding T2
8122 // instead of T3. For compatibility with the system 'as'. Make sure the
8123 // wide encoding wasn't explicit.
8124 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00008125 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00008126 (unsigned)Inst.getOperand(2).getImm() > 255 ||
8127 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008128 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
8129 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8130 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbachdef5e342012-03-30 17:20:40 +00008131 break;
8132 MCInst TmpInst;
8133 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
8134 ARM::tADDi8 : ARM::tSUBi8);
8135 TmpInst.addOperand(Inst.getOperand(0));
8136 TmpInst.addOperand(Inst.getOperand(5));
8137 TmpInst.addOperand(Inst.getOperand(0));
8138 TmpInst.addOperand(Inst.getOperand(2));
8139 TmpInst.addOperand(Inst.getOperand(3));
8140 TmpInst.addOperand(Inst.getOperand(4));
8141 Inst = TmpInst;
8142 return true;
8143 }
Jim Grosbache489bab2011-12-05 22:16:39 +00008144 case ARM::t2ADDrr: {
8145 // If the destination and first source operand are the same, and
8146 // there's no setting of the flags, use encoding T2 instead of T3.
8147 // Note that this is only for ADD, not SUB. This mirrors the system
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008148 // 'as' behaviour. Also take advantage of ADD being commutative.
8149 // Make sure the wide encoding wasn't explicit.
8150 bool Swap = false;
8151 auto DestReg = Inst.getOperand(0).getReg();
8152 bool Transform = DestReg == Inst.getOperand(1).getReg();
8153 if (!Transform && DestReg == Inst.getOperand(2).getReg()) {
8154 Transform = true;
8155 Swap = true;
8156 }
8157 if (!Transform ||
Jim Grosbache489bab2011-12-05 22:16:39 +00008158 Inst.getOperand(5).getReg() != 0 ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008159 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8160 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00008161 break;
8162 MCInst TmpInst;
8163 TmpInst.setOpcode(ARM::tADDhirr);
8164 TmpInst.addOperand(Inst.getOperand(0));
8165 TmpInst.addOperand(Inst.getOperand(0));
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008166 TmpInst.addOperand(Inst.getOperand(Swap ? 1 : 2));
Jim Grosbache489bab2011-12-05 22:16:39 +00008167 TmpInst.addOperand(Inst.getOperand(3));
8168 TmpInst.addOperand(Inst.getOperand(4));
8169 Inst = TmpInst;
8170 return true;
8171 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008172 case ARM::tADDrSP: {
8173 // If the non-SP source operand and the destination operand are not the
8174 // same, we need to use the 32-bit encoding if it's available.
8175 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
8176 Inst.setOpcode(ARM::t2ADDrr);
Jim Grosbache9119e42015-05-13 18:37:00 +00008177 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008178 return true;
8179 }
8180 break;
8181 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008182 case ARM::tB:
8183 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008184 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008185 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008186 return true;
8187 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008188 break;
8189 case ARM::t2B:
8190 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008191 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008192 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008193 return true;
8194 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008195 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00008196 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008197 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00008198 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00008199 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00008200 return true;
8201 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00008202 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008203 case ARM::tBcc:
8204 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00008205 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008206 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00008207 return true;
8208 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00008209 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008210 case ARM::tLDMIA: {
8211 // If the register list contains any high registers, or if the writeback
8212 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
8213 // instead if we're in Thumb2. Otherwise, this should have generated
8214 // an error in validateInstruction().
8215 unsigned Rn = Inst.getOperand(0).getReg();
8216 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00008217 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8218 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00008219 bool listContainsBase;
8220 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
8221 (!listContainsBase && !hasWritebackToken) ||
8222 (listContainsBase && hasWritebackToken)) {
8223 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8224 assert (isThumbTwo());
8225 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
8226 // If we're switching to the updating version, we need to insert
8227 // the writeback tied operand.
8228 if (hasWritebackToken)
8229 Inst.insert(Inst.begin(),
Jim Grosbache9119e42015-05-13 18:37:00 +00008230 MCOperand::createReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00008231 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008232 }
8233 break;
8234 }
Jim Grosbach099c9762011-09-16 20:50:13 +00008235 case ARM::tSTMIA_UPD: {
8236 // If the register list contains any high registers, we need to use
8237 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8238 // should have generated an error in validateInstruction().
8239 unsigned Rn = Inst.getOperand(0).getReg();
8240 bool listContainsBase;
8241 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
8242 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8243 assert (isThumbTwo());
8244 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00008245 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00008246 }
8247 break;
8248 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008249 case ARM::tPOP: {
8250 bool listContainsBase;
8251 // If the register list contains any high registers, we need to use
8252 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8253 // should have generated an error in validateInstruction().
8254 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008255 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008256 assert (isThumbTwo());
8257 Inst.setOpcode(ARM::t2LDMIA_UPD);
8258 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008259 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8260 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008261 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008262 }
8263 case ARM::tPUSH: {
8264 bool listContainsBase;
8265 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008266 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008267 assert (isThumbTwo());
8268 Inst.setOpcode(ARM::t2STMDB_UPD);
8269 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008270 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8271 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008272 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008273 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008274 case ARM::t2MOVi: {
8275 // If we can use the 16-bit encoding and the user didn't explicitly
8276 // request the 32-bit variant, transform it here.
8277 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00008278 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00008279 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008280 Inst.getOperand(4).getReg() == ARM::CPSR) ||
8281 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
8282 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8283 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008284 // The operands aren't in the same order for tMOVi8...
8285 MCInst TmpInst;
8286 TmpInst.setOpcode(ARM::tMOVi8);
8287 TmpInst.addOperand(Inst.getOperand(0));
8288 TmpInst.addOperand(Inst.getOperand(4));
8289 TmpInst.addOperand(Inst.getOperand(1));
8290 TmpInst.addOperand(Inst.getOperand(2));
8291 TmpInst.addOperand(Inst.getOperand(3));
8292 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008293 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008294 }
8295 break;
8296 }
8297 case ARM::t2MOVr: {
8298 // If we can use the 16-bit encoding and the user didn't explicitly
8299 // request the 32-bit variant, transform it here.
8300 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8301 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8302 Inst.getOperand(2).getImm() == ARMCC::AL &&
8303 Inst.getOperand(4).getReg() == ARM::CPSR &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008304 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8305 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008306 // The operands aren't the same for tMOV[S]r... (no cc_out)
8307 MCInst TmpInst;
8308 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8309 TmpInst.addOperand(Inst.getOperand(0));
8310 TmpInst.addOperand(Inst.getOperand(1));
8311 TmpInst.addOperand(Inst.getOperand(2));
8312 TmpInst.addOperand(Inst.getOperand(3));
8313 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008314 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008315 }
8316 break;
8317 }
Jim Grosbach82213192011-09-19 20:29:33 +00008318 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008319 case ARM::t2SXTB:
8320 case ARM::t2UXTH:
8321 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00008322 // If we can use the 16-bit encoding and the user didn't explicitly
8323 // request the 32-bit variant, transform it here.
8324 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8325 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8326 Inst.getOperand(2).getImm() == 0 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008327 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8328 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008329 unsigned NewOpc;
8330 switch (Inst.getOpcode()) {
8331 default: llvm_unreachable("Illegal opcode!");
8332 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8333 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8334 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8335 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8336 }
Jim Grosbach82213192011-09-19 20:29:33 +00008337 // The operands aren't the same for thumb1 (no rotate operand).
8338 MCInst TmpInst;
8339 TmpInst.setOpcode(NewOpc);
8340 TmpInst.addOperand(Inst.getOperand(0));
8341 TmpInst.addOperand(Inst.getOperand(1));
8342 TmpInst.addOperand(Inst.getOperand(3));
8343 TmpInst.addOperand(Inst.getOperand(4));
8344 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008345 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008346 }
8347 break;
8348 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008349 case ARM::MOVsi: {
8350 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008351 // rrx shifts and asr/lsr of #32 is encoded as 0
8352 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8353 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008354 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8355 // Shifting by zero is accepted as a vanilla 'MOVr'
8356 MCInst TmpInst;
8357 TmpInst.setOpcode(ARM::MOVr);
8358 TmpInst.addOperand(Inst.getOperand(0));
8359 TmpInst.addOperand(Inst.getOperand(1));
8360 TmpInst.addOperand(Inst.getOperand(3));
8361 TmpInst.addOperand(Inst.getOperand(4));
8362 TmpInst.addOperand(Inst.getOperand(5));
8363 Inst = TmpInst;
8364 return true;
8365 }
8366 return false;
8367 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008368 case ARM::ANDrsi:
8369 case ARM::ORRrsi:
8370 case ARM::EORrsi:
8371 case ARM::BICrsi:
8372 case ARM::SUBrsi:
8373 case ARM::ADDrsi: {
8374 unsigned newOpc;
8375 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8376 if (SOpc == ARM_AM::rrx) return false;
8377 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008378 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008379 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8380 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8381 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8382 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8383 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8384 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8385 }
8386 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008387 // The exception is for right shifts, where 0 == 32
8388 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8389 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008390 MCInst TmpInst;
8391 TmpInst.setOpcode(newOpc);
8392 TmpInst.addOperand(Inst.getOperand(0));
8393 TmpInst.addOperand(Inst.getOperand(1));
8394 TmpInst.addOperand(Inst.getOperand(2));
8395 TmpInst.addOperand(Inst.getOperand(4));
8396 TmpInst.addOperand(Inst.getOperand(5));
8397 TmpInst.addOperand(Inst.getOperand(6));
8398 Inst = TmpInst;
8399 return true;
8400 }
8401 return false;
8402 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008403 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008404 case ARM::t2IT: {
8405 // The mask bits for all but the first condition are represented as
8406 // the low bit of the condition code value implies 't'. We currently
8407 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00008408 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008409 MCOperand &MO = Inst.getOperand(1);
8410 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00008411 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008412 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008413 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008414 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00008415 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00008416 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008417 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00008418
8419 // Set up the IT block state according to the IT instruction we just
8420 // matched.
8421 assert(!inITBlock() && "nested IT blocks?!");
8422 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
8423 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
8424 ITState.CurPosition = 0;
8425 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008426 break;
8427 }
Richard Bartona39625e2012-07-09 16:12:24 +00008428 case ARM::t2LSLrr:
8429 case ARM::t2LSRrr:
8430 case ARM::t2ASRrr:
8431 case ARM::t2SBCrr:
8432 case ARM::t2RORrr:
8433 case ARM::t2BICrr:
8434 {
Richard Bartond5660372012-07-09 16:14:28 +00008435 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008436 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8437 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8438 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008439 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008440 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8441 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8442 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8443 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008444 unsigned NewOpc;
8445 switch (Inst.getOpcode()) {
8446 default: llvm_unreachable("unexpected opcode");
8447 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8448 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8449 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8450 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8451 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8452 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8453 }
8454 MCInst TmpInst;
8455 TmpInst.setOpcode(NewOpc);
8456 TmpInst.addOperand(Inst.getOperand(0));
8457 TmpInst.addOperand(Inst.getOperand(5));
8458 TmpInst.addOperand(Inst.getOperand(1));
8459 TmpInst.addOperand(Inst.getOperand(2));
8460 TmpInst.addOperand(Inst.getOperand(3));
8461 TmpInst.addOperand(Inst.getOperand(4));
8462 Inst = TmpInst;
8463 return true;
8464 }
8465 return false;
8466 }
8467 case ARM::t2ANDrr:
8468 case ARM::t2EORrr:
8469 case ARM::t2ADCrr:
8470 case ARM::t2ORRrr:
8471 {
Richard Bartond5660372012-07-09 16:14:28 +00008472 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008473 // These instructions are special in that they are commutable, so shorter encodings
8474 // are available more often.
8475 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8476 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8477 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8478 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008479 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008480 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8481 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8482 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8483 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008484 unsigned NewOpc;
8485 switch (Inst.getOpcode()) {
8486 default: llvm_unreachable("unexpected opcode");
8487 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8488 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8489 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8490 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8491 }
8492 MCInst TmpInst;
8493 TmpInst.setOpcode(NewOpc);
8494 TmpInst.addOperand(Inst.getOperand(0));
8495 TmpInst.addOperand(Inst.getOperand(5));
8496 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8497 TmpInst.addOperand(Inst.getOperand(1));
8498 TmpInst.addOperand(Inst.getOperand(2));
8499 } else {
8500 TmpInst.addOperand(Inst.getOperand(2));
8501 TmpInst.addOperand(Inst.getOperand(1));
8502 }
8503 TmpInst.addOperand(Inst.getOperand(3));
8504 TmpInst.addOperand(Inst.getOperand(4));
8505 Inst = TmpInst;
8506 return true;
8507 }
8508 return false;
8509 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008510 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008511 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008512}
8513
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008514unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8515 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8516 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008517 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008518 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008519 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8520 assert(MCID.hasOptionalDef() &&
8521 "optionally flag setting instruction missing optional def operand");
8522 assert(MCID.NumOperands == Inst.getNumOperands() &&
8523 "operand count mismatch!");
8524 // Find the optional-def operand (cc_out).
8525 unsigned OpNo;
8526 for (OpNo = 0;
8527 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8528 ++OpNo)
8529 ;
8530 // If we're parsing Thumb1, reject it completely.
8531 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
8532 return Match_MnemonicFail;
8533 // If we're parsing Thumb2, which form is legal depends on whether we're
8534 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008535 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8536 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008537 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008538 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8539 inITBlock())
8540 return Match_RequiresNotITBlock;
Artyom Skrobovb43981072015-10-28 13:58:36 +00008541 } else if (isThumbOne()) {
8542 // Some high-register supporting Thumb1 encodings only allow both registers
8543 // to be from r0-r7 when in Thumb2.
8544 if (Opc == ARM::tADDhirr && !hasV6MOps() &&
8545 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8546 isARMLowRegister(Inst.getOperand(2).getReg()))
8547 return Match_RequiresThumb2;
8548 // Others only require ARMv6 or later.
8549 else if (Opc == ARM::tMOVr && !hasV6Ops() &&
8550 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8551 isARMLowRegister(Inst.getOperand(1).getReg()))
8552 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008553 }
Artyom Skrobovb43981072015-10-28 13:58:36 +00008554
8555 for (unsigned I = 0; I < MCID.NumOperands; ++I)
8556 if (MCID.OpInfo[I].RegClass == ARM::rGPRRegClassID) {
8557 // rGPRRegClass excludes PC, and also excluded SP before ARMv8
8558 if ((Inst.getOperand(I).getReg() == ARM::SP) && !hasV8Ops())
8559 return Match_RequiresV8;
8560 else if (Inst.getOperand(I).getReg() == ARM::PC)
8561 return Match_InvalidOperand;
8562 }
8563
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008564 return Match_Success;
8565}
8566
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008567namespace llvm {
8568template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008569 return true; // In an assembly source, no need to second-guess
8570}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008571}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008572
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008573static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00008574bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
8575 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00008576 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00008577 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00008578 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00008579 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00008580
Chad Rosier2f480a82012-10-12 22:53:36 +00008581 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008582 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00008583 switch (MatchResult) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008584 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008585 // Context sensitive operand constraints aren't handled by the matcher,
8586 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008587 if (validateInstruction(Inst, Operands)) {
8588 // Still progress the IT block, otherwise one wrong condition causes
8589 // nasty cascading errors.
8590 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008591 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008592 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008593
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008594 { // processInstruction() updates inITBlock state, we need to save it away
8595 bool wasInITBlock = inITBlock();
8596
8597 // Some instructions need post-processing to, for example, tweak which
8598 // encoding is selected. Loop on it while changes happen so the
8599 // individual transformations can chain off each other. E.g.,
8600 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00008601 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008602 ;
8603
8604 // Only after the instruction is fully processed, we can validate it
8605 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00008606 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008607 Warning(IDLoc, "deprecated instruction in IT block");
8608 }
8609 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008610
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008611 // Only move forward at the very end so that everything in validate
8612 // and process gets a consistent answer about whether we're in an IT
8613 // block.
8614 forwardITPosition();
8615
Jim Grosbach82f76d12012-01-25 19:52:01 +00008616 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
8617 // doesn't actually encode.
8618 if (Inst.getOpcode() == ARM::ITasm)
8619 return false;
8620
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00008621 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00008622 Out.EmitInstruction(Inst, getSTI());
Chris Lattner9487de62010-10-28 21:28:01 +00008623 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008624 case Match_MissingFeature: {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008625 assert(ErrorInfo && "Unknown missing feature!");
Jim Grosbach5117ef72012-04-24 22:40:08 +00008626 // Special case the error message for the very common case where only
8627 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
8628 std::string Msg = "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008629 uint64_t Mask = 1;
8630 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
8631 if (ErrorInfo & Mask) {
Jim Grosbach5117ef72012-04-24 22:40:08 +00008632 Msg += " ";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008633 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
Jim Grosbach5117ef72012-04-24 22:40:08 +00008634 }
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008635 Mask <<= 1;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008636 }
8637 return Error(IDLoc, Msg);
8638 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008639 case Match_InvalidOperand: {
8640 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00008641 if (ErrorInfo != ~0ULL) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008642 if (ErrorInfo >= Operands.size())
8643 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008644
David Blaikie960ea3f2014-06-08 16:18:35 +00008645 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008646 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8647 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008648
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008649 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008650 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008651 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008652 return Error(IDLoc, "invalid instruction",
David Blaikie960ea3f2014-06-08 16:18:35 +00008653 ((ARMOperand &)*Operands[0]).getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008654 case Match_RequiresNotITBlock:
8655 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008656 case Match_RequiresITBlock:
8657 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008658 case Match_RequiresV6:
8659 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8660 case Match_RequiresThumb2:
8661 return Error(IDLoc, "instruction variant requires Thumb2");
Artyom Skrobovb43981072015-10-28 13:58:36 +00008662 case Match_RequiresV8:
8663 return Error(IDLoc, "instruction variant requires ARMv8 or later");
Jim Grosbach087affe2012-06-22 23:56:48 +00008664 case Match_ImmRange0_15: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008665 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Jim Grosbach087affe2012-06-22 23:56:48 +00008666 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8667 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8668 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008669 case Match_ImmRange0_239: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008670 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008671 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8672 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8673 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00008674 case Match_AlignedMemoryRequiresNone:
8675 case Match_DupAlignedMemoryRequiresNone:
8676 case Match_AlignedMemoryRequires16:
8677 case Match_DupAlignedMemoryRequires16:
8678 case Match_AlignedMemoryRequires32:
8679 case Match_DupAlignedMemoryRequires32:
8680 case Match_AlignedMemoryRequires64:
8681 case Match_DupAlignedMemoryRequires64:
8682 case Match_AlignedMemoryRequires64or128:
8683 case Match_DupAlignedMemoryRequires64or128:
8684 case Match_AlignedMemoryRequires64or128or256:
8685 {
David Blaikie960ea3f2014-06-08 16:18:35 +00008686 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getAlignmentLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00008687 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8688 switch (MatchResult) {
8689 default:
8690 llvm_unreachable("Missing Match_Aligned type");
8691 case Match_AlignedMemoryRequiresNone:
8692 case Match_DupAlignedMemoryRequiresNone:
8693 return Error(ErrorLoc, "alignment must be omitted");
8694 case Match_AlignedMemoryRequires16:
8695 case Match_DupAlignedMemoryRequires16:
8696 return Error(ErrorLoc, "alignment must be 16 or omitted");
8697 case Match_AlignedMemoryRequires32:
8698 case Match_DupAlignedMemoryRequires32:
8699 return Error(ErrorLoc, "alignment must be 32 or omitted");
8700 case Match_AlignedMemoryRequires64:
8701 case Match_DupAlignedMemoryRequires64:
8702 return Error(ErrorLoc, "alignment must be 64 or omitted");
8703 case Match_AlignedMemoryRequires64or128:
8704 case Match_DupAlignedMemoryRequires64or128:
8705 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
8706 case Match_AlignedMemoryRequires64or128or256:
8707 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
8708 }
8709 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008710 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008711
Eric Christopher91d7b902010-10-29 09:26:59 +00008712 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008713}
8714
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008715/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008716bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008717 const MCObjectFileInfo::Environment Format =
8718 getContext().getObjectFileInfo()->getObjectFileType();
8719 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
8720 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008721
Kevin Enderbyccab3172009-09-15 00:27:25 +00008722 StringRef IDVal = DirectiveID.getIdentifier();
8723 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008724 return parseLiteralValues(4, DirectiveID.getLoc());
8725 else if (IDVal == ".short" || IDVal == ".hword")
8726 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008727 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008728 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008729 else if (IDVal == ".arm")
8730 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008731 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008732 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008733 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008734 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008735 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008736 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008737 else if (IDVal == ".unreq")
8738 return parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008739 else if (IDVal == ".fnend")
8740 return parseDirectiveFnEnd(DirectiveID.getLoc());
8741 else if (IDVal == ".cantunwind")
8742 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8743 else if (IDVal == ".personality")
8744 return parseDirectivePersonality(DirectiveID.getLoc());
8745 else if (IDVal == ".handlerdata")
8746 return parseDirectiveHandlerData(DirectiveID.getLoc());
8747 else if (IDVal == ".setfp")
8748 return parseDirectiveSetFP(DirectiveID.getLoc());
8749 else if (IDVal == ".pad")
8750 return parseDirectivePad(DirectiveID.getLoc());
8751 else if (IDVal == ".save")
8752 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8753 else if (IDVal == ".vsave")
8754 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008755 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008756 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008757 else if (IDVal == ".even")
8758 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008759 else if (IDVal == ".personalityindex")
8760 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008761 else if (IDVal == ".unwind_raw")
8762 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008763 else if (IDVal == ".movsp")
8764 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008765 else if (IDVal == ".arch_extension")
8766 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008767 else if (IDVal == ".align")
8768 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00008769 else if (IDVal == ".thumb_set")
8770 return parseDirectiveThumbSet(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008771
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00008772 if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008773 if (IDVal == ".arch")
8774 return parseDirectiveArch(DirectiveID.getLoc());
8775 else if (IDVal == ".cpu")
8776 return parseDirectiveCPU(DirectiveID.getLoc());
8777 else if (IDVal == ".eabi_attribute")
8778 return parseDirectiveEabiAttr(DirectiveID.getLoc());
8779 else if (IDVal == ".fpu")
8780 return parseDirectiveFPU(DirectiveID.getLoc());
8781 else if (IDVal == ".fnstart")
8782 return parseDirectiveFnStart(DirectiveID.getLoc());
8783 else if (IDVal == ".inst")
8784 return parseDirectiveInst(DirectiveID.getLoc());
8785 else if (IDVal == ".inst.n")
8786 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8787 else if (IDVal == ".inst.w")
8788 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
8789 else if (IDVal == ".object_arch")
8790 return parseDirectiveObjectArch(DirectiveID.getLoc());
8791 else if (IDVal == ".tlsdescseq")
8792 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
8793 }
8794
Kevin Enderbyccab3172009-09-15 00:27:25 +00008795 return true;
8796}
8797
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008798/// parseLiteralValues
8799/// ::= .hword expression [, expression]*
8800/// ::= .short expression [, expression]*
8801/// ::= .word expression [, expression]*
8802bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008803 MCAsmParser &Parser = getParser();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008804 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8805 for (;;) {
8806 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008807 if (getParser().parseExpression(Value)) {
8808 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008809 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008810 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008811
Oliver Stannard09be0602015-11-16 16:22:47 +00008812 getParser().getStreamer().EmitValue(Value, Size, L);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008813
8814 if (getLexer().is(AsmToken::EndOfStatement))
8815 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008816
Kevin Enderbyccab3172009-09-15 00:27:25 +00008817 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008818 if (getLexer().isNot(AsmToken::Comma)) {
8819 Error(L, "unexpected token in directive");
8820 return false;
8821 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008822 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008823 }
8824 }
8825
Sean Callanana83fd7d2010-01-19 20:27:46 +00008826 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008827 return false;
8828}
8829
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008830/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008831/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008832bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008833 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008834 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8835 Error(L, "unexpected token in directive");
8836 return false;
8837 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008838 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008839
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008840 if (!hasThumb()) {
8841 Error(L, "target does not support Thumb mode");
8842 return false;
8843 }
Tim Northovera2292d02013-06-10 23:20:58 +00008844
Jim Grosbach7f882392011-12-07 18:04:19 +00008845 if (!isThumb())
8846 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008847
Jim Grosbach7f882392011-12-07 18:04:19 +00008848 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8849 return false;
8850}
8851
8852/// parseDirectiveARM
8853/// ::= .arm
8854bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008855 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008856 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8857 Error(L, "unexpected token in directive");
8858 return false;
8859 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008860 Parser.Lex();
8861
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008862 if (!hasARM()) {
8863 Error(L, "target does not support ARM mode");
8864 return false;
8865 }
Tim Northovera2292d02013-06-10 23:20:58 +00008866
Jim Grosbach7f882392011-12-07 18:04:19 +00008867 if (isThumb())
8868 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008869
Jim Grosbach7f882392011-12-07 18:04:19 +00008870 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008871 return false;
8872}
8873
Tim Northover1744d0a2013-10-25 12:49:50 +00008874void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8875 if (NextSymbolIsThumb) {
8876 getParser().getStreamer().EmitThumbFunc(Symbol);
8877 NextSymbolIsThumb = false;
8878 }
8879}
8880
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008881/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008882/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008883bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008884 MCAsmParser &Parser = getParser();
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008885 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
8886 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008887
Jim Grosbach1152cc02011-12-21 22:30:16 +00008888 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008889 // ELF doesn't
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008890 if (IsMachO) {
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008891 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008892 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008893 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8894 Error(L, "unexpected token in .thumb_func directive");
8895 return false;
8896 }
8897
Tim Northover1744d0a2013-10-25 12:49:50 +00008898 MCSymbol *Func =
Jim Grosbach6f482002015-05-18 18:43:14 +00008899 getParser().getContext().getOrCreateSymbol(Tok.getIdentifier());
Tim Northover1744d0a2013-10-25 12:49:50 +00008900 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008901 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008902 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008903 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008904 }
8905
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008906 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008907 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8908 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008909 return false;
8910 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008911
Tim Northover1744d0a2013-10-25 12:49:50 +00008912 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008913 return false;
8914}
8915
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008916/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008917/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008918bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008919 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008920 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008921 if (Tok.isNot(AsmToken::Identifier)) {
8922 Error(L, "unexpected token in .syntax directive");
8923 return false;
8924 }
8925
Benjamin Kramer92d89982010-07-14 22:38:02 +00008926 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008927 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008928 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008929 } else if (Mode == "divided" || Mode == "DIVIDED") {
8930 Error(L, "'.syntax divided' arm asssembly not supported");
8931 return false;
8932 } else {
8933 Error(L, "unrecognized syntax mode in .syntax directive");
8934 return false;
8935 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008936
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008937 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8938 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8939 return false;
8940 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008941 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008942
8943 // TODO tell the MC streamer the mode
8944 // getParser().getStreamer().Emit???();
8945 return false;
8946}
8947
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008948/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008949/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008950bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008951 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008952 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008953 if (Tok.isNot(AsmToken::Integer)) {
8954 Error(L, "unexpected token in .code directive");
8955 return false;
8956 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008957 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008958 if (Val != 16 && Val != 32) {
8959 Error(L, "invalid operand to .code directive");
8960 return false;
8961 }
8962 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008963
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008964 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8965 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8966 return false;
8967 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008968 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008969
Evan Cheng284b4672011-07-08 22:36:29 +00008970 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008971 if (!hasThumb()) {
8972 Error(L, "target does not support Thumb mode");
8973 return false;
8974 }
Tim Northovera2292d02013-06-10 23:20:58 +00008975
Jim Grosbachf471ac32011-09-06 18:46:23 +00008976 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008977 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008978 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008979 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008980 if (!hasARM()) {
8981 Error(L, "target does not support ARM mode");
8982 return false;
8983 }
Tim Northovera2292d02013-06-10 23:20:58 +00008984
Jim Grosbachf471ac32011-09-06 18:46:23 +00008985 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008986 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008987 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008988 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008989
Kevin Enderby146dcf22009-10-15 20:48:48 +00008990 return false;
8991}
8992
Jim Grosbachab5830e2011-12-14 02:16:11 +00008993/// parseDirectiveReq
8994/// ::= name .req registername
8995bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008996 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00008997 Parser.Lex(); // Eat the '.req' token.
8998 unsigned Reg;
8999 SMLoc SRegLoc, ERegLoc;
9000 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009001 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009002 Error(SRegLoc, "register name expected");
9003 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009004 }
9005
9006 // Shouldn't be anything else.
9007 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009008 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009009 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
9010 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009011 }
9012
9013 Parser.Lex(); // Consume the EndOfStatement
9014
Frederic Rissb61f01f2015-02-04 03:10:03 +00009015 if (RegisterReqs.insert(std::make_pair(Name, Reg)).first->second != Reg) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009016 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
9017 return false;
9018 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00009019
9020 return false;
9021}
9022
9023/// parseDirectiveUneq
9024/// ::= .unreq registername
9025bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009026 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009027 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009028 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009029 Error(L, "unexpected input in .unreq directive.");
9030 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009031 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00009032 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009033 Parser.Lex(); // Eat the identifier.
9034 return false;
9035}
9036
Jason W Kim135d2442011-12-20 17:38:12 +00009037/// parseDirectiveArch
9038/// ::= .arch token
9039bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00009040 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
9041
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009042 unsigned ID = ARM::parseArch(Arch);
Logan Chien439e8f92013-12-11 17:16:25 +00009043
Renato Golin35de35d2015-05-12 10:33:58 +00009044 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009045 Error(L, "Unknown arch name");
9046 return false;
9047 }
Logan Chien439e8f92013-12-11 17:16:25 +00009048
Roman Divacky4b5507a2015-10-02 18:25:25 +00009049 Triple T;
Akira Hatanakab11ef082015-11-14 06:35:56 +00009050 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009051 STI.setDefaultFeatures("", ("+" + ARM::getArchName(ID)).str());
Roman Divacky4b5507a2015-10-02 18:25:25 +00009052 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
9053
Logan Chien439e8f92013-12-11 17:16:25 +00009054 getTargetStreamer().emitArch(ID);
9055 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009056}
9057
9058/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009059/// ::= .eabi_attribute int, int [, "str"]
9060/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00009061bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009062 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009063 int64_t Tag;
9064 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009065 TagLoc = Parser.getTok().getLoc();
9066 if (Parser.getTok().is(AsmToken::Identifier)) {
9067 StringRef Name = Parser.getTok().getIdentifier();
9068 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
9069 if (Tag == -1) {
9070 Error(TagLoc, "attribute name not recognised: " + Name);
9071 Parser.eatToEndOfStatement();
9072 return false;
9073 }
9074 Parser.Lex();
9075 } else {
9076 const MCExpr *AttrExpr;
9077
9078 TagLoc = Parser.getTok().getLoc();
9079 if (Parser.parseExpression(AttrExpr)) {
9080 Parser.eatToEndOfStatement();
9081 return false;
9082 }
9083
9084 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
9085 if (!CE) {
9086 Error(TagLoc, "expected numeric constant");
9087 Parser.eatToEndOfStatement();
9088 return false;
9089 }
9090
9091 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009092 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009093
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009094 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009095 Error(Parser.getTok().getLoc(), "comma expected");
9096 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009097 return false;
9098 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009099 Parser.Lex(); // skip comma
9100
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009101 StringRef StringValue = "";
9102 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009103
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009104 int64_t IntegerValue = 0;
9105 bool IsIntegerValue = false;
9106
9107 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
9108 IsStringValue = true;
9109 else if (Tag == ARMBuildAttrs::compatibility) {
9110 IsStringValue = true;
9111 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00009112 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009113 IsIntegerValue = true;
9114 else if (Tag % 2 == 1)
9115 IsStringValue = true;
9116 else
9117 llvm_unreachable("invalid tag type");
9118
9119 if (IsIntegerValue) {
9120 const MCExpr *ValueExpr;
9121 SMLoc ValueExprLoc = Parser.getTok().getLoc();
9122 if (Parser.parseExpression(ValueExpr)) {
9123 Parser.eatToEndOfStatement();
9124 return false;
9125 }
9126
9127 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
9128 if (!CE) {
9129 Error(ValueExprLoc, "expected numeric constant");
9130 Parser.eatToEndOfStatement();
9131 return false;
9132 }
9133
9134 IntegerValue = CE->getValue();
9135 }
9136
9137 if (Tag == ARMBuildAttrs::compatibility) {
9138 if (Parser.getTok().isNot(AsmToken::Comma))
9139 IsStringValue = false;
Charlie Turner6632d1f2015-01-05 13:26:37 +00009140 if (Parser.getTok().isNot(AsmToken::Comma)) {
9141 Error(Parser.getTok().getLoc(), "comma expected");
9142 Parser.eatToEndOfStatement();
9143 return false;
9144 } else {
9145 Parser.Lex();
9146 }
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009147 }
9148
9149 if (IsStringValue) {
9150 if (Parser.getTok().isNot(AsmToken::String)) {
9151 Error(Parser.getTok().getLoc(), "bad string constant");
9152 Parser.eatToEndOfStatement();
9153 return false;
9154 }
9155
9156 StringValue = Parser.getTok().getStringContents();
9157 Parser.Lex();
9158 }
9159
9160 if (IsIntegerValue && IsStringValue) {
9161 assert(Tag == ARMBuildAttrs::compatibility);
9162 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
9163 } else if (IsIntegerValue)
9164 getTargetStreamer().emitAttribute(Tag, IntegerValue);
9165 else if (IsStringValue)
9166 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00009167 return false;
9168}
9169
9170/// parseDirectiveCPU
9171/// ::= .cpu str
9172bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
9173 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
9174 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009175
Renato Golin5d78c9c2015-05-30 10:44:07 +00009176 // FIXME: This is using table-gen data, but should be moved to
9177 // ARMTargetParser once that is table-gen'd.
Akira Hatanakabd9fc282015-11-14 05:20:05 +00009178 if (!getSTI().isCPUStringValid(CPU)) {
Roman Divacky7e6b5952014-12-02 20:03:22 +00009179 Error(L, "Unknown CPU name");
9180 return false;
9181 }
9182
Akira Hatanakab11ef082015-11-14 06:35:56 +00009183 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009184 STI.setDefaultFeatures(CPU, "");
Bradley Smith9f4cd592015-02-04 16:23:24 +00009185 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Roman Divacky7e6b5952014-12-02 20:03:22 +00009186
Logan Chien8cbb80d2013-10-28 17:51:12 +00009187 return false;
9188}
Logan Chien8cbb80d2013-10-28 17:51:12 +00009189/// parseDirectiveFPU
9190/// ::= .fpu str
9191bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009192 SMLoc FPUNameLoc = getTok().getLoc();
Logan Chien8cbb80d2013-10-28 17:51:12 +00009193 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
9194
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009195 unsigned ID = ARM::parseFPU(FPU);
John Brawnd03d2292015-06-05 13:29:24 +00009196 std::vector<const char *> Features;
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009197 if (!ARM::getFPUFeatures(ID, Features)) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009198 Error(FPUNameLoc, "Unknown FPU name");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009199 return false;
9200 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009201
Akira Hatanakab11ef082015-11-14 06:35:56 +00009202 MCSubtargetInfo &STI = copySTI();
John Brawnd03d2292015-06-05 13:29:24 +00009203 for (auto Feature : Features)
9204 STI.ApplyFeatureFlag(Feature);
9205 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Nico Weberae050bb2014-08-16 05:37:51 +00009206
Logan Chien8cbb80d2013-10-28 17:51:12 +00009207 getTargetStreamer().emitFPU(ID);
9208 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009209}
9210
Logan Chien4ea23b52013-05-10 16:17:24 +00009211/// parseDirectiveFnStart
9212/// ::= .fnstart
9213bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009214 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009215 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009216 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009217 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009218 }
9219
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009220 // Reset the unwind directives parser state
9221 UC.reset();
9222
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009223 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009224
9225 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009226 return false;
9227}
9228
9229/// parseDirectiveFnEnd
9230/// ::= .fnend
9231bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
9232 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009233 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009234 Error(L, ".fnstart must precede .fnend directive");
9235 return false;
9236 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009237
9238 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009239 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009240
9241 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009242 return false;
9243}
9244
9245/// parseDirectiveCantUnwind
9246/// ::= .cantunwind
9247bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009248 UC.recordCantUnwind(L);
9249
Logan Chien4ea23b52013-05-10 16:17:24 +00009250 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009251 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009252 Error(L, ".fnstart must precede .cantunwind directive");
9253 return false;
9254 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009255 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009256 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009257 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009258 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009259 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009260 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009261 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009262 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009263 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009264 }
9265
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009266 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009267 return false;
9268}
9269
9270/// parseDirectivePersonality
9271/// ::= .personality name
9272bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009273 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009274 bool HasExistingPersonality = UC.hasPersonality();
9275
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009276 UC.recordPersonality(L);
9277
Logan Chien4ea23b52013-05-10 16:17:24 +00009278 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009279 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009280 Error(L, ".fnstart must precede .personality directive");
9281 return false;
9282 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009283 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009284 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009285 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009286 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009287 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009288 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009289 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009290 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009291 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009292 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009293 if (HasExistingPersonality) {
9294 Parser.eatToEndOfStatement();
9295 Error(L, "multiple personality directives");
9296 UC.emitPersonalityLocNotes();
9297 return false;
9298 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009299
9300 // Parse the name of the personality routine
9301 if (Parser.getTok().isNot(AsmToken::Identifier)) {
9302 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009303 Error(L, "unexpected input in .personality directive.");
9304 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009305 }
9306 StringRef Name(Parser.getTok().getIdentifier());
9307 Parser.Lex();
9308
Jim Grosbach6f482002015-05-18 18:43:14 +00009309 MCSymbol *PR = getParser().getContext().getOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009310 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009311 return false;
9312}
9313
9314/// parseDirectiveHandlerData
9315/// ::= .handlerdata
9316bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009317 UC.recordHandlerData(L);
9318
Logan Chien4ea23b52013-05-10 16:17:24 +00009319 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009320 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009321 Error(L, ".fnstart must precede .personality directive");
9322 return false;
9323 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009324 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009325 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009326 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009327 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009328 }
9329
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009330 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009331 return false;
9332}
9333
9334/// parseDirectiveSetFP
9335/// ::= .setfp fpreg, spreg [, offset]
9336bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009337 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009338 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009339 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009340 Error(L, ".fnstart must precede .setfp directive");
9341 return false;
9342 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009343 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009344 Error(L, ".setfp must precede .handlerdata directive");
9345 return false;
9346 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009347
9348 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009349 SMLoc FPRegLoc = Parser.getTok().getLoc();
9350 int FPReg = tryParseRegister();
9351 if (FPReg == -1) {
9352 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009353 return false;
9354 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009355
9356 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009357 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009358 Error(Parser.getTok().getLoc(), "comma expected");
9359 return false;
9360 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009361 Parser.Lex(); // skip comma
9362
9363 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009364 SMLoc SPRegLoc = Parser.getTok().getLoc();
9365 int SPReg = tryParseRegister();
9366 if (SPReg == -1) {
9367 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009368 return false;
9369 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009370
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009371 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
9372 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009373 return false;
9374 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009375
9376 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009377 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009378
9379 // Parse offset
9380 int64_t Offset = 0;
9381 if (Parser.getTok().is(AsmToken::Comma)) {
9382 Parser.Lex(); // skip comma
9383
9384 if (Parser.getTok().isNot(AsmToken::Hash) &&
9385 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009386 Error(Parser.getTok().getLoc(), "'#' expected");
9387 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009388 }
9389 Parser.Lex(); // skip hash token.
9390
9391 const MCExpr *OffsetExpr;
9392 SMLoc ExLoc = Parser.getTok().getLoc();
9393 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009394 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9395 Error(ExLoc, "malformed setfp offset");
9396 return false;
9397 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009398 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009399 if (!CE) {
9400 Error(ExLoc, "setfp offset must be an immediate");
9401 return false;
9402 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009403
9404 Offset = CE->getValue();
9405 }
9406
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009407 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9408 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009409 return false;
9410}
9411
9412/// parseDirective
9413/// ::= .pad offset
9414bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009415 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009416 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009417 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009418 Error(L, ".fnstart must precede .pad directive");
9419 return false;
9420 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009421 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009422 Error(L, ".pad must precede .handlerdata directive");
9423 return false;
9424 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009425
9426 // Parse the offset
9427 if (Parser.getTok().isNot(AsmToken::Hash) &&
9428 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009429 Error(Parser.getTok().getLoc(), "'#' expected");
9430 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009431 }
9432 Parser.Lex(); // skip hash token.
9433
9434 const MCExpr *OffsetExpr;
9435 SMLoc ExLoc = Parser.getTok().getLoc();
9436 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009437 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9438 Error(ExLoc, "malformed pad offset");
9439 return false;
9440 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009442 if (!CE) {
9443 Error(ExLoc, "pad offset must be an immediate");
9444 return false;
9445 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009446
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009447 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009448 return false;
9449}
9450
9451/// parseDirectiveRegSave
9452/// ::= .save { registers }
9453/// ::= .vsave { registers }
9454bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9455 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009456 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009457 Error(L, ".fnstart must precede .save or .vsave directives");
9458 return false;
9459 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009460 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009461 Error(L, ".save or .vsave must precede .handlerdata directive");
9462 return false;
9463 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009464
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009465 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009466 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009467
Logan Chien4ea23b52013-05-10 16:17:24 +00009468 // Parse the register list
David Blaikie960ea3f2014-06-08 16:18:35 +00009469 if (parseRegisterList(Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009470 return false;
David Blaikie960ea3f2014-06-08 16:18:35 +00009471 ARMOperand &Op = (ARMOperand &)*Operands[0];
9472 if (!IsVector && !Op.isRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009473 Error(L, ".save expects GPR registers");
9474 return false;
9475 }
David Blaikie960ea3f2014-06-08 16:18:35 +00009476 if (IsVector && !Op.isDPRRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009477 Error(L, ".vsave expects DPR registers");
9478 return false;
9479 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009480
David Blaikie960ea3f2014-06-08 16:18:35 +00009481 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009482 return false;
9483}
9484
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009485/// parseDirectiveInst
9486/// ::= .inst opcode [, ...]
9487/// ::= .inst.n opcode [, ...]
9488/// ::= .inst.w opcode [, ...]
9489bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009490 MCAsmParser &Parser = getParser();
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009491 int Width;
9492
9493 if (isThumb()) {
9494 switch (Suffix) {
9495 case 'n':
9496 Width = 2;
9497 break;
9498 case 'w':
9499 Width = 4;
9500 break;
9501 default:
9502 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009503 Error(Loc, "cannot determine Thumb instruction size, "
9504 "use inst.n/inst.w instead");
9505 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009506 }
9507 } else {
9508 if (Suffix) {
9509 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009510 Error(Loc, "width suffixes are invalid in ARM mode");
9511 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009512 }
9513 Width = 4;
9514 }
9515
9516 if (getLexer().is(AsmToken::EndOfStatement)) {
9517 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009518 Error(Loc, "expected expression following directive");
9519 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009520 }
9521
9522 for (;;) {
9523 const MCExpr *Expr;
9524
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009525 if (getParser().parseExpression(Expr)) {
9526 Error(Loc, "expected expression");
9527 return false;
9528 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009529
9530 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009531 if (!Value) {
9532 Error(Loc, "expected constant expression");
9533 return false;
9534 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009535
9536 switch (Width) {
9537 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009538 if (Value->getValue() > 0xffff) {
9539 Error(Loc, "inst.n operand is too big, use inst.w instead");
9540 return false;
9541 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009542 break;
9543 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009544 if (Value->getValue() > 0xffffffff) {
9545 Error(Loc,
9546 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
9547 return false;
9548 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009549 break;
9550 default:
9551 llvm_unreachable("only supported widths are 2 and 4");
9552 }
9553
9554 getTargetStreamer().emitInst(Value->getValue(), Suffix);
9555
9556 if (getLexer().is(AsmToken::EndOfStatement))
9557 break;
9558
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009559 if (getLexer().isNot(AsmToken::Comma)) {
9560 Error(Loc, "unexpected token in directive");
9561 return false;
9562 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009563
9564 Parser.Lex();
9565 }
9566
9567 Parser.Lex();
9568 return false;
9569}
9570
David Peixotto80c083a2013-12-19 18:26:07 +00009571/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009572/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009573bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00009574 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009575 return false;
9576}
9577
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009578bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
9579 const MCSection *Section = getStreamer().getCurrentSection().first;
9580
9581 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9582 TokError("unexpected token in directive");
9583 return false;
9584 }
9585
9586 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009587 getStreamer().InitSections(false);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009588 Section = getStreamer().getCurrentSection().first;
9589 }
9590
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009591 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009592 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009593 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009594 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009595 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009596
9597 return false;
9598}
9599
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009600/// parseDirectivePersonalityIndex
9601/// ::= .personalityindex index
9602bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009603 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009604 bool HasExistingPersonality = UC.hasPersonality();
9605
9606 UC.recordPersonalityIndex(L);
9607
9608 if (!UC.hasFnStart()) {
9609 Parser.eatToEndOfStatement();
9610 Error(L, ".fnstart must precede .personalityindex directive");
9611 return false;
9612 }
9613 if (UC.cantUnwind()) {
9614 Parser.eatToEndOfStatement();
9615 Error(L, ".personalityindex cannot be used with .cantunwind");
9616 UC.emitCantUnwindLocNotes();
9617 return false;
9618 }
9619 if (UC.hasHandlerData()) {
9620 Parser.eatToEndOfStatement();
9621 Error(L, ".personalityindex must precede .handlerdata directive");
9622 UC.emitHandlerDataLocNotes();
9623 return false;
9624 }
9625 if (HasExistingPersonality) {
9626 Parser.eatToEndOfStatement();
9627 Error(L, "multiple personality directives");
9628 UC.emitPersonalityLocNotes();
9629 return false;
9630 }
9631
9632 const MCExpr *IndexExpression;
9633 SMLoc IndexLoc = Parser.getTok().getLoc();
9634 if (Parser.parseExpression(IndexExpression)) {
9635 Parser.eatToEndOfStatement();
9636 return false;
9637 }
9638
9639 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
9640 if (!CE) {
9641 Parser.eatToEndOfStatement();
9642 Error(IndexLoc, "index must be a constant number");
9643 return false;
9644 }
9645 if (CE->getValue() < 0 ||
9646 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
9647 Parser.eatToEndOfStatement();
9648 Error(IndexLoc, "personality routine index should be in range [0-3]");
9649 return false;
9650 }
9651
9652 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9653 return false;
9654}
9655
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009656/// parseDirectiveUnwindRaw
9657/// ::= .unwind_raw offset, opcode [, opcode...]
9658bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009659 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009660 if (!UC.hasFnStart()) {
9661 Parser.eatToEndOfStatement();
9662 Error(L, ".fnstart must precede .unwind_raw directives");
9663 return false;
9664 }
9665
9666 int64_t StackOffset;
9667
9668 const MCExpr *OffsetExpr;
9669 SMLoc OffsetLoc = getLexer().getLoc();
9670 if (getLexer().is(AsmToken::EndOfStatement) ||
9671 getParser().parseExpression(OffsetExpr)) {
9672 Error(OffsetLoc, "expected expression");
9673 Parser.eatToEndOfStatement();
9674 return false;
9675 }
9676
9677 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9678 if (!CE) {
9679 Error(OffsetLoc, "offset must be a constant");
9680 Parser.eatToEndOfStatement();
9681 return false;
9682 }
9683
9684 StackOffset = CE->getValue();
9685
9686 if (getLexer().isNot(AsmToken::Comma)) {
9687 Error(getLexer().getLoc(), "expected comma");
9688 Parser.eatToEndOfStatement();
9689 return false;
9690 }
9691 Parser.Lex();
9692
9693 SmallVector<uint8_t, 16> Opcodes;
9694 for (;;) {
9695 const MCExpr *OE;
9696
9697 SMLoc OpcodeLoc = getLexer().getLoc();
9698 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
9699 Error(OpcodeLoc, "expected opcode expression");
9700 Parser.eatToEndOfStatement();
9701 return false;
9702 }
9703
9704 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
9705 if (!OC) {
9706 Error(OpcodeLoc, "opcode value must be a constant");
9707 Parser.eatToEndOfStatement();
9708 return false;
9709 }
9710
9711 const int64_t Opcode = OC->getValue();
9712 if (Opcode & ~0xff) {
9713 Error(OpcodeLoc, "invalid opcode");
9714 Parser.eatToEndOfStatement();
9715 return false;
9716 }
9717
9718 Opcodes.push_back(uint8_t(Opcode));
9719
9720 if (getLexer().is(AsmToken::EndOfStatement))
9721 break;
9722
9723 if (getLexer().isNot(AsmToken::Comma)) {
9724 Error(getLexer().getLoc(), "unexpected token in directive");
9725 Parser.eatToEndOfStatement();
9726 return false;
9727 }
9728
9729 Parser.Lex();
9730 }
9731
9732 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9733
9734 Parser.Lex();
9735 return false;
9736}
9737
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009738/// parseDirectiveTLSDescSeq
9739/// ::= .tlsdescseq tls-variable
9740bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009741 MCAsmParser &Parser = getParser();
9742
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009743 if (getLexer().isNot(AsmToken::Identifier)) {
9744 TokError("expected variable after '.tlsdescseq' directive");
9745 Parser.eatToEndOfStatement();
9746 return false;
9747 }
9748
9749 const MCSymbolRefExpr *SRE =
Jim Grosbach13760bd2015-05-30 01:25:56 +00009750 MCSymbolRefExpr::create(Parser.getTok().getIdentifier(),
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009751 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9752 Lex();
9753
9754 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9755 Error(Parser.getTok().getLoc(), "unexpected token");
9756 Parser.eatToEndOfStatement();
9757 return false;
9758 }
9759
9760 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9761 return false;
9762}
9763
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009764/// parseDirectiveMovSP
9765/// ::= .movsp reg [, #offset]
9766bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009767 MCAsmParser &Parser = getParser();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009768 if (!UC.hasFnStart()) {
9769 Parser.eatToEndOfStatement();
9770 Error(L, ".fnstart must precede .movsp directives");
9771 return false;
9772 }
9773 if (UC.getFPReg() != ARM::SP) {
9774 Parser.eatToEndOfStatement();
9775 Error(L, "unexpected .movsp directive");
9776 return false;
9777 }
9778
9779 SMLoc SPRegLoc = Parser.getTok().getLoc();
9780 int SPReg = tryParseRegister();
9781 if (SPReg == -1) {
9782 Parser.eatToEndOfStatement();
9783 Error(SPRegLoc, "register expected");
9784 return false;
9785 }
9786
9787 if (SPReg == ARM::SP || SPReg == ARM::PC) {
9788 Parser.eatToEndOfStatement();
9789 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
9790 return false;
9791 }
9792
9793 int64_t Offset = 0;
9794 if (Parser.getTok().is(AsmToken::Comma)) {
9795 Parser.Lex();
9796
9797 if (Parser.getTok().isNot(AsmToken::Hash)) {
9798 Error(Parser.getTok().getLoc(), "expected #constant");
9799 Parser.eatToEndOfStatement();
9800 return false;
9801 }
9802 Parser.Lex();
9803
9804 const MCExpr *OffsetExpr;
9805 SMLoc OffsetLoc = Parser.getTok().getLoc();
9806 if (Parser.parseExpression(OffsetExpr)) {
9807 Parser.eatToEndOfStatement();
9808 Error(OffsetLoc, "malformed offset expression");
9809 return false;
9810 }
9811
9812 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9813 if (!CE) {
9814 Parser.eatToEndOfStatement();
9815 Error(OffsetLoc, "offset must be an immediate constant");
9816 return false;
9817 }
9818
9819 Offset = CE->getValue();
9820 }
9821
9822 getTargetStreamer().emitMovSP(SPReg, Offset);
9823 UC.saveFPReg(SPReg);
9824
9825 return false;
9826}
9827
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009828/// parseDirectiveObjectArch
9829/// ::= .object_arch name
9830bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009831 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009832 if (getLexer().isNot(AsmToken::Identifier)) {
9833 Error(getLexer().getLoc(), "unexpected token");
9834 Parser.eatToEndOfStatement();
9835 return false;
9836 }
9837
9838 StringRef Arch = Parser.getTok().getString();
9839 SMLoc ArchLoc = Parser.getTok().getLoc();
9840 getLexer().Lex();
9841
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009842 unsigned ID = ARM::parseArch(Arch);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009843
Renato Golin35de35d2015-05-12 10:33:58 +00009844 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009845 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9846 Parser.eatToEndOfStatement();
9847 return false;
9848 }
9849
9850 getTargetStreamer().emitObjectArch(ID);
9851
9852 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9853 Error(getLexer().getLoc(), "unexpected token");
9854 Parser.eatToEndOfStatement();
9855 }
9856
9857 return false;
9858}
9859
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009860/// parseDirectiveAlign
9861/// ::= .align
9862bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
9863 // NOTE: if this is not the end of the statement, fall back to the target
9864 // agnostic handling for this directive which will correctly handle this.
9865 if (getLexer().isNot(AsmToken::EndOfStatement))
9866 return true;
9867
9868 // '.align' is target specifically handled to mean 2**2 byte alignment.
9869 if (getStreamer().getCurrentSection().first->UseCodeAlign())
9870 getStreamer().EmitCodeAlignment(4, 0);
9871 else
9872 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
9873
9874 return false;
9875}
9876
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009877/// parseDirectiveThumbSet
9878/// ::= .thumb_set name, value
9879bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009880 MCAsmParser &Parser = getParser();
9881
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009882 StringRef Name;
9883 if (Parser.parseIdentifier(Name)) {
9884 TokError("expected identifier after '.thumb_set'");
9885 Parser.eatToEndOfStatement();
9886 return false;
9887 }
9888
9889 if (getLexer().isNot(AsmToken::Comma)) {
9890 TokError("expected comma after name '" + Name + "'");
9891 Parser.eatToEndOfStatement();
9892 return false;
9893 }
9894 Lex();
9895
Pete Cooper80d21cb2015-06-22 19:35:57 +00009896 MCSymbol *Sym;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009897 const MCExpr *Value;
Pete Cooper80d21cb2015-06-22 19:35:57 +00009898 if (MCParserUtils::parseAssignmentExpression(Name, /* allow_redef */ true,
9899 Parser, Sym, Value))
9900 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009901
Pete Cooper80d21cb2015-06-22 19:35:57 +00009902 getTargetStreamer().emitThumbSet(Sym, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009903 return false;
9904}
9905
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009906/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009907extern "C" void LLVMInitializeARMAsmParser() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00009908 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget);
9909 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget);
9910 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget);
9911 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009912}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009913
Chris Lattner3e4582a2010-09-06 19:11:01 +00009914#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009915#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009916#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009917#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009918
Renato Golin230d2982015-05-30 10:30:02 +00009919// FIXME: This structure should be moved inside ARMTargetParser
9920// when we start to table-generate them, and we can use the ARM
9921// flags below, that were generated by table-gen.
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009922static const struct {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +00009923 const unsigned Kind;
Matthias Braunb258d792015-12-01 21:48:52 +00009924 const uint64_t ArchCheck;
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009925 const FeatureBitset Features;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009926} Extensions[] = {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009927 { ARM::AEK_CRC, Feature_HasV8, {ARM::FeatureCRC} },
9928 { ARM::AEK_CRYPTO, Feature_HasV8,
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009929 {ARM::FeatureCrypto, ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009930 { ARM::AEK_FP, Feature_HasV8, {ARM::FeatureFPARMv8} },
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +00009931 { (ARM::AEK_HWDIV | ARM::AEK_HWDIVARM), Feature_HasV7 | Feature_IsNotMClass,
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009932 {ARM::FeatureHWDiv, ARM::FeatureHWDivARM} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009933 { ARM::AEK_MP, Feature_HasV7 | Feature_IsNotMClass, {ARM::FeatureMP} },
9934 { ARM::AEK_SIMD, Feature_HasV8, {ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Artyom Skrobov72ca6b82015-09-30 17:25:52 +00009935 { ARM::AEK_SEC, Feature_HasV6K, {ARM::FeatureTrustZone} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009936 // FIXME: Only available in A-class, isel not predicated
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009937 { ARM::AEK_VIRT, Feature_HasV7, {ARM::FeatureVirtualization} },
Oliver Stannard46670712015-12-01 10:33:56 +00009938 { ARM::AEK_FP16, Feature_HasV8_2a, {ARM::FeatureFPARMv8, ARM::FeatureFullFP16} },
Renato Golin230d2982015-05-30 10:30:02 +00009939 // FIXME: Unsupported extensions.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009940 { ARM::AEK_OS, Feature_None, {} },
9941 { ARM::AEK_IWMMXT, Feature_None, {} },
9942 { ARM::AEK_IWMMXT2, Feature_None, {} },
9943 { ARM::AEK_MAVERICK, Feature_None, {} },
9944 { ARM::AEK_XSCALE, Feature_None, {} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009945};
9946
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009947/// parseDirectiveArchExtension
9948/// ::= .arch_extension [no]feature
9949bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009950 MCAsmParser &Parser = getParser();
9951
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009952 if (getLexer().isNot(AsmToken::Identifier)) {
9953 Error(getLexer().getLoc(), "unexpected token");
9954 Parser.eatToEndOfStatement();
9955 return false;
9956 }
9957
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009958 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009959 SMLoc ExtLoc = Parser.getTok().getLoc();
9960 getLexer().Lex();
9961
9962 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009963 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009964 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009965 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009966 }
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009967 unsigned FeatureKind = ARM::parseArchExt(Name);
Renato Golin230d2982015-05-30 10:30:02 +00009968 if (FeatureKind == ARM::AEK_INVALID)
9969 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009970
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009971 for (const auto &Extension : Extensions) {
Renato Golin230d2982015-05-30 10:30:02 +00009972 if (Extension.Kind != FeatureKind)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009973 continue;
9974
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009975 if (Extension.Features.none())
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +00009976 report_fatal_error("unsupported architectural extension: " + Name);
9977
9978 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck) {
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009979 Error(ExtLoc, "architectural extension '" + Name + "' is not "
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009980 "allowed for the current base architecture");
9981 return false;
9982 }
9983
Akira Hatanakab11ef082015-11-14 06:35:56 +00009984 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009985 FeatureBitset ToggleFeatures = EnableFeature
9986 ? (~STI.getFeatureBits() & Extension.Features)
9987 : ( STI.getFeatureBits() & Extension.Features);
9988
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009989 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +00009990 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
9991 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009992 return false;
9993 }
9994
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009995 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009996 Parser.eatToEndOfStatement();
9997 return false;
9998}
9999
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010000// Define this matcher function after the auto-generated include so we
10001// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +000010002unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010003 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +000010004 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010005 // If the kind is a token for a literal immediate, check if our asm
10006 // operand matches. This is for InstAliases which have a fixed-value
10007 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010008 switch (Kind) {
10009 default: break;
10010 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +000010011 if (Op.isImm())
10012 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010013 if (CE->getValue() == 0)
10014 return Match_Success;
10015 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +000010016 case MCK_ModImm:
David Blaikie960ea3f2014-06-08 16:18:35 +000010017 if (Op.isImm()) {
10018 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010019 int64_t Value;
Jim Grosbach13760bd2015-05-30 01:25:56 +000010020 if (!SOExpr->evaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +000010021 return Match_Success;
Richard Barton3db1d582014-05-01 11:37:44 +000010022 assert((Value >= INT32_MIN && Value <= UINT32_MAX) &&
10023 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010024 }
10025 break;
Artyom Skrobovb43981072015-10-28 13:58:36 +000010026 case MCK_rGPR:
10027 if (hasV8Ops() && Op.isReg() && Op.getReg() == ARM::SP)
10028 return Match_Success;
10029 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010030 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +000010031 if (Op.isReg() &&
10032 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010033 return Match_Success;
10034 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010035 }
10036 return Match_InvalidOperand;
10037}