blob: 9675ef214116a20d33deecddd1eb079373580af2 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Jozef Kolekaa2b9272014-11-27 14:41:44 +00003def simm4 : Operand<i32> {
4 let DecoderMethod = "DecodeSimm4";
5}
6def li_simm7 : Operand<i32> {
7 let DecoderMethod = "DecodeLiSimm7";
8}
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00009
Jack Carter97700972013-08-13 20:19:16 +000010def simm12 : Operand<i32> {
11 let DecoderMethod = "DecodeSimm12";
12}
13
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000014def uimm5_lsl2 : Operand<OtherVT> {
15 let EncoderMethod = "getUImm5Lsl2Encoding";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000016 let DecoderMethod = "DecodeUImm5lsl2";
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000017}
18
Zoran Jovanovic42b84442014-10-23 11:13:59 +000019def uimm6_lsl2 : Operand<i32> {
20 let EncoderMethod = "getUImm6Lsl2Encoding";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000021 let DecoderMethod = "DecodeUImm6Lsl2";
Zoran Jovanovic42b84442014-10-23 11:13:59 +000022}
23
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000024def simm9_addiusp : Operand<i32> {
25 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000026 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000027}
28
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000029def uimm3_shift : Operand<i32> {
30 let EncoderMethod = "getUImm3Mod8Encoding";
31}
32
Zoran Jovanovicbac36192014-10-23 11:06:34 +000033def simm3_lsa2 : Operand<i32> {
34 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000035 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000036}
37
Zoran Jovanovic88531712014-11-05 17:31:00 +000038def uimm4_andi : Operand<i32> {
39 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000040 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000041}
42
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000043def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
44 ((Imm % 4 == 0) &&
45 Imm < 28 && Imm > 0);}]>;
46
Jozef Kolek73f64ea2014-11-19 13:11:09 +000047def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
48
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000049def immZExtAndi16 : ImmLeaf<i32,
50 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
51 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
52 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
53
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000054def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
55
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000056def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
57
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000058def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
59 let Name = "MicroMipsMem";
60 let RenderMethod = "addMicroMipsMemOperands";
61 let ParserMethod = "parseMemOperand";
62 let PredicateMethod = "isMemWithGRPMM16Base";
63}
64
65class mem_mm_4_generic : Operand<i32> {
66 let PrintMethod = "printMemOperand";
67 let MIOperandInfo = (ops ptr_rc, simm4);
68 let OperandType = "OPERAND_MEMORY";
69 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
70}
71
72def mem_mm_4 : mem_mm_4_generic {
73 let EncoderMethod = "getMemEncodingMMImm4";
74}
75
76def mem_mm_4_lsl1 : mem_mm_4_generic {
77 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
78}
79
80def mem_mm_4_lsl2 : mem_mm_4_generic {
81 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
82}
83
Jack Carter97700972013-08-13 20:19:16 +000084def mem_mm_12 : Operand<i32> {
85 let PrintMethod = "printMemOperand";
86 let MIOperandInfo = (ops GPR32, simm12);
87 let EncoderMethod = "getMemEncodingMMImm12";
88 let ParserMatchClass = MipsMemAsmOperand;
89 let OperandType = "OPERAND_MEMORY";
90}
91
Zoran Jovanovicf9a02502014-11-27 18:28:59 +000092def MipsMemUimm4AsmOperand : AsmOperandClass {
93 let Name = "MemOffsetUimm4";
94 let SuperClasses = [MipsMemAsmOperand];
95 let RenderMethod = "addMemOperands";
96 let ParserMethod = "parseMemOperand";
97 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
98}
99
100def mem_mm_4sp : Operand<i32> {
101 let PrintMethod = "printMemOperand";
102 let MIOperandInfo = (ops GPR32, uimm8);
103 let EncoderMethod = "getMemEncodingMMImm4sp";
104 let ParserMatchClass = MipsMemUimm4AsmOperand;
105 let OperandType = "OPERAND_MEMORY";
106}
107
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000108def jmptarget_mm : Operand<OtherVT> {
109 let EncoderMethod = "getJumpTargetOpValueMM";
110}
111
112def calltarget_mm : Operand<iPTR> {
113 let EncoderMethod = "getJumpTargetOpValueMM";
114}
115
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000116def brtarget_mm : Operand<OtherVT> {
117 let EncoderMethod = "getBranchTargetOpValueMM";
118 let OperandType = "OPERAND_PCREL";
119 let DecoderMethod = "DecodeBranchTargetMM";
120}
121
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000122class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
123 RegisterOperand RO> :
124 InstSE<(outs), (ins RO:$rs, opnd:$offset),
125 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
126 let isBranch = 1;
127 let isTerminator = 1;
128 let hasDelaySlot = 0;
129 let Defs = [AT];
130}
131
Jack Carter97700972013-08-13 20:19:16 +0000132let canFoldAsLoad = 1 in
133class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
134 Operand MemOpnd> :
135 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
136 !strconcat(opstr, "\t$rt, $addr"),
137 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
138 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000139 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000140 string Constraints = "$src = $rt";
141}
142
143class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
144 Operand MemOpnd>:
145 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
146 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000147 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
148 let DecoderMethod = "DecodeMemMMImm12";
149}
Jack Carter97700972013-08-13 20:19:16 +0000150
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000151class LLBaseMM<string opstr, RegisterOperand RO> :
152 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
153 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000154 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000155 let mayLoad = 1;
156}
157
158class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000159 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000160 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000161 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000162 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000163 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000164}
165
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000166class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
167 InstrItinClass Itin = NoItinerary> :
168 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
169 !strconcat(opstr, "\t$rt, $addr"),
170 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
171 let DecoderMethod = "DecodeMemMMImm12";
172 let canFoldAsLoad = 1;
173 let mayLoad = 1;
174}
175
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000176class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
177 InstrItinClass Itin = NoItinerary,
178 SDPatternOperator OpNode = null_frag> :
179 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
180 !strconcat(opstr, "\t$rd, $rs, $rt"),
181 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
182 let isCommutable = isComm;
183}
184
Zoran Jovanovic88531712014-11-05 17:31:00 +0000185class AndImmMM16<string opstr, RegisterOperand RO,
186 InstrItinClass Itin = NoItinerary> :
187 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
188 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
189
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000190class LogicRMM16<string opstr, RegisterOperand RO,
191 InstrItinClass Itin = NoItinerary,
192 SDPatternOperator OpNode = null_frag> :
193 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
194 !strconcat(opstr, "\t$rt, $rs"),
195 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
196 let isCommutable = 1;
197 let Constraints = "$rt = $dst";
198}
199
200class NotMM16<string opstr, RegisterOperand RO> :
201 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
202 !strconcat(opstr, "\t$rt, $rs"),
203 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
204
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000205class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000206 InstrItinClass Itin = NoItinerary> :
207 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000208 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000209
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000210class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
211 InstrItinClass Itin, Operand MemOpnd> :
212 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
213 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000214 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000215 let canFoldAsLoad = 1;
216 let mayLoad = 1;
217}
218
219class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
220 SDPatternOperator OpNode, InstrItinClass Itin,
221 Operand MemOpnd> :
222 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
223 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000224 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000225 let mayStore = 1;
226}
227
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000228class AddImmUR2<string opstr, RegisterOperand RO> :
229 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
230 !strconcat(opstr, "\t$rd, $rs, $imm"),
231 [], NoItinerary, FrmR> {
232 let isCommutable = 1;
233}
234
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000235class AddImmUS5<string opstr, RegisterOperand RO> :
236 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
237 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
238 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000239}
240
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000241class AddImmUR1SP<string opstr, RegisterOperand RO> :
242 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
243 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
244
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000245class AddImmUSP<string opstr> :
246 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
247 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
248
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000249class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
250 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
251 [], II_MFHI_MFLO, FrmR> {
252 let Uses = [UseReg];
253 let hasSideEffects = 0;
254}
255
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000256class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
257 InstrItinClass Itin = NoItinerary> :
258 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
259 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
260 let isCommutable = isComm;
261 let isReMaterializable = 1;
262}
263
Jozef Koleka330a472014-12-11 13:56:23 +0000264class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000265 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
266 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
267 let isReMaterializable = 1;
268}
269
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000270// 16-bit Jump and Link (Call)
271class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
272 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000273 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000274 let isCall = 1;
275 let hasDelaySlot = 1;
276 let Defs = [RA];
277}
278
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000279// 16-bit Jump Reg
280class JumpRegMM16<string opstr, RegisterOperand RO> :
281 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
282 [], IIBranch, FrmR> {
283 let hasDelaySlot = 1;
284 let isBranch = 1;
285 let isIndirectBranch = 1;
286}
287
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000288// Base class for JRADDIUSP instruction.
289class JumpRAddiuStackMM16 :
290 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
291 [], IIBranch, FrmR> {
292 let isTerminator = 1;
293 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000294 let isBranch = 1;
295 let isIndirectBranch = 1;
296}
297
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000298// 16-bit Jump and Link (Call) - Short Delay Slot
299class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
300 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
301 [], IIBranch, FrmR> {
302 let isCall = 1;
303 let hasDelaySlot = 1;
304 let Defs = [RA];
305}
306
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000307// 16-bit Jump Register Compact - No delay slot
308class JumpRegCMM16<string opstr, RegisterOperand RO> :
309 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
310 [], IIBranch, FrmR> {
311 let isTerminator = 1;
312 let isBarrier = 1;
313 let isBranch = 1;
314 let isIndirectBranch = 1;
315}
316
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000317// Break16 and Sdbbp16
318class BrkSdbbp16MM<string opstr> :
319 MicroMipsInst16<(outs), (ins uimm4:$code_),
320 !strconcat(opstr, "\t$code_"),
321 [], NoItinerary, FrmOther>;
322
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000323// MicroMIPS Jump and Link (Call) - Short Delay Slot
324let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
325 class JumpLinkMM<string opstr, DAGOperand opnd> :
326 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
327 [], IIBranch, FrmJ, opstr> {
328 let DecoderMethod = "DecodeJumpTargetMM";
329 }
330
331 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
332 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
333 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000334
335 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
336 RegisterOperand RO> :
337 InstSE<(outs), (ins RO:$rs, opnd:$offset),
338 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000339}
340
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000341class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
342 InstrItinClass Itin = NoItinerary,
343 SDPatternOperator OpNode = null_frag> :
344 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
345 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
346
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000347/// A list of registers used by load/store multiple instructions.
348def RegListAsmOperand : AsmOperandClass {
349 let Name = "RegList";
350 let ParserMethod = "parseRegisterList";
351}
352
353def reglist : Operand<i32> {
354 let EncoderMethod = "getRegisterListOpValue";
355 let ParserMatchClass = RegListAsmOperand;
356 let PrintMethod = "printRegisterList";
357 let DecoderMethod = "DecodeRegListOperand";
358}
359
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000360def RegList16AsmOperand : AsmOperandClass {
361 let Name = "RegList16";
362 let ParserMethod = "parseRegisterList";
363 let PredicateMethod = "isRegList16";
364 let RenderMethod = "addRegListOperands";
365}
366
367def reglist16 : Operand<i32> {
368 let EncoderMethod = "getRegisterListOpValue16";
369 let DecoderMethod = "DecodeRegListOperand16";
370 let PrintMethod = "printRegisterList";
371 let ParserMatchClass = RegList16AsmOperand;
372}
373
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000374class StoreMultMM<string opstr,
375 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
376 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
377 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
378 let DecoderMethod = "DecodeMemMMImm12";
379 let mayStore = 1;
380}
381
382class LoadMultMM<string opstr,
383 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
384 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
385 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
386 let DecoderMethod = "DecodeMemMMImm12";
387 let mayLoad = 1;
388}
389
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000390class StoreMultMM16<string opstr,
391 InstrItinClass Itin = NoItinerary,
392 ComplexPattern Addr = addr> :
393 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
394 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
395 let mayStore = 1;
396}
397
398class LoadMultMM16<string opstr,
399 InstrItinClass Itin = NoItinerary,
400 ComplexPattern Addr = addr> :
401 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
402 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
403 let mayLoad = 1;
404}
405
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000406def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
407 ARITH_FM_MM16<0>;
408def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
409 ARITH_FM_MM16<1>;
Zoran Jovanovic88531712014-11-05 17:31:00 +0000410def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000411def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
412 LOGIC_FM_MM16<0x2>;
413def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
414 LOGIC_FM_MM16<0x3>;
415def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
416 LOGIC_FM_MM16<0x1>;
417def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000418def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
419 SHIFT_FM_MM16<0>;
420def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
421 SHIFT_FM_MM16<1>;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000422def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
423 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
424def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
425 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
426def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
427 LOAD_STORE_FM_MM16<0x1a>;
428def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
429 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
430def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
431 II_SH, mem_mm_4_lsl1>,
432 LOAD_STORE_FM_MM16<0x2a>;
433def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
434 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000435def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000436def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000437def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000438def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000439def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
440def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000441def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Jozef Koleka330a472014-12-11 13:56:23 +0000442def LI16_MM : LoadImmMM16<"li16", li_simm7, GPRMM16Opnd>, LI_FM_MM16,
443 IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000444def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000445def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000446def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000447def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000448def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000449def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>;
450def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000451
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000452class WaitMM<string opstr> :
453 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
454 NoItinerary, FrmOther, opstr>;
455
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000456let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000457 /// Compact Branch Instructions
458 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
459 COMPACT_BRANCH_FM_MM<0x7>;
460 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
461 COMPACT_BRANCH_FM_MM<0x5>;
462
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000463 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000464 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000465 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000466 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000467 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000468 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000469 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000470 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000471 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000472 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000473 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000474 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000475 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000476 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000477 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000478 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000479
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000480 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
481 LW_FM_MM<0xc>;
482
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000483 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000484 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
485 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
486 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
487 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
488 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
489 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
490 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000491 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000492 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000493 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000494 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000495 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000496 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000497 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000498 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000499 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000500 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000501 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000502 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000503 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000504 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000505 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000506 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000507
508 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000509 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000510 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000511 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000512 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000513 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000514 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000515 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000516 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000517 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000518 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000519 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000520 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000521 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000522 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000523 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000524 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000525
526 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000527 let DecoderMethod = "DecodeMemMMImm16" in {
528 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
529 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
530 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
531 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
532 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
533 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
534 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
535 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
536 }
Jack Carter97700972013-08-13 20:19:16 +0000537
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000538 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
539
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000540 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000541
Jack Carter97700972013-08-13 20:19:16 +0000542 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000543 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
544 LWL_FM_MM<0x0>;
545 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
546 LWL_FM_MM<0x1>;
547 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
548 LWL_FM_MM<0x8>;
549 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
550 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000551
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000552 /// Load and Store Instructions - multiple
553 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
554 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000555 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>;
556 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000557
Vladimir Medice0fbb442013-09-06 12:41:17 +0000558 /// Move Conditional
559 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
560 NoItinerary>, ADD_FM_MM<0, 0x58>;
561 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
562 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000563 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000564 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000565 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000566 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000567
568 /// Move to/from HI/LO
569 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
570 MTLO_FM_MM<0x0b5>;
571 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
572 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000573 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000574 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000575 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000576 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000577
578 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000579 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
580 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
581 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
582 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000583
584 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000585 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
586 ISA_MIPS32;
587 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
588 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000589
590 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000591 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
592 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
593 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
594 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000595
596 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000597 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
598 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000599
600 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
601 EXT_FM_MM<0x2c>;
602 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
603 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000604
605 /// Jump Instructions
606 let DecoderMethod = "DecodeJumpTargetMM" in {
607 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
608 J_FM_MM<0x35>;
609 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000610 }
611 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000612 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000613
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000614 /// Jump Instructions - Short Delay Slot
615 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
616 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
617
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000618 /// Branch Instructions
619 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
620 BEQ_FM_MM<0x25>;
621 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
622 BEQ_FM_MM<0x2d>;
623 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
624 BGEZ_FM_MM<0x2>;
625 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
626 BGEZ_FM_MM<0x6>;
627 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
628 BGEZ_FM_MM<0x4>;
629 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
630 BGEZ_FM_MM<0x0>;
631 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
632 BGEZAL_FM_MM<0x03>;
633 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
634 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000635
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000636 /// Branch Instructions - Short Delay Slot
637 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
638 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
639 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
640 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
641
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000642 /// Control Instructions
643 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
644 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
645 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000646 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000647 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
648 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000649 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
650 ISA_MIPS32R2;
651 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
652 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000653
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000654 /// Trap Instructions
655 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
656 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
657 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
658 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
659 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
660 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000661
662 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
663 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
664 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
665 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
666 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
667 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000668
669 /// Load-linked, Store-conditional
670 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
671 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000672
673 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
674 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
675 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
676 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000677
678 def SDBBP_MM : MMRel, SYS_FT<"sdbbp">, SDBBP_FM_MM;
679 def RDHWR_MM : MMRel, ReadHardware<GPR32Opnd, HWRegsOpnd>, RDHWR_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000680}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000681
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000682let Predicates = [InMicroMips] in {
683
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000684//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000685// MicroMips arbitrary patterns that map to one or more instructions
686//===----------------------------------------------------------------------===//
687
Jozef Koleka330a472014-12-11 13:56:23 +0000688def : MipsPat<(i32 immLi16:$imm),
689 (LI16_MM immLi16:$imm)>;
690def : MipsPat<(i32 immSExt16:$imm),
691 (ADDiu_MM ZERO, immSExt16:$imm)>;
692def : MipsPat<(i32 immZExt16:$imm),
693 (ORi_MM ZERO, immZExt16:$imm)>;
694
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000695def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
696 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000697def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
698 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
699def : MipsPat<(add GPR32:$src, immSExt16:$imm),
700 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
701
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000702def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
703 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
704def : MipsPat<(and GPR32:$src, immZExt16:$imm),
705 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
706
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000707def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
708 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
709def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
710 (SLL_MM GPR32:$src, immZExt5:$imm)>;
711
712def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
713 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
714def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
715 (SRL_MM GPR32:$src, immZExt5:$imm)>;
716
717//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000718// MicroMips instruction aliases
719//===----------------------------------------------------------------------===//
720
Daniel Sanders7d290b02014-05-08 16:12:31 +0000721 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +0000722 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
723 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000724}