Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 6 | // |
| 7 | /// \file |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 10 | #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H |
| 11 | #define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 12 | |
Konstantin Zhuravlyov | 60a8373 | 2016-10-03 18:47:26 +0000 | [diff] [blame] | 13 | #include "llvm/Target/TargetMachine.h" |
| 14 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 15 | namespace llvm { |
| 16 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | class AMDGPUTargetMachine; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 18 | class FunctionPass; |
Matt Arsenault | a1fe17c | 2016-07-19 23:16:53 +0000 | [diff] [blame] | 19 | class GCNTargetMachine; |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 20 | class ModulePass; |
| 21 | class Pass; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 22 | class Target; |
| 23 | class TargetMachine; |
Stanislav Mekhanoshin | 1d8cf2b | 2017-09-29 23:40:19 +0000 | [diff] [blame] | 24 | class TargetOptions; |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 25 | class PassRegistry; |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 26 | class Module; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 27 | |
| 28 | // R600 Passes |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 29 | FunctionPass *createR600VectorRegMerger(); |
| 30 | FunctionPass *createR600ExpandSpecialInstrsPass(); |
Tom Stellard | 1de5582 | 2013-12-11 17:51:41 +0000 | [diff] [blame] | 31 | FunctionPass *createR600EmitClauseMarkers(); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 32 | FunctionPass *createR600ClauseMergePass(); |
| 33 | FunctionPass *createR600Packetizer(); |
| 34 | FunctionPass *createR600ControlFlowFinalizer(); |
Tom Stellard | f2ba972 | 2013-12-11 17:51:47 +0000 | [diff] [blame] | 35 | FunctionPass *createAMDGPUCFGStructurizerPass(); |
Tom Stellard | 2028769 | 2017-08-08 04:57:55 +0000 | [diff] [blame] | 36 | FunctionPass *createR600ISelDag(TargetMachine *TM, CodeGenOpt::Level OptLevel); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 37 | |
| 38 | // SI Passes |
Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 39 | FunctionPass *createGCNDPPCombinePass(); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 40 | FunctionPass *createSIAnnotateControlFlowPass(); |
Tom Stellard | 6596ba7 | 2014-11-21 22:06:37 +0000 | [diff] [blame] | 41 | FunctionPass *createSIFoldOperandsPass(); |
Sam Kolton | f60ad58 | 2017-03-21 12:51:34 +0000 | [diff] [blame] | 42 | FunctionPass *createSIPeepholeSDWAPass(); |
Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 43 | FunctionPass *createSILowerI1CopiesPass(); |
Ron Lieberman | cac749a | 2018-11-16 01:13:34 +0000 | [diff] [blame] | 44 | FunctionPass *createSIFixupVectorISelPass(); |
David Stuttard | f77079f | 2019-01-14 11:55:24 +0000 | [diff] [blame] | 45 | FunctionPass *createSIAddIMGInitPass(); |
Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 46 | FunctionPass *createSIShrinkInstructionsPass(); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 47 | FunctionPass *createSILoadStoreOptimizerPass(); |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 48 | FunctionPass *createSIWholeQuadModePass(); |
Tom Stellard | 28d13a4 | 2015-05-12 17:13:02 +0000 | [diff] [blame] | 49 | FunctionPass *createSIFixControlFlowLiveIntervalsPass(); |
Stanislav Mekhanoshin | 37e7f95 | 2017-08-01 23:14:32 +0000 | [diff] [blame] | 50 | FunctionPass *createSIOptimizeExecMaskingPreRAPass(); |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 51 | FunctionPass *createSIFixSGPRCopiesPass(); |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 52 | FunctionPass *createSIMemoryLegalizerPass(); |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 53 | FunctionPass *createSIInsertWaitcntsPass(); |
Neil Henning | 0a30f33 | 2019-04-01 15:19:52 +0000 | [diff] [blame] | 54 | FunctionPass *createSIPreAllocateWWMRegsPass(); |
Stanislav Mekhanoshin | 739174c | 2018-05-31 20:13:51 +0000 | [diff] [blame] | 55 | FunctionPass *createSIFormMemoryClausesPass(); |
Stanislav Mekhanoshin | a9191c8 | 2019-06-17 17:57:50 +0000 | [diff] [blame] | 56 | FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetOptions &, |
| 57 | const TargetMachine *); |
Stanislav Mekhanoshin | 7f37794 | 2017-08-11 16:42:09 +0000 | [diff] [blame] | 58 | FunctionPass *createAMDGPUUseNativeCallsPass(); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 59 | FunctionPass *createAMDGPUCodeGenPreparePass(); |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 60 | FunctionPass *createAMDGPUMachineCFGStructurizerPass(); |
Stanislav Mekhanoshin | ad04e7a | 2019-06-17 17:47:28 +0000 | [diff] [blame] | 61 | FunctionPass *createAMDGPUPropagateAttributesEarlyPass(const TargetMachine *); |
| 62 | ModulePass *createAMDGPUPropagateAttributesLatePass(const TargetMachine *); |
Matt Arsenault | c06574f | 2017-07-28 18:40:05 +0000 | [diff] [blame] | 63 | FunctionPass *createAMDGPURewriteOutArgumentsPass(); |
Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 64 | FunctionPass *createSIModeRegisterPass(); |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 65 | |
Matt Arsenault | 7016f13 | 2017-08-03 22:30:46 +0000 | [diff] [blame] | 66 | void initializeAMDGPUDAGToDAGISelPass(PassRegistry&); |
| 67 | |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 68 | void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&); |
| 69 | extern char &AMDGPUMachineCFGStructurizerID; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 70 | |
Matt Arsenault | 746e065 | 2017-06-02 18:02:42 +0000 | [diff] [blame] | 71 | void initializeAMDGPUAlwaysInlinePass(PassRegistry&); |
| 72 | |
Matt Arsenault | 6b93046 | 2017-07-13 21:43:42 +0000 | [diff] [blame] | 73 | Pass *createAMDGPUAnnotateKernelFeaturesPass(); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 74 | void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &); |
| 75 | extern char &AMDGPUAnnotateKernelFeaturesID; |
| 76 | |
Neil Henning | 6641657 | 2018-10-08 15:49:19 +0000 | [diff] [blame] | 77 | FunctionPass *createAMDGPUAtomicOptimizerPass(); |
| 78 | void initializeAMDGPUAtomicOptimizerPass(PassRegistry &); |
| 79 | extern char &AMDGPUAtomicOptimizerID; |
| 80 | |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 81 | ModulePass *createAMDGPULowerIntrinsicsPass(); |
Matt Arsenault | 0699ef3 | 2017-02-09 22:00:42 +0000 | [diff] [blame] | 82 | void initializeAMDGPULowerIntrinsicsPass(PassRegistry &); |
| 83 | extern char &AMDGPULowerIntrinsicsID; |
| 84 | |
Scott Linder | 11ef798 | 2018-10-26 13:18:36 +0000 | [diff] [blame] | 85 | ModulePass *createAMDGPUFixFunctionBitcastsPass(); |
| 86 | void initializeAMDGPUFixFunctionBitcastsPass(PassRegistry &); |
| 87 | extern char &AMDGPUFixFunctionBitcastsID; |
| 88 | |
Matt Arsenault | 8c4a352 | 2018-06-26 19:10:00 +0000 | [diff] [blame] | 89 | FunctionPass *createAMDGPULowerKernelArgumentsPass(); |
| 90 | void initializeAMDGPULowerKernelArgumentsPass(PassRegistry &); |
| 91 | extern char &AMDGPULowerKernelArgumentsID; |
| 92 | |
Matt Arsenault | 372d796 | 2018-05-18 21:35:00 +0000 | [diff] [blame] | 93 | ModulePass *createAMDGPULowerKernelAttributesPass(); |
| 94 | void initializeAMDGPULowerKernelAttributesPass(PassRegistry &); |
| 95 | extern char &AMDGPULowerKernelAttributesID; |
| 96 | |
Stanislav Mekhanoshin | ad04e7a | 2019-06-17 17:47:28 +0000 | [diff] [blame] | 97 | void initializeAMDGPUPropagateAttributesEarlyPass(PassRegistry &); |
| 98 | extern char &AMDGPUPropagateAttributesEarlyID; |
| 99 | |
| 100 | void initializeAMDGPUPropagateAttributesLatePass(PassRegistry &); |
| 101 | extern char &AMDGPUPropagateAttributesLateID; |
| 102 | |
Matt Arsenault | c06574f | 2017-07-28 18:40:05 +0000 | [diff] [blame] | 103 | void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &); |
| 104 | extern char &AMDGPURewriteOutArgumentsID; |
| 105 | |
Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 106 | void initializeGCNDPPCombinePass(PassRegistry &); |
| 107 | extern char &GCNDPPCombineID; |
| 108 | |
Tom Stellard | a2f57be | 2017-08-02 22:19:45 +0000 | [diff] [blame] | 109 | void initializeR600ClauseMergePassPass(PassRegistry &); |
| 110 | extern char &R600ClauseMergePassID; |
| 111 | |
| 112 | void initializeR600ControlFlowFinalizerPass(PassRegistry &); |
| 113 | extern char &R600ControlFlowFinalizerID; |
| 114 | |
| 115 | void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &); |
| 116 | extern char &R600ExpandSpecialInstrsPassID; |
| 117 | |
| 118 | void initializeR600VectorRegMergerPass(PassRegistry &); |
| 119 | extern char &R600VectorRegMergerID; |
| 120 | |
| 121 | void initializeR600PacketizerPass(PassRegistry &); |
| 122 | extern char &R600PacketizerID; |
| 123 | |
Tom Stellard | 6596ba7 | 2014-11-21 22:06:37 +0000 | [diff] [blame] | 124 | void initializeSIFoldOperandsPass(PassRegistry &); |
| 125 | extern char &SIFoldOperandsID; |
| 126 | |
Sam Kolton | f60ad58 | 2017-03-21 12:51:34 +0000 | [diff] [blame] | 127 | void initializeSIPeepholeSDWAPass(PassRegistry &); |
| 128 | extern char &SIPeepholeSDWAID; |
| 129 | |
Matt Arsenault | c3a01ec | 2016-06-09 23:18:47 +0000 | [diff] [blame] | 130 | void initializeSIShrinkInstructionsPass(PassRegistry&); |
| 131 | extern char &SIShrinkInstructionsID; |
| 132 | |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 133 | void initializeSIFixSGPRCopiesPass(PassRegistry &); |
| 134 | extern char &SIFixSGPRCopiesID; |
| 135 | |
Stanislav Mekhanoshin | 22a56f2 | 2017-01-24 17:46:17 +0000 | [diff] [blame] | 136 | void initializeSIFixVGPRCopiesPass(PassRegistry &); |
| 137 | extern char &SIFixVGPRCopiesID; |
| 138 | |
Ron Lieberman | cac749a | 2018-11-16 01:13:34 +0000 | [diff] [blame] | 139 | void initializeSIFixupVectorISelPass(PassRegistry &); |
| 140 | extern char &SIFixupVectorISelID; |
| 141 | |
Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 142 | void initializeSILowerI1CopiesPass(PassRegistry &); |
| 143 | extern char &SILowerI1CopiesID; |
| 144 | |
Matt Arsenault | 5b0922f | 2019-07-03 23:32:29 +0000 | [diff] [blame] | 145 | void initializeSILowerSGPRSpillsPass(PassRegistry &); |
| 146 | extern char &SILowerSGPRSpillsID; |
| 147 | |
Matt Arsenault | 4103328 | 2014-10-10 22:01:59 +0000 | [diff] [blame] | 148 | void initializeSILoadStoreOptimizerPass(PassRegistry &); |
| 149 | extern char &SILoadStoreOptimizerID; |
| 150 | |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 151 | void initializeSIWholeQuadModePass(PassRegistry &); |
| 152 | extern char &SIWholeQuadModeID; |
| 153 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 154 | void initializeSILowerControlFlowPass(PassRegistry &); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 155 | extern char &SILowerControlFlowID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 156 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 157 | void initializeSIInsertSkipsPass(PassRegistry &); |
| 158 | extern char &SIInsertSkipsPassID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 159 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 160 | void initializeSIOptimizeExecMaskingPass(PassRegistry &); |
| 161 | extern char &SIOptimizeExecMaskingID; |
| 162 | |
Neil Henning | 0a30f33 | 2019-04-01 15:19:52 +0000 | [diff] [blame] | 163 | void initializeSIPreAllocateWWMRegsPass(PassRegistry &); |
| 164 | extern char &SIPreAllocateWWMRegsID; |
Connor Abbott | 92638ab | 2017-08-04 18:36:52 +0000 | [diff] [blame] | 165 | |
Stanislav Mekhanoshin | 7f37794 | 2017-08-11 16:42:09 +0000 | [diff] [blame] | 166 | void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &); |
| 167 | extern char &AMDGPUSimplifyLibCallsID; |
| 168 | |
| 169 | void initializeAMDGPUUseNativeCallsPass(PassRegistry &); |
| 170 | extern char &AMDGPUUseNativeCallsID; |
| 171 | |
David Stuttard | f77079f | 2019-01-14 11:55:24 +0000 | [diff] [blame] | 172 | void initializeSIAddIMGInitPass(PassRegistry &); |
| 173 | extern char &SIAddIMGInitID; |
| 174 | |
Stanislav Mekhanoshin | 1c53842 | 2018-05-25 17:25:12 +0000 | [diff] [blame] | 175 | void initializeAMDGPUPerfHintAnalysisPass(PassRegistry &); |
| 176 | extern char &AMDGPUPerfHintAnalysisID; |
| 177 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 178 | // Passes common to R600 and SI |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 179 | FunctionPass *createAMDGPUPromoteAlloca(); |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 180 | void initializeAMDGPUPromoteAllocaPass(PassRegistry&); |
| 181 | extern char &AMDGPUPromoteAllocaID; |
| 182 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 183 | Pass *createAMDGPUStructurizeCFGPass(); |
Matt Arsenault | 7016f13 | 2017-08-03 22:30:46 +0000 | [diff] [blame] | 184 | FunctionPass *createAMDGPUISelDag( |
| 185 | TargetMachine *TM = nullptr, |
| 186 | CodeGenOpt::Level OptLevel = CodeGenOpt::Default); |
Stanislav Mekhanoshin | 89653df | 2017-03-30 20:16:02 +0000 | [diff] [blame] | 187 | ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true); |
Matt Arsenault | 432aaea | 2018-05-13 10:04:48 +0000 | [diff] [blame] | 188 | ModulePass *createR600OpenCLImageTypeLoweringPass(); |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 189 | FunctionPass *createAMDGPUAnnotateUniformValues(); |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 190 | |
Stanislav Mekhanoshin | 4c9c98f | 2019-08-12 17:12:29 +0000 | [diff] [blame] | 191 | ModulePass *createAMDGPUPrintfRuntimeBinding(); |
| 192 | void initializeAMDGPUPrintfRuntimeBindingPass(PassRegistry&); |
| 193 | extern char &AMDGPUPrintfRuntimeBindingID; |
| 194 | |
Stanislav Mekhanoshin | f6c1feb | 2017-01-27 16:38:10 +0000 | [diff] [blame] | 195 | ModulePass* createAMDGPUUnifyMetadataPass(); |
Stanislav Mekhanoshin | 50ea93a | 2016-12-08 19:46:04 +0000 | [diff] [blame] | 196 | void initializeAMDGPUUnifyMetadataPass(PassRegistry&); |
| 197 | extern char &AMDGPUUnifyMetadataID; |
| 198 | |
Stanislav Mekhanoshin | 37e7f95 | 2017-08-01 23:14:32 +0000 | [diff] [blame] | 199 | void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&); |
| 200 | extern char &SIOptimizeExecMaskingPreRAID; |
| 201 | |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 202 | void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&); |
| 203 | extern char &AMDGPUAnnotateUniformValuesPassID; |
Tom Stellard | b2de94e | 2014-07-02 20:53:48 +0000 | [diff] [blame] | 204 | |
Matt Arsenault | 86de486 | 2016-06-24 07:07:55 +0000 | [diff] [blame] | 205 | void initializeAMDGPUCodeGenPreparePass(PassRegistry&); |
| 206 | extern char &AMDGPUCodeGenPrepareID; |
| 207 | |
Tom Stellard | 77a1777 | 2016-01-20 15:48:27 +0000 | [diff] [blame] | 208 | void initializeSIAnnotateControlFlowPass(PassRegistry&); |
| 209 | extern char &SIAnnotateControlFlowPassID; |
| 210 | |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 211 | void initializeSIMemoryLegalizerPass(PassRegistry&); |
| 212 | extern char &SIMemoryLegalizerID; |
| 213 | |
Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 214 | void initializeSIModeRegisterPass(PassRegistry&); |
| 215 | extern char &SIModeRegisterID; |
| 216 | |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 217 | void initializeSIInsertWaitcntsPass(PassRegistry&); |
| 218 | extern char &SIInsertWaitcntsID; |
| 219 | |
Stanislav Mekhanoshin | 739174c | 2018-05-31 20:13:51 +0000 | [diff] [blame] | 220 | void initializeSIFormMemoryClausesPass(PassRegistry&); |
| 221 | extern char &SIFormMemoryClausesID; |
| 222 | |
Matt Arsenault | b8f8dbc | 2017-03-24 19:52:05 +0000 | [diff] [blame] | 223 | void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&); |
| 224 | extern char &AMDGPUUnifyDivergentExitNodesID; |
| 225 | |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 226 | ImmutablePass *createAMDGPUAAWrapperPass(); |
| 227 | void initializeAMDGPUAAWrapperPassPass(PassRegistry&); |
Matt Arsenault | 8ba740a | 2018-11-07 20:26:42 +0000 | [diff] [blame] | 228 | ImmutablePass *createAMDGPUExternalAAWrapperPass(); |
| 229 | void initializeAMDGPUExternalAAWrapperPass(PassRegistry&); |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 230 | |
Matt Arsenault | 7016f13 | 2017-08-03 22:30:46 +0000 | [diff] [blame] | 231 | void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &); |
| 232 | |
Stanislav Mekhanoshin | 5670e6d | 2017-09-20 04:25:58 +0000 | [diff] [blame] | 233 | Pass *createAMDGPUFunctionInliningPass(); |
| 234 | void initializeAMDGPUInlinerPass(PassRegistry&); |
| 235 | |
Yaxun Liu | de4b88d | 2017-10-10 19:39:48 +0000 | [diff] [blame] | 236 | ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass(); |
| 237 | void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &); |
| 238 | extern char &AMDGPUOpenCLEnqueuedBlockLoweringID; |
| 239 | |
Stanislav Mekhanoshin | 3b7925f | 2019-05-01 16:49:31 +0000 | [diff] [blame] | 240 | void initializeGCNRegBankReassignPass(PassRegistry &); |
| 241 | extern char &GCNRegBankReassignID; |
| 242 | |
Stanislav Mekhanoshin | c29d491 | 2019-05-01 16:40:49 +0000 | [diff] [blame] | 243 | void initializeGCNNSAReassignPass(PassRegistry &); |
| 244 | extern char &GCNNSAReassignID; |
| 245 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 246 | namespace AMDGPU { |
| 247 | enum TargetIndex { |
Tom Stellard | 95292bb | 2015-01-20 17:49:47 +0000 | [diff] [blame] | 248 | TI_CONSTDATA_START, |
| 249 | TI_SCRATCH_RSRC_DWORD0, |
| 250 | TI_SCRATCH_RSRC_DWORD1, |
| 251 | TI_SCRATCH_RSRC_DWORD2, |
| 252 | TI_SCRATCH_RSRC_DWORD3 |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 253 | }; |
| 254 | } |
| 255 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 256 | } // End namespace llvm |
| 257 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 258 | /// OpenCL uses address spaces to differentiate between |
| 259 | /// various memory regions on the hardware. On the CPU |
| 260 | /// all of the address spaces point to the same memory, |
| 261 | /// however on the GPU, each address space points to |
Alp Toker | cb40291 | 2014-01-24 17:20:08 +0000 | [diff] [blame] | 262 | /// a separate piece of memory that is unique from other |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 263 | /// memory locations. |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 264 | namespace AMDGPUAS { |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 265 | enum : unsigned { |
| 266 | // The maximum value for flat, generic, local, private, constant and region. |
Neil Henning | 523dab0 | 2019-03-18 14:44:28 +0000 | [diff] [blame] | 267 | MAX_AMDGPU_ADDRESS = 7, |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 268 | |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 269 | FLAT_ADDRESS = 0, ///< Address space for flat memory. |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 270 | GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0). |
Marek Olsak | c5cec5e | 2019-01-16 15:43:53 +0000 | [diff] [blame] | 271 | REGION_ADDRESS = 2, ///< Address space for region memory. (GDS) |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 272 | |
Neil Henning | 523dab0 | 2019-03-18 14:44:28 +0000 | [diff] [blame] | 273 | CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2). |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 274 | LOCAL_ADDRESS = 3, ///< Address space for local memory. |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 275 | PRIVATE_ADDRESS = 5, ///< Address space for private memory. |
Matt Arsenault | 923712b | 2018-02-09 16:57:57 +0000 | [diff] [blame] | 276 | |
Neil Henning | 523dab0 | 2019-03-18 14:44:28 +0000 | [diff] [blame] | 277 | CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory. |
Matt Arsenault | 923712b | 2018-02-09 16:57:57 +0000 | [diff] [blame] | 278 | |
Neil Henning | 523dab0 | 2019-03-18 14:44:28 +0000 | [diff] [blame] | 279 | BUFFER_FAT_POINTER = 7, ///< Address space for 160-bit buffer fat pointers. |
| 280 | |
| 281 | /// Address space for direct addressible parameter memory (CONST0). |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 282 | PARAM_D_ADDRESS = 6, |
Neil Henning | 523dab0 | 2019-03-18 14:44:28 +0000 | [diff] [blame] | 283 | /// Address space for indirect addressible parameter memory (VTX1). |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 284 | PARAM_I_ADDRESS = 7, |
Tom Stellard | 1e80309 | 2013-07-23 01:48:18 +0000 | [diff] [blame] | 285 | |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 286 | // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on |
| 287 | // this order to be able to dynamically index a constant buffer, for |
| 288 | // example: |
| 289 | // |
| 290 | // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx |
Tom Stellard | 1e80309 | 2013-07-23 01:48:18 +0000 | [diff] [blame] | 291 | |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 292 | CONSTANT_BUFFER_0 = 8, |
| 293 | CONSTANT_BUFFER_1 = 9, |
| 294 | CONSTANT_BUFFER_2 = 10, |
| 295 | CONSTANT_BUFFER_3 = 11, |
| 296 | CONSTANT_BUFFER_4 = 12, |
| 297 | CONSTANT_BUFFER_5 = 13, |
| 298 | CONSTANT_BUFFER_6 = 14, |
| 299 | CONSTANT_BUFFER_7 = 15, |
| 300 | CONSTANT_BUFFER_8 = 16, |
| 301 | CONSTANT_BUFFER_9 = 17, |
| 302 | CONSTANT_BUFFER_10 = 18, |
| 303 | CONSTANT_BUFFER_11 = 19, |
| 304 | CONSTANT_BUFFER_12 = 20, |
| 305 | CONSTANT_BUFFER_13 = 21, |
| 306 | CONSTANT_BUFFER_14 = 22, |
| 307 | CONSTANT_BUFFER_15 = 23, |
Matt Arsenault | 73e06fa | 2015-06-04 16:17:42 +0000 | [diff] [blame] | 308 | |
Benjamin Kramer | f9ab3dd | 2017-10-31 23:21:30 +0000 | [diff] [blame] | 309 | // Some places use this if the address space can't be determined. |
| 310 | UNKNOWN_ADDRESS_SPACE = ~0u, |
| 311 | }; |
Simon Pilgrim | 2e35c1e | 2018-09-03 10:17:25 +0000 | [diff] [blame] | 312 | } |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 313 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 314 | #endif |