blob: b64422ae54270b88926acd78806ed5b818fd5af6 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7/// \file
8//===----------------------------------------------------------------------===//
9
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000010#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
11#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000012
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000013#include "llvm/Target/TargetMachine.h"
14
Tom Stellard75aadc22012-12-11 21:25:42 +000015namespace llvm {
16
Tom Stellard75aadc22012-12-11 21:25:42 +000017class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000019class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000020class ModulePass;
21class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000022class Target;
23class TargetMachine;
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +000024class TargetOptions;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000025class PassRegistry;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000026class Module;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28// R600 Passes
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000029FunctionPass *createR600VectorRegMerger();
30FunctionPass *createR600ExpandSpecialInstrsPass();
Tom Stellard1de55822013-12-11 17:51:41 +000031FunctionPass *createR600EmitClauseMarkers();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000032FunctionPass *createR600ClauseMergePass();
33FunctionPass *createR600Packetizer();
34FunctionPass *createR600ControlFlowFinalizer();
Tom Stellardf2ba9722013-12-11 17:51:47 +000035FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard20287692017-08-08 04:57:55 +000036FunctionPass *createR600ISelDag(TargetMachine *TM, CodeGenOpt::Level OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +000037
38// SI Passes
Valery Pykhtin3d9afa22018-11-30 14:21:56 +000039FunctionPass *createGCNDPPCombinePass();
Tom Stellardf8794352012-12-19 22:10:31 +000040FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000041FunctionPass *createSIFoldOperandsPass();
Sam Koltonf60ad582017-03-21 12:51:34 +000042FunctionPass *createSIPeepholeSDWAPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000043FunctionPass *createSILowerI1CopiesPass();
Ron Liebermancac749a2018-11-16 01:13:34 +000044FunctionPass *createSIFixupVectorISelPass();
David Stuttardf77079f2019-01-14 11:55:24 +000045FunctionPass *createSIAddIMGInitPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000046FunctionPass *createSIShrinkInstructionsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000047FunctionPass *createSILoadStoreOptimizerPass();
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000048FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000049FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000050FunctionPass *createSIOptimizeExecMaskingPreRAPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000051FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +000052FunctionPass *createSIMemoryLegalizerPass();
Kannan Narayananacb089e2017-04-12 03:25:12 +000053FunctionPass *createSIInsertWaitcntsPass();
Neil Henning0a30f332019-04-01 15:19:52 +000054FunctionPass *createSIPreAllocateWWMRegsPass();
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +000055FunctionPass *createSIFormMemoryClausesPass();
Stanislav Mekhanoshina9191c82019-06-17 17:57:50 +000056FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetOptions &,
57 const TargetMachine *);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +000058FunctionPass *createAMDGPUUseNativeCallsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000059FunctionPass *createAMDGPUCodeGenPreparePass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000060FunctionPass *createAMDGPUMachineCFGStructurizerPass();
Stanislav Mekhanoshinad04e7a2019-06-17 17:47:28 +000061FunctionPass *createAMDGPUPropagateAttributesEarlyPass(const TargetMachine *);
62ModulePass *createAMDGPUPropagateAttributesLatePass(const TargetMachine *);
Matt Arsenaultc06574f2017-07-28 18:40:05 +000063FunctionPass *createAMDGPURewriteOutArgumentsPass();
Tim Corringham4c4d2fe2018-12-10 12:06:10 +000064FunctionPass *createSIModeRegisterPass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000065
Matt Arsenault7016f132017-08-03 22:30:46 +000066void initializeAMDGPUDAGToDAGISelPass(PassRegistry&);
67
Jan Sjodina06bfe02017-05-15 20:18:37 +000068void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&);
69extern char &AMDGPUMachineCFGStructurizerID;
Tom Stellard75aadc22012-12-11 21:25:42 +000070
Matt Arsenault746e0652017-06-02 18:02:42 +000071void initializeAMDGPUAlwaysInlinePass(PassRegistry&);
72
Matt Arsenault6b930462017-07-13 21:43:42 +000073Pass *createAMDGPUAnnotateKernelFeaturesPass();
Matt Arsenault39319482015-11-06 18:01:57 +000074void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
75extern char &AMDGPUAnnotateKernelFeaturesID;
76
Neil Henning66416572018-10-08 15:49:19 +000077FunctionPass *createAMDGPUAtomicOptimizerPass();
78void initializeAMDGPUAtomicOptimizerPass(PassRegistry &);
79extern char &AMDGPUAtomicOptimizerID;
80
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000081ModulePass *createAMDGPULowerIntrinsicsPass();
Matt Arsenault0699ef32017-02-09 22:00:42 +000082void initializeAMDGPULowerIntrinsicsPass(PassRegistry &);
83extern char &AMDGPULowerIntrinsicsID;
84
Scott Linder11ef7982018-10-26 13:18:36 +000085ModulePass *createAMDGPUFixFunctionBitcastsPass();
86void initializeAMDGPUFixFunctionBitcastsPass(PassRegistry &);
87extern char &AMDGPUFixFunctionBitcastsID;
88
Matt Arsenault8c4a3522018-06-26 19:10:00 +000089FunctionPass *createAMDGPULowerKernelArgumentsPass();
90void initializeAMDGPULowerKernelArgumentsPass(PassRegistry &);
91extern char &AMDGPULowerKernelArgumentsID;
92
Matt Arsenault372d7962018-05-18 21:35:00 +000093ModulePass *createAMDGPULowerKernelAttributesPass();
94void initializeAMDGPULowerKernelAttributesPass(PassRegistry &);
95extern char &AMDGPULowerKernelAttributesID;
96
Stanislav Mekhanoshinad04e7a2019-06-17 17:47:28 +000097void initializeAMDGPUPropagateAttributesEarlyPass(PassRegistry &);
98extern char &AMDGPUPropagateAttributesEarlyID;
99
100void initializeAMDGPUPropagateAttributesLatePass(PassRegistry &);
101extern char &AMDGPUPropagateAttributesLateID;
102
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000103void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &);
104extern char &AMDGPURewriteOutArgumentsID;
105
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000106void initializeGCNDPPCombinePass(PassRegistry &);
107extern char &GCNDPPCombineID;
108
Tom Stellarda2f57be2017-08-02 22:19:45 +0000109void initializeR600ClauseMergePassPass(PassRegistry &);
110extern char &R600ClauseMergePassID;
111
112void initializeR600ControlFlowFinalizerPass(PassRegistry &);
113extern char &R600ControlFlowFinalizerID;
114
115void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &);
116extern char &R600ExpandSpecialInstrsPassID;
117
118void initializeR600VectorRegMergerPass(PassRegistry &);
119extern char &R600VectorRegMergerID;
120
121void initializeR600PacketizerPass(PassRegistry &);
122extern char &R600PacketizerID;
123
Tom Stellard6596ba72014-11-21 22:06:37 +0000124void initializeSIFoldOperandsPass(PassRegistry &);
125extern char &SIFoldOperandsID;
126
Sam Koltonf60ad582017-03-21 12:51:34 +0000127void initializeSIPeepholeSDWAPass(PassRegistry &);
128extern char &SIPeepholeSDWAID;
129
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000130void initializeSIShrinkInstructionsPass(PassRegistry&);
131extern char &SIShrinkInstructionsID;
132
Matt Arsenault782c03b2015-11-03 22:30:13 +0000133void initializeSIFixSGPRCopiesPass(PassRegistry &);
134extern char &SIFixSGPRCopiesID;
135
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000136void initializeSIFixVGPRCopiesPass(PassRegistry &);
137extern char &SIFixVGPRCopiesID;
138
Ron Liebermancac749a2018-11-16 01:13:34 +0000139void initializeSIFixupVectorISelPass(PassRegistry &);
140extern char &SIFixupVectorISelID;
141
Tom Stellard1bd80722014-04-30 15:31:33 +0000142void initializeSILowerI1CopiesPass(PassRegistry &);
143extern char &SILowerI1CopiesID;
144
Matt Arsenault5b0922f2019-07-03 23:32:29 +0000145void initializeSILowerSGPRSpillsPass(PassRegistry &);
146extern char &SILowerSGPRSpillsID;
147
Matt Arsenault41033282014-10-10 22:01:59 +0000148void initializeSILoadStoreOptimizerPass(PassRegistry &);
149extern char &SILoadStoreOptimizerID;
150
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000151void initializeSIWholeQuadModePass(PassRegistry &);
152extern char &SIWholeQuadModeID;
153
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000154void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000155extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000156
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000157void initializeSIInsertSkipsPass(PassRegistry &);
158extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000159
Matt Arsenaulte6740752016-09-29 01:44:16 +0000160void initializeSIOptimizeExecMaskingPass(PassRegistry &);
161extern char &SIOptimizeExecMaskingID;
162
Neil Henning0a30f332019-04-01 15:19:52 +0000163void initializeSIPreAllocateWWMRegsPass(PassRegistry &);
164extern char &SIPreAllocateWWMRegsID;
Connor Abbott92638ab2017-08-04 18:36:52 +0000165
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000166void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &);
167extern char &AMDGPUSimplifyLibCallsID;
168
169void initializeAMDGPUUseNativeCallsPass(PassRegistry &);
170extern char &AMDGPUUseNativeCallsID;
171
David Stuttardf77079f2019-01-14 11:55:24 +0000172void initializeSIAddIMGInitPass(PassRegistry &);
173extern char &SIAddIMGInitID;
174
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000175void initializeAMDGPUPerfHintAnalysisPass(PassRegistry &);
176extern char &AMDGPUPerfHintAnalysisID;
177
Tom Stellard75aadc22012-12-11 21:25:42 +0000178// Passes common to R600 and SI
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000179FunctionPass *createAMDGPUPromoteAlloca();
Matt Arsenaulte0132462016-01-30 05:19:45 +0000180void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
181extern char &AMDGPUPromoteAllocaID;
182
Tom Stellardf8794352012-12-19 22:10:31 +0000183Pass *createAMDGPUStructurizeCFGPass();
Matt Arsenault7016f132017-08-03 22:30:46 +0000184FunctionPass *createAMDGPUISelDag(
185 TargetMachine *TM = nullptr,
186 CodeGenOpt::Level OptLevel = CodeGenOpt::Default);
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000187ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true);
Matt Arsenault432aaea2018-05-13 10:04:48 +0000188ModulePass *createR600OpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +0000189FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000190
Stanislav Mekhanoshin4c9c98f2019-08-12 17:12:29 +0000191ModulePass *createAMDGPUPrintfRuntimeBinding();
192void initializeAMDGPUPrintfRuntimeBindingPass(PassRegistry&);
193extern char &AMDGPUPrintfRuntimeBindingID;
194
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000195ModulePass* createAMDGPUUnifyMetadataPass();
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000196void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
197extern char &AMDGPUUnifyMetadataID;
198
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000199void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&);
200extern char &SIOptimizeExecMaskingPreRAID;
201
Tom Stellarda6f24c62015-12-15 20:55:55 +0000202void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
203extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000204
Matt Arsenault86de4862016-06-24 07:07:55 +0000205void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
206extern char &AMDGPUCodeGenPrepareID;
207
Tom Stellard77a17772016-01-20 15:48:27 +0000208void initializeSIAnnotateControlFlowPass(PassRegistry&);
209extern char &SIAnnotateControlFlowPassID;
210
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000211void initializeSIMemoryLegalizerPass(PassRegistry&);
212extern char &SIMemoryLegalizerID;
213
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000214void initializeSIModeRegisterPass(PassRegistry&);
215extern char &SIModeRegisterID;
216
Kannan Narayananacb089e2017-04-12 03:25:12 +0000217void initializeSIInsertWaitcntsPass(PassRegistry&);
218extern char &SIInsertWaitcntsID;
219
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000220void initializeSIFormMemoryClausesPass(PassRegistry&);
221extern char &SIFormMemoryClausesID;
222
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000223void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&);
224extern char &AMDGPUUnifyDivergentExitNodesID;
225
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000226ImmutablePass *createAMDGPUAAWrapperPass();
227void initializeAMDGPUAAWrapperPassPass(PassRegistry&);
Matt Arsenault8ba740a2018-11-07 20:26:42 +0000228ImmutablePass *createAMDGPUExternalAAWrapperPass();
229void initializeAMDGPUExternalAAWrapperPass(PassRegistry&);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000230
Matt Arsenault7016f132017-08-03 22:30:46 +0000231void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &);
232
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000233Pass *createAMDGPUFunctionInliningPass();
234void initializeAMDGPUInlinerPass(PassRegistry&);
235
Yaxun Liude4b88d2017-10-10 19:39:48 +0000236ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass();
237void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &);
238extern char &AMDGPUOpenCLEnqueuedBlockLoweringID;
239
Stanislav Mekhanoshin3b7925f2019-05-01 16:49:31 +0000240void initializeGCNRegBankReassignPass(PassRegistry &);
241extern char &GCNRegBankReassignID;
242
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000243void initializeGCNNSAReassignPass(PassRegistry &);
244extern char &GCNNSAReassignID;
245
Tom Stellard067c8152014-07-21 14:01:14 +0000246namespace AMDGPU {
247enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000248 TI_CONSTDATA_START,
249 TI_SCRATCH_RSRC_DWORD0,
250 TI_SCRATCH_RSRC_DWORD1,
251 TI_SCRATCH_RSRC_DWORD2,
252 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000253};
254}
255
Tom Stellard75aadc22012-12-11 21:25:42 +0000256} // End namespace llvm
257
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000258/// OpenCL uses address spaces to differentiate between
259/// various memory regions on the hardware. On the CPU
260/// all of the address spaces point to the same memory,
261/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000262/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000263/// memory locations.
Matt Arsenault0da63502018-08-31 05:49:54 +0000264namespace AMDGPUAS {
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000265 enum : unsigned {
266 // The maximum value for flat, generic, local, private, constant and region.
Neil Henning523dab02019-03-18 14:44:28 +0000267 MAX_AMDGPU_ADDRESS = 7,
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000268
Matt Arsenault0da63502018-08-31 05:49:54 +0000269 FLAT_ADDRESS = 0, ///< Address space for flat memory.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000270 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Marek Olsakc5cec5e2019-01-16 15:43:53 +0000271 REGION_ADDRESS = 2, ///< Address space for region memory. (GDS)
Matt Arsenault0da63502018-08-31 05:49:54 +0000272
Neil Henning523dab02019-03-18 14:44:28 +0000273 CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2).
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000274 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault0da63502018-08-31 05:49:54 +0000275 PRIVATE_ADDRESS = 5, ///< Address space for private memory.
Matt Arsenault923712b2018-02-09 16:57:57 +0000276
Neil Henning523dab02019-03-18 14:44:28 +0000277 CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory.
Matt Arsenault923712b2018-02-09 16:57:57 +0000278
Neil Henning523dab02019-03-18 14:44:28 +0000279 BUFFER_FAT_POINTER = 7, ///< Address space for 160-bit buffer fat pointers.
280
281 /// Address space for direct addressible parameter memory (CONST0).
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000282 PARAM_D_ADDRESS = 6,
Neil Henning523dab02019-03-18 14:44:28 +0000283 /// Address space for indirect addressible parameter memory (VTX1).
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000284 PARAM_I_ADDRESS = 7,
Tom Stellard1e803092013-07-23 01:48:18 +0000285
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000286 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on
287 // this order to be able to dynamically index a constant buffer, for
288 // example:
289 //
290 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
Tom Stellard1e803092013-07-23 01:48:18 +0000291
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000292 CONSTANT_BUFFER_0 = 8,
293 CONSTANT_BUFFER_1 = 9,
294 CONSTANT_BUFFER_2 = 10,
295 CONSTANT_BUFFER_3 = 11,
296 CONSTANT_BUFFER_4 = 12,
297 CONSTANT_BUFFER_5 = 13,
298 CONSTANT_BUFFER_6 = 14,
299 CONSTANT_BUFFER_7 = 15,
300 CONSTANT_BUFFER_8 = 16,
301 CONSTANT_BUFFER_9 = 17,
302 CONSTANT_BUFFER_10 = 18,
303 CONSTANT_BUFFER_11 = 19,
304 CONSTANT_BUFFER_12 = 20,
305 CONSTANT_BUFFER_13 = 21,
306 CONSTANT_BUFFER_14 = 22,
307 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000308
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000309 // Some places use this if the address space can't be determined.
310 UNKNOWN_ADDRESS_SPACE = ~0u,
311 };
Simon Pilgrim2e35c1e2018-09-03 10:17:25 +0000312}
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000313
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000314#endif