blob: 776f089df804d5a63544215b85577c4db7da4e9a [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengf55b7382008-01-05 00:41:47 +000016#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000017#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000018#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000019#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000023#include "llvm/CodeGen/SelectionDAGISel.h"
Nico Weber432a3882018-04-30 14:59:11 +000024#include "llvm/Config/llvm-config.h"
Peter Collingbourne235c2752016-12-08 19:01:00 +000025#include "llvm/IR/ConstantRange.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000026#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/Instructions.h"
28#include "llvm/IR/Intrinsics.h"
29#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000030#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000032#include "llvm/Support/KnownBits.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000033#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetMachine.h"
36#include "llvm/Target/TargetOptions.h"
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +000037#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000038using namespace llvm;
39
Chandler Carruth84e68b22014-04-22 02:41:26 +000040#define DEBUG_TYPE "x86-isel"
41
Chris Lattner1ef9cd42006-12-19 22:59:26 +000042STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
43
Chris Lattner655e7df2005-11-16 01:54:32 +000044//===----------------------------------------------------------------------===//
45// Pattern Matcher Implementation
46//===----------------------------------------------------------------------===//
47
48namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000049 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
50 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000051 struct X86ISelAddressMode {
52 enum {
53 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000054 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000055 } BaseType;
56
Dan Gohman0fd54fb2010-04-29 23:30:41 +000057 // This is really a union, discriminated by BaseType!
58 SDValue Base_Reg;
59 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000060
61 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000062 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000063 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000064 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000065 const GlobalValue *GV;
66 const Constant *CP;
67 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000068 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000069 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000070 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000071 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000072 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000073
74 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000075 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
76 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
77 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000078
79 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000080 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000081 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000082 }
Chad Rosier24c19d22012-08-01 18:39:17 +000083
Chris Lattnerfea81da2009-06-27 04:16:01 +000084 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000085 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000086 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000087 }
Chad Rosier24c19d22012-08-01 18:39:17 +000088
Sanjay Patelb5723d02015-10-13 15:12:27 +000089 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000090 bool isRIPRelative() const {
91 if (BaseType != RegBase) return false;
92 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000093 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000094 return RegNode->getReg() == X86::RIP;
95 return false;
96 }
Chad Rosier24c19d22012-08-01 18:39:17 +000097
Chris Lattnerfea81da2009-06-27 04:16:01 +000098 void setBaseReg(SDValue Reg) {
99 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000100 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000101 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000102
Aaron Ballman615eb472017-10-15 14:32:27 +0000103#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Craig Topper25007c42018-03-16 21:10:07 +0000104 void dump(SelectionDAG *DAG = nullptr) {
David Greenedbdb1b22010-01-05 01:29:08 +0000105 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000106 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000107 if (Base_Reg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000108 Base_Reg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000109 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000110 dbgs() << "nul\n";
111 if (BaseType == FrameIndexBase)
112 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n';
113 dbgs() << " Scale " << Scale << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000114 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000115 if (IndexReg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000116 IndexReg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000117 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000118 dbgs() << "nul\n";
David Greenedbdb1b22010-01-05 01:29:08 +0000119 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000120 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000121 if (GV)
122 GV->dump();
123 else
David Greenedbdb1b22010-01-05 01:29:08 +0000124 dbgs() << "nul";
125 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000126 if (CP)
127 CP->dump();
128 else
David Greenedbdb1b22010-01-05 01:29:08 +0000129 dbgs() << "nul";
130 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000131 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000132 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000133 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000134 else
David Greenedbdb1b22010-01-05 01:29:08 +0000135 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000136 dbgs() << " MCSym ";
137 if (MCSym)
138 dbgs() << MCSym;
139 else
140 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000141 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000142 }
Manman Ren742534c2012-09-06 19:06:06 +0000143#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000144 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000145}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000146
147namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000148 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000149 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000150 /// SelectionDAG operations.
151 ///
Craig Topper26eec092014-03-31 06:22:15 +0000152 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000153 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000154 /// make the right decision when generating code for different targets.
155 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000156
Sanjay Patelb5723d02015-10-13 15:12:27 +0000157 /// If true, selector should try to optimize for code size instead of
158 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000159 bool OptForSize;
160
Hans Wennborg4ae51192016-03-25 01:10:56 +0000161 /// If true, selector should try to optimize for minimum code size.
162 bool OptForMinSize;
163
Chris Lattner655e7df2005-11-16 01:54:32 +0000164 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000165 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Hans Wennborg4ae51192016-03-25 01:10:56 +0000166 : SelectionDAGISel(tm, OptLevel), OptForSize(false),
Matt Morehouse9e658c92017-12-01 22:20:26 +0000167 OptForMinSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000168
Mehdi Amini117296c2016-10-01 02:56:57 +0000169 StringRef getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000170 return "X86 DAG->DAG Instruction Selection";
171 }
172
Eric Christopher4f09c592014-05-22 01:53:26 +0000173 bool runOnMachineFunction(MachineFunction &MF) override {
174 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000175 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000176 SelectionDAGISel::runOnMachineFunction(MF);
177 return true;
178 }
179
Craig Topper2d9361e2014-03-09 07:44:38 +0000180 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000181
Craig Topper2d9361e2014-03-09 07:44:38 +0000182 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000183
Craig Topper2d9361e2014-03-09 07:44:38 +0000184 void PreprocessISelDAG() override;
Craig Toppere6913ec2018-03-16 17:13:42 +0000185 void PostprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000186
Chris Lattner655e7df2005-11-16 01:54:32 +0000187// Include the pieces autogenerated from the target description.
188#include "X86GenDAGISel.inc"
189
190 private:
Justin Bogner593741d2016-05-10 23:55:37 +0000191 void Select(SDNode *N) override;
Chris Lattner655e7df2005-11-16 01:54:32 +0000192
Sanjay Patel85030aa2015-10-13 16:23:00 +0000193 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
194 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
195 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
196 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
Craig Topperc314f462017-11-13 17:53:59 +0000197 bool matchVectorAddress(SDValue N, X86ISelAddressMode &AM);
Sanjay Patelefab8b02015-10-21 18:56:06 +0000198 bool matchAdd(SDValue N, X86ISelAddressMode &AM, unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000199 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000200 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000201 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
202 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000203 SDValue &Scale, SDValue &Index, SDValue &Disp,
204 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000205 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000206 SDValue &Scale, SDValue &Index, SDValue &Disp,
207 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000208 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
209 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000210 SDValue &Scale, SDValue &Index, SDValue &Disp,
211 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000212 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000213 SDValue &Scale, SDValue &Index, SDValue &Disp,
214 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000215 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000216 SDValue &Scale, SDValue &Index, SDValue &Disp,
217 SDValue &Segment);
Craig Topperb0e986f2018-06-17 16:29:46 +0000218 bool selectScalarSSELoad(SDNode *Root, SDNode *Parent, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000219 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000220 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000221 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000222 SDValue &NodeWithChain);
Peter Collingbourne32ab3a82016-11-09 23:53:43 +0000223 bool selectRelocImm(SDValue N, SDValue &Op);
Chad Rosier24c19d22012-08-01 18:39:17 +0000224
Craig Topper78a77042017-11-08 20:17:33 +0000225 bool tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000226 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000227 SDValue &Index, SDValue &Disp,
228 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000229
Craig Topperd6564102018-04-27 22:15:33 +0000230 // Convenience method where P is also root.
Craig Topper78a77042017-11-08 20:17:33 +0000231 bool tryFoldLoad(SDNode *P, SDValue N,
232 SDValue &Base, SDValue &Scale,
233 SDValue &Index, SDValue &Disp,
234 SDValue &Segment) {
235 return tryFoldLoad(P, P, N, Base, Scale, Index, Disp, Segment);
236 }
237
Craig Topperd6564102018-04-27 22:15:33 +0000238 // Try to fold a vector load. This makes sure the load isn't non-temporal.
239 bool tryFoldVecLoad(SDNode *Root, SDNode *P, SDValue N,
240 SDValue &Base, SDValue &Scale,
241 SDValue &Index, SDValue &Disp,
242 SDValue &Segment);
243
Sanjay Patelb5723d02015-10-13 15:12:27 +0000244 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000245 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000246 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000247 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000248
Sanjay Patel85030aa2015-10-13 16:23:00 +0000249 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000250
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000251 inline void getAddressOperands(X86ISelAddressMode &AM, const SDLoc &DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000252 SDValue &Base, SDValue &Scale,
253 SDValue &Index, SDValue &Disp,
254 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000255 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000256 ? CurDAG->getTargetFrameIndex(
257 AM.Base_FrameIndex,
258 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000259 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000260 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000261 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000262 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000263 // is 32-bit.
264 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000265 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000266 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000267 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000268 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000269 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000270 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000271 else if (AM.ES) {
272 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000273 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000274 } else if (AM.MCSym) {
275 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
276 assert(AM.SymbolFlags == 0 && "oo");
277 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000278 } else if (AM.JT != -1) {
279 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000280 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000281 } else if (AM.BlockAddr)
282 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
283 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000284 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000285 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000286
287 if (AM.Segment.getNode())
288 Segment = AM.Segment;
289 else
Owen Anderson9f944592009-08-11 20:47:22 +0000290 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000291 }
292
Michael Kuperstein243c0732015-08-11 14:10:58 +0000293 // Utility function to determine whether we should avoid selecting
294 // immediate forms of instructions for better code size or not.
295 // At a high level, we'd like to avoid such instructions when
296 // we have similar constants used within the same basic block
297 // that can be kept in a register.
298 //
299 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
300 uint32_t UseCount = 0;
301
302 // Do not want to hoist if we're not optimizing for size.
303 // TODO: We'd like to remove this restriction.
304 // See the comment in X86InstrInfo.td for more info.
305 if (!OptForSize)
306 return false;
307
308 // Walk all the users of the immediate.
309 for (SDNode::use_iterator UI = N->use_begin(),
310 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000311
Michael Kuperstein243c0732015-08-11 14:10:58 +0000312 SDNode *User = *UI;
313
314 // This user is already selected. Count it as a legitimate use and
315 // move on.
316 if (User->isMachineOpcode()) {
317 UseCount++;
318 continue;
319 }
320
321 // We want to count stores of immediates as real uses.
322 if (User->getOpcode() == ISD::STORE &&
323 User->getOperand(1).getNode() == N) {
324 UseCount++;
325 continue;
326 }
327
328 // We don't currently match users that have > 2 operands (except
329 // for stores, which are handled above)
330 // Those instruction won't match in ISEL, for now, and would
331 // be counted incorrectly.
332 // This may change in the future as we add additional instruction
333 // types.
334 if (User->getNumOperands() != 2)
335 continue;
Justin Bognerb0126992016-05-05 23:19:08 +0000336
Michael Kuperstein243c0732015-08-11 14:10:58 +0000337 // Immediates that are used for offsets as part of stack
338 // manipulation should be left alone. These are typically
339 // used to indicate SP offsets for argument passing and
340 // will get pulled into stores/pushes (implicitly).
341 if (User->getOpcode() == X86ISD::ADD ||
342 User->getOpcode() == ISD::ADD ||
343 User->getOpcode() == X86ISD::SUB ||
344 User->getOpcode() == ISD::SUB) {
345
346 // Find the other operand of the add/sub.
347 SDValue OtherOp = User->getOperand(0);
348 if (OtherOp.getNode() == N)
349 OtherOp = User->getOperand(1);
350
351 // Don't count if the other operand is SP.
352 RegisterSDNode *RegNode;
353 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
354 (RegNode = dyn_cast_or_null<RegisterSDNode>(
355 OtherOp->getOperand(1).getNode())))
356 if ((RegNode->getReg() == X86::ESP) ||
357 (RegNode->getReg() == X86::RSP))
358 continue;
359 }
360
361 // ... otherwise, count this and move on.
362 UseCount++;
363 }
364
365 // If we have more than 1 use, then recommend for hoisting.
366 return (UseCount > 1);
367 }
368
Sanjay Patelb5723d02015-10-13 15:12:27 +0000369 /// Return a target constant with the specified value of type i8.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000370 inline SDValue getI8Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000371 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000372 }
373
Sanjay Patelb5723d02015-10-13 15:12:27 +0000374 /// Return a target constant with the specified value, of type i32.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000375 inline SDValue getI32Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000376 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000377 }
Evan Chengd49cc362006-02-10 22:24:32 +0000378
Craig Topper2b2d8c52018-02-15 19:57:35 +0000379 /// Return a target constant with the specified value, of type i64.
380 inline SDValue getI64Imm(uint64_t Imm, const SDLoc &DL) {
381 return CurDAG->getTargetConstant(Imm, DL, MVT::i64);
382 }
383
Craig Topper092c2f42017-09-23 05:34:07 +0000384 SDValue getExtractVEXTRACTImmediate(SDNode *N, unsigned VecWidth,
385 const SDLoc &DL) {
386 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
387 uint64_t Index = N->getConstantOperandVal(1);
388 MVT VecVT = N->getOperand(0).getSimpleValueType();
Craig Topper9563cab2017-10-08 01:33:42 +0000389 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000390 }
391
392 SDValue getInsertVINSERTImmediate(SDNode *N, unsigned VecWidth,
393 const SDLoc &DL) {
394 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
395 uint64_t Index = N->getConstantOperandVal(2);
396 MVT VecVT = N->getSimpleValueType(0);
Craig Topper9563cab2017-10-08 01:33:42 +0000397 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000398 }
399
Sanjay Patelb5723d02015-10-13 15:12:27 +0000400 /// Return an SDNode that returns the value of the global base register.
401 /// Output instructions required to initialize the global base register,
402 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000403 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000404
Sanjay Patelb5723d02015-10-13 15:12:27 +0000405 /// Return a reference to the TargetMachine, casted to the target-specific
406 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000407 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000408 return static_cast<const X86TargetMachine &>(TM);
409 }
410
Sanjay Patelb5723d02015-10-13 15:12:27 +0000411 /// Return a reference to the TargetInstrInfo, casted to the target-specific
412 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000413 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000414 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000415 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000416
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000417 /// Address-mode matching performs shift-of-and to and-of-shift
Adam Nemetff63a2d2014-10-03 20:00:34 +0000418 /// reassociation in order to expose more scaled addressing
419 /// opportunities.
420 bool ComplexPatternFuncMutatesDAG() const override {
421 return true;
422 }
Peter Collingbourneef089bd2017-02-09 22:02:28 +0000423
424 bool isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const;
425
426 /// Returns whether this is a relocatable immediate in the range
427 /// [-2^Width .. 2^Width-1].
428 template <unsigned Width> bool isSExtRelocImm(SDNode *N) const {
429 if (auto *CN = dyn_cast<ConstantSDNode>(N))
430 return isInt<Width>(CN->getSExtValue());
431 return isSExtAbsoluteSymbolRef(Width, N);
432 }
Craig Topper4de6f582017-08-19 23:21:22 +0000433
434 // Indicates we should prefer to use a non-temporal load for this load.
435 bool useNonTemporalLoad(LoadSDNode *N) const {
436 if (!N->isNonTemporal())
437 return false;
438
439 unsigned StoreSize = N->getMemoryVT().getStoreSize();
440
441 if (N->getAlignment() < StoreSize)
442 return false;
443
444 switch (StoreSize) {
445 default: llvm_unreachable("Unsupported store size");
446 case 16:
447 return Subtarget->hasSSE41();
448 case 32:
449 return Subtarget->hasAVX2();
450 case 64:
451 return Subtarget->hasAVX512();
452 }
453 }
Chandler Carruth03258f22017-08-25 02:04:03 +0000454
455 bool foldLoadStoreIntoMemOperand(SDNode *Node);
Craig Topper958106d2017-09-12 17:40:25 +0000456 bool matchBEXTRFromAnd(SDNode *Node);
Sanjay Patel74a1eef2018-01-19 16:37:25 +0000457 bool shrinkAndImmediate(SDNode *N);
Craig Topperba3cc2e2017-09-25 18:43:13 +0000458 bool isMaskZeroExtended(SDNode *N) const;
Craig Topperd6564102018-04-27 22:15:33 +0000459
460 MachineSDNode *emitPCMPISTR(unsigned ROpc, unsigned MOpc, bool MayFoldLoad,
461 const SDLoc &dl, MVT VT, SDNode *Node);
462 MachineSDNode *emitPCMPESTR(unsigned ROpc, unsigned MOpc, bool MayFoldLoad,
463 const SDLoc &dl, MVT VT, SDNode *Node,
464 SDValue &InFlag);
Chris Lattner655e7df2005-11-16 01:54:32 +0000465 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000466}
467
Evan Cheng72bb66a2006-08-08 00:31:00 +0000468
Craig Topperba3cc2e2017-09-25 18:43:13 +0000469// Returns true if this masked compare can be implemented legally with this
470// type.
471static bool isLegalMaskCompare(SDNode *N, const X86Subtarget *Subtarget) {
Uriel Korachbb866862017-11-06 09:22:38 +0000472 unsigned Opcode = N->getOpcode();
Craig Topperc2696d52018-06-20 21:05:02 +0000473 if (Opcode == X86ISD::CMPM || Opcode == ISD::SETCC ||
Craig Topper48d5ed22018-02-28 08:14:28 +0000474 Opcode == X86ISD::CMPM_RND || Opcode == X86ISD::VFPCLASS) {
Craig Topperba3cc2e2017-09-25 18:43:13 +0000475 // We can get 256-bit 8 element types here without VLX being enabled. When
476 // this happens we will use 512-bit operations and the mask will not be
477 // zero extended.
Uriel Koracheb47d952017-11-06 08:32:45 +0000478 EVT OpVT = N->getOperand(0).getValueType();
Craig Topperd58c1652018-01-07 18:20:37 +0000479 if (OpVT.is256BitVector() || OpVT.is128BitVector())
Craig Topperba3cc2e2017-09-25 18:43:13 +0000480 return Subtarget->hasVLX();
481
482 return true;
483 }
Craig Topper48d5ed22018-02-28 08:14:28 +0000484 // Scalar opcodes use 128 bit registers, but aren't subject to the VLX check.
485 if (Opcode == X86ISD::VFPCLASSS || Opcode == X86ISD::FSETCCM ||
486 Opcode == X86ISD::FSETCCM_RND)
487 return true;
Craig Topperba3cc2e2017-09-25 18:43:13 +0000488
489 return false;
490}
491
492// Returns true if we can assume the writer of the mask has zero extended it
493// for us.
494bool X86DAGToDAGISel::isMaskZeroExtended(SDNode *N) const {
495 // If this is an AND, check if we have a compare on either side. As long as
496 // one side guarantees the mask is zero extended, the AND will preserve those
497 // zeros.
498 if (N->getOpcode() == ISD::AND)
499 return isLegalMaskCompare(N->getOperand(0).getNode(), Subtarget) ||
500 isLegalMaskCompare(N->getOperand(1).getNode(), Subtarget);
501
502 return isLegalMaskCompare(N, Subtarget);
503}
504
Evan Cheng5e73ff22010-02-15 19:41:07 +0000505bool
506X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000507 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000508
Evan Cheng5e73ff22010-02-15 19:41:07 +0000509 if (!N.hasOneUse())
510 return false;
511
512 if (N.getOpcode() != ISD::LOAD)
513 return true;
514
515 // If N is a load, do additional profitability checks.
516 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000517 switch (U->getOpcode()) {
518 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000519 case X86ISD::ADD:
520 case X86ISD::SUB:
521 case X86ISD::AND:
522 case X86ISD::XOR:
523 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000524 case ISD::ADD:
Amaury Sechet8ac81f32017-04-30 19:24:09 +0000525 case ISD::ADDCARRY:
Evan Cheng83bdb382008-11-27 00:49:46 +0000526 case ISD::AND:
527 case ISD::OR:
528 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000529 SDValue Op1 = U->getOperand(1);
530
Evan Cheng83bdb382008-11-27 00:49:46 +0000531 // If the other operand is a 8-bit immediate we should fold the immediate
532 // instead. This reduces code size.
533 // e.g.
534 // movl 4(%esp), %eax
535 // addl $4, %eax
536 // vs.
537 // movl $4, %eax
538 // addl 4(%esp), %eax
539 // The former is 2 bytes shorter. In case where the increment is 1, then
540 // the saving can be 4 bytes (by using incl %eax).
Craig Topper7e42af82018-04-10 03:44:15 +0000541 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1)) {
Dan Gohman2293eb62009-03-14 02:07:16 +0000542 if (Imm->getAPIntValue().isSignedIntN(8))
543 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000544
Craig Topper7e42af82018-04-10 03:44:15 +0000545 // If this is a 64-bit AND with an immediate that fits in 32-bits,
546 // prefer using the smaller and over folding the load. This is needed to
547 // make sure immediates created by shrinkAndImmediate are always folded.
548 // Ideally we would narrow the load during DAG combine and get the
549 // best of both worlds.
550 if (U->getOpcode() == ISD::AND &&
551 Imm->getAPIntValue().getBitWidth() == 64 &&
552 Imm->getAPIntValue().isIntN(32))
553 return false;
554 }
555
Rafael Espindolabb834f02009-04-10 10:09:34 +0000556 // If the other operand is a TLS address, we should fold it instead.
557 // This produces
558 // movl %gs:0, %eax
559 // leal i@NTPOFF(%eax), %eax
560 // instead of
561 // movl $i@NTPOFF, %eax
562 // addl %gs:0, %eax
563 // if the block also has an access to a second TLS address this will save
564 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000565 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000566 if (Op1.getOpcode() == X86ISD::Wrapper) {
567 SDValue Val = Op1.getOperand(0);
568 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
569 return false;
570 }
Craig Topperab70f582018-06-28 00:47:41 +0000571
Craig Topper90317d12018-06-28 17:58:01 +0000572 // Don't fold load if this matches the BTS/BTR/BTC patterns.
573 // BTS: (or X, (shl 1, n))
574 // BTR: (and X, (rotl -2, n))
575 // BTC: (xor X, (shl 1, n))
576 if (U->getOpcode() == ISD::OR || U->getOpcode() == ISD::XOR) {
577 if (U->getOperand(0).getOpcode() == ISD::SHL &&
578 isOneConstant(U->getOperand(0).getOperand(0)))
579 return false;
580
581 if (U->getOperand(1).getOpcode() == ISD::SHL &&
582 isOneConstant(U->getOperand(1).getOperand(0)))
583 return false;
584 }
585 if (U->getOpcode() == ISD::AND) {
586 SDValue U0 = U->getOperand(0);
587 SDValue U1 = U->getOperand(1);
588 if (U0.getOpcode() == ISD::ROTL) {
589 auto *C = dyn_cast<ConstantSDNode>(U0.getOperand(0));
590 if (C && C->getSExtValue() == -2)
591 return false;
592 }
593
594 if (U1.getOpcode() == ISD::ROTL) {
595 auto *C = dyn_cast<ConstantSDNode>(U1.getOperand(0));
596 if (C && C->getSExtValue() == -2)
597 return false;
598 }
599 }
600
Craig Topperab70f582018-06-28 00:47:41 +0000601 break;
Evan Cheng83bdb382008-11-27 00:49:46 +0000602 }
Craig Topperab70f582018-06-28 00:47:41 +0000603 case ISD::SHL:
604 case ISD::SRA:
605 case ISD::SRL:
606 // Don't fold a load into a shift by immediate. The BMI2 instructions
607 // support folding a load, but not an immediate. The legacy instructions
608 // support folding an immediate, but can't fold a load. Folding an
609 // immediate is preferable to folding a load.
610 if (isa<ConstantSDNode>(U->getOperand(1)))
611 return false;
612
613 break;
Evan Cheng83bdb382008-11-27 00:49:46 +0000614 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000615 }
616
Craig Topper38b290f2018-07-11 18:09:04 +0000617 // Prevent folding a load if this can implemented with an insert_subreg or
618 // a move that implicitly zeroes.
Craig Topper08b81a52018-07-10 06:19:54 +0000619 if (Root->getOpcode() == ISD::INSERT_SUBVECTOR &&
Craig Topper38b290f2018-07-11 18:09:04 +0000620 isNullConstant(Root->getOperand(2)) &&
621 (Root->getOperand(0).isUndef() ||
622 ISD::isBuildVectorAllZeros(Root->getOperand(0).getNode())))
Craig Topper08b81a52018-07-10 06:19:54 +0000623 return false;
624
Evan Cheng5e73ff22010-02-15 19:41:07 +0000625 return true;
626}
627
Sanjay Patelb5723d02015-10-13 15:12:27 +0000628/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000629/// load's chain operand and move load below the call's chain operand.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000630static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
631 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000632 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000633 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000634 if (Chain.getNode() == Load.getNode())
635 Ops.push_back(Load.getOperand(0));
636 else {
637 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000638 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000639 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
640 if (Chain.getOperand(i).getNode() == Load.getNode())
641 Ops.push_back(Load.getOperand(0));
642 else
643 Ops.push_back(Chain.getOperand(i));
644 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000645 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000646 Ops.clear();
647 Ops.push_back(NewChain);
648 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000649 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000650 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000651 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000652 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000653
Evan Chengf00f1e52008-08-25 21:27:18 +0000654 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000655 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000656 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000657 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000658}
659
Sanjay Patelb5723d02015-10-13 15:12:27 +0000660/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000661/// moved below CALLSEQ_START and the chains leading up to the call.
662/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000663/// In the case of a tail call, there isn't a callseq node between the call
664/// chain and the load.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000665static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000666 // The transformation is somewhat dangerous if the call's chain was glued to
667 // the call. After MoveBelowOrigChain the load is moved between the call and
668 // the chain, this can create a cycle if the load is not folded. So it is
669 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000670 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000671 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000672 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000673 if (!LD ||
674 LD->isVolatile() ||
675 LD->getAddressingMode() != ISD::UNINDEXED ||
676 LD->getExtensionType() != ISD::NON_EXTLOAD)
677 return false;
678
679 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000680 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000681 if (!Chain.hasOneUse())
682 return false;
683 Chain = Chain.getOperand(0);
684 }
Evan Chengd703df62010-03-14 03:48:46 +0000685
686 if (!Chain.getNumOperands())
687 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000688 // Since we are not checking for AA here, conservatively abort if the chain
689 // writes to memory. It's not safe to move the callee (a load) across a store.
690 if (isa<MemSDNode>(Chain.getNode()) &&
691 cast<MemSDNode>(Chain.getNode())->writeMem())
692 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000693 if (Chain.getOperand(0).getNode() == Callee.getNode())
694 return true;
695 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000696 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
697 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000698 return true;
699 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000700}
701
Chris Lattner8d637042010-03-02 23:12:51 +0000702void X86DAGToDAGISel::PreprocessISelDAG() {
Hans Wennborg4ae51192016-03-25 01:10:56 +0000703 // OptFor[Min]Size are used in pattern predicates that isel is matching.
Matthias Braunf1caa282017-12-15 22:22:58 +0000704 OptForSize = MF->getFunction().optForSize();
705 OptForMinSize = MF->getFunction().optForMinSize();
Hans Wennborg4ae51192016-03-25 01:10:56 +0000706 assert((!OptForMinSize || OptForSize) && "OptForMinSize implies OptForSize");
Chad Rosier24c19d22012-08-01 18:39:17 +0000707
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000708 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
709 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000710 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000711
Craig Topper7e910a92018-02-01 17:08:39 +0000712 // If this is a target specific AND node with no flag usages, turn it back
713 // into ISD::AND to enable test instruction matching.
714 if (N->getOpcode() == X86ISD::AND && !N->hasAnyUseOfValue(1)) {
715 SDValue Res = CurDAG->getNode(ISD::AND, SDLoc(N), N->getValueType(0),
716 N->getOperand(0), N->getOperand(1));
717 --I;
718 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Res);
719 ++I;
720 CurDAG->DeleteNode(N);
Craig Topper880e34e2018-06-27 20:58:46 +0000721 continue;
Craig Topper7e910a92018-02-01 17:08:39 +0000722 }
723
Evan Chengd703df62010-03-14 03:48:46 +0000724 if (OptLevel != CodeGenOpt::None &&
Chandler Carruthc58f2162018-01-22 22:05:25 +0000725 // Only do this when the target can fold the load into the call or
726 // jmp.
727 !Subtarget->useRetpoline() &&
Craig Topper62c47a22017-08-29 05:14:27 +0000728 ((N->getOpcode() == X86ISD::CALL && !Subtarget->slowTwoMemOps()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000729 (N->getOpcode() == X86ISD::TC_RETURN &&
Evan Cheng847ad442012-10-05 01:48:22 +0000730 (Subtarget->is64Bit() ||
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000731 !getTargetMachine().isPositionIndependent())))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000732 /// Also try moving call address load from outside callseq_start to just
733 /// before the call to allow it to be folded.
734 ///
735 /// [Load chain]
736 /// ^
737 /// |
738 /// [Load]
739 /// ^ ^
740 /// | |
741 /// / \--
742 /// / |
743 ///[CALLSEQ_START] |
744 /// ^ |
745 /// | |
746 /// [LOAD/C2Reg] |
747 /// | |
748 /// \ /
749 /// \ /
750 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000751 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000752 SDValue Chain = N->getOperand(0);
753 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000754 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000755 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000756 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000757 ++NumLoadMoved;
758 continue;
759 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000760
Chris Lattner8d637042010-03-02 23:12:51 +0000761 // Lower fpround and fpextend nodes that target the FP stack to be store and
762 // load to the stack. This is a gross hack. We would like to simply mark
763 // these as being illegal, but when we do that, legalize produces these when
764 // it expands calls, then expands these in the same legalize pass. We would
765 // like dag combine to be able to hack on these between the call expansion
766 // and the node legalization. As such this pass basically does "really
767 // late" legalization of these inline with the X86 isel pass.
768 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000769 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
770 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000771
Craig Topper83e042a2013-08-15 05:57:07 +0000772 MVT SrcVT = N->getOperand(0).getSimpleValueType();
773 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000774
775 // If any of the sources are vectors, no fp stack involved.
776 if (SrcVT.isVector() || DstVT.isVector())
777 continue;
778
779 // If the source and destination are SSE registers, then this is a legal
780 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000781 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000782 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000783 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
784 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000785 if (SrcIsSSE && DstIsSSE)
786 continue;
787
Chris Lattnerd587e582008-03-09 07:05:32 +0000788 if (!SrcIsSSE && !DstIsSSE) {
789 // If this is an FPStack extension, it is a noop.
790 if (N->getOpcode() == ISD::FP_EXTEND)
791 continue;
792 // If this is a value-preserving FPStack truncation, it is a noop.
793 if (N->getConstantOperandVal(1))
794 continue;
795 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000796
Chris Lattnera91f77e2008-01-24 08:07:48 +0000797 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
798 // FPStack has extload and truncstore. SSE can fold direct loads into other
799 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000800 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000801 if (N->getOpcode() == ISD::FP_ROUND)
802 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
803 else
804 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000805
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000806 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000807 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000808
Chris Lattnera91f77e2008-01-24 08:07:48 +0000809 // FIXME: optimize the case where the src/dest is a load or store?
Justin Lebar9c375812016-07-15 18:27:10 +0000810 SDValue Store =
811 CurDAG->getTruncStore(CurDAG->getEntryNode(), dl, N->getOperand(0),
812 MemTmp, MachinePointerInfo(), MemVT);
Stuart Hastings81c43062011-02-16 16:23:55 +0000813 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Justin Lebar9c375812016-07-15 18:27:10 +0000814 MachinePointerInfo(), MemVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000815
816 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
817 // extload we created. This will cause general havok on the dag because
818 // anything below the conversion could be folded into other existing nodes.
819 // To avoid invalidating 'I', back it up to the convert node.
820 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000821 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000822
Chris Lattnera91f77e2008-01-24 08:07:48 +0000823 // Now that we did that, the node is dead. Increment the iterator to the
824 // next node to process, then delete N.
825 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000826 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000827 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000828}
829
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000830
Craig Toppere6913ec2018-03-16 17:13:42 +0000831void X86DAGToDAGISel::PostprocessISelDAG() {
832 // Skip peepholes at -O0.
833 if (TM.getOptLevel() == CodeGenOpt::None)
834 return;
835
836 // Attempt to remove vectors moves that were inserted to zero upper bits.
837
838 SelectionDAG::allnodes_iterator Position(CurDAG->getRoot().getNode());
839 ++Position;
840
841 while (Position != CurDAG->allnodes_begin()) {
842 SDNode *N = &*--Position;
843 // Skip dead nodes and any non-machine opcodes.
844 if (N->use_empty() || !N->isMachineOpcode())
845 continue;
846
847 if (N->getMachineOpcode() != TargetOpcode::SUBREG_TO_REG)
848 continue;
849
850 unsigned SubRegIdx = N->getConstantOperandVal(2);
851 if (SubRegIdx != X86::sub_xmm && SubRegIdx != X86::sub_ymm)
852 continue;
853
854 SDValue Move = N->getOperand(1);
855 if (!Move.isMachineOpcode())
856 continue;
857
858 // Make sure its one of the move opcodes we recognize.
859 switch (Move.getMachineOpcode()) {
860 default:
861 continue;
862 case X86::VMOVAPDrr: case X86::VMOVUPDrr:
863 case X86::VMOVAPSrr: case X86::VMOVUPSrr:
864 case X86::VMOVDQArr: case X86::VMOVDQUrr:
865 case X86::VMOVAPDYrr: case X86::VMOVUPDYrr:
866 case X86::VMOVAPSYrr: case X86::VMOVUPSYrr:
867 case X86::VMOVDQAYrr: case X86::VMOVDQUYrr:
868 case X86::VMOVAPDZ128rr: case X86::VMOVUPDZ128rr:
869 case X86::VMOVAPSZ128rr: case X86::VMOVUPSZ128rr:
870 case X86::VMOVDQA32Z128rr: case X86::VMOVDQU32Z128rr:
871 case X86::VMOVDQA64Z128rr: case X86::VMOVDQU64Z128rr:
872 case X86::VMOVAPDZ256rr: case X86::VMOVUPDZ256rr:
873 case X86::VMOVAPSZ256rr: case X86::VMOVUPSZ256rr:
874 case X86::VMOVDQA32Z256rr: case X86::VMOVDQU32Z256rr:
875 case X86::VMOVDQA64Z256rr: case X86::VMOVDQU64Z256rr:
876 break;
877 }
878
879 SDValue In = Move.getOperand(0);
880 if (!In.isMachineOpcode() ||
881 In.getMachineOpcode() <= TargetOpcode::GENERIC_OP_END)
882 continue;
883
Craig Toppera80352c2018-08-03 04:49:42 +0000884 // Make sure the instruction has a VEX, XOP, or EVEX prefix. This covers
885 // the SHA instructions which use a legacy encoding.
886 uint64_t TSFlags = getInstrInfo()->get(In.getMachineOpcode()).TSFlags;
887 if ((TSFlags & X86II::EncodingMask) != X86II::VEX &&
888 (TSFlags & X86II::EncodingMask) != X86II::EVEX &&
889 (TSFlags & X86II::EncodingMask) != X86II::XOP)
890 continue;
891
Craig Toppere6913ec2018-03-16 17:13:42 +0000892 // Producing instruction is another vector instruction. We can drop the
893 // move.
894 CurDAG->UpdateNodeOperands(N, N->getOperand(0), In, N->getOperand(2));
895
896 // If the move is now dead, delete it.
897 if (Move.getNode()->use_empty())
898 CurDAG->RemoveDeadNode(Move.getNode());
899 }
900}
901
902
Sanjay Patelb5723d02015-10-13 15:12:27 +0000903/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000904void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000905 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000906 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000907 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000908
909 TargetLowering::CallLoweringInfo CLI(*CurDAG);
910 CLI.setChain(CurDAG->getRoot())
911 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000912 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +0000913 std::move(Args));
David Majnemerd5ab35f2015-02-21 05:49:45 +0000914 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
915 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
916 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000917 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000918}
919
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000920void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000921 // If this is main, emit special code for main.
Matthias Braunf1caa282017-12-15 22:22:58 +0000922 const Function &F = MF->getFunction();
923 if (F.hasExternalLinkage() && F.getName() == "main")
924 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000925}
926
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000927static bool isDispSafeForFrameIndex(int64_t Val) {
Eli Friedman344ec792011-07-13 21:29:53 +0000928 // On 64-bit platforms, we can run into an issue where a frame index
929 // includes a displacement that, when added to the explicit displacement,
930 // will overflow the displacement field. Assuming that the frame index
931 // displacement fits into a 31-bit integer (which is only slightly more
932 // aggressive than the current fundamental assumption that it fits into
933 // a 32-bit integer), a 31-bit disp should always be safe.
934 return isInt<31>(Val);
935}
936
Sanjay Patel85030aa2015-10-13 16:23:00 +0000937bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000938 X86ISelAddressMode &AM) {
Reid Kleckner537917d2018-05-21 21:03:19 +0000939 // If there's no offset to fold, we don't need to do any work.
940 if (Offset == 0)
941 return false;
942
Reid Kleckner9dad2272015-05-04 23:22:36 +0000943 // Cannot combine ExternalSymbol displacements with integer offsets.
Reid Kleckner537917d2018-05-21 21:03:19 +0000944 if (AM.ES || AM.MCSym)
Reid Kleckner9dad2272015-05-04 23:22:36 +0000945 return true;
Reid Kleckner537917d2018-05-21 21:03:19 +0000946
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000947 int64_t Val = AM.Disp + Offset;
948 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000949 if (Subtarget->is64Bit()) {
950 if (!X86::isOffsetSuitableForCodeModel(Val, M,
951 AM.hasSymbolicDisplacement()))
952 return true;
953 // In addition to the checks required for a register base, check that
954 // we do not try to use an unsafe Disp with a frame index.
955 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
956 !isDispSafeForFrameIndex(Val))
957 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000958 }
Eli Friedman344ec792011-07-13 21:29:53 +0000959 AM.Disp = Val;
960 return false;
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000961
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000962}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000963
Sanjay Patel85030aa2015-10-13 16:23:00 +0000964bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000965 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000966
Chris Lattner8a236b62010-09-22 04:39:11 +0000967 // load gs:0 -> GS segment register.
968 // load fs:0 -> FS segment register.
969 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000970 // This optimization is valid because the GNU TLS model defines that
971 // gs:0 (or fs:0 on X86-64) contains its own address.
972 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000973 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000974 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
Petr Hoseka7d59162017-02-24 03:10:10 +0000975 (Subtarget->isTargetGlibc() || Subtarget->isTargetAndroid() ||
976 Subtarget->isTargetFuchsia()))
Chris Lattner8a236b62010-09-22 04:39:11 +0000977 switch (N->getPointerInfo().getAddrSpace()) {
978 case 256:
979 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
980 return false;
981 case 257:
982 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
983 return false;
David L Kreitzerc9fbf102016-05-03 20:16:08 +0000984 // Address space 258 is not handled here, because it is not used to
985 // address TLS areas.
Chris Lattner8a236b62010-09-22 04:39:11 +0000986 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000987
Rafael Espindola3b2df102009-04-08 21:14:34 +0000988 return true;
989}
990
Sanjay Patelb5723d02015-10-13 15:12:27 +0000991/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
992/// mode. These wrap things that will resolve down into a symbol reference.
993/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000994bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000995 // If the addressing mode already has a symbol as the displacement, we can
996 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000997 if (AM.hasSymbolicDisplacement())
998 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000999
Reid Kleckner537917d2018-05-21 21:03:19 +00001000 bool IsRIPRel = N.getOpcode() == X86ISD::WrapperRIP;
1001
Reid Kleckner980c4df2018-07-23 21:14:35 +00001002 // We can't use an addressing mode in the 64-bit large code model. In the
1003 // medium code model, we use can use an mode when RIP wrappers are present.
1004 // That signifies access to globals that are known to be "near", such as the
1005 // GOT itself.
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001006 CodeModel::Model M = TM.getCodeModel();
Reid Kleckner980c4df2018-07-23 21:14:35 +00001007 if (Subtarget->is64Bit() &&
1008 (M == CodeModel::Large || (M == CodeModel::Medium && !IsRIPRel)))
Reid Kleckner537917d2018-05-21 21:03:19 +00001009 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001010
Reid Kleckner537917d2018-05-21 21:03:19 +00001011 // Base and index reg must be 0 in order to use %rip as base.
1012 if (IsRIPRel && AM.hasBaseOrIndexReg())
1013 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001014
Reid Kleckner537917d2018-05-21 21:03:19 +00001015 // Make a local copy in case we can't do this fold.
1016 X86ISelAddressMode Backup = AM;
1017
1018 int64_t Offset = 0;
1019 SDValue N0 = N.getOperand(0);
1020 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
1021 AM.GV = G->getGlobal();
1022 AM.SymbolFlags = G->getTargetFlags();
1023 Offset = G->getOffset();
1024 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
1025 AM.CP = CP->getConstVal();
1026 AM.Align = CP->getAlignment();
1027 AM.SymbolFlags = CP->getTargetFlags();
1028 Offset = CP->getOffset();
1029 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
1030 AM.ES = S->getSymbol();
1031 AM.SymbolFlags = S->getTargetFlags();
1032 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
1033 AM.MCSym = S->getMCSymbol();
1034 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
1035 AM.JT = J->getIndex();
1036 AM.SymbolFlags = J->getTargetFlags();
1037 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
1038 AM.BlockAddr = BA->getBlockAddress();
1039 AM.SymbolFlags = BA->getTargetFlags();
1040 Offset = BA->getOffset();
1041 } else
1042 llvm_unreachable("Unhandled symbol reference node.");
1043
1044 if (foldOffsetIntoAddress(Offset, AM)) {
1045 AM = Backup;
1046 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +00001047 }
1048
Reid Kleckner537917d2018-05-21 21:03:19 +00001049 if (IsRIPRel)
1050 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001051
Reid Kleckner537917d2018-05-21 21:03:19 +00001052 // Commit the changes now that we know this fold is safe.
1053 return false;
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001054}
1055
Sanjay Patelb5723d02015-10-13 15:12:27 +00001056/// Add the specified node to the specified addressing mode, returning true if
1057/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001058bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
1059 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +00001060 return true;
1061
1062 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
1063 // a smaller encoding and avoids a scaled-index.
1064 if (AM.Scale == 2 &&
1065 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001066 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001067 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +00001068 AM.Scale = 1;
1069 }
1070
Dan Gohman05046082009-08-20 18:23:44 +00001071 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
1072 // because it has a smaller encoding.
1073 // TODO: Which other code models can use this?
1074 if (TM.getCodeModel() == CodeModel::Small &&
1075 Subtarget->is64Bit() &&
1076 AM.Scale == 1 &&
1077 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001078 AM.Base_Reg.getNode() == nullptr &&
1079 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +00001080 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +00001081 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001082 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +00001083
Dan Gohman824ab402009-07-22 23:26:55 +00001084 return false;
1085}
1086
Sanjay Patelefab8b02015-10-21 18:56:06 +00001087bool X86DAGToDAGISel::matchAdd(SDValue N, X86ISelAddressMode &AM,
1088 unsigned Depth) {
1089 // Add an artificial use to this node so that we can keep track of
1090 // it if it gets CSE'd with a different node.
1091 HandleSDNode Handle(N);
1092
1093 X86ISelAddressMode Backup = AM;
1094 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1095 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
1096 return false;
1097 AM = Backup;
1098
1099 // Try again after commuting the operands.
1100 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1) &&
1101 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
1102 return false;
1103 AM = Backup;
1104
1105 // If we couldn't fold both operands into the address at the same time,
1106 // see if we can just put each operand into a register and fold at least
1107 // the add.
1108 if (AM.BaseType == X86ISelAddressMode::RegBase &&
1109 !AM.Base_Reg.getNode() &&
1110 !AM.IndexReg.getNode()) {
1111 N = Handle.getValue();
1112 AM.Base_Reg = N.getOperand(0);
1113 AM.IndexReg = N.getOperand(1);
1114 AM.Scale = 1;
1115 return false;
1116 }
1117 N = Handle.getValue();
1118 return true;
1119}
1120
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001121// Insert a node into the DAG at least before the Pos node's position. This
1122// will reposition the node as needed, and will assign it a node ID that is <=
1123// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
1124// IDs! The selection DAG must no longer depend on their uniqueness when this
1125// is used.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001126static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Nirav Dave8c5f47a2018-03-22 19:32:07 +00001127 if (N->getNodeId() == -1 ||
1128 (SelectionDAGISel::getUninvalidatedNodeId(N.getNode()) >
1129 SelectionDAGISel::getUninvalidatedNodeId(Pos.getNode()))) {
1130 DAG.RepositionNode(Pos->getIterator(), N.getNode());
1131 // Mark Node as invalid for pruning as after this it may be a successor to a
1132 // selected node but otherwise be in the same position of Pos.
1133 // Conservatively mark it with the same -abs(Id) to assure node id
1134 // invariant is preserved.
1135 N->setNodeId(Pos->getNodeId());
1136 SelectionDAGISel::InvalidateNodeId(N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001137 }
1138}
1139
Adam Nemet0c7caf42014-09-16 17:14:10 +00001140// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
1141// safe. This allows us to convert the shift and and into an h-register
1142// extract and a scaled index. Returns false if the simplification is
1143// performed.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001144static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
1145 uint64_t Mask,
1146 SDValue Shift, SDValue X,
1147 X86ISelAddressMode &AM) {
Chandler Carruth51d30762012-01-11 08:48:20 +00001148 if (Shift.getOpcode() != ISD::SRL ||
1149 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
1150 !Shift.hasOneUse())
1151 return true;
1152
1153 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
1154 if (ScaleLog <= 0 || ScaleLog >= 4 ||
1155 Mask != (0xffu << ScaleLog))
1156 return true;
1157
Craig Topper83e042a2013-08-15 05:57:07 +00001158 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001159 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001160 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
1161 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +00001162 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
1163 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001164 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +00001165 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
1166
Chandler Carrutheb21da02012-01-12 01:34:44 +00001167 // Insert the new nodes into the topological ordering. We must do this in
1168 // a valid topological ordering as nothing is going to go back and re-sort
1169 // these nodes. We continually insert before 'N' in sequence as this is
1170 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1171 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001172 insertDAGNode(DAG, N, Eight);
1173 insertDAGNode(DAG, N, Srl);
1174 insertDAGNode(DAG, N, NewMask);
1175 insertDAGNode(DAG, N, And);
1176 insertDAGNode(DAG, N, ShlCount);
1177 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +00001178 DAG.ReplaceAllUsesWith(N, Shl);
1179 AM.IndexReg = And;
1180 AM.Scale = (1 << ScaleLog);
1181 return false;
1182}
1183
Chandler Carruthaa01e662012-01-11 09:35:00 +00001184// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
1185// allows us to fold the shift into this addressing mode. Returns false if the
1186// transform succeeded.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001187static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
1188 uint64_t Mask,
1189 SDValue Shift, SDValue X,
1190 X86ISelAddressMode &AM) {
Chandler Carruthaa01e662012-01-11 09:35:00 +00001191 if (Shift.getOpcode() != ISD::SHL ||
1192 !isa<ConstantSDNode>(Shift.getOperand(1)))
1193 return true;
1194
1195 // Not likely to be profitable if either the AND or SHIFT node has more
1196 // than one use (unless all uses are for address computation). Besides,
1197 // isel mechanism requires their node ids to be reused.
1198 if (!N.hasOneUse() || !Shift.hasOneUse())
1199 return true;
1200
1201 // Verify that the shift amount is something we can fold.
1202 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
1203 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
1204 return true;
1205
Craig Topper83e042a2013-08-15 05:57:07 +00001206 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001207 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001208 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001209 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
1210 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
1211
Chandler Carrutheb21da02012-01-12 01:34:44 +00001212 // Insert the new nodes into the topological ordering. We must do this in
1213 // a valid topological ordering as nothing is going to go back and re-sort
1214 // these nodes. We continually insert before 'N' in sequence as this is
1215 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1216 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001217 insertDAGNode(DAG, N, NewMask);
1218 insertDAGNode(DAG, N, NewAnd);
1219 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001220 DAG.ReplaceAllUsesWith(N, NewShift);
1221
1222 AM.Scale = 1 << ShiftAmt;
1223 AM.IndexReg = NewAnd;
1224 return false;
1225}
1226
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001227// Implement some heroics to detect shifts of masked values where the mask can
1228// be replaced by extending the shift and undoing that in the addressing mode
1229// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
1230// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
1231// the addressing mode. This results in code such as:
1232//
1233// int f(short *y, int *lookup_table) {
1234// ...
1235// return *y + lookup_table[*y >> 11];
1236// }
1237//
1238// Turning into:
1239// movzwl (%rdi), %eax
1240// movl %eax, %ecx
1241// shrl $11, %ecx
1242// addl (%rsi,%rcx,4), %eax
1243//
1244// Instead of:
1245// movzwl (%rdi), %eax
1246// movl %eax, %ecx
1247// shrl $9, %ecx
1248// andl $124, %rcx
1249// addl (%rsi,%rcx), %eax
1250//
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001251// Note that this function assumes the mask is provided as a mask *after* the
1252// value is shifted. The input chain may or may not match that, but computing
1253// such a mask is trivial.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001254static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
1255 uint64_t Mask,
1256 SDValue Shift, SDValue X,
1257 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001258 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
1259 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001260 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001261
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001262 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001263 unsigned MaskLZ = countLeadingZeros(Mask);
1264 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001265
1266 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001267 // from the trailing zeros of the mask.
1268 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001269
1270 // There is nothing we can do here unless the mask is removing some bits.
1271 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1272 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1273
1274 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001275 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001276
1277 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001278 // Also scale it down based on the size of the shift.
Davide Italiano5fc5d0a2017-07-19 18:09:46 +00001279 unsigned ScaleDown = (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
1280 if (MaskLZ < ScaleDown)
1281 return true;
1282 MaskLZ -= ScaleDown;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001283
1284 // The final check is to ensure that any masked out high bits of X are
1285 // already known to be zero. Otherwise, the mask has a semantic impact
1286 // other than masking out a couple of low bits. Unfortunately, because of
1287 // the mask, zero extensions will be removed from operands in some cases.
1288 // This code works extra hard to look through extensions because we can
1289 // replace them with zero extensions cheaply if necessary.
1290 bool ReplacingAnyExtend = false;
1291 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001292 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1293 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001294 // Assume that we'll replace the any-extend with a zero-extend, and
1295 // narrow the search to the extended value.
1296 X = X.getOperand(0);
1297 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1298 ReplacingAnyExtend = true;
1299 }
Craig Topper83e042a2013-08-15 05:57:07 +00001300 APInt MaskedHighBits =
1301 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Craig Topperd0af7e82017-04-28 05:31:46 +00001302 KnownBits Known;
1303 DAG.computeKnownBits(X, Known);
1304 if (MaskedHighBits != Known.Zero) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001305
1306 // We've identified a pattern that can be transformed into a single shift
1307 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001308 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001309 if (ReplacingAnyExtend) {
1310 assert(X.getValueType() != VT);
1311 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001312 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001313 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001314 X = NewX;
1315 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001316 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001317 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001318 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001319 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001320 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001321
1322 // Insert the new nodes into the topological ordering. We must do this in
1323 // a valid topological ordering as nothing is going to go back and re-sort
1324 // these nodes. We continually insert before 'N' in sequence as this is
1325 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1326 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001327 insertDAGNode(DAG, N, NewSRLAmt);
1328 insertDAGNode(DAG, N, NewSRL);
1329 insertDAGNode(DAG, N, NewSHLAmt);
1330 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001331 DAG.ReplaceAllUsesWith(N, NewSHL);
1332
1333 AM.Scale = 1 << AMShiftAmt;
1334 AM.IndexReg = NewSRL;
1335 return false;
1336}
Matt Morehouse9e658c92017-12-01 22:20:26 +00001337
Sanjay Patel85030aa2015-10-13 16:23:00 +00001338bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001339 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001340 SDLoc dl(N);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001341 LLVM_DEBUG({
1342 dbgs() << "MatchAddress: ";
1343 AM.dump(CurDAG);
1344 });
Matt Morehouse9e658c92017-12-01 22:20:26 +00001345 // Limit recursion.
1346 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001347 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001348
Chris Lattnerfea81da2009-06-27 04:16:01 +00001349 // If this is already a %rip relative address, we can only merge immediates
1350 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001351 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001352 if (AM.isRIPRelative()) {
1353 // FIXME: JumpTable and ExternalSymbol address currently don't like
1354 // displacements. It isn't very important, but this should be fixed for
1355 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001356 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1357 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001358
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001359 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001360 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001361 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001362 return true;
1363 }
1364
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001365 switch (N.getOpcode()) {
1366 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001367 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001368 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001369 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1370 // Use the symbol and don't prefix it.
1371 AM.MCSym = ESNode->getMCSymbol();
1372 return false;
1373 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001374 break;
1375 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001376 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001377 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001378 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001379 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001380 break;
1381 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001382
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001383 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001384 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001385 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001386 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001387 break;
1388
Rafael Espindola3b2df102009-04-08 21:14:34 +00001389 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001390 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001391 return false;
1392 break;
1393
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001394 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001395 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001396 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001397 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001398 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001399 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001400 return false;
1401 }
1402 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001403
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001404 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001405 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001406 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001407
Simon Pilgrim7f032312017-05-12 13:08:45 +00001408 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001409 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001410 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1411 // that the base operand remains free for further matching. If
1412 // the base doesn't end up getting used, a post-processing step
1413 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001414 if (Val == 1 || Val == 2 || Val == 3) {
1415 AM.Scale = 1 << Val;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001416 SDValue ShVal = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001417
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001418 // Okay, we know that we have a scale by now. However, if the scaled
1419 // value is an add of something and a constant, we can fold the
1420 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001421 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001422 AM.IndexReg = ShVal.getOperand(0);
1423 ConstantSDNode *AddVal = cast<ConstantSDNode>(ShVal.getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001424 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001425 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001426 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001427 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001428
1429 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001430 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001431 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001432 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001433 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001434
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001435 case ISD::SRL: {
1436 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001437 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001438
1439 SDValue And = N.getOperand(0);
1440 if (And.getOpcode() != ISD::AND) break;
1441 SDValue X = And.getOperand(0);
1442
1443 // We only handle up to 64-bit values here as those are what matter for
1444 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001445 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001446
1447 // The mask used for the transform is expected to be post-shift, but we
1448 // found the shift first so just apply the shift to the mask before passing
1449 // it down.
1450 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1451 !isa<ConstantSDNode>(And.getOperand(1)))
1452 break;
1453 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1454
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001455 // Try to fold the mask and shift into the scale, and return false if we
1456 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001457 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001458 return false;
1459 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001460 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001461
Dan Gohmanbf474952007-10-22 20:22:24 +00001462 case ISD::SMUL_LOHI:
1463 case ISD::UMUL_LOHI:
1464 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001465 if (N.getResNo() != 0) break;
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001466 LLVM_FALLTHROUGH;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001467 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001468 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001469 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001470 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001471 AM.Base_Reg.getNode() == nullptr &&
1472 AM.IndexReg.getNode() == nullptr) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001473 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001474 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1475 CN->getZExtValue() == 9) {
1476 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001477
Simon Pilgrim7f032312017-05-12 13:08:45 +00001478 SDValue MulVal = N.getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001479 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001480
1481 // Okay, we know that we have a scale by now. However, if the scaled
1482 // value is an add of something and a constant, we can fold the
1483 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001484 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001485 isa<ConstantSDNode>(MulVal.getOperand(1))) {
1486 Reg = MulVal.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001487 ConstantSDNode *AddVal =
Simon Pilgrim7f032312017-05-12 13:08:45 +00001488 cast<ConstantSDNode>(MulVal.getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001489 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001490 if (foldOffsetIntoAddress(Disp, AM))
Simon Pilgrim7f032312017-05-12 13:08:45 +00001491 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001492 } else {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001493 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001494 }
1495
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001496 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001497 return false;
1498 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001499 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001500 break;
1501
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001502 case ISD::SUB: {
1503 // Given A-B, if A can be completely folded into the address and
1504 // the index field with the index field unused, use -B as the index.
1505 // This is a win if a has multiple parts that can be folded into
1506 // the address. Also, this saves a mov if the base register has
1507 // other uses, since it avoids a two-address sub instruction, however
1508 // it costs an additional mov if the index register has other uses.
1509
Dan Gohman99ba4da2010-06-18 01:24:29 +00001510 // Add an artificial use to this node so that we can keep track of
1511 // it if it gets CSE'd with a different node.
1512 HandleSDNode Handle(N);
1513
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001514 // Test if the LHS of the sub can be folded.
1515 X86ISelAddressMode Backup = AM;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001516 if (matchAddressRecursively(N.getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001517 AM = Backup;
1518 break;
1519 }
1520 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001521 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001522 AM = Backup;
1523 break;
1524 }
Evan Cheng68333f52010-03-17 23:58:35 +00001525
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001526 int Cost = 0;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001527 SDValue RHS = Handle.getValue().getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001528 // If the RHS involves a register with multiple uses, this
1529 // transformation incurs an extra mov, due to the neg instruction
1530 // clobbering its operand.
1531 if (!RHS.getNode()->hasOneUse() ||
1532 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1533 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1534 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1535 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001536 RHS.getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001537 ++Cost;
1538 // If the base is a register with multiple uses, this
1539 // transformation may save a mov.
Benjamin Kramer58dadd52017-04-20 18:29:14 +00001540 // FIXME: Don't rely on DELETED_NODEs.
1541 if ((AM.BaseType == X86ISelAddressMode::RegBase && AM.Base_Reg.getNode() &&
1542 AM.Base_Reg->getOpcode() != ISD::DELETED_NODE &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001543 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001544 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1545 --Cost;
1546 // If the folded LHS was interesting, this transformation saves
1547 // address arithmetic.
1548 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1549 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1550 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1551 --Cost;
1552 // If it doesn't look like it may be an overall win, don't do it.
1553 if (Cost >= 0) {
1554 AM = Backup;
1555 break;
1556 }
1557
1558 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001559 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001560 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1561 AM.IndexReg = Neg;
1562 AM.Scale = 1;
1563
1564 // Insert the new nodes into the topological ordering.
Nirav Dave9ebefeb2017-03-23 18:25:17 +00001565 insertDAGNode(*CurDAG, Handle.getValue(), Zero);
1566 insertDAGNode(*CurDAG, Handle.getValue(), Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001567 return false;
1568 }
1569
Sanjay Patelefab8b02015-10-21 18:56:06 +00001570 case ISD::ADD:
1571 if (!matchAdd(N, AM, Depth))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001572 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001573 break;
Evan Cheng734e1e22006-05-30 06:59:36 +00001574
Sanjay Patel533c10c2015-11-09 23:31:38 +00001575 case ISD::OR:
Sanjay Patel32538d62015-11-09 21:16:49 +00001576 // We want to look through a transform in InstCombine and DAGCombiner that
1577 // turns 'add' into 'or', so we can treat this 'or' exactly like an 'add'.
Sanjay Patel533c10c2015-11-09 23:31:38 +00001578 // Example: (or (and x, 1), (shl y, 3)) --> (add (and x, 1), (shl y, 3))
Sanjay Patel32538d62015-11-09 21:16:49 +00001579 // An 'lea' can then be used to match the shift (multiply) and add:
1580 // and $1, %esi
1581 // lea (%rsi, %rdi, 8), %rax
Sanjay Patel533c10c2015-11-09 23:31:38 +00001582 if (CurDAG->haveNoCommonBitsSet(N.getOperand(0), N.getOperand(1)) &&
1583 !matchAdd(N, AM, Depth))
1584 return false;
Evan Cheng734e1e22006-05-30 06:59:36 +00001585 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001586
Evan Cheng827d30d2007-12-13 00:43:27 +00001587 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001588 // Perform some heroic transforms on an and of a constant-count shift
1589 // with a constant to enable use of the scaled offset field.
1590
Evan Cheng827d30d2007-12-13 00:43:27 +00001591 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001592 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001593
Chandler Carruthaa01e662012-01-11 09:35:00 +00001594 SDValue Shift = N.getOperand(0);
1595 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001596 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001597
1598 // We only handle up to 64-bit values here as those are what matter for
1599 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001600 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001601
Chandler Carruthb0049f42012-01-11 09:35:04 +00001602 if (!isa<ConstantSDNode>(N.getOperand(1)))
1603 break;
1604 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001605
Chandler Carruth51d30762012-01-11 08:48:20 +00001606 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001607 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001608 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001609
Chandler Carruth51d30762012-01-11 08:48:20 +00001610 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001611 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001612 return false;
1613
Chandler Carruthaa01e662012-01-11 09:35:00 +00001614 // Try to swap the mask and shift to place shifts which can be done as
1615 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001616 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001617 return false;
1618 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001619 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001620 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001621
Sanjay Patel85030aa2015-10-13 16:23:00 +00001622 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001623}
1624
Sanjay Patelb5723d02015-10-13 15:12:27 +00001625/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001626/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001627bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001628 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001629 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001630 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001631 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001632 AM.IndexReg = N;
1633 AM.Scale = 1;
1634 return false;
1635 }
1636
1637 // Otherwise, we cannot select it.
1638 return true;
1639 }
1640
1641 // Default, generate it as a register.
1642 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001643 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001644 return false;
1645}
1646
Craig Topperc314f462017-11-13 17:53:59 +00001647/// Helper for selectVectorAddr. Handles things that can be folded into a
1648/// gather scatter address. The index register and scale should have already
1649/// been handled.
1650bool X86DAGToDAGISel::matchVectorAddress(SDValue N, X86ISelAddressMode &AM) {
1651 // TODO: Support other operations.
1652 switch (N.getOpcode()) {
Craig Topperaf4eb172018-01-10 19:16:05 +00001653 case ISD::Constant: {
1654 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
1655 if (!foldOffsetIntoAddress(Val, AM))
1656 return false;
1657 break;
1658 }
Craig Topperc314f462017-11-13 17:53:59 +00001659 case X86ISD::Wrapper:
1660 if (!matchWrapper(N, AM))
1661 return false;
1662 break;
1663 }
1664
1665 return matchAddressBase(N, AM);
1666}
1667
Craig Topperbb001c6d2017-11-10 19:26:04 +00001668bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
1669 SDValue &Scale, SDValue &Index,
1670 SDValue &Disp, SDValue &Segment) {
Craig Topperc314f462017-11-13 17:53:59 +00001671 X86ISelAddressMode AM;
Craig Topperee740442017-11-22 08:10:54 +00001672 auto *Mgs = cast<X86MaskedGatherScatterSDNode>(Parent);
1673 AM.IndexReg = Mgs->getIndex();
Craig Topperaf4eb172018-01-10 19:16:05 +00001674 AM.Scale = cast<ConstantSDNode>(Mgs->getScale())->getZExtValue();
Craig Topperbb001c6d2017-11-10 19:26:04 +00001675
Craig Topperbb001c6d2017-11-10 19:26:04 +00001676 unsigned AddrSpace = cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001677 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001678 if (AddrSpace == 256)
1679 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1680 if (AddrSpace == 257)
1681 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001682 if (AddrSpace == 258)
1683 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001684
Craig Topperaf4eb172018-01-10 19:16:05 +00001685 // Try to match into the base and displacement fields.
1686 if (matchVectorAddress(N, AM))
Craig Topperc314f462017-11-13 17:53:59 +00001687 return false;
1688
1689 MVT VT = N.getSimpleValueType();
1690 if (AM.BaseType == X86ISelAddressMode::RegBase) {
1691 if (!AM.Base_Reg.getNode())
1692 AM.Base_Reg = CurDAG->getRegister(0, VT);
1693 }
1694
1695 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001696 return true;
1697}
1698
Sanjay Patelb5723d02015-10-13 15:12:27 +00001699/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001700/// It returns the operands which make up the maximal addressing mode it can
1701/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001702///
1703/// Parent is the parent node of the addr operand that is being matched. It
1704/// is always a load, store, atomic node, or null. It is only null when
1705/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001706bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001707 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001708 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001709 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001710
Chris Lattner8a236b62010-09-22 04:39:11 +00001711 if (Parent &&
1712 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1713 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001714 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001715 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001716 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1717 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1718 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001719 unsigned AddrSpace =
1720 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001721 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Chris Lattner8a236b62010-09-22 04:39:11 +00001722 if (AddrSpace == 256)
1723 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1724 if (AddrSpace == 257)
1725 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001726 if (AddrSpace == 258)
1727 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Chris Lattner8a236b62010-09-22 04:39:11 +00001728 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001729
Sanjay Patel85030aa2015-10-13 16:23:00 +00001730 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001731 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001732
Craig Topper83e042a2013-08-15 05:57:07 +00001733 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001734 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001735 if (!AM.Base_Reg.getNode())
1736 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001737 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001738
Gabor Greiff304a7a2008-08-28 21:40:38 +00001739 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001740 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001741
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001742 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001743 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001744}
1745
Craig Topper8078dd22017-08-21 16:04:04 +00001746// We can only fold a load if all nodes between it and the root node have a
1747// single use. If there are additional uses, we could end up duplicating the
1748// load.
Craig Topperb0e986f2018-06-17 16:29:46 +00001749static bool hasSingleUsesFromRoot(SDNode *Root, SDNode *User) {
Craig Topper8078dd22017-08-21 16:04:04 +00001750 while (User != Root) {
1751 if (!User->hasOneUse())
1752 return false;
1753 User = *User->use_begin();
1754 }
1755
1756 return true;
1757}
1758
Sanjay Patelb5723d02015-10-13 15:12:27 +00001759/// Match a scalar SSE load. In particular, we want to match a load whose top
1760/// elements are either undef or zeros. The load flavor is derived from the
1761/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001762///
1763/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001764/// PatternChainNode: this is the matched node that has a chain input and
1765/// output.
Craig Topperb0e986f2018-06-17 16:29:46 +00001766bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root, SDNode *Parent,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001767 SDValue N, SDValue &Base,
1768 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001769 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001770 SDValue &PatternNodeWithChain) {
Craig Topperb0e986f2018-06-17 16:29:46 +00001771 if (!hasSingleUsesFromRoot(Root, Parent))
1772 return false;
1773
Craig Topper36ecce92016-12-12 07:57:24 +00001774 // We can allow a full vector load here since narrowing a load is ok.
1775 if (ISD::isNON_EXTLoad(N.getNode())) {
1776 PatternNodeWithChain = N;
1777 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topperb0e986f2018-06-17 16:29:46 +00001778 IsLegalToFold(PatternNodeWithChain, Parent, Root, OptLevel)) {
Craig Topper36ecce92016-12-12 07:57:24 +00001779 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1780 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1781 Segment);
1782 }
1783 }
1784
1785 // We can also match the special zero extended load opcode.
1786 if (N.getOpcode() == X86ISD::VZEXT_LOAD) {
1787 PatternNodeWithChain = N;
1788 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topperb0e986f2018-06-17 16:29:46 +00001789 IsLegalToFold(PatternNodeWithChain, Parent, Root, OptLevel)) {
Craig Topper36ecce92016-12-12 07:57:24 +00001790 auto *MI = cast<MemIntrinsicSDNode>(PatternNodeWithChain);
1791 return selectAddr(MI, MI->getBasePtr(), Base, Scale, Index, Disp,
1792 Segment);
1793 }
1794 }
1795
Craig Topper991d1ca2016-11-26 17:29:25 +00001796 // Need to make sure that the SCALAR_TO_VECTOR and load are both only used
1797 // once. Otherwise the load might get duplicated and the chain output of the
1798 // duplicate load will not be observed by all dependencies.
1799 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR && N.getNode()->hasOneUse()) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001800 PatternNodeWithChain = N.getOperand(0);
1801 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Topper991d1ca2016-11-26 17:29:25 +00001802 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topperb0e986f2018-06-17 16:29:46 +00001803 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel)) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001804 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Craig Topperd3ab1a32016-11-26 18:43:21 +00001805 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1806 Segment);
Chris Lattner398195e2006-10-07 21:55:32 +00001807 }
1808 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001809
1810 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001811 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001812 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001813 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001814 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Craig Toppere266e122016-11-26 18:43:24 +00001815 N.getOperand(0).getNode()->hasOneUse()) {
1816 PatternNodeWithChain = N.getOperand(0).getOperand(0);
1817 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Toppere266e122016-11-26 18:43:24 +00001818 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topperb0e986f2018-06-17 16:29:46 +00001819 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel)) {
Craig Toppere266e122016-11-26 18:43:24 +00001820 // Okay, this is a zero extending load. Fold it.
1821 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1822 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1823 Segment);
1824 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001825 }
Craig Toppere266e122016-11-26 18:43:24 +00001826
Chris Lattner398195e2006-10-07 21:55:32 +00001827 return false;
1828}
1829
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001830
Sanjay Patel85030aa2015-10-13 16:23:00 +00001831bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001832 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1833 uint64_t ImmVal = CN->getZExtValue();
Craig Topper0a3bceb2017-09-13 02:29:59 +00001834 if (!isUInt<32>(ImmVal))
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001835 return false;
1836
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001837 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001838 return true;
1839 }
1840
1841 // In static codegen with small code model, we can get the address of a label
Simon Pilgrim3d141582018-06-06 10:52:10 +00001842 // into a register with 'movl'
1843 if (N->getOpcode() != X86ISD::Wrapper)
1844 return false;
1845
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001846 N = N.getOperand(0);
1847
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001848 // At least GNU as does not accept 'movl' for TPOFF relocations.
1849 // FIXME: We could use 'movl' when we know we are targeting MC.
1850 if (N->getOpcode() == ISD::TargetGlobalTLSAddress)
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001851 return false;
1852
1853 Imm = N;
Peter Collingbourne235c2752016-12-08 19:01:00 +00001854 if (N->getOpcode() != ISD::TargetGlobalAddress)
1855 return TM.getCodeModel() == CodeModel::Small;
1856
1857 Optional<ConstantRange> CR =
1858 cast<GlobalAddressSDNode>(N)->getGlobal()->getAbsoluteSymbolRange();
1859 if (!CR)
1860 return TM.getCodeModel() == CodeModel::Small;
1861
1862 return CR->getUnsignedMax().ult(1ull << 32);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001863}
1864
Sanjay Patel85030aa2015-10-13 16:23:00 +00001865bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001866 SDValue &Scale, SDValue &Index,
1867 SDValue &Disp, SDValue &Segment) {
Justin Bogner32ad24d2016-04-12 21:34:24 +00001868 // Save the debug loc before calling selectLEAAddr, in case it invalidates N.
1869 SDLoc DL(N);
Matt Morehouse9e658c92017-12-01 22:20:26 +00001870
Sanjay Patel85030aa2015-10-13 16:23:00 +00001871 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001872 return false;
1873
Tim Northover6833e3f2013-06-10 20:43:49 +00001874 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1875 if (RN && RN->getReg() == 0)
1876 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001877 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001878 // Base could already be %rip, particularly in the x32 ABI.
1879 Base = SDValue(CurDAG->getMachineNode(
1880 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001881 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001882 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001883 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001884 0);
1885 }
1886
1887 RN = dyn_cast<RegisterSDNode>(Index);
1888 if (RN && RN->getReg() == 0)
1889 Index = CurDAG->getRegister(0, MVT::i64);
1890 else {
1891 assert(Index.getValueType() == MVT::i32 &&
1892 "Expect to be extending 32-bit registers for use in LEA");
1893 Index = SDValue(CurDAG->getMachineNode(
1894 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001895 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001896 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001897 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1898 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001899 0);
1900 }
1901
1902 return true;
1903}
1904
Sanjay Patelb5723d02015-10-13 15:12:27 +00001905/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001906/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001907bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001908 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001909 SDValue &Index, SDValue &Disp,
1910 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001911 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001912
Justin Bogner32ad24d2016-04-12 21:34:24 +00001913 // Save the DL and VT before calling matchAddress, it can invalidate N.
1914 SDLoc DL(N);
1915 MVT VT = N.getSimpleValueType();
1916
Rafael Espindolabb834f02009-04-10 10:09:34 +00001917 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1918 // segments.
1919 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001920 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001921 AM.Segment = T;
Matt Morehouse9e658c92017-12-01 22:20:26 +00001922 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001923 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001924 assert (T == AM.Segment);
1925 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001926
Evan Cheng77d86ff2006-02-25 10:09:08 +00001927 unsigned Complexity = 0;
1928 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001929 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001930 Complexity = 1;
1931 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001932 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001933 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1934 Complexity = 4;
1935
Gabor Greiff304a7a2008-08-28 21:40:38 +00001936 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001937 Complexity++;
1938 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001939 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001940
Chris Lattner3e1d9172007-03-20 06:08:29 +00001941 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1942 // a simple shift.
1943 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001944 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001945
1946 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001947 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001948 // optimal (especially for code size consideration). LEA is nice because of
1949 // its three-address nature. Tweak the cost function again when we can run
1950 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001951 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001952 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001953 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001954 Complexity = 4;
1955 else
1956 Complexity += 2;
1957 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001958
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001959 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001960 Complexity++;
1961
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001962 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001963 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001964 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001965
Justin Bogner32ad24d2016-04-12 21:34:24 +00001966 getAddressOperands(AM, DL, Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001967 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001968}
1969
Sanjay Patelb5723d02015-10-13 15:12:27 +00001970/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001971bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001972 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001973 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001974 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1975 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001976
Chris Lattner7d2b0492009-06-20 20:38:48 +00001977 X86ISelAddressMode AM;
1978 AM.GV = GA->getGlobal();
1979 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001980 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001981 AM.SymbolFlags = GA->getTargetFlags();
1982
Owen Anderson9f944592009-08-11 20:47:22 +00001983 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001984 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001985 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001986 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001987 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001988 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001989
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001990 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001991 return true;
1992}
1993
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001994bool X86DAGToDAGISel::selectRelocImm(SDValue N, SDValue &Op) {
1995 if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1996 Op = CurDAG->getTargetConstant(CN->getAPIntValue(), SDLoc(CN),
1997 N.getValueType());
1998 return true;
1999 }
2000
Peter Collingbourne235c2752016-12-08 19:01:00 +00002001 // Keep track of the original value type and whether this value was
2002 // truncated. If we see a truncation from pointer type to VT that truncates
2003 // bits that are known to be zero, we can use a narrow reference.
2004 EVT VT = N.getValueType();
2005 bool WasTruncated = false;
2006 if (N.getOpcode() == ISD::TRUNCATE) {
2007 WasTruncated = true;
2008 N = N.getOperand(0);
2009 }
2010
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00002011 if (N.getOpcode() != X86ISD::Wrapper)
2012 return false;
2013
Peter Collingbourne235c2752016-12-08 19:01:00 +00002014 // We can only use non-GlobalValues as immediates if they were not truncated,
2015 // as we do not have any range information. If we have a GlobalValue and the
2016 // address was not truncated, we can select it as an operand directly.
2017 unsigned Opc = N.getOperand(0)->getOpcode();
2018 if (Opc != ISD::TargetGlobalAddress || !WasTruncated) {
2019 Op = N.getOperand(0);
2020 // We can only select the operand directly if we didn't have to look past a
2021 // truncate.
2022 return !WasTruncated;
2023 }
2024
2025 // Check that the global's range fits into VT.
2026 auto *GA = cast<GlobalAddressSDNode>(N.getOperand(0));
2027 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
2028 if (!CR || CR->getUnsignedMax().uge(1ull << VT.getSizeInBits()))
2029 return false;
2030
2031 // Okay, we can use a narrow reference.
2032 Op = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(N), VT,
2033 GA->getOffset(), GA->getTargetFlags());
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00002034 return true;
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00002035}
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00002036
Craig Topper78a77042017-11-08 20:17:33 +00002037bool X86DAGToDAGISel::tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002038 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00002039 SDValue &Index, SDValue &Disp,
2040 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00002041 if (!ISD::isNON_EXTLoad(N.getNode()) ||
Craig Topper78a77042017-11-08 20:17:33 +00002042 !IsProfitableToFold(N, P, Root) ||
2043 !IsLegalToFold(N, P, Root, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00002044 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002045
Sanjay Patel85030aa2015-10-13 16:23:00 +00002046 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00002047 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00002048}
2049
Craig Topperd6564102018-04-27 22:15:33 +00002050bool X86DAGToDAGISel::tryFoldVecLoad(SDNode *Root, SDNode *P, SDValue N,
2051 SDValue &Base, SDValue &Scale,
2052 SDValue &Index, SDValue &Disp,
2053 SDValue &Segment) {
2054 if (!ISD::isNON_EXTLoad(N.getNode()) ||
2055 useNonTemporalLoad(cast<LoadSDNode>(N)) ||
2056 !IsProfitableToFold(N, P, Root) ||
2057 !IsLegalToFold(N, P, Root, OptLevel))
2058 return false;
2059
2060 return selectAddr(N.getNode(),
2061 N.getOperand(1), Base, Scale, Index, Disp, Segment);
2062}
2063
Sanjay Patelb5723d02015-10-13 15:12:27 +00002064/// Return an SDNode that returns the value of the global base register.
2065/// Output instructions required to initialize the global base register,
2066/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00002067SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00002068 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00002069 auto &DL = MF->getDataLayout();
2070 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00002071}
2072
Peter Collingbourneef089bd2017-02-09 22:02:28 +00002073bool X86DAGToDAGISel::isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const {
2074 if (N->getOpcode() == ISD::TRUNCATE)
2075 N = N->getOperand(0).getNode();
2076 if (N->getOpcode() != X86ISD::Wrapper)
2077 return false;
2078
2079 auto *GA = dyn_cast<GlobalAddressSDNode>(N->getOperand(0));
2080 if (!GA)
2081 return false;
2082
2083 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
2084 return CR && CR->getSignedMin().sge(-1ull << Width) &&
2085 CR->getSignedMax().slt(1ull << Width);
2086}
2087
Sanjay Patelb5723d02015-10-13 15:12:27 +00002088/// Test whether the given X86ISD::CMP node has any uses which require the SF
2089/// or OF bits to be accurate.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00002090static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002091 // Examine each user of the node.
2092 for (SDNode::use_iterator UI = N->use_begin(),
2093 UE = N->use_end(); UI != UE; ++UI) {
2094 // Only examine CopyToReg uses.
2095 if (UI->getOpcode() != ISD::CopyToReg)
2096 return false;
2097 // Only examine CopyToReg uses that copy to EFLAGS.
2098 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
2099 X86::EFLAGS)
2100 return false;
2101 // Examine each user of the CopyToReg use.
2102 for (SDNode::use_iterator FlagUI = UI->use_begin(),
2103 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
2104 // Only examine the Flag result.
2105 if (FlagUI.getUse().getResNo() != 1) continue;
2106 // Anything unusual: assume conservatively.
2107 if (!FlagUI->isMachineOpcode()) return false;
2108 // Examine the opcode of the user.
2109 switch (FlagUI->getMachineOpcode()) {
2110 // These comparisons don't treat the most significant bit specially.
2111 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
2112 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
2113 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
2114 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00002115 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
2116 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002117 case X86::CMOVA16rr: case X86::CMOVA16rm:
2118 case X86::CMOVA32rr: case X86::CMOVA32rm:
2119 case X86::CMOVA64rr: case X86::CMOVA64rm:
2120 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
2121 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
2122 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
2123 case X86::CMOVB16rr: case X86::CMOVB16rm:
2124 case X86::CMOVB32rr: case X86::CMOVB32rm:
2125 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00002126 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
2127 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
2128 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002129 case X86::CMOVE16rr: case X86::CMOVE16rm:
2130 case X86::CMOVE32rr: case X86::CMOVE32rm:
2131 case X86::CMOVE64rr: case X86::CMOVE64rm:
2132 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
2133 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
2134 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
2135 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
2136 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
2137 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
2138 case X86::CMOVP16rr: case X86::CMOVP16rm:
2139 case X86::CMOVP32rr: case X86::CMOVP32rm:
2140 case X86::CMOVP64rr: case X86::CMOVP64rm:
2141 continue;
2142 // Anything else: assume conservatively.
2143 default: return false;
2144 }
2145 }
2146 }
2147 return true;
2148}
2149
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002150/// Test whether the given node which sets flags has any uses which require the
2151/// CF flag to be accurate.
2152static bool hasNoCarryFlagUses(SDNode *N) {
2153 // Examine each user of the node.
2154 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end(); UI != UE;
2155 ++UI) {
2156 // Only check things that use the flags.
2157 if (UI.getUse().getResNo() != 1)
2158 continue;
2159 // Only examine CopyToReg uses.
2160 if (UI->getOpcode() != ISD::CopyToReg)
2161 return false;
2162 // Only examine CopyToReg uses that copy to EFLAGS.
2163 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() != X86::EFLAGS)
2164 return false;
2165 // Examine each user of the CopyToReg use.
2166 for (SDNode::use_iterator FlagUI = UI->use_begin(), FlagUE = UI->use_end();
2167 FlagUI != FlagUE; ++FlagUI) {
2168 // Only examine the Flag result.
2169 if (FlagUI.getUse().getResNo() != 1)
2170 continue;
2171 // Anything unusual: assume conservatively.
2172 if (!FlagUI->isMachineOpcode())
2173 return false;
2174 // Examine the opcode of the user.
2175 switch (FlagUI->getMachineOpcode()) {
2176 // Comparisons which don't examine the CF flag.
2177 case X86::SETOr: case X86::SETNOr: case X86::SETEr: case X86::SETNEr:
2178 case X86::SETSr: case X86::SETNSr: case X86::SETPr: case X86::SETNPr:
2179 case X86::SETLr: case X86::SETGEr: case X86::SETLEr: case X86::SETGr:
2180 case X86::JO_1: case X86::JNO_1: case X86::JE_1: case X86::JNE_1:
2181 case X86::JS_1: case X86::JNS_1: case X86::JP_1: case X86::JNP_1:
2182 case X86::JL_1: case X86::JGE_1: case X86::JLE_1: case X86::JG_1:
2183 case X86::CMOVO16rr: case X86::CMOVO32rr: case X86::CMOVO64rr:
2184 case X86::CMOVO16rm: case X86::CMOVO32rm: case X86::CMOVO64rm:
2185 case X86::CMOVNO16rr: case X86::CMOVNO32rr: case X86::CMOVNO64rr:
2186 case X86::CMOVNO16rm: case X86::CMOVNO32rm: case X86::CMOVNO64rm:
2187 case X86::CMOVE16rr: case X86::CMOVE32rr: case X86::CMOVE64rr:
2188 case X86::CMOVE16rm: case X86::CMOVE32rm: case X86::CMOVE64rm:
2189 case X86::CMOVNE16rr: case X86::CMOVNE32rr: case X86::CMOVNE64rr:
2190 case X86::CMOVNE16rm: case X86::CMOVNE32rm: case X86::CMOVNE64rm:
2191 case X86::CMOVS16rr: case X86::CMOVS32rr: case X86::CMOVS64rr:
2192 case X86::CMOVS16rm: case X86::CMOVS32rm: case X86::CMOVS64rm:
2193 case X86::CMOVNS16rr: case X86::CMOVNS32rr: case X86::CMOVNS64rr:
2194 case X86::CMOVNS16rm: case X86::CMOVNS32rm: case X86::CMOVNS64rm:
2195 case X86::CMOVP16rr: case X86::CMOVP32rr: case X86::CMOVP64rr:
2196 case X86::CMOVP16rm: case X86::CMOVP32rm: case X86::CMOVP64rm:
2197 case X86::CMOVNP16rr: case X86::CMOVNP32rr: case X86::CMOVNP64rr:
2198 case X86::CMOVNP16rm: case X86::CMOVNP32rm: case X86::CMOVNP64rm:
2199 case X86::CMOVL16rr: case X86::CMOVL32rr: case X86::CMOVL64rr:
2200 case X86::CMOVL16rm: case X86::CMOVL32rm: case X86::CMOVL64rm:
2201 case X86::CMOVGE16rr: case X86::CMOVGE32rr: case X86::CMOVGE64rr:
2202 case X86::CMOVGE16rm: case X86::CMOVGE32rm: case X86::CMOVGE64rm:
2203 case X86::CMOVLE16rr: case X86::CMOVLE32rr: case X86::CMOVLE64rr:
2204 case X86::CMOVLE16rm: case X86::CMOVLE32rm: case X86::CMOVLE64rm:
2205 case X86::CMOVG16rr: case X86::CMOVG32rr: case X86::CMOVG64rr:
2206 case X86::CMOVG16rm: case X86::CMOVG32rm: case X86::CMOVG64rm:
2207 continue;
2208 // Anything else: assume conservatively.
2209 default:
2210 return false;
2211 }
2212 }
2213 }
2214 return true;
2215}
2216
Sanjay Patelb5723d02015-10-13 15:12:27 +00002217/// Check whether or not the chain ending in StoreNode is suitable for doing
Chandler Carruth96db3082017-08-25 02:06:36 +00002218/// the {load; op; store} to modify transformation.
2219static bool isFusableLoadOpStorePattern(StoreSDNode *StoreNode,
2220 SDValue StoredVal, SelectionDAG *CurDAG,
2221 LoadSDNode *&LoadNode,
2222 SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00002223 // is the stored value result 0 of the load?
2224 if (StoredVal.getResNo() != 0) return false;
2225
2226 // are there other uses of the loaded value than the inc or dec?
2227 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
2228
Joel Jones68d59e82012-03-29 05:45:48 +00002229 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00002230 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00002231 return false;
2232
Evan Cheng3e869f02012-04-12 19:14:21 +00002233 SDValue Load = StoredVal->getOperand(0);
2234 // Is the stored value a non-extending and non-indexed load?
2235 if (!ISD::isNormalLoad(Load.getNode())) return false;
2236
2237 // Return LoadNode by reference.
2238 LoadNode = cast<LoadSDNode>(Load);
Evan Cheng3e869f02012-04-12 19:14:21 +00002239
2240 // Is store the only read of the loaded value?
2241 if (!Load.hasOneUse())
2242 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002243
Evan Cheng3e869f02012-04-12 19:14:21 +00002244 // Is the address of the store the same as the load?
2245 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
2246 LoadNode->getOffset() != StoreNode->getOffset())
2247 return false;
2248
Nirav Dave3264c1b2018-03-19 20:19:46 +00002249 bool FoundLoad = false;
2250 SmallVector<SDValue, 4> ChainOps;
2251 SmallVector<const SDNode *, 4> LoopWorklist;
2252 SmallPtrSet<const SDNode *, 16> Visited;
2253 const unsigned int Max = 1024;
2254
2255 // Visualization of Load-Op-Store fusion:
2256 // -------------------------
2257 // Legend:
2258 // *-lines = Chain operand dependencies.
2259 // |-lines = Normal operand dependencies.
2260 // Dependencies flow down and right. n-suffix references multiple nodes.
2261 //
2262 // C Xn C
2263 // * * *
2264 // * * *
2265 // Xn A-LD Yn TF Yn
2266 // * * \ | * |
2267 // * * \ | * |
2268 // * * \ | => A--LD_OP_ST
2269 // * * \| \
2270 // TF OP \
2271 // * | \ Zn
2272 // * | \
2273 // A-ST Zn
2274 //
2275
2276 // This merge induced dependences from: #1: Xn -> LD, OP, Zn
2277 // #2: Yn -> LD
2278 // #3: ST -> Zn
2279
2280 // Ensure the transform is safe by checking for the dual
2281 // dependencies to make sure we do not induce a loop.
2282
2283 // As LD is a predecessor to both OP and ST we can do this by checking:
2284 // a). if LD is a predecessor to a member of Xn or Yn.
2285 // b). if a Zn is a predecessor to ST.
2286
2287 // However, (b) can only occur through being a chain predecessor to
2288 // ST, which is the same as Zn being a member or predecessor of Xn,
2289 // which is a subset of LD being a predecessor of Xn. So it's
2290 // subsumed by check (a).
2291
Evan Cheng3e869f02012-04-12 19:14:21 +00002292 SDValue Chain = StoreNode->getChain();
2293
Nirav Dave3264c1b2018-03-19 20:19:46 +00002294 // Gather X elements in ChainOps.
Evan Cheng3e869f02012-04-12 19:14:21 +00002295 if (Chain == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002296 FoundLoad = true;
2297 ChainOps.push_back(Load.getOperand(0));
Nirav Dave0fab4172018-03-09 20:58:07 +00002298 } else if (Chain.getOpcode() == ISD::TokenFactor) {
Evan Cheng3e869f02012-04-12 19:14:21 +00002299 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
2300 SDValue Op = Chain.getOperand(i);
2301 if (Op == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002302 FoundLoad = true;
Nirav Davee14300e2017-02-02 14:39:26 +00002303 // Drop Load, but keep its chain. No cycle check necessary.
2304 ChainOps.push_back(Load.getOperand(0));
Evan Cheng3e869f02012-04-12 19:14:21 +00002305 continue;
2306 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002307 LoopWorklist.push_back(Op.getNode());
Evan Cheng3e869f02012-04-12 19:14:21 +00002308 ChainOps.push_back(Op);
2309 }
Nirav Daved668f692018-03-09 20:57:42 +00002310 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002311
2312 if (!FoundLoad)
Nirav Dave0fab4172018-03-09 20:58:07 +00002313 return false;
2314
Nirav Dave3264c1b2018-03-19 20:19:46 +00002315 // Worklist is currently Xn. Add Yn to worklist.
2316 for (SDValue Op : StoredVal->ops())
2317 if (Op.getNode() != LoadNode)
2318 LoopWorklist.push_back(Op.getNode());
2319
2320 // Check (a) if Load is a predecessor to Xn + Yn
2321 if (SDNode::hasPredecessorHelper(Load.getNode(), Visited, LoopWorklist, Max,
2322 true))
2323 return false;
2324
2325 InputChain =
2326 CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ChainOps);
Nirav Dave0fab4172018-03-09 20:58:07 +00002327 return true;
Nirav Dave042678b2018-03-10 02:16:15 +00002328}
Joel Jones68d59e82012-03-29 05:45:48 +00002329
Chandler Carruth4b611a82017-08-25 22:50:52 +00002330// Change a chain of {load; op; store} of the same value into a simple op
2331// through memory of that value, if the uses of the modified value and its
2332// address are suitable.
2333//
2334// The tablegen pattern memory operand pattern is currently not able to match
2335// the case where the EFLAGS on the original operation are used.
2336//
2337// To move this to tablegen, we'll need to improve tablegen to allow flags to
2338// be transferred from a node in the pattern to the result node, probably with
2339// a new keyword. For example, we have this
Chandler Carruth03258f22017-08-25 02:04:03 +00002340// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2341// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2342// (implicit EFLAGS)]>;
2343// but maybe need something like this
2344// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2345// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2346// (transferrable EFLAGS)]>;
2347//
Chandler Carruth4b611a82017-08-25 22:50:52 +00002348// Until then, we manually fold these and instruction select the operation
2349// here.
Chandler Carruth03258f22017-08-25 02:04:03 +00002350bool X86DAGToDAGISel::foldLoadStoreIntoMemOperand(SDNode *Node) {
2351 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
2352 SDValue StoredVal = StoreNode->getOperand(1);
2353 unsigned Opc = StoredVal->getOpcode();
2354
Chandler Carruth4b611a82017-08-25 22:50:52 +00002355 // Before we try to select anything, make sure this is memory operand size
2356 // and opcode we can handle. Note that this must match the code below that
2357 // actually lowers the opcodes.
Chandler Carruth96db3082017-08-25 02:06:36 +00002358 EVT MemVT = StoreNode->getMemoryVT();
Chandler Carruth4b611a82017-08-25 22:50:52 +00002359 if (MemVT != MVT::i64 && MemVT != MVT::i32 && MemVT != MVT::i16 &&
2360 MemVT != MVT::i8)
Chandler Carruth96db3082017-08-25 02:06:36 +00002361 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002362 switch (Opc) {
2363 default:
Chandler Carruth96db3082017-08-25 02:06:36 +00002364 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002365 case X86ISD::INC:
2366 case X86ISD::DEC:
2367 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002368 case X86ISD::ADC:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002369 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002370 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002371 case X86ISD::AND:
2372 case X86ISD::OR:
2373 case X86ISD::XOR:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002374 break;
2375 }
Chandler Carruth96db3082017-08-25 02:06:36 +00002376
Chandler Carruth03258f22017-08-25 02:04:03 +00002377 LoadSDNode *LoadNode = nullptr;
2378 SDValue InputChain;
Chandler Carruth96db3082017-08-25 02:06:36 +00002379 if (!isFusableLoadOpStorePattern(StoreNode, StoredVal, CurDAG, LoadNode,
2380 InputChain))
Chandler Carruth03258f22017-08-25 02:04:03 +00002381 return false;
2382
2383 SDValue Base, Scale, Index, Disp, Segment;
2384 if (!selectAddr(LoadNode, LoadNode->getBasePtr(), Base, Scale, Index, Disp,
2385 Segment))
2386 return false;
2387
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002388 auto SelectOpcode = [&](unsigned Opc64, unsigned Opc32, unsigned Opc16,
Chandler Carruth38e2b502017-09-08 18:23:42 +00002389 unsigned Opc8) {
Chandler Carruth4b611a82017-08-25 22:50:52 +00002390 switch (MemVT.getSimpleVT().SimpleTy) {
2391 case MVT::i64:
2392 return Opc64;
2393 case MVT::i32:
2394 return Opc32;
2395 case MVT::i16:
2396 return Opc16;
2397 case MVT::i8:
2398 return Opc8;
2399 default:
2400 llvm_unreachable("Invalid size!");
2401 }
2402 };
2403
2404 MachineSDNode *Result;
2405 switch (Opc) {
2406 case X86ISD::INC:
2407 case X86ISD::DEC: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002408 unsigned NewOpc =
2409 Opc == X86ISD::INC
2410 ? SelectOpcode(X86::INC64m, X86::INC32m, X86::INC16m, X86::INC8m)
2411 : SelectOpcode(X86::DEC64m, X86::DEC32m, X86::DEC16m, X86::DEC8m);
Chandler Carruth4b611a82017-08-25 22:50:52 +00002412 const SDValue Ops[] = {Base, Scale, Index, Disp, Segment, InputChain};
2413 Result =
2414 CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other, Ops);
2415 break;
2416 }
2417 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002418 case X86ISD::ADC:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002419 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002420 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002421 case X86ISD::AND:
2422 case X86ISD::OR:
2423 case X86ISD::XOR: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002424 auto SelectRegOpcode = [SelectOpcode](unsigned Opc) {
2425 switch (Opc) {
2426 case X86ISD::ADD:
2427 return SelectOpcode(X86::ADD64mr, X86::ADD32mr, X86::ADD16mr,
2428 X86::ADD8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002429 case X86ISD::ADC:
2430 return SelectOpcode(X86::ADC64mr, X86::ADC32mr, X86::ADC16mr,
2431 X86::ADC8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002432 case X86ISD::SUB:
2433 return SelectOpcode(X86::SUB64mr, X86::SUB32mr, X86::SUB16mr,
2434 X86::SUB8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002435 case X86ISD::SBB:
2436 return SelectOpcode(X86::SBB64mr, X86::SBB32mr, X86::SBB16mr,
2437 X86::SBB8mr);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002438 case X86ISD::AND:
2439 return SelectOpcode(X86::AND64mr, X86::AND32mr, X86::AND16mr,
2440 X86::AND8mr);
2441 case X86ISD::OR:
2442 return SelectOpcode(X86::OR64mr, X86::OR32mr, X86::OR16mr, X86::OR8mr);
2443 case X86ISD::XOR:
2444 return SelectOpcode(X86::XOR64mr, X86::XOR32mr, X86::XOR16mr,
2445 X86::XOR8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002446 default:
2447 llvm_unreachable("Invalid opcode!");
2448 }
2449 };
2450 auto SelectImm8Opcode = [SelectOpcode](unsigned Opc) {
2451 switch (Opc) {
2452 case X86ISD::ADD:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002453 return SelectOpcode(X86::ADD64mi8, X86::ADD32mi8, X86::ADD16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002454 case X86ISD::ADC:
2455 return SelectOpcode(X86::ADC64mi8, X86::ADC32mi8, X86::ADC16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002456 case X86ISD::SUB:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002457 return SelectOpcode(X86::SUB64mi8, X86::SUB32mi8, X86::SUB16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002458 case X86ISD::SBB:
2459 return SelectOpcode(X86::SBB64mi8, X86::SBB32mi8, X86::SBB16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002460 case X86ISD::AND:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002461 return SelectOpcode(X86::AND64mi8, X86::AND32mi8, X86::AND16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002462 case X86ISD::OR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002463 return SelectOpcode(X86::OR64mi8, X86::OR32mi8, X86::OR16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002464 case X86ISD::XOR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002465 return SelectOpcode(X86::XOR64mi8, X86::XOR32mi8, X86::XOR16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002466 default:
2467 llvm_unreachable("Invalid opcode!");
2468 }
2469 };
2470 auto SelectImmOpcode = [SelectOpcode](unsigned Opc) {
2471 switch (Opc) {
2472 case X86ISD::ADD:
2473 return SelectOpcode(X86::ADD64mi32, X86::ADD32mi, X86::ADD16mi,
2474 X86::ADD8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002475 case X86ISD::ADC:
2476 return SelectOpcode(X86::ADC64mi32, X86::ADC32mi, X86::ADC16mi,
2477 X86::ADC8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002478 case X86ISD::SUB:
2479 return SelectOpcode(X86::SUB64mi32, X86::SUB32mi, X86::SUB16mi,
2480 X86::SUB8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002481 case X86ISD::SBB:
2482 return SelectOpcode(X86::SBB64mi32, X86::SBB32mi, X86::SBB16mi,
2483 X86::SBB8mi);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002484 case X86ISD::AND:
2485 return SelectOpcode(X86::AND64mi32, X86::AND32mi, X86::AND16mi,
2486 X86::AND8mi);
2487 case X86ISD::OR:
2488 return SelectOpcode(X86::OR64mi32, X86::OR32mi, X86::OR16mi,
2489 X86::OR8mi);
2490 case X86ISD::XOR:
2491 return SelectOpcode(X86::XOR64mi32, X86::XOR32mi, X86::XOR16mi,
2492 X86::XOR8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002493 default:
2494 llvm_unreachable("Invalid opcode!");
2495 }
2496 };
2497
2498 unsigned NewOpc = SelectRegOpcode(Opc);
2499 SDValue Operand = StoredVal->getOperand(1);
2500
2501 // See if the operand is a constant that we can fold into an immediate
2502 // operand.
2503 if (auto *OperandC = dyn_cast<ConstantSDNode>(Operand)) {
2504 auto OperandV = OperandC->getAPIntValue();
2505
2506 // Check if we can shrink the operand enough to fit in an immediate (or
2507 // fit into a smaller immediate) by negating it and switching the
2508 // operation.
Chandler Carruthacbcf062017-09-08 00:17:12 +00002509 if ((Opc == X86ISD::ADD || Opc == X86ISD::SUB) &&
2510 ((MemVT != MVT::i8 && OperandV.getMinSignedBits() > 8 &&
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002511 (-OperandV).getMinSignedBits() <= 8) ||
2512 (MemVT == MVT::i64 && OperandV.getMinSignedBits() > 32 &&
2513 (-OperandV).getMinSignedBits() <= 32)) &&
2514 hasNoCarryFlagUses(StoredVal.getNode())) {
2515 OperandV = -OperandV;
2516 Opc = Opc == X86ISD::ADD ? X86ISD::SUB : X86ISD::ADD;
2517 }
2518
2519 // First try to fit this into an Imm8 operand. If it doesn't fit, then try
2520 // the larger immediate operand.
2521 if (MemVT != MVT::i8 && OperandV.getMinSignedBits() <= 8) {
2522 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2523 NewOpc = SelectImm8Opcode(Opc);
2524 } else if (OperandV.getActiveBits() <= MemVT.getSizeInBits() &&
2525 (MemVT != MVT::i64 || OperandV.getMinSignedBits() <= 32)) {
2526 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2527 NewOpc = SelectImmOpcode(Opc);
2528 }
2529 }
2530
Nirav Dave72d32f22018-01-19 15:37:57 +00002531 if (Opc == X86ISD::ADC || Opc == X86ISD::SBB) {
2532 SDValue CopyTo =
2533 CurDAG->getCopyToReg(InputChain, SDLoc(Node), X86::EFLAGS,
2534 StoredVal.getOperand(2), SDValue());
2535
2536 const SDValue Ops[] = {Base, Scale, Index, Disp,
2537 Segment, Operand, CopyTo, CopyTo.getValue(1)};
2538 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2539 Ops);
2540 } else {
2541 const SDValue Ops[] = {Base, Scale, Index, Disp,
2542 Segment, Operand, InputChain};
2543 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2544 Ops);
2545 }
Chandler Carruth4b611a82017-08-25 22:50:52 +00002546 break;
2547 }
2548 default:
2549 llvm_unreachable("Invalid opcode!");
2550 }
2551
Chandler Carruth03258f22017-08-25 02:04:03 +00002552 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2553 MemOp[0] = StoreNode->getMemOperand();
2554 MemOp[1] = LoadNode->getMemOperand();
Chandler Carruth03258f22017-08-25 02:04:03 +00002555 Result->setMemRefs(MemOp, MemOp + 2);
2556
Nirav Dave3264c1b2018-03-19 20:19:46 +00002557 // Update Load Chain uses as well.
2558 ReplaceUses(SDValue(LoadNode, 1), SDValue(Result, 1));
Chandler Carruth03258f22017-08-25 02:04:03 +00002559 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2560 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2561 CurDAG->RemoveDeadNode(Node);
2562 return true;
2563}
2564
Craig Topper958106d2017-09-12 17:40:25 +00002565// See if this is an (X >> C1) & C2 that we can match to BEXTR/BEXTRI.
2566bool X86DAGToDAGISel::matchBEXTRFromAnd(SDNode *Node) {
2567 MVT NVT = Node->getSimpleValueType(0);
2568 SDLoc dl(Node);
2569
2570 SDValue N0 = Node->getOperand(0);
2571 SDValue N1 = Node->getOperand(1);
2572
2573 if (!Subtarget->hasBMI() && !Subtarget->hasTBM())
2574 return false;
2575
2576 // Must have a shift right.
2577 if (N0->getOpcode() != ISD::SRL && N0->getOpcode() != ISD::SRA)
2578 return false;
2579
2580 // Shift can't have additional users.
2581 if (!N0->hasOneUse())
2582 return false;
2583
2584 // Only supported for 32 and 64 bits.
2585 if (NVT != MVT::i32 && NVT != MVT::i64)
2586 return false;
2587
2588 // Shift amount and RHS of and must be constant.
2589 ConstantSDNode *MaskCst = dyn_cast<ConstantSDNode>(N1);
2590 ConstantSDNode *ShiftCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2591 if (!MaskCst || !ShiftCst)
2592 return false;
2593
2594 // And RHS must be a mask.
2595 uint64_t Mask = MaskCst->getZExtValue();
2596 if (!isMask_64(Mask))
2597 return false;
2598
2599 uint64_t Shift = ShiftCst->getZExtValue();
2600 uint64_t MaskSize = countPopulation(Mask);
2601
2602 // Don't interfere with something that can be handled by extracting AH.
2603 // TODO: If we are able to fold a load, BEXTR might still be better than AH.
2604 if (Shift == 8 && MaskSize == 8)
2605 return false;
2606
2607 // Make sure we are only using bits that were in the original value, not
2608 // shifted in.
2609 if (Shift + MaskSize > NVT.getSizeInBits())
2610 return false;
2611
Craig Topper88939fe2018-02-12 21:18:11 +00002612 // Create a BEXTR node and run it through selection.
2613 SDValue C = CurDAG->getConstant(Shift | (MaskSize << 8), dl, NVT);
2614 SDValue New = CurDAG->getNode(X86ISD::BEXTR, dl, NVT,
2615 N0->getOperand(0), C);
2616 ReplaceNode(Node, New.getNode());
2617 SelectCode(New.getNode());
Craig Topper958106d2017-09-12 17:40:25 +00002618 return true;
2619}
2620
Craig Topperd6564102018-04-27 22:15:33 +00002621// Emit a PCMISTR(I/M) instruction.
2622MachineSDNode *X86DAGToDAGISel::emitPCMPISTR(unsigned ROpc, unsigned MOpc,
2623 bool MayFoldLoad, const SDLoc &dl,
2624 MVT VT, SDNode *Node) {
2625 SDValue N0 = Node->getOperand(0);
2626 SDValue N1 = Node->getOperand(1);
2627 SDValue Imm = Node->getOperand(2);
2628 const ConstantInt *Val = cast<ConstantSDNode>(Imm)->getConstantIntValue();
2629 Imm = CurDAG->getTargetConstant(*Val, SDLoc(Node), Imm.getValueType());
2630
2631 // If there is a load, it will be behind a bitcast. We don't need to check
2632 // alignment on this load.
2633 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
2634 if (MayFoldLoad && N1->getOpcode() == ISD::BITCAST && N1->hasOneUse() &&
2635 tryFoldVecLoad(Node, N1.getNode(), N1.getOperand(0), Tmp0, Tmp1, Tmp2,
2636 Tmp3, Tmp4)) {
2637 SDValue Load = N1.getOperand(0);
2638 SDValue Ops[] = { N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Imm,
2639 Load.getOperand(0) };
2640 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32, MVT::Other);
2641 MachineSDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
2642 // Update the chain.
2643 ReplaceUses(Load.getValue(1), SDValue(CNode, 2));
2644 // Record the mem-refs
2645 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2646 MemOp[0] = cast<LoadSDNode>(Load)->getMemOperand();
2647 CNode->setMemRefs(MemOp, MemOp + 1);
2648 return CNode;
2649 }
2650
2651 SDValue Ops[] = { N0, N1, Imm };
2652 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32);
2653 MachineSDNode *CNode = CurDAG->getMachineNode(ROpc, dl, VTs, Ops);
2654 return CNode;
2655}
2656
2657// Emit a PCMESTR(I/M) instruction. Also return the Glue result in case we need
2658// to emit a second instruction after this one. This is needed since we have two
2659// copyToReg nodes glued before this and we need to continue that glue through.
2660MachineSDNode *X86DAGToDAGISel::emitPCMPESTR(unsigned ROpc, unsigned MOpc,
2661 bool MayFoldLoad, const SDLoc &dl,
2662 MVT VT, SDNode *Node,
2663 SDValue &InFlag) {
2664 SDValue N0 = Node->getOperand(0);
2665 SDValue N2 = Node->getOperand(2);
2666 SDValue Imm = Node->getOperand(4);
2667 const ConstantInt *Val = cast<ConstantSDNode>(Imm)->getConstantIntValue();
2668 Imm = CurDAG->getTargetConstant(*Val, SDLoc(Node), Imm.getValueType());
2669
2670 // If there is a load, it will be behind a bitcast. We don't need to check
2671 // alignment on this load.
2672 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
2673 if (MayFoldLoad && N2->getOpcode() == ISD::BITCAST && N2->hasOneUse() &&
2674 tryFoldVecLoad(Node, N2.getNode(), N2.getOperand(0), Tmp0, Tmp1, Tmp2,
2675 Tmp3, Tmp4)) {
2676 SDValue Load = N2.getOperand(0);
2677 SDValue Ops[] = { N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Imm,
2678 Load.getOperand(0), InFlag };
2679 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32, MVT::Other, MVT::Glue);
2680 MachineSDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
2681 InFlag = SDValue(CNode, 3);
2682 // Update the chain.
2683 ReplaceUses(Load.getValue(1), SDValue(CNode, 2));
2684 // Record the mem-refs
2685 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2686 MemOp[0] = cast<LoadSDNode>(Load)->getMemOperand();
2687 CNode->setMemRefs(MemOp, MemOp + 1);
2688 return CNode;
2689 }
2690
2691 SDValue Ops[] = { N0, N2, Imm, InFlag };
2692 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32, MVT::Glue);
2693 MachineSDNode *CNode = CurDAG->getMachineNode(ROpc, dl, VTs, Ops);
2694 InFlag = SDValue(CNode, 2);
2695 return CNode;
2696}
2697
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002698/// If the high bits of an 'and' operand are known zero, try setting the
2699/// high bits of an 'and' constant operand to produce a smaller encoding by
2700/// creating a small, sign-extended negative immediate rather than a large
2701/// positive one. This reverses a transform in SimplifyDemandedBits that
2702/// shrinks mask constants by clearing bits. There is also a possibility that
2703/// the 'and' mask can be made -1, so the 'and' itself is unnecessary. In that
2704/// case, just replace the 'and'. Return 'true' if the node is replaced.
2705bool X86DAGToDAGISel::shrinkAndImmediate(SDNode *And) {
2706 // i8 is unshrinkable, i16 should be promoted to i32, and vector ops don't
2707 // have immediate operands.
2708 MVT VT = And->getSimpleValueType(0);
2709 if (VT != MVT::i32 && VT != MVT::i64)
2710 return false;
2711
2712 auto *And1C = dyn_cast<ConstantSDNode>(And->getOperand(1));
2713 if (!And1C)
2714 return false;
2715
Craig Topper57e06432018-02-05 16:54:07 +00002716 // Bail out if the mask constant is already negative. It's can't shrink more.
2717 // If the upper 32 bits of a 64 bit mask are all zeros, we have special isel
2718 // patterns to use a 32-bit and instead of a 64-bit and by relying on the
2719 // implicit zeroing of 32 bit ops. So we should check if the lower 32 bits
2720 // are negative too.
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002721 APInt MaskVal = And1C->getAPIntValue();
2722 unsigned MaskLZ = MaskVal.countLeadingZeros();
Craig Topper57e06432018-02-05 16:54:07 +00002723 if (!MaskLZ || (VT == MVT::i64 && MaskLZ == 32))
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002724 return false;
2725
Craig Topper57e06432018-02-05 16:54:07 +00002726 // Don't extend into the upper 32 bits of a 64 bit mask.
2727 if (VT == MVT::i64 && MaskLZ >= 32) {
2728 MaskLZ -= 32;
2729 MaskVal = MaskVal.trunc(32);
2730 }
2731
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002732 SDValue And0 = And->getOperand(0);
Craig Topper57e06432018-02-05 16:54:07 +00002733 APInt HighZeros = APInt::getHighBitsSet(MaskVal.getBitWidth(), MaskLZ);
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002734 APInt NegMaskVal = MaskVal | HighZeros;
2735
2736 // If a negative constant would not allow a smaller encoding, there's no need
2737 // to continue. Only change the constant when we know it's a win.
2738 unsigned MinWidth = NegMaskVal.getMinSignedBits();
2739 if (MinWidth > 32 || (MinWidth > 8 && MaskVal.getMinSignedBits() <= 32))
2740 return false;
2741
Craig Topper57e06432018-02-05 16:54:07 +00002742 // Extend masks if we truncated above.
2743 if (VT == MVT::i64 && MaskVal.getBitWidth() < 64) {
2744 NegMaskVal = NegMaskVal.zext(64);
2745 HighZeros = HighZeros.zext(64);
2746 }
2747
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002748 // The variable operand must be all zeros in the top bits to allow using the
2749 // new, negative constant as the mask.
2750 if (!CurDAG->MaskedValueIsZero(And0, HighZeros))
2751 return false;
2752
2753 // Check if the mask is -1. In that case, this is an unnecessary instruction
2754 // that escaped earlier analysis.
2755 if (NegMaskVal.isAllOnesValue()) {
2756 ReplaceNode(And, And0.getNode());
2757 return true;
2758 }
2759
2760 // A negative mask allows a smaller encoding. Create a new 'and' node.
2761 SDValue NewMask = CurDAG->getConstant(NegMaskVal, SDLoc(And), VT);
2762 SDValue NewAnd = CurDAG->getNode(ISD::AND, SDLoc(And), VT, And0, NewMask);
2763 ReplaceNode(And, NewAnd.getNode());
2764 SelectCode(NewAnd.getNode());
2765 return true;
2766}
2767
Justin Bogner593741d2016-05-10 23:55:37 +00002768void X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002769 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002770 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002771 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002772
Dan Gohman17059682008-07-17 19:10:17 +00002773 if (Node->isMachineOpcode()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002774 LLVM_DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002775 Node->setNodeId(-1);
Justin Bogner593741d2016-05-10 23:55:37 +00002776 return; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002777 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002778
Evan Cheng10d27902006-01-06 20:36:21 +00002779 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002780 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002781 case ISD::BRIND: {
2782 if (Subtarget->isTargetNaCl())
2783 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2784 // leave the instruction alone.
2785 break;
2786 if (Subtarget->isTarget64BitILP32()) {
2787 // Converts a 32-bit register to a 64-bit, zero-extended version of
2788 // it. This is needed because x86-64 can do many things, but jmp %r32
2789 // ain't one of them.
2790 const SDValue &Target = Node->getOperand(1);
2791 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2792 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2793 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2794 Node->getOperand(0), ZextTarget);
Justin Bogner9b6b9c72016-05-13 23:26:28 +00002795 ReplaceNode(Node, Brind.getNode());
JF Bastien5ab87ed2015-08-19 16:17:08 +00002796 SelectCode(ZextTarget.getNode());
2797 SelectCode(Brind.getNode());
Justin Bogner593741d2016-05-10 23:55:37 +00002798 return;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002799 }
2800 break;
2801 }
Dan Gohman757eee82009-08-02 16:10:52 +00002802 case X86ISD::GlobalBaseReg:
Justin Bogner31d7da32016-05-11 21:13:17 +00002803 ReplaceNode(Node, getGlobalBaseReg());
Justin Bogner593741d2016-05-10 23:55:37 +00002804 return;
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002805
Craig Topper75370b92017-09-19 17:19:45 +00002806 case X86ISD::SELECT:
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002807 case X86ISD::SHRUNKBLEND: {
Craig Topper75370b92017-09-19 17:19:45 +00002808 // SHRUNKBLEND selects like a regular VSELECT. Same with X86ISD::SELECT.
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002809 SDValue VSelect = CurDAG->getNode(
2810 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2811 Node->getOperand(1), Node->getOperand(2));
Craig Topper63c50472017-09-09 05:57:19 +00002812 ReplaceNode(Node, VSelect.getNode());
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002813 SelectCode(VSelect.getNode());
2814 // We already called ReplaceUses.
Justin Bogner593741d2016-05-10 23:55:37 +00002815 return;
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002816 }
Craig Topper3af251d2012-07-01 02:55:34 +00002817
Tobias Grosser85508e82015-08-19 11:35:10 +00002818 case ISD::AND:
Craig Topper958106d2017-09-12 17:40:25 +00002819 if (matchBEXTRFromAnd(Node))
2820 return;
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002821 if (shrinkAndImmediate(Node))
2822 return;
Craig Topper958106d2017-09-12 17:40:25 +00002823
2824 LLVM_FALLTHROUGH;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002825 case ISD::OR:
2826 case ISD::XOR: {
Craig Topper958106d2017-09-12 17:40:25 +00002827
Benjamin Kramer4c816242011-04-22 15:30:40 +00002828 // For operations of the form (x << C1) op C2, check if we can use a smaller
2829 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2830 SDValue N0 = Node->getOperand(0);
2831 SDValue N1 = Node->getOperand(1);
2832
2833 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2834 break;
2835
2836 // i8 is unshrinkable, i16 should be promoted to i32.
2837 if (NVT != MVT::i32 && NVT != MVT::i64)
2838 break;
2839
2840 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2841 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2842 if (!Cst || !ShlCst)
2843 break;
2844
2845 int64_t Val = Cst->getSExtValue();
2846 uint64_t ShlVal = ShlCst->getZExtValue();
2847
2848 // Make sure that we don't change the operation by removing bits.
2849 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002850 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2851 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002852 break;
2853
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002854 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002855 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002856
2857 // Check the minimum bitwidth for the new constant.
2858 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2859 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2860 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2861 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2862 CstVT = MVT::i8;
2863 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2864 CstVT = MVT::i32;
2865
2866 // Bail if there is no smaller encoding.
2867 if (NVT == CstVT)
2868 break;
2869
Craig Topper83e042a2013-08-15 05:57:07 +00002870 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002871 default: llvm_unreachable("Unsupported VT!");
2872 case MVT::i32:
2873 assert(CstVT == MVT::i8);
2874 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002875 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002876
2877 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002878 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002879 case ISD::AND: Op = X86::AND32ri8; break;
2880 case ISD::OR: Op = X86::OR32ri8; break;
2881 case ISD::XOR: Op = X86::XOR32ri8; break;
2882 }
2883 break;
2884 case MVT::i64:
2885 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2886 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002887 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002888
2889 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002890 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002891 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2892 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2893 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2894 }
2895 break;
2896 }
2897
2898 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002899 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002900 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002901 if (ShlVal == 1)
Justin Bogner593741d2016-05-10 23:55:37 +00002902 CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2903 SDValue(New, 0));
2904 else
2905 CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2906 getI8Imm(ShlVal, dl));
2907 return;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002908 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002909 case X86ISD::UMUL8:
2910 case X86ISD::SMUL8: {
2911 SDValue N0 = Node->getOperand(0);
2912 SDValue N1 = Node->getOperand(1);
2913
Craig Topper3efdb7c2018-06-11 20:50:58 +00002914 unsigned Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002915
2916 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2917 N0, SDValue()).getValue(1);
2918
2919 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2920 SDValue Ops[] = {N1, InFlag};
2921 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2922
Justin Bogner31d7da32016-05-11 21:13:17 +00002923 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002924 return;
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002925 }
2926
Chris Lattner364bb0a2010-12-05 07:30:36 +00002927 case X86ISD::UMUL: {
2928 SDValue N0 = Node->getOperand(0);
2929 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002930
Craig Topper3efdb7c2018-06-11 20:50:58 +00002931 unsigned LoReg, Opc;
Craig Topper83e042a2013-08-15 05:57:07 +00002932 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002933 default: llvm_unreachable("Unsupported VT!");
Craig Topperfd6b8a62017-09-28 16:56:36 +00002934 // MVT::i8 is handled by X86ISD::UMUL8.
Ted Kremenekb5241b22011-01-14 22:34:13 +00002935 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2936 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2937 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002938 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002939
Chris Lattner364bb0a2010-12-05 07:30:36 +00002940 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2941 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002942
Chris Lattner364bb0a2010-12-05 07:30:36 +00002943 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2944 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002945 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002946
Justin Bognerfde9f2e2016-05-11 22:21:50 +00002947 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002948 return;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002949 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002950
Dan Gohman757eee82009-08-02 16:10:52 +00002951 case ISD::SMUL_LOHI:
2952 case ISD::UMUL_LOHI: {
2953 SDValue N0 = Node->getOperand(0);
2954 SDValue N1 = Node->getOperand(1);
2955
Craig Topper3efdb7c2018-06-11 20:50:58 +00002956 unsigned Opc, MOpc;
Dan Gohman757eee82009-08-02 16:10:52 +00002957 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002958 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002959 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002960 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002961 default: llvm_unreachable("Unsupported VT!");
Michael Liaof9f7b552012-09-26 08:22:37 +00002962 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2963 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2964 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2965 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002966 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002967 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002968 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002969 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002970 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2971 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002972 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002973 }
Dan Gohman757eee82009-08-02 16:10:52 +00002974
Michael Liaof9f7b552012-09-26 08:22:37 +00002975 unsigned SrcReg, LoReg, HiReg;
2976 switch (Opc) {
2977 default: llvm_unreachable("Unknown MUL opcode!");
Michael Liaof9f7b552012-09-26 08:22:37 +00002978 case X86::IMUL32r:
2979 case X86::MUL32r:
2980 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2981 break;
2982 case X86::IMUL64r:
2983 case X86::MUL64r:
2984 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2985 break;
2986 case X86::MULX32rr:
2987 SrcReg = X86::EDX; LoReg = HiReg = 0;
2988 break;
2989 case X86::MULX64rr:
2990 SrcReg = X86::RDX; LoReg = HiReg = 0;
2991 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002992 }
2993
2994 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002995 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002996 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002997 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002998 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002999 if (foldedLoad)
3000 std::swap(N0, N1);
3001 }
3002
Michael Liaof9f7b552012-09-26 08:22:37 +00003003 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00003004 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00003005 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00003006
3007 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00003008 SDValue Chain;
Kyle Butt991df782016-06-23 21:40:35 +00003009 MachineSDNode *CNode = nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00003010 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
3011 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00003012 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
3013 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00003014 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00003015 ResHi = SDValue(CNode, 0);
3016 ResLo = SDValue(CNode, 1);
3017 Chain = SDValue(CNode, 2);
3018 InFlag = SDValue(CNode, 3);
3019 } else {
3020 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00003021 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00003022 Chain = SDValue(CNode, 0);
3023 InFlag = SDValue(CNode, 1);
3024 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00003025
Dan Gohman757eee82009-08-02 16:10:52 +00003026 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00003027 ReplaceUses(N1.getValue(1), Chain);
Kyle Butt991df782016-06-23 21:40:35 +00003028 // Record the mem-refs
Craig Topper55029d82017-11-08 22:26:37 +00003029 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3030 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
3031 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00003032 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00003033 SDValue Ops[] = { N1, InFlag };
3034 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
3035 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00003036 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00003037 ResHi = SDValue(CNode, 0);
3038 ResLo = SDValue(CNode, 1);
3039 InFlag = SDValue(CNode, 2);
3040 } else {
3041 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00003042 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00003043 InFlag = SDValue(CNode, 0);
3044 }
Dan Gohman757eee82009-08-02 16:10:52 +00003045 }
3046
3047 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003048 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00003049 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00003050 assert(LoReg && "Register for low half is not defined!");
3051 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
3052 InFlag);
3053 InFlag = ResLo.getValue(2);
3054 }
3055 ReplaceUses(SDValue(Node, 0), ResLo);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003056 LLVM_DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG);
3057 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003058 }
3059 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003060 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00003061 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00003062 assert(HiReg && "Register for high half is not defined!");
3063 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
3064 InFlag);
3065 InFlag = ResHi.getValue(2);
3066 }
3067 ReplaceUses(SDValue(Node, 1), ResHi);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003068 LLVM_DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG);
3069 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003070 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003071
Craig Topper6bed9de2017-09-09 05:57:20 +00003072 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003073 return;
Dan Gohman757eee82009-08-02 16:10:52 +00003074 }
3075
3076 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003077 case ISD::UDIVREM:
3078 case X86ISD::SDIVREM8_SEXT_HREG:
3079 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00003080 SDValue N0 = Node->getOperand(0);
3081 SDValue N1 = Node->getOperand(1);
3082
Craig Topper3efdb7c2018-06-11 20:50:58 +00003083 unsigned Opc, MOpc;
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003084 bool isSigned = (Opcode == ISD::SDIVREM ||
3085 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00003086 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00003087 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00003088 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00003089 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
3090 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
3091 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
3092 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00003093 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00003094 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00003095 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00003096 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00003097 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
3098 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
3099 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
3100 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00003101 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00003102 }
Dan Gohman757eee82009-08-02 16:10:52 +00003103
Chris Lattner518b0372009-12-23 01:45:04 +00003104 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00003105 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00003106 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00003107 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00003108 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00003109 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00003110 SExtOpcode = X86::CBW;
3111 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003112 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00003113 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00003114 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00003115 SExtOpcode = X86::CWD;
3116 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003117 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00003118 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00003119 SExtOpcode = X86::CDQ;
3120 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003121 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00003122 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00003123 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00003124 break;
3125 }
3126
Dan Gohman757eee82009-08-02 16:10:52 +00003127 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00003128 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00003129 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00003130
Dan Gohman757eee82009-08-02 16:10:52 +00003131 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00003132 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00003133 // Special case for div8, just use a move with zero extension to AX to
3134 // clear the upper 8 bits (AH).
3135 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00003136 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00003137 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
3138 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003139 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00003140 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003141 Chain = Move.getValue(1);
3142 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00003143 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00003144 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003145 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003146 Chain = CurDAG->getEntryNode();
3147 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00003148 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00003149 InFlag = Chain.getValue(1);
3150 } else {
3151 InFlag =
3152 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
3153 LoReg, N0, SDValue()).getValue(1);
3154 if (isSigned && !signBitIsZero) {
3155 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00003156 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003157 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003158 } else {
3159 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00003160 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00003161 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00003162 case MVT::i16:
3163 ClrNode =
3164 SDValue(CurDAG->getMachineNode(
3165 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003166 CurDAG->getTargetConstant(X86::sub_16bit, dl,
3167 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003168 0);
3169 break;
3170 case MVT::i32:
3171 break;
3172 case MVT::i64:
3173 ClrNode =
3174 SDValue(CurDAG->getMachineNode(
3175 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003176 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
3177 CurDAG->getTargetConstant(X86::sub_32bit, dl,
3178 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003179 0);
3180 break;
3181 default:
3182 llvm_unreachable("Unexpected division source");
3183 }
3184
Chris Lattner518b0372009-12-23 01:45:04 +00003185 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00003186 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00003187 }
Evan Cheng92e27972006-01-06 23:19:29 +00003188 }
Dan Gohmana1603612007-10-08 18:33:35 +00003189
Dan Gohman757eee82009-08-02 16:10:52 +00003190 if (foldedLoad) {
3191 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
3192 InFlag };
Craig Topper61f81f92017-11-08 22:26:39 +00003193 MachineSDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00003194 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00003195 InFlag = SDValue(CNode, 1);
3196 // Update the chain.
3197 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Craig Topper61f81f92017-11-08 22:26:39 +00003198 // Record the mem-refs
3199 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3200 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
3201 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00003202 } else {
3203 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003204 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003205 }
Evan Cheng92e27972006-01-06 23:19:29 +00003206
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003207 // Prevent use of AH in a REX instruction by explicitly copying it to
3208 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00003209 //
3210 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003211 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00003212 // the allocator and/or the backend get enhanced to be more robust in
3213 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003214 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
3215 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
3216 unsigned AHExtOpcode =
Craig Topperad7c6852018-03-20 05:00:20 +00003217 isSigned ? X86::MOVSX32rr8_NOREX : X86::MOVZX32rr8_NOREX;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003218
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003219 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
3220 MVT::Glue, AHCopy, InFlag);
3221 SDValue Result(RNode, 0);
3222 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003223
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003224 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
3225 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
Craig Topperb8d7d4d2017-10-26 21:12:03 +00003226 assert(Node->getValueType(1) == MVT::i32 && "Unexpected result type!");
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003227 } else {
3228 Result =
3229 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
3230 }
3231 ReplaceUses(SDValue(Node, 1), Result);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003232 LLVM_DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG);
3233 dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003234 }
Dan Gohman757eee82009-08-02 16:10:52 +00003235 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003236 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00003237 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3238 LoReg, NVT, InFlag);
3239 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003240 ReplaceUses(SDValue(Node, 0), Result);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003241 LLVM_DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG);
3242 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003243 }
3244 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003245 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003246 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3247 HiReg, NVT, InFlag);
3248 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003249 ReplaceUses(SDValue(Node, 1), Result);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003250 LLVM_DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG);
3251 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003252 }
Craig Topper6bed9de2017-09-09 05:57:20 +00003253 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003254 return;
Dan Gohman757eee82009-08-02 16:10:52 +00003255 }
3256
Craig Topperb424faf2018-02-12 03:02:02 +00003257 case X86ISD::CMP: {
Dan Gohmanac33a902009-08-19 18:16:17 +00003258 SDValue N0 = Node->getOperand(0);
3259 SDValue N1 = Node->getOperand(1);
3260
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003261 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00003262 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003263 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00003264
Dan Gohmanac33a902009-08-19 18:16:17 +00003265 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
3266 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003267 // Look past the truncate if CMP is the only use of it.
Craig Topper3ccbd3f2018-02-12 03:02:01 +00003268 if (N0.getOpcode() == ISD::AND &&
Dan Gohman198b7ff2011-11-03 21:49:52 +00003269 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00003270 N0.getValueType() != MVT::i8 &&
3271 X86::isZeroNode(N1)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00003272 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
Dan Gohmanac33a902009-08-19 18:16:17 +00003273 if (!C) break;
Craig Topperfc53dc22017-08-25 05:04:34 +00003274 uint64_t Mask = C->getZExtValue();
Dan Gohmanac33a902009-08-19 18:16:17 +00003275
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003276 MVT VT;
3277 int SubRegOp;
3278 unsigned Op;
3279
Craig Topperfc53dc22017-08-25 05:04:34 +00003280 if (isUInt<8>(Mask) &&
3281 (!(Mask & 0x80) || hasNoSignedComparisonUses(Node))) {
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003282 // For example, convert "testl %eax, $8" to "testb %al, $8"
3283 VT = MVT::i8;
3284 SubRegOp = X86::sub_8bit;
3285 Op = X86::TEST8ri;
3286 } else if (OptForMinSize && isUInt<16>(Mask) &&
3287 (!(Mask & 0x8000) || hasNoSignedComparisonUses(Node))) {
3288 // For example, "testl %eax, $32776" to "testw %ax, $32776".
3289 // NOTE: We only want to form TESTW instructions if optimizing for
3290 // min size. Otherwise we only save one byte and possibly get a length
3291 // changing prefix penalty in the decoders.
3292 VT = MVT::i16;
3293 SubRegOp = X86::sub_16bit;
3294 Op = X86::TEST16ri;
3295 } else if (isUInt<32>(Mask) && N0.getValueType() != MVT::i16 &&
3296 (!(Mask & 0x80000000) || hasNoSignedComparisonUses(Node))) {
3297 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
3298 // NOTE: We only want to run that transform if N0 is 32 or 64 bits.
3299 // Otherwize, we find ourselves in a position where we have to do
3300 // promotion. If previous passes did not promote the and, we assume
3301 // they had a good reason not to and do not promote here.
3302 VT = MVT::i32;
3303 SubRegOp = X86::sub_32bit;
3304 Op = X86::TEST32ri;
3305 } else {
3306 // No eligible transformation was found.
3307 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00003308 }
3309
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003310 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, VT);
3311 SDValue Reg = N0.getOperand(0);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003312
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003313 // Extract the subregister if necessary.
3314 if (N0.getValueType() != VT)
3315 Reg = CurDAG->getTargetExtractSubreg(SubRegOp, dl, VT, Reg);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003316
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003317 // Emit a testl or testw.
3318 SDNode *NewNode = CurDAG->getMachineNode(Op, dl, MVT::i32, Reg, Imm);
Craig Topperb424faf2018-02-12 03:02:02 +00003319 // Replace CMP with TEST.
Nirav Dave3264c1b2018-03-19 20:19:46 +00003320 ReplaceNode(Node, NewNode);
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003321 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003322 }
3323 break;
3324 }
Craig Topperd6564102018-04-27 22:15:33 +00003325 case X86ISD::PCMPISTR: {
3326 if (!Subtarget->hasSSE42())
3327 break;
3328
3329 bool NeedIndex = !SDValue(Node, 0).use_empty();
3330 bool NeedMask = !SDValue(Node, 1).use_empty();
3331 // We can't fold a load if we are going to make two instructions.
3332 bool MayFoldLoad = !NeedIndex || !NeedMask;
3333
3334 MachineSDNode *CNode;
3335 if (NeedMask) {
3336 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPISTRMrr : X86::PCMPISTRMrr;
3337 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPISTRMrm : X86::PCMPISTRMrm;
3338 CNode = emitPCMPISTR(ROpc, MOpc, MayFoldLoad, dl, MVT::v16i8, Node);
3339 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 0));
3340 }
3341 if (NeedIndex || !NeedMask) {
3342 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPISTRIrr : X86::PCMPISTRIrr;
3343 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPISTRIrm : X86::PCMPISTRIrm;
3344 CNode = emitPCMPISTR(ROpc, MOpc, MayFoldLoad, dl, MVT::i32, Node);
3345 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
3346 }
3347
3348 // Connect the flag usage to the last instruction created.
Craig Topperabc307e2018-07-12 18:04:05 +00003349 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 1));
Craig Topperd6564102018-04-27 22:15:33 +00003350 CurDAG->RemoveDeadNode(Node);
3351 return;
3352 }
3353 case X86ISD::PCMPESTR: {
3354 if (!Subtarget->hasSSE42())
3355 break;
3356
3357 // Copy the two implicit register inputs.
3358 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::EAX,
3359 Node->getOperand(1),
3360 SDValue()).getValue(1);
3361 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::EDX,
3362 Node->getOperand(3), InFlag).getValue(1);
3363
3364 bool NeedIndex = !SDValue(Node, 0).use_empty();
3365 bool NeedMask = !SDValue(Node, 1).use_empty();
3366 // We can't fold a load if we are going to make two instructions.
3367 bool MayFoldLoad = !NeedIndex || !NeedMask;
3368
3369 MachineSDNode *CNode;
3370 if (NeedMask) {
3371 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPESTRMrr : X86::PCMPESTRMrr;
3372 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPESTRMrm : X86::PCMPESTRMrm;
3373 CNode = emitPCMPESTR(ROpc, MOpc, MayFoldLoad, dl, MVT::v16i8, Node,
3374 InFlag);
3375 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 0));
3376 }
3377 if (NeedIndex || !NeedMask) {
3378 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPESTRIrr : X86::PCMPESTRIrr;
3379 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPESTRIrm : X86::PCMPESTRIrm;
3380 CNode = emitPCMPESTR(ROpc, MOpc, MayFoldLoad, dl, MVT::i32, Node, InFlag);
3381 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
3382 }
3383 // Connect the flag usage to the last instruction created.
3384 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 1));
3385 CurDAG->RemoveDeadNode(Node);
3386 return;
3387 }
3388
Chandler Carruth03258f22017-08-25 02:04:03 +00003389 case ISD::STORE:
3390 if (foldLoadStoreIntoMemOperand(Node))
3391 return;
3392 break;
Chris Lattner655e7df2005-11-16 01:54:32 +00003393 }
3394
Justin Bogner593741d2016-05-10 23:55:37 +00003395 SelectCode(Node);
Chris Lattner655e7df2005-11-16 01:54:32 +00003396}
3397
Chris Lattnerba1ed582006-06-08 18:03:49 +00003398bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00003399SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00003400 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00003401 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003402 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00003403 default:
3404 llvm_unreachable("Unexpected asm memory constraint");
3405 case InlineAsm::Constraint_i:
3406 // FIXME: It seems strange that 'i' is needed here since it's supposed to
3407 // be an immediate and not a memory constraint.
Justin Bognerb03fd122016-08-17 05:10:15 +00003408 LLVM_FALLTHROUGH;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003409 case InlineAsm::Constraint_o: // offsetable ??
3410 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00003411 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00003412 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00003413 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00003414 return true;
3415 break;
3416 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003417
Evan Cheng2d487222006-08-26 01:05:16 +00003418 OutOps.push_back(Op0);
3419 OutOps.push_back(Op1);
3420 OutOps.push_back(Op2);
3421 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00003422 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00003423 return false;
3424}
3425
Sanjay Patelb5723d02015-10-13 15:12:27 +00003426/// This pass converts a legalized DAG into a X86-specific DAG,
3427/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00003428FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00003429 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00003430 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00003431}