blob: 8c76c46980d8b3988e30eceabf4f22b42a213c4a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Evan Cheng32e376f2008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000051]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Hal Finkel3ee2af72014-07-18 23:29:49 +000060def tocentry32 : Operand<iPTR> {
61 let MIOperandInfo = (ops i32imm:$imm);
62}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000063
Chris Lattner27f53452006-03-01 05:50:56 +000064//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000065// PowerPC specific DAG Nodes.
66//
67
Hal Finkel2e103312013-04-03 04:01:11 +000068def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
69def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
70
Hal Finkelf6d45f22013-04-01 17:52:07 +000071def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
72def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
73def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
74def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000075def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
76def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000077def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
78def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000079def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
80 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000081def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
82 [SDNPHasChain, SDNPMayLoad]>;
83def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000084 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000085
Ulrich Weigand874fc622013-03-26 10:56:22 +000086// Extract FPSCR (not modeled at the DAG level).
87def PPCmffs : SDNode<"PPCISD::MFFS",
88 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
89
90// Perform FADD in round-to-zero mode.
91def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
92
Dale Johannesen666323e2007-10-10 01:01:31 +000093
Chris Lattner261009a2005-10-25 20:55:47 +000094def PPCfsel : SDNode<"PPCISD::FSEL",
95 // Type constraint for fsel.
96 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
97 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000098
Nate Begeman69caef22005-12-13 22:55:22 +000099def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
100def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000101def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000102def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
103def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000104
Roman Divacky32143e22013-12-20 18:08:54 +0000105def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
106
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000107def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
108def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
109 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000110def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000111def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
112def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000113def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
114def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000115def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
116 [SDNPHasChain]>;
117def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000118
Chris Lattnera8713b12006-03-20 01:53:53 +0000119def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000120
Chris Lattnerfea33f72005-12-06 02:10:38 +0000121// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
122// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000123def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
124def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
125def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000126
Chris Lattnerf9797942005-12-04 19:01:59 +0000127// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000128def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000129 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000130def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000131 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000132
Chris Lattner3b587342006-06-27 18:36:44 +0000133def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000134def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
135 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
136 SDNPVariadic]>;
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000137def PPCcall_tls : SDNode<"PPCISD::CALL_TLS", SDT_PPCCall,
138 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
139 SDNPVariadic]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000140def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
141 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
142 SDNPVariadic]>;
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000143def PPCcall_nop_tls : SDNode<"PPCISD::CALL_NOP_TLS", SDT_PPCCall,
144 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
145 SDNPVariadic]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000146def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000147 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000148def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000149 [SDNPHasChain, SDNPSideEffect,
150 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000151def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000152 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000153def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
154 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
155 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000156
Chris Lattner9a249b02008-01-15 22:02:54 +0000157def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000158 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000159
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000160def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000161 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000162
Hal Finkel756810f2013-03-21 21:37:52 +0000163def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
164 SDTypeProfile<1, 1, [SDTCisInt<0>,
165 SDTCisPtrTy<1>]>,
166 [SDNPHasChain, SDNPSideEffect]>;
167def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
168 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
169 [SDNPHasChain, SDNPSideEffect]>;
170
Bill Schmidta87a7e22013-05-14 19:35:45 +0000171def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
172def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
173 [SDNPHasChain, SDNPSideEffect]>;
174
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000175def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000176def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000177
Chris Lattner9754d142006-04-18 17:59:36 +0000178def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000179 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000180
Chris Lattner94de7bc2008-01-10 05:12:37 +0000181def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
182 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000183def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
184 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000185
Hal Finkel5ab37802012-08-28 02:10:27 +0000186// Instructions to set/unset CR bit 6 for SVR4 vararg calls
187def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
188 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
189def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
190 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
191
Evan Cheng32e376f2008-07-12 02:23:19 +0000192// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000193def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
194 [SDNPHasChain, SDNPMayLoad]>;
195def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
196 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000197
Bill Schmidt27917782013-02-21 17:12:27 +0000198// Instructions to support medium and large code model
Bill Schmidt34627e32012-11-27 17:35:46 +0000199def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
200def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
201def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
202
203
Jim Laskey48850c12006-11-16 22:43:37 +0000204// Instructions to support dynamic alloca.
205def SDTDynOp : SDTypeProfile<1, 2, []>;
206def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
207
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000208//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000209// PowerPC specific transformation functions and pattern fragments.
210//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000211
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000212def SHL32 : SDNodeXForm<imm, [{
213 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000214 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000215}]>;
216
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000217def SRL32 : SDNodeXForm<imm, [{
218 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000219 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000220}]>;
221
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000222def LO16 : SDNodeXForm<imm, [{
223 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000224 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000225}]>;
226
227def HI16 : SDNodeXForm<imm, [{
228 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000229 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000230}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000231
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000232def HA16 : SDNodeXForm<imm, [{
233 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000234 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000235 return getI32Imm((Val - (signed short)Val) >> 16);
236}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000237def MB : SDNodeXForm<imm, [{
238 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000239 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000240 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000241 return getI32Imm(mb);
242}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000243
Nate Begemand31efd12006-09-22 05:01:56 +0000244def ME : SDNodeXForm<imm, [{
245 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000246 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000247 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000248 return getI32Imm(me);
249}]>;
250def maskimm32 : PatLeaf<(imm), [{
251 // maskImm predicate - True if immediate is a run of ones.
252 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000253 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000254 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000255 else
256 return false;
257}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000258
Bill Schmidtf88571e2013-05-22 20:09:24 +0000259def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
260 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
261 // sign extended field. Used by instructions like 'addi'.
262 return (int32_t)Imm == (short)Imm;
263}]>;
264def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
265 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
266 // sign extended field. Used by instructions like 'addi'.
267 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000268}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000269def immZExt16 : PatLeaf<(imm), [{
270 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
271 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000272 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000273}], LO16>;
274
Chris Lattner7e742e42006-06-20 22:34:10 +0000275// imm16Shifted* - These match immediates where the low 16-bits are zero. There
276// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
277// identical in 32-bit mode, but in 64-bit mode, they return true if the
278// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
279// clear).
280def imm16ShiftedZExt : PatLeaf<(imm), [{
281 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
282 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000283 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000284}], HI16>;
285
286def imm16ShiftedSExt : PatLeaf<(imm), [{
287 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
288 // immediate are set. Used by instructions like 'addis'. Identical to
289 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000290 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000291 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000292 return true;
293 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000294 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000295}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000296
Hal Finkel940ab932014-02-28 00:27:01 +0000297def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
298 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
299 // zero extended field.
300 return isUInt<32>(Imm);
301}]>;
302
Hal Finkelb09680b2013-03-18 23:00:58 +0000303// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000304// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000305// offsets are hidden behind TOC entries than the values of the lower-order
306// bits cannot be checked directly. As a result, we need to also incorporate
307// an alignment check into the relevant patterns.
308
309def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
310 return cast<LoadSDNode>(N)->getAlignment() >= 4;
311}]>;
312def aligned4store : PatFrag<(ops node:$val, node:$ptr),
313 (store node:$val, node:$ptr), [{
314 return cast<StoreSDNode>(N)->getAlignment() >= 4;
315}]>;
316def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
317 return cast<LoadSDNode>(N)->getAlignment() >= 4;
318}]>;
319def aligned4pre_store : PatFrag<
320 (ops node:$val, node:$base, node:$offset),
321 (pre_store node:$val, node:$base, node:$offset), [{
322 return cast<StoreSDNode>(N)->getAlignment() >= 4;
323}]>;
324
325def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
326 return cast<LoadSDNode>(N)->getAlignment() < 4;
327}]>;
328def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
329 (store node:$val, node:$ptr), [{
330 return cast<StoreSDNode>(N)->getAlignment() < 4;
331}]>;
332def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
333 return cast<LoadSDNode>(N)->getAlignment() < 4;
334}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000335
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000336//===----------------------------------------------------------------------===//
337// PowerPC Flag Definitions.
338
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000339class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000340class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000341
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000342class RegConstraint<string C> {
343 string Constraints = C;
344}
Chris Lattner57711562006-11-15 23:24:18 +0000345class NoEncode<string E> {
346 string DisableEncoding = E;
347}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000348
349
350//===----------------------------------------------------------------------===//
351// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000352
Ulrich Weigand136ac222013-04-26 16:53:15 +0000353// In the default PowerPC assembler syntax, registers are specified simply
354// by number, so they cannot be distinguished from immediate values (without
355// looking at the opcode). This means that the default operand matching logic
356// for the asm parser does not work, and we need to specify custom matchers.
357// Since those can only be specified with RegisterOperand classes and not
358// directly on the RegisterClass, all instructions patterns used by the asm
359// parser need to use a RegisterOperand (instead of a RegisterClass) for
360// all their register operands.
361// For this purpose, we define one RegisterOperand for each RegisterClass,
362// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000363
Ulrich Weigand640192d2013-05-03 19:49:39 +0000364def PPCRegGPRCAsmOperand : AsmOperandClass {
365 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
366}
367def gprc : RegisterOperand<GPRC> {
368 let ParserMatchClass = PPCRegGPRCAsmOperand;
369}
370def PPCRegG8RCAsmOperand : AsmOperandClass {
371 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
372}
373def g8rc : RegisterOperand<G8RC> {
374 let ParserMatchClass = PPCRegG8RCAsmOperand;
375}
376def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
377 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
378}
379def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
380 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
381}
382def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
383 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
384}
385def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
386 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
387}
388def PPCRegF8RCAsmOperand : AsmOperandClass {
389 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
390}
391def f8rc : RegisterOperand<F8RC> {
392 let ParserMatchClass = PPCRegF8RCAsmOperand;
393}
394def PPCRegF4RCAsmOperand : AsmOperandClass {
395 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
396}
397def f4rc : RegisterOperand<F4RC> {
398 let ParserMatchClass = PPCRegF4RCAsmOperand;
399}
400def PPCRegVRRCAsmOperand : AsmOperandClass {
401 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
402}
403def vrrc : RegisterOperand<VRRC> {
404 let ParserMatchClass = PPCRegVRRCAsmOperand;
405}
406def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000407 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000408}
409def crbitrc : RegisterOperand<CRBITRC> {
410 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
411}
412def PPCRegCRRCAsmOperand : AsmOperandClass {
413 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
414}
415def crrc : RegisterOperand<CRRC> {
416 let ParserMatchClass = PPCRegCRRCAsmOperand;
417}
418
Hal Finkel27774d92014-03-13 07:58:58 +0000419def PPCU2ImmAsmOperand : AsmOperandClass {
420 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
421 let RenderMethod = "addImmOperands";
422}
423def u2imm : Operand<i32> {
424 let PrintMethod = "printU2ImmOperand";
425 let ParserMatchClass = PPCU2ImmAsmOperand;
426}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000427
428def PPCU4ImmAsmOperand : AsmOperandClass {
429 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
430 let RenderMethod = "addImmOperands";
431}
432def u4imm : Operand<i32> {
433 let PrintMethod = "printU4ImmOperand";
434 let ParserMatchClass = PPCU4ImmAsmOperand;
435}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000436def PPCS5ImmAsmOperand : AsmOperandClass {
437 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
438 let RenderMethod = "addImmOperands";
439}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000440def s5imm : Operand<i32> {
441 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000442 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000443 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000444}
445def PPCU5ImmAsmOperand : AsmOperandClass {
446 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
447 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000448}
Chris Lattnerf006d152005-09-14 20:53:05 +0000449def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000450 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000451 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000452 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000453}
454def PPCU6ImmAsmOperand : AsmOperandClass {
455 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
456 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000457}
Chris Lattnerf006d152005-09-14 20:53:05 +0000458def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000459 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000460 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000461 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000462}
463def PPCS16ImmAsmOperand : AsmOperandClass {
464 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000465 let RenderMethod = "addS16ImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000466}
Chris Lattnerf006d152005-09-14 20:53:05 +0000467def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000468 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000469 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000470 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000471 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000472}
473def PPCU16ImmAsmOperand : AsmOperandClass {
474 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000475 let RenderMethod = "addU16ImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000476}
Chris Lattnerf006d152005-09-14 20:53:05 +0000477def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000478 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000479 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000480 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000481 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000482}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000483def PPCS17ImmAsmOperand : AsmOperandClass {
484 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000485 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000486}
487def s17imm : Operand<i32> {
488 // This operand type is used for addis/lis to allow the assembler parser
489 // to accept immediates in the range -65536..65535 for compatibility with
490 // the GNU assembler. The operand is treated as 16-bit otherwise.
491 let PrintMethod = "printS16ImmOperand";
492 let EncoderMethod = "getImm16Encoding";
493 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000494 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000495}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000496def PPCDirectBrAsmOperand : AsmOperandClass {
497 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
498 let RenderMethod = "addBranchTargetOperands";
499}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000500def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000501 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000502 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000503 let ParserMatchClass = PPCDirectBrAsmOperand;
504}
505def absdirectbrtarget : Operand<OtherVT> {
506 let PrintMethod = "printAbsBranchOperand";
507 let EncoderMethod = "getAbsDirectBrEncoding";
508 let ParserMatchClass = PPCDirectBrAsmOperand;
509}
510def PPCCondBrAsmOperand : AsmOperandClass {
511 let Name = "CondBr"; let PredicateMethod = "isCondBr";
512 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000513}
514def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000515 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000516 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000517 let ParserMatchClass = PPCCondBrAsmOperand;
518}
519def abscondbrtarget : Operand<OtherVT> {
520 let PrintMethod = "printAbsBranchOperand";
521 let EncoderMethod = "getAbsCondBrEncoding";
522 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000523}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000524def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000525 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000526 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000527 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000528}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000529def abscalltarget : Operand<iPTR> {
530 let PrintMethod = "printAbsBranchOperand";
531 let EncoderMethod = "getAbsDirectBrEncoding";
532 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000533}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000534def PPCCRBitMaskOperand : AsmOperandClass {
535 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000536}
Nate Begeman8465fe82005-07-20 22:42:00 +0000537def crbitm: Operand<i8> {
538 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000539 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000540 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000541 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000542}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000543// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000544// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000545def PPCRegGxRCNoR0Operand : AsmOperandClass {
546 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
547}
548def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
549 let ParserMatchClass = PPCRegGxRCNoR0Operand;
550}
551// A version of ptr_rc usable with the asm parser.
552def PPCRegGxRCOperand : AsmOperandClass {
553 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
554}
555def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
556 let ParserMatchClass = PPCRegGxRCOperand;
557}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000558
Ulrich Weigand640192d2013-05-03 19:49:39 +0000559def PPCDispRIOperand : AsmOperandClass {
560 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000561 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000562}
563def dispRI : Operand<iPTR> {
564 let ParserMatchClass = PPCDispRIOperand;
565}
566def PPCDispRIXOperand : AsmOperandClass {
567 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000568 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000569}
570def dispRIX : Operand<iPTR> {
571 let ParserMatchClass = PPCDispRIXOperand;
572}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000573def PPCDispSPE8Operand : AsmOperandClass {
574 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8";
575 let RenderMethod = "addImmOperands";
576}
577def dispSPE8 : Operand<iPTR> {
578 let ParserMatchClass = PPCDispSPE8Operand;
579}
580def PPCDispSPE4Operand : AsmOperandClass {
581 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4";
582 let RenderMethod = "addImmOperands";
583}
584def dispSPE4 : Operand<iPTR> {
585 let ParserMatchClass = PPCDispSPE4Operand;
586}
587def PPCDispSPE2Operand : AsmOperandClass {
588 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2";
589 let RenderMethod = "addImmOperands";
590}
591def dispSPE2 : Operand<iPTR> {
592 let ParserMatchClass = PPCDispSPE2Operand;
593}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000594
Chris Lattnera5190ae2006-06-16 21:01:35 +0000595def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000596 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000597 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000598 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000599 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000600}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000601def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000602 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000603 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000604}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000605def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
606 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000607 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000608 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000609 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000610}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000611def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned.
612 let PrintMethod = "printMemRegImm";
613 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg);
614 let EncoderMethod = "getSPE8DisEncoding";
615}
616def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned.
617 let PrintMethod = "printMemRegImm";
618 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg);
619 let EncoderMethod = "getSPE4DisEncoding";
620}
621def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned.
622 let PrintMethod = "printMemRegImm";
623 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg);
624 let EncoderMethod = "getSPE2DisEncoding";
625}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000626
Hal Finkel756810f2013-03-21 21:37:52 +0000627// A single-register address. This is used with the SjLj
628// pseudo-instructions.
629def memr : Operand<iPTR> {
630 let MIOperandInfo = (ops ptr_rc:$ptrreg);
631}
Roman Divacky32143e22013-12-20 18:08:54 +0000632def PPCTLSRegOperand : AsmOperandClass {
633 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
634 let RenderMethod = "addTLSRegOperands";
635}
636def tlsreg32 : Operand<i32> {
637 let EncoderMethod = "getTLSRegEncoding";
638 let ParserMatchClass = PPCTLSRegOperand;
639}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000640def tlsgd32 : Operand<i32> {}
641def tlscall32 : Operand<i32> {
642 let PrintMethod = "printTLSCall";
643 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
644 let EncoderMethod = "getTLSCallEncoding";
645}
Hal Finkel756810f2013-03-21 21:37:52 +0000646
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000647// PowerPC Predicate operand.
648def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000649 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000650 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000651}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000652
Chris Lattner268d3582006-01-12 02:05:36 +0000653// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000654def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
655def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
656def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000657def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000658
Hal Finkel756810f2013-03-21 21:37:52 +0000659// The address in a single register. This is used with the SjLj
660// pseudo-instructions.
661def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
662
Chris Lattner6f5840c2006-11-16 00:41:37 +0000663/// This is just the offset part of iaddr, used for preinc.
664def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000665
Evan Cheng3db275d2005-12-14 22:07:12 +0000666//===----------------------------------------------------------------------===//
667// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000668def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
669def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
670def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
671def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Hal Finkelfe3368c2014-10-02 22:34:22 +0000672def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">;
673def HasSYNC : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000674def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000675def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000676def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +0000677def HasSPE : Predicate<"PPCSubTarget->HasSPE()">;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000678
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000679//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000680// PowerPC Multiclass Definitions.
681
682multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
683 string asmbase, string asmstr, InstrItinClass itin,
684 list<dag> pattern> {
685 let BaseName = asmbase in {
686 def NAME : XForm_6<opcode, xo, OOL, IOL,
687 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
688 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000689 let Defs = [CR0] in
690 def o : XForm_6<opcode, xo, OOL, IOL,
691 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
692 []>, isDOT, RecFormRel;
693 }
694}
695
696multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
697 string asmbase, string asmstr, InstrItinClass itin,
698 list<dag> pattern> {
699 let BaseName = asmbase in {
700 let Defs = [CARRY] in
701 def NAME : XForm_6<opcode, xo, OOL, IOL,
702 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
703 pattern>, RecFormRel;
704 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000705 def o : XForm_6<opcode, xo, OOL, IOL,
706 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
707 []>, isDOT, RecFormRel;
708 }
709}
710
Hal Finkel1b58f332013-04-12 18:17:57 +0000711multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
712 string asmbase, string asmstr, InstrItinClass itin,
713 list<dag> pattern> {
714 let BaseName = asmbase in {
715 let Defs = [CARRY] in
716 def NAME : XForm_10<opcode, xo, OOL, IOL,
717 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
718 pattern>, RecFormRel;
719 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000720 def o : XForm_10<opcode, xo, OOL, IOL,
721 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
722 []>, isDOT, RecFormRel;
723 }
724}
725
726multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
727 string asmbase, string asmstr, InstrItinClass itin,
728 list<dag> pattern> {
729 let BaseName = asmbase in {
730 def NAME : XForm_11<opcode, xo, OOL, IOL,
731 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
732 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000733 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000734 def o : XForm_11<opcode, xo, OOL, IOL,
735 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
736 []>, isDOT, RecFormRel;
737 }
738}
739
740multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
741 string asmbase, string asmstr, InstrItinClass itin,
742 list<dag> pattern> {
743 let BaseName = asmbase in {
744 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
745 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
746 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000747 let Defs = [CR0] in
748 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
749 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
750 []>, isDOT, RecFormRel;
751 }
752}
753
754multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
755 string asmbase, string asmstr, InstrItinClass itin,
756 list<dag> pattern> {
757 let BaseName = asmbase in {
758 let Defs = [CARRY] in
759 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
760 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
761 pattern>, RecFormRel;
762 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000763 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
764 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
765 []>, isDOT, RecFormRel;
766 }
767}
768
769multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
770 string asmbase, string asmstr, InstrItinClass itin,
771 list<dag> pattern> {
772 let BaseName = asmbase in {
773 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
774 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
775 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000776 let Defs = [CR0] in
777 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
778 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
779 []>, isDOT, RecFormRel;
780 }
781}
782
783multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
784 string asmbase, string asmstr, InstrItinClass itin,
785 list<dag> pattern> {
786 let BaseName = asmbase in {
787 let Defs = [CARRY] in
788 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
789 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
790 pattern>, RecFormRel;
791 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000792 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
793 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
794 []>, isDOT, RecFormRel;
795 }
796}
797
798multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
799 string asmbase, string asmstr, InstrItinClass itin,
800 list<dag> pattern> {
801 let BaseName = asmbase in {
802 def NAME : MForm_2<opcode, OOL, IOL,
803 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
804 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000805 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000806 def o : MForm_2<opcode, OOL, IOL,
807 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
808 []>, isDOT, RecFormRel;
809 }
810}
811
812multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
813 string asmbase, string asmstr, InstrItinClass itin,
814 list<dag> pattern> {
815 let BaseName = asmbase in {
816 def NAME : MDForm_1<opcode, xo, OOL, IOL,
817 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
818 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000819 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000820 def o : MDForm_1<opcode, xo, OOL, IOL,
821 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
822 []>, isDOT, RecFormRel;
823 }
824}
825
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000826multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
827 string asmbase, string asmstr, InstrItinClass itin,
828 list<dag> pattern> {
829 let BaseName = asmbase in {
830 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
831 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
832 pattern>, RecFormRel;
833 let Defs = [CR0] in
834 def o : MDSForm_1<opcode, xo, OOL, IOL,
835 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
836 []>, isDOT, RecFormRel;
837 }
838}
839
Hal Finkel1b58f332013-04-12 18:17:57 +0000840multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
841 string asmbase, string asmstr, InstrItinClass itin,
842 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000843 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000844 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000845 def NAME : XSForm_1<opcode, xo, OOL, IOL,
846 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
847 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000848 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000849 def o : XSForm_1<opcode, xo, OOL, IOL,
850 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
851 []>, isDOT, RecFormRel;
852 }
853}
854
855multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
856 string asmbase, string asmstr, InstrItinClass itin,
857 list<dag> pattern> {
858 let BaseName = asmbase in {
859 def NAME : XForm_26<opcode, xo, OOL, IOL,
860 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
861 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000862 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000863 def o : XForm_26<opcode, xo, OOL, IOL,
864 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000865 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000866 }
867}
868
Hal Finkeldbc78e12013-08-19 05:01:02 +0000869multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
870 string asmbase, string asmstr, InstrItinClass itin,
871 list<dag> pattern> {
872 let BaseName = asmbase in {
873 def NAME : XForm_28<opcode, xo, OOL, IOL,
874 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
875 pattern>, RecFormRel;
876 let Defs = [CR1] in
877 def o : XForm_28<opcode, xo, OOL, IOL,
878 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
879 []>, isDOT, RecFormRel;
880 }
881}
882
Hal Finkel654d43b2013-04-12 02:18:09 +0000883multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
884 string asmbase, string asmstr, InstrItinClass itin,
885 list<dag> pattern> {
886 let BaseName = asmbase in {
887 def NAME : AForm_1<opcode, xo, OOL, IOL,
888 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
889 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000890 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000891 def o : AForm_1<opcode, xo, OOL, IOL,
892 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000893 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000894 }
895}
896
897multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
898 string asmbase, string asmstr, InstrItinClass itin,
899 list<dag> pattern> {
900 let BaseName = asmbase in {
901 def NAME : AForm_2<opcode, xo, OOL, IOL,
902 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
903 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000904 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000905 def o : AForm_2<opcode, xo, OOL, IOL,
906 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000907 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000908 }
909}
910
911multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
912 string asmbase, string asmstr, InstrItinClass itin,
913 list<dag> pattern> {
914 let BaseName = asmbase in {
915 def NAME : AForm_3<opcode, xo, OOL, IOL,
916 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
917 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000918 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000919 def o : AForm_3<opcode, xo, OOL, IOL,
920 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000921 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000922 }
923}
924
925//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000926// PowerPC Instruction Definitions.
927
Misha Brukmane05203f2004-06-21 16:55:25 +0000928// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000929
Chris Lattner51348c52006-03-12 09:13:49 +0000930let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000931let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000932def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000933 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000934def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000935 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000936}
Chris Lattner02e2c182006-03-13 21:52:10 +0000937
Ulrich Weigand136ac222013-04-26 16:53:15 +0000938def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000939 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000940}
Jim Laskey48850c12006-11-16 22:43:37 +0000941
Evan Cheng3e18e502007-09-11 19:55:27 +0000942let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000943def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000944 [(set i32:$result,
945 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000946
Dan Gohman453d64c2009-10-29 18:10:34 +0000947// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
948// instruction selection into a branch sequence.
949let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000950 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000951 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
952 // because either operand might become the first operand in an isel, and
953 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000954 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
955 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000956 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000957 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000958 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
959 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000960 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000961 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000962 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000963 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000964 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000965 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000966 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000967 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000968 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000969 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000970 []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000971
972 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
973 // register bit directly.
974 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
975 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
976 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
977 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
978 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
979 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
980 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
981 f4rc:$T, f4rc:$F), "#SELECT_F4",
982 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
983 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
984 f8rc:$T, f8rc:$F), "#SELECT_F8",
985 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
986 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
987 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
988 [(set v4i32:$dst,
989 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000990}
991
Bill Wendling632ea652008-03-03 22:19:16 +0000992// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
993// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000994let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000995def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000996 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000997def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
998 "#SPILL_CRBIT", []>;
999}
Bill Wendling632ea652008-03-03 22:19:16 +00001000
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001001// RESTORE_CR - Indicate that we're restoring the CR register (previously
1002// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001003let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001004def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001005 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001006def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
1007 "#RESTORE_CRBIT", []>;
1008}
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001009
Evan Chengac1591b2007-07-21 00:34:19 +00001010let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001011 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001012 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001013 [(retflag)]>;
Hal Finkel500b0042013-04-10 06:42:34 +00001014 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +00001015 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1016 []>;
Hal Finkel500b0042013-04-10 06:42:34 +00001017
Hal Finkel940ab932014-02-28 00:27:01 +00001018 let isCodeGenOnly = 1 in {
1019 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
1020 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
1021 []>;
1022
1023 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
1024 "bcctr 12, $bi, 0", IIC_BrB, []>;
1025 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
1026 "bcctr 4, $bi, 0", IIC_BrB, []>;
1027 }
Hal Finkel500b0042013-04-10 06:42:34 +00001028 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001029}
1030
Chris Lattner915fd0d2005-02-15 20:26:49 +00001031let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001032 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +00001033 PPC970_Unit_BRU;
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001034let Defs = [LR] in
1035 def MoveGOTtoLR : Pseudo<(outs), (ins), "#MoveGOTtoLR", []>,
1036 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +00001037
Evan Chengac1591b2007-07-21 00:34:19 +00001038let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +00001039 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +00001040 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001041 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +00001042 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001043 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001044 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +00001045 }
Chris Lattner40565d72004-11-22 23:07:01 +00001046
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001047 // BCC represents an arbitrary conditional branch on a predicate.
1048 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001049 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001050 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001051 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001052 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001053 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001054 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001055 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001056
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001057 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001058 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001059 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001060 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001061
Hal Finkel940ab932014-02-28 00:27:01 +00001062 let isCodeGenOnly = 1 in {
1063 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1064 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1065 "bc 12, $bi, $dst">;
1066
1067 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1068 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1069 "bc 4, $bi, $dst">;
1070
1071 let isReturn = 1, Uses = [LR, RM] in
1072 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1073 "bclr 12, $bi, 0", IIC_BrB, []>;
1074 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1075 "bclr 4, $bi, 0", IIC_BrB, []>;
1076 }
1077
Ulrich Weigand86247b62013-06-24 16:52:04 +00001078 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1079 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001080 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001081 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001082 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001083 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001084 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001085 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001086 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001087 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001088 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001089 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001090 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001091 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001092
1093 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001094 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1095 "bdz $dst">;
1096 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1097 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001098 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1099 "bdza $dst">;
1100 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1101 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001102 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1103 "bdz+ $dst">;
1104 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1105 "bdnz+ $dst">;
1106 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1107 "bdza+ $dst">;
1108 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1109 "bdnza+ $dst">;
1110 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1111 "bdz- $dst">;
1112 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1113 "bdnz- $dst">;
1114 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1115 "bdza- $dst">;
1116 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1117 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001118 }
Misha Brukman767fa112004-06-28 18:23:35 +00001119}
1120
Hal Finkele5680b32013-04-04 22:55:54 +00001121// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001122let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001123 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001124 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1125 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001126 }
1127}
1128
Roman Divackyef21be22012-03-06 16:41:49 +00001129let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001130 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001131 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001132 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001133 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001134 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001135 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001136
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001137 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001138 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1139 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001140 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001141 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001142 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001143 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001144
1145 def BCL : BForm_4<16, 12, 0, 1, (outs),
1146 (ins crbitrc:$bi, condbrtarget:$dst),
1147 "bcl 12, $bi, $dst">;
1148 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1149 (ins crbitrc:$bi, condbrtarget:$dst),
1150 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001151 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001152 }
1153 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001154 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001155 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001156 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001157
Hal Finkel940ab932014-02-28 00:27:01 +00001158 let isCodeGenOnly = 1 in {
1159 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1160 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1161 []>;
1162
1163 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1164 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1165 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1166 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1167 }
Dale Johannesene395d782008-10-23 20:41:28 +00001168 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001169 let Uses = [LR, RM] in {
1170 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001171 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001172
Hal Finkel940ab932014-02-28 00:27:01 +00001173 let isCodeGenOnly = 1 in {
1174 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1175 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1176 []>;
1177
1178 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1179 "bclrl 12, $bi, 0", IIC_BrB, []>;
1180 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1181 "bclrl 4, $bi, 0", IIC_BrB, []>;
1182 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001183 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001184 let Defs = [CTR], Uses = [CTR, RM] in {
1185 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1186 "bdzl $dst">;
1187 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1188 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001189 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1190 "bdzla $dst">;
1191 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1192 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001193 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1194 "bdzl+ $dst">;
1195 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1196 "bdnzl+ $dst">;
1197 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1198 "bdzla+ $dst">;
1199 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1200 "bdnzla+ $dst">;
1201 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1202 "bdzl- $dst">;
1203 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1204 "bdnzl- $dst">;
1205 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1206 "bdzla- $dst">;
1207 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1208 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001209 }
1210 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1211 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001212 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001213 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001214 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001215 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001216 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001217 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001218 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001219 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001220 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001221 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001222 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001223 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001224}
1225
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001226let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001227def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001228 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001229 "#TC_RETURNd $dst $offset",
1230 []>;
1231
1232
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001233let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001234def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001235 "#TC_RETURNa $func $offset",
1236 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1237
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001238let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001239def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001240 "#TC_RETURNr $dst $offset",
1241 []>;
1242
1243
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001244let isCodeGenOnly = 1 in {
1245
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001246let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001247 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001248def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1249 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001250
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001251let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001252 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001253def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001254 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001255 []>;
1256
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001257let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001258 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001259def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001260 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001261 []>;
1262
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001263}
1264
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001265let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001266 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001267 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001268 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001269 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001270 Requires<[In32BitMode]>;
1271 let isTerminator = 1 in
1272 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1273 "#EH_SJLJ_LONGJMP32",
1274 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1275 Requires<[In32BitMode]>;
1276}
1277
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001278let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001279 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1280 "#EH_SjLj_Setup\t$dst", []>;
1281}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001282
Bill Schmidta87a7e22013-05-14 19:35:45 +00001283// System call.
1284let PPC970_Unit = 7 in {
1285 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001286 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001287}
1288
Chris Lattnerc8587d42006-06-06 21:29:23 +00001289// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001290def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1291 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001292 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001293def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1294 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001295 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001296def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1297 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001298 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001299def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1300 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001301 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001302def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), "dcbt $dst",
1303 IIC_LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001304 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001305def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), "dcbtst $dst",
1306 IIC_LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001307 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001308def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1309 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001310 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001311def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1312 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001313 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001314
Hal Finkel584a70c2014-08-23 23:21:04 +00001315def ICBT : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src),
1316 "icbt $CT, $src", IIC_LdStLoad>, Requires<[IsBookE]>;
1317
Hal Finkel322e41a2012-04-01 20:08:17 +00001318def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
Hal Finkel584a70c2014-08-23 23:21:04 +00001319 (DCBT xoaddr:$dst)>; // data prefetch for loads
1320def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)),
1321 (DCBTST xoaddr:$dst)>; // data prefetch for stores
1322def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)),
1323 (ICBT 0, xoaddr:$dst)>; // inst prefetch (for read)
Hal Finkel322e41a2012-04-01 20:08:17 +00001324
Evan Cheng32e376f2008-07-12 02:23:19 +00001325// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001326let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001327 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001328 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001329 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001330 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001331 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001332 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001333 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001334 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001335 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001336 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001337 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001338 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001339 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001340 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001341 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001342 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001343 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001344 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001345 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001346 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001347 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001348 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001349 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001350 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001351 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001352 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001353 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001354 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001355 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001356 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001357 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001358 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001359 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001360 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001361 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001362 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001363 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001364 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001365 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001366 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001367 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001368 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001369 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001370 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001371 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001372 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001373 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001374 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001375 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001376 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001377 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001378 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001379 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001380 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001381 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001382
Dale Johannesena32affb2008-08-28 17:53:09 +00001383 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001384 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001385 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001386 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001387 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001388 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001389 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001390 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001391 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001392
Dale Johannesena32affb2008-08-28 17:53:09 +00001393 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001394 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001395 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001396 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001397 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001398 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001399 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001400 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001401 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001402 }
Evan Cheng51096af2008-04-19 01:30:48 +00001403}
1404
Evan Cheng32e376f2008-07-12 02:23:19 +00001405// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +00001406def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001407 "lwarx $rD, $src", IIC_LdStLWARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001408 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001409
1410let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001411def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001412 "stwcx. $rS, $dst", IIC_LdStSTWCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001413 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +00001414 isDOT;
1415
Dan Gohman30e3db22010-05-14 16:46:02 +00001416let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001417def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001418
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001419def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001420 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001421def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001422 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001423def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001424 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001425def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001426 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001427
Chris Lattnere79a4512006-11-14 19:19:53 +00001428//===----------------------------------------------------------------------===//
1429// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001430//
Chris Lattnere79a4512006-11-14 19:19:53 +00001431
Chris Lattner13969612006-11-15 02:43:19 +00001432// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001433let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001434def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001435 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001436 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001437def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001438 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001439 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001440 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001441def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001442 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001443 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001444def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001445 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001446 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001447
Ulrich Weigand136ac222013-04-26 16:53:15 +00001448def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001449 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001450 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001451def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001452 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001453 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001454
Chris Lattnerce645542006-11-10 02:08:47 +00001455
Chris Lattner13969612006-11-15 02:43:19 +00001456// Unindexed (r+i) Loads with Update (preinc).
Hal Finkel6efd45e2013-04-07 05:46:58 +00001457let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001458def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001459 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001460 []>, RegConstraint<"$addr.reg = $ea_result">,
1461 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001462
Ulrich Weigand136ac222013-04-26 16:53:15 +00001463def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001464 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001465 []>, RegConstraint<"$addr.reg = $ea_result">,
1466 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001467
Ulrich Weigand136ac222013-04-26 16:53:15 +00001468def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001469 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001470 []>, RegConstraint<"$addr.reg = $ea_result">,
1471 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001472
Ulrich Weigand136ac222013-04-26 16:53:15 +00001473def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001474 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001475 []>, RegConstraint<"$addr.reg = $ea_result">,
1476 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001477
Ulrich Weigand136ac222013-04-26 16:53:15 +00001478def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001479 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001480 []>, RegConstraint<"$addr.reg = $ea_result">,
1481 NoEncode<"$ea_result">;
1482
Ulrich Weigand136ac222013-04-26 16:53:15 +00001483def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001484 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001485 []>, RegConstraint<"$addr.reg = $ea_result">,
1486 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001487
1488
1489// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001490def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001491 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001492 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001493 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001494 NoEncode<"$ea_result">;
1495
Ulrich Weigand136ac222013-04-26 16:53:15 +00001496def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001497 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001498 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001499 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001500 NoEncode<"$ea_result">;
1501
Ulrich Weigand136ac222013-04-26 16:53:15 +00001502def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001503 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001504 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001505 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001506 NoEncode<"$ea_result">;
1507
Ulrich Weigand136ac222013-04-26 16:53:15 +00001508def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001509 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001510 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001511 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001512 NoEncode<"$ea_result">;
1513
Ulrich Weigand136ac222013-04-26 16:53:15 +00001514def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001515 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001516 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001517 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001518 NoEncode<"$ea_result">;
1519
Ulrich Weigand136ac222013-04-26 16:53:15 +00001520def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001521 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001522 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001523 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001524 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001525}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001526}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001527
Chris Lattner13969612006-11-15 02:43:19 +00001528// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001529//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001530let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001531def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001532 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001533 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001534def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001535 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001536 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001537 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001538def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001539 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001540 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001541def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001542 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001543 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001544
1545
Ulrich Weigand136ac222013-04-26 16:53:15 +00001546def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001547 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001548 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001549def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001550 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001551 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001552
Ulrich Weigand136ac222013-04-26 16:53:15 +00001553def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001554 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001555 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001556def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001557 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001558 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001559
Ulrich Weigand136ac222013-04-26 16:53:15 +00001560def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001561 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001562 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001563def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001564 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001565 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001566}
1567
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001568// Load Multiple
1569def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001570 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001571
Chris Lattnere79a4512006-11-14 19:19:53 +00001572//===----------------------------------------------------------------------===//
1573// PPC32 Store Instructions.
1574//
1575
Chris Lattner13969612006-11-15 02:43:19 +00001576// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001577let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001578def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001579 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001580 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001581def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001582 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001583 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001584def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001585 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001586 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001587def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001588 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001589 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001590def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001591 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001592 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001593}
1594
Chris Lattner13969612006-11-15 02:43:19 +00001595// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001596let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001597def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001598 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001599 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001600def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001601 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001602 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001603def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001604 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001605 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001606def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001607 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001608 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001609def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001610 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001611 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001612}
1613
Ulrich Weigandd8501672013-03-19 19:52:04 +00001614// Patterns to match the pre-inc stores. We can't put the patterns on
1615// the instruction definitions directly as ISel wants the address base
1616// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001617def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1618 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1619def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1620 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1621def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1622 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1623def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1624 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1625def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1626 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001627
Chris Lattnere79a4512006-11-14 19:19:53 +00001628// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001629let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001630def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001631 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001632 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001633 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001634def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001635 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001636 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001637 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001638def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001639 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001640 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001641 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001642
Ulrich Weigand136ac222013-04-26 16:53:15 +00001643def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001644 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001645 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001646 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001647def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001648 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001649 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001650 PPC970_DGroup_Cracked;
1651
Ulrich Weigand136ac222013-04-26 16:53:15 +00001652def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001653 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001654 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001655
Ulrich Weigand136ac222013-04-26 16:53:15 +00001656def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001657 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001658 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001659def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001660 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001661 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001662}
1663
Ulrich Weigandd8501672013-03-19 19:52:04 +00001664// Indexed (r+r) Stores with Update (preinc).
1665let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001666def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001667 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001668 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001669 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001670def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001671 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001672 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001673 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001674def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001675 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001676 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001677 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001678def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001679 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001680 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001681 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001682def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001683 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001684 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001685 PPC970_DGroup_Cracked;
1686}
1687
1688// Patterns to match the pre-inc stores. We can't put the patterns on
1689// the instruction definitions directly as ISel wants the address base
1690// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001691def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1692 (STBUX $rS, $ptrreg, $ptroff)>;
1693def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1694 (STHUX $rS, $ptrreg, $ptroff)>;
1695def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1696 (STWUX $rS, $ptrreg, $ptroff)>;
1697def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1698 (STFSUX $rS, $ptrreg, $ptroff)>;
1699def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1700 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001701
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001702// Store Multiple
1703def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001704 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001705
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001706def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001707 "sync $L", IIC_LdStSync, []>;
Rafael Espindola28a85a82014-01-22 20:20:52 +00001708
1709let isCodeGenOnly = 1 in {
1710 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001711 "msync", IIC_LdStSync, []> {
Rafael Espindola28a85a82014-01-22 20:20:52 +00001712 let L = 0;
1713 }
1714}
1715
Hal Finkelfe3368c2014-10-02 22:34:22 +00001716def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[HasSYNC]>;
1717def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>;
1718def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
1719def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001720
1721//===----------------------------------------------------------------------===//
1722// PPC32 Arithmetic Instructions.
1723//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001724
Chris Lattner51348c52006-03-12 09:13:49 +00001725let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001726def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001727 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001728 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001729let BaseName = "addic" in {
1730let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001731def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001732 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001733 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001734 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001735let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001736def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001737 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001738 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001739}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001740def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001741 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001742 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001743let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001744def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001745 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001746 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001747 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001748def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001749 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001750 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001751let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001752def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001753 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001754 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001755
Hal Finkel686f2ee2012-08-28 02:10:33 +00001756let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001757 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001758 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001759 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001760 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001761 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001762 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001763}
Chris Lattner51348c52006-03-12 09:13:49 +00001764}
Chris Lattnere79a4512006-11-14 19:19:53 +00001765
Chris Lattner51348c52006-03-12 09:13:49 +00001766let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001767let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001768def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001769 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001770 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001771 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001772def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001773 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001774 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001775 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001776}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001777def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001778 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001779 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001780def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001781 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001782 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001783def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001784 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001785 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001786def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001787 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001788 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001789
Hal Finkel3e5a3602013-11-27 23:26:09 +00001790def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001791 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001792let isCodeGenOnly = 1 in {
1793// The POWER6 and POWER7 have special group-terminating nops.
1794def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1795 "ori 1, 1, 0", IIC_IntSimple, []>;
1796def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1797 "ori 2, 2, 0", IIC_IntSimple, []>;
1798}
1799
Hal Finkel95e6ea62013-04-15 02:37:46 +00001800let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001801 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001802 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001803 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001804 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001805}
Chris Lattner51348c52006-03-12 09:13:49 +00001806}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001807
Hal Finkel654d43b2013-04-12 02:18:09 +00001808let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00001809let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001810defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001811 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001812 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001813defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001814 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001815 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001816} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001817defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001818 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001819 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001820let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001821defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001822 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001823 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001824defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001825 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001826 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001827} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001828defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001829 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001830 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001831let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001832defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001833 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001834 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001835defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001836 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001837 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001838} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001839defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001840 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001841 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001842defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001843 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001844 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001845defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001846 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001847 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001848}
Chris Lattnere79a4512006-11-14 19:19:53 +00001849
Chris Lattner51348c52006-03-12 09:13:49 +00001850let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +00001851let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001852defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001853 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001854 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001855defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001856 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001857 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001858defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001859 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001860 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001861defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001862 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001863 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
1864}
Hal Finkel95e6ea62013-04-15 02:37:46 +00001865let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001866 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001867 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001868 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001869 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001870}
Chris Lattner51348c52006-03-12 09:13:49 +00001871}
1872let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001873//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001874// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001875let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001876 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001877 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001878 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001879 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001880 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001881}
Chris Lattnere79a4512006-11-14 19:19:53 +00001882
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001883let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00001884 let neverHasSideEffects = 1 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00001885 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001886 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001887 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001888 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001889 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001890 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001891
Ulrich Weigand136ac222013-04-26 16:53:15 +00001892 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001893 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001894 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001895
Hal Finkelb4b99e52013-12-17 23:05:18 +00001896 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001897 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001898 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001899 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001900 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001901 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001902 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001903 }
1904
Hal Finkel654d43b2013-04-12 02:18:09 +00001905 let neverHasSideEffects = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001906 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001907 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001908 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001909 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001910 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001911 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001912 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001913 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001914 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001915 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001916 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001917 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001918 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001919 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001920 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001921 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001922 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001923 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001924 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001925 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001926 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001927
Ulrich Weigand136ac222013-04-26 16:53:15 +00001928 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001929 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00001930 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001931 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001932 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00001933 [(set f32:$frD, (fsqrt f32:$frB))]>;
1934 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001935 }
Chris Lattner51348c52006-03-12 09:13:49 +00001936}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001937
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001938/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00001939/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00001940/// that they will fill slots (which could cause the load of a LSU reject to
1941/// sneak into a d-group with a store).
Hal Finkel94072b92013-04-07 04:56:16 +00001942let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001943defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001944 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001945 []>, // (set f32:$frD, f32:$frB)
1946 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001947
Hal Finkel654d43b2013-04-12 02:18:09 +00001948let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001949// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001950defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001951 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001952 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001953let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001954defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001955 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001956 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001957defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001958 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001959 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001960let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001961defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001962 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001963 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001964defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001965 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001966 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001967let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001968defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001969 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001970 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00001971
Hal Finkeldbc78e12013-08-19 05:01:02 +00001972defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001973 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001974 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001975let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00001976defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001977 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001978 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
1979
Hal Finkel2e103312013-04-03 04:01:11 +00001980// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001981defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001982 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001983 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001984defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001985 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001986 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001987defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001988 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001989 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001990defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001991 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001992 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001993}
Nate Begeman6cdbd222004-08-29 22:45:13 +00001994
Nate Begeman143cf942004-08-30 02:28:06 +00001995// XL-Form instructions. condition register logical ops.
1996//
Hal Finkel933e8f02013-04-07 05:16:57 +00001997let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001998def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001999 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002000 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00002001
Hal Finkele01d3212014-03-24 15:07:28 +00002002let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002003def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
2004 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002005 "crand $CRD, $CRA, $CRB", IIC_BrCR,
2006 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002007
2008def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
2009 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002010 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
2011 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002012
2013def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
2014 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002015 "cror $CRD, $CRA, $CRB", IIC_BrCR,
2016 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002017
2018def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
2019 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002020 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
2021 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002022
2023def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
2024 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002025 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
2026 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002027
Ulrich Weigand136ac222013-04-26 16:53:15 +00002028def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
2029 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002030 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
2031 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002032} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00002033
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002034def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00002035 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002036 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
2037 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002038
2039def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
2040 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002041 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
2042 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00002043
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002044let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002045def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002046 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002047 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00002048
Ulrich Weigand136ac222013-04-26 16:53:15 +00002049def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002050 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002051 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00002052
Hal Finkel5ab37802012-08-28 02:10:27 +00002053let Defs = [CR1EQ], CRD = 6 in {
2054def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002055 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002056 [(PPCcr6set)]>;
2057
2058def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002059 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002060 [(PPCcr6unset)]>;
2061}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002062}
Hal Finkel5ab37802012-08-28 02:10:27 +00002063
Chris Lattner51348c52006-03-12 09:13:49 +00002064// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002065//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002066
2067def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002068 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002069def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002070 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002071
Ulrich Weigande840ee22013-07-08 15:20:38 +00002072def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002073 "mftb $RT, $SPR", IIC_SprMFTB>, Deprecated<DeprecatedMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002074
Dale Johannesene395d782008-10-23 20:41:28 +00002075let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002076def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002077 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002078 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002079}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002080let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002081def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002082 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002083 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002084}
Hal Finkel25c19922013-05-15 21:37:41 +00002085let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2086let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002087def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002088 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002089 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002090}
Chris Lattner02e2c182006-03-13 21:52:10 +00002091
Dale Johannesene395d782008-10-23 20:41:28 +00002092let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002093def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002094 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002095 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002096}
2097let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002098def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002099 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002100 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002101}
Chris Lattner02e2c182006-03-13 21:52:10 +00002102
Hal Finkela1431df2013-03-21 19:03:21 +00002103let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002104 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2105 // like a GPR on the PPC970. As such, copies in and out have the same
2106 // performance characteristics as an OR instruction.
2107 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002108 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002109 PPC970_DGroup_Single, PPC970_Unit_FXU;
2110 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002111 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002112 PPC970_DGroup_First, PPC970_Unit_FXU;
2113
Hal Finkela1431df2013-03-21 19:03:21 +00002114 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002115 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002116 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002117 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002118 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002119 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002120 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002121 PPC970_DGroup_First, PPC970_Unit_FXU;
2122}
2123
2124// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2125// so we'll need to scavenge a register for it.
2126let mayStore = 1 in
2127def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2128 "#SPILL_VRSAVE", []>;
2129
2130// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2131// spilled), so we'll need to scavenge a register for it.
2132let mayLoad = 1 in
2133def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2134 "#RESTORE_VRSAVE", []>;
2135
Hal Finkelb47a69a2013-04-07 14:33:13 +00002136let neverHasSideEffects = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002137def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002138 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002139 PPC970_DGroup_First, PPC970_Unit_CRU;
2140
2141def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002142 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002143 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002144
Hal Finkel7fe6a532013-09-12 05:24:49 +00002145let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002146def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002147 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002148 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002149
Ulrich Weigand136ac222013-04-26 16:53:15 +00002150def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002151 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002152 PPC970_MicroCode, PPC970_Unit_CRU;
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00002153} // neverHasSideEffects = 1
Nate Begeman143cf942004-08-30 02:28:06 +00002154
Ulrich Weigand874fc622013-03-26 10:56:22 +00002155// Pseudo instruction to perform FADD in round-to-zero mode.
2156let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002157 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002158 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2159}
Dale Johannesen666323e2007-10-10 01:01:31 +00002160
Ulrich Weigand874fc622013-03-26 10:56:22 +00002161// The above pseudo gets expanded to make use of the following instructions
2162// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002163let Uses = [RM], Defs = [RM] in {
2164 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002165 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002166 PPC970_DGroup_Single, PPC970_Unit_FPU;
2167 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002168 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002169 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002170 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002171 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002172 PPC970_DGroup_Single, PPC970_Unit_FPU;
2173}
2174let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002175 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002176 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002177 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002178 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002179}
2180
Dale Johannesen666323e2007-10-10 01:01:31 +00002181
Hal Finkel654d43b2013-04-12 02:18:09 +00002182let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002183// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002184let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002185defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002186 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002187 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002188let isCodeGenOnly = 1 in
2189def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2190 "add $rT, $rA, $rB", IIC_IntSimple,
2191 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002192let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002193defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002194 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002195 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2196 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002197
Ulrich Weigand136ac222013-04-26 16:53:15 +00002198defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002199 "divw", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002200 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
2201 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002202defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002203 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002204 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
2205 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002206let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002207defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002208 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002209 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002210defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002211 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002212 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002213defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002214 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002215 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002216} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002217defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002218 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002219 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002220defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002221 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002222 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2223 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002224defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002225 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002226 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002227let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002228let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002229defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002230 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002231 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002232defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002233 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002234 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002235defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002236 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002237 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002238defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002239 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002240 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002241defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002242 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002243 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002244defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002245 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002246 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002247}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002248}
Nate Begeman143cf942004-08-30 02:28:06 +00002249
2250// A-Form instructions. Most of the instructions executed in the FPU are of
2251// this type.
2252//
Hal Finkel654d43b2013-04-12 02:18:09 +00002253let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002254let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002255let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002256 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002257 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002258 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002259 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002260 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002261 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002262 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002263 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002264 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002265 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002266 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002267 [(set f64:$FRT,
2268 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002269 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002270 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002271 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002272 [(set f32:$FRT,
2273 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002274 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002275 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002276 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002277 [(set f64:$FRT,
2278 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002279 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002280 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002281 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002282 [(set f32:$FRT,
2283 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002284 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002285 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002286 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002287 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2288 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002289 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002290 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002291 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002292 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2293 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002294} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002295}
Chris Lattner3734d202005-10-02 07:07:49 +00002296// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2297// having 4 of these, force the comparison to always be an 8-byte double (code
2298// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002299// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002300let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002301defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002302 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002303 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002304 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2305defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002306 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002307 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002308 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002309let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002310 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002311 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002312 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002313 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002314 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2315 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002316 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002317 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002318 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002319 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002320 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002321 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002322 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002323 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2324 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002325 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002326 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002327 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002328 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002329 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002330 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002331 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002332 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2333 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002334 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002335 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002336 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002337 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002338 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002339 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002340 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002341 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2342 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002343 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002344 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002345 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002346 }
Chris Lattner51348c52006-03-12 09:13:49 +00002347}
Nate Begeman143cf942004-08-30 02:28:06 +00002348
Hal Finkel7795e472013-04-07 15:06:53 +00002349let neverHasSideEffects = 1 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002350let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002351 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002352 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002353 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002354 "isel $rT, $rA, $rB, $cond", IIC_IntGeneral,
Hal Finkel460e94d2012-06-22 23:10:08 +00002355 []>;
2356}
2357
2358let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002359// M-Form instructions. rotate and mask instructions.
2360//
Chris Lattner57711562006-11-15 23:24:18 +00002361let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002362// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002363defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2364 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002365 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2366 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2367 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002368}
Hal Finkel654d43b2013-04-12 02:18:09 +00002369let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002370def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002371 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002372 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002373 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002374let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002375def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002376 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002377 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002378 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2379}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002380defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2381 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002382 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002383 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002384}
Hal Finkel7795e472013-04-07 15:06:53 +00002385} // neverHasSideEffects = 1
Chris Lattner382f3562006-03-20 06:15:45 +00002386
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002387//===----------------------------------------------------------------------===//
2388// PowerPC Instruction Patterns
2389//
2390
Chris Lattner4435b142005-09-26 22:20:16 +00002391// Arbitrary immediate support. Implement in terms of LIS/ORI.
2392def : Pat<(i32 imm:$imm),
2393 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002394
2395// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002396def i32not : OutPatFrag<(ops node:$in),
2397 (NOR $in, $in)>;
2398def : Pat<(not i32:$in),
2399 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002400
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002401// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002402def : Pat<(add i32:$in, imm:$imm),
2403 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002404// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002405def : Pat<(or i32:$in, imm:$imm),
2406 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002407// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002408def : Pat<(xor i32:$in, imm:$imm),
2409 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002410// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002411def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002412 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002413
Chris Lattnerb4299832006-06-16 20:22:01 +00002414// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002415def : Pat<(shl i32:$in, (i32 imm:$imm)),
2416 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2417def : Pat<(srl i32:$in, (i32 imm:$imm)),
2418 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002419
Nate Begeman1b8121b2006-01-11 21:21:00 +00002420// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002421def : Pat<(rotl i32:$in, i32:$sh),
2422 (RLWNM $in, $sh, 0, 31)>;
2423def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2424 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002425
Nate Begemand31efd12006-09-22 05:01:56 +00002426// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002427def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2428 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002429
Chris Lattnereb755fc2006-05-17 19:00:46 +00002430// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002431def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2432 (BL tglobaladdr:$dst)>;
2433def : Pat<(PPCcall (i32 texternalsym:$dst)),
2434 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002435
Bill Schmidt3d9674c2014-11-11 20:44:09 +00002436def : Pat<(PPCcall_tls texternalsym:$func, tglobaltlsaddr:$sym),
2437 (BL_TLS texternalsym:$func, tglobaltlsaddr:$sym)>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002438
2439def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2440 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2441
2442def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2443 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2444
2445def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2446 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2447
2448
2449
Chris Lattner595088a2005-11-17 07:30:41 +00002450// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002451def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2452def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2453def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2454def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002455def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2456def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002457def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2458def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002459def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2460 (ADDIS $in, tglobaltlsaddr:$g)>;
2461def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002462 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002463def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2464 (ADDIS $in, tglobaladdr:$g)>;
2465def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2466 (ADDIS $in, tconstpool:$g)>;
2467def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2468 (ADDIS $in, tjumptable:$g)>;
2469def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2470 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002471
Roman Divacky32143e22013-12-20 18:08:54 +00002472// Support for thread-local storage.
2473def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2474 [(set i32:$rD, (PPCppc32GOT))]>;
2475
Hal Finkel7c8ae532014-07-25 17:47:22 +00002476// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2477// This uses two output registers, the first as the real output, the second as a
2478// temporary register, used internally in code generation.
2479def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2480 []>, NoEncode<"$rT">;
2481
Roman Divacky32143e22013-12-20 18:08:54 +00002482def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002483 "#LDgotTprelL32",
2484 [(set i32:$rD,
2485 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002486def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2487 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2488
Hal Finkel7c8ae532014-07-25 17:47:22 +00002489def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2490 "#ADDItlsgdL32",
2491 [(set i32:$rD,
2492 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002493def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2494 "#ADDItlsldL32",
2495 [(set i32:$rD,
2496 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002497def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2498 "#ADDIdtprelL32",
2499 [(set i32:$rD,
2500 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2501def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2502 "#ADDISdtprelHA32",
2503 [(set i32:$rD,
2504 (PPCaddisDtprelHA i32:$reg,
2505 tglobaltlsaddr:$disp))]>;
2506
Hal Finkel3ee2af72014-07-18 23:29:49 +00002507// Support for Position-independent code
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002508def LWZtoc : Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2509 "#LWZtoc",
2510 [(set i32:$rD,
2511 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002512// Get Global (GOT) Base Register offset, from the word immediately preceding
2513// the function label.
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002514def UpdateGBR : Pseudo<(outs gprc:$rD, gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002515
2516
Chris Lattnerfea33f72005-12-06 02:10:38 +00002517// Standard shifts. These are represented separately from the real shifts above
2518// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2519// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002520def : Pat<(sra i32:$rS, i32:$rB),
2521 (SRAW $rS, $rB)>;
2522def : Pat<(srl i32:$rS, i32:$rB),
2523 (SRW $rS, $rB)>;
2524def : Pat<(shl i32:$rS, i32:$rB),
2525 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002526
Evan Chenge71fe34d2006-10-09 20:57:25 +00002527def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002528 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002529def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002530 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002531def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002532 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002533def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002534 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002535def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002536 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002537def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002538 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002539def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002540 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002541def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002542 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002543def : Pat<(f64 (extloadf32 iaddr:$src)),
2544 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2545def : Pat<(f64 (extloadf32 xaddr:$src)),
2546 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2547
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002548def : Pat<(f64 (fextend f32:$src)),
2549 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002550
Robin Morisset9098fee2014-10-03 18:04:36 +00002551// Only seq_cst fences require the heavyweight sync (SYNC 0).
2552// All others can use the lightweight sync (SYNC 1).
2553// source: http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
2554// The rule for seq_cst is duplicated to work with both 64 bits and 32 bits
2555// versions of Power.
2556def : Pat<(atomic_fence (i64 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2557def : Pat<(atomic_fence (i32 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2558def : Pat<(atomic_fence (imm), (imm)), (SYNC 1)>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00002559def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002560
Hal Finkel2e103312013-04-03 04:01:11 +00002561// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2562def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2563 (FNMSUB $A, $C, $B)>;
2564def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2565 (FNMSUB $A, $C, $B)>;
2566def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2567 (FNMSUBS $A, $C, $B)>;
2568def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2569 (FNMSUBS $A, $C, $B)>;
2570
Hal Finkeldbc78e12013-08-19 05:01:02 +00002571// FCOPYSIGN's operand types need not agree.
2572def : Pat<(fcopysign f64:$frB, f32:$frA),
2573 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2574def : Pat<(fcopysign f32:$frB, f64:$frA),
2575 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2576
Chris Lattner2a85fa12006-03-25 07:51:43 +00002577include "PPCInstrAltivec.td"
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00002578include "PPCInstrSPE.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002579include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002580include "PPCInstrVSX.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002581
Hal Finkel940ab932014-02-28 00:27:01 +00002582def crnot : OutPatFrag<(ops node:$in),
2583 (CRNOR $in, $in)>;
2584def : Pat<(not i1:$in),
2585 (crnot $in)>;
2586
2587// Patterns for arithmetic i1 operations.
2588def : Pat<(add i1:$a, i1:$b),
2589 (CRXOR $a, $b)>;
2590def : Pat<(sub i1:$a, i1:$b),
2591 (CRXOR $a, $b)>;
2592def : Pat<(mul i1:$a, i1:$b),
2593 (CRAND $a, $b)>;
2594
2595// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2596// (-1 is used to mean all bits set).
2597def : Pat<(i1 -1), (CRSET)>;
2598
2599// i1 extensions, implemented in terms of isel.
2600def : Pat<(i32 (zext i1:$in)),
2601 (SELECT_I4 $in, (LI 1), (LI 0))>;
2602def : Pat<(i32 (sext i1:$in)),
2603 (SELECT_I4 $in, (LI -1), (LI 0))>;
2604
2605def : Pat<(i64 (zext i1:$in)),
2606 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2607def : Pat<(i64 (sext i1:$in)),
2608 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2609
2610// FIXME: We should choose either a zext or a sext based on other constants
2611// already around.
2612def : Pat<(i32 (anyext i1:$in)),
2613 (SELECT_I4 $in, (LI 1), (LI 0))>;
2614def : Pat<(i64 (anyext i1:$in)),
2615 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2616
2617// match setcc on i1 variables.
2618def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
2619 (CRANDC $s2, $s1)>;
2620def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2621 (CRANDC $s2, $s1)>;
2622def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
2623 (CRORC $s2, $s1)>;
2624def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2625 (CRORC $s2, $s1)>;
2626def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2627 (CREQV $s1, $s2)>;
2628def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
2629 (CRORC $s1, $s2)>;
2630def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2631 (CRORC $s1, $s2)>;
2632def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
2633 (CRANDC $s1, $s2)>;
2634def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2635 (CRANDC $s1, $s2)>;
2636def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2637 (CRXOR $s1, $s2)>;
2638
2639// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2640// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2641// floating-point types.
2642
2643multiclass CRNotPat<dag pattern, dag result> {
2644 def : Pat<pattern, (crnot result)>;
2645 def : Pat<(not pattern), result>;
2646
2647 // We can also fold the crnot into an extension:
2648 def : Pat<(i32 (zext pattern)),
2649 (SELECT_I4 result, (LI 0), (LI 1))>;
2650 def : Pat<(i32 (sext pattern)),
2651 (SELECT_I4 result, (LI 0), (LI -1))>;
2652
2653 // We can also fold the crnot into an extension:
2654 def : Pat<(i64 (zext pattern)),
2655 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2656 def : Pat<(i64 (sext pattern)),
2657 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2658
2659 // FIXME: We should choose either a zext or a sext based on other constants
2660 // already around.
2661 def : Pat<(i32 (anyext pattern)),
2662 (SELECT_I4 result, (LI 0), (LI 1))>;
2663
2664 def : Pat<(i64 (anyext pattern)),
2665 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2666}
2667
2668// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2669// we need to write imm:$imm in the output patterns below, not just $imm, or
2670// else the resulting matcher will not correctly add the immediate operand
2671// (making it a register operand instead).
2672
2673// extended SETCC.
2674multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2675 OutPatFrag rfrag, OutPatFrag rfrag8> {
2676 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2677 (rfrag $s1)>;
2678 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2679 (rfrag8 $s1)>;
2680 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2681 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2682 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2683 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2684
2685 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2686 (rfrag $s1)>;
2687 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2688 (rfrag8 $s1)>;
2689 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2690 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2691 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2692 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2693}
2694
2695// Note that we do all inversions below with i(32|64)not, instead of using
2696// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2697// has 2-cycle latency.
2698
2699defm : ExtSetCCPat<SETEQ,
2700 PatFrag<(ops node:$in, node:$cc),
2701 (setcc $in, 0, $cc)>,
2702 OutPatFrag<(ops node:$in),
2703 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2704 OutPatFrag<(ops node:$in),
2705 (RLDICL (CNTLZD $in), 58, 63)> >;
2706
2707defm : ExtSetCCPat<SETNE,
2708 PatFrag<(ops node:$in, node:$cc),
2709 (setcc $in, 0, $cc)>,
2710 OutPatFrag<(ops node:$in),
2711 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2712 OutPatFrag<(ops node:$in),
2713 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2714
2715defm : ExtSetCCPat<SETLT,
2716 PatFrag<(ops node:$in, node:$cc),
2717 (setcc $in, 0, $cc)>,
2718 OutPatFrag<(ops node:$in),
2719 (RLWINM $in, 1, 31, 31)>,
2720 OutPatFrag<(ops node:$in),
2721 (RLDICL $in, 1, 63)> >;
2722
2723defm : ExtSetCCPat<SETGE,
2724 PatFrag<(ops node:$in, node:$cc),
2725 (setcc $in, 0, $cc)>,
2726 OutPatFrag<(ops node:$in),
2727 (RLWINM (i32not $in), 1, 31, 31)>,
2728 OutPatFrag<(ops node:$in),
2729 (RLDICL (i64not $in), 1, 63)> >;
2730
2731defm : ExtSetCCPat<SETGT,
2732 PatFrag<(ops node:$in, node:$cc),
2733 (setcc $in, 0, $cc)>,
2734 OutPatFrag<(ops node:$in),
2735 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
2736 OutPatFrag<(ops node:$in),
2737 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
2738
2739defm : ExtSetCCPat<SETLE,
2740 PatFrag<(ops node:$in, node:$cc),
2741 (setcc $in, 0, $cc)>,
2742 OutPatFrag<(ops node:$in),
2743 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
2744 OutPatFrag<(ops node:$in),
2745 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
2746
2747defm : ExtSetCCPat<SETLT,
2748 PatFrag<(ops node:$in, node:$cc),
2749 (setcc $in, -1, $cc)>,
2750 OutPatFrag<(ops node:$in),
2751 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
2752 OutPatFrag<(ops node:$in),
2753 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2754
2755defm : ExtSetCCPat<SETGE,
2756 PatFrag<(ops node:$in, node:$cc),
2757 (setcc $in, -1, $cc)>,
2758 OutPatFrag<(ops node:$in),
2759 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
2760 OutPatFrag<(ops node:$in),
2761 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2762
2763defm : ExtSetCCPat<SETGT,
2764 PatFrag<(ops node:$in, node:$cc),
2765 (setcc $in, -1, $cc)>,
2766 OutPatFrag<(ops node:$in),
2767 (RLWINM (i32not $in), 1, 31, 31)>,
2768 OutPatFrag<(ops node:$in),
2769 (RLDICL (i64not $in), 1, 63)> >;
2770
2771defm : ExtSetCCPat<SETLE,
2772 PatFrag<(ops node:$in, node:$cc),
2773 (setcc $in, -1, $cc)>,
2774 OutPatFrag<(ops node:$in),
2775 (RLWINM $in, 1, 31, 31)>,
2776 OutPatFrag<(ops node:$in),
2777 (RLDICL $in, 1, 63)> >;
2778
2779// SETCC for i32.
2780def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
2781 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2782def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
2783 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2784def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
2785 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2786def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
2787 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2788def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
2789 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2790def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
2791 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2792
2793// For non-equality comparisons, the default code would materialize the
2794// constant, then compare against it, like this:
2795// lis r2, 4660
2796// ori r2, r2, 22136
2797// cmpw cr0, r3, r2
2798// beq cr0,L6
2799// Since we are just comparing for equality, we can emit this instead:
2800// xoris r0,r3,0x1234
2801// cmplwi cr0,r0,0x5678
2802// beq cr0,L6
2803
2804def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
2805 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2806 (LO16 imm:$imm)), sub_eq)>;
2807
2808defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
2809 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2810defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
2811 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2812defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
2813 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2814defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
2815 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2816defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
2817 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2818defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
2819 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2820
2821defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
2822 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2823 (LO16 imm:$imm)), sub_eq)>;
2824
2825def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
2826 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2827def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
2828 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2829def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
2830 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2831def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
2832 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2833def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
2834 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2835
2836defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
2837 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2838defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
2839 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2840defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
2841 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2842defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
2843 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2844defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
2845 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2846
2847// SETCC for i64.
2848def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
2849 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2850def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
2851 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2852def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
2853 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2854def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
2855 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2856def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
2857 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2858def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
2859 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2860
2861// For non-equality comparisons, the default code would materialize the
2862// constant, then compare against it, like this:
2863// lis r2, 4660
2864// ori r2, r2, 22136
2865// cmpd cr0, r3, r2
2866// beq cr0,L6
2867// Since we are just comparing for equality, we can emit this instead:
2868// xoris r0,r3,0x1234
2869// cmpldi cr0,r0,0x5678
2870// beq cr0,L6
2871
2872def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
2873 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2874 (LO16 imm:$imm)), sub_eq)>;
2875
2876defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
2877 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2878defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
2879 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2880defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
2881 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2882defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
2883 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2884defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
2885 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2886defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
2887 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2888
2889defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
2890 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2891 (LO16 imm:$imm)), sub_eq)>;
2892
2893def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
2894 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2895def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
2896 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2897def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
2898 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2899def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
2900 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2901def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
2902 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2903
2904defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
2905 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2906defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
2907 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2908defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
2909 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2910defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
2911 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2912defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
2913 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2914
2915// SETCC for f32.
2916def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
2917 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2918def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
2919 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2920def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
2921 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2922def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
2923 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2924def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
2925 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2926def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
2927 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2928def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
2929 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2930
2931defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
2932 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2933defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
2934 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2935defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
2936 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2937defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
2938 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2939defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
2940 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2941defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
2942 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2943defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
2944 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2945
2946// SETCC for f64.
2947def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
2948 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2949def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
2950 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2951def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
2952 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2953def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
2954 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2955def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
2956 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2957def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
2958 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2959def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
2960 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2961
2962defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
2963 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2964defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
2965 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2966defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
2967 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2968defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
2969 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2970defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
2971 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2972defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
2973 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2974defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
2975 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2976
2977// match select on i1 variables:
2978def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
2979 (CROR (CRAND $cond , $tval),
2980 (CRAND (crnot $cond), $fval))>;
2981
2982// match selectcc on i1 variables:
2983// select (lhs == rhs), tval, fval is:
2984// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
2985def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
2986 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
2987 (CRAND (CRORC $lhs, $rhs), $fval))>;
2988def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
2989 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
2990 (CRAND (CRANDC $lhs, $rhs), $fval))>;
2991def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
2992 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
2993 (CRAND (CRXOR $lhs, $rhs), $fval))>;
2994def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
2995 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
2996 (CRAND (CRANDC $rhs, $lhs), $fval))>;
2997def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
2998 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
2999 (CRAND (CRORC $rhs, $lhs), $fval))>;
3000def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
3001 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
3002 (CRAND (CRXOR $lhs, $rhs), $tval))>;
3003
3004// match selectcc on i1 variables with non-i1 output.
3005def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
3006 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3007def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
3008 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3009def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
3010 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
3011def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
3012 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3013def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
3014 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3015def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
3016 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3017
3018def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
3019 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3020def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
3021 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3022def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
3023 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
3024def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
3025 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3026def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
3027 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3028def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
3029 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3030
3031def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
3032 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3033def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
3034 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3035def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
3036 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
3037def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
3038 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3039def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
3040 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3041def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
3042 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3043
3044def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
3045 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3046def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
3047 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3048def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
3049 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
3050def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
3051 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3052def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
3053 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3054def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3055 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3056
3057def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
3058 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3059def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
3060 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3061def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3062 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3063def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
3064 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3065def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
3066 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3067def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3068 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3069
3070let usesCustomInserter = 1 in {
3071def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3072 "#ANDIo_1_EQ_BIT",
3073 [(set i1:$dst, (trunc (not i32:$in)))]>;
3074def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3075 "#ANDIo_1_GT_BIT",
3076 [(set i1:$dst, (trunc i32:$in))]>;
3077
3078def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3079 "#ANDIo_1_EQ_BIT8",
3080 [(set i1:$dst, (trunc (not i64:$in)))]>;
3081def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3082 "#ANDIo_1_GT_BIT8",
3083 [(set i1:$dst, (trunc i64:$in))]>;
3084}
3085
3086def : Pat<(i1 (not (trunc i32:$in))),
3087 (ANDIo_1_EQ_BIT $in)>;
3088def : Pat<(i1 (not (trunc i64:$in))),
3089 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003090
3091//===----------------------------------------------------------------------===//
3092// PowerPC Instructions used for assembler/disassembler only
3093//
3094
Joerg Sonnenberger9dedceb2014-08-05 13:34:01 +00003095// FIXME: For B=0 or B > 8, the registers following RT are used.
3096// WARNING: Do not add patterns for this instruction without fixing this.
3097def LSWI : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B),
3098 "lswi $RT, $A, $B", IIC_LdStLoad, []>;
3099
3100// FIXME: For B=0 or B > 8, the registers following RT are used.
3101// WARNING: Do not add patterns for this instruction without fixing this.
3102def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B),
3103 "stswi $RT, $A, $B", IIC_LdStLoad, []>;
3104
Ulrich Weigand300b6872013-05-03 19:51:09 +00003105def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003106 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003107
3108def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003109 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003110
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003111def EIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003112 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003113
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003114def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003115 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003116
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003117def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3118 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3119
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003120def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3121 "mtsr $SR, $RS", IIC_SprMTSR>;
3122
3123def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3124 "mfsr $RS, $SR", IIC_SprMFSR>;
3125
3126def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3127 "mtsrin $RS, $RB", IIC_SprMTSR>;
3128
3129def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3130 "mfsrin $RS, $RB", IIC_SprMFSR>;
3131
Roman Divacky62cb6352013-09-12 17:50:54 +00003132def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003133 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003134
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003135def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3136 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3137 let L = 0;
3138}
3139
3140def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3141 Requires<[IsBookE]> {
3142 bits<1> E;
3143
3144 let Inst{16} = E;
3145 let Inst{21-30} = 163;
3146}
3147
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003148def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B),
3149 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
3150def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B),
3151 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003152
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003153def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3154def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3155def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
3156def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003157
Roman Divacky62cb6352013-09-12 17:50:54 +00003158def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003159 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003160
3161def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003162 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003163
3164def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003165 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003166
3167def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003168 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003169
3170def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003171 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003172
Hal Finkel3e5a3602013-11-27 23:26:09 +00003173def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003174
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003175def TLBIA : XForm_0<31, 370, (outs), (ins),
3176 "tlbia", IIC_SprTLBIA, []>;
3177
Roman Divacky62cb6352013-09-12 17:50:54 +00003178def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003179 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003180
3181def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003182 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003183
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003184def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3185 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3186def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3187 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3188
Roman Divacky62cb6352013-09-12 17:50:54 +00003189def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003190 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003191
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003192def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3193 IIC_LdStLoad>, Requires<[IsBookE]>;
3194
3195def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3196 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003197
3198def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3199 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3200
3201def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3202 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3203
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003204def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3205 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3206
3207def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3208 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3209
3210def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3211 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3212 Requires<[IsPPC4xx]>;
3213def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3214 (ins gprc:$RST, gprc:$A, gprc:$B),
3215 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3216 Requires<[IsPPC4xx]>, isDOT;
3217
Joerg Sonnenbergera3d4dc92014-08-07 12:39:59 +00003218def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>;
3219
Joerg Sonnenberger83ef5c72014-08-07 12:35:16 +00003220def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>,
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003221 Requires<[IsBookE]>;
3222def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3223 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003224
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003225def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3226 Requires<[IsE500]>;
3227def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3228 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003229
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003230def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003231 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003232def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003233 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003234
Ulrich Weigandd8394902013-05-03 19:50:27 +00003235//===----------------------------------------------------------------------===//
3236// PowerPC Assembler Instruction Aliases
3237//
3238
3239// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3240// These are aliases that require C++ handling to convert to the target
3241// instruction, while InstAliases can be handled directly by tblgen.
3242class PPCAsmPseudo<string asm, dag iops>
3243 : Instruction {
3244 let Namespace = "PPC";
3245 bit PPC64 = 0; // Default value, override with isPPC64
3246
3247 let OutOperandList = (outs);
3248 let InOperandList = iops;
3249 let Pattern = [];
3250 let AsmString = asm;
3251 let isAsmParserOnly = 1;
3252 let isPseudo = 1;
3253}
3254
Ulrich Weigand4c440322013-06-10 17:19:43 +00003255def : InstAlias<"sc", (SC 0)>;
3256
Hal Finkelfe3368c2014-10-02 22:34:22 +00003257def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>;
3258def : InstAlias<"msync", (SYNC 0)>, Requires<[HasSYNC]>;
3259def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>;
3260def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003261
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003262def : InstAlias<"wait", (WAIT 0)>;
3263def : InstAlias<"waitrsv", (WAIT 1)>;
3264def : InstAlias<"waitimpl", (WAIT 2)>;
3265
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003266def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3267
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003268def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3269def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3270def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3271def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3272
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003273def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3274def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3275
Joerg Sonnenberger853feaa2014-08-07 13:16:58 +00003276def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>;
3277def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>;
3278
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003279def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3280def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3281
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003282def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3283def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003284
3285def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3286def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3287
3288def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3289def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3290
3291def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3292def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3293
3294def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3295def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3296
3297def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3298def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3299
Joerg Sonnenberger936a4c82014-08-05 14:53:05 +00003300def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3301def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>;
3302
3303def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3304def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>;
3305
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003306def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3307def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3308
3309def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3310def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3311
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003312def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3313def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3314
Ulrich Weigande840ee22013-07-08 15:20:38 +00003315def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003316def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003317def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3318
Joerg Sonnenberger1837a7b2014-08-07 13:06:23 +00003319def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>;
3320def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>;
3321
Joerg Sonnenberger048284e2014-08-05 14:18:16 +00003322def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>;
3323def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3324def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>;
3325def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3326
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003327def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3328
Ulrich Weigandd8394902013-05-03 19:50:27 +00003329def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003330def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3331
3332def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3333def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3334
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003335def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3336
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003337foreach BATR = 0-3 in {
3338 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3339 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3340 Requires<[IsPPC6xx]>;
3341 def : InstAlias<"mfdbatu $Rx, "#BATR,
3342 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3343 Requires<[IsPPC6xx]>;
3344 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3345 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3346 Requires<[IsPPC6xx]>;
3347 def : InstAlias<"mfdbatl $Rx, "#BATR,
3348 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3349 Requires<[IsPPC6xx]>;
3350 def : InstAlias<"mtibatu "#BATR#", $Rx",
3351 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3352 Requires<[IsPPC6xx]>;
3353 def : InstAlias<"mfibatu $Rx, "#BATR,
3354 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3355 Requires<[IsPPC6xx]>;
3356 def : InstAlias<"mtibatl "#BATR#", $Rx",
3357 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3358 Requires<[IsPPC6xx]>;
3359 def : InstAlias<"mfibatl $Rx, "#BATR,
3360 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3361 Requires<[IsPPC6xx]>;
3362}
3363
Joerg Sonnenbergerc4ce4292014-08-05 15:45:15 +00003364foreach BR = 0-7 in {
3365 def : InstAlias<"mfbr"#BR#" $Rx",
3366 (MFDCR gprc:$Rx, !add(BR, 0x80))>,
3367 Requires<[IsPPC4xx]>;
3368 def : InstAlias<"mtbr"#BR#" $Rx",
3369 (MTDCR gprc:$Rx, !add(BR, 0x80))>,
3370 Requires<[IsPPC4xx]>;
3371}
3372
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003373def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3374def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3375
3376def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3377def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3378
3379def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3380def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3381
3382def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3383def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3384
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00003385def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>;
3386def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>;
3387
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003388def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3389def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3390
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003391def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003392
Ulrich Weigand4069e242013-06-25 13:16:48 +00003393def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3394 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3395def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3396 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3397def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3398 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3399def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3400 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3401
3402def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3403def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3404def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3405def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3406
Roman Divacky62cb6352013-09-12 17:50:54 +00003407def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3408def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3409
Joerg Sonnenberger84d35df2014-08-07 13:35:34 +00003410def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>;
3411def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>;
3412
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003413foreach SPRG = 0-3 in {
3414 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3415 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3416 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3417 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3418}
3419foreach SPRG = 4-7 in {
3420 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3421 Requires<[IsBookE]>;
3422 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3423 Requires<[IsBookE]>;
3424 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3425 Requires<[IsBookE]>;
3426 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3427 Requires<[IsBookE]>;
3428}
Roman Divacky62cb6352013-09-12 17:50:54 +00003429
3430def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3431
3432def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3433def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3434
3435def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3436
3437def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3438def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3439
3440def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3441def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3442def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3443def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3444
3445def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3446
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003447def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
3448 Requires<[IsPPC4xx]>;
3449def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
3450 Requires<[IsPPC4xx]>;
3451def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
3452 Requires<[IsPPC4xx]>;
3453def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
3454 Requires<[IsPPC4xx]>;
3455
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003456def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3457 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3458def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3459 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3460def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3461 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3462def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3463 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3464def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3465 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3466def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3467 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3468def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3469 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3470def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3471 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3472def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3473 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3474def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3475 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003476def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3477 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003478def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3479 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003480def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3481 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003482def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3483 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3484def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3485 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3486def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3487 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3488def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3489 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3490def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3491 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3492
3493def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3494def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3495def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3496def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3497def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3498def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3499
3500def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3501 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3502def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3503 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3504def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3505 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3506def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3507 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3508def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3509 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3510def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3511 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3512def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3513 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3514def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3515 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003516def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3517 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003518def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3519 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003520def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3521 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003522def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3523 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3524def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3525 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3526def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3527 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3528def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3529 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3530def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3531 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3532
3533def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3534def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3535def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3536def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3537def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3538def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003539
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003540// These generic branch instruction forms are used for the assembler parser only.
3541// Defs and Uses are conservative, since we don't know the BO value.
3542let PPC970_Unit = 7 in {
3543 let Defs = [CTR], Uses = [CTR, RM] in {
3544 def gBC : BForm_3<16, 0, 0, (outs),
3545 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3546 "bc $bo, $bi, $dst">;
3547 def gBCA : BForm_3<16, 1, 0, (outs),
3548 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3549 "bca $bo, $bi, $dst">;
3550 }
3551 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3552 def gBCL : BForm_3<16, 0, 1, (outs),
3553 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3554 "bcl $bo, $bi, $dst">;
3555 def gBCLA : BForm_3<16, 1, 1, (outs),
3556 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3557 "bcla $bo, $bi, $dst">;
3558 }
3559 let Defs = [CTR], Uses = [CTR, LR, RM] in
3560 def gBCLR : XLForm_2<19, 16, 0, (outs),
3561 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003562 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003563 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3564 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3565 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003566 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003567 let Defs = [CTR], Uses = [CTR, LR, RM] in
3568 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3569 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003570 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003571 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3572 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3573 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003574 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003575}
3576def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3577def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3578def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3579def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3580
Ulrich Weigand86247b62013-06-24 16:52:04 +00003581multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3582 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3583 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3584 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3585 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3586 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3587 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003588}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003589multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3590 : BranchSimpleMnemonic1<name, pm, bo> {
3591 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
3592 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003593}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003594defm : BranchSimpleMnemonic2<"t", "", 12>;
3595defm : BranchSimpleMnemonic2<"f", "", 4>;
3596defm : BranchSimpleMnemonic2<"t", "-", 14>;
3597defm : BranchSimpleMnemonic2<"f", "-", 6>;
3598defm : BranchSimpleMnemonic2<"t", "+", 15>;
3599defm : BranchSimpleMnemonic2<"f", "+", 7>;
3600defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
3601defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
3602defm : BranchSimpleMnemonic1<"dzt", "", 10>;
3603defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003604
Ulrich Weigand86247b62013-06-24 16:52:04 +00003605multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
3606 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00003607 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003608 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003609 (BCC bibo, CR0, condbrtarget:$dst)>;
3610
Ulrich Weigand86247b62013-06-24 16:52:04 +00003611 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003612 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003613 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003614 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
3615
Ulrich Weigand86247b62013-06-24 16:52:04 +00003616 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003617 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003618 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003619 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003620
Ulrich Weigand86247b62013-06-24 16:52:04 +00003621 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003622 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003623 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003624 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003625
Ulrich Weigand86247b62013-06-24 16:52:04 +00003626 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003627 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003628 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003629 (BCCL bibo, CR0, condbrtarget:$dst)>;
3630
Ulrich Weigand86247b62013-06-24 16:52:04 +00003631 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003632 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003633 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003634 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
3635
Ulrich Weigand86247b62013-06-24 16:52:04 +00003636 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003637 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003638 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003639 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00003640
Ulrich Weigand86247b62013-06-24 16:52:04 +00003641 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003642 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003643 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003644 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00003645}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003646multiclass BranchExtendedMnemonic<string name, int bibo> {
3647 defm : BranchExtendedMnemonicPM<name, "", bibo>;
3648 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
3649 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
3650}
Ulrich Weigand39740622013-06-10 17:18:29 +00003651defm : BranchExtendedMnemonic<"lt", 12>;
3652defm : BranchExtendedMnemonic<"gt", 44>;
3653defm : BranchExtendedMnemonic<"eq", 76>;
3654defm : BranchExtendedMnemonic<"un", 108>;
3655defm : BranchExtendedMnemonic<"so", 108>;
3656defm : BranchExtendedMnemonic<"ge", 4>;
3657defm : BranchExtendedMnemonic<"nl", 4>;
3658defm : BranchExtendedMnemonic<"le", 36>;
3659defm : BranchExtendedMnemonic<"ng", 36>;
3660defm : BranchExtendedMnemonic<"ne", 68>;
3661defm : BranchExtendedMnemonic<"nu", 100>;
3662defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003663
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003664def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
3665def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
3666def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
3667def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003668def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003669def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003670def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003671def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
3672
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003673def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
3674def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
3675def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
3676def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003677def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003678def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003679def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003680def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
3681
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00003682multiclass TrapExtendedMnemonic<string name, int to> {
3683 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
3684 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
3685 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
3686 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
3687}
3688defm : TrapExtendedMnemonic<"lt", 16>;
3689defm : TrapExtendedMnemonic<"le", 20>;
3690defm : TrapExtendedMnemonic<"eq", 4>;
3691defm : TrapExtendedMnemonic<"ge", 12>;
3692defm : TrapExtendedMnemonic<"gt", 8>;
3693defm : TrapExtendedMnemonic<"nl", 12>;
3694defm : TrapExtendedMnemonic<"ne", 24>;
3695defm : TrapExtendedMnemonic<"ng", 20>;
3696defm : TrapExtendedMnemonic<"llt", 2>;
3697defm : TrapExtendedMnemonic<"lle", 6>;
3698defm : TrapExtendedMnemonic<"lge", 5>;
3699defm : TrapExtendedMnemonic<"lgt", 1>;
3700defm : TrapExtendedMnemonic<"lnl", 5>;
3701defm : TrapExtendedMnemonic<"lng", 6>;
3702defm : TrapExtendedMnemonic<"u", 31>;
Robin Morissete1ca44b2014-10-02 22:27:07 +00003703
3704// Atomic loads
3705def : Pat<(atomic_load_8 iaddr:$src), (LBZ memri:$src)>;
3706def : Pat<(atomic_load_16 iaddr:$src), (LHZ memri:$src)>;
3707def : Pat<(atomic_load_32 iaddr:$src), (LWZ memri:$src)>;
3708def : Pat<(atomic_load_8 xaddr:$src), (LBZX memrr:$src)>;
3709def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>;
3710def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>;
3711
3712// Atomic stores
3713def : Pat<(atomic_store_8 iaddr:$ptr, i32:$val), (STB gprc:$val, memri:$ptr)>;
3714def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH gprc:$val, memri:$ptr)>;
3715def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW gprc:$val, memri:$ptr)>;
3716def : Pat<(atomic_store_8 xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>;
3717def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>;
3718def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>;