blob: b83ca09548c52258252cd5a7854110b3416cc994 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000042def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
43def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000044def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
45def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
47def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000048def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
49def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000050def X86pshufb : SDNode<"X86ISD::PSHUFB",
51 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
52 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000053def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000054 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000055 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000056def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000057 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000058 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86pextrb : SDNode<"X86ISD::PEXTRB",
60 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
61def X86pextrw : SDNode<"X86ISD::PEXTRW",
62 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
63def X86pinsrb : SDNode<"X86ISD::PINSRB",
64 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
65 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
66def X86pinsrw : SDNode<"X86ISD::PINSRW",
67 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
68 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
69def X86insrtps : SDNode<"X86ISD::INSERTPS",
70 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
71 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
72def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
73 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
74def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000075 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000076def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
77def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
78def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
79def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
80def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
81def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
82def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
83def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
84def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
85def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
86def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
87def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
88
89def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000090 SDTCisVec<1>,
91 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000092def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000093def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000094
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +000095// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
96// translated into one of the target nodes below during lowering.
97// Note: this is a work in progress...
98def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
99def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
100 SDTCisSameAs<0,2>]>;
101
102def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
103 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
104def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
105 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
106
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000107def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
108
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000109def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
110
111def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
112def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
113def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
114
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000115def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
116def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
117
118def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
119def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
120def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
121
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000122def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
123def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
124
125def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000126def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000127def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000128def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
129
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000130def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
131def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000132
Craig Topper7704bd72011-11-26 20:47:44 +0000133def X86Unpcklp : SDNode<"X86ISD::UNPCKLP", SDTShuff2Op>;
134def X86Unpckhp : SDNode<"X86ISD::UNPCKHP", SDTShuff2Op>;
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000135
Craig Topper7704bd72011-11-26 20:47:44 +0000136def X86Punpckl : SDNode<"X86ISD::PUNPCKL", SDTShuff2Op>;
137def X86Punpckh : SDNode<"X86ISD::PUNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000138
Craig Topperbafd2242011-11-30 06:25:25 +0000139def X86VPermilp : SDNode<"X86ISD::VPERMILP", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000140
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000141def X86VPerm2f128 : SDNode<"X86ISD::VPERM2F128", SDTShuff3OpI>;
Craig Topper818a9832011-11-28 10:14:51 +0000142def X86VPerm2i128 : SDNode<"X86ISD::VPERM2I128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000143
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000144def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
145
David Greene03264ef2010-07-12 23:41:28 +0000146//===----------------------------------------------------------------------===//
147// SSE Complex Patterns
148//===----------------------------------------------------------------------===//
149
150// These are 'extloads' from a scalar to the low element of a vector, zeroing
151// the top elements. These are used for the SSE 'ss' and 'sd' instruction
152// forms.
153def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000154 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
155 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000156def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000157 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
158 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000159
160def ssmem : Operand<v4f32> {
161 let PrintMethod = "printf32mem";
162 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
163 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000164 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000165}
166def sdmem : Operand<v2f64> {
167 let PrintMethod = "printf64mem";
168 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
169 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000170 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000171}
172
173//===----------------------------------------------------------------------===//
174// SSE pattern fragments
175//===----------------------------------------------------------------------===//
176
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000177// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000178def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
179def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
180def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
181def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
182
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000183// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000184def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
185def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
186def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
187def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
188
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000189// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000190def alignedstore : PatFrag<(ops node:$val, node:$ptr),
191 (store node:$val, node:$ptr), [{
192 return cast<StoreSDNode>(N)->getAlignment() >= 16;
193}]>;
194
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000195// Like 'store', but always requires 256-bit vector alignment.
196def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
197 (store node:$val, node:$ptr), [{
198 return cast<StoreSDNode>(N)->getAlignment() >= 32;
199}]>;
200
201// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000202def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
203 return cast<LoadSDNode>(N)->getAlignment() >= 16;
204}]>;
205
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000206// Like 'load', but always requires 256-bit vector alignment.
207def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
208 return cast<LoadSDNode>(N)->getAlignment() >= 32;
209}]>;
210
David Greene03264ef2010-07-12 23:41:28 +0000211def alignedloadfsf32 : PatFrag<(ops node:$ptr),
212 (f32 (alignedload node:$ptr))>;
213def alignedloadfsf64 : PatFrag<(ops node:$ptr),
214 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000215
216// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000217def alignedloadv4f32 : PatFrag<(ops node:$ptr),
218 (v4f32 (alignedload node:$ptr))>;
219def alignedloadv2f64 : PatFrag<(ops node:$ptr),
220 (v2f64 (alignedload node:$ptr))>;
221def alignedloadv4i32 : PatFrag<(ops node:$ptr),
222 (v4i32 (alignedload node:$ptr))>;
223def alignedloadv2i64 : PatFrag<(ops node:$ptr),
224 (v2i64 (alignedload node:$ptr))>;
225
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000226// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000227def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000228 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000229def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000230 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000231def alignedloadv8i32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000232 (v8i32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000233def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000234 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000235
236// Like 'load', but uses special alignment checks suitable for use in
237// memory operands in most SSE instructions, which are required to
238// be naturally aligned on some targets but not on others. If the subtarget
239// allows unaligned accesses, match any load, though this may require
240// setting a feature bit in the processor (on startup, for example).
241// Opteron 10h and later implement such a feature.
242def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
243 return Subtarget->hasVectorUAMem()
244 || cast<LoadSDNode>(N)->getAlignment() >= 16;
245}]>;
246
247def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
248def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000249
250// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000251def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
252def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
253def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
254def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000255def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000256def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
257
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000258// 256-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000259def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
260def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000261def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
262def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
Craig Topper682b8502011-11-02 04:42:13 +0000263def memopv16i16 : PatFrag<(ops node:$ptr), (v16i16 (memop node:$ptr))>;
264def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000265
266// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
267// 16-byte boundary.
268// FIXME: 8 byte alignment for mmx reads is not required
269def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
270 return cast<LoadSDNode>(N)->getAlignment() >= 8;
271}]>;
272
Dale Johannesendd224d22010-09-30 23:57:10 +0000273def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000274
275// MOVNT Support
276// Like 'store', but requires the non-temporal bit to be set
277def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
278 (st node:$val, node:$ptr), [{
279 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
280 return ST->isNonTemporal();
281 return false;
282}]>;
283
284def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
285 (st node:$val, node:$ptr), [{
286 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
287 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
288 ST->getAddressingMode() == ISD::UNINDEXED &&
289 ST->getAlignment() >= 16;
290 return false;
291}]>;
292
293def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
294 (st node:$val, node:$ptr), [{
295 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
296 return ST->isNonTemporal() &&
297 ST->getAlignment() < 16;
298 return false;
299}]>;
300
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000301// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000302def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
303def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
304def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
305def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
306def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
307def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
308
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000309// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000310def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
311def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000312def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000313def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000314
David Greene03264ef2010-07-12 23:41:28 +0000315def vzmovl_v2i64 : PatFrag<(ops node:$src),
316 (bitconvert (v2i64 (X86vzmovl
317 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
318def vzmovl_v4i32 : PatFrag<(ops node:$src),
319 (bitconvert (v4i32 (X86vzmovl
320 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
321
322def vzload_v2i64 : PatFrag<(ops node:$src),
323 (bitconvert (v2i64 (X86vzload node:$src)))>;
324
325
326def fp32imm0 : PatLeaf<(f32 fpimm), [{
327 return N->isExactlyValue(+0.0);
328}]>;
329
330// BYTE_imm - Transform bit immediates into byte immediates.
331def BYTE_imm : SDNodeXForm<imm, [{
332 // Transformation function: imm >> 3
333 return getI32Imm(N->getZExtValue() >> 3);
334}]>;
335
336// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
337// SHUFP* etc. imm.
338def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
339 return getI8Imm(X86::getShuffleSHUFImmediate(N));
340}]>;
341
342// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
343// PSHUFHW imm.
344def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
345 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
346}]>;
347
348// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
349// PSHUFLW imm.
350def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
351 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
352}]>;
353
354// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
355// a PALIGNR imm.
356def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
357 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
358}]>;
359
David Greenec4da1102011-02-03 15:50:00 +0000360// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
361// to VEXTRACTF128 imm.
362def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
363 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
364}]>;
365
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000366// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000367// VINSERTF128 imm.
368def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
369 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
370}]>;
371
David Greene03264ef2010-07-12 23:41:28 +0000372def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
373 (vector_shuffle node:$lhs, node:$rhs), [{
374 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
375 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
376}]>;
377
378def movddup : PatFrag<(ops node:$lhs, node:$rhs),
379 (vector_shuffle node:$lhs, node:$rhs), [{
380 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
381}]>;
382
383def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
384 (vector_shuffle node:$lhs, node:$rhs), [{
385 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
386}]>;
387
388def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
389 (vector_shuffle node:$lhs, node:$rhs), [{
390 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
391}]>;
392
393def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
394 (vector_shuffle node:$lhs, node:$rhs), [{
395 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
396}]>;
397
398def movlp : PatFrag<(ops node:$lhs, node:$rhs),
399 (vector_shuffle node:$lhs, node:$rhs), [{
400 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
401}]>;
402
403def movl : PatFrag<(ops node:$lhs, node:$rhs),
404 (vector_shuffle node:$lhs, node:$rhs), [{
405 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
406}]>;
407
David Greene03264ef2010-07-12 23:41:28 +0000408def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
409 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper669199c2011-11-21 06:57:39 +0000410 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX2());
David Greene03264ef2010-07-12 23:41:28 +0000411}]>;
412
413def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
414 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper669199c2011-11-21 06:57:39 +0000415 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX2());
David Greene03264ef2010-07-12 23:41:28 +0000416}]>;
417
David Greene03264ef2010-07-12 23:41:28 +0000418def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
419 (vector_shuffle node:$lhs, node:$rhs), [{
420 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
421}], SHUFFLE_get_shuf_imm>;
422
423def shufp : PatFrag<(ops node:$lhs, node:$rhs),
424 (vector_shuffle node:$lhs, node:$rhs), [{
425 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
426}], SHUFFLE_get_shuf_imm>;
427
428def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
429 (vector_shuffle node:$lhs, node:$rhs), [{
430 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
431}], SHUFFLE_get_pshufhw_imm>;
432
433def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
434 (vector_shuffle node:$lhs, node:$rhs), [{
435 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
436}], SHUFFLE_get_pshuflw_imm>;
437
David Greenec4da1102011-02-03 15:50:00 +0000438def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
439 (extract_subvector node:$bigvec,
440 node:$index), [{
441 return X86::isVEXTRACTF128Index(N);
442}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000443
444def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
445 node:$index),
446 (insert_subvector node:$bigvec, node:$smallvec,
447 node:$index), [{
448 return X86::isVINSERTF128Index(N);
449}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000450