blob: 9f6602ead2bd7056b11d8ebbcc5a4ccecf534295 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000025def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000026 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000028def WAIT_FLAG : InstFlag<"printWaitFlag">;
29
Tom Stellard75aadc22012-12-11 21:25:42 +000030let Predicates = [isSI] in {
31
32let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000033
34let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000035def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
36def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
37def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
38def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000039} // End isMoveImm = 1
40
Tom Stellard75aadc22012-12-11 21:25:42 +000041def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
42def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
43def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
44def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
45def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
46def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
47} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000048
Tom Stellard75aadc22012-12-11 21:25:42 +000049////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
50////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
51////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
52////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
53////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
54////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
55////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
56////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
57//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
58//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
59def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
60//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
61//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
62//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
63////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
64////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
65////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
66////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
67def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
68def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
69def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
70def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
71
72let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
73
74def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
75def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
76def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
77def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
78def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
79def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
80def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
81def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
82
83} // End hasSideEffects = 1
84
85def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
86def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
87def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
88def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
89def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
90def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
91//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
92def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
93def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
94def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
95def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
96def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
97
98/*
99This instruction is disabled for now until we can figure out how to teach
100the instruction selector to correctly use the S_CMP* vs V_CMP*
101instructions.
102
103When this instruction is enabled the code generator sometimes produces this
104invalid sequence:
105
106SCC = S_CMPK_EQ_I32 SGPR0, imm
107VCC = COPY SCC
108VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
109
110def S_CMPK_EQ_I32 : SOPK <
111 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
112 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000113 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000114>;
115*/
116
Christian Konig76edd4f2013-02-26 17:52:29 +0000117let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000118def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
119def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
120def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
121def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
122def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
123def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
124def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
125def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
126def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
127def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
128def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000129} // End isCompare = 1
130
Matt Arsenault3383eec2013-11-14 22:32:49 +0000131let Defs = [SCC], isCommutable = 1 in {
132 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
133 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
134}
135
Tom Stellard75aadc22012-12-11 21:25:42 +0000136//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
137def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
138def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
139def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
140//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
141//def EXP : EXP_ <0x00000000, "EXP", []>;
142
Christian Konig76edd4f2013-02-26 17:52:29 +0000143let isCompare = 1 in {
144
Christian Konigb19849a2013-02-21 15:17:04 +0000145defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000146defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
147defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
148defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
149defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
150defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
151defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
152defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
153defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000154defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
155defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
156defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
157defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000158defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000159defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
160defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000161
Christian Konig76edd4f2013-02-26 17:52:29 +0000162let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000163
Christian Konigb19849a2013-02-21 15:17:04 +0000164defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
165defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
166defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
167defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
168defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
169defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
170defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
171defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
172defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
173defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
174defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
175defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
176defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
177defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
178defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
179defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000180
Christian Konig76edd4f2013-02-26 17:52:29 +0000181} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000182
Christian Konigb19849a2013-02-21 15:17:04 +0000183defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000184defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
185defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
186defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
187defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000188defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000189defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
190defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
191defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000192defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
193defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
194defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
195defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000196defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000197defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
198defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000199
Christian Konig76edd4f2013-02-26 17:52:29 +0000200let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000201
Christian Konigb19849a2013-02-21 15:17:04 +0000202defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
203defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
204defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
205defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
206defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
207defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
208defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
209defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
210defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
211defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
212defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
213defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
214defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
215defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
216defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
217defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000218
Christian Konig76edd4f2013-02-26 17:52:29 +0000219} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000220
Christian Konigb19849a2013-02-21 15:17:04 +0000221defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
222defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
223defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
224defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
225defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
226defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
227defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
228defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
229defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
230defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
231defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
232defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
233defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
234defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
235defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
236defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000237
238let hasSideEffects = 1, Defs = [EXEC] in {
239
Christian Konigb19849a2013-02-21 15:17:04 +0000240defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
241defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
242defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
243defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
244defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
245defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
246defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
247defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
248defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
249defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
250defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
251defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
252defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
253defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
254defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
255defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000256
257} // End hasSideEffects = 1, Defs = [EXEC]
258
Christian Konigb19849a2013-02-21 15:17:04 +0000259defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
260defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
261defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
262defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
263defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
264defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
265defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
266defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
267defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
268defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
269defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
270defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
271defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
272defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
273defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
274defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000275
276let hasSideEffects = 1, Defs = [EXEC] in {
277
Christian Konigb19849a2013-02-21 15:17:04 +0000278defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
279defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
280defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
281defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
282defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
283defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
284defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
285defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
286defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
287defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
288defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
289defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
290defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
291defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
292defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
293defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000294
295} // End hasSideEffects = 1, Defs = [EXEC]
296
Christian Konigb19849a2013-02-21 15:17:04 +0000297defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000298defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000299defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000300defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
301defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000302defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000303defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000304defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000305
Christian Konig76edd4f2013-02-26 17:52:29 +0000306let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000307
Christian Konigb19849a2013-02-21 15:17:04 +0000308defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
309defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
310defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
311defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
312defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
313defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
314defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
315defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000316
Christian Konig76edd4f2013-02-26 17:52:29 +0000317} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000318
Christian Konigb19849a2013-02-21 15:17:04 +0000319defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000320defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
321defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
322defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
323defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
324defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
325defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000326defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000327
Christian Konig76edd4f2013-02-26 17:52:29 +0000328let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000329
Christian Konigb19849a2013-02-21 15:17:04 +0000330defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
331defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
332defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
333defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
334defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
335defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
336defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
337defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000338
Christian Konig76edd4f2013-02-26 17:52:29 +0000339} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000340
Christian Konigb19849a2013-02-21 15:17:04 +0000341defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000342defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
343defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
344defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
345defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
346defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
347defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000348defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000349
Christian Konig76edd4f2013-02-26 17:52:29 +0000350let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000351
Christian Konigb19849a2013-02-21 15:17:04 +0000352defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
353defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
354defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
355defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
356defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
357defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
358defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
359defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000360
Christian Konig76edd4f2013-02-26 17:52:29 +0000361} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000362
Christian Konigb19849a2013-02-21 15:17:04 +0000363defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000364defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
365defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
366defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
367defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
368defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
369defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000370defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000371
372let hasSideEffects = 1, Defs = [EXEC] in {
373
Christian Konigb19849a2013-02-21 15:17:04 +0000374defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
375defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
376defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
377defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
378defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
379defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
380defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
381defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000382
383} // End hasSideEffects = 1, Defs = [EXEC]
384
Christian Konigb19849a2013-02-21 15:17:04 +0000385defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000386
387let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000388defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000389} // End hasSideEffects = 1, Defs = [EXEC]
390
Christian Konigb19849a2013-02-21 15:17:04 +0000391defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000392
393let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000394defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000395} // End hasSideEffects = 1, Defs = [EXEC]
396
397} // End isCompare = 1
398
Tom Stellard13c68ef2013-09-05 18:38:09 +0000399def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000400def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000401def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000402def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
403def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000404def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000405def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
406def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
407def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
408def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000409
Tom Stellard75aadc22012-12-11 21:25:42 +0000410//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
411//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
412//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000413defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000414//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
415//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
416//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
417//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000418defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000419defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
420defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
421defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000422defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
423defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
424defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000425
426def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
427 0x00000018, "BUFFER_STORE_BYTE", VReg_32
428>;
429
430def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
431 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
432>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000433
434def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000435 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000436>;
437
438def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000439 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000440>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000441
442def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000443 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000444>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000445//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
446//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
447//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
448//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
449//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
450//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
451//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
452//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
453//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
454//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
455//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
456//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
457//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
458//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
459//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
460//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
461//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
462//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
463//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
464//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
465//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
466//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
467//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
468//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
469//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
470//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
471//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
472//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
473//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
474//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
475//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
476//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
477//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
478//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
479//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
480//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
481//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
482//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
483//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
484def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000485def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
486def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
487def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
488def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000489
Tom Stellard89093802013-02-07 19:39:40 +0000490let mayLoad = 1 in {
491
Tom Stellard859199d2013-11-27 21:23:29 +0000492// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
493// SMRD instructions, because the SGPR_32 register class does not include M0
494// and writing to M0 from an SMRD instruction will hang the GPU.
495defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
Christian Konig9c7afd12013-03-18 11:33:50 +0000496defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
497defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
498defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
499defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000500
Christian Konig9c7afd12013-03-18 11:33:50 +0000501defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard859199d2013-11-27 21:23:29 +0000502 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
Christian Konig9c7afd12013-03-18 11:33:50 +0000503>;
504
505defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
506 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
507>;
508
509defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
510 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
511>;
512
513defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
514 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
515>;
516
517defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
518 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
519>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000520
Tom Stellard89093802013-02-07 19:39:40 +0000521} // mayLoad = 1
522
Tom Stellard75aadc22012-12-11 21:25:42 +0000523//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
524//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000525defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
526defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000527//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
528//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
529//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
530//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
531//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
532//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
533//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
534//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000535defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000536//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
537//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
538//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
539//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
540//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
541//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
542//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
543//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
544//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
545//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
546//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
547//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
548//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
549//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
550//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
551//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
552//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000553defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000554//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000555defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000556//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000557defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
558defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000559//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
560//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000561defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000562//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000563defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000564//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000565defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
566defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000567//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
568//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
569//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
570//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
571//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
572//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
573//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
574//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
575//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
576//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
577//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
578//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
579//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
580//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
581//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
582//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
583//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
584//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
585//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
586//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
587//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
588//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
589//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
590//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
591//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
592//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
593//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
594//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
595//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
596//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
597//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
598//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
599//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
600//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
601//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
602//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
603//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
604//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
605//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
606//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
607//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
608//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
609//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
610//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
611//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
612//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
613//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
614//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
615//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
616//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
617//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
618//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
619//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
620//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
621
Christian Konig76edd4f2013-02-26 17:52:29 +0000622
623let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000624defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000625} // End neverHasSideEffects = 1, isMoveImm = 1
626
Tom Stellard75aadc22012-12-11 21:25:42 +0000627defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000628defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
629 [(set i32:$dst, (fp_to_sint f64:$src0))]
630>;
631defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
632 [(set f64:$dst, (sint_to_fp i32:$src0))]
633>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000634defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000635 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000636>;
Tom Stellardc932d732013-05-06 23:02:07 +0000637defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
638 [(set f32:$dst, (uint_to_fp i32:$src0))]
639>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000640defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
641 [(set i32:$dst, (fp_to_uint f32:$src0))]
642>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000643defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000644 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000645>;
646defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
647////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
648//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
649//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
650//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
651//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000652defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
653 [(set f32:$dst, (fround f64:$src0))]
654>;
655defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
656 [(set f64:$dst, (fextend f32:$src0))]
657>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000658//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
659//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
660//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
661//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
662//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
663//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
664defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000665 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000666>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000667defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
668 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
669>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000670defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000671 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000672>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000673defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000674 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000675>;
676defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000677 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000678>;
679defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000680 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000681>;
682defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000683defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000684 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000685>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000686defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
687defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
688defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000689 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000690>;
691defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
692defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
693defm V_RSQ_LEGACY_F32 : VOP1_32 <
694 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000695 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000696>;
697defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000698defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
699 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
700>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000701defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
702defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
703defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +0000704defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
705 [(set f32:$dst, (fsqrt f32:$src0))]
706>;
707defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
708 [(set f64:$dst, (fsqrt f64:$src0))]
709>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000710defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
711defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
712defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
713defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
714defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
715defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
716defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
717//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
718defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
719defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
720//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
721defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
722//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
723defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
724defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
725defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
726
727def V_INTERP_P1_F32 : VINTRP <
728 0x00000000,
729 (outs VReg_32:$dst),
730 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000731 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000732 []> {
733 let DisableEncoding = "$m0";
734}
735
736def V_INTERP_P2_F32 : VINTRP <
737 0x00000001,
738 (outs VReg_32:$dst),
739 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000740 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000741 []> {
742
743 let Constraints = "$src0 = $dst";
744 let DisableEncoding = "$src0,$m0";
745
746}
747
748def V_INTERP_MOV_F32 : VINTRP <
749 0x00000002,
750 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000751 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000752 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000753 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000754 let DisableEncoding = "$m0";
755}
756
757//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
758
759let isTerminator = 1 in {
760
761def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
762 [(IL_retflag)]> {
763 let SIMM16 = 0;
764 let isBarrier = 1;
765 let hasCtrlDep = 1;
766}
767
768let isBranch = 1 in {
769def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000770 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000771 [(br bb:$target)]> {
772 let isBarrier = 1;
773}
Tom Stellard75aadc22012-12-11 21:25:42 +0000774
775let DisableEncoding = "$scc" in {
776def S_CBRANCH_SCC0 : SOPP <
777 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000778 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000779>;
780def S_CBRANCH_SCC1 : SOPP <
781 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000782 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000783 []
784>;
785} // End DisableEncoding = "$scc"
786
787def S_CBRANCH_VCCZ : SOPP <
788 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000789 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000790 []
791>;
792def S_CBRANCH_VCCNZ : SOPP <
793 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000794 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000795 []
796>;
797
798let DisableEncoding = "$exec" in {
799def S_CBRANCH_EXECZ : SOPP <
800 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000801 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000802 []
803>;
804def S_CBRANCH_EXECNZ : SOPP <
805 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000806 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000807 []
808>;
809} // End DisableEncoding = "$exec"
810
811
812} // End isBranch = 1
813} // End isTerminator = 1
814
Tom Stellard75aadc22012-12-11 21:25:42 +0000815let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000816def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
817 [(int_AMDGPU_barrier_local)]
818> {
819 let SIMM16 = 0;
820 let isBarrier = 1;
821 let hasCtrlDep = 1;
822 let mayLoad = 1;
823 let mayStore = 1;
824}
825
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000826def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
Tom Stellard75aadc22012-12-11 21:25:42 +0000827 []
828>;
829} // End hasSideEffects
830//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
831//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
832//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
833//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
834//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
835//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
836//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
837//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
838//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
839//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
840
841def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000842 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
843 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000844 []
845>{
846 let DisableEncoding = "$vcc";
847}
848
849def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000850 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000851 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
852 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000853 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000854>;
855
856//f32 pattern for V_CNDMASK_B32_e64
857def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000858 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
859 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000860>;
861
Matt Arsenault204cfa62013-10-10 18:04:16 +0000862def : Pat <
863 (i32 (trunc i64:$val)),
864 (EXTRACT_SUBREG $val, sub0)
865>;
866
Tom Stellard4e1100a2013-07-12 18:15:19 +0000867//use two V_CNDMASK_B32_e64 instructions for f64
868def : Pat <
869 (f64 (select i1:$src2, f64:$src1, f64:$src0)),
870 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
871 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub0),
872 (EXTRACT_SUBREG $src1, sub0),
873 $src2), sub0),
874 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub1),
875 (EXTRACT_SUBREG $src1, sub1),
876 $src2), sub1)
877>;
878
Tom Stellardc149dc02013-11-27 21:23:35 +0000879def V_READLANE_B32 : VOP2 <
880 0x00000001,
881 (outs SReg_32:$vdst),
882 (ins VReg_32:$src0, SSrc_32:$vsrc1),
883 "V_READLANE_B32 $vdst, $src0, $vsrc1",
884 []
885>;
886
887def V_WRITELANE_B32 : VOP2 <
888 0x00000002,
889 (outs VReg_32:$vdst),
890 (ins SReg_32:$src0, SSrc_32:$vsrc1),
891 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
892 []
893>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000894
Christian Konig76edd4f2013-02-26 17:52:29 +0000895let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000896defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000897 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000898>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000899
Christian Konig71088e62013-02-21 15:17:41 +0000900defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000901 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000902>;
Christian Konig3c145802013-03-27 09:12:59 +0000903defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
904} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000905
Tom Stellard75aadc22012-12-11 21:25:42 +0000906defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000907
908let isCommutable = 1 in {
909
Tom Stellard75aadc22012-12-11 21:25:42 +0000910defm V_MUL_LEGACY_F32 : VOP2_32 <
911 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000912 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000913>;
914
915defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000916 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000917>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000918
Christian Konig76edd4f2013-02-26 17:52:29 +0000919
Tom Stellard41fc7852013-07-23 01:48:42 +0000920defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
921 [(set i32:$dst, (mul I24:$src0, I24:$src1))]
922>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000923//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +0000924defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
925 [(set i32:$dst, (mul U24:$src0, U24:$src1))]
926>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000927//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000928
Christian Konig76edd4f2013-02-26 17:52:29 +0000929
Tom Stellard75aadc22012-12-11 21:25:42 +0000930defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000931 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000932>;
933
934defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000935 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000936>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000937
Tom Stellard75aadc22012-12-11 21:25:42 +0000938defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
939defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellardcf6452c2013-05-06 23:02:04 +0000940defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
941 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
942>;
943defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
944 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
945>;
946defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
947 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
948>;
949defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
950 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
951>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000952
Christian Konig20a7e6b2013-03-27 09:12:44 +0000953defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000954 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000955>;
Christian Konig3c145802013-03-27 09:12:59 +0000956defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
957
Christian Konig20a7e6b2013-03-27 09:12:44 +0000958defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000959 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000960>;
Christian Konig3c145802013-03-27 09:12:59 +0000961defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
962
Tom Stellard82166022013-11-13 23:36:37 +0000963let hasPostISelHook = 1 in {
964
Christian Konig082a14a2013-03-18 11:34:05 +0000965defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000966 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
Christian Konig082a14a2013-03-18 11:34:05 +0000967>;
Tom Stellard82166022013-11-13 23:36:37 +0000968
969}
Christian Konig3c145802013-03-27 09:12:59 +0000970defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000971
Tom Stellard75aadc22012-12-11 21:25:42 +0000972defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000973 [(set i32:$dst, (and i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000974>;
975defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000976 [(set i32:$dst, (or i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000977>;
978defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000979 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000980>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000981
982} // End isCommutable = 1
983
Tom Stellard75aadc22012-12-11 21:25:42 +0000984defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
985defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
986defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
987defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
988//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +0000989defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
990defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000991
Christian Konig3c145802013-03-27 09:12:59 +0000992let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +0000993// No patterns so that the scalar instructions are always selected.
994// The scalar versions will be replaced with vector when needed later.
995defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32", []>;
996defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000997defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000998
Matt Arsenault43b8e4e2013-11-18 20:09:29 +0000999let Uses = [VCC] in { // Carry-in comes from VCC
Christian Konigd3039962013-02-26 17:52:09 +00001000defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>;
1001defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>;
Christian Konig3c145802013-03-27 09:12:59 +00001002defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001003} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001004} // End isCommutable = 1, Defs = [VCC]
1005
Tom Stellard75aadc22012-12-11 21:25:42 +00001006defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1007////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1008////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1009////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1010defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001011 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001012>;
1013////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1014////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
1015def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
1016def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
1017def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
1018def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
1019def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
1020def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
1021def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
1022def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
1023def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
1024def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
1025def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
1026def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
1027////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
1028////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
1029////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
1030////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
1031//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
1032
1033let neverHasSideEffects = 1 in {
1034
1035def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1036def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001037def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
1038 [(set i32:$dst, (add (mul I24:$src0, I24:$src1), i32:$src2))]
1039>;
1040def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
1041 [(set i32:$dst, (add (mul U24:$src0, U24:$src1), i32:$src2))]
1042>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001043
1044} // End neverHasSideEffects
1045def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1046def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1047def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1048def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
1049def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
1050def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
1051def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001052defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001053def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1054 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1055>;
1056def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1057 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1058>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001059//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1060def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001061def : ROTRPattern <V_ALIGNBIT_B32>;
1062
Tom Stellard75aadc22012-12-11 21:25:42 +00001063def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1064def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1065////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1066////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1067////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1068////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1069////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1070////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1071////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1072////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1073////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1074//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1075//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1076//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1077def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1078////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1079def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1080def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001081
1082def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1083 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1084>;
1085def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1086 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1087>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001088def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1089 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1090>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001091
Tom Stellard7512c082013-07-12 18:14:56 +00001092let isCommutable = 1 in {
1093
Tom Stellard75aadc22012-12-11 21:25:42 +00001094def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1095def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1096def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1097def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001098
1099} // isCommutable = 1
1100
1101def : Pat <
1102 (fadd f64:$src0, f64:$src1),
1103 (V_ADD_F64 $src0, $src1, (i64 0))
1104>;
1105
1106def : Pat <
1107 (fmul f64:$src0, f64:$src1),
1108 (V_MUL_F64 $src0, $src1, (i64 0))
1109>;
1110
Tom Stellard75aadc22012-12-11 21:25:42 +00001111def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001112
1113let isCommutable = 1 in {
1114
Tom Stellard75aadc22012-12-11 21:25:42 +00001115def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1116def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1117def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001118def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1119
1120} // isCommutable = 1
1121
Tom Stellardecacb802013-02-07 19:39:42 +00001122def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001123 (mul i32:$src0, i32:$src1),
1124 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001125>;
Christian Konig70a50322013-03-27 09:12:51 +00001126
1127def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001128 (mulhu i32:$src0, i32:$src1),
1129 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001130>;
1131
1132def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001133 (mulhs i32:$src0, i32:$src1),
1134 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001135>;
1136
Tom Stellard75aadc22012-12-11 21:25:42 +00001137def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1138def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1139def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1140def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1141//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1142//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1143//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1144def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001145
1146let Defs = [SCC] in { // Carry out goes to SCC
1147let isCommutable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001148def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001149def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001150 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001151>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001152} // End isCommutable = 1
1153
1154def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001155def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001156 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001157>;
1158
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001159let Uses = [SCC] in { // Carry in comes from SCC
1160let isCommutable = 1 in {
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001161def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
1162 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001163} // End isCommutable = 1
1164
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001165def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
1166 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001167} // End Uses = [SCC]
1168} // End Defs = [SCC]
1169
Tom Stellard75aadc22012-12-11 21:25:42 +00001170def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
1171def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
1172def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
1173def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
1174
1175def S_CSELECT_B32 : SOP2 <
1176 0x0000000a, (outs SReg_32:$dst),
1177 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001178 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001179>;
1180
1181def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1182
Tom Stellard75aadc22012-12-11 21:25:42 +00001183def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
1184
1185def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001186 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001187>;
Christian Koniga8811792013-02-16 11:28:30 +00001188
1189def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001190 (i1 (and i1:$src0, i1:$src1)),
1191 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001192>;
Christian Koniga8811792013-02-16 11:28:30 +00001193
Tom Stellard75aadc22012-12-11 21:25:42 +00001194def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
1195def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
Michel Danzer00fb2832013-02-22 11:22:54 +00001196def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001197 (i1 (or i1:$src0, i1:$src1)),
1198 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001199>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001200def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
Michel Danzer85222702013-08-16 16:19:31 +00001201def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
1202 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1203>;
Tom Stellard5a687942012-12-17 15:14:56 +00001204def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1205def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1206def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1207def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001208def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1209def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1210def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1211def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1212def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1213def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
Tom Stellard82166022013-11-13 23:36:37 +00001214
1215// Use added complexity so these patterns are preferred to the VALU patterns.
1216let AddedComplexity = 1 in {
1217
1218def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
1219 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1220>;
1221def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
1222 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1223>;
1224def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
1225 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1226>;
1227def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
1228 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1229>;
1230def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
1231 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1232>;
1233def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
1234 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1235>;
1236
1237} // End AddedComplexity = 1
1238
Tom Stellard75aadc22012-12-11 21:25:42 +00001239def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1240def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1241def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1242def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1243def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1244def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1245def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1246//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1247def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1248
Tom Stellard75aadc22012-12-11 21:25:42 +00001249let isCodeGenOnly = 1, isPseudo = 1 in {
1250
Tom Stellard75aadc22012-12-11 21:25:42 +00001251def LOAD_CONST : AMDGPUShaderInst <
1252 (outs GPRF32:$dst),
1253 (ins i32imm:$src),
1254 "LOAD_CONST $dst, $src",
1255 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1256>;
1257
Matt Arsenault8fb37382013-10-11 21:03:36 +00001258// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001259// and should be lowered to ISA instructions prior to codegen.
1260
Tom Stellardf8794352012-12-19 22:10:31 +00001261let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1262 Uses = [EXEC], Defs = [EXEC] in {
1263
1264let isBranch = 1, isTerminator = 1 in {
1265
1266def SI_IF : InstSI <
1267 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001268 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001269 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001270 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001271>;
1272
Tom Stellardf8794352012-12-19 22:10:31 +00001273def SI_ELSE : InstSI <
1274 (outs SReg_64:$dst),
1275 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001276 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001277 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001278
1279 let Constraints = "$src = $dst";
1280}
1281
1282def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001283 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001284 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001285 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001286 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001287>;
Tom Stellardf8794352012-12-19 22:10:31 +00001288
1289} // end isBranch = 1, isTerminator = 1
1290
1291def SI_BREAK : InstSI <
1292 (outs SReg_64:$dst),
1293 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001294 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001295 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001296>;
1297
1298def SI_IF_BREAK : InstSI <
1299 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001300 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001301 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001302 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001303>;
1304
1305def SI_ELSE_BREAK : InstSI <
1306 (outs SReg_64:$dst),
1307 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001308 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001309 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001310>;
1311
1312def SI_END_CF : InstSI <
1313 (outs),
1314 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001315 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001316 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001317>;
1318
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001319def SI_KILL : InstSI <
1320 (outs),
1321 (ins VReg_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001322 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001323 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001324>;
1325
Tom Stellardf8794352012-12-19 22:10:31 +00001326} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1327 // Uses = [EXEC], Defs = [EXEC]
1328
Christian Konig2989ffc2013-03-18 11:34:16 +00001329let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1330
Tom Stellard81d871d2013-11-13 23:36:50 +00001331//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri64, ADDRIndirect>;
1332
1333let UseNamedOperandTable = 1 in {
1334
1335def SI_RegisterLoad : AMDGPUShaderInst <
1336 (outs VReg_32:$dst, SReg_64:$temp),
1337 (ins FRAMEri64:$addr, i32imm:$chan),
1338 "", []
1339> {
1340 let isRegisterLoad = 1;
1341 let mayLoad = 1;
1342}
1343
1344class SIRegStore<dag outs> : AMDGPUShaderInst <
1345 outs,
1346 (ins VReg_32:$val, FRAMEri64:$addr, i32imm:$chan),
1347 "", []
1348> {
1349 let isRegisterStore = 1;
1350 let mayStore = 1;
1351}
1352
1353let usesCustomInserter = 1 in {
1354def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1355} // End usesCustomInserter = 1
1356def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1357
1358
1359} // End UseNamedOperandTable = 1
1360
Christian Konig2989ffc2013-03-18 11:34:16 +00001361def SI_INDIRECT_SRC : InstSI <
1362 (outs VReg_32:$dst, SReg_64:$temp),
1363 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1364 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1365 []
1366>;
1367
1368class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1369 (outs rc:$dst, SReg_64:$temp),
1370 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1371 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1372 []
1373> {
1374 let Constraints = "$src = $dst";
1375}
1376
Tom Stellard81d871d2013-11-13 23:36:50 +00001377def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001378def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1379def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1380def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1381def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1382
1383} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1384
Tom Stellard556d9aa2013-06-03 17:39:37 +00001385let usesCustomInserter = 1 in {
1386
Matt Arsenault22658062013-10-15 23:44:48 +00001387// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001388// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001389def SI_ADDR64_RSRC : InstSI <
1390 (outs SReg_128:$srsrc),
1391 (ins SReg_64:$ptr),
1392 "", []
1393>;
1394
Tom Stellard2a6a61052013-07-12 18:15:08 +00001395def V_SUB_F64 : InstSI <
1396 (outs VReg_64:$dst),
1397 (ins VReg_64:$src0, VReg_64:$src1),
1398 "V_SUB_F64 $dst, $src0, $src1",
1399 []
1400>;
1401
Tom Stellard556d9aa2013-06-03 17:39:37 +00001402} // end usesCustomInserter
1403
Tom Stellard75aadc22012-12-11 21:25:42 +00001404} // end IsCodeGenOnly, isPseudo
1405
Christian Konig2aca0432013-02-21 15:17:32 +00001406def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001407 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1408 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001409>;
1410
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001411def : Pat <
1412 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001413 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001414>;
1415
Tom Stellard75aadc22012-12-11 21:25:42 +00001416/* int_SI_vs_load_input */
1417def : Pat<
Tom Stellard9fa17912013-08-14 23:24:45 +00001418 (SIload_input i128:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001419 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset)
Tom Stellard75aadc22012-12-11 21:25:42 +00001420>;
1421
1422/* int_SI_export */
1423def : Pat <
1424 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001425 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001426 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001427 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001428>;
1429
Tom Stellard2a6a61052013-07-12 18:15:08 +00001430def : Pat <
1431 (f64 (fsub f64:$src0, f64:$src1)),
1432 (V_SUB_F64 $src0, $src1)
1433>;
1434
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001435/********** ======================= **********/
1436/********** Image sampling patterns **********/
1437/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001438
Tom Stellard9fa17912013-08-14 23:24:45 +00001439/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001440def : Pat <
Tom Stellard67850652013-08-14 23:24:53 +00001441 (SIsample i32:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001442 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001443>;
1444
Tom Stellard9fa17912013-08-14 23:24:45 +00001445class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1446 (name vt:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001447 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001448>;
1449
Tom Stellard9fa17912013-08-14 23:24:45 +00001450class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1451 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001452 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001453>;
1454
Tom Stellard9fa17912013-08-14 23:24:45 +00001455class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1456 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001457 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001458>;
1459
Tom Stellard9fa17912013-08-14 23:24:45 +00001460class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001461 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001462 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001463 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001464>;
1465
Tom Stellard9fa17912013-08-14 23:24:45 +00001466class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001467 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001468 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001469 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001470>;
1471
Tom Stellard9fa17912013-08-14 23:24:45 +00001472/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001473multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1474 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1475MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001476 def : SamplePattern <SIsample, sample, addr_type>;
1477 def : SampleRectPattern <SIsample, sample, addr_type>;
1478 def : SampleArrayPattern <SIsample, sample, addr_type>;
1479 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1480 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001481
Tom Stellard9fa17912013-08-14 23:24:45 +00001482 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1483 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1484 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1485 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001486
Tom Stellard9fa17912013-08-14 23:24:45 +00001487 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1488 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1489 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1490 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001491
Tom Stellard9fa17912013-08-14 23:24:45 +00001492 def : SamplePattern <SIsampled, sample_d, addr_type>;
1493 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1494 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1495 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001496}
1497
Tom Stellard682bfbc2013-10-10 17:11:24 +00001498defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1499 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1500 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1501 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001502 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001503defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1504 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1505 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1506 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001507 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001508defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1509 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1510 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1511 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001512 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001513defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1514 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1515 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1516 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001517 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001518
Tom Stellard353b3362013-05-06 23:02:12 +00001519/* int_SI_imageload for texture fetches consuming varying address parameters */
1520class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1521 (name addr_type:$addr, v32i8:$rsrc, imm),
1522 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1523>;
1524
1525class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1526 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1527 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1528>;
1529
Tom Stellard3494b7e2013-08-14 22:22:14 +00001530class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1531 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1532 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1533>;
1534
1535class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1536 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1537 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1538>;
1539
Tom Stellard16a9a202013-08-14 23:24:17 +00001540multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1541 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1542 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001543}
1544
Tom Stellard16a9a202013-08-14 23:24:17 +00001545multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1546 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1547 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1548}
1549
Tom Stellard682bfbc2013-10-10 17:11:24 +00001550defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1551defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001552
Tom Stellard682bfbc2013-10-10 17:11:24 +00001553defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1554defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001555
Tom Stellardf787ef12013-05-06 23:02:19 +00001556/* Image resource information */
1557def : Pat <
1558 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001559 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001560>;
1561
1562def : Pat <
1563 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001564 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001565>;
1566
Tom Stellard3494b7e2013-08-14 22:22:14 +00001567def : Pat <
1568 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001569 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001570>;
1571
Christian Konig4a1b9c32013-03-18 11:34:10 +00001572/********** ============================================ **********/
1573/********** Extraction, Insertion, Building and Casting **********/
1574/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001575
Christian Konig4a1b9c32013-03-18 11:34:10 +00001576foreach Index = 0-2 in {
1577 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001578 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001579 >;
1580 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001581 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001582 >;
1583
1584 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001585 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001586 >;
1587 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001588 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001589 >;
1590}
1591
1592foreach Index = 0-3 in {
1593 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001594 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001595 >;
1596 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001597 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001598 >;
1599
1600 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001601 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001602 >;
1603 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001604 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001605 >;
1606}
1607
1608foreach Index = 0-7 in {
1609 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001610 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001611 >;
1612 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001613 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001614 >;
1615
1616 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001617 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001618 >;
1619 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001620 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001621 >;
1622}
1623
1624foreach Index = 0-15 in {
1625 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001626 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001627 >;
1628 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001629 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001630 >;
1631
1632 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001633 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001634 >;
1635 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001636 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001637 >;
1638}
Tom Stellard75aadc22012-12-11 21:25:42 +00001639
Tom Stellard75aadc22012-12-11 21:25:42 +00001640def : BitConvert <i32, f32, SReg_32>;
1641def : BitConvert <i32, f32, VReg_32>;
1642
1643def : BitConvert <f32, i32, SReg_32>;
1644def : BitConvert <f32, i32, VReg_32>;
1645
Tom Stellard7512c082013-07-12 18:14:56 +00001646def : BitConvert <i64, f64, VReg_64>;
1647
1648def : BitConvert <f64, i64, VReg_64>;
1649
Tom Stellarded2f6142013-07-18 21:43:42 +00001650def : BitConvert <v2f32, v2i32, VReg_64>;
1651def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001652def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001653
Tom Stellard83747202013-07-18 21:43:53 +00001654def : BitConvert <v4f32, v4i32, VReg_128>;
1655def : BitConvert <v4i32, v4f32, VReg_128>;
Tom Stellardaf775432013-10-23 00:44:32 +00001656def : BitConvert <v4i32, i128, VReg_128>;
1657def : BitConvert <i128, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00001658
Tom Stellard20ee94f2013-08-14 22:22:09 +00001659def : BitConvert <v8i32, v32i8, SReg_256>;
1660def : BitConvert <v32i8, v8i32, SReg_256>;
1661def : BitConvert <v8i32, v32i8, VReg_256>;
1662def : BitConvert <v32i8, v8i32, VReg_256>;
1663
Christian Konig8dbe6f62013-02-21 15:17:27 +00001664/********** =================== **********/
1665/********** Src & Dst modifiers **********/
1666/********** =================== **********/
1667
1668def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001669 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1670 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001671 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1672>;
1673
1674def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001675 (fabs f32:$src),
1676 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001677 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1678>;
1679
1680def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001681 (fneg f32:$src),
1682 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001683 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */)
1684>;
1685
Christian Konigc756cb992013-02-16 11:28:22 +00001686/********** ================== **********/
1687/********** Immediate Patterns **********/
1688/********** ================== **********/
1689
1690def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001691 (SGPRImm<(i32 imm)>:$imm),
1692 (S_MOV_B32 imm:$imm)
1693>;
1694
1695def : Pat <
1696 (SGPRImm<(f32 fpimm)>:$imm),
1697 (S_MOV_B32 fpimm:$imm)
1698>;
1699
1700def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001701 (i32 imm:$imm),
1702 (V_MOV_B32_e32 imm:$imm)
1703>;
1704
1705def : Pat <
1706 (f32 fpimm:$imm),
1707 (V_MOV_B32_e32 fpimm:$imm)
1708>;
1709
1710def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001711 (i1 imm:$imm),
1712 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001713>;
1714
Christian Konigb559b072013-02-16 11:28:36 +00001715def : Pat <
1716 (i64 InlineImm<i64>:$imm),
1717 (S_MOV_B64 InlineImm<i64>:$imm)
1718>;
1719
Christian Konigc756cb992013-02-16 11:28:22 +00001720// i64 immediates aren't supported in hardware, split it into two 32bit values
1721def : Pat <
1722 (i64 imm:$imm),
1723 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1724 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1725 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1726>;
1727
Tom Stellardab8a8c82013-07-12 18:15:02 +00001728def : Pat <
1729 (f64 fpimm:$imm),
1730 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
1731 (V_MOV_B32_e32 (f32 (LO32f fpimm:$imm))), sub0),
1732 (V_MOV_B32_e32 (f32 (HI32f fpimm:$imm))), sub1)
1733>;
1734
Tom Stellard75aadc22012-12-11 21:25:42 +00001735/********** ===================== **********/
1736/********** Interpolation Paterns **********/
1737/********** ===================== **********/
1738
1739def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001740 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1741 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001742>;
1743
1744def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001745 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1746 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1747 imm:$attr_chan, imm:$attr, i32:$params),
1748 (EXTRACT_SUBREG $ij, sub1),
1749 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001750>;
1751
1752/********** ================== **********/
1753/********** Intrinsic Patterns **********/
1754/********** ================== **********/
1755
1756/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001757def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001758
1759def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001760 (int_AMDGPU_div f32:$src0, f32:$src1),
1761 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001762>;
1763
1764def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001765 (fdiv f32:$src0, f32:$src1),
1766 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001767>;
1768
Tom Stellard7512c082013-07-12 18:14:56 +00001769def : Pat<
1770 (fdiv f64:$src0, f64:$src1),
1771 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1772>;
1773
Tom Stellard75aadc22012-12-11 21:25:42 +00001774def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001775 (fcos f32:$src0),
1776 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001777>;
1778
1779def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001780 (fsin f32:$src0),
1781 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001782>;
1783
1784def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001785 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001786 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001787 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1788 (EXTRACT_SUBREG $src, sub1),
1789 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001790 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001791 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1792 (EXTRACT_SUBREG $src, sub1),
1793 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001794 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001795 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1796 (EXTRACT_SUBREG $src, sub1),
1797 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001798 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001799 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1800 (EXTRACT_SUBREG $src, sub1),
1801 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001802 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001803>;
1804
Michel Danzer0cc991e2013-02-22 11:22:58 +00001805def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001806 (i32 (sext i1:$src0)),
1807 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001808>;
1809
Christian Konig49374082013-03-18 11:33:55 +00001810// 1. Offset as 8bit DWORD immediate
1811def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001812 (SIload_constant i128:$sbase, IMM8bitDWORD:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001813 (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset)
Christian Konig49374082013-03-18 11:33:55 +00001814>;
1815
1816// 2. Offset loaded in an 32bit SGPR
1817def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001818 (SIload_constant i128:$sbase, imm:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001819 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001820>;
1821
Christian Konig7a14a472013-03-18 11:34:00 +00001822// 3. Offset in an 32Bit VGPR
1823def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001824 (SIload_constant i128:$sbase, i32:$voff),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001825 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff)
Christian Konig7a14a472013-03-18 11:34:00 +00001826>;
1827
Michel Danzer8caa9042013-04-10 17:17:56 +00001828// The multiplication scales from [0,1] to the unsigned integer range
1829def : Pat <
1830 (AMDGPUurecip i32:$src0),
1831 (V_CVT_U32_F32_e32
1832 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1833 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1834>;
1835
Michel Danzer8d696172013-07-10 16:36:52 +00001836def : Pat <
1837 (int_SI_tid),
1838 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1839 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1840>;
1841
Tom Stellard75aadc22012-12-11 21:25:42 +00001842/********** ================== **********/
1843/********** VOP3 Patterns **********/
1844/********** ================== **********/
1845
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001846def : Pat <
1847 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1848 (V_MAD_F32 $src0, $src1, $src2)
1849>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001850
Michel Danzer49812b52013-07-10 16:37:07 +00001851/********** ======================= **********/
1852/********** Load/Store Patterns **********/
1853/********** ======================= **********/
1854
Tom Stellardc6f4a292013-08-26 15:05:59 +00001855class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
1856 (frag i32:$src0),
1857 (vt (inst 0, $src0, $src0, $src0, 0, 0))
1858>;
1859
1860def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
1861def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
1862def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
1863def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
1864def : DSReadPat <DS_READ_B32, i32, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00001865def : Pat <
Tom Stellardfd155822013-08-26 15:05:36 +00001866 (local_load i32:$src0),
1867 (i32 (DS_READ_B32 0, $src0, $src0, $src0, 0, 0))
Michel Danzer49812b52013-07-10 16:37:07 +00001868>;
1869
Tom Stellardf3d166a2013-08-26 15:05:49 +00001870class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
1871 (frag i32:$src1, i32:$src0),
1872 (inst 0, $src0, $src1, $src1, 0, 0)
Michel Danzer49812b52013-07-10 16:37:07 +00001873>;
1874
Tom Stellardf3d166a2013-08-26 15:05:49 +00001875def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
1876def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
1877def : DSWritePat <DS_WRITE_B32, i32, local_store>;
1878
Tom Stellard13c68ef2013-09-05 18:38:09 +00001879def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
1880 (DS_ADD_U32_RTN 0, $ptr, $val, 0, 0)>;
1881
Aaron Watry372cecf2013-09-06 20:17:42 +00001882def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
1883 (DS_SUB_U32_RTN 0, $ptr, $val, 0, 0)>;
1884
Tom Stellard89093802013-02-07 19:39:40 +00001885/********** ================== **********/
1886/********** SMRD Patterns **********/
1887/********** ================== **********/
1888
1889multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001890
Tom Stellard89093802013-02-07 19:39:40 +00001891 // 1. Offset as 8bit DWORD immediate
1892 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001893 (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)),
1894 (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset))
Tom Stellard89093802013-02-07 19:39:40 +00001895 >;
1896
1897 // 2. Offset loaded in an 32bit SGPR
1898 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001899 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1900 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001901 >;
1902
1903 // 3. No offset at all
1904 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001905 (constant_load i64:$sbase),
1906 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001907 >;
1908}
1909
1910defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1911defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001912defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Tom Stellardadf732c2013-07-18 21:43:48 +00001913defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
Tom Stellard9fa17912013-08-14 23:24:45 +00001914defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, i128>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001915defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
Christian Konig2214f142013-03-07 09:03:38 +00001916defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001917defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1918defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Tom Stellard89093802013-02-07 19:39:40 +00001919
Tom Stellard556d9aa2013-06-03 17:39:37 +00001920//===----------------------------------------------------------------------===//
1921// MUBUF Patterns
1922//===----------------------------------------------------------------------===//
1923
Tom Stellard07a10a32013-06-03 17:39:43 +00001924multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1925 PatFrag global_ld, PatFrag constant_ld> {
1926 def : Pat <
1927 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
1928 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
1929 >;
1930
1931 def : Pat <
1932 (vt (global_ld i64:$ptr)),
1933 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1934 >;
1935
1936 def : Pat <
1937 (vt (global_ld (add i64:$ptr, i64:$offset))),
1938 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1939 >;
1940
1941 def : Pat <
1942 (vt (constant_ld (add i64:$ptr, i64:$offset))),
1943 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1944 >;
1945}
1946
Tom Stellard9f950332013-07-23 01:48:35 +00001947defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
1948 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001949defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001950 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00001951defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
1952 sextloadi16_global, sextloadi16_constant>;
1953defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
1954 az_extloadi16_global, az_extloadi16_constant>;
1955defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
1956 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001957defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1958 global_load, constant_load>;
1959defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1960 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00001961defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
1962 global_load, constant_load>;
1963defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
1964 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001965
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001966multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00001967
1968 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001969 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001970 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1971 >;
1972
1973 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001974 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001975 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
1976 >;
1977}
1978
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001979defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
1980defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
1981defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
1982defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
1983defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
1984defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00001985
Tom Stellardafcf12f2013-09-12 02:55:14 +00001986//===----------------------------------------------------------------------===//
1987// MTBUF Patterns
1988//===----------------------------------------------------------------------===//
1989
1990// TBUFFER_STORE_FORMAT_*, addr64=0
1991class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
1992 (SItbuffer_store i128:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
1993 i32:$soffset, imm:$inst_offset, imm:$dfmt,
1994 imm:$nfmt, imm:$offen, imm:$idxen,
1995 imm:$glc, imm:$slc, imm:$tfe),
1996 (opcode
1997 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
1998 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
1999 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2000>;
2001
2002def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2003def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2004def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2005def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2006
Christian Konig2989ffc2013-03-18 11:34:16 +00002007/********** ====================== **********/
2008/********** Indirect adressing **********/
2009/********** ====================== **********/
2010
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002011multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> {
2012
Christian Konig2989ffc2013-03-18 11:34:16 +00002013 // 1. Extract with offset
2014 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002015 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002016 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002017 >;
2018
2019 // 2. Extract without offset
2020 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002021 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002022 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002023 >;
2024
2025 // 3. Insert with offset
2026 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002027 (vector_insert vt:$vec, f32:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002028 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002029 >;
2030
2031 // 4. Insert without offset
2032 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002033 (vector_insert vt:$vec, f32:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002034 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002035 >;
2036}
2037
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002038defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>;
2039defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>;
2040defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>;
2041defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002042
Christian Konig08f59292013-03-27 15:27:31 +00002043/********** =============== **********/
2044/********** Conditions **********/
2045/********** =============== **********/
2046
2047def : Pat<
2048 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002049 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002050>;
2051
2052def : Pat<
2053 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002054 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002055>;
2056
Tom Stellard81d871d2013-11-13 23:36:50 +00002057//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002058// Miscellaneous Patterns
2059//===----------------------------------------------------------------------===//
2060
2061def : Pat <
2062 (i64 (trunc i128:$x)),
2063 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2064 (i32 (EXTRACT_SUBREG $x, sub0)), sub0),
2065 (i32 (EXTRACT_SUBREG $x, sub1)), sub1)
2066>;
2067
2068def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002069 (i32 (trunc i64:$a)),
2070 (EXTRACT_SUBREG $a, sub0)
2071>;
2072
Matt Arsenault04fca442013-11-18 20:09:37 +00002073// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2074// case, the sgpr-copies pass will fix this to use the vector version.
2075def : Pat <
2076 (i32 (addc i32:$src0, i32:$src1)),
2077 (S_ADD_I32 $src0, $src1)
2078>;
2079
Tom Stellard81d871d2013-11-13 23:36:50 +00002080def : Pat <
Tom Stellardfb961692013-10-23 00:44:19 +00002081 (or i64:$a, i64:$b),
2082 (INSERT_SUBREG
2083 (INSERT_SUBREG (IMPLICIT_DEF),
2084 (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub0), (EXTRACT_SUBREG $b, sub0)), sub0),
2085 (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub1), (EXTRACT_SUBREG $b, sub1)), sub1)
2086>;
2087
2088//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002089// Miscellaneous Optimization Patterns
2090//============================================================================//
2091
2092def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2093
Tom Stellard75aadc22012-12-11 21:25:42 +00002094} // End isSI predicate