blob: d83154aa46d743f418ca339808844c118e49d537 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000020#include "NVPTXTargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
23#include "llvm/CodeGen/MachineFunctionAnalysis.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000026#include "llvm/CodeGen/TargetPassConfig.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000028#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000029#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000030#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000031#include "llvm/MC/MCAsmInfo.h"
32#include "llvm/MC/MCInstrInfo.h"
33#include "llvm/MC/MCStreamer.h"
34#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Support/CommandLine.h"
36#include "llvm/Support/Debug.h"
37#include "llvm/Support/FormattedStream.h"
38#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetLowering.h"
42#include "llvm/Target/TargetLoweringObjectFile.h"
43#include "llvm/Target/TargetMachine.h"
44#include "llvm/Target/TargetOptions.h"
45#include "llvm/Target/TargetRegisterInfo.h"
46#include "llvm/Target/TargetSubtargetInfo.h"
47#include "llvm/Transforms/Scalar.h"
Chandler Carruth89c45a12016-03-11 08:50:55 +000048#include "llvm/Transforms/Scalar/GVN.h"
Justin Lebarcd564c62016-07-20 22:11:36 +000049#include "llvm/Transforms/Vectorize.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000050
Justin Holewinskiae556d32012-05-04 20:18:50 +000051using namespace llvm;
52
Jingyue Wu13755602016-03-20 20:59:20 +000053static cl::opt<bool> UseInferAddressSpaces(
54 "nvptx-use-infer-addrspace", cl::init(false), cl::Hidden,
55 cl::desc("Optimize address spaces using NVPTXInferAddressSpaces instead of "
56 "NVPTXFavorNonGenericAddrSpaces"));
57
Justin Lebarcd564c62016-07-20 22:11:36 +000058// LSV is still relatively new; this switch lets us turn it off in case we
59// encounter (or suspect) a bug.
60static cl::opt<bool>
61 DisableLoadStoreVectorizer("disable-nvptx-load-store-vectorizer",
62 cl::desc("Disable load/store vectorizer"),
63 cl::init(false), cl::Hidden);
64
Justin Holewinskib94bd052013-03-30 14:29:25 +000065namespace llvm {
Artem Belevich49e9a812016-05-26 17:02:56 +000066void initializeNVVMIntrRangePass(PassRegistry&);
Justin Holewinskib94bd052013-03-30 14:29:25 +000067void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000068void initializeGenericToNVVMPass(PassRegistry&);
Benjamin Kramer414c0962015-03-10 19:20:52 +000069void initializeNVPTXAllocaHoistingPass(PassRegistry &);
Eli Bendersky264cd462014-03-31 15:56:26 +000070void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000071void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Jingyue Wu13755602016-03-20 20:59:20 +000072void initializeNVPTXInferAddressSpacesPass(PassRegistry &);
Eli Benderskyf14af162015-07-16 16:27:19 +000073void initializeNVPTXLowerAggrCopiesPass(PassRegistry &);
Artem Belevich7e9c9a62016-07-20 21:44:07 +000074void initializeNVPTXLowerArgsPass(PassRegistry &);
Jingyue Wucd3afea2015-06-17 22:31:02 +000075void initializeNVPTXLowerAllocaPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000076}
77
Justin Holewinskiae556d32012-05-04 20:18:50 +000078extern "C" void LLVMInitializeNVPTXTarget() {
79 // Register the target.
80 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
81 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
82
Justin Holewinskib94bd052013-03-30 14:29:25 +000083 // FIXME: This pass is really intended to be invoked during IR optimization,
84 // but it's very NVPTX-specific.
Eli Benderskyf14af162015-07-16 16:27:19 +000085 PassRegistry &PR = *PassRegistry::getPassRegistry();
86 initializeNVVMReflectPass(PR);
Artem Belevich49e9a812016-05-26 17:02:56 +000087 initializeNVVMIntrRangePass(PR);
Eli Benderskyf14af162015-07-16 16:27:19 +000088 initializeGenericToNVVMPass(PR);
89 initializeNVPTXAllocaHoistingPass(PR);
90 initializeNVPTXAssignValidGlobalNamesPass(PR);
91 initializeNVPTXFavorNonGenericAddrSpacesPass(PR);
Jingyue Wu13755602016-03-20 20:59:20 +000092 initializeNVPTXInferAddressSpacesPass(PR);
Artem Belevich7e9c9a62016-07-20 21:44:07 +000093 initializeNVPTXLowerArgsPass(PR);
Eli Benderskyf14af162015-07-16 16:27:19 +000094 initializeNVPTXLowerAllocaPass(PR);
95 initializeNVPTXLowerAggrCopiesPass(PR);
Justin Holewinskiae556d32012-05-04 20:18:50 +000096}
97
Eric Christopher8b770652015-01-26 19:03:15 +000098static std::string computeDataLayout(bool is64Bit) {
99 std::string Ret = "e";
100
101 if (!is64Bit)
102 Ret += "-p:32:32";
103
104 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
105
106 return Ret;
107}
108
Daniel Sanders3e5de882015-06-11 19:41:26 +0000109NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, const Triple &TT,
Eric Christophera1869462014-06-27 01:27:06 +0000110 StringRef CPU, StringRef FS,
111 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000112 Optional<Reloc::Model> RM,
113 CodeModel::Model CM,
Eric Christophera1869462014-06-27 01:27:06 +0000114 CodeGenOpt::Level OL, bool is64bit)
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000115 // The pic relocation model is used regardless of what the client has
116 // specified, as it is the only relocation model currently supported.
117 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options,
118 Reloc::PIC_, CM, OL),
119 is64bit(is64bit),
120 TLOF(make_unique<NVPTXTargetObjectFile>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000121 Subtarget(TT, CPU, FS, *this) {
122 if (TT.getOS() == Triple::NVCL)
Eric Christopher6aad8b12015-02-19 00:08:14 +0000123 drvInterface = NVPTX::NVCL;
124 else
125 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +0000126 initAsmInfo();
127}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000128
Reid Kleckner357600e2014-11-20 23:37:18 +0000129NVPTXTargetMachine::~NVPTXTargetMachine() {}
130
Justin Holewinskiae556d32012-05-04 20:18:50 +0000131void NVPTXTargetMachine32::anchor() {}
132
Daniel Sanders3e5de882015-06-11 19:41:26 +0000133NVPTXTargetMachine32::NVPTXTargetMachine32(const Target &T, const Triple &TT,
134 StringRef CPU, StringRef FS,
135 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000136 Optional<Reloc::Model> RM,
137 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000138 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000139 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000140
141void NVPTXTargetMachine64::anchor() {}
142
Daniel Sanders3e5de882015-06-11 19:41:26 +0000143NVPTXTargetMachine64::NVPTXTargetMachine64(const Target &T, const Triple &TT,
144 StringRef CPU, StringRef FS,
145 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000146 Optional<Reloc::Model> RM,
147 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000148 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000149 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000150
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000151namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000152class NVPTXPassConfig : public TargetPassConfig {
153public:
154 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000155 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000156
157 NVPTXTargetMachine &getNVPTXTargetMachine() const {
158 return getTM<NVPTXTargetMachine>();
159 }
160
Craig Topper2865c982014-04-29 07:57:44 +0000161 void addIRPasses() override;
162 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000163 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000164 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000165
Craig Topper2865c982014-04-29 07:57:44 +0000166 FunctionPass *createTargetRegisterAllocator(bool) override;
167 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
168 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000169
170private:
Jingyue Wuf6504412016-02-04 04:15:36 +0000171 // If the opt level is aggressive, add GVN; otherwise, add EarlyCSE. This
172 // function is only called in opt mode.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000173 void addEarlyCSEOrGVNPass();
Jingyue Wuf6504412016-02-04 04:15:36 +0000174
175 // Add passes that propagate special memory spaces.
Jingyue Wu13755602016-03-20 20:59:20 +0000176 void addAddressSpaceInferencePasses();
Jingyue Wuf6504412016-02-04 04:15:36 +0000177
178 // Add passes that perform straight-line scalar optimizations.
179 void addStraightLineScalarOptimizationPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000180};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000181} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000182
183TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
Jingyue Wuf6504412016-02-04 04:15:36 +0000184 return new NVPTXPassConfig(this, PM);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000185}
186
Justin Lebar7cdbce52016-04-27 19:13:37 +0000187void NVPTXTargetMachine::addEarlyAsPossiblePasses(PassManagerBase &PM) {
188 PM.add(createNVVMReflectPass());
Artem Belevich49e9a812016-05-26 17:02:56 +0000189 PM.add(createNVVMIntrRangePass(Subtarget.getSmVersion()));
Justin Lebar7cdbce52016-04-27 19:13:37 +0000190}
191
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000192TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000193 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000194 return TargetTransformInfo(NVPTXTTIImpl(this, F));
195 });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000196}
197
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000198void NVPTXPassConfig::addEarlyCSEOrGVNPass() {
199 if (getOptLevel() == CodeGenOpt::Aggressive)
200 addPass(createGVNPass());
201 else
202 addPass(createEarlyCSEPass());
203}
204
Jingyue Wu13755602016-03-20 20:59:20 +0000205void NVPTXPassConfig::addAddressSpaceInferencePasses() {
Artem Belevich7e9c9a62016-07-20 21:44:07 +0000206 // NVPTXLowerArgs emits alloca for byval parameters which can often
Jingyue Wucd3afea2015-06-17 22:31:02 +0000207 // be eliminated by SROA.
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000208 addPass(createSROAPass());
Jingyue Wucd3afea2015-06-17 22:31:02 +0000209 addPass(createNVPTXLowerAllocaPass());
Jingyue Wu13755602016-03-20 20:59:20 +0000210 if (UseInferAddressSpaces) {
211 addPass(createNVPTXInferAddressSpacesPass());
212 } else {
213 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
214 // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave
215 // them unused. We could remove dead code in an ad-hoc manner, but that
216 // requires manual work and might be error-prone.
217 addPass(createDeadCodeEliminationPass());
218 }
Jingyue Wuf6504412016-02-04 04:15:36 +0000219}
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000220
Jingyue Wuf6504412016-02-04 04:15:36 +0000221void NVPTXPassConfig::addStraightLineScalarOptimizationPasses() {
Eli Benderskya108a652014-05-01 18:38:36 +0000222 addPass(createSeparateConstOffsetFromGEPPass());
Jingyue Wue7981ce2015-07-16 20:13:48 +0000223 addPass(createSpeculativeExecutionPass());
Jingyue Wu3286ec12015-04-23 20:00:04 +0000224 // ReassociateGEPs exposes more opportunites for SLSR. See
225 // the example in reassociate-geps-and-slsr.ll.
226 addPass(createStraightLineStrengthReducePass());
227 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
228 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
229 // for some of our benchmarks.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000230 addEarlyCSEOrGVNPass();
Jingyue Wu72fca6c2015-04-24 04:22:39 +0000231 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
232 addPass(createNaryReassociatePass());
Jingyue Wuc2a01462015-05-28 04:56:52 +0000233 // NaryReassociate on GEPs creates redundant common expressions, so run
234 // EarlyCSE after it.
235 addPass(createEarlyCSEPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000236}
237
238void NVPTXPassConfig::addIRPasses() {
239 // The following passes are known to not play well with virtual regs hanging
240 // around after register allocation (which in our case, is *all* registers).
241 // We explicitly disable them here. We do, however, need some functionality
242 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
243 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
244 disablePass(&PrologEpilogCodeInserterID);
245 disablePass(&MachineCopyPropagationID);
246 disablePass(&TailDuplicateID);
Derek Schuffad154c82016-03-28 17:05:30 +0000247 disablePass(&StackMapLivenessID);
248 disablePass(&LiveDebugValuesID);
249 disablePass(&PostRASchedulerID);
250 disablePass(&FuncletLayoutID);
Sanjoy Dasfe71ec72016-04-19 06:24:58 +0000251 disablePass(&PatchableFunctionID);
Jingyue Wuf6504412016-02-04 04:15:36 +0000252
Justin Lebar7cdbce52016-04-27 19:13:37 +0000253 // NVVMReflectPass is added in addEarlyAsPossiblePasses, so hopefully running
254 // it here does nothing. But since we need it for correctness when lowering
255 // to NVPTX, run it here too, in case whoever built our pass pipeline didn't
256 // call addEarlyAsPossiblePasses.
Jingyue Wuf6504412016-02-04 04:15:36 +0000257 addPass(createNVVMReflectPass());
Justin Lebar7cdbce52016-04-27 19:13:37 +0000258
Jingyue Wuf6504412016-02-04 04:15:36 +0000259 if (getOptLevel() != CodeGenOpt::None)
260 addPass(createNVPTXImageOptimizerPass());
261 addPass(createNVPTXAssignValidGlobalNamesPass());
262 addPass(createGenericToNVVMPass());
263
Artem Belevich7e9c9a62016-07-20 21:44:07 +0000264 // NVPTXLowerArgs is required for correctness and should be run right
Jingyue Wuc1b9d472016-04-26 22:59:25 +0000265 // before the address space inference passes.
Artem Belevich7e9c9a62016-07-20 21:44:07 +0000266 addPass(createNVPTXLowerArgsPass(&getNVPTXTargetMachine()));
Jingyue Wuf6504412016-02-04 04:15:36 +0000267 if (getOptLevel() != CodeGenOpt::None) {
Jingyue Wu13755602016-03-20 20:59:20 +0000268 addAddressSpaceInferencePasses();
Justin Lebarcd564c62016-07-20 22:11:36 +0000269 if (!DisableLoadStoreVectorizer)
270 addPass(createLoadStoreVectorizerPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000271 addStraightLineScalarOptimizationPasses();
272 }
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000273
274 // === LSR and other generic IR passes ===
275 TargetPassConfig::addIRPasses();
276 // EarlyCSE is not always strong enough to clean up what LSR produces. For
277 // example, GVN can combine
278 //
279 // %0 = add %a, %b
280 // %1 = add %b, %a
281 //
282 // and
283 //
284 // %0 = shl nsw %a, 2
285 // %1 = shl %a, 2
286 //
287 // but EarlyCSE can do neither of them.
Jingyue Wuf6504412016-02-04 04:15:36 +0000288 if (getOptLevel() != CodeGenOpt::None)
289 addEarlyCSEOrGVNPass();
Justin Holewinski01f89f02013-05-20 12:13:32 +0000290}
291
Justin Holewinskiae556d32012-05-04 20:18:50 +0000292bool NVPTXPassConfig::addInstSelector() {
Eric Christopher5c3dffc2015-03-21 03:13:03 +0000293 const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl();
Justin Holewinski30d56a72014-04-09 15:39:15 +0000294
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000295 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000296 addPass(createAllocaHoisting());
297 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000298
299 if (!ST.hasImageHandles())
300 addPass(createNVPTXReplaceImageHandlesPass());
301
Justin Holewinskiae556d32012-05-04 20:18:50 +0000302 return false;
303}
304
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000305void NVPTXPassConfig::addPostRegAlloc() {
306 addPass(createNVPTXPrologEpilogPass(), false);
Jingyue Wuc1b9d472016-04-26 22:59:25 +0000307 if (getOptLevel() != CodeGenOpt::None) {
308 // NVPTXPrologEpilogPass calculates frame object offset and replace frame
309 // index with VRFrame register. NVPTXPeephole need to be run after that and
310 // will replace VRFrame with VRFrameLocal when possible.
311 addPass(createNVPTXPeephole());
312 }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000313}
314
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000315FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000316 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000317}
318
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000319void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000320 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000321 addPass(&PHIEliminationID);
322 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000323}
324
325void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000326 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000327
328 addPass(&ProcessImplicitDefsID);
329 addPass(&LiveVariablesID);
330 addPass(&MachineLoopInfoID);
331 addPass(&PHIEliminationID);
332
333 addPass(&TwoAddressInstructionPassID);
334 addPass(&RegisterCoalescerID);
335
336 // PreRA instruction scheduling.
337 if (addPass(&MachineSchedulerID))
338 printAndVerify("After Machine Scheduling");
339
340
341 addPass(&StackSlotColoringID);
342
343 // FIXME: Needs physical registers
344 //addPass(&PostRAMachineLICMID);
345
346 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000347}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000348
349void NVPTXPassConfig::addMachineSSAOptimization() {
350 // Pre-ra tail duplication.
351 if (addPass(&EarlyTailDuplicateID))
352 printAndVerify("After Pre-RegAlloc TailDuplicate");
353
354 // Optimize PHIs before DCE: removing dead PHI cycles may make more
355 // instructions dead.
356 addPass(&OptimizePHIsID);
357
358 // This pass merges large allocas. StackSlotColoring is a different pass
359 // which merges spill slots.
360 addPass(&StackColoringID);
361
362 // If the target requests it, assign local variables to stack slots relative
363 // to one another and simplify frame index references where possible.
364 addPass(&LocalStackSlotAllocationID);
365
366 // With optimization, dead code should already be eliminated. However
367 // there is one known exception: lowered code for arguments that are only
368 // used by tail calls, where the tail calls reuse the incoming stack
369 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
370 addPass(&DeadMachineInstructionElimID);
371 printAndVerify("After codegen DCE pass");
372
373 // Allow targets to insert passes that improve instruction level parallelism,
374 // like if-conversion. Such passes will typically need dominator trees and
375 // loop info, just like LICM and CSE below.
376 if (addILPOpts())
377 printAndVerify("After ILP optimizations");
378
379 addPass(&MachineLICMID);
380 addPass(&MachineCSEID);
381
382 addPass(&MachineSinkingID);
383 printAndVerify("After Machine LICM, CSE and Sinking passes");
384
385 addPass(&PeepholeOptimizerID);
386 printAndVerify("After codegen peephole optimization pass");
387}