blob: 2830f0672b6dec4c45bf0cd5105387d5419a378f [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsakf0b130a2015-01-15 18:43:06 +000039// Specify a VOP2 opcode for SI and VOP3 opcode for VI
40// that doesn't have VOP2 encoding on VI
41class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
42 let VI3 = vi;
43}
44
Marek Olsak5df00d62014-12-07 12:18:57 +000045class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
46 let SI3 = si;
47 let VI3 = vi;
48}
49
50class sop1 <bits<8> si, bits<8> vi = si> {
51 field bits<8> SI = si;
52 field bits<8> VI = vi;
53}
54
55class sop2 <bits<7> si, bits<7> vi = si> {
56 field bits<7> SI = si;
57 field bits<7> VI = vi;
58}
59
60class sopk <bits<5> si, bits<5> vi = si> {
61 field bits<5> SI = si;
62 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000063}
64
Tom Stellardc721a232014-05-16 20:56:47 +000065// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000066// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000067def SISubtarget {
68 int NONE = -1;
69 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000070 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000071}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000074// SI DAG Nodes
75//===----------------------------------------------------------------------===//
76
Tom Stellard9fa17912013-08-14 23:24:45 +000077def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000079 [SDNPMayLoad, SDNPMemOperand]
80>;
81
Tom Stellardafcf12f2013-09-12 02:55:14 +000082def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
83 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000084 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000085 SDTCisVT<1, iAny>, // vdata(VGPR)
86 SDTCisVT<2, i32>, // num_channels(imm)
87 SDTCisVT<3, i32>, // vaddr(VGPR)
88 SDTCisVT<4, i32>, // soffset(SGPR)
89 SDTCisVT<5, i32>, // inst_offset(imm)
90 SDTCisVT<6, i32>, // dfmt(imm)
91 SDTCisVT<7, i32>, // nfmt(imm)
92 SDTCisVT<8, i32>, // offen(imm)
93 SDTCisVT<9, i32>, // idxen(imm)
94 SDTCisVT<10, i32>, // glc(imm)
95 SDTCisVT<11, i32>, // slc(imm)
96 SDTCisVT<12, i32> // tfe(imm)
97 ]>,
98 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
99>;
100
Tom Stellard9fa17912013-08-14 23:24:45 +0000101def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000103 SDTCisVT<3, i32>]>
104>;
105
106class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000107 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000108 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000109>;
110
111def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
112def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
113def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
114def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
115
Tom Stellard067c8152014-07-21 14:01:14 +0000116def SIconstdata_ptr : SDNode<
117 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
118>;
119
Tom Stellard26075d52013-02-07 19:39:38 +0000120// Transformation function, extract the lower 32bit of a 64bit immediate
121def LO32 : SDNodeXForm<imm, [{
122 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
123}]>;
124
Tom Stellardab8a8c82013-07-12 18:15:02 +0000125def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000126 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
127 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000128}]>;
129
Tom Stellard26075d52013-02-07 19:39:38 +0000130// Transformation function, extract the upper 32bit of a 64bit immediate
131def HI32 : SDNodeXForm<imm, [{
132 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
133}]>;
134
Tom Stellardab8a8c82013-07-12 18:15:02 +0000135def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000136 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
137 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000138}]>;
139
Tom Stellard044e4182014-02-06 18:36:34 +0000140def IMM8bitDWORD : PatLeaf <(imm),
141 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000142>;
143
Tom Stellard044e4182014-02-06 18:36:34 +0000144def as_dword_i32imm : SDNodeXForm<imm, [{
145 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
146}]>;
147
Tom Stellardafcf12f2013-09-12 02:55:14 +0000148def as_i1imm : SDNodeXForm<imm, [{
149 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
150}]>;
151
152def as_i8imm : SDNodeXForm<imm, [{
153 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
154}]>;
155
Tom Stellard07a10a32013-06-03 17:39:43 +0000156def as_i16imm : SDNodeXForm<imm, [{
157 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
158}]>;
159
Tom Stellard044e4182014-02-06 18:36:34 +0000160def as_i32imm: SDNodeXForm<imm, [{
161 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
162}]>;
163
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000164def as_i64imm: SDNodeXForm<imm, [{
165 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
166}]>;
167
Tom Stellardfb77f002015-01-13 22:59:41 +0000168// Copied from the AArch64 backend:
169def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
170return CurDAG->getTargetConstant(
171 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32);
172}]>;
173
174// Copied from the AArch64 backend:
175def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
176return CurDAG->getTargetConstant(
177 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64);
178}]>;
179
Matt Arsenault99ed7892014-03-19 22:19:49 +0000180def IMM8bit : PatLeaf <(imm),
181 [{return isUInt<8>(N->getZExtValue());}]
182>;
183
Tom Stellard07a10a32013-06-03 17:39:43 +0000184def IMM12bit : PatLeaf <(imm),
185 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000186>;
187
Matt Arsenault99ed7892014-03-19 22:19:49 +0000188def IMM16bit : PatLeaf <(imm),
189 [{return isUInt<16>(N->getZExtValue());}]
190>;
191
Marek Olsak58f61a82014-12-07 17:17:38 +0000192def IMM20bit : PatLeaf <(imm),
193 [{return isUInt<20>(N->getZExtValue());}]
194>;
195
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000196def IMM32bit : PatLeaf <(imm),
197 [{return isUInt<32>(N->getZExtValue());}]
198>;
199
Tom Stellarde2367942014-02-06 18:36:41 +0000200def mubuf_vaddr_offset : PatFrag<
201 (ops node:$ptr, node:$offset, node:$imm_offset),
202 (add (add node:$ptr, node:$offset), node:$imm_offset)
203>;
204
Christian Konigf82901a2013-02-26 17:52:23 +0000205class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000206 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000207}]>;
208
Matt Arsenault303011a2014-12-17 21:04:08 +0000209class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
210 return isInlineImmediate(N);
211}]>;
212
Tom Stellarddf94dc32013-08-14 23:24:24 +0000213class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000214 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000215 return false;
216 }
217 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000218 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000219 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
220 U != E; ++U) {
221 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
222 return true;
223 }
224 }
225 return false;
226}]>;
227
Tom Stellard01825af2014-07-21 14:01:08 +0000228//===----------------------------------------------------------------------===//
229// Custom Operands
230//===----------------------------------------------------------------------===//
231
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000232def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000233 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000234}
235
Tom Stellard01825af2014-07-21 14:01:08 +0000236def sopp_brtarget : Operand<OtherVT> {
237 let EncoderMethod = "getSOPPBrEncoding";
238 let OperandType = "OPERAND_PCREL";
239}
240
Tom Stellardb4a313a2014-08-01 00:32:39 +0000241include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000242include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000243
Tom Stellard229d5e62014-08-05 14:48:12 +0000244let OperandType = "OPERAND_IMMEDIATE" in {
245
246def offen : Operand<i1> {
247 let PrintMethod = "printOffen";
248}
249def idxen : Operand<i1> {
250 let PrintMethod = "printIdxen";
251}
252def addr64 : Operand<i1> {
253 let PrintMethod = "printAddr64";
254}
255def mbuf_offset : Operand<i16> {
256 let PrintMethod = "printMBUFOffset";
257}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000258def ds_offset : Operand<i16> {
259 let PrintMethod = "printDSOffset";
260}
261def ds_offset0 : Operand<i8> {
262 let PrintMethod = "printDSOffset0";
263}
264def ds_offset1 : Operand<i8> {
265 let PrintMethod = "printDSOffset1";
266}
Tom Stellard229d5e62014-08-05 14:48:12 +0000267def glc : Operand <i1> {
268 let PrintMethod = "printGLC";
269}
270def slc : Operand <i1> {
271 let PrintMethod = "printSLC";
272}
273def tfe : Operand <i1> {
274 let PrintMethod = "printTFE";
275}
276
Matt Arsenault97069782014-09-30 19:49:48 +0000277def omod : Operand <i32> {
278 let PrintMethod = "printOModSI";
279}
280
281def ClampMod : Operand <i1> {
282 let PrintMethod = "printClampSI";
283}
284
Tom Stellard229d5e62014-08-05 14:48:12 +0000285} // End OperandType = "OPERAND_IMMEDIATE"
286
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000288// Complex patterns
289//===----------------------------------------------------------------------===//
290
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000291def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000292def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000293
Tom Stellardb02094e2014-07-21 15:45:01 +0000294def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000295def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000296def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000297def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000298def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000299def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000300
Tom Stellardb4a313a2014-08-01 00:32:39 +0000301def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000302def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000303def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000304def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
305
Tom Stellardb02c2682014-06-24 23:33:07 +0000306//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000307// SI assembler operands
308//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000309
Christian Konigeabf8332013-02-21 15:16:49 +0000310def SIOperand {
311 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000312 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000313 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000314}
315
Tom Stellardb4a313a2014-08-01 00:32:39 +0000316def SRCMODS {
317 int NONE = 0;
318}
319
320def DSTCLAMP {
321 int NONE = 0;
322}
323
324def DSTOMOD {
325 int NONE = 0;
326}
Tom Stellard75aadc22012-12-11 21:25:42 +0000327
Christian Konig72d5d5c2013-02-21 15:16:44 +0000328//===----------------------------------------------------------------------===//
329//
330// SI Instruction multiclass helpers.
331//
332// Instructions with _32 take 32-bit operands.
333// Instructions with _64 take 64-bit operands.
334//
335// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
336// encoding is the standard encoding, but instruction that make use of
337// any of the instruction modifiers must use the 64-bit encoding.
338//
339// Instructions with _e32 use the 32-bit encoding.
340// Instructions with _e64 use the 64-bit encoding.
341//
342//===----------------------------------------------------------------------===//
343
Tom Stellardc470c962014-10-01 14:44:42 +0000344class SIMCInstr <string pseudo, int subtarget> {
345 string PseudoInstr = pseudo;
346 int Subtarget = subtarget;
347}
348
Christian Konig72d5d5c2013-02-21 15:16:44 +0000349//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000350// EXP classes
351//===----------------------------------------------------------------------===//
352
353class EXPCommon : InstSI<
354 (outs),
355 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000356 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000357 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000358 [] > {
359
360 let EXP_CNT = 1;
361 let Uses = [EXEC];
362}
363
364multiclass EXP_m {
365
Tom Stellard1ca873b2015-02-18 16:08:17 +0000366 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000367 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000368 }
369
Tom Stellard326d6ec2014-11-05 14:50:53 +0000370 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000371
372 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000373}
374
375//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000376// Scalar classes
377//===----------------------------------------------------------------------===//
378
Marek Olsak5df00d62014-12-07 12:18:57 +0000379class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
380 SOP1 <outs, ins, "", pattern>,
381 SIMCInstr<opName, SISubtarget.NONE> {
382 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000383 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000384}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000385
Marek Olsak367447c2015-01-27 17:25:11 +0000386class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
387 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000388 SOP1e <op.SI>,
389 SIMCInstr<opName, SISubtarget.SI>;
390
Marek Olsak367447c2015-01-27 17:25:11 +0000391class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
392 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000393 SOP1e <op.VI>,
394 SIMCInstr<opName, SISubtarget.VI>;
395
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000396multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
397 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000398
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000399 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000400
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000401 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
402
403 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
404
Marek Olsak5df00d62014-12-07 12:18:57 +0000405}
406
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000407multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
408 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
409 opName#" $dst, $src0", pattern
410>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000411
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000412multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
413 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
414 opName#" $dst, $src0", pattern
415>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000416
417// no input, 64-bit output.
418multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
419 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
420
421 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000422 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000423 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000424 }
425
426 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000427 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000428 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000429 }
430}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000431
Tom Stellardce449ad2015-02-18 16:08:11 +0000432// 64-bit input, no output
433multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
434 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
435
436 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
437 opName#" $src0"> {
438 let sdst = 0;
439 }
440
441 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
442 opName#" $src0"> {
443 let sdst = 0;
444 }
445}
446
Matt Arsenault8333e432014-06-10 19:18:24 +0000447// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000448multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
449 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
450 opName#" $dst, $src0", pattern
451>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000452
Marek Olsak5df00d62014-12-07 12:18:57 +0000453class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
454 SOP2<outs, ins, "", pattern>,
455 SIMCInstr<opName, SISubtarget.NONE> {
456 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000457 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000458 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000459
460 // Pseudo instructions have no encodings, but adding this field here allows
461 // us to do:
462 // let sdst = xxx in {
463 // for multiclasses that include both real and pseudo instructions.
464 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000465}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000466
Marek Olsak367447c2015-01-27 17:25:11 +0000467class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
468 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000469 SOP2e<op.SI>,
470 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000471
Marek Olsak367447c2015-01-27 17:25:11 +0000472class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
473 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000474 SOP2e<op.VI>,
475 SIMCInstr<opName, SISubtarget.VI>;
476
477multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
478 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
479 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
480
481 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
482 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000483 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000484
485 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
486 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000487 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000488}
489
Tom Stellardee21faa2015-02-18 16:08:09 +0000490multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
491 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000492
Tom Stellardee21faa2015-02-18 16:08:09 +0000493 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000494
Tom Stellardee21faa2015-02-18 16:08:09 +0000495 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
496
497 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
498
Marek Olsak5df00d62014-12-07 12:18:57 +0000499}
500
Tom Stellardee21faa2015-02-18 16:08:09 +0000501multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
502 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
503 opName#" $dst, $src0, $src1", pattern
504>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000505
Tom Stellardee21faa2015-02-18 16:08:09 +0000506multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
507 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
508 opName#" $dst, $src0, $src1", pattern
509>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000510
Tom Stellardee21faa2015-02-18 16:08:09 +0000511multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
512 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
513 opName#" $dst, $src0, $src1", pattern
514>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000515
Tom Stellardb6550522015-01-12 19:33:18 +0000516class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000517 string opName, PatLeaf cond> : SOPC <
518 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
519 opName#" $dst, $src0, $src1", []>;
520
521class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
522 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
523
524class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
525 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000526
Marek Olsak5df00d62014-12-07 12:18:57 +0000527class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
528 SOPK <outs, ins, "", pattern>,
529 SIMCInstr<opName, SISubtarget.NONE> {
530 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000531 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000532}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000533
Marek Olsak367447c2015-01-27 17:25:11 +0000534class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
535 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000536 SOPKe <op.SI>,
537 SIMCInstr<opName, SISubtarget.SI>;
538
Marek Olsak367447c2015-01-27 17:25:11 +0000539class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
540 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000541 SOPKe <op.VI>,
542 SIMCInstr<opName, SISubtarget.VI>;
543
544multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
545 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
546 pattern>;
547
548 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000549 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000550
551 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000552 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000553}
554
555multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
556 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
557 (ins SReg_32:$src0, u16imm:$src1), pattern>;
558
559 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000560 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000561
562 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000563 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000564}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000565
Tom Stellardc470c962014-10-01 14:44:42 +0000566//===----------------------------------------------------------------------===//
567// SMRD classes
568//===----------------------------------------------------------------------===//
569
570class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
571 SMRD <outs, ins, "", pattern>,
572 SIMCInstr<opName, SISubtarget.NONE> {
573 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000574 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000575}
576
577class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
578 string asm> :
579 SMRD <outs, ins, asm, []>,
580 SMRDe <op, imm>,
581 SIMCInstr<opName, SISubtarget.SI>;
582
Marek Olsak5df00d62014-12-07 12:18:57 +0000583class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
584 string asm> :
585 SMRD <outs, ins, asm, []>,
586 SMEMe_vi <op, imm>,
587 SIMCInstr<opName, SISubtarget.VI>;
588
Tom Stellardc470c962014-10-01 14:44:42 +0000589multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
590 string asm, list<dag> pattern> {
591
592 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
593
594 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
595
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000596 // glc is only applicable to scalar stores, which are not yet
597 // implemented.
598 let glc = 0 in {
599 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
600 }
Tom Stellardc470c962014-10-01 14:44:42 +0000601}
602
603multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000604 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000605 defm _IMM : SMRD_m <
606 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000607 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000608 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000609 >;
610
Tom Stellardc470c962014-10-01 14:44:42 +0000611 defm _SGPR : SMRD_m <
612 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000613 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000614 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000615 >;
616}
617
618//===----------------------------------------------------------------------===//
619// Vector ALU classes
620//===----------------------------------------------------------------------===//
621
Tom Stellardb4a313a2014-08-01 00:32:39 +0000622// This must always be right before the operand being input modified.
623def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
624 let PrintMethod = "printOperandAndMods";
625}
626def InputModsNoDefault : Operand <i32> {
627 let PrintMethod = "printOperandAndMods";
628}
629
630class getNumSrcArgs<ValueType Src1, ValueType Src2> {
631 int ret =
632 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
633 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
634 3)); // VOP3
635}
636
637// Returns the register class to use for the destination of VOP[123C]
638// instructions for the given VT.
639class getVALUDstForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000640 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000641 !if(!eq(VT.Size, 64), VReg_64,
642 SReg_64)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000643}
644
645// Returns the register class to use for source 0 of VOP[12C]
646// instructions for the given VT.
647class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000648 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000649}
650
651// Returns the register class to use for source 1 of VOP[12C] for the
652// given VT.
653class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000654 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000655}
656
Tom Stellardb4a313a2014-08-01 00:32:39 +0000657// Returns the register class to use for sources of VOP3 instructions for the
658// given VT.
659class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000660 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000661}
662
Tom Stellardb4a313a2014-08-01 00:32:39 +0000663// Returns 1 if the source arguments have modifiers, 0 if they do not.
664class hasModifiers<ValueType SrcVT> {
665 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
666 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
667}
668
669// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000670class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000671 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
672 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
673 (ins)));
674}
675
676// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000677class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
678 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000679 bit HasModifiers> {
680
681 dag ret =
682 !if (!eq(NumSrcArgs, 1),
683 !if (!eq(HasModifiers, 1),
684 // VOP1 with modifiers
685 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000686 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000687 /* else */,
688 // VOP1 without modifiers
689 (ins Src0RC:$src0)
690 /* endif */ ),
691 !if (!eq(NumSrcArgs, 2),
692 !if (!eq(HasModifiers, 1),
693 // VOP 2 with modifiers
694 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
695 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000696 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000697 /* else */,
698 // VOP2 without modifiers
699 (ins Src0RC:$src0, Src1RC:$src1)
700 /* endif */ )
701 /* NumSrcArgs == 3 */,
702 !if (!eq(HasModifiers, 1),
703 // VOP3 with modifiers
704 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
705 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
706 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000707 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000708 /* else */,
709 // VOP3 without modifiers
710 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
711 /* endif */ )));
712}
713
714// Returns the assembly string for the inputs and outputs of a VOP[12C]
715// instruction. This does not add the _e32 suffix, so it can be reused
716// by getAsm64.
717class getAsm32 <int NumSrcArgs> {
718 string src1 = ", $src1";
719 string src2 = ", $src2";
720 string ret = " $dst, $src0"#
721 !if(!eq(NumSrcArgs, 1), "", src1)#
722 !if(!eq(NumSrcArgs, 3), src2, "");
723}
724
725// Returns the assembly string for the inputs and outputs of a VOP3
726// instruction.
727class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +0000728 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +0000729 string src1 = !if(!eq(NumSrcArgs, 1), "",
730 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
731 " $src1_modifiers,"));
732 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000733 string ret =
734 !if(!eq(HasModifiers, 0),
735 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000736 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000737}
738
739
740class VOPProfile <list<ValueType> _ArgVT> {
741
742 field list<ValueType> ArgVT = _ArgVT;
743
744 field ValueType DstVT = ArgVT[0];
745 field ValueType Src0VT = ArgVT[1];
746 field ValueType Src1VT = ArgVT[2];
747 field ValueType Src2VT = ArgVT[3];
748 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000749 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000750 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000751 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
752 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
753 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000754
755 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
756 field bit HasModifiers = hasModifiers<Src0VT>.ret;
757
758 field dag Outs = (outs DstRC:$dst);
759
760 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
761 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
762 HasModifiers>.ret;
763
Matt Arsenault9215b172014-08-03 05:27:14 +0000764 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000765 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
766}
767
768def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
769def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
770def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
771def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
772def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
773def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
774def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
775def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
776def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
777
778def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
779def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
780def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
781def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
782def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +0000783def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000784def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
785def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000786 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000787}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000788
789def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
790 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
791 let Asm64 = " $dst, $src0_modifiers, $src1";
792}
793
794def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
795 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
796 let Asm64 = " $dst, $src0_modifiers, $src1";
797}
798
Tom Stellardb4a313a2014-08-01 00:32:39 +0000799def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +0000800def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000801def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
802
803def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000804def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
805 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
806 field string Asm = " $dst, $src0, $vsrc1, $src2";
807}
Tom Stellardb4a313a2014-08-01 00:32:39 +0000808def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
809def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
810def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
811
812
Christian Konigf741fbf2013-02-26 17:52:42 +0000813class VOP <string opName> {
814 string OpName = opName;
815}
816
Christian Konig3c145802013-03-27 09:12:59 +0000817class VOP2_REV <string revOp, bit isOrig> {
818 string RevOp = revOp;
819 bit IsOrig = isOrig;
820}
821
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000822class AtomicNoRet <string noRetOp, bit isRet> {
823 string NoRetOp = noRetOp;
824 bit IsRet = isRet;
825}
826
Tom Stellard94d2e992014-10-07 23:51:34 +0000827class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
828 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000829 VOP <opName>,
830 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000831 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000832 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +0000833
834 field bits<8> vdst;
835 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +0000836}
837
838multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
839 string opName> {
840 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
841
842 def _si : VOP1<op.SI, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000843 SIMCInstr <opName#"_e32", SISubtarget.SI>;
844 def _vi : VOP1<op.VI, outs, ins, asm, []>,
845 SIMCInstr <opName#"_e32", SISubtarget.VI>;
846}
847
Marek Olsak3ecf5082015-02-03 21:53:05 +0000848multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
849 string opName> {
850 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
851
852 def _si : VOP1<op.SI, outs, ins, asm, []>,
853 SIMCInstr <opName#"_e32", SISubtarget.SI>;
854 // No VI instruction. This class is for SI only.
855}
856
Marek Olsak5df00d62014-12-07 12:18:57 +0000857class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
858 VOP2Common <outs, ins, "", pattern>,
859 VOP <opName>,
860 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
861 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000862 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000863}
864
Marek Olsakf0b130a2015-01-15 18:43:06 +0000865multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000866 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +0000867 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000868 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +0000869
870 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsakf0b130a2015-01-15 18:43:06 +0000871 SIMCInstr <opName#"_e32", SISubtarget.SI>;
872}
873
Marek Olsak5df00d62014-12-07 12:18:57 +0000874multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +0000875 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000876 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000877 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000878
879 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000880 SIMCInstr <opName#"_e32", SISubtarget.SI>;
881 def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000882 SIMCInstr <opName#"_e32", SISubtarget.VI>;
Tom Stellard94d2e992014-10-07 23:51:34 +0000883}
884
Tom Stellardb4a313a2014-08-01 00:32:39 +0000885class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
886
887 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
888 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000889 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000890 bits<2> omod = !if(HasModifiers, ?, 0);
891 bits<1> clamp = !if(HasModifiers, ?, 0);
892 bits<9> src1 = !if(HasSrc1, ?, 0);
893 bits<9> src2 = !if(HasSrc2, ?, 0);
894}
895
Matt Arsenault096ec1e2015-02-18 02:15:30 +0000896class VOP3DisableModFields <bit HasSrc0Mods,
897 bit HasSrc1Mods = 0,
898 bit HasSrc2Mods = 0,
899 bit HasOutputMods = 0> {
900 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
901 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
902 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
903 bits<2> omod = !if(HasOutputMods, ?, 0);
904 bits<1> clamp = !if(HasOutputMods, ?, 0);
905}
906
Tom Stellardbda32c92014-07-21 17:44:29 +0000907class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
908 VOP3Common <outs, ins, "", pattern>,
909 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000910 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000911 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000912 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000913}
914
915class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000916 VOP3Common <outs, ins, asm, []>,
917 VOP3e <op>,
918 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000919
Marek Olsak5df00d62014-12-07 12:18:57 +0000920class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
921 VOP3Common <outs, ins, asm, []>,
922 VOP3e_vi <op>,
923 SIMCInstr <opName#"_e64", SISubtarget.VI>;
924
Matt Arsenault692acf12015-02-14 03:02:23 +0000925class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
926 VOP3Common <outs, ins, asm, []>,
927 VOP3be <op>,
928 SIMCInstr<opName#"_e64", SISubtarget.SI>;
929
930class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
931 VOP3Common <outs, ins, asm, []>,
932 VOP3be_vi <op>,
933 SIMCInstr <opName#"_e64", SISubtarget.VI>;
934
Marek Olsak5df00d62014-12-07 12:18:57 +0000935multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000936 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000937
Tom Stellardbda32c92014-07-21 17:44:29 +0000938 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000939
Tom Stellard845bb3c2014-10-07 23:51:41 +0000940 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000941 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
942 !if(!eq(NumSrcArgs, 2), 0, 1),
943 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000944 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
945 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
946 !if(!eq(NumSrcArgs, 2), 0, 1),
947 HasMods>;
948}
Tom Stellardc721a232014-05-16 20:56:47 +0000949
Marek Olsak5df00d62014-12-07 12:18:57 +0000950// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000951multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +0000952 string opName, int NumSrcArgs, bit HasMods = 1> {
953
954 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
955
956 let src0_modifiers = 0,
957 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +0000958 src2_modifiers = 0,
959 clamp = 0,
960 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000961 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
962 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
963 }
Tom Stellardc721a232014-05-16 20:56:47 +0000964}
965
Tom Stellard94d2e992014-10-07 23:51:34 +0000966multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000967 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000968
969 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
970
Tom Stellard94d2e992014-10-07 23:51:34 +0000971 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000972 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000973
974 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
975 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000976}
977
Marek Olsak3ecf5082015-02-03 21:53:05 +0000978multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
979 list<dag> pattern, string opName, bit HasMods = 1> {
980
981 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
982
983 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
984 VOP3DisableFields<0, 0, HasMods>;
985 // No VI instruction. This class is for SI only.
986}
987
Tom Stellardbec5a242014-10-07 23:51:38 +0000988multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +0000989 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000990 bit HasMods = 1, bit UseFullOp = 0> {
991
992 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +0000993 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000994
Marek Olsak191507e2015-02-03 17:38:12 +0000995 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000996 VOP3DisableFields<1, 0, HasMods>;
997
Marek Olsak191507e2015-02-03 17:38:12 +0000998 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000999 VOP3DisableFields<1, 0, HasMods>;
1000}
1001
Marek Olsak191507e2015-02-03 17:38:12 +00001002multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1003 list<dag> pattern, string opName, string revOp,
1004 bit HasMods = 1, bit UseFullOp = 0> {
1005
1006 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1007 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1008
1009 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1010 VOP3DisableFields<1, 0, HasMods>;
1011
1012 // No VI instruction. This class is for SI only.
1013}
1014
Matt Arsenault692acf12015-02-14 03:02:23 +00001015// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1016// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001017multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001018 list<dag> pattern, string opName, string revOp,
1019 bit HasMods = 1, bit UseFullOp = 0> {
1020 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1021 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1022
1023 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1024 // can write it into any SGPR. We currently don't use the carry out,
1025 // so for now hardcode it to VCC as well.
1026 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001027 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1028 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001029
Matt Arsenault692acf12015-02-14 03:02:23 +00001030 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1031 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001032 } // End sdst = SIOperand.VCC, Defs = [VCC]
1033}
1034
Matt Arsenault31ec5982015-02-14 03:40:35 +00001035multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1036 list<dag> pattern, string opName, string revOp,
1037 bit HasMods = 1, bit UseFullOp = 0> {
1038 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1039
1040
1041 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1042 VOP3DisableFields<1, 1, HasMods>;
1043
1044 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1045 VOP3DisableFields<1, 1, HasMods>;
1046}
1047
Tom Stellard0aec5872014-10-07 23:51:39 +00001048multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001049 list<dag> pattern, string opName,
1050 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001051
1052 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1053
Tom Stellard0aec5872014-10-07 23:51:39 +00001054 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001055 VOP3DisableFields<1, 0, HasMods> {
1056 let Defs = !if(defExec, [EXEC], []);
1057 }
1058
1059 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1060 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001061 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001062 }
1063}
1064
Marek Olsak15e4a592015-01-15 18:42:55 +00001065// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1066multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1067 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001068 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001069 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1070 SIMCInstr<opName, SISubtarget.NONE>;
1071 }
1072
1073 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
1074 SIMCInstr <opName, SISubtarget.SI>;
1075
1076 def _vi : VOP3Common <outs, ins, asm, []>,
1077 VOP3e_vi <op.VI3>,
1078 VOP3DisableFields <1, 0, 0>,
1079 SIMCInstr <opName, SISubtarget.VI>;
1080}
1081
Tom Stellard94d2e992014-10-07 23:51:34 +00001082multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001083 dag ins32, string asm32, list<dag> pat32,
1084 dag ins64, string asm64, list<dag> pat64,
1085 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001086
Marek Olsak5df00d62014-12-07 12:18:57 +00001087 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001088
1089 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001090}
1091
Tom Stellard94d2e992014-10-07 23:51:34 +00001092multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001093 SDPatternOperator node = null_frag> : VOP1_Helper <
1094 op, opName, P.Outs,
1095 P.Ins32, P.Asm32, [],
1096 P.Ins64, P.Asm64,
1097 !if(P.HasModifiers,
1098 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001099 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001100 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1101 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001102>;
Christian Konigf5754a02013-02-21 15:17:09 +00001103
Marek Olsak5df00d62014-12-07 12:18:57 +00001104multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1105 SDPatternOperator node = null_frag> {
1106
Marek Olsak3ecf5082015-02-03 21:53:05 +00001107 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001108
Marek Olsak3ecf5082015-02-03 21:53:05 +00001109 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001110 !if(P.HasModifiers,
1111 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1112 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001113 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1114 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001115}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001116
Tom Stellardbec5a242014-10-07 23:51:38 +00001117multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001118 dag ins32, string asm32, list<dag> pat32,
1119 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001120 string revOp, bit HasMods> {
1121 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001122
Tom Stellardbec5a242014-10-07 23:51:38 +00001123 defm _e64 : VOP3_2_m <op,
Marek Olsak7585a292015-02-03 17:38:05 +00001124 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001125 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001126}
1127
Tom Stellardbec5a242014-10-07 23:51:38 +00001128multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001129 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001130 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001131 op, opName, P.Outs,
1132 P.Ins32, P.Asm32, [],
1133 P.Ins64, P.Asm64,
1134 !if(P.HasModifiers,
1135 [(set P.DstVT:$dst,
1136 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001137 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001138 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1139 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001140 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001141>;
1142
Marek Olsak191507e2015-02-03 17:38:12 +00001143multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1144 SDPatternOperator node = null_frag,
1145 string revOp = opName> {
1146 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1147
1148 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#"_e64"#P.Asm64,
1149 !if(P.HasModifiers,
1150 [(set P.DstVT:$dst,
1151 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1152 i1:$clamp, i32:$omod)),
1153 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1154 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1155 opName, revOp, P.HasModifiers>;
1156}
1157
Tom Stellard845bb3c2014-10-07 23:51:41 +00001158multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001159 dag ins32, string asm32, list<dag> pat32,
1160 dag ins64, string asm64, list<dag> pat64,
1161 string revOp, bit HasMods> {
1162
Marek Olsak7585a292015-02-03 17:38:05 +00001163 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001164
Tom Stellard845bb3c2014-10-07 23:51:41 +00001165 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001166 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
1167 >;
1168}
1169
Tom Stellard845bb3c2014-10-07 23:51:41 +00001170multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001171 SDPatternOperator node = null_frag,
1172 string revOp = opName> : VOP2b_Helper <
1173 op, opName, P.Outs,
1174 P.Ins32, P.Asm32, [],
1175 P.Ins64, P.Asm64,
1176 !if(P.HasModifiers,
1177 [(set P.DstVT:$dst,
1178 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001179 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001180 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1181 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1182 revOp, P.HasModifiers
1183>;
1184
Marek Olsakf0b130a2015-01-15 18:43:06 +00001185// A VOP2 instruction that is VOP3-only on VI.
1186multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1187 dag ins32, string asm32, list<dag> pat32,
1188 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001189 string revOp, bit HasMods> {
1190 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001191
1192 defm _e64 : VOP3_2_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001193 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001194}
1195
1196multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1197 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001198 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001199 : VOP2_VI3_Helper <
1200 op, opName, P.Outs,
1201 P.Ins32, P.Asm32, [],
1202 P.Ins64, P.Asm64,
1203 !if(P.HasModifiers,
1204 [(set P.DstVT:$dst,
1205 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1206 i1:$clamp, i32:$omod)),
1207 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1208 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001209 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001210>;
1211
Matt Arsenault70120fa2015-02-21 21:29:00 +00001212multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1213
1214 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1215
1216let isCodeGenOnly = 0 in {
1217 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1218 !strconcat(opName, VOP_MADK.Asm), []>,
1219 SIMCInstr <opName#"_e32", SISubtarget.SI>,
1220 VOP2_MADKe <op.SI>;
1221
1222 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1223 !strconcat(opName, VOP_MADK.Asm), []>,
1224 SIMCInstr <opName#"_e32", SISubtarget.VI>,
1225 VOP2_MADKe <op.VI>;
1226} // End isCodeGenOnly = 0
1227}
1228
Marek Olsak5df00d62014-12-07 12:18:57 +00001229class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1230 VOPCCommon <ins, "", pattern>,
1231 VOP <opName>,
1232 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1233 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001234 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001235}
1236
1237multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
1238 string opName, bit DefExec> {
1239 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1240
1241 def _si : VOPC<op.SI, ins, asm, []>,
1242 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1243 let Defs = !if(DefExec, [EXEC], []);
1244 }
1245
1246 def _vi : VOPC<op.VI, ins, asm, []>,
1247 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1248 let Defs = !if(DefExec, [EXEC], []);
1249 }
1250}
1251
Tom Stellard0aec5872014-10-07 23:51:39 +00001252multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001253 dag ins32, string asm32, list<dag> pat32,
1254 dag out64, dag ins64, string asm64, list<dag> pat64,
1255 bit HasMods, bit DefExec> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001256 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257
Marek Olsak5df00d62014-12-07 12:18:57 +00001258 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1259 opName, HasMods, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260}
1261
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001262// Special case for class instructions which only have modifiers on
1263// the 1st source operand.
1264multiclass VOPC_Class_Helper <vopc op, string opName,
1265 dag ins32, string asm32, list<dag> pat32,
1266 dag out64, dag ins64, string asm64, list<dag> pat64,
1267 bit HasMods, bit DefExec> {
1268 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
1269
1270 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1271 opName, HasMods, DefExec>,
1272 VOP3DisableModFields<1, 0, 0>;
1273}
1274
Tom Stellard0aec5872014-10-07 23:51:39 +00001275multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001276 VOPProfile P, PatLeaf cond = COND_NULL,
1277 bit DefExec = 0> : VOPC_Helper <
1278 op, opName,
1279 P.Ins32, P.Asm32, [],
1280 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1281 !if(P.HasModifiers,
1282 [(set i1:$dst,
1283 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001284 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001285 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1286 cond))],
1287 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
1288 P.HasModifiers, DefExec
1289>;
1290
Matt Arsenault4831ce52015-01-06 23:00:37 +00001291multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001292 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001293 op, opName,
1294 P.Ins32, P.Asm32, [],
1295 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1296 !if(P.HasModifiers,
1297 [(set i1:$dst,
1298 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1299 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
1300 P.HasModifiers, DefExec
1301>;
1302
1303
Tom Stellard0aec5872014-10-07 23:51:39 +00001304multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001305 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
1306
Tom Stellard0aec5872014-10-07 23:51:39 +00001307multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001308 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
1309
Tom Stellard0aec5872014-10-07 23:51:39 +00001310multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001311 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
1312
Tom Stellard0aec5872014-10-07 23:51:39 +00001313multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001314 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +00001315
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001316
Tom Stellard0aec5872014-10-07 23:51:39 +00001317multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001318 PatLeaf cond = COND_NULL>
1319 : VOPCInst <op, opName, P, cond, 1>;
1320
Tom Stellard0aec5872014-10-07 23:51:39 +00001321multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001322 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
1323
Tom Stellard0aec5872014-10-07 23:51:39 +00001324multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001325 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
1326
Tom Stellard0aec5872014-10-07 23:51:39 +00001327multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001328 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
1329
Tom Stellard0aec5872014-10-07 23:51:39 +00001330multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001331 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
1332
Tom Stellard845bb3c2014-10-07 23:51:41 +00001333multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001334 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
1335 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
1336>;
1337
Matt Arsenault4831ce52015-01-06 23:00:37 +00001338multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1339 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1340
1341multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1342 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1343
1344multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1345 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1346
1347multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1348 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1349
Tom Stellard845bb3c2014-10-07 23:51:41 +00001350multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001351 SDPatternOperator node = null_frag> : VOP3_Helper <
1352 op, opName, P.Outs, P.Ins64, P.Asm64,
1353 !if(!eq(P.NumSrcArgs, 3),
1354 !if(P.HasModifiers,
1355 [(set P.DstVT:$dst,
1356 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001357 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001358 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1359 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1360 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1361 P.Src2VT:$src2))]),
1362 !if(!eq(P.NumSrcArgs, 2),
1363 !if(P.HasModifiers,
1364 [(set P.DstVT:$dst,
1365 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001366 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001367 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1368 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1369 /* P.NumSrcArgs == 1 */,
1370 !if(P.HasModifiers,
1371 [(set P.DstVT:$dst,
1372 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001373 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001374 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1375 P.NumSrcArgs, P.HasModifiers
1376>;
1377
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001378// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1379// only VOP instruction that implicitly reads VCC.
1380multiclass VOP3_VCC_Inst <vop3 op, string opName,
1381 VOPProfile P,
1382 SDPatternOperator node = null_frag> : VOP3_Helper <
1383 op, opName,
1384 P.Outs,
1385 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1386 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1387 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1388 ClampMod:$clamp,
1389 omod:$omod),
1390 " $dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
1391 [(set P.DstVT:$dst,
1392 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1393 i1:$clamp, i32:$omod)),
1394 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1395 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1396 (i1 VCC)))],
1397 3, 1
1398>;
1399
Tom Stellardb6550522015-01-12 19:33:18 +00001400multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001401 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001402 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001403 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001404 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1405 InputModsNoDefault:$src1_modifiers, arc:$src1,
1406 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001407 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001408 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001409 opName, opName, 1, 1
1410>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001411
Tom Stellard845bb3c2014-10-07 23:51:41 +00001412multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001413 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1414
Tom Stellard845bb3c2014-10-07 23:51:41 +00001415multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001416 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001417
Matt Arsenault8675db12014-08-29 16:01:14 +00001418
1419class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001420 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001421 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1422 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1423 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1424 i32:$src1_modifiers, P.Src1VT:$src1,
1425 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001426 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001427 i32:$omod)>;
1428
Christian Konig72d5d5c2013-02-21 15:16:44 +00001429//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001430// Interpolation opcodes
1431//===----------------------------------------------------------------------===//
1432
Marek Olsak367447c2015-01-27 17:25:11 +00001433class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1434 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001435 SIMCInstr<opName, SISubtarget.NONE> {
1436 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001437 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001438}
1439
1440class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001441 string asm> :
1442 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001443 VINTRPe <op>,
1444 SIMCInstr<opName, SISubtarget.SI>;
1445
1446class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001447 string asm> :
1448 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001449 VINTRPe_vi <op>,
1450 SIMCInstr<opName, SISubtarget.VI>;
1451
1452multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1453 string disableEncoding = "", string constraints = "",
1454 list<dag> pattern = []> {
1455 let DisableEncoding = disableEncoding,
1456 Constraints = constraints in {
Marek Olsak367447c2015-01-27 17:25:11 +00001457 def "" : VINTRP_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001458
Marek Olsak367447c2015-01-27 17:25:11 +00001459 def _si : VINTRP_Real_si <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001460
Marek Olsak367447c2015-01-27 17:25:11 +00001461 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001462 }
1463}
1464
1465//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001466// Vector I/O classes
1467//===----------------------------------------------------------------------===//
1468
Marek Olsak5df00d62014-12-07 12:18:57 +00001469class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1470 DS <outs, ins, "", pattern>,
1471 SIMCInstr <opName, SISubtarget.NONE> {
1472 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001473 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001474}
1475
1476class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1477 DS <outs, ins, asm, []>,
1478 DSe <op>,
1479 SIMCInstr <opName, SISubtarget.SI>;
1480
1481class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1482 DS <outs, ins, asm, []>,
1483 DSe_vi <op>,
1484 SIMCInstr <opName, SISubtarget.VI>;
1485
Tom Stellardcf051f42015-03-09 18:49:45 +00001486class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1487 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001488
1489 // Single load interpret the 2 i8imm operands as a single i16 offset.
1490 bits<16> offset;
1491 let offset0 = offset{7-0};
1492 let offset1 = offset{15-8};
1493}
1494
Tom Stellardcf051f42015-03-09 18:49:45 +00001495class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1496 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001497
1498 // Single load interpret the 2 i8imm operands as a single i16 offset.
1499 bits<16> offset;
1500 let offset0 = offset{7-0};
1501 let offset1 = offset{15-8};
1502}
1503
Tom Stellardcf051f42015-03-09 18:49:45 +00001504multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1505 dag outs = (outs rc:$vdst),
1506 dag ins = (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
1507 string asm = opName#" $vdst, $addr"#"$offset"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001508
Tom Stellardcf051f42015-03-09 18:49:45 +00001509 def "" : DS_Pseudo <opName, outs, ins, []>;
1510
1511 let data0 = 0, data1 = 0 in {
1512 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1513 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001514 }
1515}
1516
Tom Stellardcf051f42015-03-09 18:49:45 +00001517multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1518 dag outs = (outs rc:$vdst),
1519 dag ins = (ins i1imm:$gds, VGPR_32:$addr, ds_offset0:$offset0,
1520 ds_offset1:$offset1, M0Reg:$m0),
1521 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001522
Tom Stellardcf051f42015-03-09 18:49:45 +00001523 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001524
Tom Stellardcf051f42015-03-09 18:49:45 +00001525 let data0 = 0, data1 = 0 in {
1526 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1527 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001528 }
1529}
1530
Tom Stellardcf051f42015-03-09 18:49:45 +00001531multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1532 dag outs = (outs),
1533 dag ins = (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset,
1534 M0Reg:$m0),
1535 string asm = opName#" $addr, $data0"#"$offset"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001536
Tom Stellardcf051f42015-03-09 18:49:45 +00001537 def "" : DS_Pseudo <opName, outs, ins, []>,
1538 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001539
Tom Stellardcf051f42015-03-09 18:49:45 +00001540 let data1 = 0, vdst = 0 in {
1541 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1542 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001543 }
1544}
1545
Tom Stellardcf051f42015-03-09 18:49:45 +00001546multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1547 dag outs = (outs),
1548 dag ins = (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1,
1549 ds_offset0:$offset0, ds_offset1:$offset1, M0Reg:$m0),
1550 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001551
Tom Stellardcf051f42015-03-09 18:49:45 +00001552 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001553
Tom Stellardcf051f42015-03-09 18:49:45 +00001554 let vdst = 0 in {
1555 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1556 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001557 }
1558}
1559
Tom Stellardcf051f42015-03-09 18:49:45 +00001560multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1561 string noRetOp = "",
1562 dag outs = (outs rc:$vdst),
1563 dag ins = (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset,
1564 M0Reg:$m0),
1565 string asm = opName#" $vdst, $addr, $data0"#"$offset"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001566
Tom Stellardcf051f42015-03-09 18:49:45 +00001567 def "" : DS_Pseudo <opName, outs, ins, []>,
1568 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001569
Tom Stellardcf051f42015-03-09 18:49:45 +00001570 let data1 = 0 in {
1571 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1572 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001573 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001574}
1575
Tom Stellardcf051f42015-03-09 18:49:45 +00001576multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
1577 string noRetOp = "", dag ins,
1578 dag outs = (outs rc:$vdst),
1579 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00001580
Tom Stellardcf051f42015-03-09 18:49:45 +00001581 def "" : DS_Pseudo <opName, outs, ins, []>,
1582 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001583
Tom Stellardcf051f42015-03-09 18:49:45 +00001584 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1585 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001586}
1587
1588multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00001589 string noRetOp = "", RegisterClass src = rc> :
1590 DS_1A2D_RET_m <op, asm, rc, noRetOp,
1591 (ins i1imm:$gds, VGPR_32:$addr, src:$data0, src:$data1,
1592 ds_offset:$offset, M0Reg:$m0)
1593>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001594
Tom Stellardcf051f42015-03-09 18:49:45 +00001595multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
1596 string noRetOp = opName,
1597 dag outs = (outs),
1598 dag ins = (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1,
1599 ds_offset:$offset, M0Reg:$m0),
1600 string asm = opName#" $addr, $data0, $data1"#"$offset"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001601
Tom Stellardcf051f42015-03-09 18:49:45 +00001602 def "" : DS_Pseudo <opName, outs, ins, []>,
1603 AtomicNoRet<noRetOp, 0>;
1604
1605 let vdst = 0 in {
1606 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1607 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001608 }
1609}
1610
Tom Stellarddb4995a2015-03-09 16:03:45 +00001611multiclass DS_0A_RET <bits<8> op, string opName,
1612 dag outs = (outs VGPR_32:$vdst),
1613 dag ins = (ins i1imm:$gds, ds_offset:$offset, M0Reg:$m0),
1614 string asm = opName#" $vdst $offset"> {
1615
1616 let mayLoad = 1, mayStore = 1 in {
1617 def "" : DS_Pseudo <opName, outs, ins, []>;
1618
1619 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001620 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1621 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001622 } // end addr = 0, data0 = 0, data1 = 0
1623 } // end mayLoad = 1, mayStore = 1
1624}
1625
1626multiclass DS_1A_RET_GDS <bits<8> op, string opName,
1627 dag outs = (outs VGPR_32:$vdst),
1628 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
1629 string asm = opName#" $vdst, $addr $offset"> {
1630
Tom Stellardcf051f42015-03-09 18:49:45 +00001631 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001632
Tom Stellardcf051f42015-03-09 18:49:45 +00001633 let data0 = 0, data1 = 0, gds = 1 in {
1634 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1635 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
1636 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00001637}
1638
1639multiclass DS_1A_GDS <bits<8> op, string opName,
1640 dag outs = (outs),
1641 dag ins = (ins VGPR_32:$addr, M0Reg:$m0),
1642 string asm = opName#" $addr gds"> {
1643
1644 def "" : DS_Pseudo <opName, outs, ins, []>;
1645
1646 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
1647 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1648 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1649 } // end vdst = 0, data = 0, data1 = 0, gds = 1
1650}
1651
1652multiclass DS_1A <bits<8> op, string opName,
1653 dag outs = (outs),
1654 dag ins = (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
1655 string asm = opName#" $addr $offset"> {
1656
1657 let mayLoad = 1, mayStore = 1 in {
1658 def "" : DS_Pseudo <opName, outs, ins, []>;
1659
1660 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001661 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1662 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001663 } // let vdst = 0, data0 = 0, data1 = 0
1664 } // end mayLoad = 1, mayStore = 1
1665}
1666
Tom Stellard0c238c22014-10-01 14:44:43 +00001667//===----------------------------------------------------------------------===//
1668// MTBUF classes
1669//===----------------------------------------------------------------------===//
1670
1671class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1672 MTBUF <outs, ins, "", pattern>,
1673 SIMCInstr<opName, SISubtarget.NONE> {
1674 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001675 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00001676}
1677
1678class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1679 string asm> :
1680 MTBUF <outs, ins, asm, []>,
1681 MTBUFe <op>,
1682 SIMCInstr<opName, SISubtarget.SI>;
1683
Marek Olsak5df00d62014-12-07 12:18:57 +00001684class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1685 MTBUF <outs, ins, asm, []>,
1686 MTBUFe_vi <op>,
1687 SIMCInstr <opName, SISubtarget.VI>;
1688
Tom Stellard0c238c22014-10-01 14:44:43 +00001689multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1690 list<dag> pattern> {
1691
1692 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1693
1694 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1695
Marek Olsak5df00d62014-12-07 12:18:57 +00001696 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1697
Tom Stellard0c238c22014-10-01 14:44:43 +00001698}
1699
1700let mayStore = 1, mayLoad = 0 in {
1701
1702multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1703 RegisterClass regClass> : MTBUF_m <
1704 op, opName, (outs),
1705 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001706 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001707 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001708 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1709 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1710>;
1711
1712} // mayStore = 1, mayLoad = 0
1713
1714let mayLoad = 1, mayStore = 0 in {
1715
1716multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1717 RegisterClass regClass> : MTBUF_m <
1718 op, opName, (outs regClass:$dst),
1719 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001720 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001721 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001722 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1723 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1724>;
1725
1726} // mayLoad = 1, mayStore = 0
1727
Marek Olsak5df00d62014-12-07 12:18:57 +00001728//===----------------------------------------------------------------------===//
1729// MUBUF classes
1730//===----------------------------------------------------------------------===//
1731
Marek Olsakee98b112015-01-27 17:24:58 +00001732class mubuf <bits<7> si, bits<7> vi = si> {
1733 field bits<7> SI = si;
1734 field bits<7> VI = vi;
1735}
1736
Marek Olsak7ef6db42015-01-27 17:24:54 +00001737class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
1738 bit IsAddr64 = is_addr64;
1739 string OpName = NAME # suffix;
1740}
1741
1742class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1743 MUBUF <outs, ins, "", pattern>,
1744 SIMCInstr<opName, SISubtarget.NONE> {
1745 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001746 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001747
1748 // dummy fields, so that we can use let statements around multiclasses
1749 bits<1> offen;
1750 bits<1> idxen;
1751 bits<8> vaddr;
1752 bits<1> glc;
1753 bits<1> slc;
1754 bits<1> tfe;
1755 bits<8> soffset;
1756}
1757
Marek Olsakee98b112015-01-27 17:24:58 +00001758class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001759 string asm> :
1760 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001761 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001762 SIMCInstr<opName, SISubtarget.SI> {
1763 let lds = 0;
1764}
1765
Marek Olsakee98b112015-01-27 17:24:58 +00001766class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001767 string asm> :
1768 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001769 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001770 SIMCInstr<opName, SISubtarget.VI> {
1771 let lds = 0;
1772}
1773
Marek Olsakee98b112015-01-27 17:24:58 +00001774multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001775 list<dag> pattern> {
1776
1777 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1778 MUBUFAddr64Table <0>;
1779
1780 let addr64 = 0 in {
1781 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1782 }
Marek Olsakee98b112015-01-27 17:24:58 +00001783
1784 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001785}
1786
Marek Olsakee98b112015-01-27 17:24:58 +00001787multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001788 dag ins, string asm, list<dag> pattern> {
1789
1790 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1791 MUBUFAddr64Table <1>;
1792
1793 let addr64 = 1 in {
1794 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1795 }
1796
1797 // There is no VI version. If the pseudo is selected, it should be lowered
1798 // for VI appropriately.
1799}
1800
Marek Olsak5df00d62014-12-07 12:18:57 +00001801class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001802 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001803 let lds = 0;
Tom Stellard3260ec42014-12-09 00:03:51 +00001804}
Marek Olsak5df00d62014-12-07 12:18:57 +00001805
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001806multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
1807 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001808
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001809 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1810 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
1811 AtomicNoRet<NAME#"_OFFSET", is_return>;
1812
1813 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
1814 let addr64 = 0 in {
1815 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1816 }
1817
1818 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
1819 }
Tom Stellard7980fc82014-09-25 18:30:26 +00001820}
1821
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001822multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
1823 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001824
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001825 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1826 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
1827 AtomicNoRet<NAME#"_ADDR64", is_return>;
1828
Tom Stellardc53861a2015-02-11 00:34:32 +00001829 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001830 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1831 }
1832
1833 // There is no VI version. If the pseudo is selected, it should be lowered
1834 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00001835}
1836
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001837multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001838 ValueType vt, SDPatternOperator atomic> {
1839
1840 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1841
1842 // No return variants
1843 let glc = 0 in {
1844
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001845 defm _ADDR64 : MUBUFAtomicAddr64_m <
1846 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001847 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00001848 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00001849 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001850 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001851
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001852 defm _OFFSET : MUBUFAtomicOffset_m <
1853 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00001854 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
1855 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001856 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
1857 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001858 } // glc = 0
1859
1860 // Variant that return values
1861 let glc = 1, Constraints = "$vdata = $vdata_in",
1862 DisableEncoding = "$vdata_in" in {
1863
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001864 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
1865 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001866 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00001867 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00001868 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00001869 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001870 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1871 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001872 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001873
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001874 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
1875 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00001876 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
1877 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001878 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1879 [(set vt:$vdata,
1880 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001881 i1:$slc), vt:$vdata_in))], 1
1882 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001883
1884 } // glc = 1
1885
1886 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1887}
1888
Marek Olsakee98b112015-01-27 17:24:58 +00001889multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00001890 ValueType load_vt = i32,
1891 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001892
Tom Stellard3e41dc42014-12-09 00:03:54 +00001893 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001894 let offen = 0, idxen = 0, vaddr = 0 in {
1895 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00001896 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
1897 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001898 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1899 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1900 i32:$soffset, i16:$offset,
1901 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001902 }
1903
Marek Olsak7ef6db42015-01-27 17:24:54 +00001904 let offen = 1, idxen = 0 in {
1905 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
1906 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1907 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1908 tfe:$tfe),
1909 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1910 }
1911
1912 let offen = 0, idxen = 1 in {
1913 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
1914 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00001915 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001916 slc:$slc, tfe:$tfe),
1917 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1918 }
1919
1920 let offen = 1, idxen = 1 in {
1921 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00001922 (ins SReg_128:$srsrc, VReg_64:$vaddr, SCSrc_32:$soffset,
1923 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00001924 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001925 }
1926
Tom Stellard1f9939f2015-02-27 14:59:41 +00001927 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001928 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc53861a2015-02-11 00:34:32 +00001929 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001930 SCSrc_32:$soffset, mbuf_offset:$offset,
1931 glc:$glc, slc:$slc, tfe:$tfe),
1932 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
1933 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001934 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001935 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001936 i16:$offset, i1:$glc, i1:$slc,
1937 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001938 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001939 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001940}
1941
Marek Olsakee98b112015-01-27 17:24:58 +00001942multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00001943 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001944 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001945 defm : MUBUF_m <op, name, (outs),
1946 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1947 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1948 tfe:$tfe),
1949 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00001950 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001951
Tom Stellard155bbb72014-08-11 22:18:17 +00001952 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001953 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00001954 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
1955 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001956 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1957 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1958 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00001959 } // offen = 0, idxen = 0, vaddr = 0
1960
Tom Stellardddea4862014-08-11 22:18:14 +00001961 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001962 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00001963 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr,
1964 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
1965 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001966 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1967 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001968 } // end offen = 1, idxen = 0
1969
Tom Stellard1f9939f2015-02-27 14:59:41 +00001970 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001971 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc53861a2015-02-11 00:34:32 +00001972 (ins vdataClass:$vdata, SReg_128:$srsrc,
1973 VReg_64:$vaddr, SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001974 mbuf_offset:$offset, glc:$glc, slc:$slc,
1975 tfe:$tfe),
1976 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
1977 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00001978 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00001979 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001980 i32:$soffset, i16:$offset,
1981 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001982 }
1983 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00001984}
1985
Matt Arsenault3f981402014-09-15 15:41:53 +00001986class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001987 FLAT <op, (outs regClass:$vdst),
Matt Arsenault3f981402014-09-15 15:41:53 +00001988 (ins VReg_64:$addr),
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001989 asm#" $vdst, $addr, [M0, FLAT_SCRATCH]", []> {
Matt Arsenault3f981402014-09-15 15:41:53 +00001990 let glc = 0;
1991 let slc = 0;
1992 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00001993 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00001994 let mayLoad = 1;
1995}
1996
1997class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1998 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1999 name#" $data, $addr, [M0, FLAT_SCRATCH]",
2000 []> {
2001
2002 let mayLoad = 0;
2003 let mayStore = 1;
2004
2005 // Encoding
2006 let glc = 0;
2007 let slc = 0;
2008 let tfe = 0;
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002009 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002010}
2011
Tom Stellard682bfbc2013-10-10 17:11:24 +00002012class MIMG_Mask <string op, int channels> {
2013 string Op = op;
2014 int Channels = channels;
2015}
2016
Tom Stellard16a9a202013-08-14 23:24:17 +00002017class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002018 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002019 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002020 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002021 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002022 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002023 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002024 SReg_256:$srsrc),
2025 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2026 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2027 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002028 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002029 let mayLoad = 1;
2030 let mayStore = 0;
2031 let hasPostISelHook = 1;
2032}
2033
Tom Stellard682bfbc2013-10-10 17:11:24 +00002034multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2035 RegisterClass dst_rc,
2036 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002037 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002038 MIMG_Mask<asm#"_V1", channels>;
2039 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2040 MIMG_Mask<asm#"_V2", channels>;
2041 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2042 MIMG_Mask<asm#"_V4", channels>;
2043}
2044
Tom Stellard16a9a202013-08-14 23:24:17 +00002045multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002046 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002047 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2048 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2049 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002050}
2051
2052class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002053 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002054 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002055 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002056 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002057 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002058 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002059 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002060 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2061 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002062 []> {
2063 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002064 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002065 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002066 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002067}
2068
Tom Stellard682bfbc2013-10-10 17:11:24 +00002069multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2070 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002071 int channels, int wqm> {
2072 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002073 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002074 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002075 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002076 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002077 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002078 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002079 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002080 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002081 MIMG_Mask<asm#"_V16", channels>;
2082}
2083
Tom Stellard16a9a202013-08-14 23:24:17 +00002084multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002085 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2086 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2087 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2088 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2089}
2090
2091multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2092 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2093 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2094 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2095 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002096}
2097
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002098class MIMG_Gather_Helper <bits<7> op, string asm,
2099 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002100 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002101 op,
2102 (outs dst_rc:$vdata),
2103 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2104 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2105 SReg_256:$srsrc, SReg_128:$ssamp),
2106 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2107 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2108 []> {
2109 let mayLoad = 1;
2110 let mayStore = 0;
2111
2112 // DMASK was repurposed for GATHER4. 4 components are always
2113 // returned and DMASK works like a swizzle - it selects
2114 // the component to fetch. The only useful DMASK values are
2115 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2116 // (red,red,red,red) etc.) The ISA document doesn't mention
2117 // this.
2118 // Therefore, disable all code which updates DMASK by setting these two:
2119 let MIMG = 0;
2120 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002121 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002122}
2123
2124multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2125 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002126 int channels, int wqm> {
2127 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002128 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002129 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002130 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002131 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002132 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002133 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002134 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002135 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002136 MIMG_Mask<asm#"_V16", channels>;
2137}
2138
2139multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002140 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2141 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2142 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2143 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2144}
2145
2146multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2147 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2148 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2149 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2150 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002151}
2152
Christian Konigf741fbf2013-02-26 17:52:42 +00002153//===----------------------------------------------------------------------===//
2154// Vector instruction mappings
2155//===----------------------------------------------------------------------===//
2156
2157// Maps an opcode in e32 form to its e64 equivalent
2158def getVOPe64 : InstrMapping {
2159 let FilterClass = "VOP";
2160 let RowFields = ["OpName"];
2161 let ColFields = ["Size"];
2162 let KeyCol = ["4"];
2163 let ValueCols = [["8"]];
2164}
2165
Tom Stellard1aaad692014-07-21 16:55:33 +00002166// Maps an opcode in e64 form to its e32 equivalent
2167def getVOPe32 : InstrMapping {
2168 let FilterClass = "VOP";
2169 let RowFields = ["OpName"];
2170 let ColFields = ["Size"];
2171 let KeyCol = ["8"];
2172 let ValueCols = [["4"]];
2173}
2174
Christian Konig3c145802013-03-27 09:12:59 +00002175// Maps an original opcode to its commuted version
2176def getCommuteRev : InstrMapping {
2177 let FilterClass = "VOP2_REV";
2178 let RowFields = ["RevOp"];
2179 let ColFields = ["IsOrig"];
2180 let KeyCol = ["1"];
2181 let ValueCols = [["0"]];
2182}
2183
Tom Stellard682bfbc2013-10-10 17:11:24 +00002184def getMaskedMIMGOp : InstrMapping {
2185 let FilterClass = "MIMG_Mask";
2186 let RowFields = ["Op"];
2187 let ColFields = ["Channels"];
2188 let KeyCol = ["4"];
2189 let ValueCols = [["1"], ["2"], ["3"] ];
2190}
2191
Christian Konig3c145802013-03-27 09:12:59 +00002192// Maps an commuted opcode to its original version
2193def getCommuteOrig : InstrMapping {
2194 let FilterClass = "VOP2_REV";
2195 let RowFields = ["RevOp"];
2196 let ColFields = ["IsOrig"];
2197 let KeyCol = ["0"];
2198 let ValueCols = [["1"]];
2199}
2200
Marek Olsak5df00d62014-12-07 12:18:57 +00002201def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002202 let FilterClass = "SIMCInstr";
2203 let RowFields = ["PseudoInstr"];
2204 let ColFields = ["Subtarget"];
2205 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002206 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002207}
2208
Tom Stellard155bbb72014-08-11 22:18:17 +00002209def getAddr64Inst : InstrMapping {
2210 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002211 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002212 let ColFields = ["IsAddr64"];
2213 let KeyCol = ["0"];
2214 let ValueCols = [["1"]];
2215}
2216
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002217// Maps an atomic opcode to its version with a return value.
2218def getAtomicRetOp : InstrMapping {
2219 let FilterClass = "AtomicNoRet";
2220 let RowFields = ["NoRetOp"];
2221 let ColFields = ["IsRet"];
2222 let KeyCol = ["0"];
2223 let ValueCols = [["1"]];
2224}
2225
2226// Maps an atomic opcode to its returnless version.
2227def getAtomicNoRetOp : InstrMapping {
2228 let FilterClass = "AtomicNoRet";
2229 let RowFields = ["NoRetOp"];
2230 let ColFields = ["IsRet"];
2231 let KeyCol = ["1"];
2232 let ValueCols = [["0"]];
2233}
2234
Tom Stellard75aadc22012-12-11 21:25:42 +00002235include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002236include "CIInstructions.td"
2237include "VIInstructions.td"