blob: 46f8877198cb9aac02ad040c25a318743cdd582f [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Heejin Ahn24faf852018-10-25 23:55:10 +000024#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000027#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000028#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000029#include "llvm/IR/Function.h"
30#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
34#include "llvm/Target/TargetOptions.h"
35using namespace llvm;
36
37#define DEBUG_TYPE "wasm-lower"
38
Heejin Ahn5831e9c2018-08-09 23:58:51 +000039// Emit proposed instructions that may not have been implemented in engines
40cl::opt<bool> EnableUnimplementedWasmSIMDInstrs(
41 "wasm-enable-unimplemented-simd",
42 cl::desc("Emit potentially-unimplemented WebAssembly SIMD instructions"),
43 cl::init(false));
44
Dan Gohman10e730a2015-06-29 23:51:55 +000045WebAssemblyTargetLowering::WebAssemblyTargetLowering(
46 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000047 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000048 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
49
JF Bastien71d29ac2015-08-12 17:53:29 +000050 // Booleans always contain 0 or 1.
51 setBooleanContents(ZeroOrOneBooleanContent);
Thomas Lively5ea17d42018-10-20 01:35:23 +000052 // Except in SIMD vectors
53 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000054 // WebAssembly does not produce floating-point exceptions on normal floating
55 // point operations.
56 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000057 // We don't know the microarchitecture here, so just reduce register pressure.
58 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000059 // Tell ISel that we have a stack pointer.
60 setStackPointerRegisterToSaveRestore(
61 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
62 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000063 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
64 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
65 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
66 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000067 if (Subtarget->hasSIMD128()) {
68 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
69 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
70 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
71 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Heejin Ahn5831e9c2018-08-09 23:58:51 +000072 if (EnableUnimplementedWasmSIMDInstrs) {
73 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
74 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
75 }
Derek Schuff39bf39f2016-08-02 23:16:09 +000076 }
JF Bastienb9073fb2015-07-22 21:28:15 +000077 // Compute derived properties from the register classes.
78 computeRegisterProperties(Subtarget->getRegisterInfo());
79
JF Bastienaf111db2015-08-24 22:16:48 +000080 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000081 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000082 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000083 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
84 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000085
Dan Gohman35bfb242015-12-04 23:22:35 +000086 // Take the default expansion for va_arg, va_copy, and va_end. There is no
87 // default action for va_start, so we do that custom.
88 setOperationAction(ISD::VASTART, MVT::Other, Custom);
89 setOperationAction(ISD::VAARG, MVT::Other, Expand);
90 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
91 setOperationAction(ISD::VAEND, MVT::Other, Expand);
92
Thomas Livelyebd4c902018-09-12 17:56:00 +000093 for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
JF Bastienda06bce2015-08-11 21:02:46 +000094 // Don't expand the floating-point types to constant pools.
95 setOperationAction(ISD::ConstantFP, T, Legal);
96 // Expand floating-point comparisons.
97 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
98 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
99 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000100 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +0000101 for (auto Op :
102 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +0000103 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000104 // Note supported floating-point library function operators that otherwise
105 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000106 for (auto Op :
107 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000108 setOperationAction(Op, T, Legal);
Thomas Lively30f1d692018-10-24 22:49:55 +0000109 // Support minimum and maximum, which otherwise default to expand.
110 setOperationAction(ISD::FMINIMUM, T, Legal);
111 setOperationAction(ISD::FMAXIMUM, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000112 // WebAssembly currently has no builtin f16 support.
113 setOperationAction(ISD::FP16_TO_FP, T, Expand);
114 setOperationAction(ISD::FP_TO_FP16, T, Expand);
115 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
116 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000117 }
Dan Gohman32907a62015-08-20 22:57:13 +0000118
Thomas Lively0aad98f2018-10-25 19:06:13 +0000119 // Support saturating add for i8x16 and i16x8
120 if (Subtarget->hasSIMD128())
121 for (auto T : {MVT::v16i8, MVT::v8i16})
122 for (auto Op : {ISD::SADDSAT, ISD::UADDSAT})
123 setOperationAction(Op, T, Legal);
124
Dan Gohman32907a62015-08-20 22:57:13 +0000125 for (auto T : {MVT::i32, MVT::i64}) {
126 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000127 for (auto Op :
Heejin Ahnf208f632018-09-05 01:27:38 +0000128 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
129 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
130 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000131 setOperationAction(Op, T, Expand);
132 }
133 }
134
Thomas Lively2ee686d2018-08-22 23:06:27 +0000135 // There is no i64x2.mul instruction
136 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
137
Thomas Livelya0d25812018-09-07 21:54:46 +0000138 // We have custom shuffle lowering to expose the shuffle mask
139 if (Subtarget->hasSIMD128()) {
140 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32}) {
141 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
142 }
143 if (EnableUnimplementedWasmSIMDInstrs) {
144 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
145 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
146 }
147 }
148
Thomas Livelyb2382c82018-11-02 00:39:57 +0000149 // Custom lowering since wasm shifts must have a scalar shift amount
150 if (Subtarget->hasSIMD128()) {
151 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
152 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL})
153 setOperationAction(Op, T, Custom);
154 if (EnableUnimplementedWasmSIMDInstrs)
155 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL})
156 setOperationAction(Op, MVT::v2i64, Custom);
157 }
Thomas Lively55735d52018-10-20 01:31:18 +0000158
Thomas Lively38c902b2018-11-09 01:38:44 +0000159 // There are no select instructions for vectors
160 if (Subtarget->hasSIMD128())
161 for (auto Op : {ISD::VSELECT, ISD::SELECT_CC, ISD::SELECT}) {
162 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
163 setOperationAction(Op, T, Expand);
164 if (EnableUnimplementedWasmSIMDInstrs)
165 for (auto T : {MVT::v2i64, MVT::v2f64})
166 setOperationAction(Op, T, Expand);
167 }
Thomas Livelyd4891a12018-11-01 00:01:02 +0000168
Dan Gohman32907a62015-08-20 22:57:13 +0000169 // As a special case, these operators use the type to mean the type to
170 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000172 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000173 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
174 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
175 }
Thomas Lively5ea17d42018-10-20 01:35:23 +0000176 for (auto T : MVT::integer_vector_valuetypes())
177 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000178
179 // Dynamic stack allocation: use the default expansion.
180 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
181 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000182 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000183
Derek Schuff9769deb2015-12-11 23:49:46 +0000184 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000185 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000186
Dan Gohman950a13c2015-09-16 16:51:30 +0000187 // Expand these forms; we pattern-match the forms that we can handle in isel.
188 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
189 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
190 setOperationAction(Op, T, Expand);
191
192 // We have custom switch handling.
193 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
194
JF Bastien73ff6af2015-08-31 22:24:11 +0000195 // WebAssembly doesn't have:
196 // - Floating-point extending loads.
197 // - Floating-point truncating stores.
198 // - i1 extending loads.
Thomas Lively325c9c52018-10-25 01:46:07 +0000199 // - extending/truncating SIMD loads/stores
Dan Gohman60bddf12015-12-10 02:07:53 +0000200 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000201 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
202 for (auto T : MVT::integer_valuetypes())
203 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
204 setLoadExtAction(Ext, T, MVT::i1, Promote);
Thomas Lively325c9c52018-10-25 01:46:07 +0000205 if (Subtarget->hasSIMD128()) {
206 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
207 MVT::v2f64}) {
208 for (auto MemT : MVT::vector_valuetypes()) {
209 if (MVT(T) != MemT) {
210 setTruncStoreAction(T, MemT, Expand);
211 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
212 setLoadExtAction(Ext, T, MemT, Expand);
213 }
214 }
215 }
216 }
Derek Schuffffa143c2015-11-10 00:30:57 +0000217
Thomas Livelyfb84fd72018-11-02 00:06:56 +0000218 // Custom lower lane accesses to expand out variable indices
219 if (Subtarget->hasSIMD128()) {
220 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32}) {
221 setOperationAction(ISD::EXTRACT_VECTOR_ELT, T, Custom);
222 setOperationAction(ISD::INSERT_VECTOR_ELT, T, Custom);
223 }
224 if (EnableUnimplementedWasmSIMDInstrs) {
225 for (auto T : {MVT::v2i64, MVT::v2f64}) {
226 setOperationAction(ISD::EXTRACT_VECTOR_ELT, T, Custom);
227 setOperationAction(ISD::INSERT_VECTOR_ELT, T, Custom);
228 }
229 }
230 }
231
Derek Schuffffa143c2015-11-10 00:30:57 +0000232 // Trap lowers to wasm unreachable
233 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000234
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000235 // Exception handling intrinsics
236 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
237
Derek Schuff18ba1922017-08-30 18:07:45 +0000238 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000239}
Dan Gohman10e730a2015-06-29 23:51:55 +0000240
Heejin Ahne8653bb2018-08-07 00:22:22 +0000241TargetLowering::AtomicExpansionKind
242WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
243 // We have wasm instructions for these
244 switch (AI->getOperation()) {
245 case AtomicRMWInst::Add:
246 case AtomicRMWInst::Sub:
247 case AtomicRMWInst::And:
248 case AtomicRMWInst::Or:
249 case AtomicRMWInst::Xor:
250 case AtomicRMWInst::Xchg:
251 return AtomicExpansionKind::None;
252 default:
253 break;
254 }
255 return AtomicExpansionKind::CmpXChg;
256}
257
Dan Gohman7b634842015-08-24 18:44:37 +0000258FastISel *WebAssemblyTargetLowering::createFastISel(
259 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
260 return WebAssembly::createFastISel(FuncInfo, LibInfo);
261}
262
JF Bastienaf111db2015-08-24 22:16:48 +0000263bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000264 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000265 // All offsets can be folded.
266 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000267}
268
Dan Gohman7a6b9822015-11-29 22:32:02 +0000269MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000270 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000271 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000272 if (BitWidth > 1 && BitWidth < 8)
273 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000274
275 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000276 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
277 // the count to be an i32.
278 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000279 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000280 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000281 }
282
Dan Gohmana8483752015-12-10 00:26:26 +0000283 MVT Result = MVT::getIntegerVT(BitWidth);
284 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
285 "Unable to represent scalar shift amount type");
286 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000287}
288
Dan Gohmancdd48b82017-11-28 01:13:40 +0000289// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
290// undefined result on invalid/overflow, to the WebAssembly opcode, which
291// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000292static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
293 MachineBasicBlock *BB,
294 const TargetInstrInfo &TII,
295 bool IsUnsigned, bool Int64,
296 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000297 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
298
299 unsigned OutReg = MI.getOperand(0).getReg();
300 unsigned InReg = MI.getOperand(1).getReg();
301
302 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
303 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
304 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000305 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000306 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000307 unsigned Eqz = WebAssembly::EQZ_I32;
308 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000309 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
310 int64_t Substitute = IsUnsigned ? 0 : Limit;
311 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000312 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000313 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
314
315 const BasicBlock *LLVM_BB = BB->getBasicBlock();
316 MachineFunction *F = BB->getParent();
317 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
318 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
319 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
320
321 MachineFunction::iterator It = ++BB->getIterator();
322 F->insert(It, FalseMBB);
323 F->insert(It, TrueMBB);
324 F->insert(It, DoneMBB);
325
326 // Transfer the remainder of BB and its successor edges to DoneMBB.
327 DoneMBB->splice(DoneMBB->begin(), BB,
Heejin Ahnf208f632018-09-05 01:27:38 +0000328 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000329 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
330
331 BB->addSuccessor(TrueMBB);
332 BB->addSuccessor(FalseMBB);
333 TrueMBB->addSuccessor(DoneMBB);
334 FalseMBB->addSuccessor(DoneMBB);
335
Dan Gohman580c1022017-11-29 20:20:11 +0000336 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000337 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
338 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000339 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
340 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
341 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
342 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000343
344 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000345 // For signed numbers, we can do a single comparison to determine whether
346 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000347 if (IsUnsigned) {
348 Tmp0 = InReg;
349 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000350 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000351 }
352 BuildMI(BB, DL, TII.get(FConst), Tmp1)
353 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000354 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000355
356 // For unsigned numbers, we have to do a separate comparison with zero.
357 if (IsUnsigned) {
358 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Heejin Ahnf208f632018-09-05 01:27:38 +0000359 unsigned SecondCmpReg =
360 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000361 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
362 BuildMI(BB, DL, TII.get(FConst), Tmp1)
363 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000364 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
365 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000366 CmpReg = AndReg;
367 }
368
Heejin Ahnf208f632018-09-05 01:27:38 +0000369 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000370
371 // Create the CFG diamond to select between doing the conversion or using
372 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000373 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
374 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
375 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
376 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000377 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000378 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000379 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000380 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000381 .addMBB(TrueMBB);
382
383 return DoneMBB;
384}
385
Heejin Ahnf208f632018-09-05 01:27:38 +0000386MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
387 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000388 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
389 DebugLoc DL = MI.getDebugLoc();
390
391 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000392 default:
393 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000394 case WebAssembly::FP_TO_SINT_I32_F32:
395 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
396 WebAssembly::I32_TRUNC_S_F32);
397 case WebAssembly::FP_TO_UINT_I32_F32:
398 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
399 WebAssembly::I32_TRUNC_U_F32);
400 case WebAssembly::FP_TO_SINT_I64_F32:
401 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
402 WebAssembly::I64_TRUNC_S_F32);
403 case WebAssembly::FP_TO_UINT_I64_F32:
404 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
405 WebAssembly::I64_TRUNC_U_F32);
406 case WebAssembly::FP_TO_SINT_I32_F64:
407 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
408 WebAssembly::I32_TRUNC_S_F64);
409 case WebAssembly::FP_TO_UINT_I32_F64:
410 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
411 WebAssembly::I32_TRUNC_U_F64);
412 case WebAssembly::FP_TO_SINT_I64_F64:
413 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
414 WebAssembly::I64_TRUNC_S_F64);
415 case WebAssembly::FP_TO_UINT_I64_F64:
416 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
417 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000418 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000419 }
420}
421
Heejin Ahnf208f632018-09-05 01:27:38 +0000422const char *
423WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000424 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000425 case WebAssemblyISD::FIRST_NUMBER:
426 break;
427#define HANDLE_NODETYPE(NODE) \
428 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000429 return "WebAssemblyISD::" #NODE;
430#include "WebAssemblyISD.def"
431#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000432 }
433 return nullptr;
434}
435
Dan Gohmanf19ed562015-11-13 01:42:29 +0000436std::pair<unsigned, const TargetRegisterClass *>
437WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
438 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
439 // First, see if this is a constraint that directly corresponds to a
440 // WebAssembly register class.
441 if (Constraint.size() == 1) {
442 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000443 case 'r':
444 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
445 if (Subtarget->hasSIMD128() && VT.isVector()) {
446 if (VT.getSizeInBits() == 128)
447 return std::make_pair(0U, &WebAssembly::V128RegClass);
448 }
449 if (VT.isInteger() && !VT.isVector()) {
450 if (VT.getSizeInBits() <= 32)
451 return std::make_pair(0U, &WebAssembly::I32RegClass);
452 if (VT.getSizeInBits() <= 64)
453 return std::make_pair(0U, &WebAssembly::I64RegClass);
454 }
455 break;
456 default:
457 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000458 }
459 }
460
461 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
462}
463
Dan Gohman3192ddf2015-11-19 23:04:59 +0000464bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
465 // Assume ctz is a relatively cheap operation.
466 return true;
467}
468
469bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
470 // Assume clz is a relatively cheap operation.
471 return true;
472}
473
Dan Gohman4b9d7912015-12-15 22:01:29 +0000474bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
475 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000476 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000477 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000478 // WebAssembly offsets are added as unsigned without wrapping. The
479 // isLegalAddressingMode gives us no way to determine if wrapping could be
480 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000481 if (AM.BaseOffs < 0)
482 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000483
484 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000485 if (AM.Scale != 0)
486 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000487
488 // Everything else is legal.
489 return true;
490}
491
Dan Gohmanbb372242016-01-26 03:39:31 +0000492bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000493 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000494 // WebAssembly supports unaligned accesses, though it should be declared
495 // with the p2align attribute on loads and stores which do so, and there
496 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000497 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000498 // of constants, etc.), WebAssembly implementations will either want the
499 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000500 if (Fast)
501 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000502 return true;
503}
504
Reid Klecknerb5180542017-03-21 16:57:19 +0000505bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
506 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000507 // The current thinking is that wasm engines will perform this optimization,
508 // so we can save on code size.
509 return true;
510}
511
Simon Pilgrim99f70162018-06-28 17:27:09 +0000512EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
513 LLVMContext &C,
514 EVT VT) const {
515 if (VT.isVector())
516 return VT.changeVectorElementTypeToInteger();
517
518 return TargetLowering::getSetCCResultType(DL, C, VT);
519}
520
Heejin Ahn4128cb02018-08-02 21:44:24 +0000521bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
522 const CallInst &I,
523 MachineFunction &MF,
524 unsigned Intrinsic) const {
525 switch (Intrinsic) {
526 case Intrinsic::wasm_atomic_notify:
527 Info.opc = ISD::INTRINSIC_W_CHAIN;
528 Info.memVT = MVT::i32;
529 Info.ptrVal = I.getArgOperand(0);
530 Info.offset = 0;
531 Info.align = 4;
532 // atomic.notify instruction does not really load the memory specified with
533 // this argument, but MachineMemOperand should either be load or store, so
534 // we set this to a load.
535 // FIXME Volatile isn't really correct, but currently all LLVM atomic
536 // instructions are treated as volatiles in the backend, so we should be
537 // consistent. The same applies for wasm_atomic_wait intrinsics too.
538 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
539 return true;
540 case Intrinsic::wasm_atomic_wait_i32:
541 Info.opc = ISD::INTRINSIC_W_CHAIN;
542 Info.memVT = MVT::i32;
543 Info.ptrVal = I.getArgOperand(0);
544 Info.offset = 0;
545 Info.align = 4;
546 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
547 return true;
548 case Intrinsic::wasm_atomic_wait_i64:
549 Info.opc = ISD::INTRINSIC_W_CHAIN;
550 Info.memVT = MVT::i64;
551 Info.ptrVal = I.getArgOperand(0);
552 Info.offset = 0;
553 Info.align = 8;
554 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
555 return true;
556 default:
557 return false;
558 }
559}
560
Dan Gohman10e730a2015-06-29 23:51:55 +0000561//===----------------------------------------------------------------------===//
562// WebAssembly Lowering private implementation.
563//===----------------------------------------------------------------------===//
564
565//===----------------------------------------------------------------------===//
566// Lowering Code
567//===----------------------------------------------------------------------===//
568
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000569static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000570 MachineFunction &MF = DAG.getMachineFunction();
571 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000572 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000573}
574
Dan Gohman85dbdda2015-12-04 17:16:07 +0000575// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000576static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000577 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000578 // conventions. We don't yet have a way to annotate calls with properties like
579 // "cold", and we don't have any call-clobbered registers, so these are mostly
580 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000581 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000582 CallConv == CallingConv::Cold ||
583 CallConv == CallingConv::PreserveMost ||
584 CallConv == CallingConv::PreserveAll ||
585 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000586}
587
Heejin Ahnf208f632018-09-05 01:27:38 +0000588SDValue
589WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
590 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000591 SelectionDAG &DAG = CLI.DAG;
592 SDLoc DL = CLI.DL;
593 SDValue Chain = CLI.Chain;
594 SDValue Callee = CLI.Callee;
595 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000596 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000597
598 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000599 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000600 fail(DL, DAG,
601 "WebAssembly doesn't support language-specific or target-specific "
602 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000603 if (CLI.IsPatchPoint)
604 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
605
Dan Gohman9cc692b2015-10-02 20:54:23 +0000606 // WebAssembly doesn't currently support explicit tail calls. If they are
607 // required, fail. Otherwise, just disable them.
608 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
609 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000610 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000611 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
612 CLI.IsTailCall = false;
613
JF Bastiend8a9d662015-08-24 21:59:51 +0000614 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000615 if (Ins.size() > 1)
616 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
617
Dan Gohman2d822e72015-12-04 17:12:52 +0000618 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000619 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000620 unsigned NumFixedArgs = 0;
Derek Schuff4dd67782016-01-27 21:17:39 +0000621 for (unsigned i = 0; i < Outs.size(); ++i) {
622 const ISD::OutputArg &Out = Outs[i];
623 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000624 if (Out.Flags.isNest())
625 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000626 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000627 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000628 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000629 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000630 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000631 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000632 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000633 auto &MFI = MF.getFrameInfo();
634 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
635 Out.Flags.getByValAlign(),
636 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000637 SDValue SizeNode =
638 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000639 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000640 Chain = DAG.getMemcpy(
641 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000642 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000643 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
644 OutVal = FINode;
645 }
Dan Gohman910ba332018-06-26 03:18:38 +0000646 // Count the number of fixed args *after* legalization.
647 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000648 }
649
JF Bastiend8a9d662015-08-24 21:59:51 +0000650 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000651 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000652
JF Bastiend8a9d662015-08-24 21:59:51 +0000653 // Analyze operands of the call, assigning locations to each operand.
654 SmallVector<CCValAssign, 16> ArgLocs;
655 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000656
Dan Gohman35bfb242015-12-04 23:22:35 +0000657 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000658 // Outgoing non-fixed arguments are placed in a buffer. First
659 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000660 for (SDValue Arg :
661 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
662 EVT VT = Arg.getValueType();
663 assert(VT != MVT::iPTR && "Legalized args should be concrete");
664 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000665 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
666 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000667 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
668 Offset, VT.getSimpleVT(),
669 CCValAssign::Full));
670 }
671 }
672
673 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
674
Derek Schuff27501e22016-02-10 19:51:04 +0000675 SDValue FINode;
676 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000677 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000678 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000679 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
680 Layout.getStackAlignment(),
681 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000682 unsigned ValNo = 0;
683 SmallVector<SDValue, 8> Chains;
684 for (SDValue Arg :
685 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
686 assert(ArgLocs[ValNo].getValNo() == ValNo &&
687 "ArgLocs should remain in order and only hold varargs args");
688 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000689 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000690 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000691 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000692 Chains.push_back(
693 DAG.getStore(Chain, DL, Arg, Add,
694 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000695 }
696 if (!Chains.empty())
697 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000698 } else if (IsVarArg) {
699 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000700 }
701
702 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000703 SmallVector<SDValue, 16> Ops;
704 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000705 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000706
707 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
708 // isn't reliable.
709 Ops.append(OutVals.begin(),
710 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000711 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000712 if (IsVarArg)
713 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000714
Derek Schuff27501e22016-02-10 19:51:04 +0000715 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000716 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000717 assert(!In.Flags.isByVal() && "byval is not valid for return values");
718 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000719 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000720 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000721 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000722 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000723 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000724 fail(DL, DAG,
725 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000726 // Ignore In.getOrigAlign() because all our arguments are passed in
727 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000728 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000729 }
Derek Schuff27501e22016-02-10 19:51:04 +0000730 InTys.push_back(MVT::Other);
731 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000732 SDValue Res =
733 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000734 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000735 if (Ins.empty()) {
736 Chain = Res;
737 } else {
738 InVals.push_back(Res);
739 Chain = Res.getValue(1);
740 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000741
JF Bastiend8a9d662015-08-24 21:59:51 +0000742 return Chain;
743}
744
JF Bastienb9073fb2015-07-22 21:28:15 +0000745bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000746 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
747 const SmallVectorImpl<ISD::OutputArg> &Outs,
748 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000749 // WebAssembly can't currently handle returning tuples.
750 return Outs.size() <= 1;
751}
752
753SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000754 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000755 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000756 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000757 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000758 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000759 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000760 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
761
JF Bastien600aee92015-07-31 17:53:38 +0000762 SmallVector<SDValue, 4> RetOps(1, Chain);
763 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000764 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000765
Dan Gohman754cd112015-11-11 01:33:02 +0000766 // Record the number and types of the return values.
767 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000768 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
769 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000770 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000771 if (Out.Flags.isInAlloca())
772 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000773 if (Out.Flags.isInConsecutiveRegs())
774 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
775 if (Out.Flags.isInConsecutiveRegsLast())
776 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000777 }
778
JF Bastienb9073fb2015-07-22 21:28:15 +0000779 return Chain;
780}
781
782SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000783 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000784 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
785 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000786 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000787 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000788
Dan Gohman2726b882016-10-06 22:29:32 +0000789 MachineFunction &MF = DAG.getMachineFunction();
790 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
791
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000792 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
793 // of the incoming values before they're represented by virtual registers.
794 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
795
JF Bastien600aee92015-07-31 17:53:38 +0000796 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000797 if (In.Flags.isInAlloca())
798 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
799 if (In.Flags.isNest())
800 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000801 if (In.Flags.isInConsecutiveRegs())
802 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
803 if (In.Flags.isInConsecutiveRegsLast())
804 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000805 // Ignore In.getOrigAlign() because all our arguments are passed in
806 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000807 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
808 DAG.getTargetConstant(InVals.size(),
809 DL, MVT::i32))
810 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000811
812 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000813 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000814 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000815
Derek Schuff27501e22016-02-10 19:51:04 +0000816 // Varargs are copied into a buffer allocated by the caller, and a pointer to
817 // the buffer is passed as an argument.
818 if (IsVarArg) {
819 MVT PtrVT = getPointerTy(MF.getDataLayout());
820 unsigned VarargVreg =
821 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
822 MFI->setVarargBufferVreg(VarargVreg);
823 Chain = DAG.getCopyToReg(
824 Chain, DL, VarargVreg,
825 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
826 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
827 MFI->addParam(PtrVT);
828 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000829
Derek Schuff77a7a382018-10-03 22:22:48 +0000830 // Record the number and types of arguments and results.
Dan Gohman2726b882016-10-06 22:29:32 +0000831 SmallVector<MVT, 4> Params;
832 SmallVector<MVT, 4> Results;
Derek Schuff77a7a382018-10-03 22:22:48 +0000833 ComputeSignatureVTs(MF.getFunction().getFunctionType(), MF.getFunction(),
834 DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000835 for (MVT VT : Results)
836 MFI->addResult(VT);
Derek Schuff77a7a382018-10-03 22:22:48 +0000837 // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
838 // the param logic here with ComputeSignatureVTs
839 assert(MFI->getParams().size() == Params.size() &&
840 std::equal(MFI->getParams().begin(), MFI->getParams().end(),
841 Params.begin()));
Dan Gohman2726b882016-10-06 22:29:32 +0000842
JF Bastienb9073fb2015-07-22 21:28:15 +0000843 return Chain;
844}
845
Dan Gohman10e730a2015-06-29 23:51:55 +0000846//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000847// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000848//===----------------------------------------------------------------------===//
849
JF Bastienaf111db2015-08-24 22:16:48 +0000850SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
851 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000852 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000853 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000854 default:
855 llvm_unreachable("unimplemented operation lowering");
856 return SDValue();
857 case ISD::FrameIndex:
858 return LowerFrameIndex(Op, DAG);
859 case ISD::GlobalAddress:
860 return LowerGlobalAddress(Op, DAG);
861 case ISD::ExternalSymbol:
862 return LowerExternalSymbol(Op, DAG);
863 case ISD::JumpTable:
864 return LowerJumpTable(Op, DAG);
865 case ISD::BR_JT:
866 return LowerBR_JT(Op, DAG);
867 case ISD::VASTART:
868 return LowerVASTART(Op, DAG);
869 case ISD::BlockAddress:
870 case ISD::BRIND:
871 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
872 return SDValue();
873 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
874 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
875 return SDValue();
876 case ISD::FRAMEADDR:
877 return LowerFRAMEADDR(Op, DAG);
878 case ISD::CopyToReg:
879 return LowerCopyToReg(Op, DAG);
880 case ISD::INTRINSIC_WO_CHAIN:
881 return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Thomas Livelyfb84fd72018-11-02 00:06:56 +0000882 case ISD::EXTRACT_VECTOR_ELT:
883 case ISD::INSERT_VECTOR_ELT:
884 return LowerAccessVectorElement(Op, DAG);
Thomas Livelya0d25812018-09-07 21:54:46 +0000885 case ISD::VECTOR_SHUFFLE:
886 return LowerVECTOR_SHUFFLE(Op, DAG);
Thomas Lively55735d52018-10-20 01:31:18 +0000887 case ISD::SHL:
888 case ISD::SRA:
889 case ISD::SRL:
890 return LowerShift(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000891 }
892}
893
Derek Schuffaadc89c2016-02-16 18:18:36 +0000894SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
895 SelectionDAG &DAG) const {
896 SDValue Src = Op.getOperand(2);
897 if (isa<FrameIndexSDNode>(Src.getNode())) {
898 // CopyToReg nodes don't support FrameIndex operands. Other targets select
899 // the FI to some LEA-like instruction, but since we don't have that, we
900 // need to insert some kind of instruction that can take an FI operand and
901 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
902 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000903 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000904 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000905 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000906 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +0000907 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
908 : WebAssembly::COPY_I64,
909 DL, VT, Src),
910 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000911 return Op.getNode()->getNumValues() == 1
912 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +0000913 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
914 Op.getNumOperands() == 4 ? Op.getOperand(3)
915 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000916 }
917 return SDValue();
918}
919
Derek Schuff9769deb2015-12-11 23:49:46 +0000920SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
921 SelectionDAG &DAG) const {
922 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
923 return DAG.getTargetFrameIndex(FI, Op.getValueType());
924}
925
Dan Gohman94c65662016-02-16 23:48:04 +0000926SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
927 SelectionDAG &DAG) const {
928 // Non-zero depths are not supported by WebAssembly currently. Use the
929 // legalizer's default expansion, which is to return 0 (what this function is
930 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000931 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000932 return SDValue();
933
Matthias Braun941a7052016-07-28 18:40:00 +0000934 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000935 EVT VT = Op.getValueType();
936 unsigned FP =
937 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
938 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
939}
940
JF Bastienaf111db2015-08-24 22:16:48 +0000941SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
942 SelectionDAG &DAG) const {
943 SDLoc DL(Op);
944 const auto *GA = cast<GlobalAddressSDNode>(Op);
945 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000946 assert(GA->getTargetFlags() == 0 &&
947 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000948 if (GA->getAddressSpace() != 0)
949 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000950 return DAG.getNode(
951 WebAssemblyISD::Wrapper, DL, VT,
952 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000953}
954
Heejin Ahnf208f632018-09-05 01:27:38 +0000955SDValue
956WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
957 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000958 SDLoc DL(Op);
959 const auto *ES = cast<ExternalSymbolSDNode>(Op);
960 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000961 assert(ES->getTargetFlags() == 0 &&
962 "Unexpected target flags on generic ExternalSymbolSDNode");
963 // Set the TargetFlags to 0x1 which indicates that this is a "function"
964 // symbol rather than a data symbol. We do this unconditionally even though
965 // we don't know anything about the symbol other than its name, because all
966 // external symbols used in target-independent SelectionDAG code are for
967 // functions.
Heejin Ahnf208f632018-09-05 01:27:38 +0000968 return DAG.getNode(
969 WebAssemblyISD::Wrapper, DL, VT,
970 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
971 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000972}
973
Dan Gohman950a13c2015-09-16 16:51:30 +0000974SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
975 SelectionDAG &DAG) const {
976 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000977 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000978 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000979 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
980 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
981 JT->getTargetFlags());
982}
983
984SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
985 SelectionDAG &DAG) const {
986 SDLoc DL(Op);
987 SDValue Chain = Op.getOperand(0);
988 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
989 SDValue Index = Op.getOperand(2);
990 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
991
992 SmallVector<SDValue, 8> Ops;
993 Ops.push_back(Chain);
994 Ops.push_back(Index);
995
996 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
997 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
998
Dan Gohman14026062016-03-08 03:18:12 +0000999 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +00001000 for (auto MBB : MBBs)
1001 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +00001002
Dan Gohman950a13c2015-09-16 16:51:30 +00001003 // TODO: For now, we just pick something arbitrary for a default case for now.
1004 // We really want to sniff out the guard and put in the real default case (and
1005 // delete the guard).
1006 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
1007
Dan Gohman14026062016-03-08 03:18:12 +00001008 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +00001009}
1010
Dan Gohman35bfb242015-12-04 23:22:35 +00001011SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
1012 SelectionDAG &DAG) const {
1013 SDLoc DL(Op);
1014 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
1015
Derek Schuff27501e22016-02-10 19:51:04 +00001016 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +00001017 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +00001018
1019 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
1020 MFI->getVarargBufferVreg(), PtrVT);
1021 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +00001022 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +00001023}
1024
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001025SDValue
1026WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
1027 SelectionDAG &DAG) const {
1028 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1029 SDLoc DL(Op);
1030 switch (IntNo) {
1031 default:
1032 return {}; // Don't custom lower most intrinsics.
Thomas Lively5d461c92018-10-03 23:02:23 +00001033
Heejin Ahn24faf852018-10-25 23:55:10 +00001034 case Intrinsic::wasm_lsda: {
1035 MachineFunction &MF = DAG.getMachineFunction();
1036 EVT VT = Op.getValueType();
1037 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1038 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1039 auto &Context = MF.getMMI().getContext();
1040 MCSymbol *S = Context.getOrCreateSymbol(Twine("GCC_except_table") +
1041 Twine(MF.getFunctionNumber()));
1042 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1043 DAG.getMCSymbol(S, PtrVT));
1044 }
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001045 }
1046}
1047
Thomas Livelya0d25812018-09-07 21:54:46 +00001048SDValue
1049WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
1050 SelectionDAG &DAG) const {
1051 SDLoc DL(Op);
1052 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
1053 MVT VecType = Op.getOperand(0).getSimpleValueType();
1054 assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
1055 size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
1056
1057 // Space for two vector args and sixteen mask indices
1058 SDValue Ops[18];
1059 size_t OpIdx = 0;
1060 Ops[OpIdx++] = Op.getOperand(0);
1061 Ops[OpIdx++] = Op.getOperand(1);
1062
1063 // Expand mask indices to byte indices and materialize them as operands
1064 for (size_t I = 0, Lanes = Mask.size(); I < Lanes; ++I) {
1065 for (size_t J = 0; J < LaneBytes; ++J) {
Thomas Lively11a332d02018-10-19 19:08:06 +00001066 // Lower undefs (represented by -1 in mask) to zero
1067 uint64_t ByteIndex =
1068 Mask[I] == -1 ? 0 : (uint64_t)Mask[I] * LaneBytes + J;
1069 Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
Thomas Livelya0d25812018-09-07 21:54:46 +00001070 }
1071 }
1072
Thomas Livelyed951342018-10-24 23:27:40 +00001073 return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
Thomas Livelya0d25812018-09-07 21:54:46 +00001074}
1075
Thomas Livelyfb84fd72018-11-02 00:06:56 +00001076SDValue
1077WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op,
1078 SelectionDAG &DAG) const {
1079 // Allow constant lane indices, expand variable lane indices
1080 SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode();
1081 if (isa<ConstantSDNode>(IdxNode) || IdxNode->isUndef())
1082 return Op;
1083 else
1084 // Perform default expansion
1085 return SDValue();
1086}
1087
Thomas Lively55735d52018-10-20 01:31:18 +00001088SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
1089 SelectionDAG &DAG) const {
1090 SDLoc DL(Op);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001091
1092 // Only manually lower vector shifts
1093 assert(Op.getSimpleValueType().isVector());
1094
1095 // Unroll non-splat vector shifts
1096 BuildVectorSDNode *ShiftVec;
1097 SDValue SplatVal;
1098 if (!(ShiftVec = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode())) ||
1099 !(SplatVal = ShiftVec->getSplatValue()))
1100 return DAG.UnrollVectorOp(Op.getNode());
1101
1102 // All splats except i64x2 const splats are handled by patterns
1103 ConstantSDNode *SplatConst = dyn_cast<ConstantSDNode>(SplatVal);
1104 if (!SplatConst || Op.getSimpleValueType() != MVT::v2i64)
Thomas Lively55735d52018-10-20 01:31:18 +00001105 return Op;
Thomas Livelyb2382c82018-11-02 00:39:57 +00001106
1107 // i64x2 const splats are custom lowered to avoid unnecessary wraps
Thomas Lively55735d52018-10-20 01:31:18 +00001108 unsigned Opcode;
1109 switch (Op.getOpcode()) {
1110 case ISD::SHL:
1111 Opcode = WebAssemblyISD::VEC_SHL;
1112 break;
1113 case ISD::SRA:
1114 Opcode = WebAssemblyISD::VEC_SHR_S;
1115 break;
1116 case ISD::SRL:
1117 Opcode = WebAssemblyISD::VEC_SHR_U;
1118 break;
1119 default:
1120 llvm_unreachable("unexpected opcode");
Thomas Lively55735d52018-10-20 01:31:18 +00001121 }
Thomas Livelyb2382c82018-11-02 00:39:57 +00001122 APInt Shift = SplatConst->getAPIntValue().zextOrTrunc(32);
Thomas Lively55735d52018-10-20 01:31:18 +00001123 return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0),
Thomas Livelyb2382c82018-11-02 00:39:57 +00001124 DAG.getConstant(Shift, DL, MVT::i32));
Thomas Lively55735d52018-10-20 01:31:18 +00001125}
1126
Dan Gohman10e730a2015-06-29 23:51:55 +00001127//===----------------------------------------------------------------------===//
1128// WebAssembly Optimization Hooks
1129//===----------------------------------------------------------------------===//