blob: 81ad0a551c837d61bd221cec22d6cbd6af2b4b7b [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
Eric Christopher6c5b5112015-03-11 18:43:21 +000031 : AMDGPUInstrInfo(st), RI() {}
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaulta48b8662015-04-23 23:34:48 +000077bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
78 AliasAnalysis *AA) const {
79 // TODO: The generic check fails for VALU instructions that should be
80 // rematerializable due to implicit reads of exec. We really want all of the
81 // generic logic for this except for this.
82 switch (MI->getOpcode()) {
83 case AMDGPU::V_MOV_B32_e32:
84 case AMDGPU::V_MOV_B32_e64:
Matt Arsenault80f766a2015-09-10 01:23:28 +000085 case AMDGPU::V_MOV_B64_PSEUDO:
Matt Arsenaulta48b8662015-04-23 23:34:48 +000086 return true;
87 default:
88 return false;
89 }
90}
91
Matt Arsenaultc10853f2014-08-06 00:29:43 +000092bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
93 int64_t &Offset0,
94 int64_t &Offset1) const {
95 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
96 return false;
97
98 unsigned Opc0 = Load0->getMachineOpcode();
99 unsigned Opc1 = Load1->getMachineOpcode();
100
101 // Make sure both are actually loads.
102 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
103 return false;
104
105 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000106
107 // FIXME: Handle this case:
108 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
109 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000110
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000111 // Check base reg.
112 if (Load0->getOperand(1) != Load1->getOperand(1))
113 return false;
114
115 // Check chain.
116 if (findChainOperand(Load0) != findChainOperand(Load1))
117 return false;
118
Matt Arsenault972c12a2014-09-17 17:48:32 +0000119 // Skip read2 / write2 variants for simplicity.
120 // TODO: We should report true if the used offsets are adjacent (excluded
121 // st64 versions).
122 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
123 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
124 return false;
125
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000126 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
127 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
128 return true;
129 }
130
131 if (isSMRD(Opc0) && isSMRD(Opc1)) {
132 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
133
134 // Check base reg.
135 if (Load0->getOperand(0) != Load1->getOperand(0))
136 return false;
137
Tom Stellardf0a575f2015-03-23 16:06:01 +0000138 const ConstantSDNode *Load0Offset =
139 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
140 const ConstantSDNode *Load1Offset =
141 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
142
143 if (!Load0Offset || !Load1Offset)
144 return false;
145
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000146 // Check chain.
147 if (findChainOperand(Load0) != findChainOperand(Load1))
148 return false;
149
Tom Stellardf0a575f2015-03-23 16:06:01 +0000150 Offset0 = Load0Offset->getZExtValue();
151 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000152 return true;
153 }
154
155 // MUBUF and MTBUF can access the same addresses.
156 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000157
158 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000159 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
160 findChainOperand(Load0) != findChainOperand(Load1) ||
161 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000162 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000163 return false;
164
Tom Stellard155bbb72014-08-11 22:18:17 +0000165 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
166 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
167
168 if (OffIdx0 == -1 || OffIdx1 == -1)
169 return false;
170
171 // getNamedOperandIdx returns the index for MachineInstrs. Since they
172 // inlcude the output in the operand list, but SDNodes don't, we need to
173 // subtract the index by one.
174 --OffIdx0;
175 --OffIdx1;
176
177 SDValue Off0 = Load0->getOperand(OffIdx0);
178 SDValue Off1 = Load1->getOperand(OffIdx1);
179
180 // The offset might be a FrameIndexSDNode.
181 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
182 return false;
183
184 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
185 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000186 return true;
187 }
188
189 return false;
190}
191
Matt Arsenault2e991122014-09-10 23:26:16 +0000192static bool isStride64(unsigned Opc) {
193 switch (Opc) {
194 case AMDGPU::DS_READ2ST64_B32:
195 case AMDGPU::DS_READ2ST64_B64:
196 case AMDGPU::DS_WRITE2ST64_B32:
197 case AMDGPU::DS_WRITE2ST64_B64:
198 return true;
199 default:
200 return false;
201 }
202}
203
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000204bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr *LdSt, unsigned &BaseReg,
Chad Rosierc27a18f2016-03-09 16:00:35 +0000205 int64_t &Offset,
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000206 const TargetRegisterInfo *TRI) const {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000207 unsigned Opc = LdSt->getOpcode();
Matt Arsenault3add6432015-10-20 04:35:43 +0000208
209 if (isDS(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000210 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
211 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000212 if (OffsetImm) {
213 // Normal, single offset LDS instruction.
214 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
215 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000216
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000217 BaseReg = AddrReg->getReg();
218 Offset = OffsetImm->getImm();
219 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000220 }
221
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000222 // The 2 offset instructions use offset0 and offset1 instead. We can treat
223 // these as a load with a single offset if the 2 offsets are consecutive. We
224 // will use this for some partially aligned loads.
225 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
226 AMDGPU::OpName::offset0);
Changpeng Fang24f035a2016-03-01 17:51:23 +0000227 // DS_PERMUTE does not have Offset0Imm (and Offset1Imm).
228 if (!Offset0Imm)
229 return false;
230
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000231 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
232 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000233
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000234 uint8_t Offset0 = Offset0Imm->getImm();
235 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000236
Matt Arsenault84db5d92015-07-14 17:57:36 +0000237 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000238 // Each of these offsets is in element sized units, so we need to convert
239 // to bytes of the individual reads.
240
241 unsigned EltSize;
242 if (LdSt->mayLoad())
243 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
244 else {
245 assert(LdSt->mayStore());
246 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
247 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
248 }
249
Matt Arsenault2e991122014-09-10 23:26:16 +0000250 if (isStride64(Opc))
251 EltSize *= 64;
252
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000253 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
254 AMDGPU::OpName::addr);
255 BaseReg = AddrReg->getReg();
256 Offset = EltSize * Offset0;
257 return true;
258 }
259
260 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000261 }
262
Matt Arsenault3add6432015-10-20 04:35:43 +0000263 if (isMUBUF(*LdSt) || isMTBUF(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000264 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
265 return false;
266
267 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
268 AMDGPU::OpName::vaddr);
269 if (!AddrReg)
270 return false;
271
272 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
273 AMDGPU::OpName::offset);
274 BaseReg = AddrReg->getReg();
275 Offset = OffsetImm->getImm();
276 return true;
277 }
278
Matt Arsenault3add6432015-10-20 04:35:43 +0000279 if (isSMRD(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000280 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
281 AMDGPU::OpName::offset);
282 if (!OffsetImm)
283 return false;
284
285 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
286 AMDGPU::OpName::sbase);
287 BaseReg = SBaseReg->getReg();
288 Offset = OffsetImm->getImm();
289 return true;
290 }
291
292 return false;
293}
294
Matt Arsenault0e75a062014-09-17 17:48:30 +0000295bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
296 MachineInstr *SecondLdSt,
297 unsigned NumLoads) const {
Tom Stellarda76bcc22016-03-28 16:10:13 +0000298 const MachineOperand *FirstDst = nullptr;
299 const MachineOperand *SecondDst = nullptr;
300
301 if (isDS(*FirstLdSt) && isDS(*SecondLdSt)) {
302 FirstDst = getNamedOperand(*FirstLdSt, AMDGPU::OpName::vdst);
303 SecondDst = getNamedOperand(*SecondLdSt, AMDGPU::OpName::vdst);
304 }
305
306 if (isSMRD(*FirstLdSt) && isSMRD(*FirstLdSt)) {
307 FirstDst = getNamedOperand(*FirstLdSt, AMDGPU::OpName::sdst);
308 SecondDst = getNamedOperand(*SecondLdSt, AMDGPU::OpName::sdst);
309 }
310
311 if ((isMUBUF(*FirstLdSt) && isMUBUF(*SecondLdSt)) ||
312 (isMTBUF(*FirstLdSt) && isMTBUF(*SecondLdSt))) {
313 FirstDst = getNamedOperand(*FirstLdSt, AMDGPU::OpName::vdata);
314 SecondDst = getNamedOperand(*SecondLdSt, AMDGPU::OpName::vdata);
315 }
316
317 if (!FirstDst || !SecondDst)
Matt Arsenault0e75a062014-09-17 17:48:30 +0000318 return false;
319
Tom Stellarda76bcc22016-03-28 16:10:13 +0000320 // Try to limit clustering based on the total number of bytes loaded
321 // rather than the number of instructions. This is done to help reduce
322 // register pressure. The method used is somewhat inexact, though,
323 // because it assumes that all loads in the cluster will load the
324 // same number of bytes as FirstLdSt.
Matt Arsenault0e75a062014-09-17 17:48:30 +0000325
Tom Stellarda76bcc22016-03-28 16:10:13 +0000326 // The unit of this value is bytes.
327 // FIXME: This needs finer tuning.
328 unsigned LoadClusterThreshold = 16;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000329
Tom Stellarda76bcc22016-03-28 16:10:13 +0000330 const MachineRegisterInfo &MRI =
331 FirstLdSt->getParent()->getParent()->getRegInfo();
332 const TargetRegisterClass *DstRC = MRI.getRegClass(FirstDst->getReg());
333
334 return (NumLoads * DstRC->getSize()) <= LoadClusterThreshold;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000335}
336
Tom Stellard75aadc22012-12-11 21:25:42 +0000337void
338SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000339 MachineBasicBlock::iterator MI, DebugLoc DL,
340 unsigned DestReg, unsigned SrcReg,
341 bool KillSrc) const {
342
Tom Stellard75aadc22012-12-11 21:25:42 +0000343 // If we are trying to copy to or from SCC, there is a bug somewhere else in
344 // the backend. While it may be theoretically possible to do this, it should
345 // never be necessary.
346 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
347
Craig Topper0afd0ab2013-07-15 06:39:13 +0000348 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000349 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
350 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
351 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
Nicolai Haehnledd587052015-12-19 01:16:06 +0000352 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15,
Christian Konigd0e3da12013-03-01 09:46:27 +0000353 };
354
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000355 static const int16_t Sub0_15_64[] = {
356 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
357 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
358 AMDGPU::sub8_sub9, AMDGPU::sub10_sub11,
359 AMDGPU::sub12_sub13, AMDGPU::sub14_sub15,
360 };
361
Craig Topper0afd0ab2013-07-15 06:39:13 +0000362 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000363 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
Nicolai Haehnledd587052015-12-19 01:16:06 +0000364 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
Christian Konigd0e3da12013-03-01 09:46:27 +0000365 };
366
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000367 static const int16_t Sub0_7_64[] = {
368 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
369 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
370 };
371
Craig Topper0afd0ab2013-07-15 06:39:13 +0000372 static const int16_t Sub0_3[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000373 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
Christian Konigd0e3da12013-03-01 09:46:27 +0000374 };
375
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000376 static const int16_t Sub0_3_64[] = {
377 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
378 };
379
Craig Topper0afd0ab2013-07-15 06:39:13 +0000380 static const int16_t Sub0_2[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000381 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2,
Christian Konig8b1ed282013-04-10 08:39:16 +0000382 };
383
Craig Topper0afd0ab2013-07-15 06:39:13 +0000384 static const int16_t Sub0_1[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000385 AMDGPU::sub0, AMDGPU::sub1,
Christian Konigd0e3da12013-03-01 09:46:27 +0000386 };
387
388 unsigned Opcode;
Nicolai Haehnledd587052015-12-19 01:16:06 +0000389 ArrayRef<int16_t> SubIndices;
390 bool Forward;
Christian Konigd0e3da12013-03-01 09:46:27 +0000391
392 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
393 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
394 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
395 .addReg(SrcReg, getKillRegState(KillSrc));
396 return;
397
Tom Stellardaac18892013-02-07 19:39:43 +0000398 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000399 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000400 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
401 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
402 .addReg(SrcReg, getKillRegState(KillSrc));
403 } else {
404 // FIXME: Hack until VReg_1 removed.
405 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault46359152015-08-08 00:41:48 +0000406 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000407 .addImm(0)
408 .addReg(SrcReg, getKillRegState(KillSrc));
409 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000410
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000411 return;
412 }
413
Tom Stellard75aadc22012-12-11 21:25:42 +0000414 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
415 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
416 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000417 return;
418
419 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
420 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000421 Opcode = AMDGPU::S_MOV_B64;
422 SubIndices = Sub0_3_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000423
424 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
425 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000426 Opcode = AMDGPU::S_MOV_B64;
427 SubIndices = Sub0_7_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000428
429 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
430 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000431 Opcode = AMDGPU::S_MOV_B64;
432 SubIndices = Sub0_15_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000433
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000434 } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
435 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000436 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000437 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
438 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000439 return;
440
441 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
442 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000443 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000444 Opcode = AMDGPU::V_MOV_B32_e32;
445 SubIndices = Sub0_1;
446
Christian Konig8b1ed282013-04-10 08:39:16 +0000447 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
448 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
449 Opcode = AMDGPU::V_MOV_B32_e32;
450 SubIndices = Sub0_2;
451
Christian Konigd0e3da12013-03-01 09:46:27 +0000452 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
453 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000454 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000455 Opcode = AMDGPU::V_MOV_B32_e32;
456 SubIndices = Sub0_3;
457
458 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
459 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000460 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000461 Opcode = AMDGPU::V_MOV_B32_e32;
462 SubIndices = Sub0_7;
463
464 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
465 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000466 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000467 Opcode = AMDGPU::V_MOV_B32_e32;
468 SubIndices = Sub0_15;
469
Tom Stellard75aadc22012-12-11 21:25:42 +0000470 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000471 llvm_unreachable("Can't copy register!");
472 }
473
Nicolai Haehnledd587052015-12-19 01:16:06 +0000474 if (RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg))
475 Forward = true;
476 else
477 Forward = false;
478
479 for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) {
480 unsigned SubIdx;
481 if (Forward)
482 SubIdx = SubIndices[Idx];
483 else
484 SubIdx = SubIndices[SubIndices.size() - Idx - 1];
485
Christian Konigd0e3da12013-03-01 09:46:27 +0000486 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
487 get(Opcode), RI.getSubReg(DestReg, SubIdx));
488
Nicolai Haehnledd587052015-12-19 01:16:06 +0000489 Builder.addReg(RI.getSubReg(SrcReg, SubIdx));
Christian Konigd0e3da12013-03-01 09:46:27 +0000490
Nicolai Haehnledd587052015-12-19 01:16:06 +0000491 if (Idx == SubIndices.size() - 1)
492 Builder.addReg(SrcReg, RegState::Kill | RegState::Implicit);
493
494 if (Idx == 0)
Christian Konigd0e3da12013-03-01 09:46:27 +0000495 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000496 }
497}
498
Marek Olsakcfbdba22015-06-26 20:29:10 +0000499int SIInstrInfo::commuteOpcode(const MachineInstr &MI) const {
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000500 const unsigned Opcode = MI.getOpcode();
501
Christian Konig3c145802013-03-27 09:12:59 +0000502 int NewOpc;
503
504 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000505 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000506 if (NewOpc != -1)
507 // Check if the commuted (REV) opcode exists on the target.
508 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000509
510 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000511 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000512 if (NewOpc != -1)
513 // Check if the original (non-REV) opcode exists on the target.
514 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000515
516 return Opcode;
517}
518
Tom Stellardef3b8642015-01-07 19:56:17 +0000519unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
520
521 if (DstRC->getSize() == 4) {
522 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
523 } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
524 return AMDGPU::S_MOV_B64;
Tom Stellard4842c052015-01-07 20:27:25 +0000525 } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
526 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000527 }
528 return AMDGPU::COPY;
529}
530
Matt Arsenault08f14de2015-11-06 18:07:53 +0000531static unsigned getSGPRSpillSaveOpcode(unsigned Size) {
532 switch (Size) {
533 case 4:
534 return AMDGPU::SI_SPILL_S32_SAVE;
535 case 8:
536 return AMDGPU::SI_SPILL_S64_SAVE;
537 case 16:
538 return AMDGPU::SI_SPILL_S128_SAVE;
539 case 32:
540 return AMDGPU::SI_SPILL_S256_SAVE;
541 case 64:
542 return AMDGPU::SI_SPILL_S512_SAVE;
543 default:
544 llvm_unreachable("unknown register size");
545 }
546}
547
548static unsigned getVGPRSpillSaveOpcode(unsigned Size) {
549 switch (Size) {
550 case 4:
551 return AMDGPU::SI_SPILL_V32_SAVE;
552 case 8:
553 return AMDGPU::SI_SPILL_V64_SAVE;
554 case 16:
555 return AMDGPU::SI_SPILL_V128_SAVE;
556 case 32:
557 return AMDGPU::SI_SPILL_V256_SAVE;
558 case 64:
559 return AMDGPU::SI_SPILL_V512_SAVE;
560 default:
561 llvm_unreachable("unknown register size");
562 }
563}
564
Tom Stellardc149dc02013-11-27 21:23:35 +0000565void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
566 MachineBasicBlock::iterator MI,
567 unsigned SrcReg, bool isKill,
568 int FrameIndex,
569 const TargetRegisterClass *RC,
570 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000571 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000572 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000573 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000574 DebugLoc DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000575
576 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
577 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
578 MachinePointerInfo PtrInfo
579 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
580 MachineMemOperand *MMO
581 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
582 Size, Align);
Tom Stellardc149dc02013-11-27 21:23:35 +0000583
Tom Stellard96468902014-09-24 01:33:17 +0000584 if (RI.isSGPRClass(RC)) {
Matt Arsenault5b22dfa2015-11-05 05:27:10 +0000585 MFI->setHasSpilledSGPRs();
586
Tom Stellardeba61072014-05-02 15:41:42 +0000587 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000588 // registers, so we need to use pseudo instruction for spilling
589 // SGPRs.
Matt Arsenault08f14de2015-11-06 18:07:53 +0000590 unsigned Opcode = getSGPRSpillSaveOpcode(RC->getSize());
591 BuildMI(MBB, MI, DL, get(Opcode))
592 .addReg(SrcReg) // src
593 .addFrameIndex(FrameIndex) // frame_idx
594 .addMemOperand(MMO);
Tom Stellard42fb60e2015-01-14 15:42:31 +0000595
Matt Arsenault08f14de2015-11-06 18:07:53 +0000596 return;
Tom Stellard96468902014-09-24 01:33:17 +0000597 }
Tom Stellardeba61072014-05-02 15:41:42 +0000598
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000599 if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
Tom Stellard96468902014-09-24 01:33:17 +0000600 LLVMContext &Ctx = MF->getFunction()->getContext();
601 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
602 " spill register");
Tom Stellard0febe682015-01-14 15:42:34 +0000603 BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
Matt Arsenault08f14de2015-11-06 18:07:53 +0000604 .addReg(SrcReg);
605
606 return;
607 }
608
609 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
610
611 unsigned Opcode = getVGPRSpillSaveOpcode(RC->getSize());
612 MFI->setHasSpilledVGPRs();
613 BuildMI(MBB, MI, DL, get(Opcode))
614 .addReg(SrcReg) // src
615 .addFrameIndex(FrameIndex) // frame_idx
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000616 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
617 .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
Tom Stellard649b5db2016-03-04 18:31:18 +0000618 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000619 .addMemOperand(MMO);
620}
621
622static unsigned getSGPRSpillRestoreOpcode(unsigned Size) {
623 switch (Size) {
624 case 4:
625 return AMDGPU::SI_SPILL_S32_RESTORE;
626 case 8:
627 return AMDGPU::SI_SPILL_S64_RESTORE;
628 case 16:
629 return AMDGPU::SI_SPILL_S128_RESTORE;
630 case 32:
631 return AMDGPU::SI_SPILL_S256_RESTORE;
632 case 64:
633 return AMDGPU::SI_SPILL_S512_RESTORE;
634 default:
635 llvm_unreachable("unknown register size");
636 }
637}
638
639static unsigned getVGPRSpillRestoreOpcode(unsigned Size) {
640 switch (Size) {
641 case 4:
642 return AMDGPU::SI_SPILL_V32_RESTORE;
643 case 8:
644 return AMDGPU::SI_SPILL_V64_RESTORE;
645 case 16:
646 return AMDGPU::SI_SPILL_V128_RESTORE;
647 case 32:
648 return AMDGPU::SI_SPILL_V256_RESTORE;
649 case 64:
650 return AMDGPU::SI_SPILL_V512_RESTORE;
651 default:
652 llvm_unreachable("unknown register size");
Tom Stellardc149dc02013-11-27 21:23:35 +0000653 }
654}
655
656void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
657 MachineBasicBlock::iterator MI,
658 unsigned DestReg, int FrameIndex,
659 const TargetRegisterClass *RC,
660 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000661 MachineFunction *MF = MBB.getParent();
Tom Stellarde99fb652015-01-20 19:33:04 +0000662 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000663 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000664 DebugLoc DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000665 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
666 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000667
Matt Arsenault08f14de2015-11-06 18:07:53 +0000668 MachinePointerInfo PtrInfo
669 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
670
671 MachineMemOperand *MMO = MF->getMachineMemOperand(
672 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
673
674 if (RI.isSGPRClass(RC)) {
675 // FIXME: Maybe this should not include a memoperand because it will be
676 // lowered to non-memory instructions.
677 unsigned Opcode = getSGPRSpillRestoreOpcode(RC->getSize());
678 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
679 .addFrameIndex(FrameIndex) // frame_idx
680 .addMemOperand(MMO);
681
682 return;
Tom Stellard96468902014-09-24 01:33:17 +0000683 }
Tom Stellardeba61072014-05-02 15:41:42 +0000684
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000685 if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
Tom Stellard96468902014-09-24 01:33:17 +0000686 LLVMContext &Ctx = MF->getFunction()->getContext();
687 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
688 " restore register");
Tom Stellard0febe682015-01-14 15:42:34 +0000689 BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000690
691 return;
Tom Stellardc149dc02013-11-27 21:23:35 +0000692 }
Matt Arsenault08f14de2015-11-06 18:07:53 +0000693
694 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
695
696 unsigned Opcode = getVGPRSpillRestoreOpcode(RC->getSize());
697 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
698 .addFrameIndex(FrameIndex) // frame_idx
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000699 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
700 .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
Tom Stellard649b5db2016-03-04 18:31:18 +0000701 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000702 .addMemOperand(MMO);
Tom Stellardc149dc02013-11-27 21:23:35 +0000703}
704
Tom Stellard96468902014-09-24 01:33:17 +0000705/// \param @Offset Offset in bytes of the FrameIndex being spilled
706unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
707 MachineBasicBlock::iterator MI,
708 RegScavenger *RS, unsigned TmpReg,
709 unsigned FrameOffset,
710 unsigned Size) const {
711 MachineFunction *MF = MBB.getParent();
712 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Eric Christopher7792e322015-01-30 23:24:40 +0000713 const AMDGPUSubtarget &ST = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000714 const SIRegisterInfo *TRI =
715 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
716 DebugLoc DL = MBB.findDebugLoc(MI);
717 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
718 unsigned WavefrontSize = ST.getWavefrontSize();
719
720 unsigned TIDReg = MFI->getTIDReg();
721 if (!MFI->hasCalculatedTID()) {
722 MachineBasicBlock &Entry = MBB.getParent()->front();
723 MachineBasicBlock::iterator Insert = Entry.front();
724 DebugLoc DL = Insert->getDebugLoc();
725
Tom Stellard42fb60e2015-01-14 15:42:31 +0000726 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass);
Tom Stellard96468902014-09-24 01:33:17 +0000727 if (TIDReg == AMDGPU::NoRegister)
728 return TIDReg;
729
730
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000731 if (!AMDGPU::isShader(MF->getFunction()->getCallingConv()) &&
Tom Stellard96468902014-09-24 01:33:17 +0000732 WorkGroupSize > WavefrontSize) {
733
Matt Arsenaultac234b62015-11-30 21:15:57 +0000734 unsigned TIDIGXReg
735 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_X);
736 unsigned TIDIGYReg
737 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Y);
738 unsigned TIDIGZReg
739 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Z);
Tom Stellard96468902014-09-24 01:33:17 +0000740 unsigned InputPtrReg =
Matt Arsenaultac234b62015-11-30 21:15:57 +0000741 TRI->getPreloadedValue(*MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +0000742 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +0000743 if (!Entry.isLiveIn(Reg))
744 Entry.addLiveIn(Reg);
745 }
746
Matthias Braun7dc03f02016-04-06 02:47:09 +0000747 RS->enterBasicBlock(Entry);
Matt Arsenault0c90e952015-11-06 18:17:45 +0000748 // FIXME: Can we scavenge an SReg_64 and access the subregs?
Tom Stellard96468902014-09-24 01:33:17 +0000749 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
750 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
751 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
752 .addReg(InputPtrReg)
753 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
754 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
755 .addReg(InputPtrReg)
756 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
757
758 // NGROUPS.X * NGROUPS.Y
759 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
760 .addReg(STmp1)
761 .addReg(STmp0);
762 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
763 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
764 .addReg(STmp1)
765 .addReg(TIDIGXReg);
766 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
767 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
768 .addReg(STmp0)
769 .addReg(TIDIGYReg)
770 .addReg(TIDReg);
771 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
772 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
773 .addReg(TIDReg)
774 .addReg(TIDIGZReg);
775 } else {
776 // Get the wave id
777 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
778 TIDReg)
779 .addImm(-1)
780 .addImm(0);
781
Marek Olsakc5368502015-01-15 18:43:01 +0000782 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +0000783 TIDReg)
784 .addImm(-1)
785 .addReg(TIDReg);
786 }
787
788 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
789 TIDReg)
790 .addImm(2)
791 .addReg(TIDReg);
792 MFI->setTIDReg(TIDReg);
793 }
794
795 // Add FrameIndex to LDS offset
796 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
797 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
798 .addImm(LDSOffset)
799 .addReg(TIDReg);
800
801 return TmpReg;
802}
803
Nicolai Haehnle87323da2015-12-17 16:46:42 +0000804void SIInstrInfo::insertWaitStates(MachineBasicBlock::iterator MI,
805 int Count) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000806 while (Count > 0) {
807 int Arg;
808 if (Count >= 8)
809 Arg = 7;
810 else
811 Arg = Count - 1;
812 Count -= 8;
813 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
814 .addImm(Arg);
815 }
816}
817
818bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000819 MachineBasicBlock &MBB = *MI->getParent();
820 DebugLoc DL = MBB.findDebugLoc(MI);
821 switch (MI->getOpcode()) {
822 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
823
Tom Stellard60024a02014-09-24 01:33:24 +0000824 case AMDGPU::SGPR_USE:
825 // This is just a placeholder for register allocation.
826 MI->eraseFromParent();
827 break;
Tom Stellard4842c052015-01-07 20:27:25 +0000828
829 case AMDGPU::V_MOV_B64_PSEUDO: {
830 unsigned Dst = MI->getOperand(0).getReg();
831 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
832 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
833
834 const MachineOperand &SrcOp = MI->getOperand(1);
835 // FIXME: Will this work for 64-bit floating point immediates?
836 assert(!SrcOp.isFPImm());
837 if (SrcOp.isImm()) {
838 APInt Imm(64, SrcOp.getImm());
839 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
840 .addImm(Imm.getLoBits(32).getZExtValue())
841 .addReg(Dst, RegState::Implicit);
842 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
843 .addImm(Imm.getHiBits(32).getZExtValue())
844 .addReg(Dst, RegState::Implicit);
845 } else {
846 assert(SrcOp.isReg());
847 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
848 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
849 .addReg(Dst, RegState::Implicit);
850 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
851 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
852 .addReg(Dst, RegState::Implicit);
853 }
854 MI->eraseFromParent();
855 break;
856 }
Marek Olsak7d777282015-03-24 13:40:15 +0000857
858 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
859 unsigned Dst = MI->getOperand(0).getReg();
860 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
861 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
862 unsigned Src0 = MI->getOperand(1).getReg();
863 unsigned Src1 = MI->getOperand(2).getReg();
864 const MachineOperand &SrcCond = MI->getOperand(3);
865
866 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
867 .addReg(RI.getSubReg(Src0, AMDGPU::sub0))
868 .addReg(RI.getSubReg(Src1, AMDGPU::sub0))
869 .addOperand(SrcCond);
870 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
871 .addReg(RI.getSubReg(Src0, AMDGPU::sub1))
872 .addReg(RI.getSubReg(Src1, AMDGPU::sub1))
873 .addOperand(SrcCond);
874 MI->eraseFromParent();
875 break;
876 }
Tom Stellardc93fc112015-12-10 02:13:01 +0000877
878 case AMDGPU::SI_CONSTDATA_PTR: {
879 const SIRegisterInfo *TRI =
880 static_cast<const SIRegisterInfo *>(ST.getRegisterInfo());
881 MachineFunction &MF = *MBB.getParent();
882 unsigned Reg = MI->getOperand(0).getReg();
883 unsigned RegLo = TRI->getSubReg(Reg, AMDGPU::sub0);
884 unsigned RegHi = TRI->getSubReg(Reg, AMDGPU::sub1);
885
886 // Create a bundle so these instructions won't be re-ordered by the
887 // post-RA scheduler.
888 MIBundleBuilder Bundler(MBB, MI);
889 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_GETPC_B64), Reg));
890
891 // Add 32-bit offset from this instruction to the start of the
892 // constant data.
893 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADD_U32), RegLo)
894 .addReg(RegLo)
895 .addOperand(MI->getOperand(1)));
896 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADDC_U32), RegHi)
897 .addReg(RegHi)
898 .addImm(0));
899
900 llvm::finalizeBundle(MBB, Bundler.begin());
901
902 MI->eraseFromParent();
903 break;
904 }
Tom Stellardeba61072014-05-02 15:41:42 +0000905 }
906 return true;
907}
908
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000909/// Commutes the operands in the given instruction.
910/// The commutable operands are specified by their indices OpIdx0 and OpIdx1.
911///
912/// Do not call this method for a non-commutable instruction or for
913/// non-commutable pair of operand indices OpIdx0 and OpIdx1.
914/// Even though the instruction is commutable, the method may still
915/// fail to commute the operands, null pointer is returned in such cases.
916MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr *MI,
917 bool NewMI,
918 unsigned OpIdx0,
919 unsigned OpIdx1) const {
Marek Olsakcfbdba22015-06-26 20:29:10 +0000920 int CommutedOpcode = commuteOpcode(*MI);
921 if (CommutedOpcode == -1)
922 return nullptr;
923
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000924 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
925 AMDGPU::OpName::src0);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000926 MachineOperand &Src0 = MI->getOperand(Src0Idx);
927 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000928 return nullptr;
929
930 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
931 AMDGPU::OpName::src1);
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000932
933 if ((OpIdx0 != static_cast<unsigned>(Src0Idx) ||
934 OpIdx1 != static_cast<unsigned>(Src1Idx)) &&
935 (OpIdx0 != static_cast<unsigned>(Src1Idx) ||
936 OpIdx1 != static_cast<unsigned>(Src0Idx)))
937 return nullptr;
938
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000939 MachineOperand &Src1 = MI->getOperand(Src1Idx);
940
Matt Arsenault856d1922015-12-01 19:57:17 +0000941
942 if (isVOP2(*MI)) {
943 const MCInstrDesc &InstrDesc = MI->getDesc();
944 // For VOP2 instructions, any operand type is valid to use for src0. Make
945 // sure we can use the src1 as src0.
946 //
947 // We could be stricter here and only allow commuting if there is a reason
948 // to do so. i.e. if both operands are VGPRs there is no real benefit,
949 // although MachineCSE attempts to find matches by commuting.
950 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
951 if (!isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0))
952 return nullptr;
Matt Arsenault3c34ae22015-02-18 02:04:31 +0000953 }
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000954
955 if (!Src1.isReg()) {
Tom Stellardfb77f002015-01-13 22:59:41 +0000956 // Allow commuting instructions with Imm operands.
957 if (NewMI || !Src1.isImm() ||
Matt Arsenault856d1922015-12-01 19:57:17 +0000958 (!isVOP2(*MI) && !isVOP3(*MI))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000959 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000960 }
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000961 // Be sure to copy the source modifiers to the right place.
962 if (MachineOperand *Src0Mods
963 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
964 MachineOperand *Src1Mods
965 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
966
967 int Src0ModsVal = Src0Mods->getImm();
968 if (!Src1Mods && Src0ModsVal != 0)
969 return nullptr;
970
971 // XXX - This assert might be a lie. It might be useful to have a neg
972 // modifier with 0.0.
973 int Src1ModsVal = Src1Mods->getImm();
974 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
975
976 Src1Mods->setImm(Src0ModsVal);
977 Src0Mods->setImm(Src1ModsVal);
978 }
979
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000980 unsigned Reg = Src0.getReg();
981 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000982 if (Src1.isImm())
983 Src0.ChangeToImmediate(Src1.getImm());
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000984 else
985 llvm_unreachable("Should only have immediates");
986
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000987 Src1.ChangeToRegister(Reg, false);
988 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000989 } else {
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000990 MI = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx0, OpIdx1);
Tom Stellard82166022013-11-13 23:36:37 +0000991 }
Christian Konig3c145802013-03-27 09:12:59 +0000992
993 if (MI)
Marek Olsakcfbdba22015-06-26 20:29:10 +0000994 MI->setDesc(get(CommutedOpcode));
Christian Konig3c145802013-03-27 09:12:59 +0000995
996 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000997}
998
Matt Arsenault92befe72014-09-26 17:54:54 +0000999// This needs to be implemented because the source modifiers may be inserted
1000// between the true commutable operands, and the base
1001// TargetInstrInfo::commuteInstruction uses it.
1002bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001003 unsigned &SrcOpIdx0,
1004 unsigned &SrcOpIdx1) const {
Matt Arsenault92befe72014-09-26 17:54:54 +00001005 const MCInstrDesc &MCID = MI->getDesc();
1006 if (!MCID.isCommutable())
1007 return false;
1008
1009 unsigned Opc = MI->getOpcode();
1010 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1011 if (Src0Idx == -1)
1012 return false;
1013
1014 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001015 // immediate. Also, immediate src0 operand is not handled in
1016 // SIInstrInfo::commuteInstruction();
Matt Arsenault92befe72014-09-26 17:54:54 +00001017 if (!MI->getOperand(Src0Idx).isReg())
1018 return false;
1019
1020 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1021 if (Src1Idx == -1)
1022 return false;
1023
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001024 MachineOperand &Src1 = MI->getOperand(Src1Idx);
1025 if (Src1.isImm()) {
1026 // SIInstrInfo::commuteInstruction() does support commuting the immediate
1027 // operand src1 in 2 and 3 operand instructions.
1028 if (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))
1029 return false;
1030 } else if (Src1.isReg()) {
1031 // If any source modifiers are set, the generic instruction commuting won't
1032 // understand how to copy the source modifiers.
1033 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
1034 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
1035 return false;
1036 } else
Matt Arsenault92befe72014-09-26 17:54:54 +00001037 return false;
1038
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001039 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
Matt Arsenault92befe72014-09-26 17:54:54 +00001040}
1041
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001042static void removeModOperands(MachineInstr &MI) {
1043 unsigned Opc = MI.getOpcode();
1044 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1045 AMDGPU::OpName::src0_modifiers);
1046 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1047 AMDGPU::OpName::src1_modifiers);
1048 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1049 AMDGPU::OpName::src2_modifiers);
1050
1051 MI.RemoveOperand(Src2ModIdx);
1052 MI.RemoveOperand(Src1ModIdx);
1053 MI.RemoveOperand(Src0ModIdx);
1054}
1055
1056bool SIInstrInfo::FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
1057 unsigned Reg, MachineRegisterInfo *MRI) const {
1058 if (!MRI->hasOneNonDBGUse(Reg))
1059 return false;
1060
1061 unsigned Opc = UseMI->getOpcode();
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001062 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001063 // Don't fold if we are using source modifiers. The new VOP2 instructions
1064 // don't have them.
1065 if (hasModifiersSet(*UseMI, AMDGPU::OpName::src0_modifiers) ||
1066 hasModifiersSet(*UseMI, AMDGPU::OpName::src1_modifiers) ||
1067 hasModifiersSet(*UseMI, AMDGPU::OpName::src2_modifiers)) {
1068 return false;
1069 }
1070
1071 MachineOperand *Src0 = getNamedOperand(*UseMI, AMDGPU::OpName::src0);
1072 MachineOperand *Src1 = getNamedOperand(*UseMI, AMDGPU::OpName::src1);
1073 MachineOperand *Src2 = getNamedOperand(*UseMI, AMDGPU::OpName::src2);
1074
Matt Arsenaultf0783302015-02-21 21:29:10 +00001075 // Multiplied part is the constant: Use v_madmk_f32
1076 // We should only expect these to be on src0 due to canonicalizations.
1077 if (Src0->isReg() && Src0->getReg() == Reg) {
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001078 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00001079 return false;
1080
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001081 if (!Src2->isReg() || RI.isSGPRClass(MRI->getRegClass(Src2->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00001082 return false;
1083
Nikolay Haustov65607812016-03-11 09:27:25 +00001084 // We need to swap operands 0 and 1 since madmk constant is at operand 1.
Matt Arsenaultf0783302015-02-21 21:29:10 +00001085
1086 const int64_t Imm = DefMI->getOperand(1).getImm();
1087
1088 // FIXME: This would be a lot easier if we could return a new instruction
1089 // instead of having to modify in place.
1090
1091 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001092 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +00001093 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001094 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +00001095 AMDGPU::OpName::clamp));
1096
1097 unsigned Src1Reg = Src1->getReg();
1098 unsigned Src1SubReg = Src1->getSubReg();
Matt Arsenaultf0783302015-02-21 21:29:10 +00001099 Src0->setReg(Src1Reg);
1100 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001101 Src0->setIsKill(Src1->isKill());
1102
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001103 if (Opc == AMDGPU::V_MAC_F32_e64) {
1104 UseMI->untieRegOperand(
1105 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1106 }
1107
Nikolay Haustov65607812016-03-11 09:27:25 +00001108 Src1->ChangeToImmediate(Imm);
Matt Arsenaultf0783302015-02-21 21:29:10 +00001109
1110 removeModOperands(*UseMI);
1111 UseMI->setDesc(get(AMDGPU::V_MADMK_F32));
1112
1113 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1114 if (DeleteDef)
1115 DefMI->eraseFromParent();
1116
1117 return true;
1118 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001119
1120 // Added part is the constant: Use v_madak_f32
1121 if (Src2->isReg() && Src2->getReg() == Reg) {
1122 // Not allowed to use constant bus for another operand.
1123 // We can however allow an inline immediate as src0.
1124 if (!Src0->isImm() &&
1125 (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
1126 return false;
1127
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001128 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001129 return false;
1130
1131 const int64_t Imm = DefMI->getOperand(1).getImm();
1132
1133 // FIXME: This would be a lot easier if we could return a new instruction
1134 // instead of having to modify in place.
1135
1136 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001137 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001138 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001139 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001140 AMDGPU::OpName::clamp));
1141
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001142 if (Opc == AMDGPU::V_MAC_F32_e64) {
1143 UseMI->untieRegOperand(
1144 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1145 }
1146
1147 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001148 Src2->ChangeToImmediate(Imm);
1149
1150 // These come before src2.
1151 removeModOperands(*UseMI);
1152 UseMI->setDesc(get(AMDGPU::V_MADAK_F32));
1153
1154 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1155 if (DeleteDef)
1156 DefMI->eraseFromParent();
1157
1158 return true;
1159 }
1160 }
1161
1162 return false;
1163}
1164
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001165static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1166 int WidthB, int OffsetB) {
1167 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1168 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1169 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1170 return LowOffset + LowWidth <= HighOffset;
1171}
1172
1173bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
1174 MachineInstr *MIb) const {
Chad Rosierc27a18f2016-03-09 16:00:35 +00001175 unsigned BaseReg0, BaseReg1;
1176 int64_t Offset0, Offset1;
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001177
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001178 if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1179 getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001180 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
1181 "read2 / write2 not expected here yet");
1182 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
1183 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
1184 if (BaseReg0 == BaseReg1 &&
1185 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1186 return true;
1187 }
1188 }
1189
1190 return false;
1191}
1192
1193bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
1194 MachineInstr *MIb,
1195 AliasAnalysis *AA) const {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001196 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
1197 "MIa must load from or modify a memory location");
1198 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
1199 "MIb must load from or modify a memory location");
1200
1201 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
1202 return false;
1203
1204 // XXX - Can we relax this between address spaces?
1205 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
1206 return false;
1207
1208 // TODO: Should we check the address space from the MachineMemOperand? That
1209 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00001210 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001211 // e.g. private accesses lowered to use MUBUF instructions on a scratch
1212 // buffer.
Matt Arsenault3add6432015-10-20 04:35:43 +00001213 if (isDS(*MIa)) {
1214 if (isDS(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001215 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1216
Matt Arsenault3add6432015-10-20 04:35:43 +00001217 return !isFLAT(*MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001218 }
1219
Matt Arsenault3add6432015-10-20 04:35:43 +00001220 if (isMUBUF(*MIa) || isMTBUF(*MIa)) {
1221 if (isMUBUF(*MIb) || isMTBUF(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001222 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1223
Matt Arsenault3add6432015-10-20 04:35:43 +00001224 return !isFLAT(*MIb) && !isSMRD(*MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001225 }
1226
Matt Arsenault3add6432015-10-20 04:35:43 +00001227 if (isSMRD(*MIa)) {
1228 if (isSMRD(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001229 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1230
Matt Arsenault3add6432015-10-20 04:35:43 +00001231 return !isFLAT(*MIb) && !isMUBUF(*MIa) && !isMTBUF(*MIa);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001232 }
1233
Matt Arsenault3add6432015-10-20 04:35:43 +00001234 if (isFLAT(*MIa)) {
1235 if (isFLAT(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001236 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1237
1238 return false;
1239 }
1240
1241 return false;
1242}
1243
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001244MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
1245 MachineBasicBlock::iterator &MI,
1246 LiveVariables *LV) const {
1247
1248 switch (MI->getOpcode()) {
1249 default: return nullptr;
1250 case AMDGPU::V_MAC_F32_e64: break;
1251 case AMDGPU::V_MAC_F32_e32: {
1252 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1253 if (Src0->isImm() && !isInlineConstant(*Src0, 4))
1254 return nullptr;
1255 break;
1256 }
1257 }
1258
Tom Stellardcc4c8712016-02-16 18:14:56 +00001259 const MachineOperand *Dst = getNamedOperand(*MI, AMDGPU::OpName::vdst);
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001260 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1261 const MachineOperand *Src1 = getNamedOperand(*MI, AMDGPU::OpName::src1);
1262 const MachineOperand *Src2 = getNamedOperand(*MI, AMDGPU::OpName::src2);
1263
1264 return BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_MAD_F32))
1265 .addOperand(*Dst)
1266 .addImm(0) // Src0 mods
1267 .addOperand(*Src0)
1268 .addImm(0) // Src1 mods
1269 .addOperand(*Src1)
1270 .addImm(0) // Src mods
1271 .addOperand(*Src2)
1272 .addImm(0) // clamp
1273 .addImm(0); // omod
1274}
1275
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00001276bool SIInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1277 const MachineBasicBlock *MBB,
1278 const MachineFunction &MF) const {
1279 // Target-independent instructions do not have an implicit-use of EXEC, even
1280 // when they operate on VGPRs. Treating EXEC modifications as scheduling
1281 // boundaries prevents incorrect movements of such instructions.
1282 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
1283 if (MI->modifiesRegister(AMDGPU::EXEC, TRI))
1284 return true;
1285
1286 return AMDGPUInstrInfo::isSchedulingBoundary(MI, MBB, MF);
1287}
1288
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001289bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault303011a2014-12-17 21:04:08 +00001290 int64_t SVal = Imm.getSExtValue();
1291 if (SVal >= -16 && SVal <= 64)
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001292 return true;
Tom Stellardd0084462014-03-17 17:03:52 +00001293
Matt Arsenault303011a2014-12-17 21:04:08 +00001294 if (Imm.getBitWidth() == 64) {
1295 uint64_t Val = Imm.getZExtValue();
1296 return (DoubleToBits(0.0) == Val) ||
1297 (DoubleToBits(1.0) == Val) ||
1298 (DoubleToBits(-1.0) == Val) ||
1299 (DoubleToBits(0.5) == Val) ||
1300 (DoubleToBits(-0.5) == Val) ||
1301 (DoubleToBits(2.0) == Val) ||
1302 (DoubleToBits(-2.0) == Val) ||
1303 (DoubleToBits(4.0) == Val) ||
1304 (DoubleToBits(-4.0) == Val);
1305 }
1306
Tom Stellardd0084462014-03-17 17:03:52 +00001307 // The actual type of the operand does not seem to matter as long
1308 // as the bits match one of the inline immediate values. For example:
1309 //
1310 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1311 // so it is a legal inline immediate.
1312 //
1313 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1314 // floating-point, so it is a legal inline immediate.
Matt Arsenault303011a2014-12-17 21:04:08 +00001315 uint32_t Val = Imm.getZExtValue();
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001316
Matt Arsenault303011a2014-12-17 21:04:08 +00001317 return (FloatToBits(0.0f) == Val) ||
1318 (FloatToBits(1.0f) == Val) ||
1319 (FloatToBits(-1.0f) == Val) ||
1320 (FloatToBits(0.5f) == Val) ||
1321 (FloatToBits(-0.5f) == Val) ||
1322 (FloatToBits(2.0f) == Val) ||
1323 (FloatToBits(-2.0f) == Val) ||
1324 (FloatToBits(4.0f) == Val) ||
1325 (FloatToBits(-4.0f) == Val);
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001326}
1327
Matt Arsenault11a4d672015-02-13 19:05:03 +00001328bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1329 unsigned OpSize) const {
1330 if (MO.isImm()) {
1331 // MachineOperand provides no way to tell the true operand size, since it
1332 // only records a 64-bit value. We need to know the size to determine if a
1333 // 32-bit floating point immediate bit pattern is legal for an integer
1334 // immediate. It would be for any 32-bit integer operand, but would not be
1335 // for a 64-bit one.
1336
1337 unsigned BitSize = 8 * OpSize;
1338 return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1339 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001340
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001341 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001342}
1343
Matt Arsenault11a4d672015-02-13 19:05:03 +00001344bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1345 unsigned OpSize) const {
1346 return MO.isImm() && !isInlineConstant(MO, OpSize);
Tom Stellard93fabce2013-10-10 17:11:55 +00001347}
1348
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001349static bool compareMachineOp(const MachineOperand &Op0,
1350 const MachineOperand &Op1) {
1351 if (Op0.getType() != Op1.getType())
1352 return false;
1353
1354 switch (Op0.getType()) {
1355 case MachineOperand::MO_Register:
1356 return Op0.getReg() == Op1.getReg();
1357 case MachineOperand::MO_Immediate:
1358 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001359 default:
1360 llvm_unreachable("Didn't expect to be comparing these operand types");
1361 }
1362}
1363
Tom Stellardb02094e2014-07-21 15:45:01 +00001364bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
1365 const MachineOperand &MO) const {
1366 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
1367
Tom Stellardfb77f002015-01-13 22:59:41 +00001368 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001369
1370 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1371 return true;
1372
1373 if (OpInfo.RegClass < 0)
1374 return false;
1375
Matt Arsenault11a4d672015-02-13 19:05:03 +00001376 unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1377 if (isLiteralConstant(MO, OpSize))
Tom Stellardb6550522015-01-12 19:33:18 +00001378 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001379
Tom Stellardb6550522015-01-12 19:33:18 +00001380 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00001381}
1382
Tom Stellard86d12eb2014-08-01 00:32:28 +00001383bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00001384 int Op32 = AMDGPU::getVOPe32(Opcode);
1385 if (Op32 == -1)
1386 return false;
1387
1388 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00001389}
1390
Tom Stellardb4a313a2014-08-01 00:32:39 +00001391bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1392 // The src0_modifier operand is present on all instructions
1393 // that have modifiers.
1394
1395 return AMDGPU::getNamedOperandIdx(Opcode,
1396 AMDGPU::OpName::src0_modifiers) != -1;
1397}
1398
Matt Arsenaultace5b762014-10-17 18:00:43 +00001399bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1400 unsigned OpName) const {
1401 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1402 return Mods && Mods->getImm();
1403}
1404
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001405bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00001406 const MachineOperand &MO,
1407 unsigned OpSize) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001408 // Literal constants use the constant bus.
Matt Arsenault11a4d672015-02-13 19:05:03 +00001409 if (isLiteralConstant(MO, OpSize))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001410 return true;
1411
1412 if (!MO.isReg() || !MO.isUse())
1413 return false;
1414
1415 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1416 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1417
1418 // FLAT_SCR is just an SGPR pair.
1419 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1420 return true;
1421
1422 // EXEC register uses the constant bus.
1423 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1424 return true;
1425
1426 // SGPRs use the constant bus
Matt Arsenault8226fc42016-03-02 23:00:21 +00001427 return (MO.getReg() == AMDGPU::VCC || MO.getReg() == AMDGPU::M0 ||
1428 (!MO.isImplicit() &&
1429 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1430 AMDGPU::SGPR_64RegClass.contains(MO.getReg()))));
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001431}
1432
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001433static unsigned findImplicitSGPRRead(const MachineInstr &MI) {
1434 for (const MachineOperand &MO : MI.implicit_operands()) {
1435 // We only care about reads.
1436 if (MO.isDef())
1437 continue;
1438
1439 switch (MO.getReg()) {
1440 case AMDGPU::VCC:
1441 case AMDGPU::M0:
1442 case AMDGPU::FLAT_SCR:
1443 return MO.getReg();
1444
1445 default:
1446 break;
1447 }
1448 }
1449
1450 return AMDGPU::NoRegister;
1451}
1452
Tom Stellard93fabce2013-10-10 17:11:55 +00001453bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1454 StringRef &ErrInfo) const {
1455 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001456 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001457 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1458 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1459 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1460
Tom Stellardbc4497b2016-02-12 23:45:29 +00001461 // Make sure we don't have SCC live-ins to basic blocks. moveToVALU assumes
1462 // all SCC users are in the same blocks as their defs.
1463 const MachineBasicBlock *MBB = MI->getParent();
1464 if (MI == &MBB->front()) {
1465 if (MBB->isLiveIn(AMDGPU::SCC)) {
1466 ErrInfo = "scc register cannot be live across blocks.";
1467 return false;
1468 }
1469 }
1470
Tom Stellardca700e42014-03-17 17:03:49 +00001471 // Make sure the number of operands is correct.
1472 const MCInstrDesc &Desc = get(Opcode);
1473 if (!Desc.isVariadic() &&
1474 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1475 ErrInfo = "Instruction has wrong number of operands.";
1476 return false;
1477 }
1478
Changpeng Fangc9963932015-12-18 20:04:28 +00001479 // Make sure the register classes are correct.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001480 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardfb77f002015-01-13 22:59:41 +00001481 if (MI->getOperand(i).isFPImm()) {
1482 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1483 "all fp values to integers.";
1484 return false;
1485 }
1486
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001487 int RegClass = Desc.OpInfo[i].RegClass;
1488
Tom Stellardca700e42014-03-17 17:03:49 +00001489 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001490 case MCOI::OPERAND_REGISTER:
Matt Arsenault63bef0d2015-02-13 02:47:22 +00001491 if (MI->getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001492 ErrInfo = "Illegal immediate value for operand.";
1493 return false;
1494 }
1495 break;
1496 case AMDGPU::OPERAND_REG_IMM32:
1497 break;
1498 case AMDGPU::OPERAND_REG_INLINE_C:
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001499 if (isLiteralConstant(MI->getOperand(i),
1500 RI.getRegClass(RegClass)->getSize())) {
1501 ErrInfo = "Illegal immediate value for operand.";
1502 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00001503 }
Tom Stellardca700e42014-03-17 17:03:49 +00001504 break;
1505 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001506 // Check if this operand is an immediate.
1507 // FrameIndex operands will be replaced by immediates, so they are
1508 // allowed.
Tom Stellardfb77f002015-01-13 22:59:41 +00001509 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001510 ErrInfo = "Expected immediate, but got non-immediate";
1511 return false;
1512 }
1513 // Fall-through
1514 default:
1515 continue;
1516 }
1517
1518 if (!MI->getOperand(i).isReg())
1519 continue;
1520
Tom Stellardca700e42014-03-17 17:03:49 +00001521 if (RegClass != -1) {
1522 unsigned Reg = MI->getOperand(i).getReg();
1523 if (TargetRegisterInfo::isVirtualRegister(Reg))
1524 continue;
1525
1526 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1527 if (!RC->contains(Reg)) {
1528 ErrInfo = "Operand has incorrect register class.";
1529 return false;
1530 }
1531 }
1532 }
1533
1534
Tom Stellard93fabce2013-10-10 17:11:55 +00001535 // Verify VOP*
Matt Arsenault3add6432015-10-20 04:35:43 +00001536 if (isVOP1(*MI) || isVOP2(*MI) || isVOP3(*MI) || isVOPC(*MI)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001537 // Only look at the true operands. Only a real operand can use the constant
1538 // bus, and we don't want to check pseudo-operands like the source modifier
1539 // flags.
1540 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1541
Tom Stellard93fabce2013-10-10 17:11:55 +00001542 unsigned ConstantBusCount = 0;
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001543 unsigned SGPRUsed = findImplicitSGPRRead(*MI);
1544 if (SGPRUsed != AMDGPU::NoRegister)
1545 ++ConstantBusCount;
1546
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001547 for (int OpIdx : OpIndices) {
1548 if (OpIdx == -1)
1549 break;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001550 const MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001551 if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001552 if (MO.isReg()) {
1553 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001554 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001555 SGPRUsed = MO.getReg();
1556 } else {
1557 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001558 }
1559 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001560 }
1561 if (ConstantBusCount > 1) {
1562 ErrInfo = "VOP* instruction uses the constant bus more than once";
1563 return false;
1564 }
1565 }
1566
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001567 // Verify misc. restrictions on specific instructions.
1568 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1569 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001570 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1571 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1572 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001573 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1574 if (!compareMachineOp(Src0, Src1) &&
1575 !compareMachineOp(Src0, Src2)) {
1576 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1577 return false;
1578 }
1579 }
1580 }
1581
Matt Arsenaultd092a062015-10-02 18:58:37 +00001582 // Make sure we aren't losing exec uses in the td files. This mostly requires
1583 // being careful when using let Uses to try to add other use registers.
1584 if (!isGenericOpcode(Opcode) && !isSALU(Opcode) && !isSMRD(Opcode)) {
1585 const MachineOperand *Exec = MI->findRegisterUseOperand(AMDGPU::EXEC);
1586 if (!Exec || !Exec->isImplicit()) {
1587 ErrInfo = "VALU instruction does not implicitly read exec mask";
1588 return false;
1589 }
1590 }
1591
Tom Stellard93fabce2013-10-10 17:11:55 +00001592 return true;
1593}
1594
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001595unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001596 switch (MI.getOpcode()) {
1597 default: return AMDGPU::INSTRUCTION_LIST_END;
1598 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1599 case AMDGPU::COPY: return AMDGPU::COPY;
1600 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001601 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001602 case AMDGPU::S_MOV_B32:
1603 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001604 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001605 case AMDGPU::S_ADD_I32:
1606 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001607 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001608 case AMDGPU::S_SUB_I32:
1609 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001610 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001611 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001612 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1613 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1614 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1615 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1616 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1617 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1618 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001619 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1620 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1621 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1622 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1623 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1624 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001625 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1626 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001627 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1628 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00001629 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00001630 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001631 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001632 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001633 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1634 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1635 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1636 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1637 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1638 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001639 case AMDGPU::S_CMP_EQ_U32: return AMDGPU::V_CMP_EQ_U32_e32;
1640 case AMDGPU::S_CMP_LG_U32: return AMDGPU::V_CMP_NE_U32_e32;
1641 case AMDGPU::S_CMP_GT_U32: return AMDGPU::V_CMP_GT_U32_e32;
1642 case AMDGPU::S_CMP_GE_U32: return AMDGPU::V_CMP_GE_U32_e32;
1643 case AMDGPU::S_CMP_LT_U32: return AMDGPU::V_CMP_LT_U32_e32;
1644 case AMDGPU::S_CMP_LE_U32: return AMDGPU::V_CMP_LE_U32_e32;
Marek Olsakc5368502015-01-15 18:43:01 +00001645 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001646 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001647 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00001648 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001649 case AMDGPU::S_CBRANCH_SCC0: return AMDGPU::S_CBRANCH_VCCZ;
1650 case AMDGPU::S_CBRANCH_SCC1: return AMDGPU::S_CBRANCH_VCCNZ;
Tom Stellard82166022013-11-13 23:36:37 +00001651 }
1652}
1653
1654bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1655 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1656}
1657
1658const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1659 unsigned OpNo) const {
1660 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1661 const MCInstrDesc &Desc = get(MI.getOpcode());
1662 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001663 Desc.OpInfo[OpNo].RegClass == -1) {
1664 unsigned Reg = MI.getOperand(OpNo).getReg();
1665
1666 if (TargetRegisterInfo::isVirtualRegister(Reg))
1667 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001668 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00001669 }
Tom Stellard82166022013-11-13 23:36:37 +00001670
1671 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1672 return RI.getRegClass(RCID);
1673}
1674
1675bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1676 switch (MI.getOpcode()) {
1677 case AMDGPU::COPY:
1678 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001679 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001680 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001681 return RI.hasVGPRs(getOpRegClass(MI, 0));
1682 default:
1683 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1684 }
1685}
1686
1687void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1688 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001689 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001690 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001691 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001692 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1693 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1694 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001695 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001696 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001697 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001698 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001699
Tom Stellard82166022013-11-13 23:36:37 +00001700
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001701 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001702 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001703 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001704 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001705 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001706
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001707 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001708 DebugLoc DL = MBB->findDebugLoc(I);
1709 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1710 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001711 MO.ChangeToRegister(Reg, false);
1712}
1713
Tom Stellard15834092014-03-21 15:51:57 +00001714unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1715 MachineRegisterInfo &MRI,
1716 MachineOperand &SuperReg,
1717 const TargetRegisterClass *SuperRC,
1718 unsigned SubIdx,
1719 const TargetRegisterClass *SubRC)
1720 const {
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001721 MachineBasicBlock *MBB = MI->getParent();
1722 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001723 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1724
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001725 if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
1726 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1727 .addReg(SuperReg.getReg(), 0, SubIdx);
1728 return SubReg;
1729 }
1730
Tom Stellard15834092014-03-21 15:51:57 +00001731 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001732 // value so we don't need to worry about merging its subreg index with the
1733 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001734 // eliminate this extra copy.
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001735 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
Tom Stellard15834092014-03-21 15:51:57 +00001736
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001737 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1738 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1739
1740 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1741 .addReg(NewSuperReg, 0, SubIdx);
1742
Tom Stellard15834092014-03-21 15:51:57 +00001743 return SubReg;
1744}
1745
Matt Arsenault248b7b62014-03-24 20:08:09 +00001746MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1747 MachineBasicBlock::iterator MII,
1748 MachineRegisterInfo &MRI,
1749 MachineOperand &Op,
1750 const TargetRegisterClass *SuperRC,
1751 unsigned SubIdx,
1752 const TargetRegisterClass *SubRC) const {
1753 if (Op.isImm()) {
1754 // XXX - Is there a better way to do this?
1755 if (SubIdx == AMDGPU::sub0)
1756 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1757 if (SubIdx == AMDGPU::sub1)
1758 return MachineOperand::CreateImm(Op.getImm() >> 32);
1759
1760 llvm_unreachable("Unhandled register index for immediate");
1761 }
1762
1763 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1764 SubIdx, SubRC);
1765 return MachineOperand::CreateReg(SubReg, false);
1766}
1767
Marek Olsakbe047802014-12-07 12:19:03 +00001768// Change the order of operands from (0, 1, 2) to (0, 2, 1)
1769void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const {
1770 assert(Inst->getNumExplicitOperands() == 3);
1771 MachineOperand Op1 = Inst->getOperand(1);
1772 Inst->RemoveOperand(1);
1773 Inst->addOperand(Op1);
1774}
1775
Matt Arsenault856d1922015-12-01 19:57:17 +00001776bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo &MRI,
1777 const MCOperandInfo &OpInfo,
1778 const MachineOperand &MO) const {
1779 if (!MO.isReg())
1780 return false;
1781
1782 unsigned Reg = MO.getReg();
1783 const TargetRegisterClass *RC =
1784 TargetRegisterInfo::isVirtualRegister(Reg) ?
1785 MRI.getRegClass(Reg) :
1786 RI.getPhysRegClass(Reg);
1787
Nicolai Haehnle82fc9622016-01-07 17:10:29 +00001788 const SIRegisterInfo *TRI =
1789 static_cast<const SIRegisterInfo*>(MRI.getTargetRegisterInfo());
1790 RC = TRI->getSubRegClass(RC, MO.getSubReg());
1791
Matt Arsenault856d1922015-12-01 19:57:17 +00001792 // In order to be legal, the common sub-class must be equal to the
1793 // class of the current operand. For example:
1794 //
1795 // v_mov_b32 s0 ; Operand defined as vsrc_32
1796 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1797 //
1798 // s_sendmsg 0, s0 ; Operand defined as m0reg
1799 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
1800
1801 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
1802}
1803
1804bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo &MRI,
1805 const MCOperandInfo &OpInfo,
1806 const MachineOperand &MO) const {
1807 if (MO.isReg())
1808 return isLegalRegOperand(MRI, OpInfo, MO);
1809
1810 // Handle non-register types that are treated like immediates.
1811 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
1812 return true;
1813}
1814
Tom Stellard0e975cf2014-08-01 00:32:35 +00001815bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1816 const MachineOperand *MO) const {
1817 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00001818 const MCInstrDesc &InstDesc = MI->getDesc();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001819 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1820 const TargetRegisterClass *DefinedRC =
1821 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1822 if (!MO)
1823 MO = &MI->getOperand(OpIdx);
1824
Matt Arsenault3add6432015-10-20 04:35:43 +00001825 if (isVALU(*MI) &&
Matt Arsenault11a4d672015-02-13 19:05:03 +00001826 usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00001827
1828 RegSubRegPair SGPRUsed;
1829 if (MO->isReg())
1830 SGPRUsed = RegSubRegPair(MO->getReg(), MO->getSubReg());
1831
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001832 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1833 if (i == OpIdx)
1834 continue;
Matt Arsenault11a4d672015-02-13 19:05:03 +00001835 const MachineOperand &Op = MI->getOperand(i);
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00001836 if (Op.isReg() &&
1837 (Op.getReg() != SGPRUsed.Reg || Op.getSubReg() != SGPRUsed.SubReg) &&
Matt Arsenault11a4d672015-02-13 19:05:03 +00001838 usesConstantBus(MRI, Op, getOpSize(*MI, i))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001839 return false;
1840 }
1841 }
1842 }
1843
Tom Stellard0e975cf2014-08-01 00:32:35 +00001844 if (MO->isReg()) {
1845 assert(DefinedRC);
Matt Arsenault856d1922015-12-01 19:57:17 +00001846 return isLegalRegOperand(MRI, OpInfo, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001847 }
1848
1849
1850 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00001851 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00001852
Matt Arsenault4364fef2014-09-23 18:30:57 +00001853 if (!DefinedRC) {
1854 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001855 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001856 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001857
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001858 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001859}
1860
Matt Arsenault856d1922015-12-01 19:57:17 +00001861void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo &MRI,
1862 MachineInstr *MI) const {
1863 unsigned Opc = MI->getOpcode();
1864 const MCInstrDesc &InstrDesc = get(Opc);
1865
1866 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1867 MachineOperand &Src1 = MI->getOperand(Src1Idx);
1868
1869 // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32
1870 // we need to only have one constant bus use.
1871 //
1872 // Note we do not need to worry about literal constants here. They are
1873 // disabled for the operand type for instructions because they will always
1874 // violate the one constant bus use rule.
1875 bool HasImplicitSGPR = findImplicitSGPRRead(*MI) != AMDGPU::NoRegister;
1876 if (HasImplicitSGPR) {
1877 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1878 MachineOperand &Src0 = MI->getOperand(Src0Idx);
1879
1880 if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg()))
1881 legalizeOpWithMove(MI, Src0Idx);
1882 }
1883
1884 // VOP2 src0 instructions support all operand types, so we don't need to check
1885 // their legality. If src1 is already legal, we don't need to do anything.
1886 if (isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src1))
1887 return;
1888
1889 // We do not use commuteInstruction here because it is too aggressive and will
1890 // commute if it is possible. We only want to commute here if it improves
1891 // legality. This can be called a fairly large number of times so don't waste
1892 // compile time pointlessly swapping and checking legality again.
1893 if (HasImplicitSGPR || !MI->isCommutable()) {
1894 legalizeOpWithMove(MI, Src1Idx);
1895 return;
1896 }
1897
1898 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1899 MachineOperand &Src0 = MI->getOperand(Src0Idx);
1900
1901 // If src0 can be used as src1, commuting will make the operands legal.
1902 // Otherwise we have to give up and insert a move.
1903 //
1904 // TODO: Other immediate-like operand kinds could be commuted if there was a
1905 // MachineOperand::ChangeTo* for them.
1906 if ((!Src1.isImm() && !Src1.isReg()) ||
1907 !isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0)) {
1908 legalizeOpWithMove(MI, Src1Idx);
1909 return;
1910 }
1911
1912 int CommutedOpc = commuteOpcode(*MI);
1913 if (CommutedOpc == -1) {
1914 legalizeOpWithMove(MI, Src1Idx);
1915 return;
1916 }
1917
1918 MI->setDesc(get(CommutedOpc));
1919
1920 unsigned Src0Reg = Src0.getReg();
1921 unsigned Src0SubReg = Src0.getSubReg();
1922 bool Src0Kill = Src0.isKill();
1923
1924 if (Src1.isImm())
1925 Src0.ChangeToImmediate(Src1.getImm());
1926 else if (Src1.isReg()) {
1927 Src0.ChangeToRegister(Src1.getReg(), false, false, Src1.isKill());
1928 Src0.setSubReg(Src1.getSubReg());
1929 } else
1930 llvm_unreachable("Should only have register or immediate operands");
1931
1932 Src1.ChangeToRegister(Src0Reg, false, false, Src0Kill);
1933 Src1.setSubReg(Src0SubReg);
1934}
1935
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001936// Legalize VOP3 operands. Because all operand types are supported for any
1937// operand, and since literal constants are not allowed and should never be
1938// seen, we only need to worry about inserting copies if we use multiple SGPR
1939// operands.
1940void SIInstrInfo::legalizeOperandsVOP3(
1941 MachineRegisterInfo &MRI,
1942 MachineInstr *MI) const {
1943 unsigned Opc = MI->getOpcode();
1944
1945 int VOP3Idx[3] = {
1946 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0),
1947 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1),
1948 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)
1949 };
1950
1951 // Find the one SGPR operand we are allowed to use.
1952 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
1953
1954 for (unsigned i = 0; i < 3; ++i) {
1955 int Idx = VOP3Idx[i];
1956 if (Idx == -1)
1957 break;
1958 MachineOperand &MO = MI->getOperand(Idx);
1959
1960 // We should never see a VOP3 instruction with an illegal immediate operand.
1961 if (!MO.isReg())
1962 continue;
1963
1964 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1965 continue; // VGPRs are legal
1966
1967 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1968 SGPRReg = MO.getReg();
1969 // We can use one SGPR in each VOP3 instruction.
1970 continue;
1971 }
1972
1973 // If we make it this far, then the operand is not legal and we must
1974 // legalize it.
1975 legalizeOpWithMove(MI, Idx);
1976 }
1977}
1978
Tom Stellard1397d492016-02-11 21:45:07 +00001979unsigned SIInstrInfo::readlaneVGPRToSGPR(unsigned SrcReg, MachineInstr *UseMI,
1980 MachineRegisterInfo &MRI) const {
1981 const TargetRegisterClass *VRC = MRI.getRegClass(SrcReg);
1982 const TargetRegisterClass *SRC = RI.getEquivalentSGPRClass(VRC);
1983 unsigned DstReg = MRI.createVirtualRegister(SRC);
1984 unsigned SubRegs = VRC->getSize() / 4;
1985
1986 SmallVector<unsigned, 8> SRegs;
1987 for (unsigned i = 0; i < SubRegs; ++i) {
1988 unsigned SGPR = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1989 BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(),
1990 get(AMDGPU::V_READFIRSTLANE_B32), SGPR)
1991 .addReg(SrcReg, 0, RI.getSubRegFromChannel(i));
1992 SRegs.push_back(SGPR);
1993 }
1994
1995 MachineInstrBuilder MIB = BuildMI(*UseMI->getParent(), UseMI,
1996 UseMI->getDebugLoc(),
1997 get(AMDGPU::REG_SEQUENCE), DstReg);
1998 for (unsigned i = 0; i < SubRegs; ++i) {
1999 MIB.addReg(SRegs[i]);
2000 MIB.addImm(RI.getSubRegFromChannel(i));
2001 }
2002 return DstReg;
2003}
2004
Tom Stellard467b5b92016-02-20 00:37:25 +00002005void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo &MRI,
2006 MachineInstr *MI) const {
2007
2008 // If the pointer is store in VGPRs, then we need to move them to
2009 // SGPRs using v_readfirstlane. This is safe because we only select
2010 // loads with uniform pointers to SMRD instruction so we know the
2011 // pointer value is uniform.
2012 MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
2013 if (SBase && !RI.isSGPRClass(MRI.getRegClass(SBase->getReg()))) {
2014 unsigned SGPR = readlaneVGPRToSGPR(SBase->getReg(), MI, MRI);
2015 SBase->setReg(SGPR);
2016 }
2017}
2018
Tom Stellard82166022013-11-13 23:36:37 +00002019void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
2020 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00002021
2022 // Legalize VOP2
Tom Stellardbc4497b2016-02-12 23:45:29 +00002023 if (isVOP2(*MI) || isVOPC(*MI)) {
Matt Arsenault856d1922015-12-01 19:57:17 +00002024 legalizeOperandsVOP2(MRI, MI);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002025 return;
Tom Stellard82166022013-11-13 23:36:37 +00002026 }
2027
2028 // Legalize VOP3
Matt Arsenault3add6432015-10-20 04:35:43 +00002029 if (isVOP3(*MI)) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002030 legalizeOperandsVOP3(MRI, MI);
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00002031 return;
Tom Stellard82166022013-11-13 23:36:37 +00002032 }
2033
Tom Stellard467b5b92016-02-20 00:37:25 +00002034 // Legalize SMRD
2035 if (isSMRD(*MI)) {
2036 legalizeOperandsSMRD(MRI, MI);
2037 return;
2038 }
2039
Tom Stellard4f3b04d2014-04-17 21:00:07 +00002040 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00002041 // The register class of the operands much be the same type as the register
2042 // class of the output.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002043 if (MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002044 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00002045 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
2046 if (!MI->getOperand(i).isReg() ||
2047 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
2048 continue;
2049 const TargetRegisterClass *OpRC =
2050 MRI.getRegClass(MI->getOperand(i).getReg());
2051 if (RI.hasVGPRs(OpRC)) {
2052 VRC = OpRC;
2053 } else {
2054 SRC = OpRC;
2055 }
2056 }
2057
2058 // If any of the operands are VGPR registers, then they all most be
2059 // otherwise we will create illegal VGPR->SGPR copies when legalizing
2060 // them.
2061 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
2062 if (!VRC) {
2063 assert(SRC);
2064 VRC = RI.getEquivalentVGPRClass(SRC);
2065 }
2066 RC = VRC;
2067 } else {
2068 RC = SRC;
2069 }
2070
2071 // Update all the operands so they have the same type.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002072 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
2073 MachineOperand &Op = MI->getOperand(I);
2074 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00002075 continue;
2076 unsigned DstReg = MRI.createVirtualRegister(RC);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002077
2078 // MI is a PHI instruction.
2079 MachineBasicBlock *InsertBB = MI->getOperand(I + 1).getMBB();
2080 MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
2081
2082 BuildMI(*InsertBB, Insert, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
2083 .addOperand(Op);
2084 Op.setReg(DstReg);
2085 }
2086 }
2087
2088 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
2089 // VGPR dest type and SGPR sources, insert copies so all operands are
2090 // VGPRs. This seems to help operand folding / the register coalescer.
2091 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
2092 MachineBasicBlock *MBB = MI->getParent();
2093 const TargetRegisterClass *DstRC = getOpRegClass(*MI, 0);
2094 if (RI.hasVGPRs(DstRC)) {
2095 // Update all the operands so they are VGPR register classes. These may
2096 // not be the same register class because REG_SEQUENCE supports mixing
2097 // subregister index types e.g. sub0_sub1 + sub2 + sub3
2098 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
2099 MachineOperand &Op = MI->getOperand(I);
2100 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
2101 continue;
2102
2103 const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
2104 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
2105 if (VRC == OpRC)
2106 continue;
2107
2108 unsigned DstReg = MRI.createVirtualRegister(VRC);
2109
2110 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
2111 .addOperand(Op);
2112
2113 Op.setReg(DstReg);
2114 Op.setIsKill();
Tom Stellard4f3b04d2014-04-17 21:00:07 +00002115 }
Tom Stellard82166022013-11-13 23:36:37 +00002116 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00002117
2118 return;
Tom Stellard82166022013-11-13 23:36:37 +00002119 }
Tom Stellard15834092014-03-21 15:51:57 +00002120
Tom Stellarda5687382014-05-15 14:41:55 +00002121 // Legalize INSERT_SUBREG
2122 // src0 must have the same register class as dst
2123 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
2124 unsigned Dst = MI->getOperand(0).getReg();
2125 unsigned Src0 = MI->getOperand(1).getReg();
2126 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
2127 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
2128 if (DstRC != Src0RC) {
2129 MachineBasicBlock &MBB = *MI->getParent();
2130 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
2131 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
2132 .addReg(Src0);
2133 MI->getOperand(1).setReg(NewSrc0);
2134 }
2135 return;
2136 }
2137
Tom Stellard1397d492016-02-11 21:45:07 +00002138 // Legalize MIMG
2139 if (isMIMG(*MI)) {
2140 MachineOperand *SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
2141 if (SRsrc && !RI.isSGPRClass(MRI.getRegClass(SRsrc->getReg()))) {
2142 unsigned SGPR = readlaneVGPRToSGPR(SRsrc->getReg(), MI, MRI);
2143 SRsrc->setReg(SGPR);
2144 }
2145
2146 MachineOperand *SSamp = getNamedOperand(*MI, AMDGPU::OpName::ssamp);
2147 if (SSamp && !RI.isSGPRClass(MRI.getRegClass(SSamp->getReg()))) {
2148 unsigned SGPR = readlaneVGPRToSGPR(SSamp->getReg(), MI, MRI);
2149 SSamp->setReg(SGPR);
2150 }
2151 return;
2152 }
2153
Tom Stellard15834092014-03-21 15:51:57 +00002154 // Legalize MUBUF* instructions
2155 // FIXME: If we start using the non-addr64 instructions for compute, we
2156 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00002157 int SRsrcIdx =
2158 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
2159 if (SRsrcIdx != -1) {
2160 // We have an MUBUF instruction
2161 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
2162 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
2163 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
2164 RI.getRegClass(SRsrcRC))) {
2165 // The operands are legal.
2166 // FIXME: We may need to legalize operands besided srsrc.
2167 return;
2168 }
Tom Stellard15834092014-03-21 15:51:57 +00002169
Tom Stellard155bbb72014-08-11 22:18:17 +00002170 MachineBasicBlock &MBB = *MI->getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00002171
Eric Christopher572e03a2015-06-19 01:53:21 +00002172 // Extract the ptr from the resource descriptor.
Matt Arsenaultef67d762015-09-09 17:03:29 +00002173 unsigned SRsrcPtr = buildExtractSubReg(MI, MRI, *SRsrc,
2174 &AMDGPU::VReg_128RegClass, AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00002175
Tom Stellard155bbb72014-08-11 22:18:17 +00002176 // Create an empty resource descriptor
2177 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2178 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2179 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2180 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00002181 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00002182
Tom Stellard155bbb72014-08-11 22:18:17 +00002183 // Zero64 = 0
2184 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
2185 Zero64)
2186 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00002187
Tom Stellard155bbb72014-08-11 22:18:17 +00002188 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
2189 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2190 SRsrcFormatLo)
Tom Stellard794c8c02014-12-02 17:05:41 +00002191 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00002192
Tom Stellard155bbb72014-08-11 22:18:17 +00002193 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
2194 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2195 SRsrcFormatHi)
Tom Stellard794c8c02014-12-02 17:05:41 +00002196 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00002197
Tom Stellard155bbb72014-08-11 22:18:17 +00002198 // NewSRsrc = {Zero64, SRsrcFormat}
Matt Arsenaultef67d762015-09-09 17:03:29 +00002199 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewSRsrc)
2200 .addReg(Zero64)
2201 .addImm(AMDGPU::sub0_sub1)
2202 .addReg(SRsrcFormatLo)
2203 .addImm(AMDGPU::sub2)
2204 .addReg(SRsrcFormatHi)
2205 .addImm(AMDGPU::sub3);
Tom Stellard155bbb72014-08-11 22:18:17 +00002206
2207 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
2208 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002209 if (VAddr) {
2210 // This is already an ADDR64 instruction so we need to add the pointer
2211 // extracted from the resource descriptor to the current value of VAddr.
Matt Arsenaultef67d762015-09-09 17:03:29 +00002212 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2213 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002214
Matt Arsenaultef67d762015-09-09 17:03:29 +00002215 // NewVaddrLo = SRsrcPtr:sub0 + VAddr:sub0
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002216 DebugLoc DL = MI->getDebugLoc();
2217 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002218 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002219 .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
Tom Stellard15834092014-03-21 15:51:57 +00002220
Matt Arsenaultef67d762015-09-09 17:03:29 +00002221 // NewVaddrHi = SRsrcPtr:sub1 + VAddr:sub1
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002222 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002223 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002224 .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
Tom Stellard15834092014-03-21 15:51:57 +00002225
Matt Arsenaultef67d762015-09-09 17:03:29 +00002226 // NewVaddr = {NewVaddrHi, NewVaddrLo}
2227 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2228 .addReg(NewVAddrLo)
2229 .addImm(AMDGPU::sub0)
2230 .addReg(NewVAddrHi)
2231 .addImm(AMDGPU::sub1);
Tom Stellard155bbb72014-08-11 22:18:17 +00002232 } else {
2233 // This instructions is the _OFFSET variant, so we need to convert it to
2234 // ADDR64.
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002235 assert(MBB.getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration()
2236 < AMDGPUSubtarget::VOLCANIC_ISLANDS &&
2237 "FIXME: Need to emit flat atomics here");
2238
Tom Stellard155bbb72014-08-11 22:18:17 +00002239 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
2240 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
2241 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
Tom Stellard155bbb72014-08-11 22:18:17 +00002242 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002243
2244 // Atomics rith return have have an additional tied operand and are
2245 // missing some of the special bits.
2246 MachineOperand *VDataIn = getNamedOperand(*MI, AMDGPU::OpName::vdata_in);
2247 MachineInstr *Addr64;
2248
2249 if (!VDataIn) {
2250 // Regular buffer load / store.
2251 MachineInstrBuilder MIB
2252 = BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
2253 .addOperand(*VData)
2254 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2255 // This will be replaced later
2256 // with the new value of vaddr.
2257 .addOperand(*SRsrc)
2258 .addOperand(*SOffset)
2259 .addOperand(*Offset);
2260
2261 // Atomics do not have this operand.
2262 if (const MachineOperand *GLC
2263 = getNamedOperand(*MI, AMDGPU::OpName::glc)) {
2264 MIB.addImm(GLC->getImm());
2265 }
2266
2267 MIB.addImm(getNamedImmOperand(*MI, AMDGPU::OpName::slc));
2268
2269 if (const MachineOperand *TFE
2270 = getNamedOperand(*MI, AMDGPU::OpName::tfe)) {
2271 MIB.addImm(TFE->getImm());
2272 }
2273
2274 MIB.setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
2275 Addr64 = MIB;
2276 } else {
2277 // Atomics with return.
2278 Addr64 = BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
2279 .addOperand(*VData)
2280 .addOperand(*VDataIn)
2281 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2282 // This will be replaced later
2283 // with the new value of vaddr.
2284 .addOperand(*SRsrc)
2285 .addOperand(*SOffset)
2286 .addOperand(*Offset)
2287 .addImm(getNamedImmOperand(*MI, AMDGPU::OpName::slc))
2288 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
2289 }
Tom Stellard15834092014-03-21 15:51:57 +00002290
Tom Stellard155bbb72014-08-11 22:18:17 +00002291 MI->removeFromParent();
2292 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00002293
Matt Arsenaultef67d762015-09-09 17:03:29 +00002294 // NewVaddr = {NewVaddrHi, NewVaddrLo}
2295 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2296 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
2297 .addImm(AMDGPU::sub0)
2298 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
2299 .addImm(AMDGPU::sub1);
2300
Tom Stellard155bbb72014-08-11 22:18:17 +00002301 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
2302 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002303 }
Tom Stellard155bbb72014-08-11 22:18:17 +00002304
Tom Stellard155bbb72014-08-11 22:18:17 +00002305 // Update the instruction to use NewVaddr
2306 VAddr->setReg(NewVAddr);
2307 // Update the instruction to use NewSRsrc
2308 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002309 }
Tom Stellard82166022013-11-13 23:36:37 +00002310}
2311
2312void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2313 SmallVector<MachineInstr *, 128> Worklist;
2314 Worklist.push_back(&TopInst);
2315
2316 while (!Worklist.empty()) {
2317 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00002318 MachineBasicBlock *MBB = Inst->getParent();
2319 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2320
Matt Arsenault27cc9582014-04-18 01:53:18 +00002321 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00002322 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00002323
Tom Stellarde0387202014-03-21 15:51:54 +00002324 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00002325 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00002326 default:
Tom Stellard0c354f22014-04-30 15:31:29 +00002327 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002328 case AMDGPU::S_AND_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002329 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_AND_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002330 Inst->eraseFromParent();
2331 continue;
2332
2333 case AMDGPU::S_OR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002334 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_OR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002335 Inst->eraseFromParent();
2336 continue;
2337
2338 case AMDGPU::S_XOR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002339 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_XOR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002340 Inst->eraseFromParent();
2341 continue;
2342
2343 case AMDGPU::S_NOT_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002344 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::V_NOT_B32_e32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002345 Inst->eraseFromParent();
2346 continue;
2347
Matt Arsenault8333e432014-06-10 19:18:24 +00002348 case AMDGPU::S_BCNT1_I32_B64:
2349 splitScalar64BitBCNT(Worklist, Inst);
2350 Inst->eraseFromParent();
2351 continue;
2352
Matt Arsenault94812212014-11-14 18:18:16 +00002353 case AMDGPU::S_BFE_I64: {
2354 splitScalar64BitBFE(Worklist, Inst);
2355 Inst->eraseFromParent();
2356 continue;
2357 }
2358
Marek Olsakbe047802014-12-07 12:19:03 +00002359 case AMDGPU::S_LSHL_B32:
2360 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2361 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2362 swapOperands(Inst);
2363 }
2364 break;
2365 case AMDGPU::S_ASHR_I32:
2366 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2367 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2368 swapOperands(Inst);
2369 }
2370 break;
2371 case AMDGPU::S_LSHR_B32:
2372 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2373 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2374 swapOperands(Inst);
2375 }
2376 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00002377 case AMDGPU::S_LSHL_B64:
2378 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2379 NewOpcode = AMDGPU::V_LSHLREV_B64;
2380 swapOperands(Inst);
2381 }
2382 break;
2383 case AMDGPU::S_ASHR_I64:
2384 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2385 NewOpcode = AMDGPU::V_ASHRREV_I64;
2386 swapOperands(Inst);
2387 }
2388 break;
2389 case AMDGPU::S_LSHR_B64:
2390 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2391 NewOpcode = AMDGPU::V_LSHRREV_B64;
2392 swapOperands(Inst);
2393 }
2394 break;
Marek Olsakbe047802014-12-07 12:19:03 +00002395
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002396 case AMDGPU::S_ABS_I32:
2397 lowerScalarAbs(Worklist, Inst);
2398 Inst->eraseFromParent();
2399 continue;
2400
Tom Stellardbc4497b2016-02-12 23:45:29 +00002401 case AMDGPU::S_CBRANCH_SCC0:
2402 case AMDGPU::S_CBRANCH_SCC1:
2403 // Clear unused bits of vcc
2404 BuildMI(*MBB, Inst, Inst->getDebugLoc(), get(AMDGPU::S_AND_B64), AMDGPU::VCC)
2405 .addReg(AMDGPU::EXEC)
2406 .addReg(AMDGPU::VCC);
2407 break;
2408
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002409 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002410 case AMDGPU::S_BFM_B64:
2411 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002412 }
2413
Tom Stellard15834092014-03-21 15:51:57 +00002414 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2415 // We cannot move this instruction to the VALU, so we should try to
2416 // legalize its operands instead.
2417 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002418 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002419 }
Tom Stellard82166022013-11-13 23:36:37 +00002420
Tom Stellard82166022013-11-13 23:36:37 +00002421 // Use the new VALU Opcode.
2422 const MCInstrDesc &NewDesc = get(NewOpcode);
2423 Inst->setDesc(NewDesc);
2424
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002425 // Remove any references to SCC. Vector instructions can't read from it, and
2426 // We're just about to add the implicit use / defs of VCC, and we don't want
2427 // both.
2428 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
2429 MachineOperand &Op = Inst->getOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002430 if (Op.isReg() && Op.getReg() == AMDGPU::SCC) {
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002431 Inst->RemoveOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002432 addSCCDefUsersToVALUWorklist(Inst, Worklist);
2433 }
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002434 }
2435
Matt Arsenault27cc9582014-04-18 01:53:18 +00002436 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2437 // We are converting these to a BFE, so we need to add the missing
2438 // operands for the size and offset.
2439 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2440 Inst->addOperand(MachineOperand::CreateImm(0));
2441 Inst->addOperand(MachineOperand::CreateImm(Size));
2442
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002443 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2444 // The VALU version adds the second operand to the result, so insert an
2445 // extra 0 operand.
2446 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002447 }
2448
Alex Lorenzb4d0d6a2015-07-31 23:30:09 +00002449 Inst->addImplicitDefUseOperands(*Inst->getParent()->getParent());
Tom Stellard82166022013-11-13 23:36:37 +00002450
Matt Arsenault78b86702014-04-18 05:19:26 +00002451 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2452 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2453 // If we need to move this to VGPRs, we need to unpack the second operand
2454 // back into the 2 separate ones for bit offset and width.
2455 assert(OffsetWidthOp.isImm() &&
2456 "Scalar BFE is only implemented for constant width and offset");
2457 uint32_t Imm = OffsetWidthOp.getImm();
2458
2459 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2460 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002461 Inst->RemoveOperand(2); // Remove old immediate.
2462 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002463 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002464 }
2465
Tom Stellardbc4497b2016-02-12 23:45:29 +00002466 bool HasDst = Inst->getOperand(0).isReg() && Inst->getOperand(0).isDef();
2467 unsigned NewDstReg = AMDGPU::NoRegister;
2468 if (HasDst) {
2469 // Update the destination register class.
2470 const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(*Inst);
2471 if (!NewDstRC)
2472 continue;
Tom Stellard82166022013-11-13 23:36:37 +00002473
Tom Stellardbc4497b2016-02-12 23:45:29 +00002474 unsigned DstReg = Inst->getOperand(0).getReg();
2475 NewDstReg = MRI.createVirtualRegister(NewDstRC);
2476 MRI.replaceRegWith(DstReg, NewDstReg);
2477 }
Tom Stellard82166022013-11-13 23:36:37 +00002478
Tom Stellarde1a24452014-04-17 21:00:01 +00002479 // Legalize the operands
2480 legalizeOperands(Inst);
2481
Tom Stellardbc4497b2016-02-12 23:45:29 +00002482 if (HasDst)
2483 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00002484 }
2485}
2486
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002487//===----------------------------------------------------------------------===//
2488// Indirect addressing callbacks
2489//===----------------------------------------------------------------------===//
2490
Tom Stellard26a3b672013-10-22 18:19:10 +00002491const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002492 return &AMDGPU::VGPR_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002493}
2494
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002495void SIInstrInfo::lowerScalarAbs(SmallVectorImpl<MachineInstr *> &Worklist,
2496 MachineInstr *Inst) const {
2497 MachineBasicBlock &MBB = *Inst->getParent();
2498 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2499 MachineBasicBlock::iterator MII = Inst;
2500 DebugLoc DL = Inst->getDebugLoc();
2501
2502 MachineOperand &Dest = Inst->getOperand(0);
2503 MachineOperand &Src = Inst->getOperand(1);
2504 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2505 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2506
2507 BuildMI(MBB, MII, DL, get(AMDGPU::V_SUB_I32_e32), TmpReg)
2508 .addImm(0)
2509 .addReg(Src.getReg());
2510
2511 BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg)
2512 .addReg(Src.getReg())
2513 .addReg(TmpReg);
2514
2515 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2516 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
2517}
2518
Matt Arsenault689f3252014-06-09 16:36:31 +00002519void SIInstrInfo::splitScalar64BitUnaryOp(
2520 SmallVectorImpl<MachineInstr *> &Worklist,
2521 MachineInstr *Inst,
2522 unsigned Opcode) const {
2523 MachineBasicBlock &MBB = *Inst->getParent();
2524 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2525
2526 MachineOperand &Dest = Inst->getOperand(0);
2527 MachineOperand &Src0 = Inst->getOperand(1);
2528 DebugLoc DL = Inst->getDebugLoc();
2529
2530 MachineBasicBlock::iterator MII = Inst;
2531
2532 const MCInstrDesc &InstDesc = get(Opcode);
2533 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2534 MRI.getRegClass(Src0.getReg()) :
2535 &AMDGPU::SGPR_32RegClass;
2536
2537 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2538
2539 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2540 AMDGPU::sub0, Src0SubRC);
2541
2542 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002543 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2544 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00002545
Matt Arsenaultf003c382015-08-26 20:47:50 +00002546 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2547 BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault689f3252014-06-09 16:36:31 +00002548 .addOperand(SrcReg0Sub0);
2549
2550 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2551 AMDGPU::sub1, Src0SubRC);
2552
Matt Arsenaultf003c382015-08-26 20:47:50 +00002553 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2554 BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault689f3252014-06-09 16:36:31 +00002555 .addOperand(SrcReg0Sub1);
2556
Matt Arsenaultf003c382015-08-26 20:47:50 +00002557 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00002558 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2559 .addReg(DestSub0)
2560 .addImm(AMDGPU::sub0)
2561 .addReg(DestSub1)
2562 .addImm(AMDGPU::sub1);
2563
2564 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2565
Matt Arsenaultf003c382015-08-26 20:47:50 +00002566 // We don't need to legalizeOperands here because for a single operand, src0
2567 // will support any kind of input.
2568
2569 // Move all users of this moved value.
2570 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00002571}
2572
2573void SIInstrInfo::splitScalar64BitBinaryOp(
2574 SmallVectorImpl<MachineInstr *> &Worklist,
2575 MachineInstr *Inst,
2576 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002577 MachineBasicBlock &MBB = *Inst->getParent();
2578 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2579
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002580 MachineOperand &Dest = Inst->getOperand(0);
2581 MachineOperand &Src0 = Inst->getOperand(1);
2582 MachineOperand &Src1 = Inst->getOperand(2);
2583 DebugLoc DL = Inst->getDebugLoc();
2584
2585 MachineBasicBlock::iterator MII = Inst;
2586
2587 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002588 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2589 MRI.getRegClass(Src0.getReg()) :
2590 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002591
Matt Arsenault684dc802014-03-24 20:08:13 +00002592 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2593 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2594 MRI.getRegClass(Src1.getReg()) :
2595 &AMDGPU::SGPR_32RegClass;
2596
2597 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2598
2599 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2600 AMDGPU::sub0, Src0SubRC);
2601 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2602 AMDGPU::sub0, Src1SubRC);
2603
2604 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002605 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2606 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00002607
Matt Arsenaultf003c382015-08-26 20:47:50 +00002608 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002609 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002610 .addOperand(SrcReg0Sub0)
2611 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002612
Matt Arsenault684dc802014-03-24 20:08:13 +00002613 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2614 AMDGPU::sub1, Src0SubRC);
2615 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2616 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002617
Matt Arsenaultf003c382015-08-26 20:47:50 +00002618 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002619 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002620 .addOperand(SrcReg0Sub1)
2621 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002622
Matt Arsenaultf003c382015-08-26 20:47:50 +00002623 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002624 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2625 .addReg(DestSub0)
2626 .addImm(AMDGPU::sub0)
2627 .addReg(DestSub1)
2628 .addImm(AMDGPU::sub1);
2629
2630 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2631
2632 // Try to legalize the operands in case we need to swap the order to keep it
2633 // valid.
Matt Arsenaultf003c382015-08-26 20:47:50 +00002634 legalizeOperands(LoHalf);
2635 legalizeOperands(HiHalf);
2636
2637 // Move all users of this moved vlaue.
2638 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002639}
2640
Matt Arsenault8333e432014-06-10 19:18:24 +00002641void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2642 MachineInstr *Inst) const {
2643 MachineBasicBlock &MBB = *Inst->getParent();
2644 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2645
2646 MachineBasicBlock::iterator MII = Inst;
2647 DebugLoc DL = Inst->getDebugLoc();
2648
2649 MachineOperand &Dest = Inst->getOperand(0);
2650 MachineOperand &Src = Inst->getOperand(1);
2651
Marek Olsakc5368502015-01-15 18:43:01 +00002652 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00002653 const TargetRegisterClass *SrcRC = Src.isReg() ?
2654 MRI.getRegClass(Src.getReg()) :
2655 &AMDGPU::SGPR_32RegClass;
2656
2657 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2658 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2659
2660 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2661
2662 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2663 AMDGPU::sub0, SrcSubRC);
2664 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2665 AMDGPU::sub1, SrcSubRC);
2666
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002667 BuildMI(MBB, MII, DL, InstDesc, MidReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002668 .addOperand(SrcRegSub0)
2669 .addImm(0);
2670
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002671 BuildMI(MBB, MII, DL, InstDesc, ResultReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002672 .addOperand(SrcRegSub1)
2673 .addReg(MidReg);
2674
2675 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2676
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002677 // We don't need to legalize operands here. src0 for etiher instruction can be
2678 // an SGPR, and the second input is unused or determined here.
2679 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00002680}
2681
Matt Arsenault94812212014-11-14 18:18:16 +00002682void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2683 MachineInstr *Inst) const {
2684 MachineBasicBlock &MBB = *Inst->getParent();
2685 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2686 MachineBasicBlock::iterator MII = Inst;
2687 DebugLoc DL = Inst->getDebugLoc();
2688
2689 MachineOperand &Dest = Inst->getOperand(0);
2690 uint32_t Imm = Inst->getOperand(2).getImm();
2691 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2692 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2693
Matt Arsenault6ad34262014-11-14 18:40:49 +00002694 (void) Offset;
2695
Matt Arsenault94812212014-11-14 18:18:16 +00002696 // Only sext_inreg cases handled.
2697 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2698 BitWidth <= 32 &&
2699 Offset == 0 &&
2700 "Not implemented");
2701
2702 if (BitWidth < 32) {
2703 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2704 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2705 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2706
2707 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2708 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2709 .addImm(0)
2710 .addImm(BitWidth);
2711
2712 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2713 .addImm(31)
2714 .addReg(MidRegLo);
2715
2716 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2717 .addReg(MidRegLo)
2718 .addImm(AMDGPU::sub0)
2719 .addReg(MidRegHi)
2720 .addImm(AMDGPU::sub1);
2721
2722 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002723 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002724 return;
2725 }
2726
2727 MachineOperand &Src = Inst->getOperand(1);
2728 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2729 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2730
2731 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2732 .addImm(31)
2733 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2734
2735 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2736 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2737 .addImm(AMDGPU::sub0)
2738 .addReg(TmpReg)
2739 .addImm(AMDGPU::sub1);
2740
2741 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002742 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002743}
2744
Matt Arsenaultf003c382015-08-26 20:47:50 +00002745void SIInstrInfo::addUsersToMoveToVALUWorklist(
2746 unsigned DstReg,
2747 MachineRegisterInfo &MRI,
2748 SmallVectorImpl<MachineInstr *> &Worklist) const {
2749 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
2750 E = MRI.use_end(); I != E; ++I) {
2751 MachineInstr &UseMI = *I->getParent();
2752 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2753 Worklist.push_back(&UseMI);
2754 }
2755 }
2756}
2757
Tom Stellardbc4497b2016-02-12 23:45:29 +00002758void SIInstrInfo::addSCCDefUsersToVALUWorklist(MachineInstr *SCCDefInst,
2759 SmallVectorImpl<MachineInstr *> &Worklist) const {
2760 // This assumes that all the users of SCC are in the same block
2761 // as the SCC def.
2762 for (MachineBasicBlock::iterator I = SCCDefInst,
2763 E = SCCDefInst->getParent()->end(); I != E; ++I) {
2764
2765 // Exit if we find another SCC def.
2766 if (I->findRegisterDefOperandIdx(AMDGPU::SCC) != -1)
2767 return;
2768
2769 if (I->findRegisterUseOperandIdx(AMDGPU::SCC) != -1)
2770 Worklist.push_back(I);
2771 }
2772}
2773
Matt Arsenaultba6aae72015-09-28 20:54:57 +00002774const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass(
2775 const MachineInstr &Inst) const {
2776 const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0);
2777
2778 switch (Inst.getOpcode()) {
2779 // For target instructions, getOpRegClass just returns the virtual register
2780 // class associated with the operand, so we need to find an equivalent VGPR
2781 // register class in order to move the instruction to the VALU.
2782 case AMDGPU::COPY:
2783 case AMDGPU::PHI:
2784 case AMDGPU::REG_SEQUENCE:
2785 case AMDGPU::INSERT_SUBREG:
2786 if (RI.hasVGPRs(NewDstRC))
2787 return nullptr;
2788
2789 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2790 if (!NewDstRC)
2791 return nullptr;
2792 return NewDstRC;
2793 default:
2794 return NewDstRC;
2795 }
2796}
2797
Matt Arsenault6c067412015-11-03 22:30:15 +00002798// Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002799unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2800 int OpIndices[3]) const {
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002801 const MCInstrDesc &Desc = MI->getDesc();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002802
2803 // Find the one SGPR operand we are allowed to use.
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002804 //
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002805 // First we need to consider the instruction's operand requirements before
2806 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2807 // of VCC, but we are still bound by the constant bus requirement to only use
2808 // one.
2809 //
2810 // If the operand's class is an SGPR, we can never move it.
2811
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002812 unsigned SGPRReg = findImplicitSGPRRead(*MI);
2813 if (SGPRReg != AMDGPU::NoRegister)
2814 return SGPRReg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002815
2816 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2817 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2818
2819 for (unsigned i = 0; i < 3; ++i) {
2820 int Idx = OpIndices[i];
2821 if (Idx == -1)
2822 break;
2823
2824 const MachineOperand &MO = MI->getOperand(Idx);
Matt Arsenault6c067412015-11-03 22:30:15 +00002825 if (!MO.isReg())
2826 continue;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002827
Matt Arsenault6c067412015-11-03 22:30:15 +00002828 // Is this operand statically required to be an SGPR based on the operand
2829 // constraints?
2830 const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass);
2831 bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
2832 if (IsRequiredSGPR)
2833 return MO.getReg();
2834
2835 // If this could be a VGPR or an SGPR, Check the dynamic register class.
2836 unsigned Reg = MO.getReg();
2837 const TargetRegisterClass *RegRC = MRI.getRegClass(Reg);
2838 if (RI.isSGPRClass(RegRC))
2839 UsedSGPRs[i] = Reg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002840 }
2841
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002842 // We don't have a required SGPR operand, so we have a bit more freedom in
2843 // selecting operands to move.
2844
2845 // Try to select the most used SGPR. If an SGPR is equal to one of the
2846 // others, we choose that.
2847 //
2848 // e.g.
2849 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2850 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2851
Matt Arsenault6c067412015-11-03 22:30:15 +00002852 // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
2853 // prefer those.
2854
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002855 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2856 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2857 SGPRReg = UsedSGPRs[0];
2858 }
2859
2860 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2861 if (UsedSGPRs[1] == UsedSGPRs[2])
2862 SGPRReg = UsedSGPRs[1];
2863 }
2864
2865 return SGPRReg;
2866}
2867
Tom Stellard81d871d2013-11-13 23:36:50 +00002868void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2869 const MachineFunction &MF) const {
2870 int End = getIndirectIndexEnd(MF);
2871 int Begin = getIndirectIndexBegin(MF);
2872
2873 if (End == -1)
2874 return;
2875
2876
2877 for (int Index = Begin; Index <= End; ++Index)
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002878 Reserved.set(AMDGPU::VGPR_32RegClass.getRegister(Index));
Tom Stellard81d871d2013-11-13 23:36:50 +00002879
Tom Stellard415ef6d2013-11-13 23:58:51 +00002880 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002881 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2882
Tom Stellard415ef6d2013-11-13 23:58:51 +00002883 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002884 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2885
Tom Stellard415ef6d2013-11-13 23:58:51 +00002886 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002887 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2888
Tom Stellard415ef6d2013-11-13 23:58:51 +00002889 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002890 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2891
Tom Stellard415ef6d2013-11-13 23:58:51 +00002892 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002893 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002894}
Tom Stellard1aaad692014-07-21 16:55:33 +00002895
Tom Stellard6407e1e2014-08-01 00:32:33 +00002896MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002897 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002898 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2899 if (Idx == -1)
2900 return nullptr;
2901
2902 return &MI.getOperand(Idx);
2903}
Tom Stellard794c8c02014-12-02 17:05:41 +00002904
2905uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
2906 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00002907 if (ST.isAmdHsaOS()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00002908 RsrcDataFormat |= (1ULL << 56);
2909
Michel Danzerbeb79ce2016-03-16 09:10:35 +00002910 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2911 // Set MTYPE = 2
2912 RsrcDataFormat |= (2ULL << 59);
Tom Stellard4694ed02015-06-26 21:58:42 +00002913 }
2914
Tom Stellard794c8c02014-12-02 17:05:41 +00002915 return RsrcDataFormat;
2916}
Marek Olsakd1a69a22015-09-29 23:37:32 +00002917
2918uint64_t SIInstrInfo::getScratchRsrcWords23() const {
2919 uint64_t Rsrc23 = getDefaultRsrcDataFormat() |
2920 AMDGPU::RSRC_TID_ENABLE |
2921 0xffffffff; // Size;
2922
Matt Arsenault24ee0782016-02-12 02:40:47 +00002923 uint64_t EltSizeValue = Log2_32(ST.getMaxPrivateElementSize()) - 1;
2924
2925 Rsrc23 |= (EltSizeValue << AMDGPU::RSRC_ELEMENT_SIZE_SHIFT);
2926
Marek Olsakd1a69a22015-09-29 23:37:32 +00002927 // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
2928 // Clear them unless we want a huge stride.
2929 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2930 Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT;
2931
2932 return Rsrc23;
2933}
Nicolai Haehnle02c32912016-01-13 16:10:10 +00002934
2935bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr *MI) const {
2936 unsigned Opc = MI->getOpcode();
2937
2938 return isSMRD(Opc);
2939}
2940
2941bool SIInstrInfo::isHighLatencyInstruction(const MachineInstr *MI) const {
2942 unsigned Opc = MI->getOpcode();
2943
2944 return isMUBUF(Opc) || isMTBUF(Opc) || isMIMG(Opc);
2945}
Tom Stellard2ff72622016-01-28 16:04:37 +00002946
2947ArrayRef<std::pair<int, const char *>>
2948SIInstrInfo::getSerializableTargetIndices() const {
2949 static const std::pair<int, const char *> TargetIndices[] = {
2950 {AMDGPU::TI_CONSTDATA_START, "amdgpu-constdata-start"},
2951 {AMDGPU::TI_SCRATCH_RSRC_DWORD0, "amdgpu-scratch-rsrc-dword0"},
2952 {AMDGPU::TI_SCRATCH_RSRC_DWORD1, "amdgpu-scratch-rsrc-dword1"},
2953 {AMDGPU::TI_SCRATCH_RSRC_DWORD2, "amdgpu-scratch-rsrc-dword2"},
2954 {AMDGPU::TI_SCRATCH_RSRC_DWORD3, "amdgpu-scratch-rsrc-dword3"}};
2955 return makeArrayRef(TargetIndices);
2956}