blob: 5350edbd74e22721664630c9c428f0d2b1571d52 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
Eric Christopher6c5b5112015-03-11 18:43:21 +000031 : AMDGPUInstrInfo(st), RI() {}
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaulta48b8662015-04-23 23:34:48 +000077bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
78 AliasAnalysis *AA) const {
79 // TODO: The generic check fails for VALU instructions that should be
80 // rematerializable due to implicit reads of exec. We really want all of the
81 // generic logic for this except for this.
82 switch (MI->getOpcode()) {
83 case AMDGPU::V_MOV_B32_e32:
84 case AMDGPU::V_MOV_B32_e64:
Matt Arsenault80f766a2015-09-10 01:23:28 +000085 case AMDGPU::V_MOV_B64_PSEUDO:
Matt Arsenaulta48b8662015-04-23 23:34:48 +000086 return true;
87 default:
88 return false;
89 }
90}
91
Matt Arsenaultc10853f2014-08-06 00:29:43 +000092bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
93 int64_t &Offset0,
94 int64_t &Offset1) const {
95 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
96 return false;
97
98 unsigned Opc0 = Load0->getMachineOpcode();
99 unsigned Opc1 = Load1->getMachineOpcode();
100
101 // Make sure both are actually loads.
102 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
103 return false;
104
105 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000106
107 // FIXME: Handle this case:
108 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
109 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000110
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000111 // Check base reg.
112 if (Load0->getOperand(1) != Load1->getOperand(1))
113 return false;
114
115 // Check chain.
116 if (findChainOperand(Load0) != findChainOperand(Load1))
117 return false;
118
Matt Arsenault972c12a2014-09-17 17:48:32 +0000119 // Skip read2 / write2 variants for simplicity.
120 // TODO: We should report true if the used offsets are adjacent (excluded
121 // st64 versions).
122 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
123 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
124 return false;
125
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000126 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
127 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
128 return true;
129 }
130
131 if (isSMRD(Opc0) && isSMRD(Opc1)) {
132 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
133
134 // Check base reg.
135 if (Load0->getOperand(0) != Load1->getOperand(0))
136 return false;
137
Tom Stellardf0a575f2015-03-23 16:06:01 +0000138 const ConstantSDNode *Load0Offset =
139 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
140 const ConstantSDNode *Load1Offset =
141 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
142
143 if (!Load0Offset || !Load1Offset)
144 return false;
145
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000146 // Check chain.
147 if (findChainOperand(Load0) != findChainOperand(Load1))
148 return false;
149
Tom Stellardf0a575f2015-03-23 16:06:01 +0000150 Offset0 = Load0Offset->getZExtValue();
151 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000152 return true;
153 }
154
155 // MUBUF and MTBUF can access the same addresses.
156 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000157
158 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000159 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
160 findChainOperand(Load0) != findChainOperand(Load1) ||
161 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000162 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000163 return false;
164
Tom Stellard155bbb72014-08-11 22:18:17 +0000165 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
166 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
167
168 if (OffIdx0 == -1 || OffIdx1 == -1)
169 return false;
170
171 // getNamedOperandIdx returns the index for MachineInstrs. Since they
172 // inlcude the output in the operand list, but SDNodes don't, we need to
173 // subtract the index by one.
174 --OffIdx0;
175 --OffIdx1;
176
177 SDValue Off0 = Load0->getOperand(OffIdx0);
178 SDValue Off1 = Load1->getOperand(OffIdx1);
179
180 // The offset might be a FrameIndexSDNode.
181 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
182 return false;
183
184 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
185 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000186 return true;
187 }
188
189 return false;
190}
191
Matt Arsenault2e991122014-09-10 23:26:16 +0000192static bool isStride64(unsigned Opc) {
193 switch (Opc) {
194 case AMDGPU::DS_READ2ST64_B32:
195 case AMDGPU::DS_READ2ST64_B64:
196 case AMDGPU::DS_WRITE2ST64_B32:
197 case AMDGPU::DS_WRITE2ST64_B64:
198 return true;
199 default:
200 return false;
201 }
202}
203
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000204bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr *LdSt, unsigned &BaseReg,
205 unsigned &Offset,
206 const TargetRegisterInfo *TRI) const {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000207 unsigned Opc = LdSt->getOpcode();
Matt Arsenault3add6432015-10-20 04:35:43 +0000208
209 if (isDS(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000210 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
211 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000212 if (OffsetImm) {
213 // Normal, single offset LDS instruction.
214 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
215 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000216
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000217 BaseReg = AddrReg->getReg();
218 Offset = OffsetImm->getImm();
219 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000220 }
221
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000222 // The 2 offset instructions use offset0 and offset1 instead. We can treat
223 // these as a load with a single offset if the 2 offsets are consecutive. We
224 // will use this for some partially aligned loads.
225 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
226 AMDGPU::OpName::offset0);
227 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
228 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000229
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000230 uint8_t Offset0 = Offset0Imm->getImm();
231 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000232
Matt Arsenault84db5d92015-07-14 17:57:36 +0000233 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000234 // Each of these offsets is in element sized units, so we need to convert
235 // to bytes of the individual reads.
236
237 unsigned EltSize;
238 if (LdSt->mayLoad())
239 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
240 else {
241 assert(LdSt->mayStore());
242 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
243 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
244 }
245
Matt Arsenault2e991122014-09-10 23:26:16 +0000246 if (isStride64(Opc))
247 EltSize *= 64;
248
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000249 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
250 AMDGPU::OpName::addr);
251 BaseReg = AddrReg->getReg();
252 Offset = EltSize * Offset0;
253 return true;
254 }
255
256 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000257 }
258
Matt Arsenault3add6432015-10-20 04:35:43 +0000259 if (isMUBUF(*LdSt) || isMTBUF(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000260 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
261 return false;
262
263 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
264 AMDGPU::OpName::vaddr);
265 if (!AddrReg)
266 return false;
267
268 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
269 AMDGPU::OpName::offset);
270 BaseReg = AddrReg->getReg();
271 Offset = OffsetImm->getImm();
272 return true;
273 }
274
Matt Arsenault3add6432015-10-20 04:35:43 +0000275 if (isSMRD(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000276 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
277 AMDGPU::OpName::offset);
278 if (!OffsetImm)
279 return false;
280
281 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
282 AMDGPU::OpName::sbase);
283 BaseReg = SBaseReg->getReg();
284 Offset = OffsetImm->getImm();
285 return true;
286 }
287
288 return false;
289}
290
Matt Arsenault0e75a062014-09-17 17:48:30 +0000291bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
292 MachineInstr *SecondLdSt,
293 unsigned NumLoads) const {
Matt Arsenault0e75a062014-09-17 17:48:30 +0000294 // TODO: This needs finer tuning
295 if (NumLoads > 4)
296 return false;
297
Matt Arsenault3add6432015-10-20 04:35:43 +0000298 if (isDS(*FirstLdSt) && isDS(*SecondLdSt))
Matt Arsenault0e75a062014-09-17 17:48:30 +0000299 return true;
300
Matt Arsenault3add6432015-10-20 04:35:43 +0000301 if (isSMRD(*FirstLdSt) && isSMRD(*SecondLdSt))
Matt Arsenault0e75a062014-09-17 17:48:30 +0000302 return true;
303
Matt Arsenault3add6432015-10-20 04:35:43 +0000304 if ((isMUBUF(*FirstLdSt) || isMTBUF(*FirstLdSt)) &&
305 (isMUBUF(*SecondLdSt) || isMTBUF(*SecondLdSt)))
Matt Arsenault0e75a062014-09-17 17:48:30 +0000306 return true;
307
308 return false;
309}
310
Tom Stellard75aadc22012-12-11 21:25:42 +0000311void
312SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000313 MachineBasicBlock::iterator MI, DebugLoc DL,
314 unsigned DestReg, unsigned SrcReg,
315 bool KillSrc) const {
316
Tom Stellard75aadc22012-12-11 21:25:42 +0000317 // If we are trying to copy to or from SCC, there is a bug somewhere else in
318 // the backend. While it may be theoretically possible to do this, it should
319 // never be necessary.
320 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
321
Craig Topper0afd0ab2013-07-15 06:39:13 +0000322 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000323 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
324 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
325 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
326 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
327 };
328
Craig Topper0afd0ab2013-07-15 06:39:13 +0000329 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000330 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
331 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
332 };
333
Craig Topper0afd0ab2013-07-15 06:39:13 +0000334 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000335 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
336 };
337
Craig Topper0afd0ab2013-07-15 06:39:13 +0000338 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000339 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
340 };
341
Craig Topper0afd0ab2013-07-15 06:39:13 +0000342 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000343 AMDGPU::sub0, AMDGPU::sub1, 0
344 };
345
346 unsigned Opcode;
347 const int16_t *SubIndices;
348
349 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
350 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
351 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
352 .addReg(SrcReg, getKillRegState(KillSrc));
353 return;
354
Tom Stellardaac18892013-02-07 19:39:43 +0000355 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000356 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000357 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
358 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
359 .addReg(SrcReg, getKillRegState(KillSrc));
360 } else {
361 // FIXME: Hack until VReg_1 removed.
362 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault46359152015-08-08 00:41:48 +0000363 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000364 .addImm(0)
365 .addReg(SrcReg, getKillRegState(KillSrc));
366 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000367
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000368 return;
369 }
370
Tom Stellard75aadc22012-12-11 21:25:42 +0000371 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
372 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
373 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000374 return;
375
376 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
377 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
378 Opcode = AMDGPU::S_MOV_B32;
379 SubIndices = Sub0_3;
380
381 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
382 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
383 Opcode = AMDGPU::S_MOV_B32;
384 SubIndices = Sub0_7;
385
386 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
387 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
388 Opcode = AMDGPU::S_MOV_B32;
389 SubIndices = Sub0_15;
390
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000391 } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
392 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000393 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000394 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
395 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000396 return;
397
398 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
399 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000400 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000401 Opcode = AMDGPU::V_MOV_B32_e32;
402 SubIndices = Sub0_1;
403
Christian Konig8b1ed282013-04-10 08:39:16 +0000404 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
405 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
406 Opcode = AMDGPU::V_MOV_B32_e32;
407 SubIndices = Sub0_2;
408
Christian Konigd0e3da12013-03-01 09:46:27 +0000409 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
410 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000411 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000412 Opcode = AMDGPU::V_MOV_B32_e32;
413 SubIndices = Sub0_3;
414
415 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
416 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000417 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000418 Opcode = AMDGPU::V_MOV_B32_e32;
419 SubIndices = Sub0_7;
420
421 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
422 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000423 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000424 Opcode = AMDGPU::V_MOV_B32_e32;
425 SubIndices = Sub0_15;
426
Tom Stellard75aadc22012-12-11 21:25:42 +0000427 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000428 llvm_unreachable("Can't copy register!");
429 }
430
431 while (unsigned SubIdx = *SubIndices++) {
432 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
433 get(Opcode), RI.getSubReg(DestReg, SubIdx));
434
435 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
436
437 if (*SubIndices)
438 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000439 }
440}
441
Marek Olsakcfbdba22015-06-26 20:29:10 +0000442int SIInstrInfo::commuteOpcode(const MachineInstr &MI) const {
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000443 const unsigned Opcode = MI.getOpcode();
444
Christian Konig3c145802013-03-27 09:12:59 +0000445 int NewOpc;
446
447 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000448 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000449 if (NewOpc != -1)
450 // Check if the commuted (REV) opcode exists on the target.
451 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000452
453 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000454 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000455 if (NewOpc != -1)
456 // Check if the original (non-REV) opcode exists on the target.
457 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000458
459 return Opcode;
460}
461
Tom Stellardef3b8642015-01-07 19:56:17 +0000462unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
463
464 if (DstRC->getSize() == 4) {
465 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
466 } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
467 return AMDGPU::S_MOV_B64;
Tom Stellard4842c052015-01-07 20:27:25 +0000468 } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
469 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000470 }
471 return AMDGPU::COPY;
472}
473
Matt Arsenault08f14de2015-11-06 18:07:53 +0000474static unsigned getSGPRSpillSaveOpcode(unsigned Size) {
475 switch (Size) {
476 case 4:
477 return AMDGPU::SI_SPILL_S32_SAVE;
478 case 8:
479 return AMDGPU::SI_SPILL_S64_SAVE;
480 case 16:
481 return AMDGPU::SI_SPILL_S128_SAVE;
482 case 32:
483 return AMDGPU::SI_SPILL_S256_SAVE;
484 case 64:
485 return AMDGPU::SI_SPILL_S512_SAVE;
486 default:
487 llvm_unreachable("unknown register size");
488 }
489}
490
491static unsigned getVGPRSpillSaveOpcode(unsigned Size) {
492 switch (Size) {
493 case 4:
494 return AMDGPU::SI_SPILL_V32_SAVE;
495 case 8:
496 return AMDGPU::SI_SPILL_V64_SAVE;
497 case 16:
498 return AMDGPU::SI_SPILL_V128_SAVE;
499 case 32:
500 return AMDGPU::SI_SPILL_V256_SAVE;
501 case 64:
502 return AMDGPU::SI_SPILL_V512_SAVE;
503 default:
504 llvm_unreachable("unknown register size");
505 }
506}
507
Tom Stellardc149dc02013-11-27 21:23:35 +0000508void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
509 MachineBasicBlock::iterator MI,
510 unsigned SrcReg, bool isKill,
511 int FrameIndex,
512 const TargetRegisterClass *RC,
513 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000514 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000515 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000516 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000517 DebugLoc DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000518
519 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
520 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
521 MachinePointerInfo PtrInfo
522 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
523 MachineMemOperand *MMO
524 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
525 Size, Align);
Tom Stellardc149dc02013-11-27 21:23:35 +0000526
Tom Stellard96468902014-09-24 01:33:17 +0000527 if (RI.isSGPRClass(RC)) {
Matt Arsenault5b22dfa2015-11-05 05:27:10 +0000528 MFI->setHasSpilledSGPRs();
529
Tom Stellardeba61072014-05-02 15:41:42 +0000530 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000531 // registers, so we need to use pseudo instruction for spilling
532 // SGPRs.
Matt Arsenault08f14de2015-11-06 18:07:53 +0000533 unsigned Opcode = getSGPRSpillSaveOpcode(RC->getSize());
534 BuildMI(MBB, MI, DL, get(Opcode))
535 .addReg(SrcReg) // src
536 .addFrameIndex(FrameIndex) // frame_idx
537 .addMemOperand(MMO);
Tom Stellard42fb60e2015-01-14 15:42:31 +0000538
Matt Arsenault08f14de2015-11-06 18:07:53 +0000539 return;
Tom Stellard96468902014-09-24 01:33:17 +0000540 }
Tom Stellardeba61072014-05-02 15:41:42 +0000541
Matt Arsenault08f14de2015-11-06 18:07:53 +0000542 if (!ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard96468902014-09-24 01:33:17 +0000543 LLVMContext &Ctx = MF->getFunction()->getContext();
544 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
545 " spill register");
Tom Stellard0febe682015-01-14 15:42:34 +0000546 BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
Matt Arsenault08f14de2015-11-06 18:07:53 +0000547 .addReg(SrcReg);
548
549 return;
550 }
551
552 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
553
Matt Arsenaultac234b62015-11-30 21:15:57 +0000554 unsigned ScratchOffsetPreloadReg = RI.getPreloadedValue(
555 *MF, SIRegisterInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000556
Matt Arsenault08f14de2015-11-06 18:07:53 +0000557 unsigned Opcode = getVGPRSpillSaveOpcode(RC->getSize());
558 MFI->setHasSpilledVGPRs();
559 BuildMI(MBB, MI, DL, get(Opcode))
560 .addReg(SrcReg) // src
561 .addFrameIndex(FrameIndex) // frame_idx
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000562 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
563 .addReg(ScratchOffsetPreloadReg) // scratch_offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000564 .addMemOperand(MMO);
565}
566
567static unsigned getSGPRSpillRestoreOpcode(unsigned Size) {
568 switch (Size) {
569 case 4:
570 return AMDGPU::SI_SPILL_S32_RESTORE;
571 case 8:
572 return AMDGPU::SI_SPILL_S64_RESTORE;
573 case 16:
574 return AMDGPU::SI_SPILL_S128_RESTORE;
575 case 32:
576 return AMDGPU::SI_SPILL_S256_RESTORE;
577 case 64:
578 return AMDGPU::SI_SPILL_S512_RESTORE;
579 default:
580 llvm_unreachable("unknown register size");
581 }
582}
583
584static unsigned getVGPRSpillRestoreOpcode(unsigned Size) {
585 switch (Size) {
586 case 4:
587 return AMDGPU::SI_SPILL_V32_RESTORE;
588 case 8:
589 return AMDGPU::SI_SPILL_V64_RESTORE;
590 case 16:
591 return AMDGPU::SI_SPILL_V128_RESTORE;
592 case 32:
593 return AMDGPU::SI_SPILL_V256_RESTORE;
594 case 64:
595 return AMDGPU::SI_SPILL_V512_RESTORE;
596 default:
597 llvm_unreachable("unknown register size");
Tom Stellardc149dc02013-11-27 21:23:35 +0000598 }
599}
600
601void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
602 MachineBasicBlock::iterator MI,
603 unsigned DestReg, int FrameIndex,
604 const TargetRegisterClass *RC,
605 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000606 MachineFunction *MF = MBB.getParent();
Tom Stellarde99fb652015-01-20 19:33:04 +0000607 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000608 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000609 DebugLoc DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000610 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
611 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000612
Matt Arsenault08f14de2015-11-06 18:07:53 +0000613 MachinePointerInfo PtrInfo
614 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
615
616 MachineMemOperand *MMO = MF->getMachineMemOperand(
617 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
618
619 if (RI.isSGPRClass(RC)) {
620 // FIXME: Maybe this should not include a memoperand because it will be
621 // lowered to non-memory instructions.
622 unsigned Opcode = getSGPRSpillRestoreOpcode(RC->getSize());
623 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
624 .addFrameIndex(FrameIndex) // frame_idx
625 .addMemOperand(MMO);
626
627 return;
Tom Stellard96468902014-09-24 01:33:17 +0000628 }
Tom Stellardeba61072014-05-02 15:41:42 +0000629
Matt Arsenault08f14de2015-11-06 18:07:53 +0000630 if (!ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard96468902014-09-24 01:33:17 +0000631 LLVMContext &Ctx = MF->getFunction()->getContext();
632 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
633 " restore register");
Tom Stellard0febe682015-01-14 15:42:34 +0000634 BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000635
636 return;
Tom Stellardc149dc02013-11-27 21:23:35 +0000637 }
Matt Arsenault08f14de2015-11-06 18:07:53 +0000638
639 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
640
Matt Arsenaultac234b62015-11-30 21:15:57 +0000641 unsigned ScratchOffsetPreloadReg = RI.getPreloadedValue(
642 *MF, SIRegisterInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000643
Matt Arsenault08f14de2015-11-06 18:07:53 +0000644 unsigned Opcode = getVGPRSpillRestoreOpcode(RC->getSize());
645 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
646 .addFrameIndex(FrameIndex) // frame_idx
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000647 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
648 .addReg(ScratchOffsetPreloadReg) // scratch_offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000649 .addMemOperand(MMO);
Tom Stellardc149dc02013-11-27 21:23:35 +0000650}
651
Tom Stellard96468902014-09-24 01:33:17 +0000652/// \param @Offset Offset in bytes of the FrameIndex being spilled
653unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
654 MachineBasicBlock::iterator MI,
655 RegScavenger *RS, unsigned TmpReg,
656 unsigned FrameOffset,
657 unsigned Size) const {
658 MachineFunction *MF = MBB.getParent();
659 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Eric Christopher7792e322015-01-30 23:24:40 +0000660 const AMDGPUSubtarget &ST = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000661 const SIRegisterInfo *TRI =
662 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
663 DebugLoc DL = MBB.findDebugLoc(MI);
664 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
665 unsigned WavefrontSize = ST.getWavefrontSize();
666
667 unsigned TIDReg = MFI->getTIDReg();
668 if (!MFI->hasCalculatedTID()) {
669 MachineBasicBlock &Entry = MBB.getParent()->front();
670 MachineBasicBlock::iterator Insert = Entry.front();
671 DebugLoc DL = Insert->getDebugLoc();
672
Tom Stellard42fb60e2015-01-14 15:42:31 +0000673 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass);
Tom Stellard96468902014-09-24 01:33:17 +0000674 if (TIDReg == AMDGPU::NoRegister)
675 return TIDReg;
676
677
678 if (MFI->getShaderType() == ShaderType::COMPUTE &&
679 WorkGroupSize > WavefrontSize) {
680
Matt Arsenaultac234b62015-11-30 21:15:57 +0000681 unsigned TIDIGXReg
682 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_X);
683 unsigned TIDIGYReg
684 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Y);
685 unsigned TIDIGZReg
686 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Z);
Tom Stellard96468902014-09-24 01:33:17 +0000687 unsigned InputPtrReg =
Matt Arsenaultac234b62015-11-30 21:15:57 +0000688 TRI->getPreloadedValue(*MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +0000689 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +0000690 if (!Entry.isLiveIn(Reg))
691 Entry.addLiveIn(Reg);
692 }
693
694 RS->enterBasicBlock(&Entry);
Matt Arsenault0c90e952015-11-06 18:17:45 +0000695 // FIXME: Can we scavenge an SReg_64 and access the subregs?
Tom Stellard96468902014-09-24 01:33:17 +0000696 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
697 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
698 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
699 .addReg(InputPtrReg)
700 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
701 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
702 .addReg(InputPtrReg)
703 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
704
705 // NGROUPS.X * NGROUPS.Y
706 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
707 .addReg(STmp1)
708 .addReg(STmp0);
709 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
710 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
711 .addReg(STmp1)
712 .addReg(TIDIGXReg);
713 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
714 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
715 .addReg(STmp0)
716 .addReg(TIDIGYReg)
717 .addReg(TIDReg);
718 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
719 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
720 .addReg(TIDReg)
721 .addReg(TIDIGZReg);
722 } else {
723 // Get the wave id
724 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
725 TIDReg)
726 .addImm(-1)
727 .addImm(0);
728
Marek Olsakc5368502015-01-15 18:43:01 +0000729 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +0000730 TIDReg)
731 .addImm(-1)
732 .addReg(TIDReg);
733 }
734
735 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
736 TIDReg)
737 .addImm(2)
738 .addReg(TIDReg);
739 MFI->setTIDReg(TIDReg);
740 }
741
742 // Add FrameIndex to LDS offset
743 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
744 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
745 .addImm(LDSOffset)
746 .addReg(TIDReg);
747
748 return TmpReg;
749}
750
Tom Stellardeba61072014-05-02 15:41:42 +0000751void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
752 int Count) const {
753 while (Count > 0) {
754 int Arg;
755 if (Count >= 8)
756 Arg = 7;
757 else
758 Arg = Count - 1;
759 Count -= 8;
760 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
761 .addImm(Arg);
762 }
763}
764
765bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000766 MachineBasicBlock &MBB = *MI->getParent();
767 DebugLoc DL = MBB.findDebugLoc(MI);
768 switch (MI->getOpcode()) {
769 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
770
Tom Stellard067c8152014-07-21 14:01:14 +0000771 case AMDGPU::SI_CONSTDATA_PTR: {
772 unsigned Reg = MI->getOperand(0).getReg();
773 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
774 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
775
776 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
777
778 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000779 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000780 .addReg(RegLo)
781 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
782 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
783 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
784 .addReg(RegHi)
785 .addImm(0)
786 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
787 .addReg(AMDGPU::SCC, RegState::Implicit);
788 MI->eraseFromParent();
789 break;
790 }
Tom Stellard60024a02014-09-24 01:33:24 +0000791 case AMDGPU::SGPR_USE:
792 // This is just a placeholder for register allocation.
793 MI->eraseFromParent();
794 break;
Tom Stellard4842c052015-01-07 20:27:25 +0000795
796 case AMDGPU::V_MOV_B64_PSEUDO: {
797 unsigned Dst = MI->getOperand(0).getReg();
798 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
799 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
800
801 const MachineOperand &SrcOp = MI->getOperand(1);
802 // FIXME: Will this work for 64-bit floating point immediates?
803 assert(!SrcOp.isFPImm());
804 if (SrcOp.isImm()) {
805 APInt Imm(64, SrcOp.getImm());
806 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
807 .addImm(Imm.getLoBits(32).getZExtValue())
808 .addReg(Dst, RegState::Implicit);
809 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
810 .addImm(Imm.getHiBits(32).getZExtValue())
811 .addReg(Dst, RegState::Implicit);
812 } else {
813 assert(SrcOp.isReg());
814 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
815 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
816 .addReg(Dst, RegState::Implicit);
817 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
818 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
819 .addReg(Dst, RegState::Implicit);
820 }
821 MI->eraseFromParent();
822 break;
823 }
Marek Olsak7d777282015-03-24 13:40:15 +0000824
825 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
826 unsigned Dst = MI->getOperand(0).getReg();
827 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
828 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
829 unsigned Src0 = MI->getOperand(1).getReg();
830 unsigned Src1 = MI->getOperand(2).getReg();
831 const MachineOperand &SrcCond = MI->getOperand(3);
832
833 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
834 .addReg(RI.getSubReg(Src0, AMDGPU::sub0))
835 .addReg(RI.getSubReg(Src1, AMDGPU::sub0))
836 .addOperand(SrcCond);
837 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
838 .addReg(RI.getSubReg(Src0, AMDGPU::sub1))
839 .addReg(RI.getSubReg(Src1, AMDGPU::sub1))
840 .addOperand(SrcCond);
841 MI->eraseFromParent();
842 break;
843 }
Tom Stellardeba61072014-05-02 15:41:42 +0000844 }
845 return true;
846}
847
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000848/// Commutes the operands in the given instruction.
849/// The commutable operands are specified by their indices OpIdx0 and OpIdx1.
850///
851/// Do not call this method for a non-commutable instruction or for
852/// non-commutable pair of operand indices OpIdx0 and OpIdx1.
853/// Even though the instruction is commutable, the method may still
854/// fail to commute the operands, null pointer is returned in such cases.
855MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr *MI,
856 bool NewMI,
857 unsigned OpIdx0,
858 unsigned OpIdx1) const {
Marek Olsakcfbdba22015-06-26 20:29:10 +0000859 int CommutedOpcode = commuteOpcode(*MI);
860 if (CommutedOpcode == -1)
861 return nullptr;
862
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000863 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
864 AMDGPU::OpName::src0);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000865 MachineOperand &Src0 = MI->getOperand(Src0Idx);
866 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000867 return nullptr;
868
869 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
870 AMDGPU::OpName::src1);
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000871
872 if ((OpIdx0 != static_cast<unsigned>(Src0Idx) ||
873 OpIdx1 != static_cast<unsigned>(Src1Idx)) &&
874 (OpIdx0 != static_cast<unsigned>(Src1Idx) ||
875 OpIdx1 != static_cast<unsigned>(Src0Idx)))
876 return nullptr;
877
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000878 MachineOperand &Src1 = MI->getOperand(Src1Idx);
879
Matt Arsenault933c38d2014-10-17 18:02:31 +0000880 // Make sure it's legal to commute operands for VOP2.
Matt Arsenault3add6432015-10-20 04:35:43 +0000881 if (isVOP2(*MI) &&
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000882 (!isOperandLegal(MI, Src0Idx, &Src1) ||
Tom Stellard05992972015-01-07 22:44:19 +0000883 !isOperandLegal(MI, Src1Idx, &Src0))) {
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000884 return nullptr;
Matt Arsenault3c34ae22015-02-18 02:04:31 +0000885 }
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000886
887 if (!Src1.isReg()) {
Tom Stellardfb77f002015-01-13 22:59:41 +0000888 // Allow commuting instructions with Imm operands.
889 if (NewMI || !Src1.isImm() ||
Matt Arsenault3add6432015-10-20 04:35:43 +0000890 (!isVOP2(*MI) && !isVOP3(*MI))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000891 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000892 }
893
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000894 // Be sure to copy the source modifiers to the right place.
895 if (MachineOperand *Src0Mods
896 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
897 MachineOperand *Src1Mods
898 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
899
900 int Src0ModsVal = Src0Mods->getImm();
901 if (!Src1Mods && Src0ModsVal != 0)
902 return nullptr;
903
904 // XXX - This assert might be a lie. It might be useful to have a neg
905 // modifier with 0.0.
906 int Src1ModsVal = Src1Mods->getImm();
907 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
908
909 Src1Mods->setImm(Src0ModsVal);
910 Src0Mods->setImm(Src1ModsVal);
911 }
912
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000913 unsigned Reg = Src0.getReg();
914 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000915 if (Src1.isImm())
916 Src0.ChangeToImmediate(Src1.getImm());
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000917 else
918 llvm_unreachable("Should only have immediates");
919
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000920 Src1.ChangeToRegister(Reg, false);
921 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000922 } else {
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000923 MI = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx0, OpIdx1);
Tom Stellard82166022013-11-13 23:36:37 +0000924 }
Christian Konig3c145802013-03-27 09:12:59 +0000925
926 if (MI)
Marek Olsakcfbdba22015-06-26 20:29:10 +0000927 MI->setDesc(get(CommutedOpcode));
Christian Konig3c145802013-03-27 09:12:59 +0000928
929 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000930}
931
Matt Arsenault92befe72014-09-26 17:54:54 +0000932// This needs to be implemented because the source modifiers may be inserted
933// between the true commutable operands, and the base
934// TargetInstrInfo::commuteInstruction uses it.
935bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000936 unsigned &SrcOpIdx0,
937 unsigned &SrcOpIdx1) const {
Matt Arsenault92befe72014-09-26 17:54:54 +0000938 const MCInstrDesc &MCID = MI->getDesc();
939 if (!MCID.isCommutable())
940 return false;
941
942 unsigned Opc = MI->getOpcode();
943 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
944 if (Src0Idx == -1)
945 return false;
946
947 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000948 // immediate. Also, immediate src0 operand is not handled in
949 // SIInstrInfo::commuteInstruction();
Matt Arsenault92befe72014-09-26 17:54:54 +0000950 if (!MI->getOperand(Src0Idx).isReg())
951 return false;
952
953 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
954 if (Src1Idx == -1)
955 return false;
956
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000957 MachineOperand &Src1 = MI->getOperand(Src1Idx);
958 if (Src1.isImm()) {
959 // SIInstrInfo::commuteInstruction() does support commuting the immediate
960 // operand src1 in 2 and 3 operand instructions.
961 if (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))
962 return false;
963 } else if (Src1.isReg()) {
964 // If any source modifiers are set, the generic instruction commuting won't
965 // understand how to copy the source modifiers.
966 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
967 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
968 return false;
969 } else
Matt Arsenault92befe72014-09-26 17:54:54 +0000970 return false;
971
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000972 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
Matt Arsenault92befe72014-09-26 17:54:54 +0000973}
974
Tom Stellard26a3b672013-10-22 18:19:10 +0000975MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
976 MachineBasicBlock::iterator I,
977 unsigned DstReg,
978 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000979 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
980 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000981}
982
Tom Stellard75aadc22012-12-11 21:25:42 +0000983bool SIInstrInfo::isMov(unsigned Opcode) const {
984 switch(Opcode) {
985 default: return false;
986 case AMDGPU::S_MOV_B32:
987 case AMDGPU::S_MOV_B64:
988 case AMDGPU::V_MOV_B32_e32:
989 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000990 return true;
991 }
992}
993
Matt Arsenault0325d3d2015-02-21 21:29:07 +0000994static void removeModOperands(MachineInstr &MI) {
995 unsigned Opc = MI.getOpcode();
996 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
997 AMDGPU::OpName::src0_modifiers);
998 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
999 AMDGPU::OpName::src1_modifiers);
1000 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1001 AMDGPU::OpName::src2_modifiers);
1002
1003 MI.RemoveOperand(Src2ModIdx);
1004 MI.RemoveOperand(Src1ModIdx);
1005 MI.RemoveOperand(Src0ModIdx);
1006}
1007
1008bool SIInstrInfo::FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
1009 unsigned Reg, MachineRegisterInfo *MRI) const {
1010 if (!MRI->hasOneNonDBGUse(Reg))
1011 return false;
1012
1013 unsigned Opc = UseMI->getOpcode();
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001014 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001015 // Don't fold if we are using source modifiers. The new VOP2 instructions
1016 // don't have them.
1017 if (hasModifiersSet(*UseMI, AMDGPU::OpName::src0_modifiers) ||
1018 hasModifiersSet(*UseMI, AMDGPU::OpName::src1_modifiers) ||
1019 hasModifiersSet(*UseMI, AMDGPU::OpName::src2_modifiers)) {
1020 return false;
1021 }
1022
1023 MachineOperand *Src0 = getNamedOperand(*UseMI, AMDGPU::OpName::src0);
1024 MachineOperand *Src1 = getNamedOperand(*UseMI, AMDGPU::OpName::src1);
1025 MachineOperand *Src2 = getNamedOperand(*UseMI, AMDGPU::OpName::src2);
1026
Matt Arsenaultf0783302015-02-21 21:29:10 +00001027 // Multiplied part is the constant: Use v_madmk_f32
1028 // We should only expect these to be on src0 due to canonicalizations.
1029 if (Src0->isReg() && Src0->getReg() == Reg) {
1030 if (!Src1->isReg() ||
1031 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
1032 return false;
1033
1034 if (!Src2->isReg() ||
1035 (Src2->isReg() && RI.isSGPRClass(MRI->getRegClass(Src2->getReg()))))
1036 return false;
1037
1038 // We need to do some weird looking operand shuffling since the madmk
1039 // operands are out of the normal expected order with the multiplied
1040 // constant as the last operand.
1041 //
1042 // v_mad_f32 src0, src1, src2 -> v_madmk_f32 src0 * src2K + src1
1043 // src0 -> src2 K
1044 // src1 -> src0
1045 // src2 -> src1
1046
1047 const int64_t Imm = DefMI->getOperand(1).getImm();
1048
1049 // FIXME: This would be a lot easier if we could return a new instruction
1050 // instead of having to modify in place.
1051
1052 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001053 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +00001054 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001055 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +00001056 AMDGPU::OpName::clamp));
1057
1058 unsigned Src1Reg = Src1->getReg();
1059 unsigned Src1SubReg = Src1->getSubReg();
1060 unsigned Src2Reg = Src2->getReg();
1061 unsigned Src2SubReg = Src2->getSubReg();
1062 Src0->setReg(Src1Reg);
1063 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001064 Src0->setIsKill(Src1->isKill());
1065
Matt Arsenaultf0783302015-02-21 21:29:10 +00001066 Src1->setReg(Src2Reg);
1067 Src1->setSubReg(Src2SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001068 Src1->setIsKill(Src2->isKill());
Matt Arsenaultf0783302015-02-21 21:29:10 +00001069
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001070 if (Opc == AMDGPU::V_MAC_F32_e64) {
1071 UseMI->untieRegOperand(
1072 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1073 }
1074
Matt Arsenaultf0783302015-02-21 21:29:10 +00001075 Src2->ChangeToImmediate(Imm);
1076
1077 removeModOperands(*UseMI);
1078 UseMI->setDesc(get(AMDGPU::V_MADMK_F32));
1079
1080 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1081 if (DeleteDef)
1082 DefMI->eraseFromParent();
1083
1084 return true;
1085 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001086
1087 // Added part is the constant: Use v_madak_f32
1088 if (Src2->isReg() && Src2->getReg() == Reg) {
1089 // Not allowed to use constant bus for another operand.
1090 // We can however allow an inline immediate as src0.
1091 if (!Src0->isImm() &&
1092 (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
1093 return false;
1094
1095 if (!Src1->isReg() ||
1096 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
1097 return false;
1098
1099 const int64_t Imm = DefMI->getOperand(1).getImm();
1100
1101 // FIXME: This would be a lot easier if we could return a new instruction
1102 // instead of having to modify in place.
1103
1104 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001105 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001106 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001107 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001108 AMDGPU::OpName::clamp));
1109
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001110 if (Opc == AMDGPU::V_MAC_F32_e64) {
1111 UseMI->untieRegOperand(
1112 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1113 }
1114
1115 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001116 Src2->ChangeToImmediate(Imm);
1117
1118 // These come before src2.
1119 removeModOperands(*UseMI);
1120 UseMI->setDesc(get(AMDGPU::V_MADAK_F32));
1121
1122 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1123 if (DeleteDef)
1124 DefMI->eraseFromParent();
1125
1126 return true;
1127 }
1128 }
1129
1130 return false;
1131}
1132
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001133static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1134 int WidthB, int OffsetB) {
1135 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1136 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1137 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1138 return LowOffset + LowWidth <= HighOffset;
1139}
1140
1141bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
1142 MachineInstr *MIb) const {
1143 unsigned BaseReg0, Offset0;
1144 unsigned BaseReg1, Offset1;
1145
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001146 if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1147 getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001148 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
1149 "read2 / write2 not expected here yet");
1150 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
1151 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
1152 if (BaseReg0 == BaseReg1 &&
1153 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1154 return true;
1155 }
1156 }
1157
1158 return false;
1159}
1160
1161bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
1162 MachineInstr *MIb,
1163 AliasAnalysis *AA) const {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001164 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
1165 "MIa must load from or modify a memory location");
1166 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
1167 "MIb must load from or modify a memory location");
1168
1169 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
1170 return false;
1171
1172 // XXX - Can we relax this between address spaces?
1173 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
1174 return false;
1175
1176 // TODO: Should we check the address space from the MachineMemOperand? That
1177 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00001178 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001179 // e.g. private accesses lowered to use MUBUF instructions on a scratch
1180 // buffer.
Matt Arsenault3add6432015-10-20 04:35:43 +00001181 if (isDS(*MIa)) {
1182 if (isDS(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001183 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1184
Matt Arsenault3add6432015-10-20 04:35:43 +00001185 return !isFLAT(*MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001186 }
1187
Matt Arsenault3add6432015-10-20 04:35:43 +00001188 if (isMUBUF(*MIa) || isMTBUF(*MIa)) {
1189 if (isMUBUF(*MIb) || isMTBUF(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001190 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1191
Matt Arsenault3add6432015-10-20 04:35:43 +00001192 return !isFLAT(*MIb) && !isSMRD(*MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001193 }
1194
Matt Arsenault3add6432015-10-20 04:35:43 +00001195 if (isSMRD(*MIa)) {
1196 if (isSMRD(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001197 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1198
Matt Arsenault3add6432015-10-20 04:35:43 +00001199 return !isFLAT(*MIb) && !isMUBUF(*MIa) && !isMTBUF(*MIa);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001200 }
1201
Matt Arsenault3add6432015-10-20 04:35:43 +00001202 if (isFLAT(*MIa)) {
1203 if (isFLAT(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001204 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1205
1206 return false;
1207 }
1208
1209 return false;
1210}
1211
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001212MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
1213 MachineBasicBlock::iterator &MI,
1214 LiveVariables *LV) const {
1215
1216 switch (MI->getOpcode()) {
1217 default: return nullptr;
1218 case AMDGPU::V_MAC_F32_e64: break;
1219 case AMDGPU::V_MAC_F32_e32: {
1220 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1221 if (Src0->isImm() && !isInlineConstant(*Src0, 4))
1222 return nullptr;
1223 break;
1224 }
1225 }
1226
1227 const MachineOperand *Dst = getNamedOperand(*MI, AMDGPU::OpName::dst);
1228 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1229 const MachineOperand *Src1 = getNamedOperand(*MI, AMDGPU::OpName::src1);
1230 const MachineOperand *Src2 = getNamedOperand(*MI, AMDGPU::OpName::src2);
1231
1232 return BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_MAD_F32))
1233 .addOperand(*Dst)
1234 .addImm(0) // Src0 mods
1235 .addOperand(*Src0)
1236 .addImm(0) // Src1 mods
1237 .addOperand(*Src1)
1238 .addImm(0) // Src mods
1239 .addOperand(*Src2)
1240 .addImm(0) // clamp
1241 .addImm(0); // omod
1242}
1243
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001244bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault303011a2014-12-17 21:04:08 +00001245 int64_t SVal = Imm.getSExtValue();
1246 if (SVal >= -16 && SVal <= 64)
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001247 return true;
Tom Stellardd0084462014-03-17 17:03:52 +00001248
Matt Arsenault303011a2014-12-17 21:04:08 +00001249 if (Imm.getBitWidth() == 64) {
1250 uint64_t Val = Imm.getZExtValue();
1251 return (DoubleToBits(0.0) == Val) ||
1252 (DoubleToBits(1.0) == Val) ||
1253 (DoubleToBits(-1.0) == Val) ||
1254 (DoubleToBits(0.5) == Val) ||
1255 (DoubleToBits(-0.5) == Val) ||
1256 (DoubleToBits(2.0) == Val) ||
1257 (DoubleToBits(-2.0) == Val) ||
1258 (DoubleToBits(4.0) == Val) ||
1259 (DoubleToBits(-4.0) == Val);
1260 }
1261
Tom Stellardd0084462014-03-17 17:03:52 +00001262 // The actual type of the operand does not seem to matter as long
1263 // as the bits match one of the inline immediate values. For example:
1264 //
1265 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1266 // so it is a legal inline immediate.
1267 //
1268 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1269 // floating-point, so it is a legal inline immediate.
Matt Arsenault303011a2014-12-17 21:04:08 +00001270 uint32_t Val = Imm.getZExtValue();
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001271
Matt Arsenault303011a2014-12-17 21:04:08 +00001272 return (FloatToBits(0.0f) == Val) ||
1273 (FloatToBits(1.0f) == Val) ||
1274 (FloatToBits(-1.0f) == Val) ||
1275 (FloatToBits(0.5f) == Val) ||
1276 (FloatToBits(-0.5f) == Val) ||
1277 (FloatToBits(2.0f) == Val) ||
1278 (FloatToBits(-2.0f) == Val) ||
1279 (FloatToBits(4.0f) == Val) ||
1280 (FloatToBits(-4.0f) == Val);
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001281}
1282
Matt Arsenault11a4d672015-02-13 19:05:03 +00001283bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1284 unsigned OpSize) const {
1285 if (MO.isImm()) {
1286 // MachineOperand provides no way to tell the true operand size, since it
1287 // only records a 64-bit value. We need to know the size to determine if a
1288 // 32-bit floating point immediate bit pattern is legal for an integer
1289 // immediate. It would be for any 32-bit integer operand, but would not be
1290 // for a 64-bit one.
1291
1292 unsigned BitSize = 8 * OpSize;
1293 return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1294 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001295
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001296 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001297}
1298
Matt Arsenault11a4d672015-02-13 19:05:03 +00001299bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1300 unsigned OpSize) const {
1301 return MO.isImm() && !isInlineConstant(MO, OpSize);
Tom Stellard93fabce2013-10-10 17:11:55 +00001302}
1303
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001304static bool compareMachineOp(const MachineOperand &Op0,
1305 const MachineOperand &Op1) {
1306 if (Op0.getType() != Op1.getType())
1307 return false;
1308
1309 switch (Op0.getType()) {
1310 case MachineOperand::MO_Register:
1311 return Op0.getReg() == Op1.getReg();
1312 case MachineOperand::MO_Immediate:
1313 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001314 default:
1315 llvm_unreachable("Didn't expect to be comparing these operand types");
1316 }
1317}
1318
Tom Stellardb02094e2014-07-21 15:45:01 +00001319bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
1320 const MachineOperand &MO) const {
1321 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
1322
Tom Stellardfb77f002015-01-13 22:59:41 +00001323 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001324
1325 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1326 return true;
1327
1328 if (OpInfo.RegClass < 0)
1329 return false;
1330
Matt Arsenault11a4d672015-02-13 19:05:03 +00001331 unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1332 if (isLiteralConstant(MO, OpSize))
Tom Stellardb6550522015-01-12 19:33:18 +00001333 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001334
Tom Stellardb6550522015-01-12 19:33:18 +00001335 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00001336}
1337
Tom Stellard86d12eb2014-08-01 00:32:28 +00001338bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00001339 int Op32 = AMDGPU::getVOPe32(Opcode);
1340 if (Op32 == -1)
1341 return false;
1342
1343 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00001344}
1345
Tom Stellardb4a313a2014-08-01 00:32:39 +00001346bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1347 // The src0_modifier operand is present on all instructions
1348 // that have modifiers.
1349
1350 return AMDGPU::getNamedOperandIdx(Opcode,
1351 AMDGPU::OpName::src0_modifiers) != -1;
1352}
1353
Matt Arsenaultace5b762014-10-17 18:00:43 +00001354bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1355 unsigned OpName) const {
1356 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1357 return Mods && Mods->getImm();
1358}
1359
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001360bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00001361 const MachineOperand &MO,
1362 unsigned OpSize) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001363 // Literal constants use the constant bus.
Matt Arsenault11a4d672015-02-13 19:05:03 +00001364 if (isLiteralConstant(MO, OpSize))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001365 return true;
1366
1367 if (!MO.isReg() || !MO.isUse())
1368 return false;
1369
1370 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1371 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1372
1373 // FLAT_SCR is just an SGPR pair.
1374 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1375 return true;
1376
1377 // EXEC register uses the constant bus.
1378 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1379 return true;
1380
1381 // SGPRs use the constant bus
1382 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
1383 (!MO.isImplicit() &&
1384 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1385 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
1386 return true;
1387 }
1388
1389 return false;
1390}
1391
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001392static unsigned findImplicitSGPRRead(const MachineInstr &MI) {
1393 for (const MachineOperand &MO : MI.implicit_operands()) {
1394 // We only care about reads.
1395 if (MO.isDef())
1396 continue;
1397
1398 switch (MO.getReg()) {
1399 case AMDGPU::VCC:
1400 case AMDGPU::M0:
1401 case AMDGPU::FLAT_SCR:
1402 return MO.getReg();
1403
1404 default:
1405 break;
1406 }
1407 }
1408
1409 return AMDGPU::NoRegister;
1410}
1411
Tom Stellard93fabce2013-10-10 17:11:55 +00001412bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1413 StringRef &ErrInfo) const {
1414 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001415 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001416 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1417 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1418 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1419
Tom Stellardca700e42014-03-17 17:03:49 +00001420 // Make sure the number of operands is correct.
1421 const MCInstrDesc &Desc = get(Opcode);
1422 if (!Desc.isVariadic() &&
1423 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1424 ErrInfo = "Instruction has wrong number of operands.";
1425 return false;
1426 }
1427
1428 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +00001429 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardfb77f002015-01-13 22:59:41 +00001430 if (MI->getOperand(i).isFPImm()) {
1431 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1432 "all fp values to integers.";
1433 return false;
1434 }
1435
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001436 int RegClass = Desc.OpInfo[i].RegClass;
1437
Tom Stellardca700e42014-03-17 17:03:49 +00001438 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001439 case MCOI::OPERAND_REGISTER:
Matt Arsenault63bef0d2015-02-13 02:47:22 +00001440 if (MI->getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001441 ErrInfo = "Illegal immediate value for operand.";
1442 return false;
1443 }
1444 break;
1445 case AMDGPU::OPERAND_REG_IMM32:
1446 break;
1447 case AMDGPU::OPERAND_REG_INLINE_C:
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001448 if (isLiteralConstant(MI->getOperand(i),
1449 RI.getRegClass(RegClass)->getSize())) {
1450 ErrInfo = "Illegal immediate value for operand.";
1451 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00001452 }
Tom Stellardca700e42014-03-17 17:03:49 +00001453 break;
1454 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001455 // Check if this operand is an immediate.
1456 // FrameIndex operands will be replaced by immediates, so they are
1457 // allowed.
Tom Stellardfb77f002015-01-13 22:59:41 +00001458 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001459 ErrInfo = "Expected immediate, but got non-immediate";
1460 return false;
1461 }
1462 // Fall-through
1463 default:
1464 continue;
1465 }
1466
1467 if (!MI->getOperand(i).isReg())
1468 continue;
1469
Tom Stellardca700e42014-03-17 17:03:49 +00001470 if (RegClass != -1) {
1471 unsigned Reg = MI->getOperand(i).getReg();
1472 if (TargetRegisterInfo::isVirtualRegister(Reg))
1473 continue;
1474
1475 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1476 if (!RC->contains(Reg)) {
1477 ErrInfo = "Operand has incorrect register class.";
1478 return false;
1479 }
1480 }
1481 }
1482
1483
Tom Stellard93fabce2013-10-10 17:11:55 +00001484 // Verify VOP*
Matt Arsenault3add6432015-10-20 04:35:43 +00001485 if (isVOP1(*MI) || isVOP2(*MI) || isVOP3(*MI) || isVOPC(*MI)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001486 // Only look at the true operands. Only a real operand can use the constant
1487 // bus, and we don't want to check pseudo-operands like the source modifier
1488 // flags.
1489 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1490
Tom Stellard93fabce2013-10-10 17:11:55 +00001491 unsigned ConstantBusCount = 0;
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001492 unsigned SGPRUsed = findImplicitSGPRRead(*MI);
1493 if (SGPRUsed != AMDGPU::NoRegister)
1494 ++ConstantBusCount;
1495
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001496 for (int OpIdx : OpIndices) {
1497 if (OpIdx == -1)
1498 break;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001499 const MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001500 if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001501 if (MO.isReg()) {
1502 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001503 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001504 SGPRUsed = MO.getReg();
1505 } else {
1506 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001507 }
1508 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001509 }
1510 if (ConstantBusCount > 1) {
1511 ErrInfo = "VOP* instruction uses the constant bus more than once";
1512 return false;
1513 }
1514 }
1515
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001516 // Verify misc. restrictions on specific instructions.
1517 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1518 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001519 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1520 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1521 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001522 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1523 if (!compareMachineOp(Src0, Src1) &&
1524 !compareMachineOp(Src0, Src2)) {
1525 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1526 return false;
1527 }
1528 }
1529 }
1530
Matt Arsenaultd092a062015-10-02 18:58:37 +00001531 // Make sure we aren't losing exec uses in the td files. This mostly requires
1532 // being careful when using let Uses to try to add other use registers.
1533 if (!isGenericOpcode(Opcode) && !isSALU(Opcode) && !isSMRD(Opcode)) {
1534 const MachineOperand *Exec = MI->findRegisterUseOperand(AMDGPU::EXEC);
1535 if (!Exec || !Exec->isImplicit()) {
1536 ErrInfo = "VALU instruction does not implicitly read exec mask";
1537 return false;
1538 }
1539 }
1540
Tom Stellard93fabce2013-10-10 17:11:55 +00001541 return true;
1542}
1543
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001544unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001545 switch (MI.getOpcode()) {
1546 default: return AMDGPU::INSTRUCTION_LIST_END;
1547 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1548 case AMDGPU::COPY: return AMDGPU::COPY;
1549 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001550 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001551 case AMDGPU::S_MOV_B32:
1552 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001553 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001554 case AMDGPU::S_ADD_I32:
1555 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001556 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001557 case AMDGPU::S_SUB_I32:
1558 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001559 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001560 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001561 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1562 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1563 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1564 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1565 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1566 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1567 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001568 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1569 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1570 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1571 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1572 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1573 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001574 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1575 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001576 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1577 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00001578 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00001579 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001580 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001581 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001582 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1583 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1584 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1585 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1586 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1587 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001588 case AMDGPU::S_LOAD_DWORD_IMM:
Matt Arsenaulte5d042c2015-09-28 20:54:46 +00001589 case AMDGPU::S_LOAD_DWORD_SGPR:
1590 case AMDGPU::S_LOAD_DWORD_IMM_ci:
1591 return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001592 case AMDGPU::S_LOAD_DWORDX2_IMM:
Matt Arsenaulte5d042c2015-09-28 20:54:46 +00001593 case AMDGPU::S_LOAD_DWORDX2_SGPR:
1594 case AMDGPU::S_LOAD_DWORDX2_IMM_ci:
1595 return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001596 case AMDGPU::S_LOAD_DWORDX4_IMM:
Matt Arsenaulte5d042c2015-09-28 20:54:46 +00001597 case AMDGPU::S_LOAD_DWORDX4_SGPR:
1598 case AMDGPU::S_LOAD_DWORDX4_IMM_ci:
1599 return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Marek Olsakc5368502015-01-15 18:43:01 +00001600 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001601 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001602 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00001603 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellard82166022013-11-13 23:36:37 +00001604 }
1605}
1606
1607bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1608 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1609}
1610
1611const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1612 unsigned OpNo) const {
1613 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1614 const MCInstrDesc &Desc = get(MI.getOpcode());
1615 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001616 Desc.OpInfo[OpNo].RegClass == -1) {
1617 unsigned Reg = MI.getOperand(OpNo).getReg();
1618
1619 if (TargetRegisterInfo::isVirtualRegister(Reg))
1620 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001621 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00001622 }
Tom Stellard82166022013-11-13 23:36:37 +00001623
1624 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1625 return RI.getRegClass(RCID);
1626}
1627
1628bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1629 switch (MI.getOpcode()) {
1630 case AMDGPU::COPY:
1631 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001632 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001633 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001634 return RI.hasVGPRs(getOpRegClass(MI, 0));
1635 default:
1636 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1637 }
1638}
1639
1640void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1641 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001642 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001643 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001644 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001645 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1646 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1647 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001648 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001649 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001650 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001651 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001652
Tom Stellard82166022013-11-13 23:36:37 +00001653
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001654 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001655 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001656 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001657 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001658 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001659
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001660 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001661 DebugLoc DL = MBB->findDebugLoc(I);
1662 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1663 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001664 MO.ChangeToRegister(Reg, false);
1665}
1666
Tom Stellard15834092014-03-21 15:51:57 +00001667unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1668 MachineRegisterInfo &MRI,
1669 MachineOperand &SuperReg,
1670 const TargetRegisterClass *SuperRC,
1671 unsigned SubIdx,
1672 const TargetRegisterClass *SubRC)
1673 const {
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001674 MachineBasicBlock *MBB = MI->getParent();
1675 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001676 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1677
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001678 if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
1679 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1680 .addReg(SuperReg.getReg(), 0, SubIdx);
1681 return SubReg;
1682 }
1683
Tom Stellard15834092014-03-21 15:51:57 +00001684 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001685 // value so we don't need to worry about merging its subreg index with the
1686 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001687 // eliminate this extra copy.
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001688 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
Tom Stellard15834092014-03-21 15:51:57 +00001689
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001690 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1691 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1692
1693 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1694 .addReg(NewSuperReg, 0, SubIdx);
1695
Tom Stellard15834092014-03-21 15:51:57 +00001696 return SubReg;
1697}
1698
Matt Arsenault248b7b62014-03-24 20:08:09 +00001699MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1700 MachineBasicBlock::iterator MII,
1701 MachineRegisterInfo &MRI,
1702 MachineOperand &Op,
1703 const TargetRegisterClass *SuperRC,
1704 unsigned SubIdx,
1705 const TargetRegisterClass *SubRC) const {
1706 if (Op.isImm()) {
1707 // XXX - Is there a better way to do this?
1708 if (SubIdx == AMDGPU::sub0)
1709 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1710 if (SubIdx == AMDGPU::sub1)
1711 return MachineOperand::CreateImm(Op.getImm() >> 32);
1712
1713 llvm_unreachable("Unhandled register index for immediate");
1714 }
1715
1716 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1717 SubIdx, SubRC);
1718 return MachineOperand::CreateReg(SubReg, false);
1719}
1720
Marek Olsakbe047802014-12-07 12:19:03 +00001721// Change the order of operands from (0, 1, 2) to (0, 2, 1)
1722void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const {
1723 assert(Inst->getNumExplicitOperands() == 3);
1724 MachineOperand Op1 = Inst->getOperand(1);
1725 Inst->RemoveOperand(1);
1726 Inst->addOperand(Op1);
1727}
1728
Tom Stellard0e975cf2014-08-01 00:32:35 +00001729bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1730 const MachineOperand *MO) const {
1731 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1732 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1733 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1734 const TargetRegisterClass *DefinedRC =
1735 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1736 if (!MO)
1737 MO = &MI->getOperand(OpIdx);
1738
Matt Arsenault3add6432015-10-20 04:35:43 +00001739 if (isVALU(*MI) &&
Matt Arsenault11a4d672015-02-13 19:05:03 +00001740 usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
Aaron Ballmanf086a142014-09-24 13:54:56 +00001741 unsigned SGPRUsed =
1742 MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001743 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1744 if (i == OpIdx)
1745 continue;
Matt Arsenault11a4d672015-02-13 19:05:03 +00001746 const MachineOperand &Op = MI->getOperand(i);
1747 if (Op.isReg() && Op.getReg() != SGPRUsed &&
1748 usesConstantBus(MRI, Op, getOpSize(*MI, i))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001749 return false;
1750 }
1751 }
1752 }
1753
Tom Stellard0e975cf2014-08-01 00:32:35 +00001754 if (MO->isReg()) {
1755 assert(DefinedRC);
Tom Stellard9ebf7ca2015-07-09 16:30:27 +00001756 const TargetRegisterClass *RC =
1757 TargetRegisterInfo::isVirtualRegister(MO->getReg()) ?
1758 MRI.getRegClass(MO->getReg()) :
1759 RI.getPhysRegClass(MO->getReg());
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001760
1761 // In order to be legal, the common sub-class must be equal to the
1762 // class of the current operand. For example:
1763 //
1764 // v_mov_b32 s0 ; Operand defined as vsrc_32
1765 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1766 //
1767 // s_sendmsg 0, s0 ; Operand defined as m0reg
1768 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
Tom Stellard05992972015-01-07 22:44:19 +00001769
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001770 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001771 }
1772
1773
1774 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00001775 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00001776
Matt Arsenault4364fef2014-09-23 18:30:57 +00001777 if (!DefinedRC) {
1778 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001779 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001780 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001781
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001782 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001783}
1784
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001785// Legalize VOP3 operands. Because all operand types are supported for any
1786// operand, and since literal constants are not allowed and should never be
1787// seen, we only need to worry about inserting copies if we use multiple SGPR
1788// operands.
1789void SIInstrInfo::legalizeOperandsVOP3(
1790 MachineRegisterInfo &MRI,
1791 MachineInstr *MI) const {
1792 unsigned Opc = MI->getOpcode();
1793
1794 int VOP3Idx[3] = {
1795 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0),
1796 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1),
1797 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)
1798 };
1799
1800 // Find the one SGPR operand we are allowed to use.
1801 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
1802
1803 for (unsigned i = 0; i < 3; ++i) {
1804 int Idx = VOP3Idx[i];
1805 if (Idx == -1)
1806 break;
1807 MachineOperand &MO = MI->getOperand(Idx);
1808
1809 // We should never see a VOP3 instruction with an illegal immediate operand.
1810 if (!MO.isReg())
1811 continue;
1812
1813 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1814 continue; // VGPRs are legal
1815
1816 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1817 SGPRReg = MO.getReg();
1818 // We can use one SGPR in each VOP3 instruction.
1819 continue;
1820 }
1821
1822 // If we make it this far, then the operand is not legal and we must
1823 // legalize it.
1824 legalizeOpWithMove(MI, Idx);
1825 }
1826}
1827
Tom Stellard82166022013-11-13 23:36:37 +00001828void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1829 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001830 unsigned Opc = MI->getOpcode();
Tom Stellard82166022013-11-13 23:36:37 +00001831
1832 // Legalize VOP2
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001833 if (isVOP2(*MI)) {
1834 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1835 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1836
Tom Stellard0e975cf2014-08-01 00:32:35 +00001837 // Legalize src0
1838 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001839 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001840
1841 // Legalize src1
1842 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001843 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001844
1845 // Usually src0 of VOP2 instructions allow more types of inputs
1846 // than src1, so try to commute the instruction to decrease our
1847 // chances of having to insert a MOV instruction to legalize src1.
1848 if (MI->isCommutable()) {
1849 if (commuteInstruction(MI))
1850 // If we are successful in commuting, then we know MI is legal, so
1851 // we are done.
1852 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001853 }
1854
Tom Stellard0e975cf2014-08-01 00:32:35 +00001855 legalizeOpWithMove(MI, Src1Idx);
1856 return;
Tom Stellard82166022013-11-13 23:36:37 +00001857 }
1858
1859 // Legalize VOP3
Matt Arsenault3add6432015-10-20 04:35:43 +00001860 if (isVOP3(*MI)) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001861 legalizeOperandsVOP3(MRI, MI);
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00001862 return;
Tom Stellard82166022013-11-13 23:36:37 +00001863 }
1864
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001865 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001866 // The register class of the operands much be the same type as the register
1867 // class of the output.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00001868 if (MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001869 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001870 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1871 if (!MI->getOperand(i).isReg() ||
1872 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1873 continue;
1874 const TargetRegisterClass *OpRC =
1875 MRI.getRegClass(MI->getOperand(i).getReg());
1876 if (RI.hasVGPRs(OpRC)) {
1877 VRC = OpRC;
1878 } else {
1879 SRC = OpRC;
1880 }
1881 }
1882
1883 // If any of the operands are VGPR registers, then they all most be
1884 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1885 // them.
1886 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1887 if (!VRC) {
1888 assert(SRC);
1889 VRC = RI.getEquivalentVGPRClass(SRC);
1890 }
1891 RC = VRC;
1892 } else {
1893 RC = SRC;
1894 }
1895
1896 // Update all the operands so they have the same type.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00001897 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
1898 MachineOperand &Op = MI->getOperand(I);
1899 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00001900 continue;
1901 unsigned DstReg = MRI.createVirtualRegister(RC);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00001902
1903 // MI is a PHI instruction.
1904 MachineBasicBlock *InsertBB = MI->getOperand(I + 1).getMBB();
1905 MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
1906
1907 BuildMI(*InsertBB, Insert, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
1908 .addOperand(Op);
1909 Op.setReg(DstReg);
1910 }
1911 }
1912
1913 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
1914 // VGPR dest type and SGPR sources, insert copies so all operands are
1915 // VGPRs. This seems to help operand folding / the register coalescer.
1916 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1917 MachineBasicBlock *MBB = MI->getParent();
1918 const TargetRegisterClass *DstRC = getOpRegClass(*MI, 0);
1919 if (RI.hasVGPRs(DstRC)) {
1920 // Update all the operands so they are VGPR register classes. These may
1921 // not be the same register class because REG_SEQUENCE supports mixing
1922 // subregister index types e.g. sub0_sub1 + sub2 + sub3
1923 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
1924 MachineOperand &Op = MI->getOperand(I);
1925 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
1926 continue;
1927
1928 const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
1929 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
1930 if (VRC == OpRC)
1931 continue;
1932
1933 unsigned DstReg = MRI.createVirtualRegister(VRC);
1934
1935 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
1936 .addOperand(Op);
1937
1938 Op.setReg(DstReg);
1939 Op.setIsKill();
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001940 }
Tom Stellard82166022013-11-13 23:36:37 +00001941 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00001942
1943 return;
Tom Stellard82166022013-11-13 23:36:37 +00001944 }
Tom Stellard15834092014-03-21 15:51:57 +00001945
Tom Stellarda5687382014-05-15 14:41:55 +00001946 // Legalize INSERT_SUBREG
1947 // src0 must have the same register class as dst
1948 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1949 unsigned Dst = MI->getOperand(0).getReg();
1950 unsigned Src0 = MI->getOperand(1).getReg();
1951 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1952 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1953 if (DstRC != Src0RC) {
1954 MachineBasicBlock &MBB = *MI->getParent();
1955 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1956 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1957 .addReg(Src0);
1958 MI->getOperand(1).setReg(NewSrc0);
1959 }
1960 return;
1961 }
1962
Tom Stellard15834092014-03-21 15:51:57 +00001963 // Legalize MUBUF* instructions
1964 // FIXME: If we start using the non-addr64 instructions for compute, we
1965 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001966 int SRsrcIdx =
1967 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1968 if (SRsrcIdx != -1) {
1969 // We have an MUBUF instruction
1970 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1971 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1972 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1973 RI.getRegClass(SRsrcRC))) {
1974 // The operands are legal.
1975 // FIXME: We may need to legalize operands besided srsrc.
1976 return;
1977 }
Tom Stellard15834092014-03-21 15:51:57 +00001978
Tom Stellard155bbb72014-08-11 22:18:17 +00001979 MachineBasicBlock &MBB = *MI->getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00001980
Eric Christopher572e03a2015-06-19 01:53:21 +00001981 // Extract the ptr from the resource descriptor.
Matt Arsenaultef67d762015-09-09 17:03:29 +00001982 unsigned SRsrcPtr = buildExtractSubReg(MI, MRI, *SRsrc,
1983 &AMDGPU::VReg_128RegClass, AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001984
Tom Stellard155bbb72014-08-11 22:18:17 +00001985 // Create an empty resource descriptor
1986 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1987 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1988 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1989 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00001990 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00001991
Tom Stellard155bbb72014-08-11 22:18:17 +00001992 // Zero64 = 0
1993 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1994 Zero64)
1995 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001996
Tom Stellard155bbb72014-08-11 22:18:17 +00001997 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1998 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1999 SRsrcFormatLo)
Tom Stellard794c8c02014-12-02 17:05:41 +00002000 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00002001
Tom Stellard155bbb72014-08-11 22:18:17 +00002002 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
2003 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2004 SRsrcFormatHi)
Tom Stellard794c8c02014-12-02 17:05:41 +00002005 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00002006
Tom Stellard155bbb72014-08-11 22:18:17 +00002007 // NewSRsrc = {Zero64, SRsrcFormat}
Matt Arsenaultef67d762015-09-09 17:03:29 +00002008 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewSRsrc)
2009 .addReg(Zero64)
2010 .addImm(AMDGPU::sub0_sub1)
2011 .addReg(SRsrcFormatLo)
2012 .addImm(AMDGPU::sub2)
2013 .addReg(SRsrcFormatHi)
2014 .addImm(AMDGPU::sub3);
Tom Stellard155bbb72014-08-11 22:18:17 +00002015
2016 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
2017 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002018 if (VAddr) {
2019 // This is already an ADDR64 instruction so we need to add the pointer
2020 // extracted from the resource descriptor to the current value of VAddr.
Matt Arsenaultef67d762015-09-09 17:03:29 +00002021 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2022 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002023
Matt Arsenaultef67d762015-09-09 17:03:29 +00002024 // NewVaddrLo = SRsrcPtr:sub0 + VAddr:sub0
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002025 DebugLoc DL = MI->getDebugLoc();
2026 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002027 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002028 .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
Tom Stellard15834092014-03-21 15:51:57 +00002029
Matt Arsenaultef67d762015-09-09 17:03:29 +00002030 // NewVaddrHi = SRsrcPtr:sub1 + VAddr:sub1
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002031 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002032 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002033 .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
Tom Stellard15834092014-03-21 15:51:57 +00002034
Matt Arsenaultef67d762015-09-09 17:03:29 +00002035 // NewVaddr = {NewVaddrHi, NewVaddrLo}
2036 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2037 .addReg(NewVAddrLo)
2038 .addImm(AMDGPU::sub0)
2039 .addReg(NewVAddrHi)
2040 .addImm(AMDGPU::sub1);
Tom Stellard155bbb72014-08-11 22:18:17 +00002041 } else {
2042 // This instructions is the _OFFSET variant, so we need to convert it to
2043 // ADDR64.
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002044 assert(MBB.getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration()
2045 < AMDGPUSubtarget::VOLCANIC_ISLANDS &&
2046 "FIXME: Need to emit flat atomics here");
2047
Tom Stellard155bbb72014-08-11 22:18:17 +00002048 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
2049 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
2050 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
Tom Stellard155bbb72014-08-11 22:18:17 +00002051 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002052
2053 // Atomics rith return have have an additional tied operand and are
2054 // missing some of the special bits.
2055 MachineOperand *VDataIn = getNamedOperand(*MI, AMDGPU::OpName::vdata_in);
2056 MachineInstr *Addr64;
2057
2058 if (!VDataIn) {
2059 // Regular buffer load / store.
2060 MachineInstrBuilder MIB
2061 = BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
2062 .addOperand(*VData)
2063 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2064 // This will be replaced later
2065 // with the new value of vaddr.
2066 .addOperand(*SRsrc)
2067 .addOperand(*SOffset)
2068 .addOperand(*Offset);
2069
2070 // Atomics do not have this operand.
2071 if (const MachineOperand *GLC
2072 = getNamedOperand(*MI, AMDGPU::OpName::glc)) {
2073 MIB.addImm(GLC->getImm());
2074 }
2075
2076 MIB.addImm(getNamedImmOperand(*MI, AMDGPU::OpName::slc));
2077
2078 if (const MachineOperand *TFE
2079 = getNamedOperand(*MI, AMDGPU::OpName::tfe)) {
2080 MIB.addImm(TFE->getImm());
2081 }
2082
2083 MIB.setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
2084 Addr64 = MIB;
2085 } else {
2086 // Atomics with return.
2087 Addr64 = BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
2088 .addOperand(*VData)
2089 .addOperand(*VDataIn)
2090 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2091 // This will be replaced later
2092 // with the new value of vaddr.
2093 .addOperand(*SRsrc)
2094 .addOperand(*SOffset)
2095 .addOperand(*Offset)
2096 .addImm(getNamedImmOperand(*MI, AMDGPU::OpName::slc))
2097 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
2098 }
Tom Stellard15834092014-03-21 15:51:57 +00002099
Tom Stellard155bbb72014-08-11 22:18:17 +00002100 MI->removeFromParent();
2101 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00002102
Matt Arsenaultef67d762015-09-09 17:03:29 +00002103 // NewVaddr = {NewVaddrHi, NewVaddrLo}
2104 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2105 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
2106 .addImm(AMDGPU::sub0)
2107 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
2108 .addImm(AMDGPU::sub1);
2109
Tom Stellard155bbb72014-08-11 22:18:17 +00002110 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
2111 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002112 }
Tom Stellard155bbb72014-08-11 22:18:17 +00002113
Tom Stellard155bbb72014-08-11 22:18:17 +00002114 // Update the instruction to use NewVaddr
2115 VAddr->setReg(NewVAddr);
2116 // Update the instruction to use NewSRsrc
2117 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002118 }
Tom Stellard82166022013-11-13 23:36:37 +00002119}
2120
Tom Stellard745f2ed2014-08-21 20:41:00 +00002121void SIInstrInfo::splitSMRD(MachineInstr *MI,
2122 const TargetRegisterClass *HalfRC,
2123 unsigned HalfImmOp, unsigned HalfSGPROp,
2124 MachineInstr *&Lo, MachineInstr *&Hi) const {
2125
2126 DebugLoc DL = MI->getDebugLoc();
2127 MachineBasicBlock *MBB = MI->getParent();
2128 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2129 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
2130 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
2131 unsigned HalfSize = HalfRC->getSize();
2132 const MachineOperand *OffOp =
2133 getNamedOperand(*MI, AMDGPU::OpName::offset);
2134 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
2135
Marek Olsak58f61a82014-12-07 17:17:38 +00002136 // The SMRD has an 8-bit offset in dwords on SI and a 20-bit offset in bytes
2137 // on VI.
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002138
2139 bool IsKill = SBase->isKill();
Tom Stellard745f2ed2014-08-21 20:41:00 +00002140 if (OffOp) {
Eric Christopher6c5b5112015-03-11 18:43:21 +00002141 bool isVI =
2142 MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() >=
2143 AMDGPUSubtarget::VOLCANIC_ISLANDS;
Marek Olsak58f61a82014-12-07 17:17:38 +00002144 unsigned OffScale = isVI ? 1 : 4;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002145 // Handle the _IMM variant
Marek Olsak58f61a82014-12-07 17:17:38 +00002146 unsigned LoOffset = OffOp->getImm() * OffScale;
2147 unsigned HiOffset = LoOffset + HalfSize;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002148 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002149 // Use addReg instead of addOperand
2150 // to make sure kill flag is cleared.
2151 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00002152 .addImm(LoOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002153
Marek Olsak58f61a82014-12-07 17:17:38 +00002154 if (!isUInt<20>(HiOffset) || (!isVI && !isUInt<8>(HiOffset / OffScale))) {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002155 unsigned OffsetSGPR =
2156 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
2157 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
Marek Olsak58f61a82014-12-07 17:17:38 +00002158 .addImm(HiOffset); // The offset in register is in bytes.
Tom Stellard745f2ed2014-08-21 20:41:00 +00002159 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002160 .addReg(SBase->getReg(), getKillRegState(IsKill),
2161 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00002162 .addReg(OffsetSGPR);
2163 } else {
2164 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002165 .addReg(SBase->getReg(), getKillRegState(IsKill),
2166 SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00002167 .addImm(HiOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002168 }
2169 } else {
2170 // Handle the _SGPR variant
2171 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
2172 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002173 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00002174 .addOperand(*SOff);
2175 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
2176 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
Matt Arsenault73aa8f62015-09-28 20:54:52 +00002177 .addReg(SOff->getReg(), 0, SOff->getSubReg())
2178 .addImm(HalfSize);
Matt Arsenaultdd49c5f2015-09-28 20:54:42 +00002179 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002180 .addReg(SBase->getReg(), getKillRegState(IsKill),
2181 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00002182 .addReg(OffsetSGPR);
2183 }
2184
2185 unsigned SubLo, SubHi;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002186 const TargetRegisterClass *NewDstRC;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002187 switch (HalfSize) {
2188 case 4:
2189 SubLo = AMDGPU::sub0;
2190 SubHi = AMDGPU::sub1;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002191 NewDstRC = &AMDGPU::VReg_64RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002192 break;
2193 case 8:
2194 SubLo = AMDGPU::sub0_sub1;
2195 SubHi = AMDGPU::sub2_sub3;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002196 NewDstRC = &AMDGPU::VReg_128RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002197 break;
2198 case 16:
2199 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
2200 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002201 NewDstRC = &AMDGPU::VReg_256RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002202 break;
2203 case 32:
2204 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
2205 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002206 NewDstRC = &AMDGPU::VReg_512RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002207 break;
2208 default:
2209 llvm_unreachable("Unhandled HalfSize");
2210 }
2211
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002212 unsigned OldDst = MI->getOperand(0).getReg();
2213 unsigned NewDst = MRI.createVirtualRegister(NewDstRC);
2214
2215 MRI.replaceRegWith(OldDst, NewDst);
2216
2217 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE), NewDst)
2218 .addReg(RegLo)
2219 .addImm(SubLo)
2220 .addReg(RegHi)
2221 .addImm(SubHi);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002222}
2223
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002224void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI,
2225 MachineRegisterInfo &MRI,
2226 SmallVectorImpl<MachineInstr *> &Worklist) const {
Tom Stellard0c354f22014-04-30 15:31:29 +00002227 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard4229aa92015-07-30 16:20:42 +00002228 int DstIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::dst);
2229 assert(DstIdx != -1);
2230 unsigned DstRCID = get(MI->getOpcode()).OpInfo[DstIdx].RegClass;
2231 switch(RI.getRegClass(DstRCID)->getSize()) {
2232 case 4:
2233 case 8:
2234 case 16: {
Tom Stellard0c354f22014-04-30 15:31:29 +00002235 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00002236 unsigned RegOffset;
2237 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00002238
Tom Stellard4c00b522014-05-09 16:42:22 +00002239 if (MI->getOperand(2).isReg()) {
2240 RegOffset = MI->getOperand(2).getReg();
2241 ImmOffset = 0;
2242 } else {
2243 assert(MI->getOperand(2).isImm());
Marek Olsak58f61a82014-12-07 17:17:38 +00002244 // SMRD instructions take a dword offsets on SI and byte offset on VI
2245 // and MUBUF instructions always take a byte offset.
2246 ImmOffset = MI->getOperand(2).getImm();
Eric Christopher6c5b5112015-03-11 18:43:21 +00002247 if (MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() <=
2248 AMDGPUSubtarget::SEA_ISLANDS)
Marek Olsak58f61a82014-12-07 17:17:38 +00002249 ImmOffset <<= 2;
Tom Stellard4c00b522014-05-09 16:42:22 +00002250 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Marek Olsak58f61a82014-12-07 17:17:38 +00002251
Tom Stellard4c00b522014-05-09 16:42:22 +00002252 if (isUInt<12>(ImmOffset)) {
2253 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2254 RegOffset)
2255 .addImm(0);
2256 } else {
2257 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2258 RegOffset)
2259 .addImm(ImmOffset);
2260 ImmOffset = 0;
2261 }
2262 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002263
2264 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00002265 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00002266 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2267 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2268 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00002269 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard0c354f22014-04-30 15:31:29 +00002270
2271 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
2272 .addImm(0);
2273 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
Tom Stellard794c8c02014-12-02 17:05:41 +00002274 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard0c354f22014-04-30 15:31:29 +00002275 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
Tom Stellard794c8c02014-12-02 17:05:41 +00002276 .addImm(RsrcDataFormat >> 32);
Tom Stellard0c354f22014-04-30 15:31:29 +00002277 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002278 .addReg(DWord0)
2279 .addImm(AMDGPU::sub0)
2280 .addReg(DWord1)
2281 .addImm(AMDGPU::sub1)
2282 .addReg(DWord2)
2283 .addImm(AMDGPU::sub2)
2284 .addReg(DWord3)
2285 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002286
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002287 const MCInstrDesc &NewInstDesc = get(NewOpcode);
2288 const TargetRegisterClass *NewDstRC
2289 = RI.getRegClass(NewInstDesc.OpInfo[0].RegClass);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002290 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002291 unsigned DstReg = MI->getOperand(0).getReg();
Tom Stellard745f2ed2014-08-21 20:41:00 +00002292 MRI.replaceRegWith(DstReg, NewDstReg);
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002293
2294 MachineInstr *NewInst =
2295 BuildMI(*MBB, MI, MI->getDebugLoc(), NewInstDesc, NewDstReg)
2296 .addOperand(MI->getOperand(1)) // sbase
2297 .addReg(SRsrc)
2298 .addImm(0)
2299 .addImm(ImmOffset)
2300 .addImm(0) // glc
2301 .addImm(0) // slc
2302 .addImm(0) // tfe
2303 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
2304 MI->eraseFromParent();
2305
2306 legalizeOperands(NewInst);
2307 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002308 break;
2309 }
Tom Stellard4229aa92015-07-30 16:20:42 +00002310 case 32: {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002311 MachineInstr *Lo, *Hi;
2312 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
2313 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
2314 MI->eraseFromParent();
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002315 moveSMRDToVALU(Lo, MRI, Worklist);
2316 moveSMRDToVALU(Hi, MRI, Worklist);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002317 break;
2318 }
2319
Tom Stellard4229aa92015-07-30 16:20:42 +00002320 case 64: {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002321 MachineInstr *Lo, *Hi;
2322 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
2323 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
2324 MI->eraseFromParent();
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002325 moveSMRDToVALU(Lo, MRI, Worklist);
2326 moveSMRDToVALU(Hi, MRI, Worklist);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002327 break;
2328 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002329 }
2330}
2331
Tom Stellard82166022013-11-13 23:36:37 +00002332void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2333 SmallVector<MachineInstr *, 128> Worklist;
2334 Worklist.push_back(&TopInst);
2335
2336 while (!Worklist.empty()) {
2337 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00002338 MachineBasicBlock *MBB = Inst->getParent();
2339 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2340
Matt Arsenault27cc9582014-04-18 01:53:18 +00002341 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00002342 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00002343
Tom Stellarde0387202014-03-21 15:51:54 +00002344 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00002345 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00002346 default:
Matt Arsenault3add6432015-10-20 04:35:43 +00002347 if (isSMRD(*Inst)) {
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002348 moveSMRDToVALU(Inst, MRI, Worklist);
2349 continue;
Tom Stellard0c354f22014-04-30 15:31:29 +00002350 }
2351 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002352 case AMDGPU::S_AND_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002353 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_AND_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002354 Inst->eraseFromParent();
2355 continue;
2356
2357 case AMDGPU::S_OR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002358 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_OR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002359 Inst->eraseFromParent();
2360 continue;
2361
2362 case AMDGPU::S_XOR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002363 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_XOR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002364 Inst->eraseFromParent();
2365 continue;
2366
2367 case AMDGPU::S_NOT_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002368 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::V_NOT_B32_e32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002369 Inst->eraseFromParent();
2370 continue;
2371
Matt Arsenault8333e432014-06-10 19:18:24 +00002372 case AMDGPU::S_BCNT1_I32_B64:
2373 splitScalar64BitBCNT(Worklist, Inst);
2374 Inst->eraseFromParent();
2375 continue;
2376
Matt Arsenault94812212014-11-14 18:18:16 +00002377 case AMDGPU::S_BFE_I64: {
2378 splitScalar64BitBFE(Worklist, Inst);
2379 Inst->eraseFromParent();
2380 continue;
2381 }
2382
Marek Olsakbe047802014-12-07 12:19:03 +00002383 case AMDGPU::S_LSHL_B32:
2384 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2385 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2386 swapOperands(Inst);
2387 }
2388 break;
2389 case AMDGPU::S_ASHR_I32:
2390 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2391 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2392 swapOperands(Inst);
2393 }
2394 break;
2395 case AMDGPU::S_LSHR_B32:
2396 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2397 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2398 swapOperands(Inst);
2399 }
2400 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00002401 case AMDGPU::S_LSHL_B64:
2402 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2403 NewOpcode = AMDGPU::V_LSHLREV_B64;
2404 swapOperands(Inst);
2405 }
2406 break;
2407 case AMDGPU::S_ASHR_I64:
2408 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2409 NewOpcode = AMDGPU::V_ASHRREV_I64;
2410 swapOperands(Inst);
2411 }
2412 break;
2413 case AMDGPU::S_LSHR_B64:
2414 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2415 NewOpcode = AMDGPU::V_LSHRREV_B64;
2416 swapOperands(Inst);
2417 }
2418 break;
Marek Olsakbe047802014-12-07 12:19:03 +00002419
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002420 case AMDGPU::S_ABS_I32:
2421 lowerScalarAbs(Worklist, Inst);
2422 Inst->eraseFromParent();
2423 continue;
2424
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002425 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002426 case AMDGPU::S_BFM_B64:
2427 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002428 }
2429
Tom Stellard15834092014-03-21 15:51:57 +00002430 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2431 // We cannot move this instruction to the VALU, so we should try to
2432 // legalize its operands instead.
2433 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002434 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002435 }
Tom Stellard82166022013-11-13 23:36:37 +00002436
Tom Stellard82166022013-11-13 23:36:37 +00002437 // Use the new VALU Opcode.
2438 const MCInstrDesc &NewDesc = get(NewOpcode);
2439 Inst->setDesc(NewDesc);
2440
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002441 // Remove any references to SCC. Vector instructions can't read from it, and
2442 // We're just about to add the implicit use / defs of VCC, and we don't want
2443 // both.
2444 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
2445 MachineOperand &Op = Inst->getOperand(i);
2446 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
2447 Inst->RemoveOperand(i);
2448 }
2449
Matt Arsenault27cc9582014-04-18 01:53:18 +00002450 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2451 // We are converting these to a BFE, so we need to add the missing
2452 // operands for the size and offset.
2453 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2454 Inst->addOperand(MachineOperand::CreateImm(0));
2455 Inst->addOperand(MachineOperand::CreateImm(Size));
2456
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002457 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2458 // The VALU version adds the second operand to the result, so insert an
2459 // extra 0 operand.
2460 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002461 }
2462
Alex Lorenzb4d0d6a2015-07-31 23:30:09 +00002463 Inst->addImplicitDefUseOperands(*Inst->getParent()->getParent());
Tom Stellard82166022013-11-13 23:36:37 +00002464
Matt Arsenault78b86702014-04-18 05:19:26 +00002465 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2466 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2467 // If we need to move this to VGPRs, we need to unpack the second operand
2468 // back into the 2 separate ones for bit offset and width.
2469 assert(OffsetWidthOp.isImm() &&
2470 "Scalar BFE is only implemented for constant width and offset");
2471 uint32_t Imm = OffsetWidthOp.getImm();
2472
2473 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2474 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002475 Inst->RemoveOperand(2); // Remove old immediate.
2476 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002477 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002478 }
2479
Tom Stellard82166022013-11-13 23:36:37 +00002480 // Update the destination register class.
Matt Arsenaultba6aae72015-09-28 20:54:57 +00002481 const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(*Inst);
2482 if (!NewDstRC)
2483 continue;
Tom Stellard82166022013-11-13 23:36:37 +00002484
2485 unsigned DstReg = Inst->getOperand(0).getReg();
2486 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2487 MRI.replaceRegWith(DstReg, NewDstReg);
2488
Tom Stellarde1a24452014-04-17 21:00:01 +00002489 // Legalize the operands
2490 legalizeOperands(Inst);
2491
Matt Arsenaultf003c382015-08-26 20:47:50 +00002492 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00002493 }
2494}
2495
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002496//===----------------------------------------------------------------------===//
2497// Indirect addressing callbacks
2498//===----------------------------------------------------------------------===//
2499
2500unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
2501 unsigned Channel) const {
2502 assert(Channel == 0);
2503 return RegIndex;
2504}
2505
Tom Stellard26a3b672013-10-22 18:19:10 +00002506const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002507 return &AMDGPU::VGPR_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002508}
2509
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002510void SIInstrInfo::lowerScalarAbs(SmallVectorImpl<MachineInstr *> &Worklist,
2511 MachineInstr *Inst) const {
2512 MachineBasicBlock &MBB = *Inst->getParent();
2513 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2514 MachineBasicBlock::iterator MII = Inst;
2515 DebugLoc DL = Inst->getDebugLoc();
2516
2517 MachineOperand &Dest = Inst->getOperand(0);
2518 MachineOperand &Src = Inst->getOperand(1);
2519 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2520 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2521
2522 BuildMI(MBB, MII, DL, get(AMDGPU::V_SUB_I32_e32), TmpReg)
2523 .addImm(0)
2524 .addReg(Src.getReg());
2525
2526 BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg)
2527 .addReg(Src.getReg())
2528 .addReg(TmpReg);
2529
2530 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2531 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
2532}
2533
Matt Arsenault689f3252014-06-09 16:36:31 +00002534void SIInstrInfo::splitScalar64BitUnaryOp(
2535 SmallVectorImpl<MachineInstr *> &Worklist,
2536 MachineInstr *Inst,
2537 unsigned Opcode) const {
2538 MachineBasicBlock &MBB = *Inst->getParent();
2539 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2540
2541 MachineOperand &Dest = Inst->getOperand(0);
2542 MachineOperand &Src0 = Inst->getOperand(1);
2543 DebugLoc DL = Inst->getDebugLoc();
2544
2545 MachineBasicBlock::iterator MII = Inst;
2546
2547 const MCInstrDesc &InstDesc = get(Opcode);
2548 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2549 MRI.getRegClass(Src0.getReg()) :
2550 &AMDGPU::SGPR_32RegClass;
2551
2552 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2553
2554 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2555 AMDGPU::sub0, Src0SubRC);
2556
2557 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002558 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2559 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00002560
Matt Arsenaultf003c382015-08-26 20:47:50 +00002561 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2562 BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault689f3252014-06-09 16:36:31 +00002563 .addOperand(SrcReg0Sub0);
2564
2565 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2566 AMDGPU::sub1, Src0SubRC);
2567
Matt Arsenaultf003c382015-08-26 20:47:50 +00002568 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2569 BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault689f3252014-06-09 16:36:31 +00002570 .addOperand(SrcReg0Sub1);
2571
Matt Arsenaultf003c382015-08-26 20:47:50 +00002572 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00002573 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2574 .addReg(DestSub0)
2575 .addImm(AMDGPU::sub0)
2576 .addReg(DestSub1)
2577 .addImm(AMDGPU::sub1);
2578
2579 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2580
Matt Arsenaultf003c382015-08-26 20:47:50 +00002581 // We don't need to legalizeOperands here because for a single operand, src0
2582 // will support any kind of input.
2583
2584 // Move all users of this moved value.
2585 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00002586}
2587
2588void SIInstrInfo::splitScalar64BitBinaryOp(
2589 SmallVectorImpl<MachineInstr *> &Worklist,
2590 MachineInstr *Inst,
2591 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002592 MachineBasicBlock &MBB = *Inst->getParent();
2593 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2594
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002595 MachineOperand &Dest = Inst->getOperand(0);
2596 MachineOperand &Src0 = Inst->getOperand(1);
2597 MachineOperand &Src1 = Inst->getOperand(2);
2598 DebugLoc DL = Inst->getDebugLoc();
2599
2600 MachineBasicBlock::iterator MII = Inst;
2601
2602 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002603 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2604 MRI.getRegClass(Src0.getReg()) :
2605 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002606
Matt Arsenault684dc802014-03-24 20:08:13 +00002607 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2608 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2609 MRI.getRegClass(Src1.getReg()) :
2610 &AMDGPU::SGPR_32RegClass;
2611
2612 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2613
2614 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2615 AMDGPU::sub0, Src0SubRC);
2616 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2617 AMDGPU::sub0, Src1SubRC);
2618
2619 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002620 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2621 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00002622
Matt Arsenaultf003c382015-08-26 20:47:50 +00002623 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002624 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002625 .addOperand(SrcReg0Sub0)
2626 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002627
Matt Arsenault684dc802014-03-24 20:08:13 +00002628 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2629 AMDGPU::sub1, Src0SubRC);
2630 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2631 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002632
Matt Arsenaultf003c382015-08-26 20:47:50 +00002633 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002634 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002635 .addOperand(SrcReg0Sub1)
2636 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002637
Matt Arsenaultf003c382015-08-26 20:47:50 +00002638 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002639 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2640 .addReg(DestSub0)
2641 .addImm(AMDGPU::sub0)
2642 .addReg(DestSub1)
2643 .addImm(AMDGPU::sub1);
2644
2645 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2646
2647 // Try to legalize the operands in case we need to swap the order to keep it
2648 // valid.
Matt Arsenaultf003c382015-08-26 20:47:50 +00002649 legalizeOperands(LoHalf);
2650 legalizeOperands(HiHalf);
2651
2652 // Move all users of this moved vlaue.
2653 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002654}
2655
Matt Arsenault8333e432014-06-10 19:18:24 +00002656void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2657 MachineInstr *Inst) const {
2658 MachineBasicBlock &MBB = *Inst->getParent();
2659 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2660
2661 MachineBasicBlock::iterator MII = Inst;
2662 DebugLoc DL = Inst->getDebugLoc();
2663
2664 MachineOperand &Dest = Inst->getOperand(0);
2665 MachineOperand &Src = Inst->getOperand(1);
2666
Marek Olsakc5368502015-01-15 18:43:01 +00002667 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00002668 const TargetRegisterClass *SrcRC = Src.isReg() ?
2669 MRI.getRegClass(Src.getReg()) :
2670 &AMDGPU::SGPR_32RegClass;
2671
2672 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2673 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2674
2675 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2676
2677 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2678 AMDGPU::sub0, SrcSubRC);
2679 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2680 AMDGPU::sub1, SrcSubRC);
2681
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002682 BuildMI(MBB, MII, DL, InstDesc, MidReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002683 .addOperand(SrcRegSub0)
2684 .addImm(0);
2685
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002686 BuildMI(MBB, MII, DL, InstDesc, ResultReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002687 .addOperand(SrcRegSub1)
2688 .addReg(MidReg);
2689
2690 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2691
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002692 // We don't need to legalize operands here. src0 for etiher instruction can be
2693 // an SGPR, and the second input is unused or determined here.
2694 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00002695}
2696
Matt Arsenault94812212014-11-14 18:18:16 +00002697void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2698 MachineInstr *Inst) const {
2699 MachineBasicBlock &MBB = *Inst->getParent();
2700 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2701 MachineBasicBlock::iterator MII = Inst;
2702 DebugLoc DL = Inst->getDebugLoc();
2703
2704 MachineOperand &Dest = Inst->getOperand(0);
2705 uint32_t Imm = Inst->getOperand(2).getImm();
2706 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2707 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2708
Matt Arsenault6ad34262014-11-14 18:40:49 +00002709 (void) Offset;
2710
Matt Arsenault94812212014-11-14 18:18:16 +00002711 // Only sext_inreg cases handled.
2712 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2713 BitWidth <= 32 &&
2714 Offset == 0 &&
2715 "Not implemented");
2716
2717 if (BitWidth < 32) {
2718 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2719 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2720 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2721
2722 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2723 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2724 .addImm(0)
2725 .addImm(BitWidth);
2726
2727 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2728 .addImm(31)
2729 .addReg(MidRegLo);
2730
2731 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2732 .addReg(MidRegLo)
2733 .addImm(AMDGPU::sub0)
2734 .addReg(MidRegHi)
2735 .addImm(AMDGPU::sub1);
2736
2737 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002738 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002739 return;
2740 }
2741
2742 MachineOperand &Src = Inst->getOperand(1);
2743 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2744 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2745
2746 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2747 .addImm(31)
2748 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2749
2750 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2751 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2752 .addImm(AMDGPU::sub0)
2753 .addReg(TmpReg)
2754 .addImm(AMDGPU::sub1);
2755
2756 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002757 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002758}
2759
Matt Arsenaultf003c382015-08-26 20:47:50 +00002760void SIInstrInfo::addUsersToMoveToVALUWorklist(
2761 unsigned DstReg,
2762 MachineRegisterInfo &MRI,
2763 SmallVectorImpl<MachineInstr *> &Worklist) const {
2764 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
2765 E = MRI.use_end(); I != E; ++I) {
2766 MachineInstr &UseMI = *I->getParent();
2767 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2768 Worklist.push_back(&UseMI);
2769 }
2770 }
2771}
2772
Matt Arsenaultba6aae72015-09-28 20:54:57 +00002773const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass(
2774 const MachineInstr &Inst) const {
2775 const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0);
2776
2777 switch (Inst.getOpcode()) {
2778 // For target instructions, getOpRegClass just returns the virtual register
2779 // class associated with the operand, so we need to find an equivalent VGPR
2780 // register class in order to move the instruction to the VALU.
2781 case AMDGPU::COPY:
2782 case AMDGPU::PHI:
2783 case AMDGPU::REG_SEQUENCE:
2784 case AMDGPU::INSERT_SUBREG:
2785 if (RI.hasVGPRs(NewDstRC))
2786 return nullptr;
2787
2788 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2789 if (!NewDstRC)
2790 return nullptr;
2791 return NewDstRC;
2792 default:
2793 return NewDstRC;
2794 }
2795}
2796
Matt Arsenault6c067412015-11-03 22:30:15 +00002797// Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002798unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2799 int OpIndices[3]) const {
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002800 const MCInstrDesc &Desc = MI->getDesc();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002801
2802 // Find the one SGPR operand we are allowed to use.
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002803 //
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002804 // First we need to consider the instruction's operand requirements before
2805 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2806 // of VCC, but we are still bound by the constant bus requirement to only use
2807 // one.
2808 //
2809 // If the operand's class is an SGPR, we can never move it.
2810
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002811 unsigned SGPRReg = findImplicitSGPRRead(*MI);
2812 if (SGPRReg != AMDGPU::NoRegister)
2813 return SGPRReg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002814
2815 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2816 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2817
2818 for (unsigned i = 0; i < 3; ++i) {
2819 int Idx = OpIndices[i];
2820 if (Idx == -1)
2821 break;
2822
2823 const MachineOperand &MO = MI->getOperand(Idx);
Matt Arsenault6c067412015-11-03 22:30:15 +00002824 if (!MO.isReg())
2825 continue;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002826
Matt Arsenault6c067412015-11-03 22:30:15 +00002827 // Is this operand statically required to be an SGPR based on the operand
2828 // constraints?
2829 const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass);
2830 bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
2831 if (IsRequiredSGPR)
2832 return MO.getReg();
2833
2834 // If this could be a VGPR or an SGPR, Check the dynamic register class.
2835 unsigned Reg = MO.getReg();
2836 const TargetRegisterClass *RegRC = MRI.getRegClass(Reg);
2837 if (RI.isSGPRClass(RegRC))
2838 UsedSGPRs[i] = Reg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002839 }
2840
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002841 // We don't have a required SGPR operand, so we have a bit more freedom in
2842 // selecting operands to move.
2843
2844 // Try to select the most used SGPR. If an SGPR is equal to one of the
2845 // others, we choose that.
2846 //
2847 // e.g.
2848 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2849 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2850
Matt Arsenault6c067412015-11-03 22:30:15 +00002851 // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
2852 // prefer those.
2853
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002854 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2855 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2856 SGPRReg = UsedSGPRs[0];
2857 }
2858
2859 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2860 if (UsedSGPRs[1] == UsedSGPRs[2])
2861 SGPRReg = UsedSGPRs[1];
2862 }
2863
2864 return SGPRReg;
2865}
2866
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002867MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2868 MachineBasicBlock *MBB,
2869 MachineBasicBlock::iterator I,
2870 unsigned ValueReg,
2871 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002872 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002873 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002874 getIndirectIndexBegin(*MBB->getParent()));
2875
2876 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2877 .addReg(IndirectBaseReg, RegState::Define)
2878 .addOperand(I->getOperand(0))
2879 .addReg(IndirectBaseReg)
2880 .addReg(OffsetReg)
2881 .addImm(0)
2882 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002883}
2884
2885MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2886 MachineBasicBlock *MBB,
2887 MachineBasicBlock::iterator I,
2888 unsigned ValueReg,
2889 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002890 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002891 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002892 getIndirectIndexBegin(*MBB->getParent()));
2893
Matt Arsenault28419272015-10-07 00:42:51 +00002894 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC_V1))
Tom Stellard81d871d2013-11-13 23:36:50 +00002895 .addOperand(I->getOperand(0))
2896 .addOperand(I->getOperand(1))
2897 .addReg(IndirectBaseReg)
2898 .addReg(OffsetReg)
2899 .addImm(0);
2900
2901}
2902
2903void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2904 const MachineFunction &MF) const {
2905 int End = getIndirectIndexEnd(MF);
2906 int Begin = getIndirectIndexBegin(MF);
2907
2908 if (End == -1)
2909 return;
2910
2911
2912 for (int Index = Begin; Index <= End; ++Index)
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002913 Reserved.set(AMDGPU::VGPR_32RegClass.getRegister(Index));
Tom Stellard81d871d2013-11-13 23:36:50 +00002914
Tom Stellard415ef6d2013-11-13 23:58:51 +00002915 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002916 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2917
Tom Stellard415ef6d2013-11-13 23:58:51 +00002918 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002919 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2920
Tom Stellard415ef6d2013-11-13 23:58:51 +00002921 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002922 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2923
Tom Stellard415ef6d2013-11-13 23:58:51 +00002924 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002925 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2926
Tom Stellard415ef6d2013-11-13 23:58:51 +00002927 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002928 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002929}
Tom Stellard1aaad692014-07-21 16:55:33 +00002930
Tom Stellard6407e1e2014-08-01 00:32:33 +00002931MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002932 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002933 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2934 if (Idx == -1)
2935 return nullptr;
2936
2937 return &MI.getOperand(Idx);
2938}
Tom Stellard794c8c02014-12-02 17:05:41 +00002939
2940uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
2941 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00002942 if (ST.isAmdHsaOS()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00002943 RsrcDataFormat |= (1ULL << 56);
2944
Tom Stellard4694ed02015-06-26 21:58:42 +00002945 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2946 // Set MTYPE = 2
2947 RsrcDataFormat |= (2ULL << 59);
2948 }
2949
Tom Stellard794c8c02014-12-02 17:05:41 +00002950 return RsrcDataFormat;
2951}
Marek Olsakd1a69a22015-09-29 23:37:32 +00002952
2953uint64_t SIInstrInfo::getScratchRsrcWords23() const {
2954 uint64_t Rsrc23 = getDefaultRsrcDataFormat() |
2955 AMDGPU::RSRC_TID_ENABLE |
2956 0xffffffff; // Size;
2957
2958 // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
2959 // Clear them unless we want a huge stride.
2960 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2961 Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT;
2962
2963 return Rsrc23;
2964}