blob: 432f763d9cba774ccd92777ff73e9595188b2584 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
Eric Christopher6c5b5112015-03-11 18:43:21 +000031 : AMDGPUInstrInfo(st), RI() {}
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaulta48b8662015-04-23 23:34:48 +000077bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
78 AliasAnalysis *AA) const {
79 // TODO: The generic check fails for VALU instructions that should be
80 // rematerializable due to implicit reads of exec. We really want all of the
81 // generic logic for this except for this.
82 switch (MI->getOpcode()) {
83 case AMDGPU::V_MOV_B32_e32:
84 case AMDGPU::V_MOV_B32_e64:
Matt Arsenault80f766a2015-09-10 01:23:28 +000085 case AMDGPU::V_MOV_B64_PSEUDO:
Matt Arsenaulta48b8662015-04-23 23:34:48 +000086 return true;
87 default:
88 return false;
89 }
90}
91
Matt Arsenaultc10853f2014-08-06 00:29:43 +000092bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
93 int64_t &Offset0,
94 int64_t &Offset1) const {
95 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
96 return false;
97
98 unsigned Opc0 = Load0->getMachineOpcode();
99 unsigned Opc1 = Load1->getMachineOpcode();
100
101 // Make sure both are actually loads.
102 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
103 return false;
104
105 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000106
107 // FIXME: Handle this case:
108 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
109 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000110
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000111 // Check base reg.
112 if (Load0->getOperand(1) != Load1->getOperand(1))
113 return false;
114
115 // Check chain.
116 if (findChainOperand(Load0) != findChainOperand(Load1))
117 return false;
118
Matt Arsenault972c12a2014-09-17 17:48:32 +0000119 // Skip read2 / write2 variants for simplicity.
120 // TODO: We should report true if the used offsets are adjacent (excluded
121 // st64 versions).
122 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
123 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
124 return false;
125
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000126 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
127 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
128 return true;
129 }
130
131 if (isSMRD(Opc0) && isSMRD(Opc1)) {
132 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
133
134 // Check base reg.
135 if (Load0->getOperand(0) != Load1->getOperand(0))
136 return false;
137
Tom Stellardf0a575f2015-03-23 16:06:01 +0000138 const ConstantSDNode *Load0Offset =
139 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
140 const ConstantSDNode *Load1Offset =
141 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
142
143 if (!Load0Offset || !Load1Offset)
144 return false;
145
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000146 // Check chain.
147 if (findChainOperand(Load0) != findChainOperand(Load1))
148 return false;
149
Tom Stellardf0a575f2015-03-23 16:06:01 +0000150 Offset0 = Load0Offset->getZExtValue();
151 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000152 return true;
153 }
154
155 // MUBUF and MTBUF can access the same addresses.
156 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000157
158 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000159 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
160 findChainOperand(Load0) != findChainOperand(Load1) ||
161 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000162 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000163 return false;
164
Tom Stellard155bbb72014-08-11 22:18:17 +0000165 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
166 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
167
168 if (OffIdx0 == -1 || OffIdx1 == -1)
169 return false;
170
171 // getNamedOperandIdx returns the index for MachineInstrs. Since they
172 // inlcude the output in the operand list, but SDNodes don't, we need to
173 // subtract the index by one.
174 --OffIdx0;
175 --OffIdx1;
176
177 SDValue Off0 = Load0->getOperand(OffIdx0);
178 SDValue Off1 = Load1->getOperand(OffIdx1);
179
180 // The offset might be a FrameIndexSDNode.
181 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
182 return false;
183
184 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
185 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000186 return true;
187 }
188
189 return false;
190}
191
Matt Arsenault2e991122014-09-10 23:26:16 +0000192static bool isStride64(unsigned Opc) {
193 switch (Opc) {
194 case AMDGPU::DS_READ2ST64_B32:
195 case AMDGPU::DS_READ2ST64_B64:
196 case AMDGPU::DS_WRITE2ST64_B32:
197 case AMDGPU::DS_WRITE2ST64_B64:
198 return true;
199 default:
200 return false;
201 }
202}
203
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000204bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr *LdSt, unsigned &BaseReg,
205 unsigned &Offset,
206 const TargetRegisterInfo *TRI) const {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000207 unsigned Opc = LdSt->getOpcode();
208 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000209 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
210 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000211 if (OffsetImm) {
212 // Normal, single offset LDS instruction.
213 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
214 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000215
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000216 BaseReg = AddrReg->getReg();
217 Offset = OffsetImm->getImm();
218 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000219 }
220
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000221 // The 2 offset instructions use offset0 and offset1 instead. We can treat
222 // these as a load with a single offset if the 2 offsets are consecutive. We
223 // will use this for some partially aligned loads.
224 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
225 AMDGPU::OpName::offset0);
226 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
227 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000228
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000229 uint8_t Offset0 = Offset0Imm->getImm();
230 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000231
Matt Arsenault84db5d92015-07-14 17:57:36 +0000232 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000233 // Each of these offsets is in element sized units, so we need to convert
234 // to bytes of the individual reads.
235
236 unsigned EltSize;
237 if (LdSt->mayLoad())
238 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
239 else {
240 assert(LdSt->mayStore());
241 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
242 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
243 }
244
Matt Arsenault2e991122014-09-10 23:26:16 +0000245 if (isStride64(Opc))
246 EltSize *= 64;
247
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000248 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
249 AMDGPU::OpName::addr);
250 BaseReg = AddrReg->getReg();
251 Offset = EltSize * Offset0;
252 return true;
253 }
254
255 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000256 }
257
258 if (isMUBUF(Opc) || isMTBUF(Opc)) {
259 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
260 return false;
261
262 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
263 AMDGPU::OpName::vaddr);
264 if (!AddrReg)
265 return false;
266
267 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
268 AMDGPU::OpName::offset);
269 BaseReg = AddrReg->getReg();
270 Offset = OffsetImm->getImm();
271 return true;
272 }
273
274 if (isSMRD(Opc)) {
275 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
276 AMDGPU::OpName::offset);
277 if (!OffsetImm)
278 return false;
279
280 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
281 AMDGPU::OpName::sbase);
282 BaseReg = SBaseReg->getReg();
283 Offset = OffsetImm->getImm();
284 return true;
285 }
286
287 return false;
288}
289
Matt Arsenault0e75a062014-09-17 17:48:30 +0000290bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
291 MachineInstr *SecondLdSt,
292 unsigned NumLoads) const {
293 unsigned Opc0 = FirstLdSt->getOpcode();
294 unsigned Opc1 = SecondLdSt->getOpcode();
295
296 // TODO: This needs finer tuning
297 if (NumLoads > 4)
298 return false;
299
300 if (isDS(Opc0) && isDS(Opc1))
301 return true;
302
303 if (isSMRD(Opc0) && isSMRD(Opc1))
304 return true;
305
306 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1)))
307 return true;
308
309 return false;
310}
311
Tom Stellard75aadc22012-12-11 21:25:42 +0000312void
313SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000314 MachineBasicBlock::iterator MI, DebugLoc DL,
315 unsigned DestReg, unsigned SrcReg,
316 bool KillSrc) const {
317
Tom Stellard75aadc22012-12-11 21:25:42 +0000318 // If we are trying to copy to or from SCC, there is a bug somewhere else in
319 // the backend. While it may be theoretically possible to do this, it should
320 // never be necessary.
321 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
322
Craig Topper0afd0ab2013-07-15 06:39:13 +0000323 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000324 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
325 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
326 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
327 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
328 };
329
Craig Topper0afd0ab2013-07-15 06:39:13 +0000330 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000331 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
332 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
333 };
334
Craig Topper0afd0ab2013-07-15 06:39:13 +0000335 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000336 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
337 };
338
Craig Topper0afd0ab2013-07-15 06:39:13 +0000339 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000340 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
341 };
342
Craig Topper0afd0ab2013-07-15 06:39:13 +0000343 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000344 AMDGPU::sub0, AMDGPU::sub1, 0
345 };
346
347 unsigned Opcode;
348 const int16_t *SubIndices;
349
350 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
351 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
352 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
353 .addReg(SrcReg, getKillRegState(KillSrc));
354 return;
355
Tom Stellardaac18892013-02-07 19:39:43 +0000356 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000357 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000358 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
359 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
360 .addReg(SrcReg, getKillRegState(KillSrc));
361 } else {
362 // FIXME: Hack until VReg_1 removed.
363 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault46359152015-08-08 00:41:48 +0000364 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000365 .addImm(0)
366 .addReg(SrcReg, getKillRegState(KillSrc));
367 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000368
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000369 return;
370 }
371
Tom Stellard75aadc22012-12-11 21:25:42 +0000372 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
373 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
374 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000375 return;
376
377 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
378 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
379 Opcode = AMDGPU::S_MOV_B32;
380 SubIndices = Sub0_3;
381
382 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
383 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
384 Opcode = AMDGPU::S_MOV_B32;
385 SubIndices = Sub0_7;
386
387 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
388 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
389 Opcode = AMDGPU::S_MOV_B32;
390 SubIndices = Sub0_15;
391
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000392 } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
393 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000394 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000395 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
396 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000397 return;
398
399 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
400 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000401 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000402 Opcode = AMDGPU::V_MOV_B32_e32;
403 SubIndices = Sub0_1;
404
Christian Konig8b1ed282013-04-10 08:39:16 +0000405 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
406 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
407 Opcode = AMDGPU::V_MOV_B32_e32;
408 SubIndices = Sub0_2;
409
Christian Konigd0e3da12013-03-01 09:46:27 +0000410 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
411 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000412 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000413 Opcode = AMDGPU::V_MOV_B32_e32;
414 SubIndices = Sub0_3;
415
416 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
417 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000418 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000419 Opcode = AMDGPU::V_MOV_B32_e32;
420 SubIndices = Sub0_7;
421
422 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
423 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000424 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000425 Opcode = AMDGPU::V_MOV_B32_e32;
426 SubIndices = Sub0_15;
427
Tom Stellard75aadc22012-12-11 21:25:42 +0000428 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000429 llvm_unreachable("Can't copy register!");
430 }
431
432 while (unsigned SubIdx = *SubIndices++) {
433 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
434 get(Opcode), RI.getSubReg(DestReg, SubIdx));
435
436 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
437
438 if (*SubIndices)
439 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000440 }
441}
442
Marek Olsakcfbdba22015-06-26 20:29:10 +0000443int SIInstrInfo::commuteOpcode(const MachineInstr &MI) const {
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000444 const unsigned Opcode = MI.getOpcode();
445
Christian Konig3c145802013-03-27 09:12:59 +0000446 int NewOpc;
447
448 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000449 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000450 if (NewOpc != -1)
451 // Check if the commuted (REV) opcode exists on the target.
452 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000453
454 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000455 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000456 if (NewOpc != -1)
457 // Check if the original (non-REV) opcode exists on the target.
458 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000459
460 return Opcode;
461}
462
Tom Stellardef3b8642015-01-07 19:56:17 +0000463unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
464
465 if (DstRC->getSize() == 4) {
466 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
467 } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
468 return AMDGPU::S_MOV_B64;
Tom Stellard4842c052015-01-07 20:27:25 +0000469 } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
470 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000471 }
472 return AMDGPU::COPY;
473}
474
Tom Stellardc149dc02013-11-27 21:23:35 +0000475void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
476 MachineBasicBlock::iterator MI,
477 unsigned SrcReg, bool isKill,
478 int FrameIndex,
479 const TargetRegisterClass *RC,
480 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000481 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000482 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000483 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000484 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000485 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000486
Tom Stellard96468902014-09-24 01:33:17 +0000487 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000488 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000489 // registers, so we need to use pseudo instruction for spilling
490 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000491 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000492 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
493 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
494 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
495 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
496 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000497 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000498 } else if(RI.hasVGPRs(RC) && ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000499 MFI->setHasSpilledVGPRs();
500
Tom Stellard96468902014-09-24 01:33:17 +0000501 switch(RC->getSize() * 8) {
502 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
503 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
504 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
505 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
506 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
507 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
508 }
509 }
Tom Stellardeba61072014-05-02 15:41:42 +0000510
Tom Stellard96468902014-09-24 01:33:17 +0000511 if (Opcode != -1) {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000512 MachinePointerInfo PtrInfo
513 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
514 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
515 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
516 MachineMemOperand *MMO
517 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
518 Size, Align);
519
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000520 FrameInfo->setObjectAlignment(FrameIndex, 4);
521 BuildMI(MBB, MI, DL, get(Opcode))
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000522 .addReg(SrcReg)
523 .addFrameIndex(FrameIndex)
524 // Place-holder registers, these will be filled in by
525 // SIPrepareScratchRegs.
526 .addReg(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, RegState::Undef)
527 .addReg(AMDGPU::SGPR0, RegState::Undef)
528 .addMemOperand(MMO);
Tom Stellardeba61072014-05-02 15:41:42 +0000529 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000530 LLVMContext &Ctx = MF->getFunction()->getContext();
531 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
532 " spill register");
Tom Stellard0febe682015-01-14 15:42:34 +0000533 BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
Tom Stellard96468902014-09-24 01:33:17 +0000534 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000535 }
536}
537
538void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
539 MachineBasicBlock::iterator MI,
540 unsigned DestReg, int FrameIndex,
541 const TargetRegisterClass *RC,
542 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000543 MachineFunction *MF = MBB.getParent();
Tom Stellarde99fb652015-01-20 19:33:04 +0000544 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000545 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000546 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000547 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000548
Tom Stellard96468902014-09-24 01:33:17 +0000549 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000550 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000551 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
552 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
553 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
554 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
555 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000556 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000557 } else if(RI.hasVGPRs(RC) && ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard96468902014-09-24 01:33:17 +0000558 switch(RC->getSize() * 8) {
559 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
560 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
561 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
562 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
563 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
564 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
565 }
566 }
Tom Stellardeba61072014-05-02 15:41:42 +0000567
Tom Stellard96468902014-09-24 01:33:17 +0000568 if (Opcode != -1) {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000569 unsigned Align = 4;
570 FrameInfo->setObjectAlignment(FrameIndex, Align);
571 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
Tom Stellard42fb60e2015-01-14 15:42:31 +0000572
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000573 MachinePointerInfo PtrInfo
574 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
575 MachineMemOperand *MMO = MF->getMachineMemOperand(
576 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
577
578 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
579 .addFrameIndex(FrameIndex)
580 // Place-holder registers, these will be filled in by
581 // SIPrepareScratchRegs.
582 .addReg(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, RegState::Undef)
583 .addReg(AMDGPU::SGPR0, RegState::Undef)
584 .addMemOperand(MMO);
Tom Stellardeba61072014-05-02 15:41:42 +0000585 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000586 LLVMContext &Ctx = MF->getFunction()->getContext();
587 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
588 " restore register");
Tom Stellard0febe682015-01-14 15:42:34 +0000589 BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000590 }
591}
592
Tom Stellard96468902014-09-24 01:33:17 +0000593/// \param @Offset Offset in bytes of the FrameIndex being spilled
594unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
595 MachineBasicBlock::iterator MI,
596 RegScavenger *RS, unsigned TmpReg,
597 unsigned FrameOffset,
598 unsigned Size) const {
599 MachineFunction *MF = MBB.getParent();
600 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Eric Christopher7792e322015-01-30 23:24:40 +0000601 const AMDGPUSubtarget &ST = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000602 const SIRegisterInfo *TRI =
603 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
604 DebugLoc DL = MBB.findDebugLoc(MI);
605 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
606 unsigned WavefrontSize = ST.getWavefrontSize();
607
608 unsigned TIDReg = MFI->getTIDReg();
609 if (!MFI->hasCalculatedTID()) {
610 MachineBasicBlock &Entry = MBB.getParent()->front();
611 MachineBasicBlock::iterator Insert = Entry.front();
612 DebugLoc DL = Insert->getDebugLoc();
613
Tom Stellard42fb60e2015-01-14 15:42:31 +0000614 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass);
Tom Stellard96468902014-09-24 01:33:17 +0000615 if (TIDReg == AMDGPU::NoRegister)
616 return TIDReg;
617
618
619 if (MFI->getShaderType() == ShaderType::COMPUTE &&
620 WorkGroupSize > WavefrontSize) {
621
622 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
623 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
624 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
625 unsigned InputPtrReg =
626 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +0000627 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +0000628 if (!Entry.isLiveIn(Reg))
629 Entry.addLiveIn(Reg);
630 }
631
632 RS->enterBasicBlock(&Entry);
633 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
634 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
635 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
636 .addReg(InputPtrReg)
637 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
638 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
639 .addReg(InputPtrReg)
640 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
641
642 // NGROUPS.X * NGROUPS.Y
643 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
644 .addReg(STmp1)
645 .addReg(STmp0);
646 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
647 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
648 .addReg(STmp1)
649 .addReg(TIDIGXReg);
650 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
651 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
652 .addReg(STmp0)
653 .addReg(TIDIGYReg)
654 .addReg(TIDReg);
655 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
656 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
657 .addReg(TIDReg)
658 .addReg(TIDIGZReg);
659 } else {
660 // Get the wave id
661 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
662 TIDReg)
663 .addImm(-1)
664 .addImm(0);
665
Marek Olsakc5368502015-01-15 18:43:01 +0000666 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +0000667 TIDReg)
668 .addImm(-1)
669 .addReg(TIDReg);
670 }
671
672 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
673 TIDReg)
674 .addImm(2)
675 .addReg(TIDReg);
676 MFI->setTIDReg(TIDReg);
677 }
678
679 // Add FrameIndex to LDS offset
680 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
681 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
682 .addImm(LDSOffset)
683 .addReg(TIDReg);
684
685 return TmpReg;
686}
687
Tom Stellardeba61072014-05-02 15:41:42 +0000688void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
689 int Count) const {
690 while (Count > 0) {
691 int Arg;
692 if (Count >= 8)
693 Arg = 7;
694 else
695 Arg = Count - 1;
696 Count -= 8;
697 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
698 .addImm(Arg);
699 }
700}
701
702bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000703 MachineBasicBlock &MBB = *MI->getParent();
704 DebugLoc DL = MBB.findDebugLoc(MI);
705 switch (MI->getOpcode()) {
706 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
707
Tom Stellard067c8152014-07-21 14:01:14 +0000708 case AMDGPU::SI_CONSTDATA_PTR: {
709 unsigned Reg = MI->getOperand(0).getReg();
710 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
711 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
712
713 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
714
715 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000716 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000717 .addReg(RegLo)
718 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
719 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
720 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
721 .addReg(RegHi)
722 .addImm(0)
723 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
724 .addReg(AMDGPU::SCC, RegState::Implicit);
725 MI->eraseFromParent();
726 break;
727 }
Tom Stellard60024a02014-09-24 01:33:24 +0000728 case AMDGPU::SGPR_USE:
729 // This is just a placeholder for register allocation.
730 MI->eraseFromParent();
731 break;
Tom Stellard4842c052015-01-07 20:27:25 +0000732
733 case AMDGPU::V_MOV_B64_PSEUDO: {
734 unsigned Dst = MI->getOperand(0).getReg();
735 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
736 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
737
738 const MachineOperand &SrcOp = MI->getOperand(1);
739 // FIXME: Will this work for 64-bit floating point immediates?
740 assert(!SrcOp.isFPImm());
741 if (SrcOp.isImm()) {
742 APInt Imm(64, SrcOp.getImm());
743 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
744 .addImm(Imm.getLoBits(32).getZExtValue())
745 .addReg(Dst, RegState::Implicit);
746 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
747 .addImm(Imm.getHiBits(32).getZExtValue())
748 .addReg(Dst, RegState::Implicit);
749 } else {
750 assert(SrcOp.isReg());
751 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
752 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
753 .addReg(Dst, RegState::Implicit);
754 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
755 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
756 .addReg(Dst, RegState::Implicit);
757 }
758 MI->eraseFromParent();
759 break;
760 }
Marek Olsak7d777282015-03-24 13:40:15 +0000761
762 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
763 unsigned Dst = MI->getOperand(0).getReg();
764 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
765 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
766 unsigned Src0 = MI->getOperand(1).getReg();
767 unsigned Src1 = MI->getOperand(2).getReg();
768 const MachineOperand &SrcCond = MI->getOperand(3);
769
770 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
771 .addReg(RI.getSubReg(Src0, AMDGPU::sub0))
772 .addReg(RI.getSubReg(Src1, AMDGPU::sub0))
773 .addOperand(SrcCond);
774 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
775 .addReg(RI.getSubReg(Src0, AMDGPU::sub1))
776 .addReg(RI.getSubReg(Src1, AMDGPU::sub1))
777 .addOperand(SrcCond);
778 MI->eraseFromParent();
779 break;
780 }
Tom Stellardeba61072014-05-02 15:41:42 +0000781 }
782 return true;
783}
784
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000785/// Commutes the operands in the given instruction.
786/// The commutable operands are specified by their indices OpIdx0 and OpIdx1.
787///
788/// Do not call this method for a non-commutable instruction or for
789/// non-commutable pair of operand indices OpIdx0 and OpIdx1.
790/// Even though the instruction is commutable, the method may still
791/// fail to commute the operands, null pointer is returned in such cases.
792MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr *MI,
793 bool NewMI,
794 unsigned OpIdx0,
795 unsigned OpIdx1) const {
Marek Olsakcfbdba22015-06-26 20:29:10 +0000796 int CommutedOpcode = commuteOpcode(*MI);
797 if (CommutedOpcode == -1)
798 return nullptr;
799
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000800 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
801 AMDGPU::OpName::src0);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000802 MachineOperand &Src0 = MI->getOperand(Src0Idx);
803 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000804 return nullptr;
805
806 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
807 AMDGPU::OpName::src1);
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000808
809 if ((OpIdx0 != static_cast<unsigned>(Src0Idx) ||
810 OpIdx1 != static_cast<unsigned>(Src1Idx)) &&
811 (OpIdx0 != static_cast<unsigned>(Src1Idx) ||
812 OpIdx1 != static_cast<unsigned>(Src0Idx)))
813 return nullptr;
814
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000815 MachineOperand &Src1 = MI->getOperand(Src1Idx);
816
Matt Arsenault933c38d2014-10-17 18:02:31 +0000817 // Make sure it's legal to commute operands for VOP2.
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000818 if (isVOP2(MI->getOpcode()) &&
819 (!isOperandLegal(MI, Src0Idx, &Src1) ||
Tom Stellard05992972015-01-07 22:44:19 +0000820 !isOperandLegal(MI, Src1Idx, &Src0))) {
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000821 return nullptr;
Matt Arsenault3c34ae22015-02-18 02:04:31 +0000822 }
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000823
824 if (!Src1.isReg()) {
Tom Stellardfb77f002015-01-13 22:59:41 +0000825 // Allow commuting instructions with Imm operands.
826 if (NewMI || !Src1.isImm() ||
Tom Stellard82166022013-11-13 23:36:37 +0000827 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000828 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000829 }
830
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000831 // Be sure to copy the source modifiers to the right place.
832 if (MachineOperand *Src0Mods
833 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
834 MachineOperand *Src1Mods
835 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
836
837 int Src0ModsVal = Src0Mods->getImm();
838 if (!Src1Mods && Src0ModsVal != 0)
839 return nullptr;
840
841 // XXX - This assert might be a lie. It might be useful to have a neg
842 // modifier with 0.0.
843 int Src1ModsVal = Src1Mods->getImm();
844 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
845
846 Src1Mods->setImm(Src0ModsVal);
847 Src0Mods->setImm(Src1ModsVal);
848 }
849
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000850 unsigned Reg = Src0.getReg();
851 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000852 if (Src1.isImm())
853 Src0.ChangeToImmediate(Src1.getImm());
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000854 else
855 llvm_unreachable("Should only have immediates");
856
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000857 Src1.ChangeToRegister(Reg, false);
858 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000859 } else {
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000860 MI = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx0, OpIdx1);
Tom Stellard82166022013-11-13 23:36:37 +0000861 }
Christian Konig3c145802013-03-27 09:12:59 +0000862
863 if (MI)
Marek Olsakcfbdba22015-06-26 20:29:10 +0000864 MI->setDesc(get(CommutedOpcode));
Christian Konig3c145802013-03-27 09:12:59 +0000865
866 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000867}
868
Matt Arsenault92befe72014-09-26 17:54:54 +0000869// This needs to be implemented because the source modifiers may be inserted
870// between the true commutable operands, and the base
871// TargetInstrInfo::commuteInstruction uses it.
872bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000873 unsigned &SrcOpIdx0,
874 unsigned &SrcOpIdx1) const {
Matt Arsenault92befe72014-09-26 17:54:54 +0000875 const MCInstrDesc &MCID = MI->getDesc();
876 if (!MCID.isCommutable())
877 return false;
878
879 unsigned Opc = MI->getOpcode();
880 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
881 if (Src0Idx == -1)
882 return false;
883
884 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000885 // immediate. Also, immediate src0 operand is not handled in
886 // SIInstrInfo::commuteInstruction();
Matt Arsenault92befe72014-09-26 17:54:54 +0000887 if (!MI->getOperand(Src0Idx).isReg())
888 return false;
889
890 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
891 if (Src1Idx == -1)
892 return false;
893
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000894 MachineOperand &Src1 = MI->getOperand(Src1Idx);
895 if (Src1.isImm()) {
896 // SIInstrInfo::commuteInstruction() does support commuting the immediate
897 // operand src1 in 2 and 3 operand instructions.
898 if (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))
899 return false;
900 } else if (Src1.isReg()) {
901 // If any source modifiers are set, the generic instruction commuting won't
902 // understand how to copy the source modifiers.
903 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
904 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
905 return false;
906 } else
Matt Arsenault92befe72014-09-26 17:54:54 +0000907 return false;
908
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000909 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
Matt Arsenault92befe72014-09-26 17:54:54 +0000910}
911
Tom Stellard26a3b672013-10-22 18:19:10 +0000912MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
913 MachineBasicBlock::iterator I,
914 unsigned DstReg,
915 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000916 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
917 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000918}
919
Tom Stellard75aadc22012-12-11 21:25:42 +0000920bool SIInstrInfo::isMov(unsigned Opcode) const {
921 switch(Opcode) {
922 default: return false;
923 case AMDGPU::S_MOV_B32:
924 case AMDGPU::S_MOV_B64:
925 case AMDGPU::V_MOV_B32_e32:
926 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000927 return true;
928 }
929}
930
Matt Arsenault0325d3d2015-02-21 21:29:07 +0000931static void removeModOperands(MachineInstr &MI) {
932 unsigned Opc = MI.getOpcode();
933 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
934 AMDGPU::OpName::src0_modifiers);
935 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
936 AMDGPU::OpName::src1_modifiers);
937 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
938 AMDGPU::OpName::src2_modifiers);
939
940 MI.RemoveOperand(Src2ModIdx);
941 MI.RemoveOperand(Src1ModIdx);
942 MI.RemoveOperand(Src0ModIdx);
943}
944
945bool SIInstrInfo::FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
946 unsigned Reg, MachineRegisterInfo *MRI) const {
947 if (!MRI->hasOneNonDBGUse(Reg))
948 return false;
949
950 unsigned Opc = UseMI->getOpcode();
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000951 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +0000952 // Don't fold if we are using source modifiers. The new VOP2 instructions
953 // don't have them.
954 if (hasModifiersSet(*UseMI, AMDGPU::OpName::src0_modifiers) ||
955 hasModifiersSet(*UseMI, AMDGPU::OpName::src1_modifiers) ||
956 hasModifiersSet(*UseMI, AMDGPU::OpName::src2_modifiers)) {
957 return false;
958 }
959
960 MachineOperand *Src0 = getNamedOperand(*UseMI, AMDGPU::OpName::src0);
961 MachineOperand *Src1 = getNamedOperand(*UseMI, AMDGPU::OpName::src1);
962 MachineOperand *Src2 = getNamedOperand(*UseMI, AMDGPU::OpName::src2);
963
Matt Arsenaultf0783302015-02-21 21:29:10 +0000964 // Multiplied part is the constant: Use v_madmk_f32
965 // We should only expect these to be on src0 due to canonicalizations.
966 if (Src0->isReg() && Src0->getReg() == Reg) {
967 if (!Src1->isReg() ||
968 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
969 return false;
970
971 if (!Src2->isReg() ||
972 (Src2->isReg() && RI.isSGPRClass(MRI->getRegClass(Src2->getReg()))))
973 return false;
974
975 // We need to do some weird looking operand shuffling since the madmk
976 // operands are out of the normal expected order with the multiplied
977 // constant as the last operand.
978 //
979 // v_mad_f32 src0, src1, src2 -> v_madmk_f32 src0 * src2K + src1
980 // src0 -> src2 K
981 // src1 -> src0
982 // src2 -> src1
983
984 const int64_t Imm = DefMI->getOperand(1).getImm();
985
986 // FIXME: This would be a lot easier if we could return a new instruction
987 // instead of having to modify in place.
988
989 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000990 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +0000991 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000992 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +0000993 AMDGPU::OpName::clamp));
994
995 unsigned Src1Reg = Src1->getReg();
996 unsigned Src1SubReg = Src1->getSubReg();
997 unsigned Src2Reg = Src2->getReg();
998 unsigned Src2SubReg = Src2->getSubReg();
999 Src0->setReg(Src1Reg);
1000 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001001 Src0->setIsKill(Src1->isKill());
1002
Matt Arsenaultf0783302015-02-21 21:29:10 +00001003 Src1->setReg(Src2Reg);
1004 Src1->setSubReg(Src2SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001005 Src1->setIsKill(Src2->isKill());
Matt Arsenaultf0783302015-02-21 21:29:10 +00001006
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001007 if (Opc == AMDGPU::V_MAC_F32_e64) {
1008 UseMI->untieRegOperand(
1009 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1010 }
1011
Matt Arsenaultf0783302015-02-21 21:29:10 +00001012 Src2->ChangeToImmediate(Imm);
1013
1014 removeModOperands(*UseMI);
1015 UseMI->setDesc(get(AMDGPU::V_MADMK_F32));
1016
1017 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1018 if (DeleteDef)
1019 DefMI->eraseFromParent();
1020
1021 return true;
1022 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001023
1024 // Added part is the constant: Use v_madak_f32
1025 if (Src2->isReg() && Src2->getReg() == Reg) {
1026 // Not allowed to use constant bus for another operand.
1027 // We can however allow an inline immediate as src0.
1028 if (!Src0->isImm() &&
1029 (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
1030 return false;
1031
1032 if (!Src1->isReg() ||
1033 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
1034 return false;
1035
1036 const int64_t Imm = DefMI->getOperand(1).getImm();
1037
1038 // FIXME: This would be a lot easier if we could return a new instruction
1039 // instead of having to modify in place.
1040
1041 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001042 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001043 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001044 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001045 AMDGPU::OpName::clamp));
1046
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001047 if (Opc == AMDGPU::V_MAC_F32_e64) {
1048 UseMI->untieRegOperand(
1049 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1050 }
1051
1052 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001053 Src2->ChangeToImmediate(Imm);
1054
1055 // These come before src2.
1056 removeModOperands(*UseMI);
1057 UseMI->setDesc(get(AMDGPU::V_MADAK_F32));
1058
1059 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1060 if (DeleteDef)
1061 DefMI->eraseFromParent();
1062
1063 return true;
1064 }
1065 }
1066
1067 return false;
1068}
1069
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001070static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1071 int WidthB, int OffsetB) {
1072 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1073 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1074 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1075 return LowOffset + LowWidth <= HighOffset;
1076}
1077
1078bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
1079 MachineInstr *MIb) const {
1080 unsigned BaseReg0, Offset0;
1081 unsigned BaseReg1, Offset1;
1082
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001083 if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1084 getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001085 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
1086 "read2 / write2 not expected here yet");
1087 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
1088 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
1089 if (BaseReg0 == BaseReg1 &&
1090 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1091 return true;
1092 }
1093 }
1094
1095 return false;
1096}
1097
1098bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
1099 MachineInstr *MIb,
1100 AliasAnalysis *AA) const {
1101 unsigned Opc0 = MIa->getOpcode();
1102 unsigned Opc1 = MIb->getOpcode();
1103
1104 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
1105 "MIa must load from or modify a memory location");
1106 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
1107 "MIb must load from or modify a memory location");
1108
1109 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
1110 return false;
1111
1112 // XXX - Can we relax this between address spaces?
1113 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
1114 return false;
1115
1116 // TODO: Should we check the address space from the MachineMemOperand? That
1117 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00001118 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001119 // e.g. private accesses lowered to use MUBUF instructions on a scratch
1120 // buffer.
1121 if (isDS(Opc0)) {
1122 if (isDS(Opc1))
1123 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1124
1125 return !isFLAT(Opc1);
1126 }
1127
1128 if (isMUBUF(Opc0) || isMTBUF(Opc0)) {
1129 if (isMUBUF(Opc1) || isMTBUF(Opc1))
1130 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1131
1132 return !isFLAT(Opc1) && !isSMRD(Opc1);
1133 }
1134
1135 if (isSMRD(Opc0)) {
1136 if (isSMRD(Opc1))
1137 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1138
1139 return !isFLAT(Opc1) && !isMUBUF(Opc0) && !isMTBUF(Opc0);
1140 }
1141
1142 if (isFLAT(Opc0)) {
1143 if (isFLAT(Opc1))
1144 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1145
1146 return false;
1147 }
1148
1149 return false;
1150}
1151
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001152MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
1153 MachineBasicBlock::iterator &MI,
1154 LiveVariables *LV) const {
1155
1156 switch (MI->getOpcode()) {
1157 default: return nullptr;
1158 case AMDGPU::V_MAC_F32_e64: break;
1159 case AMDGPU::V_MAC_F32_e32: {
1160 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1161 if (Src0->isImm() && !isInlineConstant(*Src0, 4))
1162 return nullptr;
1163 break;
1164 }
1165 }
1166
1167 const MachineOperand *Dst = getNamedOperand(*MI, AMDGPU::OpName::dst);
1168 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1169 const MachineOperand *Src1 = getNamedOperand(*MI, AMDGPU::OpName::src1);
1170 const MachineOperand *Src2 = getNamedOperand(*MI, AMDGPU::OpName::src2);
1171
1172 return BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_MAD_F32))
1173 .addOperand(*Dst)
1174 .addImm(0) // Src0 mods
1175 .addOperand(*Src0)
1176 .addImm(0) // Src1 mods
1177 .addOperand(*Src1)
1178 .addImm(0) // Src mods
1179 .addOperand(*Src2)
1180 .addImm(0) // clamp
1181 .addImm(0); // omod
1182}
1183
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001184bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault303011a2014-12-17 21:04:08 +00001185 int64_t SVal = Imm.getSExtValue();
1186 if (SVal >= -16 && SVal <= 64)
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001187 return true;
Tom Stellardd0084462014-03-17 17:03:52 +00001188
Matt Arsenault303011a2014-12-17 21:04:08 +00001189 if (Imm.getBitWidth() == 64) {
1190 uint64_t Val = Imm.getZExtValue();
1191 return (DoubleToBits(0.0) == Val) ||
1192 (DoubleToBits(1.0) == Val) ||
1193 (DoubleToBits(-1.0) == Val) ||
1194 (DoubleToBits(0.5) == Val) ||
1195 (DoubleToBits(-0.5) == Val) ||
1196 (DoubleToBits(2.0) == Val) ||
1197 (DoubleToBits(-2.0) == Val) ||
1198 (DoubleToBits(4.0) == Val) ||
1199 (DoubleToBits(-4.0) == Val);
1200 }
1201
Tom Stellardd0084462014-03-17 17:03:52 +00001202 // The actual type of the operand does not seem to matter as long
1203 // as the bits match one of the inline immediate values. For example:
1204 //
1205 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1206 // so it is a legal inline immediate.
1207 //
1208 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1209 // floating-point, so it is a legal inline immediate.
Matt Arsenault303011a2014-12-17 21:04:08 +00001210 uint32_t Val = Imm.getZExtValue();
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001211
Matt Arsenault303011a2014-12-17 21:04:08 +00001212 return (FloatToBits(0.0f) == Val) ||
1213 (FloatToBits(1.0f) == Val) ||
1214 (FloatToBits(-1.0f) == Val) ||
1215 (FloatToBits(0.5f) == Val) ||
1216 (FloatToBits(-0.5f) == Val) ||
1217 (FloatToBits(2.0f) == Val) ||
1218 (FloatToBits(-2.0f) == Val) ||
1219 (FloatToBits(4.0f) == Val) ||
1220 (FloatToBits(-4.0f) == Val);
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001221}
1222
Matt Arsenault11a4d672015-02-13 19:05:03 +00001223bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1224 unsigned OpSize) const {
1225 if (MO.isImm()) {
1226 // MachineOperand provides no way to tell the true operand size, since it
1227 // only records a 64-bit value. We need to know the size to determine if a
1228 // 32-bit floating point immediate bit pattern is legal for an integer
1229 // immediate. It would be for any 32-bit integer operand, but would not be
1230 // for a 64-bit one.
1231
1232 unsigned BitSize = 8 * OpSize;
1233 return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1234 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001235
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001236 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001237}
1238
Matt Arsenault11a4d672015-02-13 19:05:03 +00001239bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1240 unsigned OpSize) const {
1241 return MO.isImm() && !isInlineConstant(MO, OpSize);
Tom Stellard93fabce2013-10-10 17:11:55 +00001242}
1243
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001244static bool compareMachineOp(const MachineOperand &Op0,
1245 const MachineOperand &Op1) {
1246 if (Op0.getType() != Op1.getType())
1247 return false;
1248
1249 switch (Op0.getType()) {
1250 case MachineOperand::MO_Register:
1251 return Op0.getReg() == Op1.getReg();
1252 case MachineOperand::MO_Immediate:
1253 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001254 default:
1255 llvm_unreachable("Didn't expect to be comparing these operand types");
1256 }
1257}
1258
Tom Stellardb02094e2014-07-21 15:45:01 +00001259bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
1260 const MachineOperand &MO) const {
1261 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
1262
Tom Stellardfb77f002015-01-13 22:59:41 +00001263 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001264
1265 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1266 return true;
1267
1268 if (OpInfo.RegClass < 0)
1269 return false;
1270
Matt Arsenault11a4d672015-02-13 19:05:03 +00001271 unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1272 if (isLiteralConstant(MO, OpSize))
Tom Stellardb6550522015-01-12 19:33:18 +00001273 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001274
Tom Stellardb6550522015-01-12 19:33:18 +00001275 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00001276}
1277
Tom Stellard86d12eb2014-08-01 00:32:28 +00001278bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00001279 int Op32 = AMDGPU::getVOPe32(Opcode);
1280 if (Op32 == -1)
1281 return false;
1282
1283 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00001284}
1285
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1287 // The src0_modifier operand is present on all instructions
1288 // that have modifiers.
1289
1290 return AMDGPU::getNamedOperandIdx(Opcode,
1291 AMDGPU::OpName::src0_modifiers) != -1;
1292}
1293
Matt Arsenaultace5b762014-10-17 18:00:43 +00001294bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1295 unsigned OpName) const {
1296 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1297 return Mods && Mods->getImm();
1298}
1299
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001300bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00001301 const MachineOperand &MO,
1302 unsigned OpSize) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001303 // Literal constants use the constant bus.
Matt Arsenault11a4d672015-02-13 19:05:03 +00001304 if (isLiteralConstant(MO, OpSize))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001305 return true;
1306
1307 if (!MO.isReg() || !MO.isUse())
1308 return false;
1309
1310 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1311 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1312
1313 // FLAT_SCR is just an SGPR pair.
1314 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1315 return true;
1316
1317 // EXEC register uses the constant bus.
1318 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1319 return true;
1320
1321 // SGPRs use the constant bus
1322 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
1323 (!MO.isImplicit() &&
1324 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1325 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
1326 return true;
1327 }
1328
1329 return false;
1330}
1331
Tom Stellard93fabce2013-10-10 17:11:55 +00001332bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1333 StringRef &ErrInfo) const {
1334 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001335 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001336 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1337 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1338 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1339
Tom Stellardca700e42014-03-17 17:03:49 +00001340 // Make sure the number of operands is correct.
1341 const MCInstrDesc &Desc = get(Opcode);
1342 if (!Desc.isVariadic() &&
1343 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1344 ErrInfo = "Instruction has wrong number of operands.";
1345 return false;
1346 }
1347
1348 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +00001349 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardfb77f002015-01-13 22:59:41 +00001350 if (MI->getOperand(i).isFPImm()) {
1351 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1352 "all fp values to integers.";
1353 return false;
1354 }
1355
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001356 int RegClass = Desc.OpInfo[i].RegClass;
1357
Tom Stellardca700e42014-03-17 17:03:49 +00001358 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001359 case MCOI::OPERAND_REGISTER:
Matt Arsenault63bef0d2015-02-13 02:47:22 +00001360 if (MI->getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001361 ErrInfo = "Illegal immediate value for operand.";
1362 return false;
1363 }
1364 break;
1365 case AMDGPU::OPERAND_REG_IMM32:
1366 break;
1367 case AMDGPU::OPERAND_REG_INLINE_C:
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001368 if (isLiteralConstant(MI->getOperand(i),
1369 RI.getRegClass(RegClass)->getSize())) {
1370 ErrInfo = "Illegal immediate value for operand.";
1371 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00001372 }
Tom Stellardca700e42014-03-17 17:03:49 +00001373 break;
1374 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001375 // Check if this operand is an immediate.
1376 // FrameIndex operands will be replaced by immediates, so they are
1377 // allowed.
Tom Stellardfb77f002015-01-13 22:59:41 +00001378 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001379 ErrInfo = "Expected immediate, but got non-immediate";
1380 return false;
1381 }
1382 // Fall-through
1383 default:
1384 continue;
1385 }
1386
1387 if (!MI->getOperand(i).isReg())
1388 continue;
1389
Tom Stellardca700e42014-03-17 17:03:49 +00001390 if (RegClass != -1) {
1391 unsigned Reg = MI->getOperand(i).getReg();
1392 if (TargetRegisterInfo::isVirtualRegister(Reg))
1393 continue;
1394
1395 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1396 if (!RC->contains(Reg)) {
1397 ErrInfo = "Operand has incorrect register class.";
1398 return false;
1399 }
1400 }
1401 }
1402
1403
Tom Stellard93fabce2013-10-10 17:11:55 +00001404 // Verify VOP*
1405 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001406 // Only look at the true operands. Only a real operand can use the constant
1407 // bus, and we don't want to check pseudo-operands like the source modifier
1408 // flags.
1409 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1410
Tom Stellard93fabce2013-10-10 17:11:55 +00001411 unsigned ConstantBusCount = 0;
1412 unsigned SGPRUsed = AMDGPU::NoRegister;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001413 for (int OpIdx : OpIndices) {
1414 if (OpIdx == -1)
1415 break;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001416 const MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001417 if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001418 if (MO.isReg()) {
1419 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001420 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001421 SGPRUsed = MO.getReg();
1422 } else {
1423 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001424 }
1425 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001426 }
1427 if (ConstantBusCount > 1) {
1428 ErrInfo = "VOP* instruction uses the constant bus more than once";
1429 return false;
1430 }
1431 }
1432
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001433 // Verify misc. restrictions on specific instructions.
1434 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1435 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001436 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1437 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1438 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001439 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1440 if (!compareMachineOp(Src0, Src1) &&
1441 !compareMachineOp(Src0, Src2)) {
1442 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1443 return false;
1444 }
1445 }
1446 }
1447
Tom Stellard93fabce2013-10-10 17:11:55 +00001448 return true;
1449}
1450
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001451unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001452 switch (MI.getOpcode()) {
1453 default: return AMDGPU::INSTRUCTION_LIST_END;
1454 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1455 case AMDGPU::COPY: return AMDGPU::COPY;
1456 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001457 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001458 case AMDGPU::S_MOV_B32:
1459 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001460 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001461 case AMDGPU::S_ADD_I32:
1462 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001463 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001464 case AMDGPU::S_SUB_I32:
1465 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001466 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001467 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001468 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1469 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1470 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1471 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1472 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1473 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1474 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001475 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1476 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1477 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1478 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1479 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1480 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001481 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1482 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001483 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1484 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00001485 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00001486 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001487 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001488 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001489 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1490 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1491 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1492 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1493 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1494 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001495 case AMDGPU::S_LOAD_DWORD_IMM:
Matt Arsenaulte5d042c2015-09-28 20:54:46 +00001496 case AMDGPU::S_LOAD_DWORD_SGPR:
1497 case AMDGPU::S_LOAD_DWORD_IMM_ci:
1498 return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001499 case AMDGPU::S_LOAD_DWORDX2_IMM:
Matt Arsenaulte5d042c2015-09-28 20:54:46 +00001500 case AMDGPU::S_LOAD_DWORDX2_SGPR:
1501 case AMDGPU::S_LOAD_DWORDX2_IMM_ci:
1502 return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001503 case AMDGPU::S_LOAD_DWORDX4_IMM:
Matt Arsenaulte5d042c2015-09-28 20:54:46 +00001504 case AMDGPU::S_LOAD_DWORDX4_SGPR:
1505 case AMDGPU::S_LOAD_DWORDX4_IMM_ci:
1506 return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Marek Olsakc5368502015-01-15 18:43:01 +00001507 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001508 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001509 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00001510 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellard82166022013-11-13 23:36:37 +00001511 }
1512}
1513
1514bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1515 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1516}
1517
1518const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1519 unsigned OpNo) const {
1520 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1521 const MCInstrDesc &Desc = get(MI.getOpcode());
1522 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001523 Desc.OpInfo[OpNo].RegClass == -1) {
1524 unsigned Reg = MI.getOperand(OpNo).getReg();
1525
1526 if (TargetRegisterInfo::isVirtualRegister(Reg))
1527 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001528 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00001529 }
Tom Stellard82166022013-11-13 23:36:37 +00001530
1531 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1532 return RI.getRegClass(RCID);
1533}
1534
1535bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1536 switch (MI.getOpcode()) {
1537 case AMDGPU::COPY:
1538 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001539 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001540 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001541 return RI.hasVGPRs(getOpRegClass(MI, 0));
1542 default:
1543 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1544 }
1545}
1546
1547void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1548 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001549 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001550 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001551 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001552 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1553 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1554 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001555 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001556 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001557 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001558 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001559
Tom Stellard82166022013-11-13 23:36:37 +00001560
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001561 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001562 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001563 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001564 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001565 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001566
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001567 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001568 DebugLoc DL = MBB->findDebugLoc(I);
1569 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1570 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001571 MO.ChangeToRegister(Reg, false);
1572}
1573
Tom Stellard15834092014-03-21 15:51:57 +00001574unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1575 MachineRegisterInfo &MRI,
1576 MachineOperand &SuperReg,
1577 const TargetRegisterClass *SuperRC,
1578 unsigned SubIdx,
1579 const TargetRegisterClass *SubRC)
1580 const {
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001581 MachineBasicBlock *MBB = MI->getParent();
1582 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001583 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1584
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001585 if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
1586 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1587 .addReg(SuperReg.getReg(), 0, SubIdx);
1588 return SubReg;
1589 }
1590
Tom Stellard15834092014-03-21 15:51:57 +00001591 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001592 // value so we don't need to worry about merging its subreg index with the
1593 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001594 // eliminate this extra copy.
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001595 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
Tom Stellard15834092014-03-21 15:51:57 +00001596
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001597 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1598 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1599
1600 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1601 .addReg(NewSuperReg, 0, SubIdx);
1602
Tom Stellard15834092014-03-21 15:51:57 +00001603 return SubReg;
1604}
1605
Matt Arsenault248b7b62014-03-24 20:08:09 +00001606MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1607 MachineBasicBlock::iterator MII,
1608 MachineRegisterInfo &MRI,
1609 MachineOperand &Op,
1610 const TargetRegisterClass *SuperRC,
1611 unsigned SubIdx,
1612 const TargetRegisterClass *SubRC) const {
1613 if (Op.isImm()) {
1614 // XXX - Is there a better way to do this?
1615 if (SubIdx == AMDGPU::sub0)
1616 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1617 if (SubIdx == AMDGPU::sub1)
1618 return MachineOperand::CreateImm(Op.getImm() >> 32);
1619
1620 llvm_unreachable("Unhandled register index for immediate");
1621 }
1622
1623 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1624 SubIdx, SubRC);
1625 return MachineOperand::CreateReg(SubReg, false);
1626}
1627
Marek Olsakbe047802014-12-07 12:19:03 +00001628// Change the order of operands from (0, 1, 2) to (0, 2, 1)
1629void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const {
1630 assert(Inst->getNumExplicitOperands() == 3);
1631 MachineOperand Op1 = Inst->getOperand(1);
1632 Inst->RemoveOperand(1);
1633 Inst->addOperand(Op1);
1634}
1635
Tom Stellard0e975cf2014-08-01 00:32:35 +00001636bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1637 const MachineOperand *MO) const {
1638 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1639 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1640 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1641 const TargetRegisterClass *DefinedRC =
1642 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1643 if (!MO)
1644 MO = &MI->getOperand(OpIdx);
1645
Matt Arsenault11a4d672015-02-13 19:05:03 +00001646 if (isVALU(InstDesc.Opcode) &&
1647 usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
Aaron Ballmanf086a142014-09-24 13:54:56 +00001648 unsigned SGPRUsed =
1649 MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001650 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1651 if (i == OpIdx)
1652 continue;
Matt Arsenault11a4d672015-02-13 19:05:03 +00001653 const MachineOperand &Op = MI->getOperand(i);
1654 if (Op.isReg() && Op.getReg() != SGPRUsed &&
1655 usesConstantBus(MRI, Op, getOpSize(*MI, i))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001656 return false;
1657 }
1658 }
1659 }
1660
Tom Stellard0e975cf2014-08-01 00:32:35 +00001661 if (MO->isReg()) {
1662 assert(DefinedRC);
Tom Stellard9ebf7ca2015-07-09 16:30:27 +00001663 const TargetRegisterClass *RC =
1664 TargetRegisterInfo::isVirtualRegister(MO->getReg()) ?
1665 MRI.getRegClass(MO->getReg()) :
1666 RI.getPhysRegClass(MO->getReg());
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001667
1668 // In order to be legal, the common sub-class must be equal to the
1669 // class of the current operand. For example:
1670 //
1671 // v_mov_b32 s0 ; Operand defined as vsrc_32
1672 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1673 //
1674 // s_sendmsg 0, s0 ; Operand defined as m0reg
1675 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
Tom Stellard05992972015-01-07 22:44:19 +00001676
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001677 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001678 }
1679
1680
1681 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00001682 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00001683
Matt Arsenault4364fef2014-09-23 18:30:57 +00001684 if (!DefinedRC) {
1685 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001686 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001687 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001688
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001689 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001690}
1691
Tom Stellard82166022013-11-13 23:36:37 +00001692void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1693 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001694
Tom Stellard82166022013-11-13 23:36:37 +00001695 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1696 AMDGPU::OpName::src0);
1697 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1698 AMDGPU::OpName::src1);
1699 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1700 AMDGPU::OpName::src2);
1701
1702 // Legalize VOP2
1703 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001704 // Legalize src0
1705 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001706 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001707
1708 // Legalize src1
1709 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001710 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001711
1712 // Usually src0 of VOP2 instructions allow more types of inputs
1713 // than src1, so try to commute the instruction to decrease our
1714 // chances of having to insert a MOV instruction to legalize src1.
1715 if (MI->isCommutable()) {
1716 if (commuteInstruction(MI))
1717 // If we are successful in commuting, then we know MI is legal, so
1718 // we are done.
1719 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001720 }
1721
Tom Stellard0e975cf2014-08-01 00:32:35 +00001722 legalizeOpWithMove(MI, Src1Idx);
1723 return;
Tom Stellard82166022013-11-13 23:36:37 +00001724 }
1725
Matt Arsenault08f7e372013-11-18 20:09:50 +00001726 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001727 // Legalize VOP3
1728 if (isVOP3(MI->getOpcode())) {
Matt Arsenault5885bef2014-09-26 17:54:52 +00001729 int VOP3Idx[3] = { Src0Idx, Src1Idx, Src2Idx };
1730
Matt Arsenault6a0919f2014-09-26 17:55:03 +00001731 // Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00001732 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
Matt Arsenault5885bef2014-09-26 17:54:52 +00001733
Tom Stellard82166022013-11-13 23:36:37 +00001734 for (unsigned i = 0; i < 3; ++i) {
1735 int Idx = VOP3Idx[i];
1736 if (Idx == -1)
Matt Arsenault2dd31292014-09-26 17:55:14 +00001737 break;
Tom Stellard82166022013-11-13 23:36:37 +00001738 MachineOperand &MO = MI->getOperand(Idx);
1739
1740 if (MO.isReg()) {
1741 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1742 continue; // VGPRs are legal
1743
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001744 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1745
Tom Stellard82166022013-11-13 23:36:37 +00001746 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1747 SGPRReg = MO.getReg();
1748 // We can use one SGPR in each VOP3 instruction.
1749 continue;
1750 }
Matt Arsenault11a4d672015-02-13 19:05:03 +00001751 } else if (!isLiteralConstant(MO, getOpSize(MI->getOpcode(), Idx))) {
Tom Stellard82166022013-11-13 23:36:37 +00001752 // If it is not a register and not a literal constant, then it must be
1753 // an inline constant which is always legal.
1754 continue;
1755 }
1756 // If we make it this far, then the operand is not legal and we must
1757 // legalize it.
1758 legalizeOpWithMove(MI, Idx);
1759 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00001760
1761 return;
Tom Stellard82166022013-11-13 23:36:37 +00001762 }
1763
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001764 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001765 // The register class of the operands much be the same type as the register
1766 // class of the output.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00001767 if (MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001768 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001769 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1770 if (!MI->getOperand(i).isReg() ||
1771 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1772 continue;
1773 const TargetRegisterClass *OpRC =
1774 MRI.getRegClass(MI->getOperand(i).getReg());
1775 if (RI.hasVGPRs(OpRC)) {
1776 VRC = OpRC;
1777 } else {
1778 SRC = OpRC;
1779 }
1780 }
1781
1782 // If any of the operands are VGPR registers, then they all most be
1783 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1784 // them.
1785 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1786 if (!VRC) {
1787 assert(SRC);
1788 VRC = RI.getEquivalentVGPRClass(SRC);
1789 }
1790 RC = VRC;
1791 } else {
1792 RC = SRC;
1793 }
1794
1795 // Update all the operands so they have the same type.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00001796 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
1797 MachineOperand &Op = MI->getOperand(I);
1798 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00001799 continue;
1800 unsigned DstReg = MRI.createVirtualRegister(RC);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00001801
1802 // MI is a PHI instruction.
1803 MachineBasicBlock *InsertBB = MI->getOperand(I + 1).getMBB();
1804 MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
1805
1806 BuildMI(*InsertBB, Insert, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
1807 .addOperand(Op);
1808 Op.setReg(DstReg);
1809 }
1810 }
1811
1812 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
1813 // VGPR dest type and SGPR sources, insert copies so all operands are
1814 // VGPRs. This seems to help operand folding / the register coalescer.
1815 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1816 MachineBasicBlock *MBB = MI->getParent();
1817 const TargetRegisterClass *DstRC = getOpRegClass(*MI, 0);
1818 if (RI.hasVGPRs(DstRC)) {
1819 // Update all the operands so they are VGPR register classes. These may
1820 // not be the same register class because REG_SEQUENCE supports mixing
1821 // subregister index types e.g. sub0_sub1 + sub2 + sub3
1822 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
1823 MachineOperand &Op = MI->getOperand(I);
1824 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
1825 continue;
1826
1827 const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
1828 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
1829 if (VRC == OpRC)
1830 continue;
1831
1832 unsigned DstReg = MRI.createVirtualRegister(VRC);
1833
1834 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
1835 .addOperand(Op);
1836
1837 Op.setReg(DstReg);
1838 Op.setIsKill();
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001839 }
Tom Stellard82166022013-11-13 23:36:37 +00001840 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00001841
1842 return;
Tom Stellard82166022013-11-13 23:36:37 +00001843 }
Tom Stellard15834092014-03-21 15:51:57 +00001844
Tom Stellarda5687382014-05-15 14:41:55 +00001845 // Legalize INSERT_SUBREG
1846 // src0 must have the same register class as dst
1847 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1848 unsigned Dst = MI->getOperand(0).getReg();
1849 unsigned Src0 = MI->getOperand(1).getReg();
1850 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1851 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1852 if (DstRC != Src0RC) {
1853 MachineBasicBlock &MBB = *MI->getParent();
1854 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1855 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1856 .addReg(Src0);
1857 MI->getOperand(1).setReg(NewSrc0);
1858 }
1859 return;
1860 }
1861
Tom Stellard15834092014-03-21 15:51:57 +00001862 // Legalize MUBUF* instructions
1863 // FIXME: If we start using the non-addr64 instructions for compute, we
1864 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001865 int SRsrcIdx =
1866 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1867 if (SRsrcIdx != -1) {
1868 // We have an MUBUF instruction
1869 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1870 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1871 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1872 RI.getRegClass(SRsrcRC))) {
1873 // The operands are legal.
1874 // FIXME: We may need to legalize operands besided srsrc.
1875 return;
1876 }
Tom Stellard15834092014-03-21 15:51:57 +00001877
Tom Stellard155bbb72014-08-11 22:18:17 +00001878 MachineBasicBlock &MBB = *MI->getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00001879
Eric Christopher572e03a2015-06-19 01:53:21 +00001880 // Extract the ptr from the resource descriptor.
Matt Arsenaultef67d762015-09-09 17:03:29 +00001881 unsigned SRsrcPtr = buildExtractSubReg(MI, MRI, *SRsrc,
1882 &AMDGPU::VReg_128RegClass, AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001883
Tom Stellard155bbb72014-08-11 22:18:17 +00001884 // Create an empty resource descriptor
1885 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1886 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1887 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1888 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00001889 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00001890
Tom Stellard155bbb72014-08-11 22:18:17 +00001891 // Zero64 = 0
1892 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1893 Zero64)
1894 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001895
Tom Stellard155bbb72014-08-11 22:18:17 +00001896 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1897 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1898 SRsrcFormatLo)
Tom Stellard794c8c02014-12-02 17:05:41 +00001899 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001900
Tom Stellard155bbb72014-08-11 22:18:17 +00001901 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1902 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1903 SRsrcFormatHi)
Tom Stellard794c8c02014-12-02 17:05:41 +00001904 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001905
Tom Stellard155bbb72014-08-11 22:18:17 +00001906 // NewSRsrc = {Zero64, SRsrcFormat}
Matt Arsenaultef67d762015-09-09 17:03:29 +00001907 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewSRsrc)
1908 .addReg(Zero64)
1909 .addImm(AMDGPU::sub0_sub1)
1910 .addReg(SRsrcFormatLo)
1911 .addImm(AMDGPU::sub2)
1912 .addReg(SRsrcFormatHi)
1913 .addImm(AMDGPU::sub3);
Tom Stellard155bbb72014-08-11 22:18:17 +00001914
1915 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1916 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00001917 if (VAddr) {
1918 // This is already an ADDR64 instruction so we need to add the pointer
1919 // extracted from the resource descriptor to the current value of VAddr.
Matt Arsenaultef67d762015-09-09 17:03:29 +00001920 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1921 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00001922
Matt Arsenaultef67d762015-09-09 17:03:29 +00001923 // NewVaddrLo = SRsrcPtr:sub0 + VAddr:sub0
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001924 DebugLoc DL = MI->getDebugLoc();
1925 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
Matt Arsenaultef67d762015-09-09 17:03:29 +00001926 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001927 .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
Tom Stellard15834092014-03-21 15:51:57 +00001928
Matt Arsenaultef67d762015-09-09 17:03:29 +00001929 // NewVaddrHi = SRsrcPtr:sub1 + VAddr:sub1
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001930 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
Matt Arsenaultef67d762015-09-09 17:03:29 +00001931 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001932 .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
Tom Stellard15834092014-03-21 15:51:57 +00001933
Matt Arsenaultef67d762015-09-09 17:03:29 +00001934 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1935 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
1936 .addReg(NewVAddrLo)
1937 .addImm(AMDGPU::sub0)
1938 .addReg(NewVAddrHi)
1939 .addImm(AMDGPU::sub1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001940 } else {
1941 // This instructions is the _OFFSET variant, so we need to convert it to
1942 // ADDR64.
1943 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1944 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1945 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
Tom Stellard15834092014-03-21 15:51:57 +00001946
Tom Stellard155bbb72014-08-11 22:18:17 +00001947 // Create the new instruction.
1948 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1949 MachineInstr *Addr64 =
Matt Arsenault5c004a72015-08-29 06:48:46 +00001950 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1951 .addOperand(*VData)
1952 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1953 // This will be replaced later
1954 // with the new value of vaddr.
1955 .addOperand(*SRsrc)
1956 .addOperand(*SOffset)
1957 .addOperand(*Offset)
1958 .addImm(0) // glc
1959 .addImm(0) // slc
1960 .addImm(0) // tfe
1961 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Tom Stellard15834092014-03-21 15:51:57 +00001962
Tom Stellard155bbb72014-08-11 22:18:17 +00001963 MI->removeFromParent();
1964 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001965
Matt Arsenaultef67d762015-09-09 17:03:29 +00001966 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1967 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
1968 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
1969 .addImm(AMDGPU::sub0)
1970 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
1971 .addImm(AMDGPU::sub1);
1972
Tom Stellard155bbb72014-08-11 22:18:17 +00001973 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1974 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001975 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001976
Tom Stellard155bbb72014-08-11 22:18:17 +00001977 // Update the instruction to use NewVaddr
1978 VAddr->setReg(NewVAddr);
1979 // Update the instruction to use NewSRsrc
1980 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001981 }
Tom Stellard82166022013-11-13 23:36:37 +00001982}
1983
Tom Stellard745f2ed2014-08-21 20:41:00 +00001984void SIInstrInfo::splitSMRD(MachineInstr *MI,
1985 const TargetRegisterClass *HalfRC,
1986 unsigned HalfImmOp, unsigned HalfSGPROp,
1987 MachineInstr *&Lo, MachineInstr *&Hi) const {
1988
1989 DebugLoc DL = MI->getDebugLoc();
1990 MachineBasicBlock *MBB = MI->getParent();
1991 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1992 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
1993 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
1994 unsigned HalfSize = HalfRC->getSize();
1995 const MachineOperand *OffOp =
1996 getNamedOperand(*MI, AMDGPU::OpName::offset);
1997 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
1998
Marek Olsak58f61a82014-12-07 17:17:38 +00001999 // The SMRD has an 8-bit offset in dwords on SI and a 20-bit offset in bytes
2000 // on VI.
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002001
2002 bool IsKill = SBase->isKill();
Tom Stellard745f2ed2014-08-21 20:41:00 +00002003 if (OffOp) {
Eric Christopher6c5b5112015-03-11 18:43:21 +00002004 bool isVI =
2005 MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() >=
2006 AMDGPUSubtarget::VOLCANIC_ISLANDS;
Marek Olsak58f61a82014-12-07 17:17:38 +00002007 unsigned OffScale = isVI ? 1 : 4;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002008 // Handle the _IMM variant
Marek Olsak58f61a82014-12-07 17:17:38 +00002009 unsigned LoOffset = OffOp->getImm() * OffScale;
2010 unsigned HiOffset = LoOffset + HalfSize;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002011 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002012 // Use addReg instead of addOperand
2013 // to make sure kill flag is cleared.
2014 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00002015 .addImm(LoOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002016
Marek Olsak58f61a82014-12-07 17:17:38 +00002017 if (!isUInt<20>(HiOffset) || (!isVI && !isUInt<8>(HiOffset / OffScale))) {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002018 unsigned OffsetSGPR =
2019 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
2020 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
Marek Olsak58f61a82014-12-07 17:17:38 +00002021 .addImm(HiOffset); // The offset in register is in bytes.
Tom Stellard745f2ed2014-08-21 20:41:00 +00002022 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002023 .addReg(SBase->getReg(), getKillRegState(IsKill),
2024 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00002025 .addReg(OffsetSGPR);
2026 } else {
2027 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002028 .addReg(SBase->getReg(), getKillRegState(IsKill),
2029 SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00002030 .addImm(HiOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002031 }
2032 } else {
2033 // Handle the _SGPR variant
2034 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
2035 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002036 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00002037 .addOperand(*SOff);
2038 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
2039 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
2040 .addOperand(*SOff)
2041 .addImm(HalfSize);
Matt Arsenaultdd49c5f2015-09-28 20:54:42 +00002042 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002043 .addReg(SBase->getReg(), getKillRegState(IsKill),
2044 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00002045 .addReg(OffsetSGPR);
2046 }
2047
2048 unsigned SubLo, SubHi;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002049 const TargetRegisterClass *NewDstRC;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002050 switch (HalfSize) {
2051 case 4:
2052 SubLo = AMDGPU::sub0;
2053 SubHi = AMDGPU::sub1;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002054 NewDstRC = &AMDGPU::VReg_64RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002055 break;
2056 case 8:
2057 SubLo = AMDGPU::sub0_sub1;
2058 SubHi = AMDGPU::sub2_sub3;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002059 NewDstRC = &AMDGPU::VReg_128RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002060 break;
2061 case 16:
2062 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
2063 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002064 NewDstRC = &AMDGPU::VReg_256RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002065 break;
2066 case 32:
2067 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
2068 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002069 NewDstRC = &AMDGPU::VReg_512RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002070 break;
2071 default:
2072 llvm_unreachable("Unhandled HalfSize");
2073 }
2074
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002075 unsigned OldDst = MI->getOperand(0).getReg();
2076 unsigned NewDst = MRI.createVirtualRegister(NewDstRC);
2077
2078 MRI.replaceRegWith(OldDst, NewDst);
2079
2080 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE), NewDst)
2081 .addReg(RegLo)
2082 .addImm(SubLo)
2083 .addReg(RegHi)
2084 .addImm(SubHi);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002085}
2086
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002087void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI,
2088 MachineRegisterInfo &MRI,
2089 SmallVectorImpl<MachineInstr *> &Worklist) const {
Tom Stellard0c354f22014-04-30 15:31:29 +00002090 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard4229aa92015-07-30 16:20:42 +00002091 int DstIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::dst);
2092 assert(DstIdx != -1);
2093 unsigned DstRCID = get(MI->getOpcode()).OpInfo[DstIdx].RegClass;
2094 switch(RI.getRegClass(DstRCID)->getSize()) {
2095 case 4:
2096 case 8:
2097 case 16: {
Tom Stellard0c354f22014-04-30 15:31:29 +00002098 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00002099 unsigned RegOffset;
2100 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00002101
Tom Stellard4c00b522014-05-09 16:42:22 +00002102 if (MI->getOperand(2).isReg()) {
2103 RegOffset = MI->getOperand(2).getReg();
2104 ImmOffset = 0;
2105 } else {
2106 assert(MI->getOperand(2).isImm());
Marek Olsak58f61a82014-12-07 17:17:38 +00002107 // SMRD instructions take a dword offsets on SI and byte offset on VI
2108 // and MUBUF instructions always take a byte offset.
2109 ImmOffset = MI->getOperand(2).getImm();
Eric Christopher6c5b5112015-03-11 18:43:21 +00002110 if (MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() <=
2111 AMDGPUSubtarget::SEA_ISLANDS)
Marek Olsak58f61a82014-12-07 17:17:38 +00002112 ImmOffset <<= 2;
Tom Stellard4c00b522014-05-09 16:42:22 +00002113 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Marek Olsak58f61a82014-12-07 17:17:38 +00002114
Tom Stellard4c00b522014-05-09 16:42:22 +00002115 if (isUInt<12>(ImmOffset)) {
2116 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2117 RegOffset)
2118 .addImm(0);
2119 } else {
2120 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2121 RegOffset)
2122 .addImm(ImmOffset);
2123 ImmOffset = 0;
2124 }
2125 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002126
2127 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00002128 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00002129 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2130 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2131 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00002132 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard0c354f22014-04-30 15:31:29 +00002133
2134 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
2135 .addImm(0);
2136 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
Tom Stellard794c8c02014-12-02 17:05:41 +00002137 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard0c354f22014-04-30 15:31:29 +00002138 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
Tom Stellard794c8c02014-12-02 17:05:41 +00002139 .addImm(RsrcDataFormat >> 32);
Tom Stellard0c354f22014-04-30 15:31:29 +00002140 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002141 .addReg(DWord0)
2142 .addImm(AMDGPU::sub0)
2143 .addReg(DWord1)
2144 .addImm(AMDGPU::sub1)
2145 .addReg(DWord2)
2146 .addImm(AMDGPU::sub2)
2147 .addReg(DWord3)
2148 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002149
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002150 const MCInstrDesc &NewInstDesc = get(NewOpcode);
2151 const TargetRegisterClass *NewDstRC
2152 = RI.getRegClass(NewInstDesc.OpInfo[0].RegClass);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002153 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002154 unsigned DstReg = MI->getOperand(0).getReg();
Tom Stellard745f2ed2014-08-21 20:41:00 +00002155 MRI.replaceRegWith(DstReg, NewDstReg);
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002156
2157 MachineInstr *NewInst =
2158 BuildMI(*MBB, MI, MI->getDebugLoc(), NewInstDesc, NewDstReg)
2159 .addOperand(MI->getOperand(1)) // sbase
2160 .addReg(SRsrc)
2161 .addImm(0)
2162 .addImm(ImmOffset)
2163 .addImm(0) // glc
2164 .addImm(0) // slc
2165 .addImm(0) // tfe
2166 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
2167 MI->eraseFromParent();
2168
2169 legalizeOperands(NewInst);
2170 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002171 break;
2172 }
Tom Stellard4229aa92015-07-30 16:20:42 +00002173 case 32: {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002174 MachineInstr *Lo, *Hi;
2175 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
2176 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
2177 MI->eraseFromParent();
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002178 moveSMRDToVALU(Lo, MRI, Worklist);
2179 moveSMRDToVALU(Hi, MRI, Worklist);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002180 break;
2181 }
2182
Tom Stellard4229aa92015-07-30 16:20:42 +00002183 case 64: {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002184 MachineInstr *Lo, *Hi;
2185 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
2186 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
2187 MI->eraseFromParent();
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002188 moveSMRDToVALU(Lo, MRI, Worklist);
2189 moveSMRDToVALU(Hi, MRI, Worklist);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002190 break;
2191 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002192 }
2193}
2194
Tom Stellard82166022013-11-13 23:36:37 +00002195void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2196 SmallVector<MachineInstr *, 128> Worklist;
2197 Worklist.push_back(&TopInst);
2198
2199 while (!Worklist.empty()) {
2200 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00002201 MachineBasicBlock *MBB = Inst->getParent();
2202 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2203
Matt Arsenault27cc9582014-04-18 01:53:18 +00002204 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00002205 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00002206
Tom Stellarde0387202014-03-21 15:51:54 +00002207 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00002208 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00002209 default:
2210 if (isSMRD(Inst->getOpcode())) {
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002211 moveSMRDToVALU(Inst, MRI, Worklist);
2212 continue;
Tom Stellard0c354f22014-04-30 15:31:29 +00002213 }
2214 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002215 case AMDGPU::S_AND_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002216 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_AND_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002217 Inst->eraseFromParent();
2218 continue;
2219
2220 case AMDGPU::S_OR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002221 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_OR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002222 Inst->eraseFromParent();
2223 continue;
2224
2225 case AMDGPU::S_XOR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002226 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_XOR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002227 Inst->eraseFromParent();
2228 continue;
2229
2230 case AMDGPU::S_NOT_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002231 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::V_NOT_B32_e32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002232 Inst->eraseFromParent();
2233 continue;
2234
Matt Arsenault8333e432014-06-10 19:18:24 +00002235 case AMDGPU::S_BCNT1_I32_B64:
2236 splitScalar64BitBCNT(Worklist, Inst);
2237 Inst->eraseFromParent();
2238 continue;
2239
Matt Arsenault94812212014-11-14 18:18:16 +00002240 case AMDGPU::S_BFE_I64: {
2241 splitScalar64BitBFE(Worklist, Inst);
2242 Inst->eraseFromParent();
2243 continue;
2244 }
2245
Marek Olsakbe047802014-12-07 12:19:03 +00002246 case AMDGPU::S_LSHL_B32:
2247 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2248 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2249 swapOperands(Inst);
2250 }
2251 break;
2252 case AMDGPU::S_ASHR_I32:
2253 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2254 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2255 swapOperands(Inst);
2256 }
2257 break;
2258 case AMDGPU::S_LSHR_B32:
2259 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2260 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2261 swapOperands(Inst);
2262 }
2263 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00002264 case AMDGPU::S_LSHL_B64:
2265 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2266 NewOpcode = AMDGPU::V_LSHLREV_B64;
2267 swapOperands(Inst);
2268 }
2269 break;
2270 case AMDGPU::S_ASHR_I64:
2271 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2272 NewOpcode = AMDGPU::V_ASHRREV_I64;
2273 swapOperands(Inst);
2274 }
2275 break;
2276 case AMDGPU::S_LSHR_B64:
2277 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2278 NewOpcode = AMDGPU::V_LSHRREV_B64;
2279 swapOperands(Inst);
2280 }
2281 break;
Marek Olsakbe047802014-12-07 12:19:03 +00002282
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002283 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002284 case AMDGPU::S_BFM_B64:
2285 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002286 }
2287
Tom Stellard15834092014-03-21 15:51:57 +00002288 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2289 // We cannot move this instruction to the VALU, so we should try to
2290 // legalize its operands instead.
2291 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002292 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002293 }
Tom Stellard82166022013-11-13 23:36:37 +00002294
Tom Stellard82166022013-11-13 23:36:37 +00002295 // Use the new VALU Opcode.
2296 const MCInstrDesc &NewDesc = get(NewOpcode);
2297 Inst->setDesc(NewDesc);
2298
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002299 // Remove any references to SCC. Vector instructions can't read from it, and
2300 // We're just about to add the implicit use / defs of VCC, and we don't want
2301 // both.
2302 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
2303 MachineOperand &Op = Inst->getOperand(i);
2304 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
2305 Inst->RemoveOperand(i);
2306 }
2307
Matt Arsenault27cc9582014-04-18 01:53:18 +00002308 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2309 // We are converting these to a BFE, so we need to add the missing
2310 // operands for the size and offset.
2311 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2312 Inst->addOperand(MachineOperand::CreateImm(0));
2313 Inst->addOperand(MachineOperand::CreateImm(Size));
2314
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002315 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2316 // The VALU version adds the second operand to the result, so insert an
2317 // extra 0 operand.
2318 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002319 }
2320
Alex Lorenzb4d0d6a2015-07-31 23:30:09 +00002321 Inst->addImplicitDefUseOperands(*Inst->getParent()->getParent());
Tom Stellard82166022013-11-13 23:36:37 +00002322
Matt Arsenault78b86702014-04-18 05:19:26 +00002323 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2324 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2325 // If we need to move this to VGPRs, we need to unpack the second operand
2326 // back into the 2 separate ones for bit offset and width.
2327 assert(OffsetWidthOp.isImm() &&
2328 "Scalar BFE is only implemented for constant width and offset");
2329 uint32_t Imm = OffsetWidthOp.getImm();
2330
2331 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2332 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002333 Inst->RemoveOperand(2); // Remove old immediate.
2334 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002335 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002336 }
2337
Tom Stellard82166022013-11-13 23:36:37 +00002338 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00002339
Tom Stellard82166022013-11-13 23:36:37 +00002340 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
2341
Matt Arsenault27cc9582014-04-18 01:53:18 +00002342 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00002343 // For target instructions, getOpRegClass just returns the virtual
2344 // register class associated with the operand, so we need to find an
2345 // equivalent VGPR register class in order to move the instruction to the
2346 // VALU.
2347 case AMDGPU::COPY:
2348 case AMDGPU::PHI:
2349 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00002350 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00002351 if (RI.hasVGPRs(NewDstRC))
2352 continue;
2353 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2354 if (!NewDstRC)
2355 continue;
2356 break;
2357 default:
2358 break;
2359 }
2360
2361 unsigned DstReg = Inst->getOperand(0).getReg();
2362 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2363 MRI.replaceRegWith(DstReg, NewDstReg);
2364
Tom Stellarde1a24452014-04-17 21:00:01 +00002365 // Legalize the operands
2366 legalizeOperands(Inst);
2367
Matt Arsenaultf003c382015-08-26 20:47:50 +00002368 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00002369 }
2370}
2371
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002372//===----------------------------------------------------------------------===//
2373// Indirect addressing callbacks
2374//===----------------------------------------------------------------------===//
2375
2376unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
2377 unsigned Channel) const {
2378 assert(Channel == 0);
2379 return RegIndex;
2380}
2381
Tom Stellard26a3b672013-10-22 18:19:10 +00002382const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002383 return &AMDGPU::VGPR_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002384}
2385
Matt Arsenault689f3252014-06-09 16:36:31 +00002386void SIInstrInfo::splitScalar64BitUnaryOp(
2387 SmallVectorImpl<MachineInstr *> &Worklist,
2388 MachineInstr *Inst,
2389 unsigned Opcode) const {
2390 MachineBasicBlock &MBB = *Inst->getParent();
2391 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2392
2393 MachineOperand &Dest = Inst->getOperand(0);
2394 MachineOperand &Src0 = Inst->getOperand(1);
2395 DebugLoc DL = Inst->getDebugLoc();
2396
2397 MachineBasicBlock::iterator MII = Inst;
2398
2399 const MCInstrDesc &InstDesc = get(Opcode);
2400 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2401 MRI.getRegClass(Src0.getReg()) :
2402 &AMDGPU::SGPR_32RegClass;
2403
2404 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2405
2406 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2407 AMDGPU::sub0, Src0SubRC);
2408
2409 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002410 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2411 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00002412
Matt Arsenaultf003c382015-08-26 20:47:50 +00002413 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2414 BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault689f3252014-06-09 16:36:31 +00002415 .addOperand(SrcReg0Sub0);
2416
2417 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2418 AMDGPU::sub1, Src0SubRC);
2419
Matt Arsenaultf003c382015-08-26 20:47:50 +00002420 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2421 BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault689f3252014-06-09 16:36:31 +00002422 .addOperand(SrcReg0Sub1);
2423
Matt Arsenaultf003c382015-08-26 20:47:50 +00002424 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00002425 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2426 .addReg(DestSub0)
2427 .addImm(AMDGPU::sub0)
2428 .addReg(DestSub1)
2429 .addImm(AMDGPU::sub1);
2430
2431 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2432
Matt Arsenaultf003c382015-08-26 20:47:50 +00002433 // We don't need to legalizeOperands here because for a single operand, src0
2434 // will support any kind of input.
2435
2436 // Move all users of this moved value.
2437 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00002438}
2439
2440void SIInstrInfo::splitScalar64BitBinaryOp(
2441 SmallVectorImpl<MachineInstr *> &Worklist,
2442 MachineInstr *Inst,
2443 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002444 MachineBasicBlock &MBB = *Inst->getParent();
2445 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2446
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002447 MachineOperand &Dest = Inst->getOperand(0);
2448 MachineOperand &Src0 = Inst->getOperand(1);
2449 MachineOperand &Src1 = Inst->getOperand(2);
2450 DebugLoc DL = Inst->getDebugLoc();
2451
2452 MachineBasicBlock::iterator MII = Inst;
2453
2454 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002455 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2456 MRI.getRegClass(Src0.getReg()) :
2457 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002458
Matt Arsenault684dc802014-03-24 20:08:13 +00002459 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2460 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2461 MRI.getRegClass(Src1.getReg()) :
2462 &AMDGPU::SGPR_32RegClass;
2463
2464 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2465
2466 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2467 AMDGPU::sub0, Src0SubRC);
2468 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2469 AMDGPU::sub0, Src1SubRC);
2470
2471 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002472 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2473 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00002474
Matt Arsenaultf003c382015-08-26 20:47:50 +00002475 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002476 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002477 .addOperand(SrcReg0Sub0)
2478 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002479
Matt Arsenault684dc802014-03-24 20:08:13 +00002480 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2481 AMDGPU::sub1, Src0SubRC);
2482 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2483 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002484
Matt Arsenaultf003c382015-08-26 20:47:50 +00002485 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002486 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002487 .addOperand(SrcReg0Sub1)
2488 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002489
Matt Arsenaultf003c382015-08-26 20:47:50 +00002490 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002491 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2492 .addReg(DestSub0)
2493 .addImm(AMDGPU::sub0)
2494 .addReg(DestSub1)
2495 .addImm(AMDGPU::sub1);
2496
2497 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2498
2499 // Try to legalize the operands in case we need to swap the order to keep it
2500 // valid.
Matt Arsenaultf003c382015-08-26 20:47:50 +00002501 legalizeOperands(LoHalf);
2502 legalizeOperands(HiHalf);
2503
2504 // Move all users of this moved vlaue.
2505 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002506}
2507
Matt Arsenault8333e432014-06-10 19:18:24 +00002508void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2509 MachineInstr *Inst) const {
2510 MachineBasicBlock &MBB = *Inst->getParent();
2511 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2512
2513 MachineBasicBlock::iterator MII = Inst;
2514 DebugLoc DL = Inst->getDebugLoc();
2515
2516 MachineOperand &Dest = Inst->getOperand(0);
2517 MachineOperand &Src = Inst->getOperand(1);
2518
Marek Olsakc5368502015-01-15 18:43:01 +00002519 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00002520 const TargetRegisterClass *SrcRC = Src.isReg() ?
2521 MRI.getRegClass(Src.getReg()) :
2522 &AMDGPU::SGPR_32RegClass;
2523
2524 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2525 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2526
2527 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2528
2529 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2530 AMDGPU::sub0, SrcSubRC);
2531 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2532 AMDGPU::sub1, SrcSubRC);
2533
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002534 BuildMI(MBB, MII, DL, InstDesc, MidReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002535 .addOperand(SrcRegSub0)
2536 .addImm(0);
2537
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002538 BuildMI(MBB, MII, DL, InstDesc, ResultReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002539 .addOperand(SrcRegSub1)
2540 .addReg(MidReg);
2541
2542 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2543
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002544 // We don't need to legalize operands here. src0 for etiher instruction can be
2545 // an SGPR, and the second input is unused or determined here.
2546 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00002547}
2548
Matt Arsenault94812212014-11-14 18:18:16 +00002549void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2550 MachineInstr *Inst) const {
2551 MachineBasicBlock &MBB = *Inst->getParent();
2552 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2553 MachineBasicBlock::iterator MII = Inst;
2554 DebugLoc DL = Inst->getDebugLoc();
2555
2556 MachineOperand &Dest = Inst->getOperand(0);
2557 uint32_t Imm = Inst->getOperand(2).getImm();
2558 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2559 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2560
Matt Arsenault6ad34262014-11-14 18:40:49 +00002561 (void) Offset;
2562
Matt Arsenault94812212014-11-14 18:18:16 +00002563 // Only sext_inreg cases handled.
2564 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2565 BitWidth <= 32 &&
2566 Offset == 0 &&
2567 "Not implemented");
2568
2569 if (BitWidth < 32) {
2570 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2571 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2572 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2573
2574 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2575 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2576 .addImm(0)
2577 .addImm(BitWidth);
2578
2579 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2580 .addImm(31)
2581 .addReg(MidRegLo);
2582
2583 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2584 .addReg(MidRegLo)
2585 .addImm(AMDGPU::sub0)
2586 .addReg(MidRegHi)
2587 .addImm(AMDGPU::sub1);
2588
2589 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002590 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002591 return;
2592 }
2593
2594 MachineOperand &Src = Inst->getOperand(1);
2595 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2596 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2597
2598 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2599 .addImm(31)
2600 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2601
2602 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2603 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2604 .addImm(AMDGPU::sub0)
2605 .addReg(TmpReg)
2606 .addImm(AMDGPU::sub1);
2607
2608 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002609 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002610}
2611
Matt Arsenaultf003c382015-08-26 20:47:50 +00002612void SIInstrInfo::addUsersToMoveToVALUWorklist(
2613 unsigned DstReg,
2614 MachineRegisterInfo &MRI,
2615 SmallVectorImpl<MachineInstr *> &Worklist) const {
2616 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
2617 E = MRI.use_end(); I != E; ++I) {
2618 MachineInstr &UseMI = *I->getParent();
2619 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2620 Worklist.push_back(&UseMI);
2621 }
2622 }
2623}
2624
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002625unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2626 int OpIndices[3]) const {
2627 const MCInstrDesc &Desc = get(MI->getOpcode());
2628
2629 // Find the one SGPR operand we are allowed to use.
2630 unsigned SGPRReg = AMDGPU::NoRegister;
2631
2632 // First we need to consider the instruction's operand requirements before
2633 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2634 // of VCC, but we are still bound by the constant bus requirement to only use
2635 // one.
2636 //
2637 // If the operand's class is an SGPR, we can never move it.
2638
2639 for (const MachineOperand &MO : MI->implicit_operands()) {
2640 // We only care about reads.
2641 if (MO.isDef())
2642 continue;
2643
2644 if (MO.getReg() == AMDGPU::VCC)
2645 return AMDGPU::VCC;
2646
2647 if (MO.getReg() == AMDGPU::FLAT_SCR)
2648 return AMDGPU::FLAT_SCR;
2649 }
2650
2651 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2652 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2653
2654 for (unsigned i = 0; i < 3; ++i) {
2655 int Idx = OpIndices[i];
2656 if (Idx == -1)
2657 break;
2658
2659 const MachineOperand &MO = MI->getOperand(Idx);
2660 if (RI.isSGPRClassID(Desc.OpInfo[Idx].RegClass))
2661 SGPRReg = MO.getReg();
2662
2663 if (MO.isReg() && RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
2664 UsedSGPRs[i] = MO.getReg();
2665 }
2666
2667 if (SGPRReg != AMDGPU::NoRegister)
2668 return SGPRReg;
2669
2670 // We don't have a required SGPR operand, so we have a bit more freedom in
2671 // selecting operands to move.
2672
2673 // Try to select the most used SGPR. If an SGPR is equal to one of the
2674 // others, we choose that.
2675 //
2676 // e.g.
2677 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2678 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2679
2680 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2681 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2682 SGPRReg = UsedSGPRs[0];
2683 }
2684
2685 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2686 if (UsedSGPRs[1] == UsedSGPRs[2])
2687 SGPRReg = UsedSGPRs[1];
2688 }
2689
2690 return SGPRReg;
2691}
2692
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002693MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2694 MachineBasicBlock *MBB,
2695 MachineBasicBlock::iterator I,
2696 unsigned ValueReg,
2697 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002698 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002699 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002700 getIndirectIndexBegin(*MBB->getParent()));
2701
2702 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2703 .addReg(IndirectBaseReg, RegState::Define)
2704 .addOperand(I->getOperand(0))
2705 .addReg(IndirectBaseReg)
2706 .addReg(OffsetReg)
2707 .addImm(0)
2708 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002709}
2710
2711MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2712 MachineBasicBlock *MBB,
2713 MachineBasicBlock::iterator I,
2714 unsigned ValueReg,
2715 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002716 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002717 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002718 getIndirectIndexBegin(*MBB->getParent()));
2719
2720 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
2721 .addOperand(I->getOperand(0))
2722 .addOperand(I->getOperand(1))
2723 .addReg(IndirectBaseReg)
2724 .addReg(OffsetReg)
2725 .addImm(0);
2726
2727}
2728
2729void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2730 const MachineFunction &MF) const {
2731 int End = getIndirectIndexEnd(MF);
2732 int Begin = getIndirectIndexBegin(MF);
2733
2734 if (End == -1)
2735 return;
2736
2737
2738 for (int Index = Begin; Index <= End; ++Index)
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002739 Reserved.set(AMDGPU::VGPR_32RegClass.getRegister(Index));
Tom Stellard81d871d2013-11-13 23:36:50 +00002740
Tom Stellard415ef6d2013-11-13 23:58:51 +00002741 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002742 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2743
Tom Stellard415ef6d2013-11-13 23:58:51 +00002744 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002745 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2746
Tom Stellard415ef6d2013-11-13 23:58:51 +00002747 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002748 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2749
Tom Stellard415ef6d2013-11-13 23:58:51 +00002750 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002751 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2752
Tom Stellard415ef6d2013-11-13 23:58:51 +00002753 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002754 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002755}
Tom Stellard1aaad692014-07-21 16:55:33 +00002756
Tom Stellard6407e1e2014-08-01 00:32:33 +00002757MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002758 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002759 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2760 if (Idx == -1)
2761 return nullptr;
2762
2763 return &MI.getOperand(Idx);
2764}
Tom Stellard794c8c02014-12-02 17:05:41 +00002765
2766uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
2767 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00002768 if (ST.isAmdHsaOS()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00002769 RsrcDataFormat |= (1ULL << 56);
2770
Tom Stellard4694ed02015-06-26 21:58:42 +00002771 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2772 // Set MTYPE = 2
2773 RsrcDataFormat |= (2ULL << 59);
2774 }
2775
Tom Stellard794c8c02014-12-02 17:05:41 +00002776 return RsrcDataFormat;
2777}