blob: 7d2a52bccc8a4faa987bf32a3094e8a67597ef91 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000045def FP16Denormals : Predicate<"Subtarget.hasFP16Denormals()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000046def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
47def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000048def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000049
Tom Stellard75aadc22012-12-11 21:25:42 +000050def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000051def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Tom Stellardb02094e2014-07-21 15:45:01 +000053let OperandType = "OPERAND_IMMEDIATE" in {
54
Matt Arsenault4d7d3832014-04-15 22:32:49 +000055def u32imm : Operand<i32> {
56 let PrintMethod = "printU32ImmOperand";
57}
58
59def u16imm : Operand<i16> {
60 let PrintMethod = "printU16ImmOperand";
61}
62
63def u8imm : Operand<i8> {
64 let PrintMethod = "printU8ImmOperand";
65}
66
Tom Stellardb02094e2014-07-21 15:45:01 +000067} // End OperandType = "OPERAND_IMMEDIATE"
68
Tom Stellardbc5b5372014-06-13 16:38:59 +000069//===--------------------------------------------------------------------===//
70// Custom Operands
71//===--------------------------------------------------------------------===//
72def brtarget : Operand<OtherVT>;
73
Tom Stellardc0845332013-11-22 23:07:58 +000074//===----------------------------------------------------------------------===//
75// PatLeafs for floating-point comparisons
76//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000077
Tom Stellard0351ea22013-09-28 02:50:50 +000078def COND_OEQ : PatLeaf <
79 (cond),
80 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
81>;
82
Matt Arsenault9cded7a2014-12-11 22:15:35 +000083def COND_ONE : PatLeaf <
84 (cond),
85 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
86>;
87
Tom Stellard0351ea22013-09-28 02:50:50 +000088def COND_OGT : PatLeaf <
89 (cond),
90 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
91>;
92
Tom Stellard0351ea22013-09-28 02:50:50 +000093def COND_OGE : PatLeaf <
94 (cond),
95 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
96>;
97
Tom Stellardc0845332013-11-22 23:07:58 +000098def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000099 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000100 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000101>;
102
Tom Stellardc0845332013-11-22 23:07:58 +0000103def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000104 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000105 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
106>;
107
Tom Stellardc0845332013-11-22 23:07:58 +0000108
109def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
110def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
111
112//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000113// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000114//===----------------------------------------------------------------------===//
115
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000116def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
117def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000118def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
119def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
120def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
121def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
122
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000123// XXX - For some reason R600 version is preferring to use unordered
124// for setne?
125def COND_UNE_NE : PatLeaf <
126 (cond),
127 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
128>;
129
Tom Stellardc0845332013-11-22 23:07:58 +0000130//===----------------------------------------------------------------------===//
131// PatLeafs for signed comparisons
132//===----------------------------------------------------------------------===//
133
134def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
135def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
136def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
137def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
138
139//===----------------------------------------------------------------------===//
140// PatLeafs for integer equality
141//===----------------------------------------------------------------------===//
142
143def COND_EQ : PatLeaf <
144 (cond),
145 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
146>;
147
148def COND_NE : PatLeaf <
149 (cond),
150 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000151>;
152
Christian Konigb19849a2013-02-21 15:17:04 +0000153def COND_NULL : PatLeaf <
154 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000155 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000156>;
157
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000158
159//===----------------------------------------------------------------------===//
160// Misc. PatFrags
161//===----------------------------------------------------------------------===//
162
163class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
164 (ops node:$src0, node:$src1),
165 (op $src0, $src1),
166 [{ return N->hasOneUse(); }]
167>;
168
Wei Ding1041a642016-08-24 14:59:47 +0000169class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
170 (ops node:$src0, node:$src1, node:$src2),
171 (op $src0, $src1, $src2),
172 [{ return N->hasOneUse(); }]
173>;
174
Tom Stellard75aadc22012-12-11 21:25:42 +0000175//===----------------------------------------------------------------------===//
176// Load/Store Pattern Fragments
177//===----------------------------------------------------------------------===//
178
Tom Stellardb02094e2014-07-21 15:45:01 +0000179class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
180 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
181}]>;
182
183class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
184 (ops node:$ptr), (op node:$ptr)
185>;
186
187class PrivateStore <SDPatternOperator op> : PrivateMemOp <
188 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
189>;
190
Tom Stellardb02094e2014-07-21 15:45:01 +0000191def load_private : PrivateLoad <load>;
192
193def truncstorei8_private : PrivateStore <truncstorei8>;
194def truncstorei16_private : PrivateStore <truncstorei16>;
195def store_private : PrivateStore <store>;
196
Tom Stellarda4b746d2016-07-05 16:10:44 +0000197class GlobalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
198 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000199}]>;
200
Tom Stellardbc5b5372014-06-13 16:38:59 +0000201// Global address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000202class GlobalLoad <SDPatternOperator op> : GlobalMemOp <
203 (ops node:$ptr), (op node:$ptr)
204>;
205
206def global_load : GlobalLoad <load>;
207
208// Global address space stores
209class GlobalStore <SDPatternOperator op> : GlobalMemOp <
210 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
211>;
212
213def global_store : GlobalStore <store>;
214def global_store_atomic : GlobalStore<atomic_store>;
215
216
217class ConstantMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
218 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000219}]>;
220
221// Constant address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000222class ConstantLoad <SDPatternOperator op> : ConstantMemOp <
223 (ops node:$ptr), (op node:$ptr)
224>;
225
226def constant_load : ConstantLoad<load>;
227
228class LocalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
229 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000230}]>;
231
Tom Stellarda4b746d2016-07-05 16:10:44 +0000232// Local address space loads
233class LocalLoad <SDPatternOperator op> : LocalMemOp <
234 (ops node:$ptr), (op node:$ptr)
235>;
236
237class LocalStore <SDPatternOperator op> : LocalMemOp <
238 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
239>;
240
241class FlatMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
242 return cast<MemSDNode>(N)->getAddressSPace() == AMDGPUAS::FLAT_ADDRESS;
243}]>;
244
245class FlatLoad <SDPatternOperator op> : FlatMemOp <
246 (ops node:$ptr), (op node:$ptr)
247>;
248
Tom Stellard381a94a2015-05-12 15:00:49 +0000249class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
250 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000251 LoadSDNode *L = cast<LoadSDNode>(N);
252 return L->getExtensionType() == ISD::ZEXTLOAD ||
253 L->getExtensionType() == ISD::EXTLOAD;
254}]>;
255
Tom Stellard381a94a2015-05-12 15:00:49 +0000256def az_extload : AZExtLoadBase <unindexedload>;
257
Tom Stellard33dd04b2013-07-23 01:47:52 +0000258def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
259 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
260}]>;
261
Tom Stellarda4b746d2016-07-05 16:10:44 +0000262def az_extloadi8_global : GlobalLoad <az_extloadi8>;
263def sextloadi8_global : GlobalLoad <sextloadi8>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000264
Tom Stellarda4b746d2016-07-05 16:10:44 +0000265def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
266def sextloadi8_constant : ConstantLoad <sextloadi8>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000267
Tom Stellarda4b746d2016-07-05 16:10:44 +0000268def az_extloadi8_local : LocalLoad <az_extloadi8>;
269def sextloadi8_local : LocalLoad <sextloadi8>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000270
Tom Stellardbc377682015-02-17 16:36:00 +0000271def extloadi8_private : PrivateLoad <az_extloadi8>;
272def sextloadi8_private : PrivateLoad <sextloadi8>;
273
Tom Stellard33dd04b2013-07-23 01:47:52 +0000274def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
275 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
276}]>;
277
Tom Stellarda4b746d2016-07-05 16:10:44 +0000278def az_extloadi16_global : GlobalLoad <az_extloadi16>;
279def sextloadi16_global : GlobalLoad <sextloadi16>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000280
Tom Stellarda4b746d2016-07-05 16:10:44 +0000281def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
282def sextloadi16_constant : ConstantLoad <sextloadi16>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000283
Tom Stellarda4b746d2016-07-05 16:10:44 +0000284def az_extloadi16_local : LocalLoad <az_extloadi16>;
285def sextloadi16_local : LocalLoad <sextloadi16>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000286
Tom Stellardbc377682015-02-17 16:36:00 +0000287def extloadi16_private : PrivateLoad <az_extloadi16>;
288def sextloadi16_private : PrivateLoad <sextloadi16>;
289
Tom Stellard31209cc2013-07-15 19:00:09 +0000290def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
291 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
292}]>;
293
Tom Stellarda4b746d2016-07-05 16:10:44 +0000294def az_extloadi32_global : GlobalLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000295
Tom Stellarda4b746d2016-07-05 16:10:44 +0000296def az_extloadi32_flat : FlatLoad <az_extloadi32>;
Matt Arsenault3f981402014-09-15 15:41:53 +0000297
Tom Stellarda4b746d2016-07-05 16:10:44 +0000298def az_extloadi32_constant : ConstantLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000299
Tom Stellarda4b746d2016-07-05 16:10:44 +0000300def truncstorei8_global : GlobalStore <truncstorei8>;
301def truncstorei16_global : GlobalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000302
Tom Stellarda4b746d2016-07-05 16:10:44 +0000303def local_store : LocalStore <store>;
304def truncstorei8_local : LocalStore <truncstorei8>;
305def truncstorei16_local : LocalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000306
Tom Stellarda4b746d2016-07-05 16:10:44 +0000307def local_load : LocalLoad <load>;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000308
Tom Stellardf3fc5552014-08-22 18:49:35 +0000309class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
310 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
311}]>;
312
313def local_load_aligned8bytes : Aligned8Bytes <
314 (ops node:$ptr), (local_load node:$ptr)
315>;
316
317def local_store_aligned8bytes : Aligned8Bytes <
318 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
319>;
Matt Arsenault72574102014-06-11 18:08:34 +0000320
321class local_binary_atomic_op<SDNode atomic_op> :
322 PatFrag<(ops node:$ptr, node:$value),
323 (atomic_op node:$ptr, node:$value), [{
324 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000325}]>;
326
Matt Arsenault72574102014-06-11 18:08:34 +0000327
328def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
329def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
330def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
331def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
332def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
333def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
334def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
335def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
336def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
337def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
338def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000339
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000340def mskor_global : PatFrag<(ops node:$val, node:$ptr),
341 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000342 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000343}]>;
344
Tom Stellard381a94a2015-05-12 15:00:49 +0000345multiclass AtomicCmpSwapLocal <SDNode cmp_swap_node> {
Matt Arsenault3f981402014-09-15 15:41:53 +0000346
Tom Stellard381a94a2015-05-12 15:00:49 +0000347 def _32_local : PatFrag <
348 (ops node:$ptr, node:$cmp, node:$swap),
349 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
350 AtomicSDNode *AN = cast<AtomicSDNode>(N);
351 return AN->getMemoryVT() == MVT::i32 &&
352 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
353 }]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000354
Tom Stellard381a94a2015-05-12 15:00:49 +0000355 def _64_local : PatFrag<
356 (ops node:$ptr, node:$cmp, node:$swap),
357 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
358 AtomicSDNode *AN = cast<AtomicSDNode>(N);
359 return AN->getMemoryVT() == MVT::i64 &&
360 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
361 }]>;
362}
363
364defm atomic_cmp_swap : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000365
Jan Vesely206a5102016-12-23 15:34:51 +0000366multiclass global_binary_atomic_op<SDNode atomic_op> {
367 def "" : PatFrag<
368 (ops node:$ptr, node:$value),
369 (atomic_op node:$ptr, node:$value),
370 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000371
Jan Vesely206a5102016-12-23 15:34:51 +0000372 def _noret : PatFrag<
373 (ops node:$ptr, node:$value),
374 (atomic_op node:$ptr, node:$value),
375 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000376
Jan Vesely206a5102016-12-23 15:34:51 +0000377 def _ret : PatFrag<
378 (ops node:$ptr, node:$value),
379 (atomic_op node:$ptr, node:$value),
380 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
381}
382
383defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
384defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
385defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
386defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
387defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
388defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
389defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
390defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
391defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
392defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
393
394//legacy
395def AMDGPUatomic_cmp_swap_global : PatFrag<
396 (ops node:$ptr, node:$value),
397 (AMDGPUatomic_cmp_swap node:$ptr, node:$value),
398 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
399
400def atomic_cmp_swap_global : PatFrag<
401 (ops node:$ptr, node:$cmp, node:$value),
402 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
403 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
404
405def atomic_cmp_swap_global_noret : PatFrag<
406 (ops node:$ptr, node:$cmp, node:$value),
407 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
408 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
409
410def atomic_cmp_swap_global_ret : PatFrag<
411 (ops node:$ptr, node:$cmp, node:$value),
412 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
413 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000414
Tom Stellardb4a313a2014-08-01 00:32:39 +0000415//===----------------------------------------------------------------------===//
416// Misc Pattern Fragments
417//===----------------------------------------------------------------------===//
418
Tom Stellard75aadc22012-12-11 21:25:42 +0000419class Constants {
420int TWO_PI = 0x40c90fdb;
421int PI = 0x40490fdb;
422int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000423int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000424int FP16_ONE = 0x3C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000425int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000426int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000427int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000428int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000429}
430def CONST : Constants;
431
432def FP_ZERO : PatLeaf <
433 (fpimm),
434 [{return N->getValueAPF().isZero();}]
435>;
436
437def FP_ONE : PatLeaf <
438 (fpimm),
439 [{return N->isExactlyValue(1.0);}]
440>;
441
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000442def FP_HALF : PatLeaf <
443 (fpimm),
444 [{return N->isExactlyValue(0.5);}]
445>;
446
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000447let isCodeGenOnly = 1, isPseudo = 1 in {
448
449let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000450
451class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
452 (outs rc:$dst),
453 (ins rc:$src0),
454 "CLAMP $dst, $src0",
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000455 [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000456>;
457
458class FABS <RegisterClass rc> : AMDGPUShaderInst <
459 (outs rc:$dst),
460 (ins rc:$src0),
461 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000462 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000463>;
464
465class FNEG <RegisterClass rc> : AMDGPUShaderInst <
466 (outs rc:$dst),
467 (ins rc:$src0),
468 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000469 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000470>;
471
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000472} // usesCustomInserter = 1
473
474multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
475 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000476let UseNamedOperandTable = 1 in {
477
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000478 def RegisterLoad : AMDGPUShaderInst <
479 (outs dstClass:$dst),
480 (ins addrClass:$addr, i32imm:$chan),
481 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000482 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000483 > {
484 let isRegisterLoad = 1;
485 }
486
487 def RegisterStore : AMDGPUShaderInst <
488 (outs),
489 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
490 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000491 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000492 > {
493 let isRegisterStore = 1;
494 }
495}
Tom Stellard81d871d2013-11-13 23:36:50 +0000496}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000497
498} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000499
500/* Generic helper patterns for intrinsics */
501/* -------------------------------------- */
502
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000503class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
504 : Pat <
505 (fpow f32:$src0, f32:$src1),
506 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000507>;
508
509/* Other helper patterns */
510/* --------------------- */
511
512/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000513class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000514 SubRegIndex sub_reg>
515 : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000516 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000517 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000518>;
519
520/* Insert element pattern */
521class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000522 int sub_idx, SubRegIndex sub_reg>
523 : Pat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000524 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000525 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000526>;
527
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000528// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
529// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000530// bitconvert pattern
531class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
532 (dt (bitconvert (st rc:$src0))),
533 (dt rc:$src0)
534>;
535
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000536// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
537// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000538class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
539 (vt (AMDGPUdwordaddr (vt rc:$addr))),
540 (vt rc:$addr)
541>;
542
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000543// BFI_INT patterns
544
Matt Arsenault7d858d82014-11-02 23:46:54 +0000545multiclass BFIPatterns <Instruction BFI_INT,
546 Instruction LoadImm32,
547 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000548 // Definition from ISA doc:
549 // (y & x) | (z & ~x)
550 def : Pat <
551 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
552 (BFI_INT $x, $y, $z)
553 >;
554
555 // SHA-256 Ch function
556 // z ^ (x & (y ^ z))
557 def : Pat <
558 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
559 (BFI_INT $x, $y, $z)
560 >;
561
Matt Arsenault6e439652014-06-10 19:00:20 +0000562 def : Pat <
563 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000564 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000565 >;
566
567 def : Pat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000568 (f32 (fcopysign f32:$src0, f64:$src1)),
569 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
570 (i32 (EXTRACT_SUBREG $src1, sub1)))
571 >;
572
573 def : Pat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000574 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000575 (REG_SEQUENCE RC64,
576 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000577 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000578 (i32 (EXTRACT_SUBREG $src0, sub1)),
579 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
580 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000581
582 def : Pat <
583 (f64 (fcopysign f64:$src0, f32:$src1)),
584 (REG_SEQUENCE RC64,
585 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000586 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000587 (i32 (EXTRACT_SUBREG $src0, sub1)),
588 $src1), sub1)
589 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000590}
591
Tom Stellardeac65dd2013-05-03 17:21:20 +0000592// SHA-256 Ma patterns
593
594// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
595class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
596 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
597 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
598>;
599
Tom Stellard2b971eb2013-05-10 02:09:45 +0000600// Bitfield extract patterns
601
Marek Olsak949f5da2015-03-24 13:40:34 +0000602def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
603 return isMask_32(N->getZExtValue());
604}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000605
Marek Olsak949f5da2015-03-24 13:40:34 +0000606def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000607 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000608 MVT::i32);
609}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000610
Marek Olsak949f5da2015-03-24 13:40:34 +0000611class BFEPattern <Instruction BFE, Instruction MOV> : Pat <
612 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
613 (BFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
Tom Stellard2b971eb2013-05-10 02:09:45 +0000614>;
615
Tom Stellard5643c4a2013-05-20 15:02:19 +0000616// rotr pattern
617class ROTRPattern <Instruction BIT_ALIGN> : Pat <
618 (rotr i32:$src0, i32:$src1),
619 (BIT_ALIGN $src0, $src0, $src1)
620>;
621
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000622// This matches 16 permutations of
623// max(min(x, y), min(max(x, y), z))
624class IntMed3Pat<Instruction med3Inst,
625 SDPatternOperator max,
626 SDPatternOperator max_oneuse,
627 SDPatternOperator min_oneuse> : Pat<
628 (max (min_oneuse i32:$src0, i32:$src1),
629 (min_oneuse (max_oneuse i32:$src0, i32:$src1), i32:$src2)),
630 (med3Inst $src0, $src1, $src2)
631>;
632
633let Properties = [SDNPCommutative, SDNPAssociative] in {
634def smax_oneuse : HasOneUseBinOp<smax>;
635def smin_oneuse : HasOneUseBinOp<smin>;
636def umax_oneuse : HasOneUseBinOp<umax>;
637def umin_oneuse : HasOneUseBinOp<umin>;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000638def fminnum_oneuse : HasOneUseBinOp<fminnum>;
639def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
Matt Arsenault9dba9bd2017-02-02 02:27:04 +0000640def and_oneuse : HasOneUseBinOp<and>;
641def or_oneuse : HasOneUseBinOp<or>;
642def xor_oneuse : HasOneUseBinOp<xor>;
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000643} // Properties = [SDNPCommutative, SDNPAssociative]
644
Matt Arsenaultf0031982017-01-12 07:17:28 +0000645def sub_oneuse : HasOneUseBinOp<sub>;
646
Wei Ding1041a642016-08-24 14:59:47 +0000647def select_oneuse : HasOneUseTernaryOp<select>;
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000648
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000649// Special conversion patterns
650
651def cvt_rpi_i32_f32 : PatFrag <
652 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000653 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
654 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000655>;
656
657def cvt_flr_i32_f32 : PatFrag <
658 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000659 (fp_to_sint (ffloor $src)),
660 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000661>;
662
Matt Arsenaulteb260202014-05-22 18:00:15 +0000663class IMad24Pat<Instruction Inst> : Pat <
664 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
665 (Inst $src0, $src1, $src2)
666>;
667
668class UMad24Pat<Instruction Inst> : Pat <
669 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
670 (Inst $src0, $src1, $src2)
671>;
672
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000673class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
674 (fdiv FP_ONE, vt:$src),
675 (RcpInst $src)
676>;
677
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000678class RsqPat<Instruction RsqInst, ValueType vt> : Pat <
679 (AMDGPUrcp (fsqrt vt:$src)),
680 (RsqInst $src)
681>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000682
Tom Stellard75aadc22012-12-11 21:25:42 +0000683include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000684include "R700Instructions.td"
685include "EvergreenInstructions.td"
686include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
688include "SIInstrInfo.td"
689