Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains instruction defs that are common to all hw codegen |
| 11 | // targets. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Matt Arsenault | 648e422 | 2016-07-14 05:23:23 +0000 | [diff] [blame] | 15 | class AMDGPUInst <dag outs, dag ins, string asm = "", |
| 16 | list<dag> pattern = []> : Instruction { |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 17 | field bit isRegisterLoad = 0; |
| 18 | field bit isRegisterStore = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 19 | |
| 20 | let Namespace = "AMDGPU"; |
| 21 | let OutOperandList = outs; |
| 22 | let InOperandList = ins; |
| 23 | let AsmString = asm; |
| 24 | let Pattern = pattern; |
| 25 | let Itinerary = NullALU; |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 26 | |
Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 27 | // SoftFail is a field the disassembler can use to provide a way for |
| 28 | // instructions to not match without killing the whole decode process. It is |
| 29 | // mainly used for ARM, but Tablegen expects this field to exist or it fails |
| 30 | // to build the decode table. |
| 31 | field bits<64> SoftFail = 0; |
| 32 | |
| 33 | let DecoderNamespace = Namespace; |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 34 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 35 | let TSFlags{63} = isRegisterLoad; |
| 36 | let TSFlags{62} = isRegisterStore; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 37 | } |
| 38 | |
Matt Arsenault | 648e422 | 2016-07-14 05:23:23 +0000 | [diff] [blame] | 39 | class AMDGPUShaderInst <dag outs, dag ins, string asm = "", |
| 40 | list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 41 | |
| 42 | field bits<32> Inst = 0xffffffff; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 43 | } |
| 44 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 45 | def FP16Denormals : Predicate<"Subtarget.hasFP16Denormals()">; |
Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 46 | def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">; |
| 47 | def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">; |
Matt Arsenault | 1d07774 | 2014-07-15 20:18:24 +0000 | [diff] [blame] | 48 | def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">; |
Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 49 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 50 | def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>; |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 51 | def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 52 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 53 | let OperandType = "OPERAND_IMMEDIATE" in { |
| 54 | |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 55 | def u32imm : Operand<i32> { |
| 56 | let PrintMethod = "printU32ImmOperand"; |
| 57 | } |
| 58 | |
| 59 | def u16imm : Operand<i16> { |
| 60 | let PrintMethod = "printU16ImmOperand"; |
| 61 | } |
| 62 | |
| 63 | def u8imm : Operand<i8> { |
| 64 | let PrintMethod = "printU8ImmOperand"; |
| 65 | } |
| 66 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 67 | } // End OperandType = "OPERAND_IMMEDIATE" |
| 68 | |
Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 69 | //===--------------------------------------------------------------------===// |
| 70 | // Custom Operands |
| 71 | //===--------------------------------------------------------------------===// |
| 72 | def brtarget : Operand<OtherVT>; |
| 73 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 74 | //===----------------------------------------------------------------------===// |
| 75 | // PatLeafs for floating-point comparisons |
| 76 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 77 | |
Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 78 | def COND_OEQ : PatLeaf < |
| 79 | (cond), |
| 80 | [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}] |
| 81 | >; |
| 82 | |
Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 83 | def COND_ONE : PatLeaf < |
| 84 | (cond), |
| 85 | [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}] |
| 86 | >; |
| 87 | |
Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 88 | def COND_OGT : PatLeaf < |
| 89 | (cond), |
| 90 | [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}] |
| 91 | >; |
| 92 | |
Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 93 | def COND_OGE : PatLeaf < |
| 94 | (cond), |
| 95 | [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}] |
| 96 | >; |
| 97 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 98 | def COND_OLT : PatLeaf < |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 99 | (cond), |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 100 | [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 101 | >; |
| 102 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 103 | def COND_OLE : PatLeaf < |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 104 | (cond), |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 105 | [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}] |
| 106 | >; |
| 107 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 108 | |
| 109 | def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>; |
| 110 | def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>; |
| 111 | |
| 112 | //===----------------------------------------------------------------------===// |
Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 113 | // PatLeafs for unsigned / unordered comparisons |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 114 | //===----------------------------------------------------------------------===// |
| 115 | |
Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 116 | def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>; |
| 117 | def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>; |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 118 | def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>; |
| 119 | def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>; |
| 120 | def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>; |
| 121 | def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>; |
| 122 | |
Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 123 | // XXX - For some reason R600 version is preferring to use unordered |
| 124 | // for setne? |
| 125 | def COND_UNE_NE : PatLeaf < |
| 126 | (cond), |
| 127 | [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}] |
| 128 | >; |
| 129 | |
Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 130 | //===----------------------------------------------------------------------===// |
| 131 | // PatLeafs for signed comparisons |
| 132 | //===----------------------------------------------------------------------===// |
| 133 | |
| 134 | def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>; |
| 135 | def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>; |
| 136 | def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>; |
| 137 | def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>; |
| 138 | |
| 139 | //===----------------------------------------------------------------------===// |
| 140 | // PatLeafs for integer equality |
| 141 | //===----------------------------------------------------------------------===// |
| 142 | |
| 143 | def COND_EQ : PatLeaf < |
| 144 | (cond), |
| 145 | [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}] |
| 146 | >; |
| 147 | |
| 148 | def COND_NE : PatLeaf < |
| 149 | (cond), |
| 150 | [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 151 | >; |
| 152 | |
Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 153 | def COND_NULL : PatLeaf < |
| 154 | (cond), |
Tom Stellard | aa9a1a8 | 2014-08-01 02:05:57 +0000 | [diff] [blame] | 155 | [{(void)N; return false;}] |
Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 156 | >; |
| 157 | |
Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 158 | |
| 159 | //===----------------------------------------------------------------------===// |
| 160 | // Misc. PatFrags |
| 161 | //===----------------------------------------------------------------------===// |
| 162 | |
| 163 | class HasOneUseBinOp<SDPatternOperator op> : PatFrag< |
| 164 | (ops node:$src0, node:$src1), |
| 165 | (op $src0, $src1), |
| 166 | [{ return N->hasOneUse(); }] |
| 167 | >; |
| 168 | |
Wei Ding | 1041a64 | 2016-08-24 14:59:47 +0000 | [diff] [blame] | 169 | class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag< |
| 170 | (ops node:$src0, node:$src1, node:$src2), |
| 171 | (op $src0, $src1, $src2), |
| 172 | [{ return N->hasOneUse(); }] |
| 173 | >; |
| 174 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 175 | //===----------------------------------------------------------------------===// |
| 176 | // Load/Store Pattern Fragments |
| 177 | //===----------------------------------------------------------------------===// |
| 178 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 179 | class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 180 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS; |
| 181 | }]>; |
| 182 | |
| 183 | class PrivateLoad <SDPatternOperator op> : PrivateMemOp < |
| 184 | (ops node:$ptr), (op node:$ptr) |
| 185 | >; |
| 186 | |
| 187 | class PrivateStore <SDPatternOperator op> : PrivateMemOp < |
| 188 | (ops node:$value, node:$ptr), (op node:$value, node:$ptr) |
| 189 | >; |
| 190 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 191 | def load_private : PrivateLoad <load>; |
| 192 | |
| 193 | def truncstorei8_private : PrivateStore <truncstorei8>; |
| 194 | def truncstorei16_private : PrivateStore <truncstorei16>; |
| 195 | def store_private : PrivateStore <store>; |
| 196 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 197 | class GlobalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 198 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS; |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 199 | }]>; |
| 200 | |
Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 201 | // Global address space loads |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 202 | class GlobalLoad <SDPatternOperator op> : GlobalMemOp < |
| 203 | (ops node:$ptr), (op node:$ptr) |
| 204 | >; |
| 205 | |
| 206 | def global_load : GlobalLoad <load>; |
| 207 | |
| 208 | // Global address space stores |
| 209 | class GlobalStore <SDPatternOperator op> : GlobalMemOp < |
| 210 | (ops node:$value, node:$ptr), (op node:$value, node:$ptr) |
| 211 | >; |
| 212 | |
| 213 | def global_store : GlobalStore <store>; |
| 214 | def global_store_atomic : GlobalStore<atomic_store>; |
| 215 | |
| 216 | |
| 217 | class ConstantMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 218 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS; |
Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 219 | }]>; |
| 220 | |
| 221 | // Constant address space loads |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 222 | class ConstantLoad <SDPatternOperator op> : ConstantMemOp < |
| 223 | (ops node:$ptr), (op node:$ptr) |
| 224 | >; |
| 225 | |
| 226 | def constant_load : ConstantLoad<load>; |
| 227 | |
| 228 | class LocalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 229 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; |
Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 230 | }]>; |
| 231 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 232 | // Local address space loads |
| 233 | class LocalLoad <SDPatternOperator op> : LocalMemOp < |
| 234 | (ops node:$ptr), (op node:$ptr) |
| 235 | >; |
| 236 | |
| 237 | class LocalStore <SDPatternOperator op> : LocalMemOp < |
| 238 | (ops node:$value, node:$ptr), (op node:$value, node:$ptr) |
| 239 | >; |
| 240 | |
| 241 | class FlatMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 242 | return cast<MemSDNode>(N)->getAddressSPace() == AMDGPUAS::FLAT_ADDRESS; |
| 243 | }]>; |
| 244 | |
| 245 | class FlatLoad <SDPatternOperator op> : FlatMemOp < |
| 246 | (ops node:$ptr), (op node:$ptr) |
| 247 | >; |
| 248 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 249 | class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr), |
| 250 | (ld_node node:$ptr), [{ |
Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 251 | LoadSDNode *L = cast<LoadSDNode>(N); |
| 252 | return L->getExtensionType() == ISD::ZEXTLOAD || |
| 253 | L->getExtensionType() == ISD::EXTLOAD; |
| 254 | }]>; |
| 255 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 256 | def az_extload : AZExtLoadBase <unindexedload>; |
| 257 | |
Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 258 | def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 259 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8; |
| 260 | }]>; |
| 261 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 262 | def az_extloadi8_global : GlobalLoad <az_extloadi8>; |
| 263 | def sextloadi8_global : GlobalLoad <sextloadi8>; |
Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 264 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 265 | def az_extloadi8_constant : ConstantLoad <az_extloadi8>; |
| 266 | def sextloadi8_constant : ConstantLoad <sextloadi8>; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 267 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 268 | def az_extloadi8_local : LocalLoad <az_extloadi8>; |
| 269 | def sextloadi8_local : LocalLoad <sextloadi8>; |
Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 270 | |
Tom Stellard | bc37768 | 2015-02-17 16:36:00 +0000 | [diff] [blame] | 271 | def extloadi8_private : PrivateLoad <az_extloadi8>; |
| 272 | def sextloadi8_private : PrivateLoad <sextloadi8>; |
| 273 | |
Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 274 | def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 275 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16; |
| 276 | }]>; |
| 277 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 278 | def az_extloadi16_global : GlobalLoad <az_extloadi16>; |
| 279 | def sextloadi16_global : GlobalLoad <sextloadi16>; |
Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 280 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 281 | def az_extloadi16_constant : ConstantLoad <az_extloadi16>; |
| 282 | def sextloadi16_constant : ConstantLoad <sextloadi16>; |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 283 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 284 | def az_extloadi16_local : LocalLoad <az_extloadi16>; |
| 285 | def sextloadi16_local : LocalLoad <sextloadi16>; |
Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 286 | |
Tom Stellard | bc37768 | 2015-02-17 16:36:00 +0000 | [diff] [blame] | 287 | def extloadi16_private : PrivateLoad <az_extloadi16>; |
| 288 | def sextloadi16_private : PrivateLoad <sextloadi16>; |
| 289 | |
Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 290 | def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 291 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32; |
| 292 | }]>; |
| 293 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 294 | def az_extloadi32_global : GlobalLoad <az_extloadi32>; |
Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 295 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 296 | def az_extloadi32_flat : FlatLoad <az_extloadi32>; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 297 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 298 | def az_extloadi32_constant : ConstantLoad <az_extloadi32>; |
Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 299 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 300 | def truncstorei8_global : GlobalStore <truncstorei8>; |
| 301 | def truncstorei16_global : GlobalStore <truncstorei16>; |
Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 302 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 303 | def local_store : LocalStore <store>; |
| 304 | def truncstorei8_local : LocalStore <truncstorei8>; |
| 305 | def truncstorei16_local : LocalStore <truncstorei16>; |
Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 306 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 307 | def local_load : LocalLoad <load>; |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 308 | |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 309 | class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 310 | return cast<MemSDNode>(N)->getAlignment() % 8 == 0; |
| 311 | }]>; |
| 312 | |
| 313 | def local_load_aligned8bytes : Aligned8Bytes < |
| 314 | (ops node:$ptr), (local_load node:$ptr) |
| 315 | >; |
| 316 | |
| 317 | def local_store_aligned8bytes : Aligned8Bytes < |
| 318 | (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr) |
| 319 | >; |
Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 320 | |
| 321 | class local_binary_atomic_op<SDNode atomic_op> : |
| 322 | PatFrag<(ops node:$ptr, node:$value), |
| 323 | (atomic_op node:$ptr, node:$value), [{ |
| 324 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; |
Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 325 | }]>; |
| 326 | |
Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 327 | |
| 328 | def atomic_swap_local : local_binary_atomic_op<atomic_swap>; |
| 329 | def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>; |
| 330 | def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>; |
| 331 | def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>; |
| 332 | def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>; |
| 333 | def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>; |
| 334 | def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>; |
| 335 | def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>; |
| 336 | def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>; |
| 337 | def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>; |
| 338 | def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>; |
Aaron Watry | 372cecf | 2013-09-06 20:17:42 +0000 | [diff] [blame] | 339 | |
Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 340 | def mskor_global : PatFrag<(ops node:$val, node:$ptr), |
| 341 | (AMDGPUstore_mskor node:$val, node:$ptr), [{ |
Benjamin Kramer | 619c4e5 | 2015-04-10 11:24:51 +0000 | [diff] [blame] | 342 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS; |
Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 343 | }]>; |
| 344 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 345 | multiclass AtomicCmpSwapLocal <SDNode cmp_swap_node> { |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 346 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 347 | def _32_local : PatFrag < |
| 348 | (ops node:$ptr, node:$cmp, node:$swap), |
| 349 | (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{ |
| 350 | AtomicSDNode *AN = cast<AtomicSDNode>(N); |
| 351 | return AN->getMemoryVT() == MVT::i32 && |
| 352 | AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; |
| 353 | }]>; |
Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 354 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 355 | def _64_local : PatFrag< |
| 356 | (ops node:$ptr, node:$cmp, node:$swap), |
| 357 | (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{ |
| 358 | AtomicSDNode *AN = cast<AtomicSDNode>(N); |
| 359 | return AN->getMemoryVT() == MVT::i64 && |
| 360 | AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; |
| 361 | }]>; |
| 362 | } |
| 363 | |
| 364 | defm atomic_cmp_swap : AtomicCmpSwapLocal <atomic_cmp_swap>; |
Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 365 | |
Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 366 | multiclass global_binary_atomic_op<SDNode atomic_op> { |
| 367 | def "" : PatFrag< |
| 368 | (ops node:$ptr, node:$value), |
| 369 | (atomic_op node:$ptr, node:$value), |
| 370 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 371 | |
Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 372 | def _noret : PatFrag< |
| 373 | (ops node:$ptr, node:$value), |
| 374 | (atomic_op node:$ptr, node:$value), |
| 375 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 376 | |
Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 377 | def _ret : PatFrag< |
| 378 | (ops node:$ptr, node:$value), |
| 379 | (atomic_op node:$ptr, node:$value), |
| 380 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>; |
| 381 | } |
| 382 | |
| 383 | defm atomic_swap_global : global_binary_atomic_op<atomic_swap>; |
| 384 | defm atomic_add_global : global_binary_atomic_op<atomic_load_add>; |
| 385 | defm atomic_and_global : global_binary_atomic_op<atomic_load_and>; |
| 386 | defm atomic_max_global : global_binary_atomic_op<atomic_load_max>; |
| 387 | defm atomic_min_global : global_binary_atomic_op<atomic_load_min>; |
| 388 | defm atomic_or_global : global_binary_atomic_op<atomic_load_or>; |
| 389 | defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>; |
| 390 | defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>; |
| 391 | defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>; |
| 392 | defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>; |
| 393 | |
| 394 | //legacy |
| 395 | def AMDGPUatomic_cmp_swap_global : PatFrag< |
| 396 | (ops node:$ptr, node:$value), |
| 397 | (AMDGPUatomic_cmp_swap node:$ptr, node:$value), |
| 398 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>; |
| 399 | |
| 400 | def atomic_cmp_swap_global : PatFrag< |
| 401 | (ops node:$ptr, node:$cmp, node:$value), |
| 402 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value), |
| 403 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>; |
| 404 | |
| 405 | def atomic_cmp_swap_global_noret : PatFrag< |
| 406 | (ops node:$ptr, node:$cmp, node:$value), |
| 407 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value), |
| 408 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>; |
| 409 | |
| 410 | def atomic_cmp_swap_global_ret : PatFrag< |
| 411 | (ops node:$ptr, node:$cmp, node:$value), |
| 412 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value), |
| 413 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>; |
Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 414 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 415 | //===----------------------------------------------------------------------===// |
| 416 | // Misc Pattern Fragments |
| 417 | //===----------------------------------------------------------------------===// |
| 418 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 419 | class Constants { |
| 420 | int TWO_PI = 0x40c90fdb; |
| 421 | int PI = 0x40490fdb; |
| 422 | int TWO_PI_INV = 0x3e22f983; |
NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 423 | int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding |
Matt Arsenault | ce84130 | 2016-12-22 03:05:37 +0000 | [diff] [blame] | 424 | int FP16_ONE = 0x3C00; |
Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 425 | int FP32_ONE = 0x3f800000; |
Matt Arsenault | 7fb961f | 2016-07-22 17:01:21 +0000 | [diff] [blame] | 426 | int FP32_NEG_ONE = 0xbf800000; |
Matt Arsenault | 9cd9071 | 2016-04-14 01:42:16 +0000 | [diff] [blame] | 427 | int FP64_ONE = 0x3ff0000000000000; |
Matt Arsenault | 7fb961f | 2016-07-22 17:01:21 +0000 | [diff] [blame] | 428 | int FP64_NEG_ONE = 0xbff0000000000000; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 429 | } |
| 430 | def CONST : Constants; |
| 431 | |
| 432 | def FP_ZERO : PatLeaf < |
| 433 | (fpimm), |
| 434 | [{return N->getValueAPF().isZero();}] |
| 435 | >; |
| 436 | |
| 437 | def FP_ONE : PatLeaf < |
| 438 | (fpimm), |
| 439 | [{return N->isExactlyValue(1.0);}] |
| 440 | >; |
| 441 | |
Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 442 | def FP_HALF : PatLeaf < |
| 443 | (fpimm), |
| 444 | [{return N->isExactlyValue(0.5);}] |
| 445 | >; |
| 446 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 447 | let isCodeGenOnly = 1, isPseudo = 1 in { |
| 448 | |
| 449 | let usesCustomInserter = 1 in { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 450 | |
| 451 | class CLAMP <RegisterClass rc> : AMDGPUShaderInst < |
| 452 | (outs rc:$dst), |
| 453 | (ins rc:$src0), |
| 454 | "CLAMP $dst, $src0", |
Matt Arsenault | 5d47d4a | 2014-06-12 21:15:44 +0000 | [diff] [blame] | 455 | [(set f32:$dst, (AMDGPUclamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 456 | >; |
| 457 | |
| 458 | class FABS <RegisterClass rc> : AMDGPUShaderInst < |
| 459 | (outs rc:$dst), |
| 460 | (ins rc:$src0), |
| 461 | "FABS $dst, $src0", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 462 | [(set f32:$dst, (fabs f32:$src0))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 463 | >; |
| 464 | |
| 465 | class FNEG <RegisterClass rc> : AMDGPUShaderInst < |
| 466 | (outs rc:$dst), |
| 467 | (ins rc:$src0), |
| 468 | "FNEG $dst, $src0", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 469 | [(set f32:$dst, (fneg f32:$src0))] |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 470 | >; |
| 471 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 472 | } // usesCustomInserter = 1 |
| 473 | |
| 474 | multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass, |
| 475 | ComplexPattern addrPat> { |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 476 | let UseNamedOperandTable = 1 in { |
| 477 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 478 | def RegisterLoad : AMDGPUShaderInst < |
| 479 | (outs dstClass:$dst), |
| 480 | (ins addrClass:$addr, i32imm:$chan), |
| 481 | "RegisterLoad $dst, $addr", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 482 | [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))] |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 483 | > { |
| 484 | let isRegisterLoad = 1; |
| 485 | } |
| 486 | |
| 487 | def RegisterStore : AMDGPUShaderInst < |
| 488 | (outs), |
| 489 | (ins dstClass:$val, addrClass:$addr, i32imm:$chan), |
| 490 | "RegisterStore $val, $addr", |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 491 | [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))] |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 492 | > { |
| 493 | let isRegisterStore = 1; |
| 494 | } |
| 495 | } |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 496 | } |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 497 | |
| 498 | } // End isCodeGenOnly = 1, isPseudo = 1 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 499 | |
| 500 | /* Generic helper patterns for intrinsics */ |
| 501 | /* -------------------------------------- */ |
| 502 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 503 | class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul> |
| 504 | : Pat < |
| 505 | (fpow f32:$src0, f32:$src1), |
| 506 | (exp_ieee (mul f32:$src1, (log_ieee f32:$src0))) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 507 | >; |
| 508 | |
| 509 | /* Other helper patterns */ |
| 510 | /* --------------------- */ |
| 511 | |
| 512 | /* Extract element pattern */ |
Matt Arsenault | 530dde4 | 2014-02-26 23:00:58 +0000 | [diff] [blame] | 513 | class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 514 | SubRegIndex sub_reg> |
| 515 | : Pat< |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 516 | (sub_type (extractelt vec_type:$src, sub_idx)), |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 517 | (EXTRACT_SUBREG $src, sub_reg) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 518 | >; |
| 519 | |
| 520 | /* Insert element pattern */ |
| 521 | class Insert_Element <ValueType elem_type, ValueType vec_type, |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 522 | int sub_idx, SubRegIndex sub_reg> |
| 523 | : Pat < |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 524 | (insertelt vec_type:$vec, elem_type:$elem, sub_idx), |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 525 | (INSERT_SUBREG $vec, $elem, sub_reg) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 526 | >; |
| 527 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 528 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer |
| 529 | // can handle COPY instructions. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 530 | // bitconvert pattern |
| 531 | class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat < |
| 532 | (dt (bitconvert (st rc:$src0))), |
| 533 | (dt rc:$src0) |
| 534 | >; |
| 535 | |
Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 536 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer |
| 537 | // can handle COPY instructions. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 538 | class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat < |
| 539 | (vt (AMDGPUdwordaddr (vt rc:$addr))), |
| 540 | (vt rc:$addr) |
| 541 | >; |
| 542 | |
Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 543 | // BFI_INT patterns |
| 544 | |
Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 545 | multiclass BFIPatterns <Instruction BFI_INT, |
| 546 | Instruction LoadImm32, |
| 547 | RegisterClass RC64> { |
Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 548 | // Definition from ISA doc: |
| 549 | // (y & x) | (z & ~x) |
| 550 | def : Pat < |
| 551 | (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))), |
| 552 | (BFI_INT $x, $y, $z) |
| 553 | >; |
| 554 | |
| 555 | // SHA-256 Ch function |
| 556 | // z ^ (x & (y ^ z)) |
| 557 | def : Pat < |
| 558 | (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))), |
| 559 | (BFI_INT $x, $y, $z) |
| 560 | >; |
| 561 | |
Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 562 | def : Pat < |
| 563 | (fcopysign f32:$src0, f32:$src1), |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 564 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1) |
Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 565 | >; |
| 566 | |
| 567 | def : Pat < |
Konstantin Zhuravlyov | 7d88275 | 2017-01-13 19:49:25 +0000 | [diff] [blame] | 568 | (f32 (fcopysign f32:$src0, f64:$src1)), |
| 569 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, |
| 570 | (i32 (EXTRACT_SUBREG $src1, sub1))) |
| 571 | >; |
| 572 | |
| 573 | def : Pat < |
Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 574 | (f64 (fcopysign f64:$src0, f64:$src1)), |
Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 575 | (REG_SEQUENCE RC64, |
| 576 | (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 577 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), |
Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 578 | (i32 (EXTRACT_SUBREG $src0, sub1)), |
| 579 | (i32 (EXTRACT_SUBREG $src1, sub1))), sub1) |
| 580 | >; |
Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 581 | |
| 582 | def : Pat < |
| 583 | (f64 (fcopysign f64:$src0, f32:$src1)), |
| 584 | (REG_SEQUENCE RC64, |
| 585 | (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 586 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), |
Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 587 | (i32 (EXTRACT_SUBREG $src0, sub1)), |
| 588 | $src1), sub1) |
| 589 | >; |
Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 590 | } |
| 591 | |
Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 592 | // SHA-256 Ma patterns |
| 593 | |
| 594 | // ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y |
| 595 | class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat < |
| 596 | (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))), |
| 597 | (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y) |
| 598 | >; |
| 599 | |
Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 600 | // Bitfield extract patterns |
| 601 | |
Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 602 | def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{ |
| 603 | return isMask_32(N->getZExtValue()); |
| 604 | }]>; |
Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 605 | |
Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 606 | def IMMPopCount : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 607 | return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N), |
Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 608 | MVT::i32); |
| 609 | }]>; |
Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 610 | |
Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 611 | class BFEPattern <Instruction BFE, Instruction MOV> : Pat < |
| 612 | (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)), |
| 613 | (BFE $src, $rshift, (MOV (i32 (IMMPopCount $mask)))) |
Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 614 | >; |
| 615 | |
Tom Stellard | 5643c4a | 2013-05-20 15:02:19 +0000 | [diff] [blame] | 616 | // rotr pattern |
| 617 | class ROTRPattern <Instruction BIT_ALIGN> : Pat < |
| 618 | (rotr i32:$src0, i32:$src1), |
| 619 | (BIT_ALIGN $src0, $src0, $src1) |
| 620 | >; |
| 621 | |
Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 622 | // This matches 16 permutations of |
| 623 | // max(min(x, y), min(max(x, y), z)) |
| 624 | class IntMed3Pat<Instruction med3Inst, |
| 625 | SDPatternOperator max, |
| 626 | SDPatternOperator max_oneuse, |
| 627 | SDPatternOperator min_oneuse> : Pat< |
| 628 | (max (min_oneuse i32:$src0, i32:$src1), |
| 629 | (min_oneuse (max_oneuse i32:$src0, i32:$src1), i32:$src2)), |
| 630 | (med3Inst $src0, $src1, $src2) |
| 631 | >; |
| 632 | |
| 633 | let Properties = [SDNPCommutative, SDNPAssociative] in { |
| 634 | def smax_oneuse : HasOneUseBinOp<smax>; |
| 635 | def smin_oneuse : HasOneUseBinOp<smin>; |
| 636 | def umax_oneuse : HasOneUseBinOp<umax>; |
| 637 | def umin_oneuse : HasOneUseBinOp<umin>; |
Matt Arsenault | f84e5d9 | 2017-01-31 03:07:46 +0000 | [diff] [blame] | 638 | def fminnum_oneuse : HasOneUseBinOp<fminnum>; |
| 639 | def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>; |
Matt Arsenault | 9dba9bd | 2017-02-02 02:27:04 +0000 | [diff] [blame] | 640 | def and_oneuse : HasOneUseBinOp<and>; |
| 641 | def or_oneuse : HasOneUseBinOp<or>; |
| 642 | def xor_oneuse : HasOneUseBinOp<xor>; |
Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 643 | } // Properties = [SDNPCommutative, SDNPAssociative] |
| 644 | |
Matt Arsenault | f003198 | 2017-01-12 07:17:28 +0000 | [diff] [blame] | 645 | def sub_oneuse : HasOneUseBinOp<sub>; |
| 646 | |
Wei Ding | 1041a64 | 2016-08-24 14:59:47 +0000 | [diff] [blame] | 647 | def select_oneuse : HasOneUseTernaryOp<select>; |
Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 648 | |
Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 649 | // Special conversion patterns |
| 650 | |
| 651 | def cvt_rpi_i32_f32 : PatFrag < |
| 652 | (ops node:$src), |
Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame] | 653 | (fp_to_sint (ffloor (fadd $src, FP_HALF))), |
| 654 | [{ (void) N; return TM.Options.NoNaNsFPMath; }] |
Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 655 | >; |
| 656 | |
| 657 | def cvt_flr_i32_f32 : PatFrag < |
| 658 | (ops node:$src), |
Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame] | 659 | (fp_to_sint (ffloor $src)), |
| 660 | [{ (void)N; return TM.Options.NoNaNsFPMath; }] |
Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 661 | >; |
| 662 | |
Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 663 | class IMad24Pat<Instruction Inst> : Pat < |
| 664 | (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2), |
| 665 | (Inst $src0, $src1, $src2) |
| 666 | >; |
| 667 | |
| 668 | class UMad24Pat<Instruction Inst> : Pat < |
| 669 | (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2), |
| 670 | (Inst $src0, $src1, $src2) |
| 671 | >; |
| 672 | |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 673 | class RcpPat<Instruction RcpInst, ValueType vt> : Pat < |
| 674 | (fdiv FP_ONE, vt:$src), |
| 675 | (RcpInst $src) |
| 676 | >; |
| 677 | |
Matt Arsenault | 0bbcd8b | 2015-02-14 04:30:08 +0000 | [diff] [blame] | 678 | class RsqPat<Instruction RsqInst, ValueType vt> : Pat < |
| 679 | (AMDGPUrcp (fsqrt vt:$src)), |
| 680 | (RsqInst $src) |
| 681 | >; |
Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 682 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 683 | include "R600Instructions.td" |
Tom Stellard | 2c1c9de | 2014-03-24 16:07:25 +0000 | [diff] [blame] | 684 | include "R700Instructions.td" |
| 685 | include "EvergreenInstructions.td" |
| 686 | include "CaymanInstructions.td" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 687 | |
| 688 | include "SIInstrInfo.td" |
| 689 | |