blob: 2412b25eaadd0907e2d0e5f8c302a893155a1733 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000026#include "llvm/BinaryFormat/COFF.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000044#include "llvm/Support/ARMBuildAttributes.h"
Devang Patela52ddc42010-08-04 22:39:39 +000045#include "llvm/Support/Debug.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000046#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000047#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000048#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000049#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000051using namespace llvm;
52
Chandler Carruth84e68b22014-04-22 02:41:26 +000053#define DEBUG_TYPE "asm-printer"
54
David Blaikie94598322015-01-18 20:29:04 +000055ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
56 std::unique_ptr<MCStreamer> Streamer)
57 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000058 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000059
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000060void ARMAsmPrinter::EmitFunctionBodyEnd() {
61 // Make sure to terminate any constant pools that were at the end
62 // of the function.
63 if (!InConstantPool)
64 return;
65 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000066 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000067}
Owen Anderson0ca562e2011-10-04 23:26:17 +000068
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000069void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000070 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000071 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
72 OutStreamer->EmitThumbFunc(CurrentFnSym);
Pablo Barriobb6984d2016-09-13 12:18:15 +000073 } else {
74 OutStreamer->EmitAssemblerFlag(MCAF_Code32);
Chris Lattner56db8c32010-01-27 23:58:11 +000075 }
Lang Hames9ff69c82015-04-24 19:11:51 +000076 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000077}
78
Mehdi Aminibd7287e2015-07-16 06:11:10 +000079void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
80 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000081 assert(Size && "C++ constructor pointer had zero size!");
82
Bill Wendlingdfb45f42012-02-15 09:14:08 +000083 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(GV && "C++ constructor pointer was not a GlobalValue!");
85
Jim Grosbach13760bd2015-05-30 01:25:56 +000086 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000087 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000088 (Subtarget->isTargetELF()
89 ? MCSymbolRefExpr::VK_ARM_TARGET1
90 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000091 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000092
Lang Hames9ff69c82015-04-24 19:11:51 +000093 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000094}
95
James Molloy9abb2fa2016-09-26 07:26:24 +000096void ARMAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
97 if (PromotedGlobals.count(GV))
98 // The global was promoted into a constant pool. It should not be emitted.
99 return;
100 AsmPrinter::EmitGlobalVariable(GV);
101}
102
Jim Grosbach080fdf42010-09-30 01:57:53 +0000103/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000104/// method to print assembly for each instruction.
105///
106bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000107 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000108 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000109 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000110
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000111 SetupMachineFunction(MF);
Matthias Braunf1caa282017-12-15 22:22:58 +0000112 const Function &F = MF.getFunction();
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000113 const TargetMachine& TM = MF.getTarget();
114
James Molloy9abb2fa2016-09-26 07:26:24 +0000115 // Collect all globals that had their storage promoted to a constant pool.
116 // Functions are emitted before variables, so this accumulates promoted
117 // globals from all functions in PromotedGlobals.
118 for (auto *GV : AFI->getGlobalsPromotedToConstantPool())
119 PromotedGlobals.insert(GV);
120
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000121 // Calculate this function's optimization goal.
122 unsigned OptimizationGoal;
Matthias Braunf1caa282017-12-15 22:22:58 +0000123 if (F.hasFnAttribute(Attribute::OptimizeNone))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000124 // For best debugging illusion, speed and small size sacrificed
125 OptimizationGoal = 6;
Matthias Braunf1caa282017-12-15 22:22:58 +0000126 else if (F.optForMinSize())
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000127 // Aggressively for small size, speed and debug illusion sacrificed
128 OptimizationGoal = 4;
Matthias Braunf1caa282017-12-15 22:22:58 +0000129 else if (F.optForSize())
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000130 // For small size, but speed and debugging illusion preserved
131 OptimizationGoal = 3;
132 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
133 // Aggressively for speed, small size and debug illusion sacrificed
134 OptimizationGoal = 2;
135 else if (TM.getOptLevel() > CodeGenOpt::None)
136 // For speed, but small size and good debug illusion preserved
137 OptimizationGoal = 1;
138 else // TM.getOptLevel() == CodeGenOpt::None
139 // For good debugging, but speed and small size preserved
140 OptimizationGoal = 5;
141
142 // Combine a new optimization goal with existing ones.
143 if (OptimizationGoals == -1) // uninitialized goals
144 OptimizationGoals = OptimizationGoal;
145 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
146 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000147
148 if (Subtarget->isTargetCOFF()) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000149 bool Internal = F.hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000150 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
151 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
152 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
153
Lang Hames9ff69c82015-04-24 19:11:51 +0000154 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
155 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
156 OutStreamer->EmitCOFFSymbolType(Type);
157 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000158 }
159
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000160 // Emit the rest of the function body.
161 EmitFunctionBody();
162
Serge Rogatchf83d2a22017-01-19 20:24:23 +0000163 // Emit the XRay table for this function.
164 emitXRayTable();
165
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000166 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
167 // These are created per function, rather than per TU, since it's
168 // relatively easy to exceed the thumb branch range within a TU.
169 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000170 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000171 EmitAlignment(1);
Javed Absar5766b8e2017-08-29 10:04:18 +0000172 for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
173 OutStreamer->EmitLabel(TIP.second);
Lang Hames9ff69c82015-04-24 19:11:51 +0000174 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Javed Absar5766b8e2017-08-29 10:04:18 +0000175 .addReg(TIP.first)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000176 // Add predicate operands.
177 .addImm(ARMCC::AL)
178 .addReg(0));
179 }
180 ThumbIndirectPads.clear();
181 }
182
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000183 // We didn't modify anything.
184 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000185}
186
Evan Chengb23b50d2009-06-29 07:51:04 +0000187void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000188 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000189 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000190 unsigned TF = MO.getTargetFlags();
191
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000192 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000193 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000194 case MachineOperand::MO_Register: {
195 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000196 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000197 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000198 if(ARM::GPRPairRegClass.contains(Reg)) {
199 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000200 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000201 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
202 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000203 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000204 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000205 }
Evan Cheng10043e22007-01-19 07:51:42 +0000206 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000207 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000208 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000209 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000210 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000211 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000212 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000213 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000214 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000215 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000216 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000217 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000218 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000219 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000220 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000221 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000222 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000223 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000224 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000225 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000226
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000227 printOffset(MO.getOffset(), O);
Evan Cheng10043e22007-01-19 07:51:42 +0000228 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000229 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000230 case MachineOperand::MO_ConstantPoolIndex:
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000231 if (Subtarget->genExecuteOnly())
232 llvm_unreachable("execute-only should not generate constant pools");
Matt Arsenault8b643552015-06-09 00:31:39 +0000233 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000234 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000235 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000236}
237
Evan Chengb23b50d2009-06-29 07:51:04 +0000238//===--------------------------------------------------------------------===//
239
Chris Lattner68d64aa2010-01-25 19:51:38 +0000240MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000241GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000242 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000243 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000244 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000245 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000246 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000247}
248
Evan Chengb23b50d2009-06-29 07:51:04 +0000249bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000250 unsigned AsmVariant, const char *ExtraCode,
251 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000252 // Does this asm operand have a single letter operand modifier?
253 if (ExtraCode && ExtraCode[0]) {
254 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000255
Evan Cheng10043e22007-01-19 07:51:42 +0000256 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000257 default:
258 // See if this is a generic print operand
259 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000260 case 'a': // Print as a memory address.
261 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000262 O << "["
263 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
264 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000265 return false;
266 }
Justin Bognerb03fd122016-08-17 05:10:15 +0000267 LLVM_FALLTHROUGH;
Bob Wilson9ce44e22009-07-09 23:54:51 +0000268 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000269 if (!MI->getOperand(OpNum).isImm())
270 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000271 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000272 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000273 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000274 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000275 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000276 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000277 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000278 if (MI->getOperand(OpNum).isReg()) {
279 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000280 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000281 // Find the 'd' register that has this 's' register as a sub-register,
282 // and determine the lane number.
283 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
284 if (!ARM::DPRRegClass.contains(*SR))
285 continue;
286 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
287 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
288 return false;
289 }
Eric Christopher76178832011-05-24 22:10:34 +0000290 }
Eric Christopher1b724942011-05-24 23:27:13 +0000291 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000292 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000293 if (!MI->getOperand(OpNum).isImm())
294 return true;
295 O << ~(MI->getOperand(OpNum).getImm());
296 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000297 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000298 if (!MI->getOperand(OpNum).isImm())
299 return true;
300 O << (MI->getOperand(OpNum).getImm() & 0xffff);
301 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000302 case 'M': { // A register range suitable for LDM/STM.
303 if (!MI->getOperand(OpNum).isReg())
304 return true;
305 const MachineOperand &MO = MI->getOperand(OpNum);
306 unsigned RegBegin = MO.getReg();
307 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
308 // already got the operands in registers that are operands to the
309 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000310 O << "{";
311 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000312 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000313 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000314 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000315 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
316 }
317 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000318
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000319 // FIXME: The register allocator not only may not have given us the
320 // registers in sequence, but may not be in ascending registers. This
321 // will require changes in the register allocator that'll need to be
322 // propagated down here if the operands change.
323 unsigned RegOps = OpNum + 1;
324 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000325 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000326 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
327 RegOps++;
328 }
329
330 O << "}";
331
332 return false;
333 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000334 case 'R': // The most significant register of a pair.
335 case 'Q': { // The least significant register of a pair.
336 if (OpNum == 0)
337 return true;
338 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
339 if (!FlagsOP.isImm())
340 return true;
341 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000342
343 // This operand may not be the one that actually provides the register. If
344 // it's tied to a previous one then we should refer instead to that one
345 // for registers and their classes.
346 unsigned TiedIdx;
347 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
348 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
349 unsigned OpFlags = MI->getOperand(OpNum).getImm();
350 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
351 }
352 Flags = MI->getOperand(OpNum).getImm();
353
354 // Later code expects OpNum to be pointing at the register rather than
355 // the flags.
356 OpNum += 1;
357 }
358
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000359 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000360 unsigned RC;
361 InlineAsm::hasRegClassConstraint(Flags, RC);
362 if (RC == ARM::GPRPairRegClassID) {
363 if (NumVals != 1)
364 return true;
365 const MachineOperand &MO = MI->getOperand(OpNum);
366 if (!MO.isReg())
367 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000368 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000369 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
370 ARM::gsub_0 : ARM::gsub_1);
371 O << ARMInstPrinter::getRegisterName(Reg);
372 return false;
373 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000374 if (NumVals != 2)
375 return true;
376 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
377 if (RegOp >= MI->getNumOperands())
378 return true;
379 const MachineOperand &MO = MI->getOperand(RegOp);
380 if (!MO.isReg())
381 return true;
382 unsigned Reg = MO.getReg();
383 O << ARMInstPrinter::getRegisterName(Reg);
384 return false;
385 }
386
Eric Christopherd4562562011-05-24 22:27:43 +0000387 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000388 case 'f': { // The high doubleword register of a NEON quad register.
389 if (!MI->getOperand(OpNum).isReg())
390 return true;
391 unsigned Reg = MI->getOperand(OpNum).getReg();
392 if (!ARM::QPRRegClass.contains(Reg))
393 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000394 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000395 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
396 ARM::dsub_0 : ARM::dsub_1);
397 O << ARMInstPrinter::getRegisterName(SubReg);
398 return false;
399 }
400
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000401 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000402 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000403 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000404 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000405 const MachineOperand &MO = MI->getOperand(OpNum);
406 if (!MO.isReg())
407 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000408 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000409 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000410 unsigned Reg = MO.getReg();
411 if(!ARM::GPRPairRegClass.contains(Reg))
412 return false;
413 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000414 O << ARMInstPrinter::getRegisterName(Reg);
415 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000416 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000417 }
Evan Cheng10043e22007-01-19 07:51:42 +0000418 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000419
Chris Lattner76c564b2010-04-04 04:47:45 +0000420 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000421 return false;
422}
423
Bob Wilsona2c462b2009-05-19 05:53:42 +0000424bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000425 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000426 const char *ExtraCode,
427 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000428 // Does this asm operand have a single letter operand modifier?
429 if (ExtraCode && ExtraCode[0]) {
430 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000431
Eric Christopher8c5e4192011-05-25 20:51:58 +0000432 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000433 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000434 default: return true; // Unknown modifier.
435 case 'm': // The base register of a memory operand.
436 if (!MI->getOperand(OpNum).isReg())
437 return true;
438 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
439 return false;
440 }
441 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000442
Bob Wilson3b515602009-10-13 20:50:28 +0000443 const MachineOperand &MO = MI->getOperand(OpNum);
444 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000445 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000446 return false;
447}
448
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000449static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000450 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000451}
452
453void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000454 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000455 // If either end mode is unknown (EndInfo == NULL) or different than
456 // the start mode, then restore the start mode.
457 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000458 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000459 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000460 }
461}
462
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000463void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000464 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000465 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000466 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000467
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000468 // Emit ARM Build Attributes
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000469 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000470 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000471
Eric Christophera49d68e2015-02-17 20:02:32 +0000472 // Use the triple's architecture and subarchitecture to determine
473 // if we're thumb for the purposes of the top level code16 assembler
474 // flag.
Florian Hahna5ba4ee2017-08-12 17:40:18 +0000475 if (!M.getModuleInlineAsm().empty() && TT.isThumb())
Lang Hames9ff69c82015-04-24 19:11:51 +0000476 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000477}
478
Tim Northover23723012014-04-29 10:06:05 +0000479static void
480emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
481 MachineModuleInfoImpl::StubValueTy &MCSym) {
482 // L_foo$stub:
483 OutStreamer.EmitLabel(StubLabel);
484 // .indirect_symbol _foo
485 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
486
487 if (MCSym.getInt())
488 // External to current translation unit.
489 OutStreamer.EmitIntValue(0, 4/*size*/);
490 else
491 // Internal to current translation unit.
492 //
493 // When we place the LSDA into the TEXT section, the type info
494 // pointers need to be indirect and pc-rel. We accomplish this by
495 // using NLPs; however, sometimes the types are local to the file.
496 // We need to fill in the value for the NLP in those cases.
497 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000498 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000499 4 /*size*/);
500}
501
Anton Korobeynikov04083522008-08-07 09:54:23 +0000502
Chris Lattneree9399a2009-10-19 17:59:19 +0000503void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000504 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000505 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000506 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000507 const TargetLoweringObjectFileMachO &TLOFMacho =
508 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000509 MachineModuleInfoMachO &MMIMacho =
510 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000511
Evan Cheng10043e22007-01-19 07:51:42 +0000512 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000513 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000514
Chris Lattner6462adc2009-10-19 18:38:33 +0000515 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000516 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000517 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000518 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000519
Tim Northover23723012014-04-29 10:06:05 +0000520 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000521 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000522
523 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000524 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000525 }
526
Tim Northover5c3140f2016-04-25 21:12:04 +0000527 Stubs = MMIMacho.GetThreadLocalGVStubList();
528 if (!Stubs.empty()) {
529 // Switch with ".non_lazy_symbol_pointer" directive.
530 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
531 EmitAlignment(2);
532
533 for (auto &Stub : Stubs)
534 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
535
536 Stubs.clear();
537 OutStreamer->AddBlankLine();
538 }
539
Evan Cheng10043e22007-01-19 07:51:42 +0000540 // Funny Darwin hack: This flag tells the linker that no global symbols
541 // contain code that falls through to other global symbols (e.g. the obvious
542 // implementation of multiple entry points). If this doesn't occur, the
543 // linker can safely perform dead code stripping. Since LLVM never
544 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000545 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000546 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000547
548 // The last attribute to be emitted is ABI_optimization_goals
549 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
550 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
551
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000552 if (OptimizationGoals > 0 &&
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000553 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
554 Subtarget->isTargetMuslAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000555 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
556 OptimizationGoals = -1;
557
558 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000559}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000560
Chris Lattner71eb0772009-10-19 20:20:46 +0000561//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000562// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
563// FIXME:
564// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000565// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000566// Instead of subclassing the MCELFStreamer, we do the work here.
567
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000568// Returns true if all functions have the same function attribute value.
569// It also returns true when the module has no functions.
570static bool checkFunctionsAttributeConsistency(const Module &M, StringRef Attr,
571 StringRef Value) {
572 return !any_of(M, [&](const Function &F) {
573 return F.getFnAttribute(Attr).getValueAsString() != Value;
574 });
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000575}
576
Jason W Kimbff84d42010-10-06 22:36:46 +0000577void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000578 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000579 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000580
Charlie Turner8b2caa42015-01-05 13:12:17 +0000581 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
582
Logan Chien8cbb80d2013-10-28 17:51:12 +0000583 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000584
Eric Christophera49d68e2015-02-17 20:02:32 +0000585 // Compute ARM ELF Attributes based on the default subtarget that
586 // we'd have constructed. The existing ARM behavior isn't LTO clean
587 // anyhow.
588 // FIXME: For ifunc related functions we could iterate over and look
589 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000590 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000591 StringRef CPU = TM.getTargetCPU();
592 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000593 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000594 if (!FS.empty()) {
595 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000596 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000597 else
598 ArchFS = FS;
599 }
600 const ARMBaseTargetMachine &ATM =
601 static_cast<const ARMBaseTargetMachine &>(TM);
602 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
603
Oliver Stannard7ad2e8a2017-04-18 12:52:35 +0000604 // Emit build attributes for the available hardware.
605 ATS.emitTargetAttributes(STI);
Jason W Kimbff84d42010-10-06 22:36:46 +0000606
Oliver Stannard8331aae2016-08-08 15:28:31 +0000607 // RW data addressing.
Rafael Espindola3d6a1302016-06-21 14:21:53 +0000608 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000609 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
610 ARMBuildAttrs::AddressRWPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000611 } else if (STI.isRWPI()) {
612 // RWPI specific attributes.
613 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
614 ARMBuildAttrs::AddressRWSBRel);
615 }
616
617 // RO data addressing.
618 if (isPositionIndependent() || STI.isROPI()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000619 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
620 ARMBuildAttrs::AddressROPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000621 }
622
623 // GOT use.
624 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000625 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
626 ARMBuildAttrs::AddressGOT);
627 } else {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000628 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
629 ARMBuildAttrs::AddressDirect);
630 }
631
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000632 // Set FP Denormals.
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000633 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
634 "denormal-fp-math",
635 "preserve-sign") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000636 TM.Options.FPDenormalMode == FPDenormal::PreserveSign)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000637 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
638 ARMBuildAttrs::PreserveFPSign);
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000639 else if (checkFunctionsAttributeConsistency(*MMI->getModule(),
640 "denormal-fp-math",
641 "positive-zero") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000642 TM.Options.FPDenormalMode == FPDenormal::PositiveZero)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000643 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
644 ARMBuildAttrs::PositiveZero);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000645 else if (!TM.Options.UnsafeFPMath)
Charlie Turner15f91c52014-12-02 08:22:29 +0000646 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
647 ARMBuildAttrs::IEEEDenormals);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000648 else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000649 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000650 // When the target doesn't have an FPU (by design or
651 // intention), the assumptions made on the software support
652 // mirror that of the equivalent hardware support *if it
653 // existed*. For v7 and better we indicate that denormals are
654 // flushed preserving sign, and for V6 we indicate that
655 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000656 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000657 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
658 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000659 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000660 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
661 // the sign bit of the zero matches the sign bit of the input or
662 // result that is being flushed to zero.
663 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
664 ARMBuildAttrs::PreserveFPSign);
665 }
666 // For VFPv2 implementations it is implementation defined as
667 // to whether denormals are flushed to positive zero or to
668 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
669 // LLVM has chosen to flush this to positive zero (most likely for
670 // GCC compatibility), so that's the chosen value here (the
671 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000672 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000673
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000674 // Set FP exceptions and rounding
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000675 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
676 "no-trapping-math", "true") ||
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000677 TM.Options.NoTrappingFPMath)
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000678 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
679 ARMBuildAttrs::Not_Allowed);
680 else if (!TM.Options.UnsafeFPMath) {
681 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
682
683 // If the user has permitted this code to choose the IEEE 754
684 // rounding at run-time, emit the rounding attribute.
685 if (TM.Options.HonorSignDependentRoundingFPMathOption)
686 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
687 }
688
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000689 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
690 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000691 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000692 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
693 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000694 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000695 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
Sam Parkerdf7c6ef2017-01-18 13:52:12 +0000696 ARMBuildAttrs::AllowIEEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000697
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000698 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000699 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000700 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
701 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000702
703 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000704 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000705 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
706
Charlie Turner1a539962014-12-12 11:59:18 +0000707 // FIXME: To support emitting this build attribute as GCC does, the
708 // -mfp16-format option and associated plumbing must be
709 // supported. For now the __fp16 type is exposed by default, so this
710 // attribute should be emitted with value 1.
711 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
712 ARMBuildAttrs::FP16FormatIEEE);
713
Oliver Stannard5dc29342014-06-20 10:08:11 +0000714 if (MMI) {
715 if (const Module *SourceModule = MMI->getModule()) {
716 // ABI_PCS_wchar_t to indicate wchar_t width
717 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000718 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000719 SourceModule->getModuleFlag("wchar_size"))) {
720 int WCharWidth = WCharWidthValue->getZExtValue();
721 assert((WCharWidth == 2 || WCharWidth == 4) &&
722 "wchar_t width must be 2 or 4 bytes");
723 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
724 }
725
726 // ABI_enum_size to indicate enum width
727 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
728 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000729 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000730 SourceModule->getModuleFlag("min_enum_size"))) {
731 int EnumWidth = EnumWidthValue->getZExtValue();
732 assert((EnumWidth == 1 || EnumWidth == 4) &&
733 "Minimum enum width must be 1 or 4 bytes");
734 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
735 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
736 }
737 }
738 }
739
Oliver Stannard8331aae2016-08-08 15:28:31 +0000740 // We currently do not support using R9 as the TLS pointer.
741 if (STI.isRWPI())
742 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
743 ARMBuildAttrs::R9IsSB);
744 else if (STI.isR9Reserved())
745 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
746 ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000747 else
Oliver Stannard8331aae2016-08-08 15:28:31 +0000748 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
749 ARMBuildAttrs::R9IsGPR);
Jason W Kimbff84d42010-10-06 22:36:46 +0000750}
751
Jason W Kimbff84d42010-10-06 22:36:46 +0000752//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000753
Mehdi Amini48878ae2016-10-01 05:57:55 +0000754static MCSymbol *getPICLabel(StringRef Prefix, unsigned FunctionNumber,
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000755 unsigned LabelId, MCContext &Ctx) {
756
Jim Grosbach6f482002015-05-18 18:43:14 +0000757 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000758 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
759 return Label;
760}
761
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000762static MCSymbolRefExpr::VariantKind
763getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
764 switch (Modifier) {
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000765 case ARMCP::no_modifier:
766 return MCSymbolRefExpr::VK_None;
767 case ARMCP::TLSGD:
768 return MCSymbolRefExpr::VK_TLSGD;
769 case ARMCP::TPOFF:
770 return MCSymbolRefExpr::VK_TPOFF;
771 case ARMCP::GOTTPOFF:
772 return MCSymbolRefExpr::VK_GOTTPOFF;
Oliver Stannard8331aae2016-08-08 15:28:31 +0000773 case ARMCP::SBREL:
774 return MCSymbolRefExpr::VK_ARM_SBREL;
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000775 case ARMCP::GOT_PREL:
776 return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Saleem Abdulrasool532dcbc2016-06-07 03:15:07 +0000777 case ARMCP::SECREL:
778 return MCSymbolRefExpr::VK_SECREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000779 }
David Blaikie46a9f012012-01-20 21:51:11 +0000780 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000781}
782
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000783MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
784 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000785 if (Subtarget->isTargetMachO()) {
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000786 bool IsIndirect =
787 (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000788
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000789 if (!IsIndirect)
790 return getSymbol(GV);
791
792 // FIXME: Remove this when Darwin transition to @GOT like syntax.
793 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
794 MachineModuleInfoMachO &MMIMachO =
795 MMI->getObjFileInfo<MachineModuleInfoMachO>();
796 MachineModuleInfoImpl::StubValueTy &StubSym =
Rafael Espindola712f9572016-05-17 16:01:32 +0000797 GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
798 : MMIMachO.getGVStubEntry(MCSym);
Tim Northover5c3140f2016-04-25 21:12:04 +0000799
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000800 if (!StubSym.getPointer())
801 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
802 !GV->hasInternalLinkage());
803 return MCSym;
804 } else if (Subtarget->isTargetCOFF()) {
805 assert(Subtarget->isTargetWindows() &&
806 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000807
808 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
809 if (!IsIndirect)
810 return getSymbol(GV);
811
812 SmallString<128> Name;
813 Name = "__imp_";
814 getNameWithPrefix(Name, GV);
815
816 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000817 } else if (Subtarget->isTargetELF()) {
818 return getSymbol(GV);
819 }
820 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000821}
822
Jim Grosbach38f8e762010-11-09 18:45:04 +0000823void ARMAsmPrinter::
824EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000825 const DataLayout &DL = getDataLayout();
826 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000827
828 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000829
James Molloy9abb2fa2016-09-26 07:26:24 +0000830 if (ACPV->isPromotedGlobal()) {
831 // This constant pool entry is actually a global whose storage has been
832 // promoted into the constant pool. This global may be referenced still
833 // by debug information, and due to the way AsmPrinter is set up, the debug
834 // info is immutable by the time we decide to promote globals to constant
835 // pools. Because of this, we need to ensure we emit a symbol for the global
836 // with private linkage (the default) so debug info can refer to it.
837 //
838 // However, if this global is promoted into several functions we must ensure
839 // we don't try and emit duplicate symbols!
840 auto *ACPC = cast<ARMConstantPoolConstant>(ACPV);
Saleem Abdulrasool5fba8ba2017-09-07 04:00:13 +0000841 for (const auto *GV : ACPC->promotedGlobals()) {
842 if (!EmittedPromotedGlobalLabels.count(GV)) {
843 MCSymbol *GVSym = getSymbol(GV);
844 OutStreamer->EmitLabel(GVSym);
845 EmittedPromotedGlobalLabels.insert(GV);
846 }
James Molloy9abb2fa2016-09-26 07:26:24 +0000847 }
848 return EmitGlobalConstant(DL, ACPC->getPromotedGlobalInit());
849 }
850
Jim Grosbachca21cd72010-11-10 17:59:10 +0000851 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000852 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000853 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000854 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000855 const BlockAddress *BA =
856 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
857 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000858 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000859 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000860
861 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
862 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000863 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000864 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000865 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000866 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000867 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000868 } else {
869 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Mehdi Amini5b007702016-10-05 01:41:06 +0000870 auto Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
Bill Wendlingc214cb02011-10-01 08:58:29 +0000871 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000872 }
873
874 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000875 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000876 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000877 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000878
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000879 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000880 MCSymbol *PCLabel =
881 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
882 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000883 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000884 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000885 MCBinaryExpr::createAdd(PCRelExpr,
886 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000887 OutContext),
888 OutContext);
889 if (ACPV->mustAddCurrentAddress()) {
890 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
891 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +0000892 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000893 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000894 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
895 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000896 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000897 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000898 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000899 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000900}
901
Tim Northovera603c402015-05-31 19:22:07 +0000902void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
903 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +0000904 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +0000905
Tim Northovera603c402015-05-31 19:22:07 +0000906 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
907 // ARM mode tables.
908 EmitAlignment(2);
909
Jim Grosbach284eebc2010-09-22 17:39:48 +0000910 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +0000911 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000912 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000913
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000914 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +0000915 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000916
Jim Grosbach284eebc2010-09-22 17:39:48 +0000917 // Emit each entry of the table.
918 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
919 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
920 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
921
Javed Absar5766b8e2017-08-29 10:04:18 +0000922 for (MachineBasicBlock *MBB : JTBBs) {
Jim Grosbach284eebc2010-09-22 17:39:48 +0000923 // Construct an MCExpr for the entry. We want a value of the form:
924 // (BasicBlockAddr - TableBeginAddr)
925 //
926 // For example, a table with entries jumping to basic blocks BB0 and BB1
927 // would look like:
928 // LJTI_0_0:
929 // .word (LBB0 - LJTI_0_0)
930 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000931 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000932
Oliver Stannard8331aae2016-08-08 15:28:31 +0000933 if (isPositionIndependent() || Subtarget->isROPI())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000934 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +0000935 OutContext),
936 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000937 // If we're generating a table of Thumb addresses in static relocation
938 // model, we need to add one to keep interworking correctly.
939 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000940 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +0000941 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000942 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000943 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000944 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +0000945 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000946}
947
Tim Northovera603c402015-05-31 19:22:07 +0000948void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
949 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000950 unsigned JTI = MO1.getIndex();
951
Sanne Wouda490d4a62017-02-13 14:07:45 +0000952 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
953 // ARM mode tables.
954 EmitAlignment(2);
955
956 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +0000957 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000958 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000959
960 // Emit each entry of the table.
961 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
962 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
963 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000964
Javed Absar5766b8e2017-08-29 10:04:18 +0000965 for (MachineBasicBlock *MBB : JTBBs) {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000966 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000967 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000968 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +0000969 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000970 .addExpr(MBBSymbolExpr)
971 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000972 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +0000973 }
974}
975
976void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
977 unsigned OffsetWidth) {
978 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
979 const MachineOperand &MO1 = MI->getOperand(1);
980 unsigned JTI = MO1.getIndex();
981
James Molloy70a3d6d2016-11-01 13:37:41 +0000982 if (Subtarget->isThumb1Only())
983 EmitAlignment(2);
984
Tim Northovera603c402015-05-31 19:22:07 +0000985 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
986 OutStreamer->EmitLabel(JTISymbol);
987
988 // Emit each entry of the table.
989 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
990 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
991 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
992
993 // Mark the jump table as data-in-code.
994 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
995 : MCDR_DataRegionJT16);
996
997 for (auto MBB : JTBBs) {
998 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
999 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001000 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001001 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001002 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001003 //
1004 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1005 // would look like:
1006 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001007 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1008 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1009 // where LCPI0_0 is a label defined just before the TBB instruction using
1010 // this table.
1011 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1012 const MCExpr *Expr = MCBinaryExpr::createAdd(
1013 MCSymbolRefExpr::create(TBInstPC, OutContext),
1014 MCConstantExpr::create(4, OutContext), OutContext);
1015 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001016 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001017 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001018 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001019 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001020 // Mark the end of jump table data-in-code region. 32-bit offsets use
1021 // actual branch instructions here, so we don't mark those as a data-region
1022 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001023 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1024
1025 // Make sure the next instruction is 2-byte aligned.
1026 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001027}
1028
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001029void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1030 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1031 "Only instruction which are involved into frame setup code are allowed");
1032
Lang Hames9ff69c82015-04-24 19:11:51 +00001033 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001034 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001035 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001036 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001037 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001038
1039 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001040 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001041 unsigned SrcReg, DstReg;
1042
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001043 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1044 // Two special cases:
1045 // 1) tPUSH does not have src/dst regs.
1046 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1047 // load. Yes, this is pretty fragile, but for now I don't see better
1048 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001049 SrcReg = DstReg = ARM::SP;
1050 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001051 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001052 DstReg = MI->getOperand(0).getReg();
1053 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001054
1055 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001056 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001057 // Register saves.
1058 assert(DstReg == ARM::SP &&
1059 "Only stack pointer as a destination reg is supported");
1060
1061 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001062 // Skip src & dst reg, and pred ops.
1063 unsigned StartOp = 2 + 2;
1064 // Use all the operands.
1065 unsigned NumOffset = 0;
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001066 // Amount of SP adjustment folded into a push.
1067 unsigned Pad = 0;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001068
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001069 switch (Opc) {
1070 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001071 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001072 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001073 case ARM::tPUSH:
1074 // Special case here: no src & dst reg, but two extra imp ops.
1075 StartOp = 2; NumOffset = 2;
Simon Pilgrime2d84d92017-07-08 18:42:04 +00001076 LLVM_FALLTHROUGH;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001077 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001078 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001079 case ARM::VSTMDDB_UPD:
1080 assert(SrcReg == ARM::SP &&
1081 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001082 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001083 i != NumOps; ++i) {
1084 const MachineOperand &MO = MI->getOperand(i);
1085 // Actually, there should never be any impdef stuff here. Skip it
1086 // temporary to workaround PR11902.
1087 if (MO.isImplicit())
1088 continue;
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001089 // Registers, pushed as a part of folding an SP update into the
1090 // push instruction are marked as undef and should not be
1091 // restored when unwinding, because the function can modify the
1092 // corresponding stack slots.
1093 if (MO.isUndef()) {
1094 assert(RegList.empty() &&
1095 "Pad registers must come before restored ones");
1096 Pad += 4;
1097 continue;
1098 }
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001099 RegList.push_back(MO.getReg());
1100 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001101 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001102 case ARM::STR_PRE_IMM:
1103 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001104 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001105 assert(MI->getOperand(2).getReg() == ARM::SP &&
1106 "Only stack pointer as a source reg is supported");
1107 RegList.push_back(SrcReg);
1108 break;
1109 }
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001110 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001111 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001112 // Account for the SP adjustment, folded into the push.
1113 if (Pad)
1114 ATS.emitPad(Pad);
1115 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001116 } else {
1117 // Changes of stack / frame pointer.
1118 if (SrcReg == ARM::SP) {
1119 int64_t Offset = 0;
1120 switch (Opc) {
1121 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001122 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001123 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001124 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001125 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001126 Offset = 0;
1127 break;
1128 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001129 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001130 Offset = -MI->getOperand(2).getImm();
1131 break;
1132 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001133 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001134 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001135 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001136 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001137 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001138 break;
1139 case ARM::tADDspi:
1140 case ARM::tADDrSPi:
1141 Offset = -MI->getOperand(2).getImm()*4;
1142 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001143 case ARM::tLDRpci: {
1144 // Grab the constpool index and check, whether it corresponds to
1145 // original or cloned constpool entry.
1146 unsigned CPI = MI->getOperand(1).getIndex();
1147 const MachineConstantPool *MCP = MF.getConstantPool();
1148 if (CPI >= MCP->getConstants().size())
1149 CPI = AFI.getOriginalCPIdx(CPI);
1150 assert(CPI != -1U && "Invalid constpool index");
1151
1152 // Derive the actual offset.
1153 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1154 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1155 // FIXME: Check for user, it should be "add" instruction!
1156 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001157 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001158 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001159 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001160
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001161 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1162 if (DstReg == FramePtr && FramePtr != ARM::SP)
1163 // Set-up of the frame pointer. Positive values correspond to "add"
1164 // instruction.
1165 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1166 else if (DstReg == ARM::SP) {
1167 // Change of SP by an offset. Positive values correspond to "sub"
1168 // instruction.
1169 ATS.emitPad(Offset);
1170 } else {
1171 // Move of SP to a register. Positive values correspond to an "add"
1172 // instruction.
1173 ATS.emitMovSP(DstReg, -Offset);
1174 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001175 }
1176 } else if (DstReg == ARM::SP) {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001177 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001178 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001179 }
1180 else {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001181 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001182 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001183 }
1184 }
1185}
1186
Jim Grosbach95dee402011-07-08 17:40:42 +00001187// Simple pseudo-instructions have their lowering (with expansion to real
1188// instructions) auto-generated.
1189#include "ARMGenMCPseudoLowering.inc"
1190
Jim Grosbach05eccf02010-09-29 15:23:40 +00001191void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001192 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001193 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1194 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001195
Martin Storsjod6218cc2017-09-28 19:04:30 +00001196 const MachineFunction &MF = *MI->getParent()->getParent();
1197 const ARMSubtarget &STI = MF.getSubtarget<ARMSubtarget>();
1198 unsigned FramePtr = STI.useR7AsFramePointer() ? ARM::R7 : ARM::R11;
1199
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001200 // If we just ended a constant pool, mark it as such.
1201 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001202 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001203 InConstantPool = false;
1204 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001205
Jim Grosbach51b55422011-08-23 21:32:34 +00001206 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001207 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001208 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001209 EmitUnwindingInstruction(MI);
1210
Jim Grosbach95dee402011-07-08 17:40:42 +00001211 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001212 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001213 return;
1214
Andrew Trick924123a2011-09-21 02:20:46 +00001215 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1216 "Pseudo flag setting opcode should be expanded early");
1217
Jim Grosbach95dee402011-07-08 17:40:42 +00001218 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001219 unsigned Opc = MI->getOpcode();
1220 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001221 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001222 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001223 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001224 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001225 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001226 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001227 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001228 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1229 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001230 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1231 : ARM::ADR))
1232 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001233 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001234 // Add predicate operands.
1235 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001236 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001237 return;
1238 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001239 case ARM::LEApcrelJT:
1240 case ARM::tLEApcrelJT:
1241 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001242 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001243 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001244 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1245 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001246 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1247 : ARM::ADR))
1248 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001249 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001250 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001251 .addImm(MI->getOperand(2).getImm())
1252 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001253 return;
1254 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001255 // Darwin call instructions are just normal call instructions with different
1256 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001257 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001258 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001259 .addReg(ARM::LR)
1260 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001261 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001262 .addImm(ARMCC::AL)
1263 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001264 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001265 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001266
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001267 assert(Subtarget->hasV4TOps());
Lang Hames9ff69c82015-04-24 19:11:51 +00001268 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001269 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001270 return;
1271 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001272 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001273 if (Subtarget->hasV5TOps())
1274 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001275
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001276 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1277 // that the saved lr has its LSB set correctly (the arch doesn't
1278 // have blx).
1279 // So here we generate a bl to a small jump pad that does bx rN.
1280 // The jump pads are emitted after the function body.
1281
1282 unsigned TReg = MI->getOperand(0).getReg();
1283 MCSymbol *TRegSym = nullptr;
Javed Absar5766b8e2017-08-29 10:04:18 +00001284 for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
1285 if (TIP.first == TReg) {
1286 TRegSym = TIP.second;
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001287 break;
1288 }
1289 }
1290
1291 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001292 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001293 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1294 }
1295
1296 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001297 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001298 // Predicate comes first here.
1299 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001300 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001301 return;
1302 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001303 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001304 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001305 .addReg(ARM::LR)
1306 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001307 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001308 .addImm(ARMCC::AL)
1309 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001310 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001311 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001312
Lang Hames9ff69c82015-04-24 19:11:51 +00001313 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001314 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001315 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001316 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001317 .addImm(ARMCC::AL)
1318 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001319 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001320 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001321 return;
1322 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001323 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001324 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001325 .addReg(ARM::LR)
1326 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001327 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001328 .addImm(ARMCC::AL)
1329 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001330 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001331 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001332
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001333 const MachineOperand &Op = MI->getOperand(0);
1334 const GlobalValue *GV = Op.getGlobal();
1335 const unsigned TF = Op.getTargetFlags();
1336 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001337 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001338 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001339 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001340 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001341 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001342 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001343 return;
1344 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001345 case ARM::MOVi16_ga_pcrel:
1346 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001347 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001348 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001349 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001350
Evan Cheng2f2435d2011-01-21 18:55:51 +00001351 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001352 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001353 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001354 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001355
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001356 MCSymbol *LabelSym =
1357 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1358 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001359 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001360 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1361 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001362 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1363 MCBinaryExpr::createAdd(LabelSymExpr,
1364 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001365 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001366 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001367
Evan Chengdfce83c2011-01-17 08:03:18 +00001368 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001369 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1370 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001371 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001372 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001373 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001374 return;
1375 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001376 case ARM::MOVTi16_ga_pcrel:
1377 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001378 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001379 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1380 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001381 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1382 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001383
Evan Cheng2f2435d2011-01-21 18:55:51 +00001384 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001385 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001386 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001387 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001388
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001389 MCSymbol *LabelSym =
1390 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1391 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001392 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001393 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1394 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001395 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1396 MCBinaryExpr::createAdd(LabelSymExpr,
1397 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001398 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001399 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001400 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001401 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1402 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001403 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001404 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001405 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001406 return;
1407 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001408 case ARM::tPICADD: {
1409 // This is a pseudo op for a label + instruction sequence, which looks like:
1410 // LPC0:
1411 // add r0, pc
1412 // This adds the address of LPC0 to r0.
1413
1414 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001415 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001416 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001417 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001418
1419 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001420 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001421 .addReg(MI->getOperand(0).getReg())
1422 .addReg(MI->getOperand(0).getReg())
1423 .addReg(ARM::PC)
1424 // Add predicate operands.
1425 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001426 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001427 return;
1428 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001429 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001430 // This is a pseudo op for a label + instruction sequence, which looks like:
1431 // LPC0:
1432 // add r0, pc, r0
1433 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001434
Chris Lattneradd57492009-10-19 22:23:04 +00001435 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001436 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001437 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001438 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001439
Jim Grosbach7ae94222010-09-14 21:05:34 +00001440 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001441 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001442 .addReg(MI->getOperand(0).getReg())
1443 .addReg(ARM::PC)
1444 .addReg(MI->getOperand(1).getReg())
1445 // Add predicate operands.
1446 .addImm(MI->getOperand(3).getImm())
1447 .addReg(MI->getOperand(4).getReg())
1448 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001449 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001450 return;
1451 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001452 case ARM::PICSTR:
1453 case ARM::PICSTRB:
1454 case ARM::PICSTRH:
1455 case ARM::PICLDR:
1456 case ARM::PICLDRB:
1457 case ARM::PICLDRH:
1458 case ARM::PICLDRSB:
1459 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001460 // This is a pseudo op for a label + instruction sequence, which looks like:
1461 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001462 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001463 // The LCP0 label is referenced by a constant pool entry in order to get
1464 // a PC-relative address at the ldr instruction.
1465
1466 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001467 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001468 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001469 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001470
1471 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001472 unsigned Opcode;
1473 switch (MI->getOpcode()) {
1474 default:
1475 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001476 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1477 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001478 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001479 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001480 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001481 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1482 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1483 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1484 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001485 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001486 .addReg(MI->getOperand(0).getReg())
1487 .addReg(ARM::PC)
1488 .addReg(MI->getOperand(1).getReg())
1489 .addImm(0)
1490 // Add predicate operands.
1491 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001492 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001493
1494 return;
1495 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001496 case ARM::CONSTPOOL_ENTRY: {
Alexandros Lamprineas2b2b4202017-06-20 07:20:52 +00001497 if (Subtarget->genExecuteOnly())
1498 llvm_unreachable("execute-only should not generate constant pools");
1499
Chris Lattner186c6b02009-10-19 22:33:05 +00001500 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1501 /// in the function. The first operand is the ID# for this instruction, the
1502 /// second is the index into the MachineConstantPool that this is, the third
1503 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001504 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001505 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1506 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1507
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001508 // If this is the first entry of the pool, mark it.
1509 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001510 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001511 InConstantPool = true;
1512 }
1513
Lang Hames9ff69c82015-04-24 19:11:51 +00001514 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001515
1516 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1517 if (MCPE.isMachineConstantPoolEntry())
1518 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1519 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001520 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001521 return;
1522 }
Tim Northovera603c402015-05-31 19:22:07 +00001523 case ARM::JUMPTABLE_ADDRS:
1524 EmitJumpTableAddrs(MI);
1525 return;
1526 case ARM::JUMPTABLE_INSTS:
1527 EmitJumpTableInsts(MI);
1528 return;
1529 case ARM::JUMPTABLE_TBB:
1530 case ARM::JUMPTABLE_TBH:
1531 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1532 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001533 case ARM::t2BR_JT: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001534 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001535 .addReg(ARM::PC)
1536 .addReg(MI->getOperand(0).getReg())
1537 // Add predicate operands.
1538 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001539 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001540 return;
1541 }
Tim Northovera603c402015-05-31 19:22:07 +00001542 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001543 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001544 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1545 // Lower and emit the PC label, then the instruction itself.
1546 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1547 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1548 .addReg(MI->getOperand(0).getReg())
1549 .addReg(MI->getOperand(1).getReg())
1550 // Add predicate operands.
1551 .addImm(ARMCC::AL)
1552 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001553 return;
1554 }
James Molloy70a3d6d2016-11-01 13:37:41 +00001555 case ARM::tTBB_JT:
1556 case ARM::tTBH_JT: {
1557
1558 bool Is8Bit = MI->getOpcode() == ARM::tTBB_JT;
1559 unsigned Base = MI->getOperand(0).getReg();
1560 unsigned Idx = MI->getOperand(1).getReg();
1561 assert(MI->getOperand(1).isKill() && "We need the index register as scratch!");
1562
1563 // Multiply up idx if necessary.
1564 if (!Is8Bit)
1565 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1566 .addReg(Idx)
1567 .addReg(ARM::CPSR)
1568 .addReg(Idx)
1569 .addImm(1)
1570 // Add predicate operands.
1571 .addImm(ARMCC::AL)
1572 .addReg(0));
1573
1574 if (Base == ARM::PC) {
1575 // TBB [base, idx] =
1576 // ADDS idx, idx, base
1577 // LDRB idx, [idx, #4] ; or LDRH if TBH
1578 // LSLS idx, #1
1579 // ADDS pc, pc, idx
1580
James Molloyb03e0872016-11-07 13:38:21 +00001581 // When using PC as the base, it's important that there is no padding
1582 // between the last ADDS and the start of the jump table. The jump table
1583 // is 4-byte aligned, so we ensure we're 4 byte aligned here too.
1584 //
1585 // FIXME: Ideally we could vary the LDRB index based on the padding
1586 // between the sequence and jump table, however that relies on MCExprs
1587 // for load indexes which are currently not supported.
1588 OutStreamer->EmitCodeAlignment(4);
James Molloy70a3d6d2016-11-01 13:37:41 +00001589 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1590 .addReg(Idx)
1591 .addReg(Idx)
1592 .addReg(Base)
1593 // Add predicate operands.
1594 .addImm(ARMCC::AL)
1595 .addReg(0));
1596
1597 unsigned Opc = Is8Bit ? ARM::tLDRBi : ARM::tLDRHi;
1598 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1599 .addReg(Idx)
1600 .addReg(Idx)
1601 .addImm(Is8Bit ? 4 : 2)
1602 // Add predicate operands.
1603 .addImm(ARMCC::AL)
1604 .addReg(0));
1605 } else {
1606 // TBB [base, idx] =
1607 // LDRB idx, [base, idx] ; or LDRH if TBH
1608 // LSLS idx, #1
1609 // ADDS pc, pc, idx
1610
1611 unsigned Opc = Is8Bit ? ARM::tLDRBr : ARM::tLDRHr;
1612 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1613 .addReg(Idx)
1614 .addReg(Base)
1615 .addReg(Idx)
1616 // Add predicate operands.
1617 .addImm(ARMCC::AL)
1618 .addReg(0));
1619 }
1620
1621 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1622 .addReg(Idx)
1623 .addReg(ARM::CPSR)
1624 .addReg(Idx)
1625 .addImm(1)
1626 // Add predicate operands.
1627 .addImm(ARMCC::AL)
1628 .addReg(0));
1629
1630 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1631 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1632 .addReg(ARM::PC)
1633 .addReg(ARM::PC)
1634 .addReg(Idx)
1635 // Add predicate operands.
1636 .addImm(ARMCC::AL)
1637 .addReg(0));
1638 return;
1639 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001640 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001641 case ARM::BR_JTr: {
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001642 // mov pc, target
1643 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001644 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001645 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001646 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001647 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1648 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001649 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001650 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1651 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001652 // Add 's' bit operand (always reg0 for this)
1653 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001654 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001655 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001656 return;
1657 }
Momchil Velikov4a91fb92017-11-15 12:02:55 +00001658 case ARM::BR_JTm_i12: {
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001659 // ldr pc, target
1660 MCInst TmpInst;
Momchil Velikov4a91fb92017-11-15 12:02:55 +00001661 TmpInst.setOpcode(ARM::LDRi12);
1662 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1663 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1664 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
1665 // Add predicate operands.
1666 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1667 TmpInst.addOperand(MCOperand::createReg(0));
1668 EmitToStreamer(*OutStreamer, TmpInst);
1669 return;
1670 }
1671 case ARM::BR_JTm_rs: {
1672 // ldr pc, target
1673 MCInst TmpInst;
1674 TmpInst.setOpcode(ARM::LDRrs);
1675 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1676 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1677 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1678 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001679 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001680 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1681 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001682 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001683 return;
1684 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001685 case ARM::BR_JTadd: {
Jim Grosbach08c562b2010-11-17 21:05:55 +00001686 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001687 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001688 .addReg(ARM::PC)
1689 .addReg(MI->getOperand(0).getReg())
1690 .addReg(MI->getOperand(1).getReg())
1691 // Add predicate operands.
1692 .addImm(ARMCC::AL)
1693 .addReg(0)
1694 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001695 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001696 return;
1697 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001698 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001699 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001700 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001701 case ARM::TRAP: {
1702 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1703 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001704 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001705 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001706 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001707 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001708 return;
1709 }
1710 break;
1711 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001712 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001713 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001714 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001715 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001716 return;
1717 }
Jim Grosbach85030542010-09-23 18:05:37 +00001718 case ARM::tTRAP: {
1719 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1720 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001721 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001722 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001723 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001724 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001725 return;
1726 }
1727 break;
1728 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001729 case ARM::t2Int_eh_sjlj_setjmp:
1730 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001731 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001732 // Two incoming args: GPR:$src, GPR:$val
1733 // mov $val, pc
1734 // adds $val, #7
1735 // str $val, [$src, #4]
1736 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001737 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001738 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001739 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001740 unsigned SrcReg = MI->getOperand(0).getReg();
1741 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001742 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001743 OutStreamer->AddComment("eh_setjmp begin");
1744 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001745 .addReg(ValReg)
1746 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001747 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001748 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001749 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001750
Lang Hames9ff69c82015-04-24 19:11:51 +00001751 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001752 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001753 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001754 .addReg(ARM::CPSR)
1755 .addReg(ValReg)
1756 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001757 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001758 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001759 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001760
Lang Hames9ff69c82015-04-24 19:11:51 +00001761 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001762 .addReg(ValReg)
1763 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001764 // The offset immediate is #4. The operand value is scaled by 4 for the
1765 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001766 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001767 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001768 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001769 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001770
Lang Hames9ff69c82015-04-24 19:11:51 +00001771 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001772 .addReg(ARM::R0)
1773 .addReg(ARM::CPSR)
1774 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001775 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001776 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001777 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001778
Jim Grosbach13760bd2015-05-30 01:25:56 +00001779 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001780 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781 .addExpr(SymbolExpr)
1782 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001783 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001784
Lang Hames9ff69c82015-04-24 19:11:51 +00001785 OutStreamer->AddComment("eh_setjmp end");
1786 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001787 .addReg(ARM::R0)
1788 .addReg(ARM::CPSR)
1789 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001790 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001791 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001792 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001793
Lang Hames9ff69c82015-04-24 19:11:51 +00001794 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001795 return;
1796 }
1797
Jim Grosbachc0aed712010-09-23 23:33:56 +00001798 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001799 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001800 // Two incoming args: GPR:$src, GPR:$val
1801 // add $val, pc, #8
1802 // str $val, [$src, #+4]
1803 // mov r0, #0
1804 // add pc, pc, #0
1805 // mov r0, #1
1806 unsigned SrcReg = MI->getOperand(0).getReg();
1807 unsigned ValReg = MI->getOperand(1).getReg();
1808
Lang Hames9ff69c82015-04-24 19:11:51 +00001809 OutStreamer->AddComment("eh_setjmp begin");
1810 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001811 .addReg(ValReg)
1812 .addReg(ARM::PC)
1813 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001814 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001815 .addImm(ARMCC::AL)
1816 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001817 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001818 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001819
Lang Hames9ff69c82015-04-24 19:11:51 +00001820 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001821 .addReg(ValReg)
1822 .addReg(SrcReg)
1823 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001824 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001825 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001826 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001827
Lang Hames9ff69c82015-04-24 19:11:51 +00001828 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001829 .addReg(ARM::R0)
1830 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001831 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001832 .addImm(ARMCC::AL)
1833 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001834 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001835 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001836
Lang Hames9ff69c82015-04-24 19:11:51 +00001837 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001838 .addReg(ARM::PC)
1839 .addReg(ARM::PC)
1840 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001841 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001842 .addImm(ARMCC::AL)
1843 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001844 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001845 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001846
Lang Hames9ff69c82015-04-24 19:11:51 +00001847 OutStreamer->AddComment("eh_setjmp end");
1848 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001849 .addReg(ARM::R0)
1850 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001851 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001852 .addImm(ARMCC::AL)
1853 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001854 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001855 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001856 return;
1857 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001858 case ARM::Int_eh_sjlj_longjmp: {
1859 // ldr sp, [$src, #8]
1860 // ldr $scratch, [$src, #4]
1861 // ldr r7, [$src]
1862 // bx $scratch
1863 unsigned SrcReg = MI->getOperand(0).getReg();
1864 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001865 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001866 .addReg(ARM::SP)
1867 .addReg(SrcReg)
1868 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001869 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001870 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001871 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001872
Lang Hames9ff69c82015-04-24 19:11:51 +00001873 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001874 .addReg(ScratchReg)
1875 .addReg(SrcReg)
1876 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001877 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001878 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001879 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001880
Martin Storsjod6218cc2017-09-28 19:04:30 +00001881 if (STI.isTargetDarwin() || STI.isTargetWindows()) {
1882 // These platforms always use the same frame register
1883 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
1884 .addReg(FramePtr)
1885 .addReg(SrcReg)
1886 .addImm(0)
1887 // Predicate.
1888 .addImm(ARMCC::AL)
1889 .addReg(0));
1890 } else {
1891 // If the calling code might use either R7 or R11 as
1892 // frame pointer register, restore it into both.
1893 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
1894 .addReg(ARM::R7)
1895 .addReg(SrcReg)
1896 .addImm(0)
1897 // Predicate.
1898 .addImm(ARMCC::AL)
1899 .addReg(0));
1900 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
1901 .addReg(ARM::R11)
1902 .addReg(SrcReg)
1903 .addImm(0)
1904 // Predicate.
1905 .addImm(ARMCC::AL)
1906 .addReg(0));
1907 }
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001908
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001909 assert(Subtarget->hasV4TOps());
Lang Hames9ff69c82015-04-24 19:11:51 +00001910 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001911 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001912 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001913 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001914 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001915 return;
1916 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001917 case ARM::tInt_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001918 // ldr $scratch, [$src, #8]
1919 // mov sp, $scratch
1920 // ldr $scratch, [$src, #4]
1921 // ldr r7, [$src]
1922 // bx $scratch
1923 unsigned SrcReg = MI->getOperand(0).getReg();
1924 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001925
Lang Hames9ff69c82015-04-24 19:11:51 +00001926 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001927 .addReg(ScratchReg)
1928 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001929 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001930 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001931 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001932 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001933 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001934 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001935
Lang Hames9ff69c82015-04-24 19:11:51 +00001936 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001937 .addReg(ARM::SP)
1938 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001939 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001940 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001941 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001942
Lang Hames9ff69c82015-04-24 19:11:51 +00001943 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001944 .addReg(ScratchReg)
1945 .addReg(SrcReg)
1946 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001947 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001948 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001949 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001950
Martin Storsjod6218cc2017-09-28 19:04:30 +00001951 if (STI.isTargetDarwin() || STI.isTargetWindows()) {
1952 // These platforms always use the same frame register
1953 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
1954 .addReg(FramePtr)
1955 .addReg(SrcReg)
1956 .addImm(0)
1957 // Predicate.
1958 .addImm(ARMCC::AL)
1959 .addReg(0));
1960 } else {
1961 // If the calling code might use either R7 or R11 as
1962 // frame pointer register, restore it into both.
1963 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
1964 .addReg(ARM::R7)
1965 .addReg(SrcReg)
1966 .addImm(0)
1967 // Predicate.
1968 .addImm(ARMCC::AL)
1969 .addReg(0));
1970 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
1971 .addReg(ARM::R11)
1972 .addReg(SrcReg)
1973 .addImm(0)
1974 // Predicate.
1975 .addImm(ARMCC::AL)
1976 .addReg(0));
1977 }
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001978
Lang Hames9ff69c82015-04-24 19:11:51 +00001979 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001980 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001981 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001982 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001983 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001984 return;
1985 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001986 case ARM::tInt_WIN_eh_sjlj_longjmp: {
1987 // ldr.w r11, [$src, #0]
1988 // ldr.w sp, [$src, #8]
1989 // ldr.w pc, [$src, #4]
1990
1991 unsigned SrcReg = MI->getOperand(0).getReg();
1992
1993 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
1994 .addReg(ARM::R11)
1995 .addReg(SrcReg)
1996 .addImm(0)
1997 // Predicate
1998 .addImm(ARMCC::AL)
1999 .addReg(0));
2000 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2001 .addReg(ARM::SP)
2002 .addReg(SrcReg)
2003 .addImm(8)
2004 // Predicate
2005 .addImm(ARMCC::AL)
2006 .addReg(0));
2007 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2008 .addReg(ARM::PC)
2009 .addReg(SrcReg)
2010 .addImm(4)
2011 // Predicate
2012 .addImm(ARMCC::AL)
2013 .addReg(0));
2014 return;
2015 }
Dean Michael Berris464015442016-09-19 00:54:35 +00002016 case ARM::PATCHABLE_FUNCTION_ENTER:
2017 LowerPATCHABLE_FUNCTION_ENTER(*MI);
2018 return;
2019 case ARM::PATCHABLE_FUNCTION_EXIT:
2020 LowerPATCHABLE_FUNCTION_EXIT(*MI);
2021 return;
Dean Michael Berris156f6ca2016-10-18 05:54:15 +00002022 case ARM::PATCHABLE_TAIL_CALL:
2023 LowerPATCHABLE_TAIL_CALL(*MI);
2024 return;
Chris Lattner71eb0772009-10-19 20:20:46 +00002025 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00002026
Chris Lattner71eb0772009-10-19 20:20:46 +00002027 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00002028 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00002029
Lang Hames9ff69c82015-04-24 19:11:51 +00002030 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00002031}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002032
2033//===----------------------------------------------------------------------===//
2034// Target Registry Stuff
2035//===----------------------------------------------------------------------===//
2036
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002037// Force static initialization.
2038extern "C" void LLVMInitializeARMAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00002039 RegisterAsmPrinter<ARMAsmPrinter> X(getTheARMLETarget());
2040 RegisterAsmPrinter<ARMAsmPrinter> Y(getTheARMBETarget());
2041 RegisterAsmPrinter<ARMAsmPrinter> A(getTheThumbLETarget());
2042 RegisterAsmPrinter<ARMAsmPrinter> B(getTheThumbBETarget());
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002043}