| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1 | //===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===// |
| 2 | // |
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | // This file contains a printer that converts from our internal representation |
| 10 | // of machine-dependent LLVM code to GAS-format ARM assembly language. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| Jim Grosbach | d0d1329 | 2010-12-01 03:45:07 +0000 | [diff] [blame] | 14 | #include "ARMAsmPrinter.h" |
| Craig Topper | 188ed9d | 2012-03-17 07:33:42 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
| Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 16 | #include "ARMConstantPoolValue.h" |
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 17 | #include "ARMMachineFunctionInfo.h" |
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 18 | #include "ARMTargetMachine.h" |
| Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 19 | #include "ARMTargetObjectFile.h" |
| Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 20 | #include "MCTargetDesc/ARMAddressingModes.h" |
| Richard Trieu | 5e3ee4b | 2019-05-11 00:34:07 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/ARMInstPrinter.h" |
| Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 22 | #include "MCTargetDesc/ARMMCExpr.h" |
| Richard Trieu | f3011b9 | 2019-05-14 22:29:50 +0000 | [diff] [blame^] | 23 | #include "TargetInfo/ARMTargetInfo.h" |
| Jim Grosbach | 330840f | 2012-10-04 21:33:24 +0000 | [diff] [blame] | 24 | #include "llvm/ADT/SetVector.h" |
| 25 | #include "llvm/ADT/SmallString.h" |
| Zachary Turner | 264b5d9 | 2017-06-07 03:48:56 +0000 | [diff] [blame] | 26 | #include "llvm/BinaryFormat/COFF.h" |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineModuleInfoImpls.h" |
| Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 30 | #include "llvm/IR/Constants.h" |
| 31 | #include "llvm/IR/DataLayout.h" |
| Rafael Espindola | 894843c | 2014-01-07 21:19:40 +0000 | [diff] [blame] | 32 | #include "llvm/IR/Mangler.h" |
| Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 33 | #include "llvm/IR/Module.h" |
| 34 | #include "llvm/IR/Type.h" |
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 35 | #include "llvm/MC/MCAsmInfo.h" |
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 36 | #include "llvm/MC/MCAssembler.h" |
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 37 | #include "llvm/MC/MCContext.h" |
| Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCELFStreamer.h" |
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCInst.h" |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCInstBuilder.h" |
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 41 | #include "llvm/MC/MCObjectStreamer.h" |
| Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 42 | #include "llvm/MC/MCStreamer.h" |
| Chris Lattner | 4cd4498 | 2009-09-13 17:14:04 +0000 | [diff] [blame] | 43 | #include "llvm/MC/MCSymbol.h" |
| Saleem Abdulrasool | 278a9f4 | 2014-01-19 08:25:27 +0000 | [diff] [blame] | 44 | #include "llvm/Support/ARMBuildAttributes.h" |
| Devang Patel | a52ddc4 | 2010-08-04 22:39:39 +0000 | [diff] [blame] | 45 | #include "llvm/Support/Debug.h" |
| Torok Edwin | f8d479c | 2009-07-08 20:55:50 +0000 | [diff] [blame] | 46 | #include "llvm/Support/ErrorHandling.h" |
| Mehdi Amini | b550cb1 | 2016-04-18 09:17:29 +0000 | [diff] [blame] | 47 | #include "llvm/Support/TargetParser.h" |
| Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 48 | #include "llvm/Support/TargetRegistry.h" |
| Chris Lattner | d20699b | 2010-04-04 08:18:47 +0000 | [diff] [blame] | 49 | #include "llvm/Support/raw_ostream.h" |
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 50 | #include "llvm/Target/TargetMachine.h" |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 51 | using namespace llvm; |
| 52 | |
| Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 53 | #define DEBUG_TYPE "asm-printer" |
| 54 | |
| David Blaikie | 9459832 | 2015-01-18 20:29:04 +0000 | [diff] [blame] | 55 | ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM, |
| 56 | std::unique_ptr<MCStreamer> Streamer) |
| 57 | : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr), |
| Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 58 | InConstantPool(false), OptimizationGoals(-1) {} |
| David Blaikie | 9459832 | 2015-01-18 20:29:04 +0000 | [diff] [blame] | 59 | |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 60 | void ARMAsmPrinter::EmitFunctionBodyEnd() { |
| 61 | // Make sure to terminate any constant pools that were at the end |
| 62 | // of the function. |
| 63 | if (!InConstantPool) |
| 64 | return; |
| 65 | InConstantPool = false; |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 66 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 67 | } |
| Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 68 | |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 69 | void ARMAsmPrinter::EmitFunctionEntryLabel() { |
| Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 70 | if (AFI->isThumbFunction()) { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 71 | OutStreamer->EmitAssemblerFlag(MCAF_Code16); |
| 72 | OutStreamer->EmitThumbFunc(CurrentFnSym); |
| Pablo Barrio | bb6984d | 2016-09-13 12:18:15 +0000 | [diff] [blame] | 73 | } else { |
| 74 | OutStreamer->EmitAssemblerFlag(MCAF_Code32); |
| Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 75 | } |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 76 | OutStreamer->EmitLabel(CurrentFnSym); |
| Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 77 | } |
| 78 | |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 79 | void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) { |
| 80 | uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType()); |
| James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 81 | assert(Size && "C++ constructor pointer had zero size!"); |
| 82 | |
| Bill Wendling | dfb45f4 | 2012-02-15 09:14:08 +0000 | [diff] [blame] | 83 | const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts()); |
| James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 84 | assert(GV && "C++ constructor pointer was not a GlobalValue!"); |
| 85 | |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 86 | const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV, |
| Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 87 | ARMII::MO_NO_FLAG), |
| Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 88 | (Subtarget->isTargetELF() |
| 89 | ? MCSymbolRefExpr::VK_ARM_TARGET1 |
| 90 | : MCSymbolRefExpr::VK_None), |
| James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 91 | OutContext); |
| Jim Grosbach | 1a59711 | 2014-04-03 23:43:18 +0000 | [diff] [blame] | 92 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 93 | OutStreamer->EmitValue(E, Size); |
| James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 94 | } |
| 95 | |
| James Molloy | 9abb2fa | 2016-09-26 07:26:24 +0000 | [diff] [blame] | 96 | void ARMAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) { |
| 97 | if (PromotedGlobals.count(GV)) |
| 98 | // The global was promoted into a constant pool. It should not be emitted. |
| 99 | return; |
| 100 | AsmPrinter::EmitGlobalVariable(GV); |
| 101 | } |
| 102 | |
| Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 103 | /// runOnMachineFunction - This uses the EmitInstruction() |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 104 | /// method to print assembly for each instruction. |
| 105 | /// |
| 106 | bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) { |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 107 | AFI = MF.getInfo<ARMFunctionInfo>(); |
| Evan Cheng | 5e3ac18 | 2008-09-18 07:27:23 +0000 | [diff] [blame] | 108 | MCP = MF.getConstantPool(); |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 109 | Subtarget = &MF.getSubtarget<ARMSubtarget>(); |
| Rafael Espindola | 27f8bdc | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 110 | |
| Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 111 | SetupMachineFunction(MF); |
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 112 | const Function &F = MF.getFunction(); |
| Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 113 | const TargetMachine& TM = MF.getTarget(); |
| 114 | |
| James Molloy | 9abb2fa | 2016-09-26 07:26:24 +0000 | [diff] [blame] | 115 | // Collect all globals that had their storage promoted to a constant pool. |
| 116 | // Functions are emitted before variables, so this accumulates promoted |
| 117 | // globals from all functions in PromotedGlobals. |
| 118 | for (auto *GV : AFI->getGlobalsPromotedToConstantPool()) |
| 119 | PromotedGlobals.insert(GV); |
| Fangrui Song | f78650a | 2018-07-30 19:41:25 +0000 | [diff] [blame] | 120 | |
| Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 121 | // Calculate this function's optimization goal. |
| 122 | unsigned OptimizationGoal; |
| Evandro Menezes | 85bd397 | 2019-04-04 22:40:06 +0000 | [diff] [blame] | 123 | if (F.hasOptNone()) |
| Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 124 | // For best debugging illusion, speed and small size sacrificed |
| 125 | OptimizationGoal = 6; |
| Evandro Menezes | 85bd397 | 2019-04-04 22:40:06 +0000 | [diff] [blame] | 126 | else if (F.hasMinSize()) |
| Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 127 | // Aggressively for small size, speed and debug illusion sacrificed |
| 128 | OptimizationGoal = 4; |
| Evandro Menezes | 85bd397 | 2019-04-04 22:40:06 +0000 | [diff] [blame] | 129 | else if (F.hasOptSize()) |
| Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 130 | // For small size, but speed and debugging illusion preserved |
| 131 | OptimizationGoal = 3; |
| 132 | else if (TM.getOptLevel() == CodeGenOpt::Aggressive) |
| 133 | // Aggressively for speed, small size and debug illusion sacrificed |
| 134 | OptimizationGoal = 2; |
| 135 | else if (TM.getOptLevel() > CodeGenOpt::None) |
| 136 | // For speed, but small size and good debug illusion preserved |
| 137 | OptimizationGoal = 1; |
| 138 | else // TM.getOptLevel() == CodeGenOpt::None |
| 139 | // For good debugging, but speed and small size preserved |
| 140 | OptimizationGoal = 5; |
| 141 | |
| 142 | // Combine a new optimization goal with existing ones. |
| 143 | if (OptimizationGoals == -1) // uninitialized goals |
| 144 | OptimizationGoals = OptimizationGoal; |
| 145 | else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals |
| 146 | OptimizationGoals = 0; |
| Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 147 | |
| 148 | if (Subtarget->isTargetCOFF()) { |
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 149 | bool Internal = F.hasInternalLinkage(); |
| Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 150 | COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC |
| 151 | : COFF::IMAGE_SYM_CLASS_EXTERNAL; |
| 152 | int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT; |
| 153 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 154 | OutStreamer->BeginCOFFSymbolDef(CurrentFnSym); |
| 155 | OutStreamer->EmitCOFFSymbolStorageClass(Scl); |
| 156 | OutStreamer->EmitCOFFSymbolType(Type); |
| 157 | OutStreamer->EndCOFFSymbolDef(); |
| Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 158 | } |
| 159 | |
| Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 160 | // Emit the rest of the function body. |
| 161 | EmitFunctionBody(); |
| 162 | |
| Serge Rogatch | f83d2a2 | 2017-01-19 20:24:23 +0000 | [diff] [blame] | 163 | // Emit the XRay table for this function. |
| 164 | emitXRayTable(); |
| 165 | |
| Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 166 | // If we need V4T thumb mode Register Indirect Jump pads, emit them. |
| 167 | // These are created per function, rather than per TU, since it's |
| 168 | // relatively easy to exceed the thumb branch range within a TU. |
| 169 | if (! ThumbIndirectPads.empty()) { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 170 | OutStreamer->EmitAssemblerFlag(MCAF_Code16); |
| Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 171 | EmitAlignment(1); |
| Javed Absar | 5766b8e | 2017-08-29 10:04:18 +0000 | [diff] [blame] | 172 | for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) { |
| 173 | OutStreamer->EmitLabel(TIP.second); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 174 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX) |
| Javed Absar | 5766b8e | 2017-08-29 10:04:18 +0000 | [diff] [blame] | 175 | .addReg(TIP.first) |
| Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 176 | // Add predicate operands. |
| 177 | .addImm(ARMCC::AL) |
| 178 | .addReg(0)); |
| 179 | } |
| 180 | ThumbIndirectPads.clear(); |
| 181 | } |
| 182 | |
| Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 183 | // We didn't modify anything. |
| 184 | return false; |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| Nick Desaulniers | 7ab164c | 2019-04-26 18:45:04 +0000 | [diff] [blame] | 187 | void ARMAsmPrinter::PrintSymbolOperand(const MachineOperand &MO, |
| 188 | raw_ostream &O) { |
| 189 | assert(MO.isGlobal() && "caller should check MO.isGlobal"); |
| 190 | unsigned TF = MO.getTargetFlags(); |
| 191 | if (TF & ARMII::MO_LO16) |
| 192 | O << ":lower16:"; |
| 193 | else if (TF & ARMII::MO_HI16) |
| 194 | O << ":upper16:"; |
| 195 | GetARMGVSymbol(MO.getGlobal(), TF)->print(O, MAI); |
| 196 | printOffset(MO.getOffset(), O); |
| 197 | } |
| 198 | |
| Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 199 | void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum, |
| Tim Northover | b4c61f8 | 2015-05-13 20:28:41 +0000 | [diff] [blame] | 200 | raw_ostream &O) { |
| Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 201 | const MachineOperand &MO = MI->getOperand(OpNum); |
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 202 | |
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 203 | switch (MO.getType()) { |
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 204 | default: llvm_unreachable("<unknown operand type>"); |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 205 | case MachineOperand::MO_Register: { |
| 206 | unsigned Reg = MO.getReg(); |
| Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 207 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
| Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 208 | assert(!MO.getSubReg() && "Subregs should be eliminated!"); |
| Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 209 | if(ARM::GPRPairRegClass.contains(Reg)) { |
| 210 | const MachineFunction &MF = *MI->getParent()->getParent(); |
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 211 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
| Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 212 | Reg = TRI->getSubReg(Reg, ARM::gsub_0); |
| 213 | } |
| Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 214 | O << ARMInstPrinter::getRegisterName(Reg); |
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 215 | break; |
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 216 | } |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 217 | case MachineOperand::MO_Immediate: { |
| Anton Korobeynikov | 222b86c | 2009-10-08 20:43:22 +0000 | [diff] [blame] | 218 | O << '#'; |
| Nick Desaulniers | 7ab164c | 2019-04-26 18:45:04 +0000 | [diff] [blame] | 219 | unsigned TF = MO.getTargetFlags(); |
| Tim Northover | b4c61f8 | 2015-05-13 20:28:41 +0000 | [diff] [blame] | 220 | if (TF == ARMII::MO_LO16) |
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 221 | O << ":lower16:"; |
| Tim Northover | b4c61f8 | 2015-05-13 20:28:41 +0000 | [diff] [blame] | 222 | else if (TF == ARMII::MO_HI16) |
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 223 | O << ":upper16:"; |
| Nick Desaulniers | 7ab164c | 2019-04-26 18:45:04 +0000 | [diff] [blame] | 224 | O << MO.getImm(); |
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 225 | break; |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 226 | } |
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 227 | case MachineOperand::MO_MachineBasicBlock: |
| Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 228 | MO.getMBB()->getSymbol()->print(O, MAI); |
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 229 | return; |
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 230 | case MachineOperand::MO_GlobalAddress: { |
| Nick Desaulniers | 7ab164c | 2019-04-26 18:45:04 +0000 | [diff] [blame] | 231 | PrintSymbolOperand(MO, O); |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 232 | break; |
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 233 | } |
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 234 | case MachineOperand::MO_ConstantPoolIndex: |
| Prakhar Bahuguna | 52a7dd7 | 2016-12-15 07:59:08 +0000 | [diff] [blame] | 235 | if (Subtarget->genExecuteOnly()) |
| 236 | llvm_unreachable("execute-only should not generate constant pools"); |
| Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 237 | GetCPISymbol(MO.getIndex())->print(O, MAI); |
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 238 | break; |
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 239 | } |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 240 | } |
| 241 | |
| Martin Storsjo | d2662c3 | 2018-07-25 18:35:31 +0000 | [diff] [blame] | 242 | MCSymbol *ARMAsmPrinter::GetCPISymbol(unsigned CPID) const { |
| 243 | // The AsmPrinter::GetCPISymbol superclass method tries to use CPID as |
| 244 | // indexes in MachineConstantPool, which isn't in sync with indexes used here. |
| 245 | const DataLayout &DL = getDataLayout(); |
| 246 | return OutContext.getOrCreateSymbol(Twine(DL.getPrivateGlobalPrefix()) + |
| 247 | "CPI" + Twine(getFunctionNumber()) + "_" + |
| 248 | Twine(CPID)); |
| 249 | } |
| 250 | |
| Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 251 | //===--------------------------------------------------------------------===// |
| 252 | |
| Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 253 | MCSymbol *ARMAsmPrinter:: |
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 254 | GetARMJTIPICJumpTableLabel(unsigned uid) const { |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 255 | const DataLayout &DL = getDataLayout(); |
| Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 256 | SmallString<60> Name; |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 257 | raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI" |
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 258 | << getFunctionNumber() << '_' << uid; |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 259 | return OutContext.getOrCreateSymbol(Name); |
| Chris Lattner | 6330d53 | 2010-01-25 19:39:52 +0000 | [diff] [blame] | 260 | } |
| 261 | |
| Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 262 | bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, |
| Nick Desaulniers | 5277b3f | 2019-04-10 16:38:43 +0000 | [diff] [blame] | 263 | const char *ExtraCode, raw_ostream &O) { |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 264 | // Does this asm operand have a single letter operand modifier? |
| 265 | if (ExtraCode && ExtraCode[0]) { |
| 266 | if (ExtraCode[1] != 0) return true; // Unknown modifier. |
| Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 267 | |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 268 | switch (ExtraCode[0]) { |
| Jack Carter | 5e69cff | 2012-06-26 13:49:27 +0000 | [diff] [blame] | 269 | default: |
| 270 | // See if this is a generic print operand |
| Nick Desaulniers | 5277b3f | 2019-04-10 16:38:43 +0000 | [diff] [blame] | 271 | return AsmPrinter::PrintAsmOperand(MI, OpNum, ExtraCode, O); |
| Evan Cheng | 1e150de | 2007-04-04 00:13:29 +0000 | [diff] [blame] | 272 | case 'P': // Print a VFP double precision register. |
| Evan Cheng | 0c2544f | 2009-12-08 23:06:22 +0000 | [diff] [blame] | 273 | case 'q': // Print a NEON quad precision register. |
| Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 274 | printOperand(MI, OpNum, O); |
| Evan Cheng | ea28fc5 | 2007-03-08 22:42:46 +0000 | [diff] [blame] | 275 | return false; |
| Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 276 | case 'y': // Print a VFP single precision register as indexed double. |
| Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 277 | if (MI->getOperand(OpNum).isReg()) { |
| 278 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 279 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
| Jakob Stoklund Olesen | 5541f60 | 2012-05-30 23:00:43 +0000 | [diff] [blame] | 280 | // Find the 'd' register that has this 's' register as a sub-register, |
| 281 | // and determine the lane number. |
| 282 | for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) { |
| 283 | if (!ARM::DPRRegClass.contains(*SR)) |
| 284 | continue; |
| 285 | bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg; |
| 286 | O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]"); |
| 287 | return false; |
| 288 | } |
| Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 289 | } |
| Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 290 | return true; |
| Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 291 | case 'B': // Bitwise inverse of integer or symbol without a preceding #. |
| Eric Christopher | b1dda56 | 2011-05-24 23:15:43 +0000 | [diff] [blame] | 292 | if (!MI->getOperand(OpNum).isImm()) |
| 293 | return true; |
| 294 | O << ~(MI->getOperand(OpNum).getImm()); |
| 295 | return false; |
| Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 296 | case 'L': // The low 16 bits of an immediate constant. |
| Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 297 | if (!MI->getOperand(OpNum).isImm()) |
| 298 | return true; |
| 299 | O << (MI->getOperand(OpNum).getImm() & 0xffff); |
| 300 | return false; |
| Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 301 | case 'M': { // A register range suitable for LDM/STM. |
| 302 | if (!MI->getOperand(OpNum).isReg()) |
| 303 | return true; |
| 304 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 305 | unsigned RegBegin = MO.getReg(); |
| 306 | // This takes advantage of the 2 operand-ness of ldm/stm and that we've |
| 307 | // already got the operands in registers that are operands to the |
| 308 | // inline asm statement. |
| Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 309 | O << "{"; |
| 310 | if (ARM::GPRPairRegClass.contains(RegBegin)) { |
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 311 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
| Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 312 | unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0); |
| Alp Toker | 9844434 | 2014-04-19 23:56:35 +0000 | [diff] [blame] | 313 | O << ARMInstPrinter::getRegisterName(Reg0) << ", "; |
| Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 314 | RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1); |
| 315 | } |
| 316 | O << ARMInstPrinter::getRegisterName(RegBegin); |
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 317 | |
| Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 318 | // FIXME: The register allocator not only may not have given us the |
| 319 | // registers in sequence, but may not be in ascending registers. This |
| 320 | // will require changes in the register allocator that'll need to be |
| 321 | // propagated down here if the operands change. |
| 322 | unsigned RegOps = OpNum + 1; |
| 323 | while (MI->getOperand(RegOps).isReg()) { |
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 324 | O << ", " |
| Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 325 | << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg()); |
| 326 | RegOps++; |
| 327 | } |
| 328 | |
| 329 | O << "}"; |
| 330 | |
| 331 | return false; |
| 332 | } |
| Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 333 | case 'R': // The most significant register of a pair. |
| 334 | case 'Q': { // The least significant register of a pair. |
| 335 | if (OpNum == 0) |
| 336 | return true; |
| 337 | const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1); |
| 338 | if (!FlagsOP.isImm()) |
| 339 | return true; |
| 340 | unsigned Flags = FlagsOP.getImm(); |
| Tim Northover | 2ddeeed | 2013-08-22 06:51:04 +0000 | [diff] [blame] | 341 | |
| 342 | // This operand may not be the one that actually provides the register. If |
| 343 | // it's tied to a previous one then we should refer instead to that one |
| 344 | // for registers and their classes. |
| 345 | unsigned TiedIdx; |
| 346 | if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) { |
| 347 | for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) { |
| 348 | unsigned OpFlags = MI->getOperand(OpNum).getImm(); |
| 349 | OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1; |
| 350 | } |
| 351 | Flags = MI->getOperand(OpNum).getImm(); |
| 352 | |
| 353 | // Later code expects OpNum to be pointing at the register rather than |
| 354 | // the flags. |
| 355 | OpNum += 1; |
| 356 | } |
| 357 | |
| Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 358 | unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); |
| Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 359 | unsigned RC; |
| Florian Hahn | 521dc4d | 2018-08-30 10:28:23 +0000 | [diff] [blame] | 360 | bool FirstHalf; |
| 361 | const ARMBaseTargetMachine &ATM = |
| 362 | static_cast<const ARMBaseTargetMachine &>(TM); |
| 363 | |
| 364 | // 'Q' should correspond to the low order register and 'R' to the high |
| 365 | // order register. Whether this corresponds to the upper or lower half |
| 366 | // depends on the endianess mode. |
| 367 | if (ExtraCode[0] == 'Q') |
| 368 | FirstHalf = ATM.isLittleEndian(); |
| 369 | else |
| 370 | // ExtraCode[0] == 'R'. |
| 371 | FirstHalf = !ATM.isLittleEndian(); |
| Thomas Preud'homme | 6c1b075 | 2018-07-30 16:45:40 +0000 | [diff] [blame] | 372 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
| 373 | if (InlineAsm::hasRegClassConstraint(Flags, RC) && |
| 374 | ARM::GPRPairRegClass.hasSubClassEq(TRI->getRegClass(RC))) { |
| Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 375 | if (NumVals != 1) |
| 376 | return true; |
| 377 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 378 | if (!MO.isReg()) |
| 379 | return true; |
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 380 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
| Florian Hahn | 521dc4d | 2018-08-30 10:28:23 +0000 | [diff] [blame] | 381 | unsigned Reg = TRI->getSubReg(MO.getReg(), FirstHalf ? |
| Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 382 | ARM::gsub_0 : ARM::gsub_1); |
| 383 | O << ARMInstPrinter::getRegisterName(Reg); |
| 384 | return false; |
| 385 | } |
| Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 386 | if (NumVals != 2) |
| 387 | return true; |
| Florian Hahn | 521dc4d | 2018-08-30 10:28:23 +0000 | [diff] [blame] | 388 | unsigned RegOp = FirstHalf ? OpNum : OpNum + 1; |
| Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 389 | if (RegOp >= MI->getNumOperands()) |
| 390 | return true; |
| 391 | const MachineOperand &MO = MI->getOperand(RegOp); |
| 392 | if (!MO.isReg()) |
| 393 | return true; |
| 394 | unsigned Reg = MO.getReg(); |
| 395 | O << ARMInstPrinter::getRegisterName(Reg); |
| 396 | return false; |
| 397 | } |
| 398 | |
| Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 399 | case 'e': // The low doubleword register of a NEON quad register. |
| Bob Wilson | fadc2c8 | 2011-12-12 21:45:15 +0000 | [diff] [blame] | 400 | case 'f': { // The high doubleword register of a NEON quad register. |
| 401 | if (!MI->getOperand(OpNum).isReg()) |
| 402 | return true; |
| 403 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 404 | if (!ARM::QPRRegClass.contains(Reg)) |
| 405 | return true; |
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 406 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
| Bob Wilson | fadc2c8 | 2011-12-12 21:45:15 +0000 | [diff] [blame] | 407 | unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ? |
| 408 | ARM::dsub_0 : ARM::dsub_1); |
| 409 | O << ARMInstPrinter::getRegisterName(SubReg); |
| 410 | return false; |
| 411 | } |
| 412 | |
| Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 413 | // This modifier is not yet supported. |
| Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 414 | case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1. |
| Bob Wilson | 40e62df | 2010-05-27 20:23:42 +0000 | [diff] [blame] | 415 | return true; |
| Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 416 | case 'H': { // The highest-numbered register of a pair. |
| Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 417 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 418 | if (!MO.isReg()) |
| 419 | return true; |
| Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 420 | const MachineFunction &MF = *MI->getParent()->getParent(); |
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 421 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
| Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 422 | unsigned Reg = MO.getReg(); |
| 423 | if(!ARM::GPRPairRegClass.contains(Reg)) |
| 424 | return false; |
| 425 | Reg = TRI->getSubReg(Reg, ARM::gsub_1); |
| Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 426 | O << ARMInstPrinter::getRegisterName(Reg); |
| 427 | return false; |
| Evan Cheng | 3d3ee87 | 2010-05-27 22:08:38 +0000 | [diff] [blame] | 428 | } |
| Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 429 | } |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 430 | } |
| Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 431 | |
| Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 432 | printOperand(MI, OpNum, O); |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 433 | return false; |
| 434 | } |
| 435 | |
| Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 436 | bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, |
| Nick Desaulniers | 5277b3f | 2019-04-10 16:38:43 +0000 | [diff] [blame] | 437 | unsigned OpNum, const char *ExtraCode, |
| Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 438 | raw_ostream &O) { |
| Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 439 | // Does this asm operand have a single letter operand modifier? |
| 440 | if (ExtraCode && ExtraCode[0]) { |
| 441 | if (ExtraCode[1] != 0) return true; // Unknown modifier. |
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 442 | |
| Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 443 | switch (ExtraCode[0]) { |
| Eric Christopher | 33a73c7 | 2011-05-26 18:22:26 +0000 | [diff] [blame] | 444 | case 'A': // A memory operand for a VLD1/VST1 instruction. |
| Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 445 | default: return true; // Unknown modifier. |
| 446 | case 'm': // The base register of a memory operand. |
| 447 | if (!MI->getOperand(OpNum).isReg()) |
| 448 | return true; |
| 449 | O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()); |
| 450 | return false; |
| 451 | } |
| 452 | } |
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 453 | |
| Bob Wilson | 3b51560 | 2009-10-13 20:50:28 +0000 | [diff] [blame] | 454 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 455 | assert(MO.isReg() && "unexpected inline asm memory operand"); |
| Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 456 | O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]"; |
| Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 457 | return false; |
| 458 | } |
| 459 | |
| Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 460 | static bool isThumb(const MCSubtargetInfo& STI) { |
| Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 461 | return STI.getFeatureBits()[ARM::ModeThumb]; |
| Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 462 | } |
| 463 | |
| 464 | void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo, |
| David Peixotto | ea2bcb9 | 2014-02-06 18:19:40 +0000 | [diff] [blame] | 465 | const MCSubtargetInfo *EndInfo) const { |
| Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 466 | // If either end mode is unknown (EndInfo == NULL) or different than |
| 467 | // the start mode, then restore the start mode. |
| 468 | const bool WasThumb = isThumb(StartInfo); |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 469 | if (!EndInfo || WasThumb != isThumb(*EndInfo)) { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 470 | OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32); |
| Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 471 | } |
| 472 | } |
| 473 | |
| Bob Wilson | b633d7a | 2009-09-30 22:06:26 +0000 | [diff] [blame] | 474 | void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) { |
| Daniel Sanders | c81f450 | 2015-06-16 15:44:21 +0000 | [diff] [blame] | 475 | const Triple &TT = TM.getTargetTriple(); |
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 476 | // Use unified assembler syntax. |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 477 | OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified); |
| Anton Korobeynikov | f687a82 | 2009-06-17 23:43:18 +0000 | [diff] [blame] | 478 | |
| Anton Korobeynikov | fa6f1ee | 2009-05-23 19:51:20 +0000 | [diff] [blame] | 479 | // Emit ARM Build Attributes |
| Sjoerd Meijer | 6c4140b | 2016-09-02 19:51:34 +0000 | [diff] [blame] | 480 | if (TT.isOSBinFormatELF()) |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 481 | emitAttributes(); |
| Akira Hatanaka | 16e47ff | 2014-07-25 05:12:49 +0000 | [diff] [blame] | 482 | |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 483 | // Use the triple's architecture and subarchitecture to determine |
| 484 | // if we're thumb for the purposes of the top level code16 assembler |
| 485 | // flag. |
| Florian Hahn | a5ba4ee | 2017-08-12 17:40:18 +0000 | [diff] [blame] | 486 | if (!M.getModuleInlineAsm().empty() && TT.isThumb()) |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 487 | OutStreamer->EmitAssemblerFlag(MCAF_Code16); |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 488 | } |
| 489 | |
| Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 490 | static void |
| 491 | emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel, |
| 492 | MachineModuleInfoImpl::StubValueTy &MCSym) { |
| 493 | // L_foo$stub: |
| 494 | OutStreamer.EmitLabel(StubLabel); |
| 495 | // .indirect_symbol _foo |
| 496 | OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol); |
| 497 | |
| 498 | if (MCSym.getInt()) |
| 499 | // External to current translation unit. |
| 500 | OutStreamer.EmitIntValue(0, 4/*size*/); |
| 501 | else |
| 502 | // Internal to current translation unit. |
| 503 | // |
| 504 | // When we place the LSDA into the TEXT section, the type info |
| 505 | // pointers need to be indirect and pc-rel. We accomplish this by |
| 506 | // using NLPs; however, sometimes the types are local to the file. |
| 507 | // We need to fill in the value for the NLP in those cases. |
| 508 | OutStreamer.EmitValue( |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 509 | MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()), |
| Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 510 | 4 /*size*/); |
| 511 | } |
| 512 | |
| Anton Korobeynikov | 0408352 | 2008-08-07 09:54:23 +0000 | [diff] [blame] | 513 | |
| Chris Lattner | ee9399a | 2009-10-19 17:59:19 +0000 | [diff] [blame] | 514 | void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) { |
| Daniel Sanders | c81f450 | 2015-06-16 15:44:21 +0000 | [diff] [blame] | 515 | const Triple &TT = TM.getTargetTriple(); |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 516 | if (TT.isOSBinFormatMachO()) { |
| Chris Lattner | 73ebe43 | 2009-08-03 22:18:15 +0000 | [diff] [blame] | 517 | // All darwin targets use mach-o. |
| Dan Gohman | 53d4a08 | 2010-04-17 16:44:48 +0000 | [diff] [blame] | 518 | const TargetLoweringObjectFileMachO &TLOFMacho = |
| 519 | static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering()); |
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 520 | MachineModuleInfoMachO &MMIMacho = |
| 521 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); |
| Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 522 | |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 523 | // Output non-lazy-pointers for external and common global variables. |
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 524 | MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList(); |
| Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 525 | |
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 526 | if (!Stubs.empty()) { |
| Chris Lattner | cb307a27 | 2009-08-10 01:39:42 +0000 | [diff] [blame] | 527 | // Switch with ".non_lazy_symbol_pointer" directive. |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 528 | OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection()); |
| Chris Lattner | 292472d | 2009-08-10 18:01:34 +0000 | [diff] [blame] | 529 | EmitAlignment(2); |
| Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 530 | |
| Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 531 | for (auto &Stub : Stubs) |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 532 | emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second); |
| Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 533 | |
| 534 | Stubs.clear(); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 535 | OutStreamer->AddBlankLine(); |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 536 | } |
| 537 | |
| Tim Northover | 5c3140f | 2016-04-25 21:12:04 +0000 | [diff] [blame] | 538 | Stubs = MMIMacho.GetThreadLocalGVStubList(); |
| 539 | if (!Stubs.empty()) { |
| 540 | // Switch with ".non_lazy_symbol_pointer" directive. |
| 541 | OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection()); |
| 542 | EmitAlignment(2); |
| 543 | |
| 544 | for (auto &Stub : Stubs) |
| 545 | emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second); |
| 546 | |
| 547 | Stubs.clear(); |
| 548 | OutStreamer->AddBlankLine(); |
| 549 | } |
| 550 | |
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 551 | // Funny Darwin hack: This flag tells the linker that no global symbols |
| 552 | // contain code that falls through to other global symbols (e.g. the obvious |
| 553 | // implementation of multiple entry points). If this doesn't occur, the |
| 554 | // linker can safely perform dead code stripping. Since LLVM never |
| 555 | // generates code that does this, it is always safe to set. |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 556 | OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols); |
| Rafael Espindola | 89e5cbd | 2006-07-27 11:38:51 +0000 | [diff] [blame] | 557 | } |
| Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 558 | |
| 559 | // The last attribute to be emitted is ABI_optimization_goals |
| 560 | MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); |
| 561 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
| 562 | |
| Saleem Abdulrasool | 778c268 | 2015-12-13 05:27:45 +0000 | [diff] [blame] | 563 | if (OptimizationGoals > 0 && |
| Rafael Espindola | a895a0c | 2016-06-24 21:14:33 +0000 | [diff] [blame] | 564 | (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() || |
| 565 | Subtarget->isTargetMuslAEABI())) |
| Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 566 | ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals); |
| 567 | OptimizationGoals = -1; |
| 568 | |
| 569 | ATS.finishAttributeSection(); |
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 570 | } |
| Anton Korobeynikov | 17d28de | 2008-08-17 13:55:10 +0000 | [diff] [blame] | 571 | |
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 572 | //===----------------------------------------------------------------------===// |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 573 | // Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile() |
| 574 | // FIXME: |
| 575 | // The following seem like one-off assembler flags, but they actually need |
| Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 576 | // to appear in the .ARM.attributes section in ELF. |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 577 | // Instead of subclassing the MCELFStreamer, we do the work here. |
| 578 | |
| Sjoerd Meijer | 2fc4cb6 | 2016-10-19 13:43:02 +0000 | [diff] [blame] | 579 | // Returns true if all functions have the same function attribute value. |
| 580 | // It also returns true when the module has no functions. |
| 581 | static bool checkFunctionsAttributeConsistency(const Module &M, StringRef Attr, |
| 582 | StringRef Value) { |
| 583 | return !any_of(M, [&](const Function &F) { |
| 584 | return F.getFnAttribute(Attr).getValueAsString() != Value; |
| 585 | }); |
| Sjoerd Meijer | 6c4140b | 2016-09-02 19:51:34 +0000 | [diff] [blame] | 586 | } |
| 587 | |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 588 | void ARMAsmPrinter::emitAttributes() { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 589 | MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); |
| Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 590 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
| Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 591 | |
| Charlie Turner | 8b2caa4 | 2015-01-05 13:12:17 +0000 | [diff] [blame] | 592 | ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09"); |
| 593 | |
| Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 594 | ATS.switchVendor("aeabi"); |
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 595 | |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 596 | // Compute ARM ELF Attributes based on the default subtarget that |
| 597 | // we'd have constructed. The existing ARM behavior isn't LTO clean |
| 598 | // anyhow. |
| 599 | // FIXME: For ifunc related functions we could iterate over and look |
| 600 | // for a feature string that doesn't match the default one. |
| Daniel Sanders | c81f450 | 2015-06-16 15:44:21 +0000 | [diff] [blame] | 601 | const Triple &TT = TM.getTargetTriple(); |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 602 | StringRef CPU = TM.getTargetCPU(); |
| 603 | StringRef FS = TM.getTargetFeatureString(); |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 604 | std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU); |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 605 | if (!FS.empty()) { |
| 606 | if (!ArchFS.empty()) |
| Yaron Keren | 075759a | 2015-03-30 15:42:36 +0000 | [diff] [blame] | 607 | ArchFS = (Twine(ArchFS) + "," + FS).str(); |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 608 | else |
| 609 | ArchFS = FS; |
| 610 | } |
| 611 | const ARMBaseTargetMachine &ATM = |
| 612 | static_cast<const ARMBaseTargetMachine &>(TM); |
| 613 | const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian()); |
| 614 | |
| Oliver Stannard | 7ad2e8a | 2017-04-18 12:52:35 +0000 | [diff] [blame] | 615 | // Emit build attributes for the available hardware. |
| 616 | ATS.emitTargetAttributes(STI); |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 617 | |
| Oliver Stannard | 8331aae | 2016-08-08 15:28:31 +0000 | [diff] [blame] | 618 | // RW data addressing. |
| Rafael Espindola | 3d6a130 | 2016-06-21 14:21:53 +0000 | [diff] [blame] | 619 | if (isPositionIndependent()) { |
| Amara Emerson | ceeb1c4 | 2014-05-27 13:30:21 +0000 | [diff] [blame] | 620 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data, |
| 621 | ARMBuildAttrs::AddressRWPCRel); |
| Oliver Stannard | 8331aae | 2016-08-08 15:28:31 +0000 | [diff] [blame] | 622 | } else if (STI.isRWPI()) { |
| 623 | // RWPI specific attributes. |
| 624 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data, |
| 625 | ARMBuildAttrs::AddressRWSBRel); |
| 626 | } |
| 627 | |
| 628 | // RO data addressing. |
| 629 | if (isPositionIndependent() || STI.isROPI()) { |
| Amara Emerson | ceeb1c4 | 2014-05-27 13:30:21 +0000 | [diff] [blame] | 630 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data, |
| 631 | ARMBuildAttrs::AddressROPCRel); |
| Oliver Stannard | 8331aae | 2016-08-08 15:28:31 +0000 | [diff] [blame] | 632 | } |
| 633 | |
| 634 | // GOT use. |
| 635 | if (isPositionIndependent()) { |
| Amara Emerson | ceeb1c4 | 2014-05-27 13:30:21 +0000 | [diff] [blame] | 636 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use, |
| 637 | ARMBuildAttrs::AddressGOT); |
| 638 | } else { |
| Amara Emerson | ceeb1c4 | 2014-05-27 13:30:21 +0000 | [diff] [blame] | 639 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use, |
| 640 | ARMBuildAttrs::AddressDirect); |
| 641 | } |
| 642 | |
| Sjoerd Meijer | 46b5b88 | 2016-08-31 14:17:38 +0000 | [diff] [blame] | 643 | // Set FP Denormals. |
| Sjoerd Meijer | 2fc4cb6 | 2016-10-19 13:43:02 +0000 | [diff] [blame] | 644 | if (checkFunctionsAttributeConsistency(*MMI->getModule(), |
| 645 | "denormal-fp-math", |
| 646 | "preserve-sign") || |
| Sjoerd Meijer | 535529b | 2016-10-04 08:03:36 +0000 | [diff] [blame] | 647 | TM.Options.FPDenormalMode == FPDenormal::PreserveSign) |
| Sjoerd Meijer | 6c4140b | 2016-09-02 19:51:34 +0000 | [diff] [blame] | 648 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 649 | ARMBuildAttrs::PreserveFPSign); |
| Sjoerd Meijer | 2fc4cb6 | 2016-10-19 13:43:02 +0000 | [diff] [blame] | 650 | else if (checkFunctionsAttributeConsistency(*MMI->getModule(), |
| 651 | "denormal-fp-math", |
| 652 | "positive-zero") || |
| Sjoerd Meijer | 535529b | 2016-10-04 08:03:36 +0000 | [diff] [blame] | 653 | TM.Options.FPDenormalMode == FPDenormal::PositiveZero) |
| Sjoerd Meijer | 6c4140b | 2016-09-02 19:51:34 +0000 | [diff] [blame] | 654 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 655 | ARMBuildAttrs::PositiveZero); |
| Sjoerd Meijer | 46b5b88 | 2016-08-31 14:17:38 +0000 | [diff] [blame] | 656 | else if (!TM.Options.UnsafeFPMath) |
| Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 657 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 658 | ARMBuildAttrs::IEEEDenormals); |
| Sjoerd Meijer | 46b5b88 | 2016-08-31 14:17:38 +0000 | [diff] [blame] | 659 | else { |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 660 | if (!STI.hasVFP2()) { |
| Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 661 | // When the target doesn't have an FPU (by design or |
| 662 | // intention), the assumptions made on the software support |
| 663 | // mirror that of the equivalent hardware support *if it |
| 664 | // existed*. For v7 and better we indicate that denormals are |
| 665 | // flushed preserving sign, and for V6 we indicate that |
| 666 | // denormals are flushed to positive zero. |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 667 | if (STI.hasV7Ops()) |
| Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 668 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 669 | ARMBuildAttrs::PreserveFPSign); |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 670 | } else if (STI.hasVFP3()) { |
| Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 671 | // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is, |
| 672 | // the sign bit of the zero matches the sign bit of the input or |
| 673 | // result that is being flushed to zero. |
| 674 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 675 | ARMBuildAttrs::PreserveFPSign); |
| 676 | } |
| 677 | // For VFPv2 implementations it is implementation defined as |
| 678 | // to whether denormals are flushed to positive zero or to |
| 679 | // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically |
| 680 | // LLVM has chosen to flush this to positive zero (most likely for |
| 681 | // GCC compatibility), so that's the chosen value here (the |
| 682 | // absence of its emission implies zero). |
| Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 683 | } |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 684 | |
| Sjoerd Meijer | 46b5b88 | 2016-08-31 14:17:38 +0000 | [diff] [blame] | 685 | // Set FP exceptions and rounding |
| Sjoerd Meijer | 2fc4cb6 | 2016-10-19 13:43:02 +0000 | [diff] [blame] | 686 | if (checkFunctionsAttributeConsistency(*MMI->getModule(), |
| 687 | "no-trapping-math", "true") || |
| Sjoerd Meijer | 6c4140b | 2016-09-02 19:51:34 +0000 | [diff] [blame] | 688 | TM.Options.NoTrappingFPMath) |
| Sjoerd Meijer | 46b5b88 | 2016-08-31 14:17:38 +0000 | [diff] [blame] | 689 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, |
| 690 | ARMBuildAttrs::Not_Allowed); |
| 691 | else if (!TM.Options.UnsafeFPMath) { |
| 692 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed); |
| 693 | |
| 694 | // If the user has permitted this code to choose the IEEE 754 |
| 695 | // rounding at run-time, emit the rounding attribute. |
| 696 | if (TM.Options.HonorSignDependentRoundingFPMathOption) |
| 697 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed); |
| 698 | } |
| 699 | |
| Charlie Turner | c96e95c | 2014-12-05 08:22:47 +0000 | [diff] [blame] | 700 | // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the |
| 701 | // equivalent of GCC's -ffinite-math-only flag. |
| Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 702 | if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath) |
| Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 703 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, |
| 704 | ARMBuildAttrs::Allowed); |
| Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 705 | else |
| Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 706 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, |
| Sam Parker | df7c6ef | 2017-01-18 13:52:12 +0000 | [diff] [blame] | 707 | ARMBuildAttrs::AllowIEEE754); |
| Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 708 | |
| Saleem Abdulrasool | 278a9f4 | 2014-01-19 08:25:27 +0000 | [diff] [blame] | 709 | // FIXME: add more flags to ARMBuildAttributes.h |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 710 | // 8-bytes alignment stuff. |
| Saleem Abdulrasool | 196c321 | 2014-01-19 08:25:35 +0000 | [diff] [blame] | 711 | ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1); |
| 712 | ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1); |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 713 | |
| 714 | // Hard float. Use both S and D registers and conform to AAPCS-VFP. |
| Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 715 | if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) |
| Bradley Smith | c848beb | 2013-11-01 11:21:16 +0000 | [diff] [blame] | 716 | ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS); |
| 717 | |
| Charlie Turner | 1a53996 | 2014-12-12 11:59:18 +0000 | [diff] [blame] | 718 | // FIXME: To support emitting this build attribute as GCC does, the |
| 719 | // -mfp16-format option and associated plumbing must be |
| 720 | // supported. For now the __fp16 type is exposed by default, so this |
| 721 | // attribute should be emitted with value 1. |
| 722 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format, |
| 723 | ARMBuildAttrs::FP16FormatIEEE); |
| 724 | |
| Oliver Stannard | 5dc2934 | 2014-06-20 10:08:11 +0000 | [diff] [blame] | 725 | if (MMI) { |
| 726 | if (const Module *SourceModule = MMI->getModule()) { |
| 727 | // ABI_PCS_wchar_t to indicate wchar_t width |
| 728 | // FIXME: There is no way to emit value 0 (wchar_t prohibited). |
| Duncan P. N. Exon Smith | 5bf8fef | 2014-12-09 18:38:53 +0000 | [diff] [blame] | 729 | if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>( |
| Oliver Stannard | 5dc2934 | 2014-06-20 10:08:11 +0000 | [diff] [blame] | 730 | SourceModule->getModuleFlag("wchar_size"))) { |
| 731 | int WCharWidth = WCharWidthValue->getZExtValue(); |
| 732 | assert((WCharWidth == 2 || WCharWidth == 4) && |
| 733 | "wchar_t width must be 2 or 4 bytes"); |
| 734 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth); |
| 735 | } |
| 736 | |
| 737 | // ABI_enum_size to indicate enum width |
| 738 | // FIXME: There is no way to emit value 0 (enums prohibited) or value 3 |
| 739 | // (all enums contain a value needing 32 bits to encode). |
| Duncan P. N. Exon Smith | 5bf8fef | 2014-12-09 18:38:53 +0000 | [diff] [blame] | 740 | if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>( |
| Oliver Stannard | 5dc2934 | 2014-06-20 10:08:11 +0000 | [diff] [blame] | 741 | SourceModule->getModuleFlag("min_enum_size"))) { |
| 742 | int EnumWidth = EnumWidthValue->getZExtValue(); |
| 743 | assert((EnumWidth == 1 || EnumWidth == 4) && |
| 744 | "Minimum enum width must be 1 or 4 bytes"); |
| 745 | int EnumBuildAttr = EnumWidth == 1 ? 1 : 2; |
| 746 | ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr); |
| 747 | } |
| 748 | } |
| 749 | } |
| 750 | |
| Oliver Stannard | 8331aae | 2016-08-08 15:28:31 +0000 | [diff] [blame] | 751 | // We currently do not support using R9 as the TLS pointer. |
| 752 | if (STI.isRWPI()) |
| 753 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, |
| 754 | ARMBuildAttrs::R9IsSB); |
| 755 | else if (STI.isR9Reserved()) |
| 756 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, |
| 757 | ARMBuildAttrs::R9Reserved); |
| Amara Emerson | 115d2df | 2014-07-25 14:03:14 +0000 | [diff] [blame] | 758 | else |
| Oliver Stannard | 8331aae | 2016-08-08 15:28:31 +0000 | [diff] [blame] | 759 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, |
| 760 | ARMBuildAttrs::R9IsGPR); |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 761 | } |
| 762 | |
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 763 | //===----------------------------------------------------------------------===// |
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 764 | |
| Mehdi Amini | 48878ae | 2016-10-01 05:57:55 +0000 | [diff] [blame] | 765 | static MCSymbol *getPICLabel(StringRef Prefix, unsigned FunctionNumber, |
| Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 766 | unsigned LabelId, MCContext &Ctx) { |
| 767 | |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 768 | MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix) |
| Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 769 | + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId)); |
| 770 | return Label; |
| 771 | } |
| 772 | |
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 773 | static MCSymbolRefExpr::VariantKind |
| 774 | getModifierVariantKind(ARMCP::ARMCPModifier Modifier) { |
| 775 | switch (Modifier) { |
| Saleem Abdulrasool | ce4eee4 | 2016-06-07 03:15:01 +0000 | [diff] [blame] | 776 | case ARMCP::no_modifier: |
| 777 | return MCSymbolRefExpr::VK_None; |
| 778 | case ARMCP::TLSGD: |
| 779 | return MCSymbolRefExpr::VK_TLSGD; |
| 780 | case ARMCP::TPOFF: |
| 781 | return MCSymbolRefExpr::VK_TPOFF; |
| 782 | case ARMCP::GOTTPOFF: |
| 783 | return MCSymbolRefExpr::VK_GOTTPOFF; |
| Oliver Stannard | 8331aae | 2016-08-08 15:28:31 +0000 | [diff] [blame] | 784 | case ARMCP::SBREL: |
| 785 | return MCSymbolRefExpr::VK_ARM_SBREL; |
| Saleem Abdulrasool | ce4eee4 | 2016-06-07 03:15:01 +0000 | [diff] [blame] | 786 | case ARMCP::GOT_PREL: |
| 787 | return MCSymbolRefExpr::VK_ARM_GOT_PREL; |
| Saleem Abdulrasool | 532dcbc | 2016-06-07 03:15:07 +0000 | [diff] [blame] | 788 | case ARMCP::SECREL: |
| 789 | return MCSymbolRefExpr::VK_SECREL; |
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 790 | } |
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 791 | llvm_unreachable("Invalid ARMCPModifier!"); |
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 792 | } |
| 793 | |
| Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 794 | MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV, |
| 795 | unsigned char TargetFlags) { |
| Saleem Abdulrasool | 220a044 | 2014-07-07 05:18:30 +0000 | [diff] [blame] | 796 | if (Subtarget->isTargetMachO()) { |
| Rafael Espindola | 5ac8f5c | 2016-06-28 15:38:13 +0000 | [diff] [blame] | 797 | bool IsIndirect = |
| 798 | (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 799 | |
| Saleem Abdulrasool | 220a044 | 2014-07-07 05:18:30 +0000 | [diff] [blame] | 800 | if (!IsIndirect) |
| 801 | return getSymbol(GV); |
| 802 | |
| 803 | // FIXME: Remove this when Darwin transition to @GOT like syntax. |
| 804 | MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr"); |
| 805 | MachineModuleInfoMachO &MMIMachO = |
| 806 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); |
| 807 | MachineModuleInfoImpl::StubValueTy &StubSym = |
| Rafael Espindola | 712f957 | 2016-05-17 16:01:32 +0000 | [diff] [blame] | 808 | GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym) |
| 809 | : MMIMachO.getGVStubEntry(MCSym); |
| Tim Northover | 5c3140f | 2016-04-25 21:12:04 +0000 | [diff] [blame] | 810 | |
| Saleem Abdulrasool | 220a044 | 2014-07-07 05:18:30 +0000 | [diff] [blame] | 811 | if (!StubSym.getPointer()) |
| 812 | StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV), |
| 813 | !GV->hasInternalLinkage()); |
| 814 | return MCSym; |
| 815 | } else if (Subtarget->isTargetCOFF()) { |
| 816 | assert(Subtarget->isTargetWindows() && |
| 817 | "Windows is the only supported COFF target"); |
| Reid Kleckner | c35e7f5 | 2015-06-11 01:31:48 +0000 | [diff] [blame] | 818 | |
| Martin Storsjo | 2dcaa41 | 2018-08-31 08:00:25 +0000 | [diff] [blame] | 819 | bool IsIndirect = |
| 820 | (TargetFlags & (ARMII::MO_DLLIMPORT | ARMII::MO_COFFSTUB)); |
| Reid Kleckner | c35e7f5 | 2015-06-11 01:31:48 +0000 | [diff] [blame] | 821 | if (!IsIndirect) |
| 822 | return getSymbol(GV); |
| 823 | |
| 824 | SmallString<128> Name; |
| Martin Storsjo | 2dcaa41 | 2018-08-31 08:00:25 +0000 | [diff] [blame] | 825 | if (TargetFlags & ARMII::MO_DLLIMPORT) |
| 826 | Name = "__imp_"; |
| 827 | else if (TargetFlags & ARMII::MO_COFFSTUB) |
| 828 | Name = ".refptr."; |
| Reid Kleckner | c35e7f5 | 2015-06-11 01:31:48 +0000 | [diff] [blame] | 829 | getNameWithPrefix(Name, GV); |
| 830 | |
| Martin Storsjo | 2dcaa41 | 2018-08-31 08:00:25 +0000 | [diff] [blame] | 831 | MCSymbol *MCSym = OutContext.getOrCreateSymbol(Name); |
| 832 | |
| 833 | if (TargetFlags & ARMII::MO_COFFSTUB) { |
| 834 | MachineModuleInfoCOFF &MMICOFF = |
| 835 | MMI->getObjFileInfo<MachineModuleInfoCOFF>(); |
| 836 | MachineModuleInfoImpl::StubValueTy &StubSym = |
| 837 | MMICOFF.getGVStubEntry(MCSym); |
| 838 | |
| 839 | if (!StubSym.getPointer()) |
| 840 | StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV), true); |
| 841 | } |
| 842 | |
| 843 | return MCSym; |
| Saleem Abdulrasool | 220a044 | 2014-07-07 05:18:30 +0000 | [diff] [blame] | 844 | } else if (Subtarget->isTargetELF()) { |
| 845 | return getSymbol(GV); |
| 846 | } |
| 847 | llvm_unreachable("unexpected target"); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 848 | } |
| 849 | |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 850 | void ARMAsmPrinter:: |
| 851 | EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) { |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 852 | const DataLayout &DL = getDataLayout(); |
| 853 | int Size = DL.getTypeAllocSize(MCPV->getType()); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 854 | |
| 855 | ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 856 | |
| James Molloy | 9abb2fa | 2016-09-26 07:26:24 +0000 | [diff] [blame] | 857 | if (ACPV->isPromotedGlobal()) { |
| 858 | // This constant pool entry is actually a global whose storage has been |
| 859 | // promoted into the constant pool. This global may be referenced still |
| 860 | // by debug information, and due to the way AsmPrinter is set up, the debug |
| 861 | // info is immutable by the time we decide to promote globals to constant |
| 862 | // pools. Because of this, we need to ensure we emit a symbol for the global |
| 863 | // with private linkage (the default) so debug info can refer to it. |
| 864 | // |
| 865 | // However, if this global is promoted into several functions we must ensure |
| 866 | // we don't try and emit duplicate symbols! |
| 867 | auto *ACPC = cast<ARMConstantPoolConstant>(ACPV); |
| Saleem Abdulrasool | 5fba8ba | 2017-09-07 04:00:13 +0000 | [diff] [blame] | 868 | for (const auto *GV : ACPC->promotedGlobals()) { |
| 869 | if (!EmittedPromotedGlobalLabels.count(GV)) { |
| 870 | MCSymbol *GVSym = getSymbol(GV); |
| 871 | OutStreamer->EmitLabel(GVSym); |
| 872 | EmittedPromotedGlobalLabels.insert(GV); |
| 873 | } |
| James Molloy | 9abb2fa | 2016-09-26 07:26:24 +0000 | [diff] [blame] | 874 | } |
| 875 | return EmitGlobalConstant(DL, ACPC->getPromotedGlobalInit()); |
| 876 | } |
| 877 | |
| Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 878 | MCSymbol *MCSym; |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 879 | if (ACPV->isLSDA()) { |
| Rafael Espindola | dc4263c | 2015-03-17 13:57:48 +0000 | [diff] [blame] | 880 | MCSym = getCurExceptionSym(); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 881 | } else if (ACPV->isBlockAddress()) { |
| Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 882 | const BlockAddress *BA = |
| 883 | cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(); |
| 884 | MCSym = GetBlockAddressSymbol(BA); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 885 | } else if (ACPV->isGlobalValue()) { |
| Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 886 | const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV(); |
| Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 887 | |
| 888 | // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so |
| 889 | // flag the global as MO_NONLAZY. |
| Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 890 | unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0; |
| Tim Northover | d34094e | 2013-11-25 17:04:35 +0000 | [diff] [blame] | 891 | MCSym = GetARMGVSymbol(GV, TF); |
| Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 892 | } else if (ACPV->isMachineBasicBlock()) { |
| Bill Wendling | 4a4772f | 2011-10-01 09:30:42 +0000 | [diff] [blame] | 893 | const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB(); |
| Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 894 | MCSym = MBB->getSymbol(); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 895 | } else { |
| 896 | assert(ACPV->isExtSymbol() && "unrecognized constant pool value"); |
| Mehdi Amini | 5b00770 | 2016-10-05 01:41:06 +0000 | [diff] [blame] | 897 | auto Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(); |
| Bill Wendling | c214cb0 | 2011-10-01 08:58:29 +0000 | [diff] [blame] | 898 | MCSym = GetExternalSymbolSymbol(Sym); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 899 | } |
| 900 | |
| 901 | // Create an MCSymbol for the reference. |
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 902 | const MCExpr *Expr = |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 903 | MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()), |
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 904 | OutContext); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 905 | |
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 906 | if (ACPV->getPCAdjustment()) { |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 907 | MCSymbol *PCLabel = |
| 908 | getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), |
| 909 | ACPV->getLabelId(), OutContext); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 910 | const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext); |
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 911 | PCRelExpr = |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 912 | MCBinaryExpr::createAdd(PCRelExpr, |
| 913 | MCConstantExpr::create(ACPV->getPCAdjustment(), |
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 914 | OutContext), |
| 915 | OutContext); |
| 916 | if (ACPV->mustAddCurrentAddress()) { |
| 917 | // We want "(<expr> - .)", but MC doesn't have a concept of the '.' |
| 918 | // label, so just emit a local label end reference that instead. |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 919 | MCSymbol *DotSym = OutContext.createTempSymbol(); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 920 | OutStreamer->EmitLabel(DotSym); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 921 | const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext); |
| 922 | PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 923 | } |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 924 | Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 925 | } |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 926 | OutStreamer->EmitValue(Expr, Size); |
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 927 | } |
| 928 | |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 929 | void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) { |
| 930 | const MachineOperand &MO1 = MI->getOperand(1); |
| Peter Collingbourne | 7e814d1 | 2015-05-21 23:20:55 +0000 | [diff] [blame] | 931 | unsigned JTI = MO1.getIndex(); |
| Tim Northover | 12c41af | 2015-05-18 17:10:40 +0000 | [diff] [blame] | 932 | |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 933 | // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for |
| 934 | // ARM mode tables. |
| 935 | EmitAlignment(2); |
| 936 | |
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 937 | // Emit a label for the jump table. |
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 938 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 939 | OutStreamer->EmitLabel(JTISymbol); |
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 940 | |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 941 | // Mark the jump table as data-in-code. |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 942 | OutStreamer->EmitDataRegion(MCDR_DataRegionJT32); |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 943 | |
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 944 | // Emit each entry of the table. |
| 945 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 946 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 947 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
| 948 | |
| Javed Absar | 5766b8e | 2017-08-29 10:04:18 +0000 | [diff] [blame] | 949 | for (MachineBasicBlock *MBB : JTBBs) { |
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 950 | // Construct an MCExpr for the entry. We want a value of the form: |
| 951 | // (BasicBlockAddr - TableBeginAddr) |
| 952 | // |
| 953 | // For example, a table with entries jumping to basic blocks BB0 and BB1 |
| 954 | // would look like: |
| 955 | // LJTI_0_0: |
| 956 | // .word (LBB0 - LJTI_0_0) |
| 957 | // .word (LBB1 - LJTI_0_0) |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 958 | const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext); |
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 959 | |
| Oliver Stannard | 8331aae | 2016-08-08 15:28:31 +0000 | [diff] [blame] | 960 | if (isPositionIndependent() || Subtarget->isROPI()) |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 961 | Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol, |
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 962 | OutContext), |
| 963 | OutContext); |
| Jim Grosbach | e1995f2 | 2011-08-31 22:23:09 +0000 | [diff] [blame] | 964 | // If we're generating a table of Thumb addresses in static relocation |
| 965 | // model, we need to add one to keep interworking correctly. |
| 966 | else if (AFI->isThumbFunction()) |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 967 | Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext), |
| Jim Grosbach | e1995f2 | 2011-08-31 22:23:09 +0000 | [diff] [blame] | 968 | OutContext); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 969 | OutStreamer->EmitValue(Expr, 4); |
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 970 | } |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 971 | // Mark the end of jump table data-in-code region. |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 972 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 973 | } |
| 974 | |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 975 | void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) { |
| 976 | const MachineOperand &MO1 = MI->getOperand(1); |
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 977 | unsigned JTI = MO1.getIndex(); |
| 978 | |
| Sanne Wouda | 490d4a6 | 2017-02-13 14:07:45 +0000 | [diff] [blame] | 979 | // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for |
| 980 | // ARM mode tables. |
| 981 | EmitAlignment(2); |
| 982 | |
| 983 | // Emit a label for the jump table. |
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 984 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 985 | OutStreamer->EmitLabel(JTISymbol); |
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 986 | |
| 987 | // Emit each entry of the table. |
| 988 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 989 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 990 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 991 | |
| Javed Absar | 5766b8e | 2017-08-29 10:04:18 +0000 | [diff] [blame] | 992 | for (MachineBasicBlock *MBB : JTBBs) { |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 993 | const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(), |
| Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 994 | OutContext); |
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 995 | // If this isn't a TBB or TBH, the entries are direct branch instructions. |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 996 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 997 | .addExpr(MBBSymbolExpr) |
| 998 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 999 | .addReg(0)); |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1000 | } |
| 1001 | } |
| 1002 | |
| 1003 | void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI, |
| 1004 | unsigned OffsetWidth) { |
| 1005 | assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width"); |
| 1006 | const MachineOperand &MO1 = MI->getOperand(1); |
| 1007 | unsigned JTI = MO1.getIndex(); |
| 1008 | |
| James Molloy | 70a3d6d | 2016-11-01 13:37:41 +0000 | [diff] [blame] | 1009 | if (Subtarget->isThumb1Only()) |
| 1010 | EmitAlignment(2); |
| Fangrui Song | f78650a | 2018-07-30 19:41:25 +0000 | [diff] [blame] | 1011 | |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1012 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI); |
| 1013 | OutStreamer->EmitLabel(JTISymbol); |
| 1014 | |
| 1015 | // Emit each entry of the table. |
| 1016 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 1017 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 1018 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
| 1019 | |
| 1020 | // Mark the jump table as data-in-code. |
| 1021 | OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8 |
| 1022 | : MCDR_DataRegionJT16); |
| 1023 | |
| 1024 | for (auto MBB : JTBBs) { |
| 1025 | const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(), |
| 1026 | OutContext); |
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1027 | // Otherwise it's an offset from the dispatch instruction. Construct an |
| Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1028 | // MCExpr for the entry. We want a value of the form: |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1029 | // (BasicBlockAddr - TBBInstAddr + 4) / 2 |
| Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1030 | // |
| 1031 | // For example, a TBB table with entries jumping to basic blocks BB0 and BB1 |
| 1032 | // would look like: |
| 1033 | // LJTI_0_0: |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1034 | // .byte (LBB0 - (LCPI0_0 + 4)) / 2 |
| 1035 | // .byte (LBB1 - (LCPI0_0 + 4)) / 2 |
| 1036 | // where LCPI0_0 is a label defined just before the TBB instruction using |
| 1037 | // this table. |
| 1038 | MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm()); |
| 1039 | const MCExpr *Expr = MCBinaryExpr::createAdd( |
| 1040 | MCSymbolRefExpr::create(TBInstPC, OutContext), |
| 1041 | MCConstantExpr::create(4, OutContext), OutContext); |
| 1042 | Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1043 | Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext), |
| Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1044 | OutContext); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1045 | OutStreamer->EmitValue(Expr, OffsetWidth); |
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1046 | } |
| Jim Grosbach | 2597f83 | 2012-05-21 23:34:42 +0000 | [diff] [blame] | 1047 | // Mark the end of jump table data-in-code region. 32-bit offsets use |
| 1048 | // actual branch instructions here, so we don't mark those as a data-region |
| 1049 | // at all. |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1050 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
| 1051 | |
| 1052 | // Make sure the next instruction is 2-byte aligned. |
| 1053 | EmitAlignment(1); |
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1054 | } |
| 1055 | |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1056 | void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) { |
| 1057 | assert(MI->getFlag(MachineInstr::FrameSetup) && |
| 1058 | "Only instruction which are involved into frame setup code are allowed"); |
| 1059 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1060 | MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); |
| Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 1061 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1062 | const MachineFunction &MF = *MI->getParent()->getParent(); |
| Oliver Stannard | 0b835be | 2018-09-19 13:25:31 +0000 | [diff] [blame] | 1063 | const TargetRegisterInfo *TargetRegInfo = |
| 1064 | MF.getSubtarget().getRegisterInfo(); |
| 1065 | const MachineRegisterInfo &MachineRegInfo = MF.getRegInfo(); |
| Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1066 | const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>(); |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1067 | |
| Oliver Stannard | 0b835be | 2018-09-19 13:25:31 +0000 | [diff] [blame] | 1068 | unsigned FramePtr = TargetRegInfo->getFrameRegister(MF); |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1069 | unsigned Opc = MI->getOpcode(); |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1070 | unsigned SrcReg, DstReg; |
| 1071 | |
| Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1072 | if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) { |
| 1073 | // Two special cases: |
| 1074 | // 1) tPUSH does not have src/dst regs. |
| 1075 | // 2) for Thumb1 code we sometimes materialize the constant via constpool |
| 1076 | // load. Yes, this is pretty fragile, but for now I don't see better |
| 1077 | // way... :( |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1078 | SrcReg = DstReg = ARM::SP; |
| 1079 | } else { |
| Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1080 | SrcReg = MI->getOperand(1).getReg(); |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1081 | DstReg = MI->getOperand(0).getReg(); |
| 1082 | } |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1083 | |
| 1084 | // Try to figure out the unwinding opcode out of src / dst regs. |
| Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1085 | if (MI->mayStore()) { |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1086 | // Register saves. |
| 1087 | assert(DstReg == ARM::SP && |
| 1088 | "Only stack pointer as a destination reg is supported"); |
| 1089 | |
| 1090 | SmallVector<unsigned, 4> RegList; |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1091 | // Skip src & dst reg, and pred ops. |
| 1092 | unsigned StartOp = 2 + 2; |
| 1093 | // Use all the operands. |
| 1094 | unsigned NumOffset = 0; |
| Momchil Velikov | ac7c5c1 | 2018-01-08 14:47:19 +0000 | [diff] [blame] | 1095 | // Amount of SP adjustment folded into a push. |
| 1096 | unsigned Pad = 0; |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1097 | |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1098 | switch (Opc) { |
| 1099 | default: |
| Matthias Braun | 8c209aa | 2017-01-28 02:02:38 +0000 | [diff] [blame] | 1100 | MI->print(errs()); |
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1101 | llvm_unreachable("Unsupported opcode for unwinding information"); |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1102 | case ARM::tPUSH: |
| 1103 | // Special case here: no src & dst reg, but two extra imp ops. |
| 1104 | StartOp = 2; NumOffset = 2; |
| Simon Pilgrim | e2d84d9 | 2017-07-08 18:42:04 +0000 | [diff] [blame] | 1105 | LLVM_FALLTHROUGH; |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1106 | case ARM::STMDB_UPD: |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1107 | case ARM::t2STMDB_UPD: |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1108 | case ARM::VSTMDDB_UPD: |
| 1109 | assert(SrcReg == ARM::SP && |
| 1110 | "Only stack pointer as a source reg is supported"); |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1111 | for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset; |
| Anton Korobeynikov | ef731ed | 2012-08-04 13:25:58 +0000 | [diff] [blame] | 1112 | i != NumOps; ++i) { |
| 1113 | const MachineOperand &MO = MI->getOperand(i); |
| 1114 | // Actually, there should never be any impdef stuff here. Skip it |
| 1115 | // temporary to workaround PR11902. |
| 1116 | if (MO.isImplicit()) |
| 1117 | continue; |
| Momchil Velikov | ac7c5c1 | 2018-01-08 14:47:19 +0000 | [diff] [blame] | 1118 | // Registers, pushed as a part of folding an SP update into the |
| 1119 | // push instruction are marked as undef and should not be |
| 1120 | // restored when unwinding, because the function can modify the |
| 1121 | // corresponding stack slots. |
| 1122 | if (MO.isUndef()) { |
| 1123 | assert(RegList.empty() && |
| 1124 | "Pad registers must come before restored ones"); |
| Oliver Stannard | 0b835be | 2018-09-19 13:25:31 +0000 | [diff] [blame] | 1125 | unsigned Width = |
| 1126 | TargetRegInfo->getRegSizeInBits(MO.getReg(), MachineRegInfo) / 8; |
| 1127 | Pad += Width; |
| Momchil Velikov | ac7c5c1 | 2018-01-08 14:47:19 +0000 | [diff] [blame] | 1128 | continue; |
| 1129 | } |
| Anton Korobeynikov | ef731ed | 2012-08-04 13:25:58 +0000 | [diff] [blame] | 1130 | RegList.push_back(MO.getReg()); |
| 1131 | } |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1132 | break; |
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1133 | case ARM::STR_PRE_IMM: |
| 1134 | case ARM::STR_PRE_REG: |
| Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1135 | case ARM::t2STR_PRE: |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1136 | assert(MI->getOperand(2).getReg() == ARM::SP && |
| 1137 | "Only stack pointer as a source reg is supported"); |
| 1138 | RegList.push_back(SrcReg); |
| 1139 | break; |
| 1140 | } |
| Momchil Velikov | ac7c5c1 | 2018-01-08 14:47:19 +0000 | [diff] [blame] | 1141 | if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) { |
| Joerg Sonnenberger | 3c10817 | 2014-04-30 22:43:13 +0000 | [diff] [blame] | 1142 | ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD); |
| Momchil Velikov | ac7c5c1 | 2018-01-08 14:47:19 +0000 | [diff] [blame] | 1143 | // Account for the SP adjustment, folded into the push. |
| 1144 | if (Pad) |
| 1145 | ATS.emitPad(Pad); |
| 1146 | } |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1147 | } else { |
| 1148 | // Changes of stack / frame pointer. |
| 1149 | if (SrcReg == ARM::SP) { |
| 1150 | int64_t Offset = 0; |
| 1151 | switch (Opc) { |
| 1152 | default: |
| Matthias Braun | 8c209aa | 2017-01-28 02:02:38 +0000 | [diff] [blame] | 1153 | MI->print(errs()); |
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1154 | llvm_unreachable("Unsupported opcode for unwinding information"); |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1155 | case ARM::MOVr: |
| Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1156 | case ARM::tMOVr: |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1157 | Offset = 0; |
| 1158 | break; |
| 1159 | case ARM::ADDri: |
| Akira Hatanaka | 3bfc3e2 | 2015-11-10 00:10:41 +0000 | [diff] [blame] | 1160 | case ARM::t2ADDri: |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1161 | Offset = -MI->getOperand(2).getImm(); |
| 1162 | break; |
| 1163 | case ARM::SUBri: |
| Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1164 | case ARM::t2SUBri: |
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1165 | Offset = MI->getOperand(2).getImm(); |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1166 | break; |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1167 | case ARM::tSUBspi: |
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1168 | Offset = MI->getOperand(2).getImm()*4; |
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1169 | break; |
| 1170 | case ARM::tADDspi: |
| 1171 | case ARM::tADDrSPi: |
| 1172 | Offset = -MI->getOperand(2).getImm()*4; |
| 1173 | break; |
| Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1174 | case ARM::tLDRpci: { |
| 1175 | // Grab the constpool index and check, whether it corresponds to |
| 1176 | // original or cloned constpool entry. |
| 1177 | unsigned CPI = MI->getOperand(1).getIndex(); |
| 1178 | const MachineConstantPool *MCP = MF.getConstantPool(); |
| 1179 | if (CPI >= MCP->getConstants().size()) |
| 1180 | CPI = AFI.getOriginalCPIdx(CPI); |
| 1181 | assert(CPI != -1U && "Invalid constpool index"); |
| 1182 | |
| 1183 | // Derive the actual offset. |
| 1184 | const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI]; |
| 1185 | assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry"); |
| 1186 | // FIXME: Check for user, it should be "add" instruction! |
| 1187 | Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue(); |
| Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1188 | break; |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1189 | } |
| Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1190 | } |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1191 | |
| Joerg Sonnenberger | 3c10817 | 2014-04-30 22:43:13 +0000 | [diff] [blame] | 1192 | if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) { |
| 1193 | if (DstReg == FramePtr && FramePtr != ARM::SP) |
| 1194 | // Set-up of the frame pointer. Positive values correspond to "add" |
| 1195 | // instruction. |
| 1196 | ATS.emitSetFP(FramePtr, ARM::SP, -Offset); |
| 1197 | else if (DstReg == ARM::SP) { |
| 1198 | // Change of SP by an offset. Positive values correspond to "sub" |
| 1199 | // instruction. |
| 1200 | ATS.emitPad(Offset); |
| 1201 | } else { |
| 1202 | // Move of SP to a register. Positive values correspond to an "add" |
| 1203 | // instruction. |
| 1204 | ATS.emitMovSP(DstReg, -Offset); |
| 1205 | } |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1206 | } |
| 1207 | } else if (DstReg == ARM::SP) { |
| Matthias Braun | 8c209aa | 2017-01-28 02:02:38 +0000 | [diff] [blame] | 1208 | MI->print(errs()); |
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1209 | llvm_unreachable("Unsupported opcode for unwinding information"); |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1210 | } |
| 1211 | else { |
| Matthias Braun | 8c209aa | 2017-01-28 02:02:38 +0000 | [diff] [blame] | 1212 | MI->print(errs()); |
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1213 | llvm_unreachable("Unsupported opcode for unwinding information"); |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1214 | } |
| 1215 | } |
| 1216 | } |
| 1217 | |
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1218 | // Simple pseudo-instructions have their lowering (with expansion to real |
| 1219 | // instructions) auto-generated. |
| 1220 | #include "ARMGenMCPseudoLowering.inc" |
| 1221 | |
| Jim Grosbach | 05eccf0 | 2010-09-29 15:23:40 +0000 | [diff] [blame] | 1222 | void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) { |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1223 | const DataLayout &DL = getDataLayout(); |
| Alexandros Lamprineas | 8c26e7c | 2016-01-29 10:23:32 +0000 | [diff] [blame] | 1224 | MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); |
| 1225 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
| Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1226 | |
| Martin Storsjo | d6218cc | 2017-09-28 19:04:30 +0000 | [diff] [blame] | 1227 | const MachineFunction &MF = *MI->getParent()->getParent(); |
| 1228 | const ARMSubtarget &STI = MF.getSubtarget<ARMSubtarget>(); |
| 1229 | unsigned FramePtr = STI.useR7AsFramePointer() ? ARM::R7 : ARM::R11; |
| 1230 | |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1231 | // If we just ended a constant pool, mark it as such. |
| 1232 | if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1233 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1234 | InConstantPool = false; |
| 1235 | } |
| Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 1236 | |
| Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1237 | // Emit unwinding stuff for frame-related instructions |
| Renato Golin | 78a6eba | 2014-02-07 20:12:49 +0000 | [diff] [blame] | 1238 | if (Subtarget->isTargetEHABICompatible() && |
| Renato Golin | 8cea6e8 | 2014-01-29 11:50:56 +0000 | [diff] [blame] | 1239 | MI->getFlag(MachineInstr::FrameSetup)) |
| Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1240 | EmitUnwindingInstruction(MI); |
| 1241 | |
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1242 | // Do any auto-generated pseudo lowerings. |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1243 | if (emitPseudoExpansionLowering(*OutStreamer, MI)) |
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1244 | return; |
| 1245 | |
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1246 | assert(!convertAddSubFlagsOpcode(MI->getOpcode()) && |
| 1247 | "Pseudo flag setting opcode should be expanded early"); |
| 1248 | |
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1249 | // Check for manual lowerings. |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1250 | unsigned Opc = MI->getOpcode(); |
| 1251 | switch (Opc) { |
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1252 | case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass"); |
| David Blaikie | b735b4d | 2013-06-16 20:34:27 +0000 | [diff] [blame] | 1253 | case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing"); |
| Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1254 | case ARM::LEApcrel: |
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1255 | case ARM::tLEApcrel: |
| Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1256 | case ARM::t2LEApcrel: { |
| Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1257 | // FIXME: Need to also handle globals and externals |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1258 | MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex()); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1259 | EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() == |
| 1260 | ARM::t2LEApcrel ? ARM::t2ADR |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1261 | : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR |
| 1262 | : ARM::ADR)) |
| 1263 | .addReg(MI->getOperand(0).getReg()) |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1264 | .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext)) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1265 | // Add predicate operands. |
| 1266 | .addImm(MI->getOperand(2).getImm()) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1267 | .addReg(MI->getOperand(3).getReg())); |
| Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1268 | return; |
| 1269 | } |
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1270 | case ARM::LEApcrelJT: |
| 1271 | case ARM::tLEApcrelJT: |
| 1272 | case ARM::t2LEApcrelJT: { |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1273 | MCSymbol *JTIPICSymbol = |
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 1274 | GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex()); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1275 | EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() == |
| 1276 | ARM::t2LEApcrelJT ? ARM::t2ADR |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1277 | : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR |
| 1278 | : ARM::ADR)) |
| 1279 | .addReg(MI->getOperand(0).getReg()) |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1280 | .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext)) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1281 | // Add predicate operands. |
| Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 1282 | .addImm(MI->getOperand(2).getImm()) |
| 1283 | .addReg(MI->getOperand(3).getReg())); |
| Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1284 | return; |
| 1285 | } |
| Jim Grosbach | 3f2096e | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1286 | // Darwin call instructions are just normal call instructions with different |
| 1287 | // clobber semantics (they clobber R9). |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1288 | case ARM::BX_CALL: { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1289 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1290 | .addReg(ARM::LR) |
| 1291 | .addReg(ARM::PC) |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1292 | // Add predicate operands. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1293 | .addImm(ARMCC::AL) |
| 1294 | .addReg(0) |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1295 | // Add 's' bit operand (always reg0 for this) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1296 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1297 | |
| Joerg Sonnenberger | 0f76a35 | 2017-08-28 20:20:47 +0000 | [diff] [blame] | 1298 | assert(Subtarget->hasV4TOps()); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1299 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1300 | .addReg(MI->getOperand(0).getReg())); |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1301 | return; |
| 1302 | } |
| Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1303 | case ARM::tBX_CALL: { |
| Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 1304 | if (Subtarget->hasV5TOps()) |
| 1305 | llvm_unreachable("Expected BLX to be selected for v5t+"); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1306 | |
| Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 1307 | // On ARM v4t, when doing a call from thumb mode, we need to ensure |
| 1308 | // that the saved lr has its LSB set correctly (the arch doesn't |
| 1309 | // have blx). |
| 1310 | // So here we generate a bl to a small jump pad that does bx rN. |
| 1311 | // The jump pads are emitted after the function body. |
| 1312 | |
| 1313 | unsigned TReg = MI->getOperand(0).getReg(); |
| 1314 | MCSymbol *TRegSym = nullptr; |
| Javed Absar | 5766b8e | 2017-08-29 10:04:18 +0000 | [diff] [blame] | 1315 | for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) { |
| 1316 | if (TIP.first == TReg) { |
| 1317 | TRegSym = TIP.second; |
| Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 1318 | break; |
| 1319 | } |
| 1320 | } |
| 1321 | |
| 1322 | if (!TRegSym) { |
| Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 1323 | TRegSym = OutContext.createTempSymbol(); |
| Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 1324 | ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym)); |
| 1325 | } |
| 1326 | |
| 1327 | // Create a link-saving branch to the Reg Indirect Jump Pad. |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1328 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL) |
| Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 1329 | // Predicate comes first here. |
| 1330 | .addImm(ARMCC::AL).addReg(0) |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1331 | .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext))); |
| Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1332 | return; |
| 1333 | } |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1334 | case ARM::BMOVPCRX_CALL: { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1335 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1336 | .addReg(ARM::LR) |
| 1337 | .addReg(ARM::PC) |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1338 | // Add predicate operands. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1339 | .addImm(ARMCC::AL) |
| 1340 | .addReg(0) |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1341 | // Add 's' bit operand (always reg0 for this) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1342 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1343 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1344 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1345 | .addReg(ARM::PC) |
| Benjamin Kramer | 2f54571 | 2013-03-15 17:27:39 +0000 | [diff] [blame] | 1346 | .addReg(MI->getOperand(0).getReg()) |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1347 | // Add predicate operands. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1348 | .addImm(ARMCC::AL) |
| 1349 | .addReg(0) |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1350 | // Add 's' bit operand (always reg0 for this) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1351 | .addReg(0)); |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1352 | return; |
| 1353 | } |
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1354 | case ARM::BMOVPCB_CALL: { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1355 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1356 | .addReg(ARM::LR) |
| 1357 | .addReg(ARM::PC) |
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1358 | // Add predicate operands. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1359 | .addImm(ARMCC::AL) |
| 1360 | .addReg(0) |
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1361 | // Add 's' bit operand (always reg0 for this) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1362 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1363 | |
| Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 1364 | const MachineOperand &Op = MI->getOperand(0); |
| 1365 | const GlobalValue *GV = Op.getGlobal(); |
| 1366 | const unsigned TF = Op.getTargetFlags(); |
| 1367 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1368 | const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1369 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1370 | .addExpr(GVSymExpr) |
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1371 | // Add predicate operands. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1372 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1373 | .addReg(0)); |
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1374 | return; |
| 1375 | } |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1376 | case ARM::MOVi16_ga_pcrel: |
| 1377 | case ARM::t2MOVi16_ga_pcrel: { |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1378 | MCInst TmpInst; |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1379 | TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16); |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1380 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1381 | |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1382 | unsigned TF = MI->getOperand(1).getTargetFlags(); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1383 | const GlobalValue *GV = MI->getOperand(1).getGlobal(); |
| Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1384 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1385 | const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext); |
| Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1386 | |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1387 | MCSymbol *LabelSym = |
| 1388 | getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), |
| 1389 | MI->getOperand(2).getImm(), OutContext); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1390 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext); |
| Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1391 | unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4; |
| 1392 | const MCExpr *PCRelExpr = |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1393 | ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr, |
| 1394 | MCBinaryExpr::createAdd(LabelSymExpr, |
| 1395 | MCConstantExpr::create(PCAdj, OutContext), |
| Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1396 | OutContext), OutContext), OutContext); |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1397 | TmpInst.addOperand(MCOperand::createExpr(PCRelExpr)); |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1398 | |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1399 | // Add predicate operands. |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1400 | TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 1401 | TmpInst.addOperand(MCOperand::createReg(0)); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1402 | // Add 's' bit operand (always reg0 for this) |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1403 | TmpInst.addOperand(MCOperand::createReg(0)); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1404 | EmitToStreamer(*OutStreamer, TmpInst); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1405 | return; |
| 1406 | } |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1407 | case ARM::MOVTi16_ga_pcrel: |
| 1408 | case ARM::t2MOVTi16_ga_pcrel: { |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1409 | MCInst TmpInst; |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1410 | TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel |
| 1411 | ? ARM::MOVTi16 : ARM::t2MOVTi16); |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1412 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
| 1413 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg())); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1414 | |
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1415 | unsigned TF = MI->getOperand(2).getTargetFlags(); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1416 | const GlobalValue *GV = MI->getOperand(2).getGlobal(); |
| Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1417 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1418 | const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext); |
| Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1419 | |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1420 | MCSymbol *LabelSym = |
| 1421 | getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), |
| 1422 | MI->getOperand(3).getImm(), OutContext); |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1423 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext); |
| Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1424 | unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4; |
| 1425 | const MCExpr *PCRelExpr = |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1426 | ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr, |
| 1427 | MCBinaryExpr::createAdd(LabelSymExpr, |
| 1428 | MCConstantExpr::create(PCAdj, OutContext), |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1429 | OutContext), OutContext), OutContext); |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1430 | TmpInst.addOperand(MCOperand::createExpr(PCRelExpr)); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1431 | // Add predicate operands. |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1432 | TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 1433 | TmpInst.addOperand(MCOperand::createReg(0)); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1434 | // Add 's' bit operand (always reg0 for this) |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1435 | TmpInst.addOperand(MCOperand::createReg(0)); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1436 | EmitToStreamer(*OutStreamer, TmpInst); |
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1437 | return; |
| 1438 | } |
| Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1439 | case ARM::tPICADD: { |
| 1440 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1441 | // LPC0: |
| 1442 | // add r0, pc |
| 1443 | // This adds the address of LPC0 to r0. |
| 1444 | |
| 1445 | // Emit the label. |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1446 | OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(), |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1447 | getFunctionNumber(), |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1448 | MI->getOperand(2).getImm(), OutContext)); |
| Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1449 | |
| 1450 | // Form and emit the add. |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1451 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1452 | .addReg(MI->getOperand(0).getReg()) |
| 1453 | .addReg(MI->getOperand(0).getReg()) |
| 1454 | .addReg(ARM::PC) |
| 1455 | // Add predicate operands. |
| 1456 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1457 | .addReg(0)); |
| Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1458 | return; |
| 1459 | } |
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1460 | case ARM::PICADD: { |
| Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1461 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1462 | // LPC0: |
| 1463 | // add r0, pc, r0 |
| 1464 | // This adds the address of LPC0 to r0. |
| Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1465 | |
| Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1466 | // Emit the label. |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1467 | OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(), |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1468 | getFunctionNumber(), |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1469 | MI->getOperand(2).getImm(), OutContext)); |
| Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1470 | |
| Jim Grosbach | 7ae9422 | 2010-09-14 21:05:34 +0000 | [diff] [blame] | 1471 | // Form and emit the add. |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1472 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1473 | .addReg(MI->getOperand(0).getReg()) |
| 1474 | .addReg(ARM::PC) |
| 1475 | .addReg(MI->getOperand(1).getReg()) |
| 1476 | // Add predicate operands. |
| 1477 | .addImm(MI->getOperand(3).getImm()) |
| 1478 | .addReg(MI->getOperand(4).getReg()) |
| 1479 | // Add 's' bit operand (always reg0 for this) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1480 | .addReg(0)); |
| Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1481 | return; |
| 1482 | } |
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1483 | case ARM::PICSTR: |
| 1484 | case ARM::PICSTRB: |
| 1485 | case ARM::PICSTRH: |
| 1486 | case ARM::PICLDR: |
| 1487 | case ARM::PICLDRB: |
| 1488 | case ARM::PICLDRH: |
| 1489 | case ARM::PICLDRSB: |
| 1490 | case ARM::PICLDRSH: { |
| Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1491 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1492 | // LPC0: |
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1493 | // OP r0, [pc, r0] |
| Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1494 | // The LCP0 label is referenced by a constant pool entry in order to get |
| 1495 | // a PC-relative address at the ldr instruction. |
| 1496 | |
| 1497 | // Emit the label. |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1498 | OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(), |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1499 | getFunctionNumber(), |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1500 | MI->getOperand(2).getImm(), OutContext)); |
| Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1501 | |
| 1502 | // Form and emit the load |
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1503 | unsigned Opcode; |
| 1504 | switch (MI->getOpcode()) { |
| 1505 | default: |
| 1506 | llvm_unreachable("Unexpected opcode!"); |
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1507 | case ARM::PICSTR: Opcode = ARM::STRrs; break; |
| 1508 | case ARM::PICSTRB: Opcode = ARM::STRBrs; break; |
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1509 | case ARM::PICSTRH: Opcode = ARM::STRH; break; |
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1510 | case ARM::PICLDR: Opcode = ARM::LDRrs; break; |
| Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1511 | case ARM::PICLDRB: Opcode = ARM::LDRBrs; break; |
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1512 | case ARM::PICLDRH: Opcode = ARM::LDRH; break; |
| 1513 | case ARM::PICLDRSB: Opcode = ARM::LDRSB; break; |
| 1514 | case ARM::PICLDRSH: Opcode = ARM::LDRSH; break; |
| 1515 | } |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1516 | EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1517 | .addReg(MI->getOperand(0).getReg()) |
| 1518 | .addReg(ARM::PC) |
| 1519 | .addReg(MI->getOperand(1).getReg()) |
| 1520 | .addImm(0) |
| 1521 | // Add predicate operands. |
| 1522 | .addImm(MI->getOperand(3).getImm()) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1523 | .addReg(MI->getOperand(4).getReg())); |
| Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1524 | |
| 1525 | return; |
| 1526 | } |
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1527 | case ARM::CONSTPOOL_ENTRY: { |
| Alexandros Lamprineas | 2b2b420 | 2017-06-20 07:20:52 +0000 | [diff] [blame] | 1528 | if (Subtarget->genExecuteOnly()) |
| 1529 | llvm_unreachable("execute-only should not generate constant pools"); |
| 1530 | |
| Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1531 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool |
| 1532 | /// in the function. The first operand is the ID# for this instruction, the |
| 1533 | /// second is the index into the MachineConstantPool that this is, the third |
| 1534 | /// is the size in bytes of this constant pool entry. |
| Jakob Stoklund Olesen | 2e05db2 | 2011-12-06 01:43:02 +0000 | [diff] [blame] | 1535 | /// The required alignment is specified on the basic block holding this MI. |
| Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1536 | unsigned LabelId = (unsigned)MI->getOperand(0).getImm(); |
| 1537 | unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex(); |
| 1538 | |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1539 | // If this is the first entry of the pool, mark it. |
| 1540 | if (!InConstantPool) { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1541 | OutStreamer->EmitDataRegion(MCDR_DataRegion); |
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1542 | InConstantPool = true; |
| 1543 | } |
| 1544 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1545 | OutStreamer->EmitLabel(GetCPISymbol(LabelId)); |
| Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1546 | |
| 1547 | const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx]; |
| 1548 | if (MCPE.isMachineConstantPoolEntry()) |
| 1549 | EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal); |
| 1550 | else |
| Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1551 | EmitGlobalConstant(DL, MCPE.Val.ConstVal); |
| Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1552 | return; |
| 1553 | } |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1554 | case ARM::JUMPTABLE_ADDRS: |
| 1555 | EmitJumpTableAddrs(MI); |
| 1556 | return; |
| 1557 | case ARM::JUMPTABLE_INSTS: |
| 1558 | EmitJumpTableInsts(MI); |
| 1559 | return; |
| 1560 | case ARM::JUMPTABLE_TBB: |
| 1561 | case ARM::JUMPTABLE_TBH: |
| 1562 | EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2); |
| 1563 | return; |
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1564 | case ARM::t2BR_JT: { |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1565 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1566 | .addReg(ARM::PC) |
| 1567 | .addReg(MI->getOperand(0).getReg()) |
| 1568 | // Add predicate operands. |
| 1569 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1570 | .addReg(0)); |
| Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1571 | return; |
| 1572 | } |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1573 | case ARM::t2TBB_JT: |
| Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1574 | case ARM::t2TBH_JT: { |
| Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1575 | unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH; |
| 1576 | // Lower and emit the PC label, then the instruction itself. |
| 1577 | OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm())); |
| 1578 | EmitToStreamer(*OutStreamer, MCInstBuilder(Opc) |
| 1579 | .addReg(MI->getOperand(0).getReg()) |
| 1580 | .addReg(MI->getOperand(1).getReg()) |
| 1581 | // Add predicate operands. |
| 1582 | .addImm(ARMCC::AL) |
| 1583 | .addReg(0)); |
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1584 | return; |
| 1585 | } |
| James Molloy | 70a3d6d | 2016-11-01 13:37:41 +0000 | [diff] [blame] | 1586 | case ARM::tTBB_JT: |
| 1587 | case ARM::tTBH_JT: { |
| 1588 | |
| 1589 | bool Is8Bit = MI->getOpcode() == ARM::tTBB_JT; |
| 1590 | unsigned Base = MI->getOperand(0).getReg(); |
| 1591 | unsigned Idx = MI->getOperand(1).getReg(); |
| 1592 | assert(MI->getOperand(1).isKill() && "We need the index register as scratch!"); |
| 1593 | |
| 1594 | // Multiply up idx if necessary. |
| 1595 | if (!Is8Bit) |
| 1596 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri) |
| 1597 | .addReg(Idx) |
| 1598 | .addReg(ARM::CPSR) |
| 1599 | .addReg(Idx) |
| 1600 | .addImm(1) |
| 1601 | // Add predicate operands. |
| 1602 | .addImm(ARMCC::AL) |
| 1603 | .addReg(0)); |
| 1604 | |
| 1605 | if (Base == ARM::PC) { |
| 1606 | // TBB [base, idx] = |
| 1607 | // ADDS idx, idx, base |
| 1608 | // LDRB idx, [idx, #4] ; or LDRH if TBH |
| 1609 | // LSLS idx, #1 |
| 1610 | // ADDS pc, pc, idx |
| 1611 | |
| James Molloy | b03e087 | 2016-11-07 13:38:21 +0000 | [diff] [blame] | 1612 | // When using PC as the base, it's important that there is no padding |
| 1613 | // between the last ADDS and the start of the jump table. The jump table |
| 1614 | // is 4-byte aligned, so we ensure we're 4 byte aligned here too. |
| 1615 | // |
| 1616 | // FIXME: Ideally we could vary the LDRB index based on the padding |
| 1617 | // between the sequence and jump table, however that relies on MCExprs |
| 1618 | // for load indexes which are currently not supported. |
| 1619 | OutStreamer->EmitCodeAlignment(4); |
| James Molloy | 70a3d6d | 2016-11-01 13:37:41 +0000 | [diff] [blame] | 1620 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr) |
| 1621 | .addReg(Idx) |
| 1622 | .addReg(Idx) |
| 1623 | .addReg(Base) |
| 1624 | // Add predicate operands. |
| 1625 | .addImm(ARMCC::AL) |
| 1626 | .addReg(0)); |
| 1627 | |
| 1628 | unsigned Opc = Is8Bit ? ARM::tLDRBi : ARM::tLDRHi; |
| 1629 | EmitToStreamer(*OutStreamer, MCInstBuilder(Opc) |
| 1630 | .addReg(Idx) |
| 1631 | .addReg(Idx) |
| 1632 | .addImm(Is8Bit ? 4 : 2) |
| 1633 | // Add predicate operands. |
| 1634 | .addImm(ARMCC::AL) |
| 1635 | .addReg(0)); |
| 1636 | } else { |
| 1637 | // TBB [base, idx] = |
| 1638 | // LDRB idx, [base, idx] ; or LDRH if TBH |
| 1639 | // LSLS idx, #1 |
| 1640 | // ADDS pc, pc, idx |
| 1641 | |
| 1642 | unsigned Opc = Is8Bit ? ARM::tLDRBr : ARM::tLDRHr; |
| 1643 | EmitToStreamer(*OutStreamer, MCInstBuilder(Opc) |
| 1644 | .addReg(Idx) |
| 1645 | .addReg(Base) |
| 1646 | .addReg(Idx) |
| 1647 | // Add predicate operands. |
| 1648 | .addImm(ARMCC::AL) |
| 1649 | .addReg(0)); |
| 1650 | } |
| 1651 | |
| 1652 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri) |
| 1653 | .addReg(Idx) |
| 1654 | .addReg(ARM::CPSR) |
| 1655 | .addReg(Idx) |
| 1656 | .addImm(1) |
| 1657 | // Add predicate operands. |
| 1658 | .addImm(ARMCC::AL) |
| 1659 | .addReg(0)); |
| 1660 | |
| 1661 | OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm())); |
| 1662 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr) |
| 1663 | .addReg(ARM::PC) |
| 1664 | .addReg(ARM::PC) |
| 1665 | .addReg(Idx) |
| 1666 | // Add predicate operands. |
| 1667 | .addImm(ARMCC::AL) |
| 1668 | .addReg(0)); |
| 1669 | return; |
| 1670 | } |
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1671 | case ARM::tBR_JTr: |
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1672 | case ARM::BR_JTr: { |
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1673 | // mov pc, target |
| 1674 | MCInst TmpInst; |
| Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1675 | unsigned Opc = MI->getOpcode() == ARM::BR_JTr ? |
| Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1676 | ARM::MOVr : ARM::tMOVr; |
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1677 | TmpInst.setOpcode(Opc); |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1678 | TmpInst.addOperand(MCOperand::createReg(ARM::PC)); |
| 1679 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1680 | // Add predicate operands. |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1681 | TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 1682 | TmpInst.addOperand(MCOperand::createReg(0)); |
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1683 | // Add 's' bit operand (always reg0 for this) |
| 1684 | if (Opc == ARM::MOVr) |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1685 | TmpInst.addOperand(MCOperand::createReg(0)); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1686 | EmitToStreamer(*OutStreamer, TmpInst); |
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1687 | return; |
| 1688 | } |
| Momchil Velikov | 4a91fb9 | 2017-11-15 12:02:55 +0000 | [diff] [blame] | 1689 | case ARM::BR_JTm_i12: { |
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1690 | // ldr pc, target |
| 1691 | MCInst TmpInst; |
| Momchil Velikov | 4a91fb9 | 2017-11-15 12:02:55 +0000 | [diff] [blame] | 1692 | TmpInst.setOpcode(ARM::LDRi12); |
| 1693 | TmpInst.addOperand(MCOperand::createReg(ARM::PC)); |
| 1694 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
| 1695 | TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm())); |
| 1696 | // Add predicate operands. |
| 1697 | TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 1698 | TmpInst.addOperand(MCOperand::createReg(0)); |
| 1699 | EmitToStreamer(*OutStreamer, TmpInst); |
| 1700 | return; |
| 1701 | } |
| 1702 | case ARM::BR_JTm_rs: { |
| 1703 | // ldr pc, target |
| 1704 | MCInst TmpInst; |
| 1705 | TmpInst.setOpcode(ARM::LDRrs); |
| 1706 | TmpInst.addOperand(MCOperand::createReg(ARM::PC)); |
| 1707 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
| 1708 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg())); |
| 1709 | TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm())); |
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1710 | // Add predicate operands. |
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1711 | TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 1712 | TmpInst.addOperand(MCOperand::createReg(0)); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1713 | EmitToStreamer(*OutStreamer, TmpInst); |
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1714 | return; |
| 1715 | } |
| Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1716 | case ARM::BR_JTadd: { |
| Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1717 | // add pc, target, idx |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1718 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1719 | .addReg(ARM::PC) |
| 1720 | .addReg(MI->getOperand(0).getReg()) |
| 1721 | .addReg(MI->getOperand(1).getReg()) |
| 1722 | // Add predicate operands. |
| 1723 | .addImm(ARMCC::AL) |
| 1724 | .addReg(0) |
| 1725 | // Add 's' bit operand (always reg0 for this) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1726 | .addReg(0)); |
| Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1727 | return; |
| 1728 | } |
| Tim Northover | 650b0ee5 | 2014-11-13 17:58:48 +0000 | [diff] [blame] | 1729 | case ARM::SPACE: |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1730 | OutStreamer->EmitZeros(MI->getOperand(1).getImm()); |
| Tim Northover | 650b0ee5 | 2014-11-13 17:58:48 +0000 | [diff] [blame] | 1731 | return; |
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1732 | case ARM::TRAP: { |
| 1733 | // Non-Darwin binutils don't yet support the "trap" mnemonic. |
| 1734 | // FIXME: Remove this special case when they do. |
| Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 1735 | if (!Subtarget->isTargetMachO()) { |
| Jim Grosbach | 7d34837 | 2010-09-23 19:42:17 +0000 | [diff] [blame] | 1736 | uint32_t Val = 0xe7ffdefeUL; |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1737 | OutStreamer->AddComment("trap"); |
| Alexandros Lamprineas | 8c26e7c | 2016-01-29 10:23:32 +0000 | [diff] [blame] | 1738 | ATS.emitInst(Val); |
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1739 | return; |
| 1740 | } |
| 1741 | break; |
| 1742 | } |
| Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 1743 | case ARM::TRAPNaCl: { |
| Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 1744 | uint32_t Val = 0xe7fedef0UL; |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1745 | OutStreamer->AddComment("trap"); |
| Alexandros Lamprineas | 8c26e7c | 2016-01-29 10:23:32 +0000 | [diff] [blame] | 1746 | ATS.emitInst(Val); |
| Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 1747 | return; |
| 1748 | } |
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1749 | case ARM::tTRAP: { |
| 1750 | // Non-Darwin binutils don't yet support the "trap" mnemonic. |
| 1751 | // FIXME: Remove this special case when they do. |
| Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 1752 | if (!Subtarget->isTargetMachO()) { |
| Benjamin Kramer | e38495d | 2010-09-23 18:57:26 +0000 | [diff] [blame] | 1753 | uint16_t Val = 0xdefe; |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1754 | OutStreamer->AddComment("trap"); |
| Alexandros Lamprineas | 8c26e7c | 2016-01-29 10:23:32 +0000 | [diff] [blame] | 1755 | ATS.emitInst(Val, 'n'); |
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1756 | return; |
| 1757 | } |
| 1758 | break; |
| 1759 | } |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1760 | case ARM::t2Int_eh_sjlj_setjmp: |
| 1761 | case ARM::t2Int_eh_sjlj_setjmp_nofp: |
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1762 | case ARM::tInt_eh_sjlj_setjmp: { |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1763 | // Two incoming args: GPR:$src, GPR:$val |
| 1764 | // mov $val, pc |
| 1765 | // adds $val, #7 |
| 1766 | // str $val, [$src, #4] |
| 1767 | // movs r0, #0 |
| Matthias Braun | da3d0d7 | 2015-07-16 22:34:20 +0000 | [diff] [blame] | 1768 | // b LSJLJEH |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1769 | // movs r0, #1 |
| Matthias Braun | da3d0d7 | 2015-07-16 22:34:20 +0000 | [diff] [blame] | 1770 | // LSJLJEH: |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1771 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1772 | unsigned ValReg = MI->getOperand(1).getReg(); |
| Matthias Braun | da3d0d7 | 2015-07-16 22:34:20 +0000 | [diff] [blame] | 1773 | MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1774 | OutStreamer->AddComment("eh_setjmp begin"); |
| 1775 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1776 | .addReg(ValReg) |
| 1777 | .addReg(ARM::PC) |
| Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1778 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1779 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1780 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1781 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1782 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1783 | .addReg(ValReg) |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1784 | // 's' bit operand |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1785 | .addReg(ARM::CPSR) |
| 1786 | .addReg(ValReg) |
| 1787 | .addImm(7) |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1788 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1789 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1790 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1791 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1792 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1793 | .addReg(ValReg) |
| 1794 | .addReg(SrcReg) |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1795 | // The offset immediate is #4. The operand value is scaled by 4 for the |
| 1796 | // tSTR instruction. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1797 | .addImm(1) |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1798 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1799 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1800 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1801 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1802 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1803 | .addReg(ARM::R0) |
| 1804 | .addReg(ARM::CPSR) |
| 1805 | .addImm(0) |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1806 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1807 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1808 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1809 | |
| Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1810 | const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1811 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1812 | .addExpr(SymbolExpr) |
| 1813 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1814 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1815 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1816 | OutStreamer->AddComment("eh_setjmp end"); |
| 1817 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1818 | .addReg(ARM::R0) |
| 1819 | .addReg(ARM::CPSR) |
| 1820 | .addImm(1) |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1821 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1822 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1823 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1824 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1825 | OutStreamer->EmitLabel(Label); |
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1826 | return; |
| 1827 | } |
| 1828 | |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1829 | case ARM::Int_eh_sjlj_setjmp_nofp: |
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1830 | case ARM::Int_eh_sjlj_setjmp: { |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1831 | // Two incoming args: GPR:$src, GPR:$val |
| 1832 | // add $val, pc, #8 |
| 1833 | // str $val, [$src, #+4] |
| 1834 | // mov r0, #0 |
| 1835 | // add pc, pc, #0 |
| 1836 | // mov r0, #1 |
| 1837 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1838 | unsigned ValReg = MI->getOperand(1).getReg(); |
| 1839 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1840 | OutStreamer->AddComment("eh_setjmp begin"); |
| 1841 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1842 | .addReg(ValReg) |
| 1843 | .addReg(ARM::PC) |
| 1844 | .addImm(8) |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1845 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1846 | .addImm(ARMCC::AL) |
| 1847 | .addReg(0) |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1848 | // 's' bit operand (always reg0 for this). |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1849 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1850 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1851 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1852 | .addReg(ValReg) |
| 1853 | .addReg(SrcReg) |
| 1854 | .addImm(4) |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1855 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1856 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1857 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1858 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1859 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1860 | .addReg(ARM::R0) |
| 1861 | .addImm(0) |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1862 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1863 | .addImm(ARMCC::AL) |
| 1864 | .addReg(0) |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1865 | // 's' bit operand (always reg0 for this). |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1866 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1867 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1868 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1869 | .addReg(ARM::PC) |
| 1870 | .addReg(ARM::PC) |
| 1871 | .addImm(0) |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1872 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1873 | .addImm(ARMCC::AL) |
| 1874 | .addReg(0) |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1875 | // 's' bit operand (always reg0 for this). |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1876 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1877 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1878 | OutStreamer->AddComment("eh_setjmp end"); |
| 1879 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1880 | .addReg(ARM::R0) |
| 1881 | .addImm(1) |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1882 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1883 | .addImm(ARMCC::AL) |
| 1884 | .addReg(0) |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1885 | // 's' bit operand (always reg0 for this). |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1886 | .addReg(0)); |
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1887 | return; |
| 1888 | } |
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1889 | case ARM::Int_eh_sjlj_longjmp: { |
| 1890 | // ldr sp, [$src, #8] |
| 1891 | // ldr $scratch, [$src, #4] |
| 1892 | // ldr r7, [$src] |
| 1893 | // bx $scratch |
| 1894 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1895 | unsigned ScratchReg = MI->getOperand(1).getReg(); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1896 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1897 | .addReg(ARM::SP) |
| 1898 | .addReg(SrcReg) |
| 1899 | .addImm(8) |
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1900 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1901 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1902 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1903 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1904 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1905 | .addReg(ScratchReg) |
| 1906 | .addReg(SrcReg) |
| 1907 | .addImm(4) |
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1908 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1909 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1910 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1911 | |
| Martin Storsjo | d6218cc | 2017-09-28 19:04:30 +0000 | [diff] [blame] | 1912 | if (STI.isTargetDarwin() || STI.isTargetWindows()) { |
| 1913 | // These platforms always use the same frame register |
| 1914 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) |
| 1915 | .addReg(FramePtr) |
| 1916 | .addReg(SrcReg) |
| 1917 | .addImm(0) |
| 1918 | // Predicate. |
| 1919 | .addImm(ARMCC::AL) |
| 1920 | .addReg(0)); |
| 1921 | } else { |
| 1922 | // If the calling code might use either R7 or R11 as |
| 1923 | // frame pointer register, restore it into both. |
| 1924 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) |
| 1925 | .addReg(ARM::R7) |
| 1926 | .addReg(SrcReg) |
| 1927 | .addImm(0) |
| 1928 | // Predicate. |
| 1929 | .addImm(ARMCC::AL) |
| 1930 | .addReg(0)); |
| 1931 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) |
| 1932 | .addReg(ARM::R11) |
| 1933 | .addReg(SrcReg) |
| 1934 | .addImm(0) |
| 1935 | // Predicate. |
| 1936 | .addImm(ARMCC::AL) |
| 1937 | .addReg(0)); |
| 1938 | } |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1939 | |
| Joerg Sonnenberger | 0f76a35 | 2017-08-28 20:20:47 +0000 | [diff] [blame] | 1940 | assert(Subtarget->hasV4TOps()); |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1941 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1942 | .addReg(ScratchReg) |
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1943 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1944 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1945 | .addReg(0)); |
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1946 | return; |
| 1947 | } |
| Saleem Abdulrasool | eb059b0 | 2016-07-08 00:48:22 +0000 | [diff] [blame] | 1948 | case ARM::tInt_eh_sjlj_longjmp: { |
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1949 | // ldr $scratch, [$src, #8] |
| 1950 | // mov sp, $scratch |
| 1951 | // ldr $scratch, [$src, #4] |
| 1952 | // ldr r7, [$src] |
| 1953 | // bx $scratch |
| 1954 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1955 | unsigned ScratchReg = MI->getOperand(1).getReg(); |
| Saleem Abdulrasool | 8b30f98 | 2016-03-10 15:11:09 +0000 | [diff] [blame] | 1956 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1957 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1958 | .addReg(ScratchReg) |
| 1959 | .addReg(SrcReg) |
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1960 | // The offset immediate is #8. The operand value is scaled by 4 for the |
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1961 | // tLDR instruction. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1962 | .addImm(2) |
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1963 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1964 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1965 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1966 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1967 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1968 | .addReg(ARM::SP) |
| 1969 | .addReg(ScratchReg) |
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1970 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1971 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1972 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1973 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1974 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1975 | .addReg(ScratchReg) |
| 1976 | .addReg(SrcReg) |
| 1977 | .addImm(1) |
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1978 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1979 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1980 | .addReg(0)); |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1981 | |
| Martin Storsjo | d6218cc | 2017-09-28 19:04:30 +0000 | [diff] [blame] | 1982 | if (STI.isTargetDarwin() || STI.isTargetWindows()) { |
| 1983 | // These platforms always use the same frame register |
| 1984 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) |
| 1985 | .addReg(FramePtr) |
| 1986 | .addReg(SrcReg) |
| 1987 | .addImm(0) |
| 1988 | // Predicate. |
| 1989 | .addImm(ARMCC::AL) |
| 1990 | .addReg(0)); |
| 1991 | } else { |
| 1992 | // If the calling code might use either R7 or R11 as |
| 1993 | // frame pointer register, restore it into both. |
| 1994 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) |
| 1995 | .addReg(ARM::R7) |
| 1996 | .addReg(SrcReg) |
| 1997 | .addImm(0) |
| 1998 | // Predicate. |
| 1999 | .addImm(ARMCC::AL) |
| 2000 | .addReg(0)); |
| 2001 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) |
| 2002 | .addReg(ARM::R11) |
| 2003 | .addReg(SrcReg) |
| 2004 | .addImm(0) |
| 2005 | // Predicate. |
| 2006 | .addImm(ARMCC::AL) |
| 2007 | .addReg(0)); |
| 2008 | } |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 2009 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 2010 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX) |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 2011 | .addReg(ScratchReg) |
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 2012 | // Predicate. |
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 2013 | .addImm(ARMCC::AL) |
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 2014 | .addReg(0)); |
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 2015 | return; |
| 2016 | } |
| Saleem Abdulrasool | eb059b0 | 2016-07-08 00:48:22 +0000 | [diff] [blame] | 2017 | case ARM::tInt_WIN_eh_sjlj_longjmp: { |
| 2018 | // ldr.w r11, [$src, #0] |
| 2019 | // ldr.w sp, [$src, #8] |
| 2020 | // ldr.w pc, [$src, #4] |
| 2021 | |
| 2022 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 2023 | |
| 2024 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12) |
| 2025 | .addReg(ARM::R11) |
| 2026 | .addReg(SrcReg) |
| 2027 | .addImm(0) |
| 2028 | // Predicate |
| 2029 | .addImm(ARMCC::AL) |
| 2030 | .addReg(0)); |
| 2031 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12) |
| 2032 | .addReg(ARM::SP) |
| 2033 | .addReg(SrcReg) |
| 2034 | .addImm(8) |
| 2035 | // Predicate |
| 2036 | .addImm(ARMCC::AL) |
| 2037 | .addReg(0)); |
| 2038 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12) |
| 2039 | .addReg(ARM::PC) |
| 2040 | .addReg(SrcReg) |
| 2041 | .addImm(4) |
| 2042 | // Predicate |
| 2043 | .addImm(ARMCC::AL) |
| 2044 | .addReg(0)); |
| 2045 | return; |
| 2046 | } |
| Dean Michael Berris | 46401544 | 2016-09-19 00:54:35 +0000 | [diff] [blame] | 2047 | case ARM::PATCHABLE_FUNCTION_ENTER: |
| 2048 | LowerPATCHABLE_FUNCTION_ENTER(*MI); |
| 2049 | return; |
| 2050 | case ARM::PATCHABLE_FUNCTION_EXIT: |
| 2051 | LowerPATCHABLE_FUNCTION_EXIT(*MI); |
| 2052 | return; |
| Dean Michael Berris | 156f6ca | 2016-10-18 05:54:15 +0000 | [diff] [blame] | 2053 | case ARM::PATCHABLE_TAIL_CALL: |
| 2054 | LowerPATCHABLE_TAIL_CALL(*MI); |
| 2055 | return; |
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 2056 | } |
| Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 2057 | |
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 2058 | MCInst TmpInst; |
| Chris Lattner | de16ca8 | 2010-11-14 21:00:02 +0000 | [diff] [blame] | 2059 | LowerARMMachineInstrToMCInst(MI, TmpInst, *this); |
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 2060 | |
| Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 2061 | EmitToStreamer(*OutStreamer, TmpInst); |
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 2062 | } |
| Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 2063 | |
| 2064 | //===----------------------------------------------------------------------===// |
| 2065 | // Target Registry Stuff |
| 2066 | //===----------------------------------------------------------------------===// |
| 2067 | |
| Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 2068 | // Force static initialization. |
| 2069 | extern "C" void LLVMInitializeARMAsmPrinter() { |
| Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 2070 | RegisterAsmPrinter<ARMAsmPrinter> X(getTheARMLETarget()); |
| 2071 | RegisterAsmPrinter<ARMAsmPrinter> Y(getTheARMBETarget()); |
| 2072 | RegisterAsmPrinter<ARMAsmPrinter> A(getTheThumbLETarget()); |
| 2073 | RegisterAsmPrinter<ARMAsmPrinter> B(getTheThumbBETarget()); |
| Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 2074 | } |