blob: 239b95ffb8e5f0d6eecaadf81596d19b3375c365 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains a printer that converts from our internal representation
10// of machine-dependent LLVM code to GAS-format ARM assembly language.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbachd0d13292010-12-01 03:45:07 +000014#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000015#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000016#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000017#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000019#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Richard Trieu5e3ee4b2019-05-11 00:34:07 +000021#include "MCTargetDesc/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMMCExpr.h"
Richard Trieuf3011b92019-05-14 22:29:50 +000023#include "TargetInfo/ARMTargetInfo.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000026#include "llvm/BinaryFormat/COFF.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000044#include "llvm/Support/ARMBuildAttributes.h"
Devang Patela52ddc42010-08-04 22:39:39 +000045#include "llvm/Support/Debug.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000046#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000047#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000048#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000049#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000051using namespace llvm;
52
Chandler Carruth84e68b22014-04-22 02:41:26 +000053#define DEBUG_TYPE "asm-printer"
54
David Blaikie94598322015-01-18 20:29:04 +000055ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
56 std::unique_ptr<MCStreamer> Streamer)
57 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000058 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000059
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000060void ARMAsmPrinter::EmitFunctionBodyEnd() {
61 // Make sure to terminate any constant pools that were at the end
62 // of the function.
63 if (!InConstantPool)
64 return;
65 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000066 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000067}
Owen Anderson0ca562e2011-10-04 23:26:17 +000068
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000069void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000070 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000071 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
72 OutStreamer->EmitThumbFunc(CurrentFnSym);
Pablo Barriobb6984d2016-09-13 12:18:15 +000073 } else {
74 OutStreamer->EmitAssemblerFlag(MCAF_Code32);
Chris Lattner56db8c32010-01-27 23:58:11 +000075 }
Lang Hames9ff69c82015-04-24 19:11:51 +000076 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000077}
78
Mehdi Aminibd7287e2015-07-16 06:11:10 +000079void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
80 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000081 assert(Size && "C++ constructor pointer had zero size!");
82
Bill Wendlingdfb45f42012-02-15 09:14:08 +000083 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(GV && "C++ constructor pointer was not a GlobalValue!");
85
Jim Grosbach13760bd2015-05-30 01:25:56 +000086 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000087 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000088 (Subtarget->isTargetELF()
89 ? MCSymbolRefExpr::VK_ARM_TARGET1
90 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000091 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000092
Lang Hames9ff69c82015-04-24 19:11:51 +000093 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000094}
95
James Molloy9abb2fa2016-09-26 07:26:24 +000096void ARMAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
97 if (PromotedGlobals.count(GV))
98 // The global was promoted into a constant pool. It should not be emitted.
99 return;
100 AsmPrinter::EmitGlobalVariable(GV);
101}
102
Jim Grosbach080fdf42010-09-30 01:57:53 +0000103/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000104/// method to print assembly for each instruction.
105///
106bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000107 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000108 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000109 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000110
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000111 SetupMachineFunction(MF);
Matthias Braunf1caa282017-12-15 22:22:58 +0000112 const Function &F = MF.getFunction();
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000113 const TargetMachine& TM = MF.getTarget();
114
James Molloy9abb2fa2016-09-26 07:26:24 +0000115 // Collect all globals that had their storage promoted to a constant pool.
116 // Functions are emitted before variables, so this accumulates promoted
117 // globals from all functions in PromotedGlobals.
118 for (auto *GV : AFI->getGlobalsPromotedToConstantPool())
119 PromotedGlobals.insert(GV);
Fangrui Songf78650a2018-07-30 19:41:25 +0000120
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000121 // Calculate this function's optimization goal.
122 unsigned OptimizationGoal;
Evandro Menezes85bd3972019-04-04 22:40:06 +0000123 if (F.hasOptNone())
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000124 // For best debugging illusion, speed and small size sacrificed
125 OptimizationGoal = 6;
Evandro Menezes85bd3972019-04-04 22:40:06 +0000126 else if (F.hasMinSize())
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000127 // Aggressively for small size, speed and debug illusion sacrificed
128 OptimizationGoal = 4;
Evandro Menezes85bd3972019-04-04 22:40:06 +0000129 else if (F.hasOptSize())
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000130 // For small size, but speed and debugging illusion preserved
131 OptimizationGoal = 3;
132 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
133 // Aggressively for speed, small size and debug illusion sacrificed
134 OptimizationGoal = 2;
135 else if (TM.getOptLevel() > CodeGenOpt::None)
136 // For speed, but small size and good debug illusion preserved
137 OptimizationGoal = 1;
138 else // TM.getOptLevel() == CodeGenOpt::None
139 // For good debugging, but speed and small size preserved
140 OptimizationGoal = 5;
141
142 // Combine a new optimization goal with existing ones.
143 if (OptimizationGoals == -1) // uninitialized goals
144 OptimizationGoals = OptimizationGoal;
145 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
146 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000147
148 if (Subtarget->isTargetCOFF()) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000149 bool Internal = F.hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000150 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
151 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
152 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
153
Lang Hames9ff69c82015-04-24 19:11:51 +0000154 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
155 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
156 OutStreamer->EmitCOFFSymbolType(Type);
157 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000158 }
159
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000160 // Emit the rest of the function body.
161 EmitFunctionBody();
162
Serge Rogatchf83d2a22017-01-19 20:24:23 +0000163 // Emit the XRay table for this function.
164 emitXRayTable();
165
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000166 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
167 // These are created per function, rather than per TU, since it's
168 // relatively easy to exceed the thumb branch range within a TU.
169 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000170 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000171 EmitAlignment(1);
Javed Absar5766b8e2017-08-29 10:04:18 +0000172 for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
173 OutStreamer->EmitLabel(TIP.second);
Lang Hames9ff69c82015-04-24 19:11:51 +0000174 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Javed Absar5766b8e2017-08-29 10:04:18 +0000175 .addReg(TIP.first)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000176 // Add predicate operands.
177 .addImm(ARMCC::AL)
178 .addReg(0));
179 }
180 ThumbIndirectPads.clear();
181 }
182
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000183 // We didn't modify anything.
184 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000185}
186
Nick Desaulniers7ab164c2019-04-26 18:45:04 +0000187void ARMAsmPrinter::PrintSymbolOperand(const MachineOperand &MO,
188 raw_ostream &O) {
189 assert(MO.isGlobal() && "caller should check MO.isGlobal");
190 unsigned TF = MO.getTargetFlags();
191 if (TF & ARMII::MO_LO16)
192 O << ":lower16:";
193 else if (TF & ARMII::MO_HI16)
194 O << ":upper16:";
195 GetARMGVSymbol(MO.getGlobal(), TF)->print(O, MAI);
196 printOffset(MO.getOffset(), O);
197}
198
Evan Chengb23b50d2009-06-29 07:51:04 +0000199void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000200 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000201 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000202
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000203 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000204 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000205 case MachineOperand::MO_Register: {
206 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000207 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000208 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000209 if(ARM::GPRPairRegClass.contains(Reg)) {
210 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000211 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000212 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
213 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000214 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000215 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000216 }
Evan Cheng10043e22007-01-19 07:51:42 +0000217 case MachineOperand::MO_Immediate: {
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000218 O << '#';
Nick Desaulniers7ab164c2019-04-26 18:45:04 +0000219 unsigned TF = MO.getTargetFlags();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000220 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000221 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000222 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000223 O << ":upper16:";
Nick Desaulniers7ab164c2019-04-26 18:45:04 +0000224 O << MO.getImm();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000225 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000226 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000227 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000228 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000229 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000230 case MachineOperand::MO_GlobalAddress: {
Nick Desaulniers7ab164c2019-04-26 18:45:04 +0000231 PrintSymbolOperand(MO, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000232 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000233 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000234 case MachineOperand::MO_ConstantPoolIndex:
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000235 if (Subtarget->genExecuteOnly())
236 llvm_unreachable("execute-only should not generate constant pools");
Matt Arsenault8b643552015-06-09 00:31:39 +0000237 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000238 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000239 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000240}
241
Martin Storsjod2662c32018-07-25 18:35:31 +0000242MCSymbol *ARMAsmPrinter::GetCPISymbol(unsigned CPID) const {
243 // The AsmPrinter::GetCPISymbol superclass method tries to use CPID as
244 // indexes in MachineConstantPool, which isn't in sync with indexes used here.
245 const DataLayout &DL = getDataLayout();
246 return OutContext.getOrCreateSymbol(Twine(DL.getPrivateGlobalPrefix()) +
247 "CPI" + Twine(getFunctionNumber()) + "_" +
248 Twine(CPID));
249}
250
Evan Chengb23b50d2009-06-29 07:51:04 +0000251//===--------------------------------------------------------------------===//
252
Chris Lattner68d64aa2010-01-25 19:51:38 +0000253MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000254GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000255 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000256 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000257 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000258 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000259 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000260}
261
Evan Chengb23b50d2009-06-29 07:51:04 +0000262bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Nick Desaulniers5277b3f2019-04-10 16:38:43 +0000263 const char *ExtraCode, raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000264 // Does this asm operand have a single letter operand modifier?
265 if (ExtraCode && ExtraCode[0]) {
266 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000267
Evan Cheng10043e22007-01-19 07:51:42 +0000268 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000269 default:
270 // See if this is a generic print operand
Nick Desaulniers5277b3f2019-04-10 16:38:43 +0000271 return AsmPrinter::PrintAsmOperand(MI, OpNum, ExtraCode, O);
Evan Cheng1e150de2007-04-04 00:13:29 +0000272 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000273 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000274 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000275 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000276 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000277 if (MI->getOperand(OpNum).isReg()) {
278 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000279 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000280 // Find the 'd' register that has this 's' register as a sub-register,
281 // and determine the lane number.
282 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
283 if (!ARM::DPRRegClass.contains(*SR))
284 continue;
285 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
286 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
287 return false;
288 }
Eric Christopher76178832011-05-24 22:10:34 +0000289 }
Eric Christopher1b724942011-05-24 23:27:13 +0000290 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000291 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000292 if (!MI->getOperand(OpNum).isImm())
293 return true;
294 O << ~(MI->getOperand(OpNum).getImm());
295 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000296 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000297 if (!MI->getOperand(OpNum).isImm())
298 return true;
299 O << (MI->getOperand(OpNum).getImm() & 0xffff);
300 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000301 case 'M': { // A register range suitable for LDM/STM.
302 if (!MI->getOperand(OpNum).isReg())
303 return true;
304 const MachineOperand &MO = MI->getOperand(OpNum);
305 unsigned RegBegin = MO.getReg();
306 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
307 // already got the operands in registers that are operands to the
308 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000309 O << "{";
310 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000311 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000312 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000313 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000314 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
315 }
316 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000317
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000318 // FIXME: The register allocator not only may not have given us the
319 // registers in sequence, but may not be in ascending registers. This
320 // will require changes in the register allocator that'll need to be
321 // propagated down here if the operands change.
322 unsigned RegOps = OpNum + 1;
323 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000324 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000325 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
326 RegOps++;
327 }
328
329 O << "}";
330
331 return false;
332 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000333 case 'R': // The most significant register of a pair.
334 case 'Q': { // The least significant register of a pair.
335 if (OpNum == 0)
336 return true;
337 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
338 if (!FlagsOP.isImm())
339 return true;
340 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000341
342 // This operand may not be the one that actually provides the register. If
343 // it's tied to a previous one then we should refer instead to that one
344 // for registers and their classes.
345 unsigned TiedIdx;
346 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
347 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
348 unsigned OpFlags = MI->getOperand(OpNum).getImm();
349 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
350 }
351 Flags = MI->getOperand(OpNum).getImm();
352
353 // Later code expects OpNum to be pointing at the register rather than
354 // the flags.
355 OpNum += 1;
356 }
357
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000358 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000359 unsigned RC;
Florian Hahn521dc4d2018-08-30 10:28:23 +0000360 bool FirstHalf;
361 const ARMBaseTargetMachine &ATM =
362 static_cast<const ARMBaseTargetMachine &>(TM);
363
364 // 'Q' should correspond to the low order register and 'R' to the high
365 // order register. Whether this corresponds to the upper or lower half
366 // depends on the endianess mode.
367 if (ExtraCode[0] == 'Q')
368 FirstHalf = ATM.isLittleEndian();
369 else
370 // ExtraCode[0] == 'R'.
371 FirstHalf = !ATM.isLittleEndian();
Thomas Preud'homme6c1b0752018-07-30 16:45:40 +0000372 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
373 if (InlineAsm::hasRegClassConstraint(Flags, RC) &&
374 ARM::GPRPairRegClass.hasSubClassEq(TRI->getRegClass(RC))) {
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000375 if (NumVals != 1)
376 return true;
377 const MachineOperand &MO = MI->getOperand(OpNum);
378 if (!MO.isReg())
379 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000380 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Florian Hahn521dc4d2018-08-30 10:28:23 +0000381 unsigned Reg = TRI->getSubReg(MO.getReg(), FirstHalf ?
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000382 ARM::gsub_0 : ARM::gsub_1);
383 O << ARMInstPrinter::getRegisterName(Reg);
384 return false;
385 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000386 if (NumVals != 2)
387 return true;
Florian Hahn521dc4d2018-08-30 10:28:23 +0000388 unsigned RegOp = FirstHalf ? OpNum : OpNum + 1;
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000389 if (RegOp >= MI->getNumOperands())
390 return true;
391 const MachineOperand &MO = MI->getOperand(RegOp);
392 if (!MO.isReg())
393 return true;
394 unsigned Reg = MO.getReg();
395 O << ARMInstPrinter::getRegisterName(Reg);
396 return false;
397 }
398
Eric Christopherd4562562011-05-24 22:27:43 +0000399 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000400 case 'f': { // The high doubleword register of a NEON quad register.
401 if (!MI->getOperand(OpNum).isReg())
402 return true;
403 unsigned Reg = MI->getOperand(OpNum).getReg();
404 if (!ARM::QPRRegClass.contains(Reg))
405 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000406 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000407 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
408 ARM::dsub_0 : ARM::dsub_1);
409 O << ARMInstPrinter::getRegisterName(SubReg);
410 return false;
411 }
412
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000413 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000414 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000415 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000416 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000417 const MachineOperand &MO = MI->getOperand(OpNum);
418 if (!MO.isReg())
419 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000420 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000421 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000422 unsigned Reg = MO.getReg();
423 if(!ARM::GPRPairRegClass.contains(Reg))
424 return false;
425 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000426 O << ARMInstPrinter::getRegisterName(Reg);
427 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000428 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000429 }
Evan Cheng10043e22007-01-19 07:51:42 +0000430 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000431
Chris Lattner76c564b2010-04-04 04:47:45 +0000432 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000433 return false;
434}
435
Bob Wilsona2c462b2009-05-19 05:53:42 +0000436bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Nick Desaulniers5277b3f2019-04-10 16:38:43 +0000437 unsigned OpNum, const char *ExtraCode,
Chris Lattner3bb09762010-04-04 05:29:35 +0000438 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000439 // Does this asm operand have a single letter operand modifier?
440 if (ExtraCode && ExtraCode[0]) {
441 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000442
Eric Christopher8c5e4192011-05-25 20:51:58 +0000443 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000444 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000445 default: return true; // Unknown modifier.
446 case 'm': // The base register of a memory operand.
447 if (!MI->getOperand(OpNum).isReg())
448 return true;
449 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
450 return false;
451 }
452 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000453
Bob Wilson3b515602009-10-13 20:50:28 +0000454 const MachineOperand &MO = MI->getOperand(OpNum);
455 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000456 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000457 return false;
458}
459
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000460static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000461 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000462}
463
464void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000465 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000466 // If either end mode is unknown (EndInfo == NULL) or different than
467 // the start mode, then restore the start mode.
468 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000469 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000470 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000471 }
472}
473
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000474void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000475 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000476 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000477 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000478
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000479 // Emit ARM Build Attributes
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000480 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000481 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000482
Eric Christophera49d68e2015-02-17 20:02:32 +0000483 // Use the triple's architecture and subarchitecture to determine
484 // if we're thumb for the purposes of the top level code16 assembler
485 // flag.
Florian Hahna5ba4ee2017-08-12 17:40:18 +0000486 if (!M.getModuleInlineAsm().empty() && TT.isThumb())
Lang Hames9ff69c82015-04-24 19:11:51 +0000487 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000488}
489
Tim Northover23723012014-04-29 10:06:05 +0000490static void
491emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
492 MachineModuleInfoImpl::StubValueTy &MCSym) {
493 // L_foo$stub:
494 OutStreamer.EmitLabel(StubLabel);
495 // .indirect_symbol _foo
496 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
497
498 if (MCSym.getInt())
499 // External to current translation unit.
500 OutStreamer.EmitIntValue(0, 4/*size*/);
501 else
502 // Internal to current translation unit.
503 //
504 // When we place the LSDA into the TEXT section, the type info
505 // pointers need to be indirect and pc-rel. We accomplish this by
506 // using NLPs; however, sometimes the types are local to the file.
507 // We need to fill in the value for the NLP in those cases.
508 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000509 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000510 4 /*size*/);
511}
512
Anton Korobeynikov04083522008-08-07 09:54:23 +0000513
Chris Lattneree9399a2009-10-19 17:59:19 +0000514void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000515 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000516 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000517 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000518 const TargetLoweringObjectFileMachO &TLOFMacho =
519 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000520 MachineModuleInfoMachO &MMIMacho =
521 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000522
Evan Cheng10043e22007-01-19 07:51:42 +0000523 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000524 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000525
Chris Lattner6462adc2009-10-19 18:38:33 +0000526 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000527 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000528 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000529 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000530
Tim Northover23723012014-04-29 10:06:05 +0000531 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000532 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000533
534 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000535 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000536 }
537
Tim Northover5c3140f2016-04-25 21:12:04 +0000538 Stubs = MMIMacho.GetThreadLocalGVStubList();
539 if (!Stubs.empty()) {
540 // Switch with ".non_lazy_symbol_pointer" directive.
541 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
542 EmitAlignment(2);
543
544 for (auto &Stub : Stubs)
545 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
546
547 Stubs.clear();
548 OutStreamer->AddBlankLine();
549 }
550
Evan Cheng10043e22007-01-19 07:51:42 +0000551 // Funny Darwin hack: This flag tells the linker that no global symbols
552 // contain code that falls through to other global symbols (e.g. the obvious
553 // implementation of multiple entry points). If this doesn't occur, the
554 // linker can safely perform dead code stripping. Since LLVM never
555 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000556 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000557 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000558
559 // The last attribute to be emitted is ABI_optimization_goals
560 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
561 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
562
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000563 if (OptimizationGoals > 0 &&
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000564 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
565 Subtarget->isTargetMuslAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000566 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
567 OptimizationGoals = -1;
568
569 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000570}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000571
Chris Lattner71eb0772009-10-19 20:20:46 +0000572//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000573// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
574// FIXME:
575// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000576// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000577// Instead of subclassing the MCELFStreamer, we do the work here.
578
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000579// Returns true if all functions have the same function attribute value.
580// It also returns true when the module has no functions.
581static bool checkFunctionsAttributeConsistency(const Module &M, StringRef Attr,
582 StringRef Value) {
583 return !any_of(M, [&](const Function &F) {
584 return F.getFnAttribute(Attr).getValueAsString() != Value;
585 });
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000586}
587
Jason W Kimbff84d42010-10-06 22:36:46 +0000588void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000589 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000590 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000591
Charlie Turner8b2caa42015-01-05 13:12:17 +0000592 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
593
Logan Chien8cbb80d2013-10-28 17:51:12 +0000594 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000595
Eric Christophera49d68e2015-02-17 20:02:32 +0000596 // Compute ARM ELF Attributes based on the default subtarget that
597 // we'd have constructed. The existing ARM behavior isn't LTO clean
598 // anyhow.
599 // FIXME: For ifunc related functions we could iterate over and look
600 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000601 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000602 StringRef CPU = TM.getTargetCPU();
603 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000604 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000605 if (!FS.empty()) {
606 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000607 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000608 else
609 ArchFS = FS;
610 }
611 const ARMBaseTargetMachine &ATM =
612 static_cast<const ARMBaseTargetMachine &>(TM);
613 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
614
Oliver Stannard7ad2e8a2017-04-18 12:52:35 +0000615 // Emit build attributes for the available hardware.
616 ATS.emitTargetAttributes(STI);
Jason W Kimbff84d42010-10-06 22:36:46 +0000617
Oliver Stannard8331aae2016-08-08 15:28:31 +0000618 // RW data addressing.
Rafael Espindola3d6a1302016-06-21 14:21:53 +0000619 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000620 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
621 ARMBuildAttrs::AddressRWPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000622 } else if (STI.isRWPI()) {
623 // RWPI specific attributes.
624 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
625 ARMBuildAttrs::AddressRWSBRel);
626 }
627
628 // RO data addressing.
629 if (isPositionIndependent() || STI.isROPI()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000630 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
631 ARMBuildAttrs::AddressROPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000632 }
633
634 // GOT use.
635 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000636 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
637 ARMBuildAttrs::AddressGOT);
638 } else {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000639 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
640 ARMBuildAttrs::AddressDirect);
641 }
642
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000643 // Set FP Denormals.
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000644 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
645 "denormal-fp-math",
646 "preserve-sign") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000647 TM.Options.FPDenormalMode == FPDenormal::PreserveSign)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000648 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
649 ARMBuildAttrs::PreserveFPSign);
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000650 else if (checkFunctionsAttributeConsistency(*MMI->getModule(),
651 "denormal-fp-math",
652 "positive-zero") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000653 TM.Options.FPDenormalMode == FPDenormal::PositiveZero)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000654 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
655 ARMBuildAttrs::PositiveZero);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000656 else if (!TM.Options.UnsafeFPMath)
Charlie Turner15f91c52014-12-02 08:22:29 +0000657 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
658 ARMBuildAttrs::IEEEDenormals);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000659 else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000660 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000661 // When the target doesn't have an FPU (by design or
662 // intention), the assumptions made on the software support
663 // mirror that of the equivalent hardware support *if it
664 // existed*. For v7 and better we indicate that denormals are
665 // flushed preserving sign, and for V6 we indicate that
666 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000667 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000668 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
669 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000670 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000671 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
672 // the sign bit of the zero matches the sign bit of the input or
673 // result that is being flushed to zero.
674 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
675 ARMBuildAttrs::PreserveFPSign);
676 }
677 // For VFPv2 implementations it is implementation defined as
678 // to whether denormals are flushed to positive zero or to
679 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
680 // LLVM has chosen to flush this to positive zero (most likely for
681 // GCC compatibility), so that's the chosen value here (the
682 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000683 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000684
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000685 // Set FP exceptions and rounding
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000686 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
687 "no-trapping-math", "true") ||
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000688 TM.Options.NoTrappingFPMath)
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000689 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
690 ARMBuildAttrs::Not_Allowed);
691 else if (!TM.Options.UnsafeFPMath) {
692 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
693
694 // If the user has permitted this code to choose the IEEE 754
695 // rounding at run-time, emit the rounding attribute.
696 if (TM.Options.HonorSignDependentRoundingFPMathOption)
697 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
698 }
699
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000700 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
701 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000702 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000703 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
704 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000705 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000706 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
Sam Parkerdf7c6ef2017-01-18 13:52:12 +0000707 ARMBuildAttrs::AllowIEEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000708
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000709 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000710 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000711 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
712 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000713
714 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000715 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000716 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
717
Charlie Turner1a539962014-12-12 11:59:18 +0000718 // FIXME: To support emitting this build attribute as GCC does, the
719 // -mfp16-format option and associated plumbing must be
720 // supported. For now the __fp16 type is exposed by default, so this
721 // attribute should be emitted with value 1.
722 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
723 ARMBuildAttrs::FP16FormatIEEE);
724
Oliver Stannard5dc29342014-06-20 10:08:11 +0000725 if (MMI) {
726 if (const Module *SourceModule = MMI->getModule()) {
727 // ABI_PCS_wchar_t to indicate wchar_t width
728 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000729 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000730 SourceModule->getModuleFlag("wchar_size"))) {
731 int WCharWidth = WCharWidthValue->getZExtValue();
732 assert((WCharWidth == 2 || WCharWidth == 4) &&
733 "wchar_t width must be 2 or 4 bytes");
734 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
735 }
736
737 // ABI_enum_size to indicate enum width
738 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
739 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000740 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000741 SourceModule->getModuleFlag("min_enum_size"))) {
742 int EnumWidth = EnumWidthValue->getZExtValue();
743 assert((EnumWidth == 1 || EnumWidth == 4) &&
744 "Minimum enum width must be 1 or 4 bytes");
745 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
746 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
747 }
748 }
749 }
750
Oliver Stannard8331aae2016-08-08 15:28:31 +0000751 // We currently do not support using R9 as the TLS pointer.
752 if (STI.isRWPI())
753 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
754 ARMBuildAttrs::R9IsSB);
755 else if (STI.isR9Reserved())
756 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
757 ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000758 else
Oliver Stannard8331aae2016-08-08 15:28:31 +0000759 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
760 ARMBuildAttrs::R9IsGPR);
Jason W Kimbff84d42010-10-06 22:36:46 +0000761}
762
Jason W Kimbff84d42010-10-06 22:36:46 +0000763//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000764
Mehdi Amini48878ae2016-10-01 05:57:55 +0000765static MCSymbol *getPICLabel(StringRef Prefix, unsigned FunctionNumber,
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000766 unsigned LabelId, MCContext &Ctx) {
767
Jim Grosbach6f482002015-05-18 18:43:14 +0000768 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000769 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
770 return Label;
771}
772
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000773static MCSymbolRefExpr::VariantKind
774getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
775 switch (Modifier) {
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000776 case ARMCP::no_modifier:
777 return MCSymbolRefExpr::VK_None;
778 case ARMCP::TLSGD:
779 return MCSymbolRefExpr::VK_TLSGD;
780 case ARMCP::TPOFF:
781 return MCSymbolRefExpr::VK_TPOFF;
782 case ARMCP::GOTTPOFF:
783 return MCSymbolRefExpr::VK_GOTTPOFF;
Oliver Stannard8331aae2016-08-08 15:28:31 +0000784 case ARMCP::SBREL:
785 return MCSymbolRefExpr::VK_ARM_SBREL;
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000786 case ARMCP::GOT_PREL:
787 return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Saleem Abdulrasool532dcbc2016-06-07 03:15:07 +0000788 case ARMCP::SECREL:
789 return MCSymbolRefExpr::VK_SECREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000790 }
David Blaikie46a9f012012-01-20 21:51:11 +0000791 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000792}
793
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000794MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
795 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000796 if (Subtarget->isTargetMachO()) {
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000797 bool IsIndirect =
798 (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000799
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000800 if (!IsIndirect)
801 return getSymbol(GV);
802
803 // FIXME: Remove this when Darwin transition to @GOT like syntax.
804 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
805 MachineModuleInfoMachO &MMIMachO =
806 MMI->getObjFileInfo<MachineModuleInfoMachO>();
807 MachineModuleInfoImpl::StubValueTy &StubSym =
Rafael Espindola712f9572016-05-17 16:01:32 +0000808 GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
809 : MMIMachO.getGVStubEntry(MCSym);
Tim Northover5c3140f2016-04-25 21:12:04 +0000810
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000811 if (!StubSym.getPointer())
812 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
813 !GV->hasInternalLinkage());
814 return MCSym;
815 } else if (Subtarget->isTargetCOFF()) {
816 assert(Subtarget->isTargetWindows() &&
817 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000818
Martin Storsjo2dcaa412018-08-31 08:00:25 +0000819 bool IsIndirect =
820 (TargetFlags & (ARMII::MO_DLLIMPORT | ARMII::MO_COFFSTUB));
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000821 if (!IsIndirect)
822 return getSymbol(GV);
823
824 SmallString<128> Name;
Martin Storsjo2dcaa412018-08-31 08:00:25 +0000825 if (TargetFlags & ARMII::MO_DLLIMPORT)
826 Name = "__imp_";
827 else if (TargetFlags & ARMII::MO_COFFSTUB)
828 Name = ".refptr.";
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000829 getNameWithPrefix(Name, GV);
830
Martin Storsjo2dcaa412018-08-31 08:00:25 +0000831 MCSymbol *MCSym = OutContext.getOrCreateSymbol(Name);
832
833 if (TargetFlags & ARMII::MO_COFFSTUB) {
834 MachineModuleInfoCOFF &MMICOFF =
835 MMI->getObjFileInfo<MachineModuleInfoCOFF>();
836 MachineModuleInfoImpl::StubValueTy &StubSym =
837 MMICOFF.getGVStubEntry(MCSym);
838
839 if (!StubSym.getPointer())
840 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV), true);
841 }
842
843 return MCSym;
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000844 } else if (Subtarget->isTargetELF()) {
845 return getSymbol(GV);
846 }
847 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000848}
849
Jim Grosbach38f8e762010-11-09 18:45:04 +0000850void ARMAsmPrinter::
851EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000852 const DataLayout &DL = getDataLayout();
853 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000854
855 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000856
James Molloy9abb2fa2016-09-26 07:26:24 +0000857 if (ACPV->isPromotedGlobal()) {
858 // This constant pool entry is actually a global whose storage has been
859 // promoted into the constant pool. This global may be referenced still
860 // by debug information, and due to the way AsmPrinter is set up, the debug
861 // info is immutable by the time we decide to promote globals to constant
862 // pools. Because of this, we need to ensure we emit a symbol for the global
863 // with private linkage (the default) so debug info can refer to it.
864 //
865 // However, if this global is promoted into several functions we must ensure
866 // we don't try and emit duplicate symbols!
867 auto *ACPC = cast<ARMConstantPoolConstant>(ACPV);
Saleem Abdulrasool5fba8ba2017-09-07 04:00:13 +0000868 for (const auto *GV : ACPC->promotedGlobals()) {
869 if (!EmittedPromotedGlobalLabels.count(GV)) {
870 MCSymbol *GVSym = getSymbol(GV);
871 OutStreamer->EmitLabel(GVSym);
872 EmittedPromotedGlobalLabels.insert(GV);
873 }
James Molloy9abb2fa2016-09-26 07:26:24 +0000874 }
875 return EmitGlobalConstant(DL, ACPC->getPromotedGlobalInit());
876 }
877
Jim Grosbachca21cd72010-11-10 17:59:10 +0000878 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000879 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000880 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000881 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000882 const BlockAddress *BA =
883 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
884 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000885 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000886 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000887
888 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
889 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000890 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000891 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000892 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000893 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000894 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000895 } else {
896 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Mehdi Amini5b007702016-10-05 01:41:06 +0000897 auto Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
Bill Wendlingc214cb02011-10-01 08:58:29 +0000898 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000899 }
900
901 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000902 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000903 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000904 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000905
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000906 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000907 MCSymbol *PCLabel =
908 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
909 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000910 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000911 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000912 MCBinaryExpr::createAdd(PCRelExpr,
913 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000914 OutContext),
915 OutContext);
916 if (ACPV->mustAddCurrentAddress()) {
917 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
918 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +0000919 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000920 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000921 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
922 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000923 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000924 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000925 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000926 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000927}
928
Tim Northovera603c402015-05-31 19:22:07 +0000929void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
930 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +0000931 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +0000932
Tim Northovera603c402015-05-31 19:22:07 +0000933 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
934 // ARM mode tables.
935 EmitAlignment(2);
936
Jim Grosbach284eebc2010-09-22 17:39:48 +0000937 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +0000938 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000939 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000940
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000941 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +0000942 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000943
Jim Grosbach284eebc2010-09-22 17:39:48 +0000944 // Emit each entry of the table.
945 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
946 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
947 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
948
Javed Absar5766b8e2017-08-29 10:04:18 +0000949 for (MachineBasicBlock *MBB : JTBBs) {
Jim Grosbach284eebc2010-09-22 17:39:48 +0000950 // Construct an MCExpr for the entry. We want a value of the form:
951 // (BasicBlockAddr - TableBeginAddr)
952 //
953 // For example, a table with entries jumping to basic blocks BB0 and BB1
954 // would look like:
955 // LJTI_0_0:
956 // .word (LBB0 - LJTI_0_0)
957 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000958 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000959
Oliver Stannard8331aae2016-08-08 15:28:31 +0000960 if (isPositionIndependent() || Subtarget->isROPI())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000961 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +0000962 OutContext),
963 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000964 // If we're generating a table of Thumb addresses in static relocation
965 // model, we need to add one to keep interworking correctly.
966 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000967 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +0000968 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000969 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000970 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000971 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +0000972 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000973}
974
Tim Northovera603c402015-05-31 19:22:07 +0000975void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
976 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000977 unsigned JTI = MO1.getIndex();
978
Sanne Wouda490d4a62017-02-13 14:07:45 +0000979 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
980 // ARM mode tables.
981 EmitAlignment(2);
982
983 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +0000984 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000985 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000986
987 // Emit each entry of the table.
988 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
989 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
990 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000991
Javed Absar5766b8e2017-08-29 10:04:18 +0000992 for (MachineBasicBlock *MBB : JTBBs) {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000993 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000994 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000995 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +0000996 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000997 .addExpr(MBBSymbolExpr)
998 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000999 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +00001000 }
1001}
1002
1003void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1004 unsigned OffsetWidth) {
1005 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1006 const MachineOperand &MO1 = MI->getOperand(1);
1007 unsigned JTI = MO1.getIndex();
1008
James Molloy70a3d6d2016-11-01 13:37:41 +00001009 if (Subtarget->isThumb1Only())
1010 EmitAlignment(2);
Fangrui Songf78650a2018-07-30 19:41:25 +00001011
Tim Northovera603c402015-05-31 19:22:07 +00001012 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1013 OutStreamer->EmitLabel(JTISymbol);
1014
1015 // Emit each entry of the table.
1016 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1017 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1018 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1019
1020 // Mark the jump table as data-in-code.
1021 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1022 : MCDR_DataRegionJT16);
1023
1024 for (auto MBB : JTBBs) {
1025 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1026 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001027 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001028 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001029 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001030 //
1031 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1032 // would look like:
1033 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001034 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1035 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1036 // where LCPI0_0 is a label defined just before the TBB instruction using
1037 // this table.
1038 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1039 const MCExpr *Expr = MCBinaryExpr::createAdd(
1040 MCSymbolRefExpr::create(TBInstPC, OutContext),
1041 MCConstantExpr::create(4, OutContext), OutContext);
1042 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001043 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001044 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001045 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001046 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001047 // Mark the end of jump table data-in-code region. 32-bit offsets use
1048 // actual branch instructions here, so we don't mark those as a data-region
1049 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001050 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1051
1052 // Make sure the next instruction is 2-byte aligned.
1053 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001054}
1055
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001056void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1057 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1058 "Only instruction which are involved into frame setup code are allowed");
1059
Lang Hames9ff69c82015-04-24 19:11:51 +00001060 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001061 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001062 const MachineFunction &MF = *MI->getParent()->getParent();
Oliver Stannard0b835be2018-09-19 13:25:31 +00001063 const TargetRegisterInfo *TargetRegInfo =
1064 MF.getSubtarget().getRegisterInfo();
1065 const MachineRegisterInfo &MachineRegInfo = MF.getRegInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001066 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001067
Oliver Stannard0b835be2018-09-19 13:25:31 +00001068 unsigned FramePtr = TargetRegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001069 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001070 unsigned SrcReg, DstReg;
1071
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001072 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1073 // Two special cases:
1074 // 1) tPUSH does not have src/dst regs.
1075 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1076 // load. Yes, this is pretty fragile, but for now I don't see better
1077 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001078 SrcReg = DstReg = ARM::SP;
1079 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001080 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001081 DstReg = MI->getOperand(0).getReg();
1082 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001083
1084 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001085 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001086 // Register saves.
1087 assert(DstReg == ARM::SP &&
1088 "Only stack pointer as a destination reg is supported");
1089
1090 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001091 // Skip src & dst reg, and pred ops.
1092 unsigned StartOp = 2 + 2;
1093 // Use all the operands.
1094 unsigned NumOffset = 0;
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001095 // Amount of SP adjustment folded into a push.
1096 unsigned Pad = 0;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001097
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001098 switch (Opc) {
1099 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001100 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001101 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001102 case ARM::tPUSH:
1103 // Special case here: no src & dst reg, but two extra imp ops.
1104 StartOp = 2; NumOffset = 2;
Simon Pilgrime2d84d92017-07-08 18:42:04 +00001105 LLVM_FALLTHROUGH;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001106 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001107 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001108 case ARM::VSTMDDB_UPD:
1109 assert(SrcReg == ARM::SP &&
1110 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001111 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001112 i != NumOps; ++i) {
1113 const MachineOperand &MO = MI->getOperand(i);
1114 // Actually, there should never be any impdef stuff here. Skip it
1115 // temporary to workaround PR11902.
1116 if (MO.isImplicit())
1117 continue;
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001118 // Registers, pushed as a part of folding an SP update into the
1119 // push instruction are marked as undef and should not be
1120 // restored when unwinding, because the function can modify the
1121 // corresponding stack slots.
1122 if (MO.isUndef()) {
1123 assert(RegList.empty() &&
1124 "Pad registers must come before restored ones");
Oliver Stannard0b835be2018-09-19 13:25:31 +00001125 unsigned Width =
1126 TargetRegInfo->getRegSizeInBits(MO.getReg(), MachineRegInfo) / 8;
1127 Pad += Width;
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001128 continue;
1129 }
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001130 RegList.push_back(MO.getReg());
1131 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001132 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001133 case ARM::STR_PRE_IMM:
1134 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001135 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001136 assert(MI->getOperand(2).getReg() == ARM::SP &&
1137 "Only stack pointer as a source reg is supported");
1138 RegList.push_back(SrcReg);
1139 break;
1140 }
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001141 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001142 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001143 // Account for the SP adjustment, folded into the push.
1144 if (Pad)
1145 ATS.emitPad(Pad);
1146 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001147 } else {
1148 // Changes of stack / frame pointer.
1149 if (SrcReg == ARM::SP) {
1150 int64_t Offset = 0;
1151 switch (Opc) {
1152 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001153 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001154 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001155 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001156 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001157 Offset = 0;
1158 break;
1159 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001160 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001161 Offset = -MI->getOperand(2).getImm();
1162 break;
1163 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001164 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001165 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001166 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001167 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001168 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001169 break;
1170 case ARM::tADDspi:
1171 case ARM::tADDrSPi:
1172 Offset = -MI->getOperand(2).getImm()*4;
1173 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001174 case ARM::tLDRpci: {
1175 // Grab the constpool index and check, whether it corresponds to
1176 // original or cloned constpool entry.
1177 unsigned CPI = MI->getOperand(1).getIndex();
1178 const MachineConstantPool *MCP = MF.getConstantPool();
1179 if (CPI >= MCP->getConstants().size())
1180 CPI = AFI.getOriginalCPIdx(CPI);
1181 assert(CPI != -1U && "Invalid constpool index");
1182
1183 // Derive the actual offset.
1184 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1185 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1186 // FIXME: Check for user, it should be "add" instruction!
1187 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001188 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001189 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001190 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001191
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001192 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1193 if (DstReg == FramePtr && FramePtr != ARM::SP)
1194 // Set-up of the frame pointer. Positive values correspond to "add"
1195 // instruction.
1196 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1197 else if (DstReg == ARM::SP) {
1198 // Change of SP by an offset. Positive values correspond to "sub"
1199 // instruction.
1200 ATS.emitPad(Offset);
1201 } else {
1202 // Move of SP to a register. Positive values correspond to an "add"
1203 // instruction.
1204 ATS.emitMovSP(DstReg, -Offset);
1205 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001206 }
1207 } else if (DstReg == ARM::SP) {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001208 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001209 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001210 }
1211 else {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001212 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001213 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001214 }
1215 }
1216}
1217
Jim Grosbach95dee402011-07-08 17:40:42 +00001218// Simple pseudo-instructions have their lowering (with expansion to real
1219// instructions) auto-generated.
1220#include "ARMGenMCPseudoLowering.inc"
1221
Jim Grosbach05eccf02010-09-29 15:23:40 +00001222void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001223 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001224 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1225 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001226
Martin Storsjod6218cc2017-09-28 19:04:30 +00001227 const MachineFunction &MF = *MI->getParent()->getParent();
1228 const ARMSubtarget &STI = MF.getSubtarget<ARMSubtarget>();
1229 unsigned FramePtr = STI.useR7AsFramePointer() ? ARM::R7 : ARM::R11;
1230
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001231 // If we just ended a constant pool, mark it as such.
1232 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001233 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001234 InConstantPool = false;
1235 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001236
Jim Grosbach51b55422011-08-23 21:32:34 +00001237 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001238 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001239 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001240 EmitUnwindingInstruction(MI);
1241
Jim Grosbach95dee402011-07-08 17:40:42 +00001242 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001243 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001244 return;
1245
Andrew Trick924123a2011-09-21 02:20:46 +00001246 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1247 "Pseudo flag setting opcode should be expanded early");
1248
Jim Grosbach95dee402011-07-08 17:40:42 +00001249 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001250 unsigned Opc = MI->getOpcode();
1251 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001252 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001253 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001254 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001255 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001256 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001257 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001258 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001259 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1260 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001261 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1262 : ARM::ADR))
1263 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001264 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001265 // Add predicate operands.
1266 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001267 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001268 return;
1269 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001270 case ARM::LEApcrelJT:
1271 case ARM::tLEApcrelJT:
1272 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001273 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001274 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001275 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1276 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001277 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1278 : ARM::ADR))
1279 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001280 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001281 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001282 .addImm(MI->getOperand(2).getImm())
1283 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001284 return;
1285 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001286 // Darwin call instructions are just normal call instructions with different
1287 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001288 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001289 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001290 .addReg(ARM::LR)
1291 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001292 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001293 .addImm(ARMCC::AL)
1294 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001295 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001296 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001297
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001298 assert(Subtarget->hasV4TOps());
Lang Hames9ff69c82015-04-24 19:11:51 +00001299 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001300 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001301 return;
1302 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001303 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001304 if (Subtarget->hasV5TOps())
1305 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001306
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001307 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1308 // that the saved lr has its LSB set correctly (the arch doesn't
1309 // have blx).
1310 // So here we generate a bl to a small jump pad that does bx rN.
1311 // The jump pads are emitted after the function body.
1312
1313 unsigned TReg = MI->getOperand(0).getReg();
1314 MCSymbol *TRegSym = nullptr;
Javed Absar5766b8e2017-08-29 10:04:18 +00001315 for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
1316 if (TIP.first == TReg) {
1317 TRegSym = TIP.second;
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001318 break;
1319 }
1320 }
1321
1322 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001323 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001324 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1325 }
1326
1327 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001328 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001329 // Predicate comes first here.
1330 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001331 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001332 return;
1333 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001334 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001335 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001336 .addReg(ARM::LR)
1337 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001338 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001339 .addImm(ARMCC::AL)
1340 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001341 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001342 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001343
Lang Hames9ff69c82015-04-24 19:11:51 +00001344 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001345 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001346 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001347 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001348 .addImm(ARMCC::AL)
1349 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001350 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001351 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001352 return;
1353 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001354 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001355 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001356 .addReg(ARM::LR)
1357 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001358 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001359 .addImm(ARMCC::AL)
1360 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001361 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001362 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001363
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001364 const MachineOperand &Op = MI->getOperand(0);
1365 const GlobalValue *GV = Op.getGlobal();
1366 const unsigned TF = Op.getTargetFlags();
1367 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001368 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001369 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001370 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001371 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001372 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001373 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001374 return;
1375 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001376 case ARM::MOVi16_ga_pcrel:
1377 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001378 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001379 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001380 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001381
Evan Cheng2f2435d2011-01-21 18:55:51 +00001382 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001383 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001384 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001385 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001386
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001387 MCSymbol *LabelSym =
1388 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1389 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001390 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001391 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1392 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001393 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1394 MCBinaryExpr::createAdd(LabelSymExpr,
1395 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001396 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001397 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001398
Evan Chengdfce83c2011-01-17 08:03:18 +00001399 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001400 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1401 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001402 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001403 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001404 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001405 return;
1406 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001407 case ARM::MOVTi16_ga_pcrel:
1408 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001409 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001410 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1411 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001412 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1413 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001414
Evan Cheng2f2435d2011-01-21 18:55:51 +00001415 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001416 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001417 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001418 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001419
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001420 MCSymbol *LabelSym =
1421 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1422 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001423 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001424 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1425 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001426 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1427 MCBinaryExpr::createAdd(LabelSymExpr,
1428 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001429 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001430 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001431 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001432 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1433 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001434 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001435 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001436 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001437 return;
1438 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001439 case ARM::tPICADD: {
1440 // This is a pseudo op for a label + instruction sequence, which looks like:
1441 // LPC0:
1442 // add r0, pc
1443 // This adds the address of LPC0 to r0.
1444
1445 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001446 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001447 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001448 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001449
1450 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001451 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001452 .addReg(MI->getOperand(0).getReg())
1453 .addReg(MI->getOperand(0).getReg())
1454 .addReg(ARM::PC)
1455 // Add predicate operands.
1456 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001457 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001458 return;
1459 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001460 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001461 // This is a pseudo op for a label + instruction sequence, which looks like:
1462 // LPC0:
1463 // add r0, pc, r0
1464 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001465
Chris Lattneradd57492009-10-19 22:23:04 +00001466 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001467 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001468 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001469 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001470
Jim Grosbach7ae94222010-09-14 21:05:34 +00001471 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001472 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001473 .addReg(MI->getOperand(0).getReg())
1474 .addReg(ARM::PC)
1475 .addReg(MI->getOperand(1).getReg())
1476 // Add predicate operands.
1477 .addImm(MI->getOperand(3).getImm())
1478 .addReg(MI->getOperand(4).getReg())
1479 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001480 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001481 return;
1482 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001483 case ARM::PICSTR:
1484 case ARM::PICSTRB:
1485 case ARM::PICSTRH:
1486 case ARM::PICLDR:
1487 case ARM::PICLDRB:
1488 case ARM::PICLDRH:
1489 case ARM::PICLDRSB:
1490 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001491 // This is a pseudo op for a label + instruction sequence, which looks like:
1492 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001493 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001494 // The LCP0 label is referenced by a constant pool entry in order to get
1495 // a PC-relative address at the ldr instruction.
1496
1497 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001498 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001499 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001500 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001501
1502 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001503 unsigned Opcode;
1504 switch (MI->getOpcode()) {
1505 default:
1506 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001507 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1508 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001509 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001510 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001511 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001512 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1513 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1514 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1515 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001516 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001517 .addReg(MI->getOperand(0).getReg())
1518 .addReg(ARM::PC)
1519 .addReg(MI->getOperand(1).getReg())
1520 .addImm(0)
1521 // Add predicate operands.
1522 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001523 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001524
1525 return;
1526 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001527 case ARM::CONSTPOOL_ENTRY: {
Alexandros Lamprineas2b2b4202017-06-20 07:20:52 +00001528 if (Subtarget->genExecuteOnly())
1529 llvm_unreachable("execute-only should not generate constant pools");
1530
Chris Lattner186c6b02009-10-19 22:33:05 +00001531 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1532 /// in the function. The first operand is the ID# for this instruction, the
1533 /// second is the index into the MachineConstantPool that this is, the third
1534 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001535 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001536 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1537 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1538
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001539 // If this is the first entry of the pool, mark it.
1540 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001541 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001542 InConstantPool = true;
1543 }
1544
Lang Hames9ff69c82015-04-24 19:11:51 +00001545 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001546
1547 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1548 if (MCPE.isMachineConstantPoolEntry())
1549 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1550 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001551 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001552 return;
1553 }
Tim Northovera603c402015-05-31 19:22:07 +00001554 case ARM::JUMPTABLE_ADDRS:
1555 EmitJumpTableAddrs(MI);
1556 return;
1557 case ARM::JUMPTABLE_INSTS:
1558 EmitJumpTableInsts(MI);
1559 return;
1560 case ARM::JUMPTABLE_TBB:
1561 case ARM::JUMPTABLE_TBH:
1562 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1563 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001564 case ARM::t2BR_JT: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001565 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001566 .addReg(ARM::PC)
1567 .addReg(MI->getOperand(0).getReg())
1568 // Add predicate operands.
1569 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001570 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001571 return;
1572 }
Tim Northovera603c402015-05-31 19:22:07 +00001573 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001574 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001575 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1576 // Lower and emit the PC label, then the instruction itself.
1577 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1578 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1579 .addReg(MI->getOperand(0).getReg())
1580 .addReg(MI->getOperand(1).getReg())
1581 // Add predicate operands.
1582 .addImm(ARMCC::AL)
1583 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001584 return;
1585 }
James Molloy70a3d6d2016-11-01 13:37:41 +00001586 case ARM::tTBB_JT:
1587 case ARM::tTBH_JT: {
1588
1589 bool Is8Bit = MI->getOpcode() == ARM::tTBB_JT;
1590 unsigned Base = MI->getOperand(0).getReg();
1591 unsigned Idx = MI->getOperand(1).getReg();
1592 assert(MI->getOperand(1).isKill() && "We need the index register as scratch!");
1593
1594 // Multiply up idx if necessary.
1595 if (!Is8Bit)
1596 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1597 .addReg(Idx)
1598 .addReg(ARM::CPSR)
1599 .addReg(Idx)
1600 .addImm(1)
1601 // Add predicate operands.
1602 .addImm(ARMCC::AL)
1603 .addReg(0));
1604
1605 if (Base == ARM::PC) {
1606 // TBB [base, idx] =
1607 // ADDS idx, idx, base
1608 // LDRB idx, [idx, #4] ; or LDRH if TBH
1609 // LSLS idx, #1
1610 // ADDS pc, pc, idx
1611
James Molloyb03e0872016-11-07 13:38:21 +00001612 // When using PC as the base, it's important that there is no padding
1613 // between the last ADDS and the start of the jump table. The jump table
1614 // is 4-byte aligned, so we ensure we're 4 byte aligned here too.
1615 //
1616 // FIXME: Ideally we could vary the LDRB index based on the padding
1617 // between the sequence and jump table, however that relies on MCExprs
1618 // for load indexes which are currently not supported.
1619 OutStreamer->EmitCodeAlignment(4);
James Molloy70a3d6d2016-11-01 13:37:41 +00001620 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1621 .addReg(Idx)
1622 .addReg(Idx)
1623 .addReg(Base)
1624 // Add predicate operands.
1625 .addImm(ARMCC::AL)
1626 .addReg(0));
1627
1628 unsigned Opc = Is8Bit ? ARM::tLDRBi : ARM::tLDRHi;
1629 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1630 .addReg(Idx)
1631 .addReg(Idx)
1632 .addImm(Is8Bit ? 4 : 2)
1633 // Add predicate operands.
1634 .addImm(ARMCC::AL)
1635 .addReg(0));
1636 } else {
1637 // TBB [base, idx] =
1638 // LDRB idx, [base, idx] ; or LDRH if TBH
1639 // LSLS idx, #1
1640 // ADDS pc, pc, idx
1641
1642 unsigned Opc = Is8Bit ? ARM::tLDRBr : ARM::tLDRHr;
1643 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1644 .addReg(Idx)
1645 .addReg(Base)
1646 .addReg(Idx)
1647 // Add predicate operands.
1648 .addImm(ARMCC::AL)
1649 .addReg(0));
1650 }
1651
1652 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1653 .addReg(Idx)
1654 .addReg(ARM::CPSR)
1655 .addReg(Idx)
1656 .addImm(1)
1657 // Add predicate operands.
1658 .addImm(ARMCC::AL)
1659 .addReg(0));
1660
1661 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1662 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1663 .addReg(ARM::PC)
1664 .addReg(ARM::PC)
1665 .addReg(Idx)
1666 // Add predicate operands.
1667 .addImm(ARMCC::AL)
1668 .addReg(0));
1669 return;
1670 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001671 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001672 case ARM::BR_JTr: {
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001673 // mov pc, target
1674 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001675 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001676 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001677 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001678 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1679 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001680 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001681 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1682 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001683 // Add 's' bit operand (always reg0 for this)
1684 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001685 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001686 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001687 return;
1688 }
Momchil Velikov4a91fb92017-11-15 12:02:55 +00001689 case ARM::BR_JTm_i12: {
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001690 // ldr pc, target
1691 MCInst TmpInst;
Momchil Velikov4a91fb92017-11-15 12:02:55 +00001692 TmpInst.setOpcode(ARM::LDRi12);
1693 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1694 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1695 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
1696 // Add predicate operands.
1697 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1698 TmpInst.addOperand(MCOperand::createReg(0));
1699 EmitToStreamer(*OutStreamer, TmpInst);
1700 return;
1701 }
1702 case ARM::BR_JTm_rs: {
1703 // ldr pc, target
1704 MCInst TmpInst;
1705 TmpInst.setOpcode(ARM::LDRrs);
1706 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1707 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1708 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1709 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001710 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001711 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1712 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001713 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001714 return;
1715 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001716 case ARM::BR_JTadd: {
Jim Grosbach08c562b2010-11-17 21:05:55 +00001717 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001718 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001719 .addReg(ARM::PC)
1720 .addReg(MI->getOperand(0).getReg())
1721 .addReg(MI->getOperand(1).getReg())
1722 // Add predicate operands.
1723 .addImm(ARMCC::AL)
1724 .addReg(0)
1725 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001726 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001727 return;
1728 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001729 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001730 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001731 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001732 case ARM::TRAP: {
1733 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1734 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001735 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001736 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001737 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001738 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001739 return;
1740 }
1741 break;
1742 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001743 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001744 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001745 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001746 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001747 return;
1748 }
Jim Grosbach85030542010-09-23 18:05:37 +00001749 case ARM::tTRAP: {
1750 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1751 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001752 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001753 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001754 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001755 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001756 return;
1757 }
1758 break;
1759 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001760 case ARM::t2Int_eh_sjlj_setjmp:
1761 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001762 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001763 // Two incoming args: GPR:$src, GPR:$val
1764 // mov $val, pc
1765 // adds $val, #7
1766 // str $val, [$src, #4]
1767 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001768 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001769 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001770 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001771 unsigned SrcReg = MI->getOperand(0).getReg();
1772 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001773 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001774 OutStreamer->AddComment("eh_setjmp begin");
1775 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001776 .addReg(ValReg)
1777 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001778 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001779 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001780 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781
Lang Hames9ff69c82015-04-24 19:11:51 +00001782 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001783 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001784 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785 .addReg(ARM::CPSR)
1786 .addReg(ValReg)
1787 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001788 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001789 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001790 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001791
Lang Hames9ff69c82015-04-24 19:11:51 +00001792 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001793 .addReg(ValReg)
1794 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001795 // The offset immediate is #4. The operand value is scaled by 4 for the
1796 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001797 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001798 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001799 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001800 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001801
Lang Hames9ff69c82015-04-24 19:11:51 +00001802 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001803 .addReg(ARM::R0)
1804 .addReg(ARM::CPSR)
1805 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001806 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001807 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001808 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001809
Jim Grosbach13760bd2015-05-30 01:25:56 +00001810 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001811 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812 .addExpr(SymbolExpr)
1813 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001814 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001815
Lang Hames9ff69c82015-04-24 19:11:51 +00001816 OutStreamer->AddComment("eh_setjmp end");
1817 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001818 .addReg(ARM::R0)
1819 .addReg(ARM::CPSR)
1820 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001821 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001822 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001823 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001824
Lang Hames9ff69c82015-04-24 19:11:51 +00001825 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001826 return;
1827 }
1828
Jim Grosbachc0aed712010-09-23 23:33:56 +00001829 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001830 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001831 // Two incoming args: GPR:$src, GPR:$val
1832 // add $val, pc, #8
1833 // str $val, [$src, #+4]
1834 // mov r0, #0
1835 // add pc, pc, #0
1836 // mov r0, #1
1837 unsigned SrcReg = MI->getOperand(0).getReg();
1838 unsigned ValReg = MI->getOperand(1).getReg();
1839
Lang Hames9ff69c82015-04-24 19:11:51 +00001840 OutStreamer->AddComment("eh_setjmp begin");
1841 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001842 .addReg(ValReg)
1843 .addReg(ARM::PC)
1844 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001845 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001846 .addImm(ARMCC::AL)
1847 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001848 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001849 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001850
Lang Hames9ff69c82015-04-24 19:11:51 +00001851 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001852 .addReg(ValReg)
1853 .addReg(SrcReg)
1854 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001855 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001856 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001857 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001858
Lang Hames9ff69c82015-04-24 19:11:51 +00001859 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001860 .addReg(ARM::R0)
1861 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001862 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001863 .addImm(ARMCC::AL)
1864 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001865 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001866 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001867
Lang Hames9ff69c82015-04-24 19:11:51 +00001868 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001869 .addReg(ARM::PC)
1870 .addReg(ARM::PC)
1871 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001872 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001873 .addImm(ARMCC::AL)
1874 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001875 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001876 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001877
Lang Hames9ff69c82015-04-24 19:11:51 +00001878 OutStreamer->AddComment("eh_setjmp end");
1879 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001880 .addReg(ARM::R0)
1881 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001882 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001883 .addImm(ARMCC::AL)
1884 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001885 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001886 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001887 return;
1888 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001889 case ARM::Int_eh_sjlj_longjmp: {
1890 // ldr sp, [$src, #8]
1891 // ldr $scratch, [$src, #4]
1892 // ldr r7, [$src]
1893 // bx $scratch
1894 unsigned SrcReg = MI->getOperand(0).getReg();
1895 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001896 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001897 .addReg(ARM::SP)
1898 .addReg(SrcReg)
1899 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001900 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001901 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001902 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001903
Lang Hames9ff69c82015-04-24 19:11:51 +00001904 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001905 .addReg(ScratchReg)
1906 .addReg(SrcReg)
1907 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001908 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001909 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001910 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001911
Martin Storsjod6218cc2017-09-28 19:04:30 +00001912 if (STI.isTargetDarwin() || STI.isTargetWindows()) {
1913 // These platforms always use the same frame register
1914 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
1915 .addReg(FramePtr)
1916 .addReg(SrcReg)
1917 .addImm(0)
1918 // Predicate.
1919 .addImm(ARMCC::AL)
1920 .addReg(0));
1921 } else {
1922 // If the calling code might use either R7 or R11 as
1923 // frame pointer register, restore it into both.
1924 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
1925 .addReg(ARM::R7)
1926 .addReg(SrcReg)
1927 .addImm(0)
1928 // Predicate.
1929 .addImm(ARMCC::AL)
1930 .addReg(0));
1931 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
1932 .addReg(ARM::R11)
1933 .addReg(SrcReg)
1934 .addImm(0)
1935 // Predicate.
1936 .addImm(ARMCC::AL)
1937 .addReg(0));
1938 }
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001939
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001940 assert(Subtarget->hasV4TOps());
Lang Hames9ff69c82015-04-24 19:11:51 +00001941 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001942 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001943 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001944 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001945 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001946 return;
1947 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001948 case ARM::tInt_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001949 // ldr $scratch, [$src, #8]
1950 // mov sp, $scratch
1951 // ldr $scratch, [$src, #4]
1952 // ldr r7, [$src]
1953 // bx $scratch
1954 unsigned SrcReg = MI->getOperand(0).getReg();
1955 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001956
Lang Hames9ff69c82015-04-24 19:11:51 +00001957 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001958 .addReg(ScratchReg)
1959 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001960 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001961 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001962 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001963 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001964 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001965 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001966
Lang Hames9ff69c82015-04-24 19:11:51 +00001967 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001968 .addReg(ARM::SP)
1969 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001970 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001971 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001972 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001973
Lang Hames9ff69c82015-04-24 19:11:51 +00001974 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001975 .addReg(ScratchReg)
1976 .addReg(SrcReg)
1977 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001978 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001979 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001980 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001981
Martin Storsjod6218cc2017-09-28 19:04:30 +00001982 if (STI.isTargetDarwin() || STI.isTargetWindows()) {
1983 // These platforms always use the same frame register
1984 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
1985 .addReg(FramePtr)
1986 .addReg(SrcReg)
1987 .addImm(0)
1988 // Predicate.
1989 .addImm(ARMCC::AL)
1990 .addReg(0));
1991 } else {
1992 // If the calling code might use either R7 or R11 as
1993 // frame pointer register, restore it into both.
1994 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
1995 .addReg(ARM::R7)
1996 .addReg(SrcReg)
1997 .addImm(0)
1998 // Predicate.
1999 .addImm(ARMCC::AL)
2000 .addReg(0));
2001 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
2002 .addReg(ARM::R11)
2003 .addReg(SrcReg)
2004 .addImm(0)
2005 // Predicate.
2006 .addImm(ARMCC::AL)
2007 .addReg(0));
2008 }
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002009
Lang Hames9ff69c82015-04-24 19:11:51 +00002010 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002011 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00002012 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002013 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002014 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00002015 return;
2016 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00002017 case ARM::tInt_WIN_eh_sjlj_longjmp: {
2018 // ldr.w r11, [$src, #0]
2019 // ldr.w sp, [$src, #8]
2020 // ldr.w pc, [$src, #4]
2021
2022 unsigned SrcReg = MI->getOperand(0).getReg();
2023
2024 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2025 .addReg(ARM::R11)
2026 .addReg(SrcReg)
2027 .addImm(0)
2028 // Predicate
2029 .addImm(ARMCC::AL)
2030 .addReg(0));
2031 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2032 .addReg(ARM::SP)
2033 .addReg(SrcReg)
2034 .addImm(8)
2035 // Predicate
2036 .addImm(ARMCC::AL)
2037 .addReg(0));
2038 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2039 .addReg(ARM::PC)
2040 .addReg(SrcReg)
2041 .addImm(4)
2042 // Predicate
2043 .addImm(ARMCC::AL)
2044 .addReg(0));
2045 return;
2046 }
Dean Michael Berris464015442016-09-19 00:54:35 +00002047 case ARM::PATCHABLE_FUNCTION_ENTER:
2048 LowerPATCHABLE_FUNCTION_ENTER(*MI);
2049 return;
2050 case ARM::PATCHABLE_FUNCTION_EXIT:
2051 LowerPATCHABLE_FUNCTION_EXIT(*MI);
2052 return;
Dean Michael Berris156f6ca2016-10-18 05:54:15 +00002053 case ARM::PATCHABLE_TAIL_CALL:
2054 LowerPATCHABLE_TAIL_CALL(*MI);
2055 return;
Chris Lattner71eb0772009-10-19 20:20:46 +00002056 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00002057
Chris Lattner71eb0772009-10-19 20:20:46 +00002058 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00002059 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00002060
Lang Hames9ff69c82015-04-24 19:11:51 +00002061 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00002062}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002063
2064//===----------------------------------------------------------------------===//
2065// Target Registry Stuff
2066//===----------------------------------------------------------------------===//
2067
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002068// Force static initialization.
2069extern "C" void LLVMInitializeARMAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00002070 RegisterAsmPrinter<ARMAsmPrinter> X(getTheARMLETarget());
2071 RegisterAsmPrinter<ARMAsmPrinter> Y(getTheARMBETarget());
2072 RegisterAsmPrinter<ARMAsmPrinter> A(getTheThumbLETarget());
2073 RegisterAsmPrinter<ARMAsmPrinter> B(getTheThumbBETarget());
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002074}