blob: 959a43bfa51bc790431e28f22c04966f83cbe34b [file] [log] [blame]
Matt Arsenault382d9452016-01-26 04:49:22 +00001//===-- AMDGPU.td - AMDGPU Tablegen files --------*- tablegen -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Matt Arsenault382d9452016-01-26 04:49:22 +00008//===------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00009
Tom Stellardbc5b5372014-06-13 16:38:59 +000010include "llvm/Target/Target.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000011
Matt Arsenault382d9452016-01-26 04:49:22 +000012//===------------------------------------------------------------===//
13// Subtarget Features (device properties)
14//===------------------------------------------------------------===//
Tom Stellard783893a2013-11-18 19:43:33 +000015
Matt Arsenaultf5e29972014-06-20 06:50:05 +000016def FeatureFP64 : SubtargetFeature<"fp64",
Matt Arsenault382d9452016-01-26 04:49:22 +000017 "FP64",
18 "true",
19 "Enable double precision operations"
20>;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000021
Matt Arsenaultb035a572015-01-29 19:34:25 +000022def FeatureFastFMAF32 : SubtargetFeature<"fast-fmaf",
Matt Arsenault382d9452016-01-26 04:49:22 +000023 "FastFMAF32",
24 "true",
25 "Assuming f32 fma is at least as fast as mul + add"
26>;
Matt Arsenaultb035a572015-01-29 19:34:25 +000027
Matt Arsenaulte83690c2016-01-18 21:13:50 +000028def HalfRate64Ops : SubtargetFeature<"half-rate-64-ops",
Matt Arsenault382d9452016-01-26 04:49:22 +000029 "HalfRate64Ops",
30 "true",
31 "Most fp64 instructions are half rate instead of quarter"
32>;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000033
Tom Stellard99792772013-06-07 20:28:49 +000034def FeatureR600ALUInst : SubtargetFeature<"R600ALUInst",
Matt Arsenault382d9452016-01-26 04:49:22 +000035 "R600ALUInst",
36 "false",
37 "Older version of ALU instructions encoding"
38>;
Tom Stellard99792772013-06-07 20:28:49 +000039
40def FeatureVertexCache : SubtargetFeature<"HasVertexCache",
Matt Arsenault382d9452016-01-26 04:49:22 +000041 "HasVertexCache",
42 "true",
43 "Specify use of dedicated vertex cache"
44>;
Tom Stellard99792772013-06-07 20:28:49 +000045
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000046def FeatureCaymanISA : SubtargetFeature<"caymanISA",
Matt Arsenault382d9452016-01-26 04:49:22 +000047 "CaymanISA",
48 "true",
49 "Use Cayman ISA"
50>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000051
Tom Stellard348273d2014-01-23 16:18:02 +000052def FeatureCFALUBug : SubtargetFeature<"cfalubug",
Matt Arsenault382d9452016-01-26 04:49:22 +000053 "CFALUBug",
54 "true",
55 "GPU has CF_ALU bug"
56>;
Changpeng Fangb41574a2015-12-22 20:55:23 +000057
Matt Arsenault3f981402014-09-15 15:41:53 +000058def FeatureFlatAddressSpace : SubtargetFeature<"flat-address-space",
Matt Arsenault382d9452016-01-26 04:49:22 +000059 "FlatAddressSpace",
60 "true",
61 "Support flat address space"
62>;
Matt Arsenault3f981402014-09-15 15:41:53 +000063
Matt Arsenaultacdc7652017-05-10 21:19:05 +000064def FeatureFlatInstOffsets : SubtargetFeature<"flat-inst-offsets",
65 "FlatInstOffsets",
66 "true",
67 "Flat instructions have immediate offset addressing mode"
68>;
69
70def FeatureFlatGlobalInsts : SubtargetFeature<"flat-global-insts",
71 "FlatGlobalInsts",
72 "true",
73 "Have global_* flat memory instructions"
74>;
75
76def FeatureFlatScratchInsts : SubtargetFeature<"flat-scratch-insts",
77 "FlatScratchInsts",
78 "true",
79 "Have scratch_* flat memory instructions"
80>;
81
Matt Arsenaultc37fe662017-07-20 17:42:47 +000082def FeatureAddNoCarryInsts : SubtargetFeature<"add-no-carry-insts",
83 "AddNoCarryInsts",
84 "true",
85 "Have VALU add/sub instructions without carry out"
86>;
87
Matt Arsenault7f681ac2016-07-01 23:03:44 +000088def FeatureUnalignedBufferAccess : SubtargetFeature<"unaligned-buffer-access",
89 "UnalignedBufferAccess",
90 "true",
91 "Support unaligned global loads and stores"
92>;
93
Wei Ding205bfdb2017-02-10 02:15:29 +000094def FeatureTrapHandler: SubtargetFeature<"trap-handler",
95 "TrapHandler",
96 "true",
97 "Trap handler support"
98>;
99
Tom Stellard64a9d082016-10-14 18:10:39 +0000100def FeatureUnalignedScratchAccess : SubtargetFeature<"unaligned-scratch-access",
101 "UnalignedScratchAccess",
102 "true",
103 "Support unaligned scratch loads and stores"
104>;
105
Matt Arsenaulte823d922017-02-18 18:29:53 +0000106def FeatureApertureRegs : SubtargetFeature<"aperture-regs",
107 "HasApertureRegs",
108 "true",
109 "Has Memory Aperture Base and Size Registers"
110>;
111
Marek Olsak0f55fba2016-12-09 19:49:54 +0000112// XNACK is disabled if SH_MEM_CONFIG.ADDRESS_MODE = GPUVM on chips that support
113// XNACK. The current default kernel driver setting is:
114// - graphics ring: XNACK disabled
115// - compute ring: XNACK enabled
116//
117// If XNACK is enabled, the VMEM latency can be worse.
118// If XNACK is disabled, the 2 SGPRs can be used for general purposes.
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000119def FeatureXNACK : SubtargetFeature<"xnack",
Matt Arsenault382d9452016-01-26 04:49:22 +0000120 "EnableXNACK",
121 "true",
122 "Enable XNACK support"
123>;
Tom Stellarde99fb652015-01-20 19:33:04 +0000124
Marek Olsak4d00dd22015-03-09 15:48:09 +0000125def FeatureSGPRInitBug : SubtargetFeature<"sgpr-init-bug",
Matt Arsenault382d9452016-01-26 04:49:22 +0000126 "SGPRInitBug",
127 "true",
Matt Arsenaulta7eb14af2017-08-06 18:13:23 +0000128 "VI SGPR initialization bug requiring a fixed SGPR allocation size"
Matt Arsenault382d9452016-01-26 04:49:22 +0000129>;
Tom Stellardde008d32016-01-21 04:28:34 +0000130
Tom Stellard3498e4f2013-06-07 20:28:55 +0000131class SubtargetFeatureFetchLimit <string Value> :
132 SubtargetFeature <"fetch"#Value,
Matt Arsenault382d9452016-01-26 04:49:22 +0000133 "TexVTXClauseSize",
134 Value,
135 "Limit the maximum number of fetches in a clause to "#Value
136>;
Tom Stellard99792772013-06-07 20:28:49 +0000137
Tom Stellard3498e4f2013-06-07 20:28:55 +0000138def FeatureFetchLimit8 : SubtargetFeatureFetchLimit <"8">;
139def FeatureFetchLimit16 : SubtargetFeatureFetchLimit <"16">;
140
Tom Stellard8c347b02014-01-22 21:55:40 +0000141class SubtargetFeatureWavefrontSize <int Value> : SubtargetFeature<
Matt Arsenault382d9452016-01-26 04:49:22 +0000142 "wavefrontsize"#Value,
143 "WavefrontSize",
144 !cast<string>(Value),
145 "The number of threads per wavefront"
146>;
Tom Stellard8c347b02014-01-22 21:55:40 +0000147
148def FeatureWavefrontSize16 : SubtargetFeatureWavefrontSize<16>;
149def FeatureWavefrontSize32 : SubtargetFeatureWavefrontSize<32>;
150def FeatureWavefrontSize64 : SubtargetFeatureWavefrontSize<64>;
151
Tom Stellardec87f842015-05-25 16:15:54 +0000152class SubtargetFeatureLDSBankCount <int Value> : SubtargetFeature <
Matt Arsenault382d9452016-01-26 04:49:22 +0000153 "ldsbankcount"#Value,
154 "LDSBankCount",
155 !cast<string>(Value),
156 "The number of LDS banks per compute unit."
157>;
Tom Stellardec87f842015-05-25 16:15:54 +0000158
159def FeatureLDSBankCount16 : SubtargetFeatureLDSBankCount<16>;
160def FeatureLDSBankCount32 : SubtargetFeatureLDSBankCount<32>;
161
Tom Stellard880a80a2014-06-17 16:53:14 +0000162class SubtargetFeatureLocalMemorySize <int Value> : SubtargetFeature<
Matt Arsenault382d9452016-01-26 04:49:22 +0000163 "localmemorysize"#Value,
164 "LocalMemorySize",
165 !cast<string>(Value),
166 "The size of local memory in bytes"
167>;
Tom Stellard880a80a2014-06-17 16:53:14 +0000168
Tom Stellardd7e6f132015-04-08 01:09:26 +0000169def FeatureGCN : SubtargetFeature<"gcn",
Matt Arsenault382d9452016-01-26 04:49:22 +0000170 "IsGCN",
171 "true",
172 "GCN or newer GPU"
173>;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000174
Tom Stellardd7e6f132015-04-08 01:09:26 +0000175def FeatureGCN3Encoding : SubtargetFeature<"gcn3-encoding",
Matt Arsenault382d9452016-01-26 04:49:22 +0000176 "GCN3Encoding",
177 "true",
178 "Encoding format for VI"
179>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000180
181def FeatureCIInsts : SubtargetFeature<"ci-insts",
Matt Arsenault382d9452016-01-26 04:49:22 +0000182 "CIInsts",
183 "true",
184 "Additional intstructions for CI+"
185>;
186
Matt Arsenault2021f082017-02-18 19:12:26 +0000187def FeatureGFX9Insts : SubtargetFeature<"gfx9-insts",
188 "GFX9Insts",
189 "true",
190 "Additional intstructions for GFX9+"
191>;
192
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000193def FeatureSMemRealTime : SubtargetFeature<"s-memrealtime",
194 "HasSMemRealTime",
Matt Arsenault61738cb2016-02-27 08:53:46 +0000195 "true",
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000196 "Has s_memrealtime instruction"
197>;
198
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000199def FeatureInv2PiInlineImm : SubtargetFeature<"inv-2pi-inline-imm",
200 "HasInv2PiInlineImm",
201 "true",
202 "Has 1 / (2 * pi) as inline immediate"
203>;
204
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000205def Feature16BitInsts : SubtargetFeature<"16-bit-insts",
206 "Has16BitInsts",
207 "true",
208 "Has i16/f16 instructions"
Matt Arsenault61738cb2016-02-27 08:53:46 +0000209>;
210
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000211def FeatureVOP3P : SubtargetFeature<"vop3p",
212 "HasVOP3PInsts",
213 "true",
214 "Has VOP3P packed instructions"
215>;
216
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000217def FeatureMovrel : SubtargetFeature<"movrel",
218 "HasMovrel",
219 "true",
220 "Has v_movrel*_b32 instructions"
221>;
222
223def FeatureVGPRIndexMode : SubtargetFeature<"vgpr-index-mode",
224 "HasVGPRIndexMode",
225 "true",
226 "Has VGPR mode register indexing"
227>;
228
Matt Arsenault7b647552016-10-28 21:55:15 +0000229def FeatureScalarStores : SubtargetFeature<"scalar-stores",
230 "HasScalarStores",
231 "true",
232 "Has store scalar memory instructions"
233>;
234
Sam Kolton07dbde22017-01-20 10:01:25 +0000235def FeatureSDWA : SubtargetFeature<"sdwa",
236 "HasSDWA",
237 "true",
238 "Support SDWA (Sub-DWORD Addressing) extension"
239>;
240
Sam Kolton3c4933f2017-06-22 06:26:41 +0000241def FeatureSDWAOmod : SubtargetFeature<"sdwa-omod",
242 "HasSDWAOmod",
243 "true",
244 "Support OMod with SDWA (Sub-DWORD Addressing) extension"
245>;
246
247def FeatureSDWAScalar : SubtargetFeature<"sdwa-scalar",
248 "HasSDWAScalar",
249 "true",
250 "Support scalar register with SDWA (Sub-DWORD Addressing) extension"
251>;
252
253def FeatureSDWASdst : SubtargetFeature<"sdwa-sdst",
254 "HasSDWASdst",
255 "true",
256 "Support scalar dst for VOPC with SDWA (Sub-DWORD Addressing) extension"
257>;
258
259def FeatureSDWAMac : SubtargetFeature<"sdwa-mav",
260 "HasSDWAMac",
261 "true",
262 "Support v_mac_f32/f16 with SDWA (Sub-DWORD Addressing) extension"
263>;
264
Sam Koltona179d252017-06-27 15:02:23 +0000265def FeatureSDWAOutModsVOPC : SubtargetFeature<"sdwa-out-mods-vopc",
266 "HasSDWAOutModsVOPC",
Sam Kolton3c4933f2017-06-22 06:26:41 +0000267 "true",
268 "Support clamp for VOPC with SDWA (Sub-DWORD Addressing) extension"
269>;
270
Sam Kolton07dbde22017-01-20 10:01:25 +0000271def FeatureDPP : SubtargetFeature<"dpp",
272 "HasDPP",
273 "true",
274 "Support DPP (Data Parallel Primitives) extension"
275>;
276
Matt Arsenault382d9452016-01-26 04:49:22 +0000277//===------------------------------------------------------------===//
278// Subtarget Features (options and debugging)
279//===------------------------------------------------------------===//
280
281// Some instructions do not support denormals despite this flag. Using
282// fp32 denormals also causes instructions to run at the double
283// precision rate for the device.
284def FeatureFP32Denormals : SubtargetFeature<"fp32-denormals",
285 "FP32Denormals",
286 "true",
287 "Enable single precision denormal handling"
288>;
289
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000290// Denormal handling for fp64 and fp16 is controlled by the same
291// config register when fp16 supported.
292// TODO: Do we need a separate f16 setting when not legal?
293def FeatureFP64FP16Denormals : SubtargetFeature<"fp64-fp16-denormals",
294 "FP64FP16Denormals",
Matt Arsenault382d9452016-01-26 04:49:22 +0000295 "true",
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000296 "Enable double and half precision denormal handling",
Matt Arsenault382d9452016-01-26 04:49:22 +0000297 [FeatureFP64]
298>;
299
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000300def FeatureFP64Denormals : SubtargetFeature<"fp64-denormals",
301 "FP64FP16Denormals",
302 "true",
303 "Enable double and half precision denormal handling",
304 [FeatureFP64, FeatureFP64FP16Denormals]
305>;
306
307def FeatureFP16Denormals : SubtargetFeature<"fp16-denormals",
308 "FP64FP16Denormals",
309 "true",
310 "Enable half precision denormal handling",
311 [FeatureFP64FP16Denormals]
312>;
313
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000314def FeatureDX10Clamp : SubtargetFeature<"dx10-clamp",
315 "DX10Clamp",
316 "true",
317 "clamp modifier clamps NaNs to 0.0"
318>;
319
Matt Arsenaultf639c322016-01-28 20:53:42 +0000320def FeatureFPExceptions : SubtargetFeature<"fp-exceptions",
321 "FPExceptions",
322 "true",
323 "Enable floating point exceptions"
324>;
325
Matt Arsenault24ee0782016-02-12 02:40:47 +0000326class FeatureMaxPrivateElementSize<int size> : SubtargetFeature<
327 "max-private-element-size-"#size,
328 "MaxPrivateElementSize",
329 !cast<string>(size),
330 "Maximum private access size may be "#size
331>;
332
333def FeatureMaxPrivateElementSize4 : FeatureMaxPrivateElementSize<4>;
334def FeatureMaxPrivateElementSize8 : FeatureMaxPrivateElementSize<8>;
335def FeatureMaxPrivateElementSize16 : FeatureMaxPrivateElementSize<16>;
336
Matt Arsenault382d9452016-01-26 04:49:22 +0000337def FeatureVGPRSpilling : SubtargetFeature<"vgpr-spilling",
338 "EnableVGPRSpilling",
339 "true",
340 "Enable spilling of VGPRs to scratch memory"
341>;
342
343def FeatureDumpCode : SubtargetFeature <"DumpCode",
344 "DumpCode",
345 "true",
346 "Dump MachineInstrs in the CodeEmitter"
347>;
348
349def FeatureDumpCodeLower : SubtargetFeature <"dumpcode",
350 "DumpCode",
351 "true",
352 "Dump MachineInstrs in the CodeEmitter"
353>;
354
Matt Arsenault382d9452016-01-26 04:49:22 +0000355def FeaturePromoteAlloca : SubtargetFeature <"promote-alloca",
356 "EnablePromoteAlloca",
357 "true",
358 "Enable promote alloca pass"
359>;
360
361// XXX - This should probably be removed once enabled by default
362def FeatureEnableLoadStoreOpt : SubtargetFeature <"load-store-opt",
363 "EnableLoadStoreOpt",
364 "true",
365 "Enable SI load/store optimizer pass"
366>;
367
368// Performance debugging feature. Allow using DS instruction immediate
369// offsets even if the base pointer can't be proven to be base. On SI,
370// base pointer values that won't give the same result as a 16-bit add
371// are not safe to fold, but this will override the conservative test
372// for the base pointer.
373def FeatureEnableUnsafeDSOffsetFolding : SubtargetFeature <
374 "unsafe-ds-offset-folding",
375 "EnableUnsafeDSOffsetFolding",
376 "true",
377 "Force using DS instruction immediate offsets on SI"
378>;
379
Matt Arsenault382d9452016-01-26 04:49:22 +0000380def FeatureEnableSIScheduler : SubtargetFeature<"si-scheduler",
381 "EnableSIScheduler",
382 "true",
383 "Enable SI Machine Scheduler"
384>;
385
Matt Arsenault7aad8fd2017-01-24 22:02:15 +0000386// Unless +-flat-for-global is specified, turn on FlatForGlobal for
387// all OS-es on VI and newer hardware to avoid assertion failures due
388// to missing ADDR64 variants of MUBUF instructions.
389// FIXME: moveToVALU should be able to handle converting addr64 MUBUF
390// instructions.
391
Matt Arsenault382d9452016-01-26 04:49:22 +0000392def FeatureFlatForGlobal : SubtargetFeature<"flat-for-global",
393 "FlatForGlobal",
394 "true",
Matt Arsenaultd8f7ea32017-01-27 17:42:26 +0000395 "Force to generate flat instruction for global"
Matt Arsenault382d9452016-01-26 04:49:22 +0000396>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000397
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000398def FeatureAutoWaitcntBeforeBarrier : SubtargetFeature <
399 "auto-waitcnt-before-barrier",
400 "AutoWaitcntBeforeBarrier",
401 "true",
402 "Hardware automatically inserts waitcnt before barrier"
403>;
404
Tom Stellardd1f0f022015-04-23 19:33:54 +0000405// Dummy feature used to disable assembler instructions.
406def FeatureDisable : SubtargetFeature<"",
Matt Arsenault382d9452016-01-26 04:49:22 +0000407 "FeatureDisable","true",
408 "Dummy feature to disable assembler instructions"
409>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000410
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000411class SubtargetFeatureGeneration <string Value,
412 list<SubtargetFeature> Implies> :
413 SubtargetFeature <Value, "Gen", "AMDGPUSubtarget::"#Value,
414 Value#" GPU generation", Implies>;
415
Tom Stellard880a80a2014-06-17 16:53:14 +0000416def FeatureLocalMemorySize0 : SubtargetFeatureLocalMemorySize<0>;
417def FeatureLocalMemorySize32768 : SubtargetFeatureLocalMemorySize<32768>;
418def FeatureLocalMemorySize65536 : SubtargetFeatureLocalMemorySize<65536>;
419
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000420def FeatureR600 : SubtargetFeatureGeneration<"R600",
Matt Arsenault382d9452016-01-26 04:49:22 +0000421 [FeatureR600ALUInst, FeatureFetchLimit8, FeatureLocalMemorySize0]
422>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000423
424def FeatureR700 : SubtargetFeatureGeneration<"R700",
Matt Arsenault382d9452016-01-26 04:49:22 +0000425 [FeatureFetchLimit16, FeatureLocalMemorySize0]
426>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000427
428def FeatureEvergreen : SubtargetFeatureGeneration<"EVERGREEN",
Matt Arsenault382d9452016-01-26 04:49:22 +0000429 [FeatureFetchLimit16, FeatureLocalMemorySize32768]
430>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000431
432def FeatureNorthernIslands : SubtargetFeatureGeneration<"NORTHERN_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000433 [FeatureFetchLimit16, FeatureWavefrontSize64,
434 FeatureLocalMemorySize32768]
Tom Stellard880a80a2014-06-17 16:53:14 +0000435>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000436
437def FeatureSouthernIslands : SubtargetFeatureGeneration<"SOUTHERN_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000438 [FeatureFP64, FeatureLocalMemorySize32768,
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000439 FeatureWavefrontSize64, FeatureGCN,
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000440 FeatureLDSBankCount32, FeatureMovrel]
Matt Arsenault382d9452016-01-26 04:49:22 +0000441>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000442
Tom Stellard6e1ee472013-10-29 16:37:28 +0000443def FeatureSeaIslands : SubtargetFeatureGeneration<"SEA_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000444 [FeatureFP64, FeatureLocalMemorySize65536,
445 FeatureWavefrontSize64, FeatureGCN, FeatureFlatAddressSpace,
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000446 FeatureCIInsts, FeatureMovrel]
Matt Arsenault382d9452016-01-26 04:49:22 +0000447>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000448
449def FeatureVolcanicIslands : SubtargetFeatureGeneration<"VOLCANIC_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000450 [FeatureFP64, FeatureLocalMemorySize65536,
451 FeatureWavefrontSize64, FeatureFlatAddressSpace, FeatureGCN,
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000452 FeatureGCN3Encoding, FeatureCIInsts, Feature16BitInsts,
Matt Arsenault7b647552016-10-28 21:55:15 +0000453 FeatureSMemRealTime, FeatureVGPRIndexMode, FeatureMovrel,
Sam Kolton3c4933f2017-06-22 06:26:41 +0000454 FeatureScalarStores, FeatureInv2PiInlineImm,
Sam Koltona179d252017-06-27 15:02:23 +0000455 FeatureSDWA, FeatureSDWAOutModsVOPC, FeatureSDWAMac, FeatureDPP
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000456 ]
Matt Arsenault382d9452016-01-26 04:49:22 +0000457>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000458
Matt Arsenaulte823d922017-02-18 18:29:53 +0000459def FeatureGFX9 : SubtargetFeatureGeneration<"GFX9",
460 [FeatureFP64, FeatureLocalMemorySize65536,
461 FeatureWavefrontSize64, FeatureFlatAddressSpace, FeatureGCN,
462 FeatureGCN3Encoding, FeatureCIInsts, Feature16BitInsts,
463 FeatureSMemRealTime, FeatureScalarStores, FeatureInv2PiInlineImm,
Konstantin Zhuravlyovf6284062017-04-21 19:57:53 +0000464 FeatureApertureRegs, FeatureGFX9Insts, FeatureVOP3P, FeatureVGPRIndexMode,
Sam Kolton3c4933f2017-06-22 06:26:41 +0000465 FeatureFastFMAF32, FeatureDPP,
466 FeatureSDWA, FeatureSDWAOmod, FeatureSDWAScalar, FeatureSDWASdst,
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000467 FeatureFlatInstOffsets, FeatureFlatGlobalInsts, FeatureFlatScratchInsts,
468 FeatureAddNoCarryInsts
Matt Arsenaulte823d922017-02-18 18:29:53 +0000469 ]
470>;
471
Yaxun Liu94add852016-10-26 16:37:56 +0000472class SubtargetFeatureISAVersion <int Major, int Minor, int Stepping,
473 list<SubtargetFeature> Implies>
474 : SubtargetFeature <
475 "isaver"#Major#"."#Minor#"."#Stepping,
476 "IsaVersion",
477 "ISAVersion"#Major#"_"#Minor#"_"#Stepping,
478 "Instruction set version number",
479 Implies
480>;
481
Wei Ding7c3e5112017-06-10 03:53:19 +0000482def FeatureISAVersion6_0_0 : SubtargetFeatureISAVersion <6,0,0,
483 [FeatureSouthernIslands,
Matt Arsenault8bcf2f22017-06-26 03:01:36 +0000484 FeatureFastFMAF32,
Wei Ding7c3e5112017-06-10 03:53:19 +0000485 HalfRate64Ops,
486 FeatureLDSBankCount32]>;
487
488def FeatureISAVersion6_0_1 : SubtargetFeatureISAVersion <6,0,1,
489 [FeatureSouthernIslands,
490 FeatureLDSBankCount32]>;
Matt Arsenault8bcf2f22017-06-26 03:01:36 +0000491
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000492def FeatureISAVersion7_0_0 : SubtargetFeatureISAVersion <7,0,0,
Yaxun Liu94add852016-10-26 16:37:56 +0000493 [FeatureSeaIslands,
494 FeatureLDSBankCount32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000495
Yaxun Liu94add852016-10-26 16:37:56 +0000496def FeatureISAVersion7_0_1 : SubtargetFeatureISAVersion <7,0,1,
497 [FeatureSeaIslands,
498 HalfRate64Ops,
499 FeatureLDSBankCount32,
500 FeatureFastFMAF32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000501
Yaxun Liu94add852016-10-26 16:37:56 +0000502def FeatureISAVersion7_0_2 : SubtargetFeatureISAVersion <7,0,2,
503 [FeatureSeaIslands,
Marek Olsak23ae31c2016-12-09 19:49:58 +0000504 FeatureLDSBankCount16]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000505
Wei Ding7c3e5112017-06-10 03:53:19 +0000506def FeatureISAVersion7_0_3 : SubtargetFeatureISAVersion <7,0,3,
507 [FeatureSeaIslands,
508 FeatureLDSBankCount16]>;
509
Yaxun Liu94add852016-10-26 16:37:56 +0000510def FeatureISAVersion8_0_0 : SubtargetFeatureISAVersion <8,0,0,
511 [FeatureVolcanicIslands,
512 FeatureLDSBankCount32,
513 FeatureSGPRInitBug]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000514
Yaxun Liu94add852016-10-26 16:37:56 +0000515def FeatureISAVersion8_0_1 : SubtargetFeatureISAVersion <8,0,1,
516 [FeatureVolcanicIslands,
517 FeatureLDSBankCount32,
518 FeatureXNACK]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000519
Yaxun Liu94add852016-10-26 16:37:56 +0000520def FeatureISAVersion8_0_2 : SubtargetFeatureISAVersion <8,0,2,
521 [FeatureVolcanicIslands,
522 FeatureLDSBankCount32,
523 FeatureSGPRInitBug]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000524
Yaxun Liu94add852016-10-26 16:37:56 +0000525def FeatureISAVersion8_0_3 : SubtargetFeatureISAVersion <8,0,3,
526 [FeatureVolcanicIslands,
527 FeatureLDSBankCount32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000528
Yaxun Liu94add852016-10-26 16:37:56 +0000529def FeatureISAVersion8_0_4 : SubtargetFeatureISAVersion <8,0,4,
530 [FeatureVolcanicIslands,
531 FeatureLDSBankCount32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000532
Yaxun Liu94add852016-10-26 16:37:56 +0000533def FeatureISAVersion8_1_0 : SubtargetFeatureISAVersion <8,1,0,
534 [FeatureVolcanicIslands,
535 FeatureLDSBankCount16,
536 FeatureXNACK]>;
537
Wei Ding7c3e5112017-06-10 03:53:19 +0000538def FeatureISAVersion9_0_0 : SubtargetFeatureISAVersion <9,0,0,
539 [FeatureGFX9,
540 FeatureLDSBankCount32]>;
541
542def FeatureISAVersion9_0_1 : SubtargetFeatureISAVersion <9,0,1,
543 [FeatureGFX9,
544 FeatureLDSBankCount32,
545 FeatureXNACK]>;
546
547def FeatureISAVersion9_0_2 : SubtargetFeatureISAVersion <9,0,2,
548 [FeatureGFX9,
549 FeatureLDSBankCount32]>;
550
551def FeatureISAVersion9_0_3 : SubtargetFeatureISAVersion <9,0,3,
552 [FeatureGFX9,
553 FeatureLDSBankCount32,
554 FeatureXNACK]>;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000555
Tom Stellard3498e4f2013-06-07 20:28:55 +0000556//===----------------------------------------------------------------------===//
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000557// Debugger related subtarget features.
558//===----------------------------------------------------------------------===//
559
560def FeatureDebuggerInsertNops : SubtargetFeature<
561 "amdgpu-debugger-insert-nops",
562 "DebuggerInsertNops",
563 "true",
Konstantin Zhuravlyove3d322a2016-05-13 18:21:28 +0000564 "Insert one nop instruction for each high level source statement"
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000565>;
566
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000567def FeatureDebuggerReserveRegs : SubtargetFeature<
568 "amdgpu-debugger-reserve-regs",
569 "DebuggerReserveRegs",
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000570 "true",
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000571 "Reserve registers for debugger usage"
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000572>;
573
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000574def FeatureDebuggerEmitPrologue : SubtargetFeature<
575 "amdgpu-debugger-emit-prologue",
576 "DebuggerEmitPrologue",
577 "true",
578 "Emit debugger prologue"
579>;
580
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000581//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000582
583def AMDGPUInstrInfo : InstrInfo {
584 let guessInstructionProperties = 1;
Matt Arsenault1ecac062015-02-18 02:15:32 +0000585 let noNamedPositionallyEncodedOperands = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000586}
587
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000588def AMDGPUAsmParser : AsmParser {
589 // Some of the R600 registers have the same name, so this crashes.
590 // For example T0_XYZW and T0_XY both have the asm name T0.
591 let ShouldEmitMatchRegisterName = 0;
592}
593
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000594def AMDGPUAsmWriter : AsmWriter {
595 int PassSubtarget = 1;
596}
597
Sam Koltond63d8a72016-09-09 09:37:51 +0000598def AMDGPUAsmVariants {
599 string Default = "Default";
600 int Default_ID = 0;
601 string VOP3 = "VOP3";
602 int VOP3_ID = 1;
603 string SDWA = "SDWA";
604 int SDWA_ID = 2;
Sam Koltonf7659d712017-05-23 10:08:55 +0000605 string SDWA9 = "SDWA9";
606 int SDWA9_ID = 3;
Sam Koltond63d8a72016-09-09 09:37:51 +0000607 string DPP = "DPP";
Sam Koltonf7659d712017-05-23 10:08:55 +0000608 int DPP_ID = 4;
Sam Koltonfb0d9d92016-09-12 14:42:43 +0000609 string Disable = "Disable";
Sam Koltonf7659d712017-05-23 10:08:55 +0000610 int Disable_ID = 5;
Sam Koltond63d8a72016-09-09 09:37:51 +0000611}
612
613def DefaultAMDGPUAsmParserVariant : AsmParserVariant {
614 let Variant = AMDGPUAsmVariants.Default_ID;
615 let Name = AMDGPUAsmVariants.Default;
616}
617
618def VOP3AsmParserVariant : AsmParserVariant {
619 let Variant = AMDGPUAsmVariants.VOP3_ID;
620 let Name = AMDGPUAsmVariants.VOP3;
621}
622
623def SDWAAsmParserVariant : AsmParserVariant {
624 let Variant = AMDGPUAsmVariants.SDWA_ID;
625 let Name = AMDGPUAsmVariants.SDWA;
626}
627
Sam Koltonf7659d712017-05-23 10:08:55 +0000628def SDWA9AsmParserVariant : AsmParserVariant {
629 let Variant = AMDGPUAsmVariants.SDWA9_ID;
630 let Name = AMDGPUAsmVariants.SDWA9;
631}
632
633
Sam Koltond63d8a72016-09-09 09:37:51 +0000634def DPPAsmParserVariant : AsmParserVariant {
635 let Variant = AMDGPUAsmVariants.DPP_ID;
636 let Name = AMDGPUAsmVariants.DPP;
637}
638
Tom Stellard75aadc22012-12-11 21:25:42 +0000639def AMDGPU : Target {
640 // Pull in Instruction Info:
641 let InstructionSet = AMDGPUInstrInfo;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000642 let AssemblyParsers = [AMDGPUAsmParser];
Sam Koltond63d8a72016-09-09 09:37:51 +0000643 let AssemblyParserVariants = [DefaultAMDGPUAsmParserVariant,
644 VOP3AsmParserVariant,
645 SDWAAsmParserVariant,
Sam Koltonf7659d712017-05-23 10:08:55 +0000646 SDWA9AsmParserVariant,
Sam Koltond63d8a72016-09-09 09:37:51 +0000647 DPPAsmParserVariant];
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000648 let AssemblyWriters = [AMDGPUAsmWriter];
Tom Stellard75aadc22012-12-11 21:25:42 +0000649}
650
Tom Stellardbc5b5372014-06-13 16:38:59 +0000651// Dummy Instruction itineraries for pseudo instructions
652def ALU_NULL : FuncUnit;
653def NullALU : InstrItinClass;
654
Tom Stellard0e70de52014-05-16 20:56:45 +0000655//===----------------------------------------------------------------------===//
656// Predicate helper class
657//===----------------------------------------------------------------------===//
658
Tom Stellardd1f0f022015-04-23 19:33:54 +0000659def TruePredicate : Predicate<"true">;
Matt Arsenault382d9452016-01-26 04:49:22 +0000660
Tom Stellardd1f0f022015-04-23 19:33:54 +0000661def isSICI : Predicate<
662 "Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
663 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000664>, AssemblerPredicate<"!FeatureGCN3Encoding">;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000665
Tom Stellard5ebdfbe2015-12-24 03:18:18 +0000666def isVI : Predicate <
667 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
668 AssemblerPredicate<"FeatureGCN3Encoding">;
669
Matt Arsenault2021f082017-02-18 19:12:26 +0000670def isGFX9 : Predicate <
671 "Subtarget->getGeneration() >= AMDGPUSubtarget::GFX9">,
672 AssemblerPredicate<"FeatureGFX9Insts">;
673
Matt Arsenaulte823d922017-02-18 18:29:53 +0000674// TODO: Either the name to be changed or we simply use IsCI!
Matt Arsenault382d9452016-01-26 04:49:22 +0000675def isCIVI : Predicate <
Matt Arsenaulte823d922017-02-18 18:29:53 +0000676 "Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS">,
677 AssemblerPredicate<"FeatureCIInsts">;
Matt Arsenault382d9452016-01-26 04:49:22 +0000678
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000679def HasFlatAddressSpace : Predicate<"Subtarget->hasFlatAddressSpace()">,
680 AssemblerPredicate<"FeatureFlatAddressSpace">;
681
682def HasFlatGlobalInsts : Predicate<"Subtarget->hasFlatGlobalInsts()">,
683 AssemblerPredicate<"FeatureFlatGlobalInsts">;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000684def HasFlatScratchInsts : Predicate<"Subtarget->hasFlatScratchInsts()">,
685 AssemblerPredicate<"FeatureFlatScratchInsts">;
Matt Arsenault382d9452016-01-26 04:49:22 +0000686
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000687def HasAddNoCarryInsts : Predicate<"Subtarget->hasAddNoCarryInsts()">,
688 AssemblerPredicate<"FeatureAddNoCarryInsts">;
689
690def NotHasAddNoCarryInsts : Predicate<"!Subtarget->hasAddNoCarryInsts()">,
691 AssemblerPredicate<"!FeatureAddNoCarryInsts">;
692
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000693def Has16BitInsts : Predicate<"Subtarget->has16BitInsts()">,
694 AssemblerPredicate<"Feature16BitInsts">;
695def HasVOP3PInsts : Predicate<"Subtarget->hasVOP3PInsts()">,
696 AssemblerPredicate<"FeatureVOP3P">;
Tom Stellard115a6152016-11-10 16:02:37 +0000697
Sam Kolton07dbde22017-01-20 10:01:25 +0000698def HasSDWA : Predicate<"Subtarget->hasSDWA()">,
Sam Koltonf7659d712017-05-23 10:08:55 +0000699 AssemblerPredicate<"FeatureSDWA,FeatureVolcanicIslands">;
700
701def HasSDWA9 : Predicate<"Subtarget->hasSDWA()">,
702 AssemblerPredicate<"FeatureSDWA,FeatureGFX9">;
Sam Kolton07dbde22017-01-20 10:01:25 +0000703
704def HasDPP : Predicate<"Subtarget->hasDPP()">,
705 AssemblerPredicate<"FeatureDPP">;
706
Tom Stellard0e70de52014-05-16 20:56:45 +0000707class PredicateControl {
708 Predicate SubtargetPredicate;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000709 Predicate SIAssemblerPredicate = isSICI;
Tom Stellard5ebdfbe2015-12-24 03:18:18 +0000710 Predicate VIAssemblerPredicate = isVI;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000711 list<Predicate> AssemblerPredicates = [];
Tom Stellardd1f0f022015-04-23 19:33:54 +0000712 Predicate AssemblerPredicate = TruePredicate;
Tom Stellard0e70de52014-05-16 20:56:45 +0000713 list<Predicate> OtherPredicates = [];
Tom Stellardd1f0f022015-04-23 19:33:54 +0000714 list<Predicate> Predicates = !listconcat([SubtargetPredicate, AssemblerPredicate],
Tom Stellardd7e6f132015-04-08 01:09:26 +0000715 AssemblerPredicates,
Tom Stellard0e70de52014-05-16 20:56:45 +0000716 OtherPredicates);
717}
718
Tom Stellard75aadc22012-12-11 21:25:42 +0000719// Include AMDGPU TD files
720include "R600Schedule.td"
721include "SISchedule.td"
722include "Processors.td"
723include "AMDGPUInstrInfo.td"
724include "AMDGPUIntrinsics.td"
725include "AMDGPURegisterInfo.td"
Tom Stellardca166212017-01-30 21:56:46 +0000726include "AMDGPURegisterBanks.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000727include "AMDGPUInstructions.td"
Christian Konig2c8f6d52013-03-07 09:03:52 +0000728include "AMDGPUCallingConv.td"