blob: f93a45d3adae0d980470b192aaf1ab014d8e41a0 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000027#include "llvm/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000029#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000030#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000035#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000039#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000040#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000042#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000043#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000044#include "llvm/Target/TargetMachine.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Chris Lattner97f06932009-10-19 20:20:46 +000046#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000048#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000049#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000050#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052using namespace llvm;
53
Chris Lattner95b2c7d2006-12-19 22:59:26 +000054namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000055
56 // Per section and per symbol attributes are not supported.
57 // To implement them we would need the ability to delay this emission
58 // until the assembly file is fully parsed/generated as only then do we
59 // know the symbol and section numbers.
60 class AttributeEmitter {
61 public:
62 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
63 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000064 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000065 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000066 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000067 };
68
69 class AsmAttributeEmitter : public AttributeEmitter {
70 MCStreamer &Streamer;
71
72 public:
73 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
74 void MaybeSwitchVendor(StringRef Vendor) { }
75
76 void EmitAttribute(unsigned Attribute, unsigned Value) {
77 Streamer.EmitRawText("\t.eabi_attribute " +
78 Twine(Attribute) + ", " + Twine(Value));
79 }
80
Jason W Kimf009a962011-02-07 00:49:53 +000081 void EmitTextAttribute(unsigned Attribute, StringRef String) {
82 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000083 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000084 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000085 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000086 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000087 /* GAS requires .fpu to be emitted regardless of EABI attribute */
88 case ARMBuildAttrs::Advanced_SIMD_arch:
89 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000090 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000091 break;
Jason W Kimf009a962011-02-07 00:49:53 +000092 }
93 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000094 void Finish() { }
95 };
96
97 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +000098 // This structure holds all attributes, accounting for
99 // their string/numeric value, so we can later emmit them
100 // in declaration order, keeping all in the same vector
101 struct AttributeItemType {
102 enum {
103 HiddenAttribute = 0,
104 NumericAttribute,
105 TextAttribute
106 } Type;
107 unsigned Tag;
108 unsigned IntValue;
109 StringRef StringValue;
110 } AttributeItem;
111
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000112 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000113 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000114 SmallVector<AttributeItemType, 64> Contents;
115
116 // Account for the ULEB/String size of each item,
117 // not just the number of items
118 size_t ContentsSize;
119 // FIXME: this should be in a more generic place, but
120 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
121 size_t getULEBSize(int Value) {
122 size_t Size = 0;
123 do {
124 Value >>= 7;
125 Size += sizeof(int8_t); // Is this really necessary?
126 } while (Value);
127 return Size;
128 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000129
130 public:
131 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000132 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 void MaybeSwitchVendor(StringRef Vendor) {
135 assert(!Vendor.empty() && "Vendor cannot be empty.");
136
137 if (CurrentVendor.empty())
138 CurrentVendor = Vendor;
139 else if (CurrentVendor == Vendor)
140 return;
141 else
142 Finish();
143
144 CurrentVendor = Vendor;
145
Rafael Espindola33363842010-10-25 22:26:55 +0000146 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000147 }
148
149 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000150 AttributeItemType attr = {
151 AttributeItemType::NumericAttribute,
152 Attribute,
153 Value,
154 StringRef("")
155 };
156 ContentsSize += getULEBSize(Attribute);
157 ContentsSize += getULEBSize(Value);
158 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000159 }
160
Jason W Kimf009a962011-02-07 00:49:53 +0000161 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000162 AttributeItemType attr = {
163 AttributeItemType::TextAttribute,
164 Attribute,
165 0,
166 String
167 };
168 ContentsSize += getULEBSize(Attribute);
169 // String + \0
170 ContentsSize += String.size()+1;
171
172 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000173 }
174
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000175 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000176 // Vendor size + Vendor name + '\0'
177 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000178
Rafael Espindola33363842010-10-25 22:26:55 +0000179 // Tag + Tag Size
180 const size_t TagHeaderSize = 1 + 4;
181
182 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
183 Streamer.EmitBytes(CurrentVendor, 0);
184 Streamer.EmitIntValue(0, 1); // '\0'
185
186 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
187 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000188
Renato Golin719927a2011-08-09 09:50:10 +0000189 // Size should have been accounted for already, now
190 // emit each field as its type (ULEB or String)
191 for (unsigned int i=0; i<Contents.size(); ++i) {
192 AttributeItemType item = Contents[i];
193 Streamer.EmitULEB128IntValue(item.Tag, 0);
194 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000195 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000196 case AttributeItemType::NumericAttribute:
197 Streamer.EmitULEB128IntValue(item.IntValue, 0);
198 break;
199 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000200 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000201 Streamer.EmitIntValue(0, 1); // '\0'
202 break;
Renato Golin719927a2011-08-09 09:50:10 +0000203 }
204 }
Rafael Espindola33363842010-10-25 22:26:55 +0000205
206 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000207 }
208 };
209
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000210} // end of anonymous namespace
211
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000212MachineLocation ARMAsmPrinter::
213getDebugValueLocation(const MachineInstr *MI) const {
214 MachineLocation Location;
215 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
216 // Frame address. Currently handles register +- offset only.
217 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
218 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
219 else {
220 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
221 }
222 return Location;
223}
224
Devang Patel27f5acb2011-04-21 22:48:26 +0000225/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000226void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000227 const TargetRegisterInfo *RI = TM.getRegisterInfo();
228 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000229 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000230 else {
231 unsigned Reg = MLoc.getReg();
232 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000233 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000234 // S registers are described as bit-pieces of a register
235 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
236 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000237
Devang Patel27f5acb2011-04-21 22:48:26 +0000238 unsigned SReg = Reg - ARM::S0;
239 bool odd = SReg & 0x1;
240 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000241
242 OutStreamer.AddComment("DW_OP_regx for S register");
243 EmitInt8(dwarf::DW_OP_regx);
244
245 OutStreamer.AddComment(Twine(SReg));
246 EmitULEB128(Rx);
247
248 if (odd) {
249 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
250 EmitInt8(dwarf::DW_OP_bit_piece);
251 EmitULEB128(32);
252 EmitULEB128(32);
253 } else {
254 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
255 EmitInt8(dwarf::DW_OP_bit_piece);
256 EmitULEB128(32);
257 EmitULEB128(0);
258 }
Devang Patel71f3f112011-04-21 23:22:35 +0000259 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000260 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000261 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000262 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
263 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000264
265 unsigned QReg = Reg - ARM::Q0;
266 unsigned D1 = 256 + 2 * QReg;
267 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000268
Devang Patel71f3f112011-04-21 23:22:35 +0000269 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
270 EmitInt8(dwarf::DW_OP_regx);
271 EmitULEB128(D1);
272 OutStreamer.AddComment("DW_OP_piece 8");
273 EmitInt8(dwarf::DW_OP_piece);
274 EmitULEB128(8);
275
276 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
277 EmitInt8(dwarf::DW_OP_regx);
278 EmitULEB128(D2);
279 OutStreamer.AddComment("DW_OP_piece 8");
280 EmitInt8(dwarf::DW_OP_piece);
281 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000282 }
283 }
284}
285
Jim Grosbach3e965312012-05-18 19:12:01 +0000286void ARMAsmPrinter::EmitFunctionBodyEnd() {
287 // Make sure to terminate any constant pools that were at the end
288 // of the function.
289 if (!InConstantPool)
290 return;
291 InConstantPool = false;
292 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
293}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000294
Jim Grosbach3e965312012-05-18 19:12:01 +0000295void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000296 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000297 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000298 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000299 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000300
Chris Lattner953ebb72010-01-27 23:58:11 +0000301 OutStreamer.EmitLabel(CurrentFnSym);
302}
303
James Molloy34982572012-01-26 09:25:43 +0000304void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
305 uint64_t Size = TM.getTargetData()->getTypeAllocSize(CV->getType());
306 assert(Size && "C++ constructor pointer had zero size!");
307
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000308 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000309 assert(GV && "C++ constructor pointer was not a GlobalValue!");
310
311 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
312 (Subtarget->isTargetDarwin()
313 ? MCSymbolRefExpr::VK_None
314 : MCSymbolRefExpr::VK_ARM_TARGET1),
315 OutContext);
316
317 OutStreamer.EmitValue(E, Size);
318}
319
Jim Grosbach2317e402010-09-30 01:57:53 +0000320/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000321/// method to print assembly for each instruction.
322///
323bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000324 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000325 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000326
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000327 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000328}
329
Evan Cheng055b0312009-06-29 07:51:04 +0000330void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000331 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000332 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000333 unsigned TF = MO.getTargetFlags();
334
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000335 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000336 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000337 case MachineOperand::MO_Register: {
338 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000339 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000340 assert(!MO.getSubReg() && "Subregs should be eliminated!");
341 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000342 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000343 }
Evan Chenga8e29892007-01-19 07:51:42 +0000344 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000345 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000346 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000347 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000348 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000349 O << ":lower16:";
350 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000351 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000352 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000353 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000354 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000355 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000356 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000357 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000358 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000359 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000360 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000361 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
362 (TF & ARMII::MO_LO16))
363 O << ":lower16:";
364 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
365 (TF & ARMII::MO_HI16))
366 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000367 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000368
Chris Lattner0c08d092010-04-03 22:28:33 +0000369 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000370 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000371 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000372 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000373 }
Evan Chenga8e29892007-01-19 07:51:42 +0000374 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000375 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000376 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000377 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000378 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000379 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000380 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000381 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000382 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000383 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000384 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000385 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000386 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000387}
388
Evan Cheng055b0312009-06-29 07:51:04 +0000389//===--------------------------------------------------------------------===//
390
Chris Lattner0890cf12010-01-25 19:51:38 +0000391MCSymbol *ARMAsmPrinter::
392GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
393 const MachineBasicBlock *MBB) const {
394 SmallString<60> Name;
395 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000396 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000397 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000398 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000399}
400
401MCSymbol *ARMAsmPrinter::
402GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
403 SmallString<60> Name;
404 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000405 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000406 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000407}
408
Jim Grosbach433a5782010-09-24 20:47:58 +0000409
410MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
411 SmallString<60> Name;
412 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
413 << getFunctionNumber();
414 return OutContext.GetOrCreateSymbol(Name.str());
415}
416
Evan Cheng055b0312009-06-29 07:51:04 +0000417bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000418 unsigned AsmVariant, const char *ExtraCode,
419 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000420 // Does this asm operand have a single letter operand modifier?
421 if (ExtraCode && ExtraCode[0]) {
422 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000423
Evan Chenga8e29892007-01-19 07:51:42 +0000424 switch (ExtraCode[0]) {
Jack Carter0518fca2012-06-26 13:49:27 +0000425 default:
426 // See if this is a generic print operand
427 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000428 case 'a': // Print as a memory address.
429 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000430 O << "["
431 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
432 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000433 return false;
434 }
435 // Fallthrough
436 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000437 if (!MI->getOperand(OpNum).isImm())
438 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000439 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000440 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000441 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000442 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000443 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000444 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000445 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher0628d382011-05-24 22:10:34 +0000446 if (MI->getOperand(OpNum).isReg()) {
447 unsigned Reg = MI->getOperand(OpNum).getReg();
448 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen4c91bda2012-05-30 23:00:43 +0000449 // Find the 'd' register that has this 's' register as a sub-register,
450 // and determine the lane number.
451 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
452 if (!ARM::DPRRegClass.contains(*SR))
453 continue;
454 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
455 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
456 return false;
457 }
Eric Christopher0628d382011-05-24 22:10:34 +0000458 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000459 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000460 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000461 if (!MI->getOperand(OpNum).isImm())
462 return true;
463 O << ~(MI->getOperand(OpNum).getImm());
464 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000465 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000466 if (!MI->getOperand(OpNum).isImm())
467 return true;
468 O << (MI->getOperand(OpNum).getImm() & 0xffff);
469 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000470 case 'M': { // A register range suitable for LDM/STM.
471 if (!MI->getOperand(OpNum).isReg())
472 return true;
473 const MachineOperand &MO = MI->getOperand(OpNum);
474 unsigned RegBegin = MO.getReg();
475 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
476 // already got the operands in registers that are operands to the
477 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000478
Eric Christopher3c14f242011-05-28 01:40:44 +0000479 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000480
Eric Christopher3c14f242011-05-28 01:40:44 +0000481 // FIXME: The register allocator not only may not have given us the
482 // registers in sequence, but may not be in ascending registers. This
483 // will require changes in the register allocator that'll need to be
484 // propagated down here if the operands change.
485 unsigned RegOps = OpNum + 1;
486 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000487 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000488 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
489 RegOps++;
490 }
491
492 O << "}";
493
494 return false;
495 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000496 case 'R': // The most significant register of a pair.
497 case 'Q': { // The least significant register of a pair.
498 if (OpNum == 0)
499 return true;
500 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
501 if (!FlagsOP.isImm())
502 return true;
503 unsigned Flags = FlagsOP.getImm();
504 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
505 if (NumVals != 2)
506 return true;
507 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
508 if (RegOp >= MI->getNumOperands())
509 return true;
510 const MachineOperand &MO = MI->getOperand(RegOp);
511 if (!MO.isReg())
512 return true;
513 unsigned Reg = MO.getReg();
514 O << ARMInstPrinter::getRegisterName(Reg);
515 return false;
516 }
517
Eric Christopherfef50062011-05-24 22:27:43 +0000518 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000519 case 'f': { // The high doubleword register of a NEON quad register.
520 if (!MI->getOperand(OpNum).isReg())
521 return true;
522 unsigned Reg = MI->getOperand(OpNum).getReg();
523 if (!ARM::QPRRegClass.contains(Reg))
524 return true;
525 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
526 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
527 ARM::dsub_0 : ARM::dsub_1);
528 O << ARMInstPrinter::getRegisterName(SubReg);
529 return false;
530 }
531
532 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000533 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000534 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000535 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000536 }
Evan Chenga8e29892007-01-19 07:51:42 +0000537 }
Jim Grosbache9952212009-09-04 01:38:51 +0000538
Chris Lattner35c33bd2010-04-04 04:47:45 +0000539 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000540 return false;
541}
542
Bob Wilson224c2442009-05-19 05:53:42 +0000543bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000544 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000545 const char *ExtraCode,
546 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000547 // Does this asm operand have a single letter operand modifier?
548 if (ExtraCode && ExtraCode[0]) {
549 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000550
Eric Christopher8f894632011-05-25 20:51:58 +0000551 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000552 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000553 default: return true; // Unknown modifier.
554 case 'm': // The base register of a memory operand.
555 if (!MI->getOperand(OpNum).isReg())
556 return true;
557 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
558 return false;
559 }
560 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000561
Bob Wilson765cc0b2009-10-13 20:50:28 +0000562 const MachineOperand &MO = MI->getOperand(OpNum);
563 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000564 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000565 return false;
566}
567
Bob Wilson812209a2009-09-30 22:06:26 +0000568void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000569 if (Subtarget->isTargetDarwin()) {
570 Reloc::Model RelocM = TM.getRelocationModel();
571 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
572 // Declare all the text sections up front (before the DWARF sections
573 // emitted by AsmPrinter::doInitialization) so the assembler will keep
574 // them together at the beginning of the object file. This helps
575 // avoid out-of-range branches that are due a fundamental limitation of
576 // the way symbol offsets are encoded with the current Darwin ARM
577 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000578 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000579 static_cast<const TargetLoweringObjectFileMachO &>(
580 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000581 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
582 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
583 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
584 if (RelocM == Reloc::DynamicNoPIC) {
585 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000586 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
587 MCSectionMachO::S_SYMBOL_STUBS,
588 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000589 OutStreamer.SwitchSection(sect);
590 } else {
591 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000592 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
593 MCSectionMachO::S_SYMBOL_STUBS,
594 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000595 OutStreamer.SwitchSection(sect);
596 }
Bob Wilson63db5942010-07-30 19:55:47 +0000597 const MCSection *StaticInitSect =
598 OutContext.getMachOSection("__TEXT", "__StaticInit",
599 MCSectionMachO::S_REGULAR |
600 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
601 SectionKind::getText());
602 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000603 }
604 }
605
Jim Grosbache5165492009-11-09 00:11:35 +0000606 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000607 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000608
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000609 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000610 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000611 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000612}
613
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000614
Chris Lattner4a071d62009-10-19 17:59:19 +0000615void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000616 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000617 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000618 const TargetLoweringObjectFileMachO &TLOFMacho =
619 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000620 MachineModuleInfoMachO &MMIMacho =
621 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000622
Evan Chenga8e29892007-01-19 07:51:42 +0000623 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000624 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000625
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000626 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000627 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000628 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000629 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000630 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000631 // L_foo$stub:
632 OutStreamer.EmitLabel(Stubs[i].first);
633 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000634 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
635 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000636
Bill Wendling52a50e52010-03-11 01:18:13 +0000637 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000638 // External to current translation unit.
639 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
640 else
641 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000642 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000643 // When we place the LSDA into the TEXT section, the type info
644 // pointers need to be indirect and pc-rel. We accomplish this by
645 // using NLPs; however, sometimes the types are local to the file.
646 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000647 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
648 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000649 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000650 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000651
652 Stubs.clear();
653 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000654 }
655
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000656 Stubs = MMIMacho.GetHiddenGVStubList();
657 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000658 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000659 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000660 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
661 // L_foo$stub:
662 OutStreamer.EmitLabel(Stubs[i].first);
663 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000664 OutStreamer.EmitValue(MCSymbolRefExpr::
665 Create(Stubs[i].second.getPointer(),
666 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000667 4/*size*/, 0/*addrspace*/);
668 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000669
670 Stubs.clear();
671 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000672 }
673
Evan Chenga8e29892007-01-19 07:51:42 +0000674 // Funny Darwin hack: This flag tells the linker that no global symbols
675 // contain code that falls through to other global symbols (e.g. the obvious
676 // implementation of multiple entry points). If this doesn't occur, the
677 // linker can safely perform dead code stripping. Since LLVM never
678 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000679 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000680 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000681}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000682
Chris Lattner97f06932009-10-19 20:20:46 +0000683//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000684// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
685// FIXME:
686// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000687// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000688// Instead of subclassing the MCELFStreamer, we do the work here.
689
690void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000691
Jason W Kim17b443d2010-10-11 23:01:44 +0000692 emitARMAttributeSection();
693
Renato Golin728ff0d2011-02-28 22:04:27 +0000694 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
695 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000696 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000697 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000698 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000699 emitFPU = true;
700 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000701 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
702 AttrEmitter = new ObjectAttributeEmitter(O);
703 }
704
705 AttrEmitter->MaybeSwitchVendor("aeabi");
706
Jason W Kimdef9ac42010-10-06 22:36:46 +0000707 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000708
709 if (CPUString == "cortex-a8" ||
710 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000711 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000712 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
713 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
714 ARMBuildAttrs::ApplicationProfile);
715 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
716 ARMBuildAttrs::Allowed);
717 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
718 ARMBuildAttrs::AllowThumb32);
719 // Fixme: figure out when this is emitted.
720 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
721 // ARMBuildAttrs::AllowWMMXv1);
722 //
723
724 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000725 } else if (CPUString == "xscale") {
726 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
727 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
728 ARMBuildAttrs::Allowed);
729 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
730 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000731 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000732 // FIXME: Why these defaults?
733 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000734 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
735 ARMBuildAttrs::Allowed);
736 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
737 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000738 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000739
Renato Goline89a0532011-03-02 21:20:09 +0000740 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000741 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000742 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000743 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000744 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
745 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000746 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000747 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000748 /* If emitted for NEON, omit from VFP below, since you can have both
749 * NEON and VFP in build attributes but only one .fpu */
750 emitFPU = false;
751 }
752
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000753 /* VFPv4 + .fpu */
754 if (Subtarget->hasVFP4()) {
755 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
756 ARMBuildAttrs::AllowFPv4A);
757 if (emitFPU)
758 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
759
Renato Golin728ff0d2011-02-28 22:04:27 +0000760 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000761 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000762 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
763 ARMBuildAttrs::AllowFPv3A);
764 if (emitFPU)
765 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
766
767 /* VFPv2 + .fpu */
768 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000769 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
770 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000771 if (emitFPU)
772 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
773 }
774
775 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000776 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000777 if (Subtarget->hasNEON()) {
778 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
779 ARMBuildAttrs::Allowed);
780 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000781
782 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000783 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000784 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
785 ARMBuildAttrs::Allowed);
786 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
787 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000788 }
789
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000790 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000791 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
792 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000793 else
Jason W Kimf009a962011-02-07 00:49:53 +0000794 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
795 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000796
Jason W Kimf009a962011-02-07 00:49:53 +0000797 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000798 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000799 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
800 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000801
802 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000803 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000804 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
805 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000806 }
807 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000808
Jason W Kimf009a962011-02-07 00:49:53 +0000809 if (Subtarget->hasDivide())
810 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000811
812 AttrEmitter->Finish();
813 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000814}
815
Jason W Kim17b443d2010-10-11 23:01:44 +0000816void ARMAsmPrinter::emitARMAttributeSection() {
817 // <format-version>
818 // [ <section-length> "vendor-name"
819 // [ <file-tag> <size> <attribute>*
820 // | <section-tag> <size> <section-number>* 0 <attribute>*
821 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
822 // ]+
823 // ]*
824
825 if (OutStreamer.hasRawTextSupport())
826 return;
827
828 const ARMElfTargetObjectFile &TLOFELF =
829 static_cast<const ARMElfTargetObjectFile &>
830 (getObjFileLowering());
831
832 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000833
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000834 // Format version
835 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000836}
837
Jason W Kimdef9ac42010-10-06 22:36:46 +0000838//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000839
Jim Grosbach988ce092010-09-18 00:05:05 +0000840static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
841 unsigned LabelId, MCContext &Ctx) {
842
843 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
844 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
845 return Label;
846}
847
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000848static MCSymbolRefExpr::VariantKind
849getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
850 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000851 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
852 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
853 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
854 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
855 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
856 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
857 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000858 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000859}
860
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000861MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
862 bool isIndirect = Subtarget->isTargetDarwin() &&
863 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
864 if (!isIndirect)
865 return Mang->getSymbol(GV);
866
867 // FIXME: Remove this when Darwin transition to @GOT like syntax.
868 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
869 MachineModuleInfoMachO &MMIMachO =
870 MMI->getObjFileInfo<MachineModuleInfoMachO>();
871 MachineModuleInfoImpl::StubValueTy &StubSym =
872 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
873 MMIMachO.getGVStubEntry(MCSym);
874 if (StubSym.getPointer() == 0)
875 StubSym = MachineModuleInfoImpl::
876 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
877 return MCSym;
878}
879
Jim Grosbach5df08d82010-11-09 18:45:04 +0000880void ARMAsmPrinter::
881EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
882 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
883
884 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000885
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000886 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000887 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000888 SmallString<128> Str;
889 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000890 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000891 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000892 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000893 const BlockAddress *BA =
894 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
895 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000896 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000897 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000898 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000899 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000900 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000901 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000902 } else {
903 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000904 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
905 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000906 }
907
908 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000909 const MCExpr *Expr =
910 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
911 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000912
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000913 if (ACPV->getPCAdjustment()) {
914 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
915 getFunctionNumber(),
916 ACPV->getLabelId(),
917 OutContext);
918 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
919 PCRelExpr =
920 MCBinaryExpr::CreateAdd(PCRelExpr,
921 MCConstantExpr::Create(ACPV->getPCAdjustment(),
922 OutContext),
923 OutContext);
924 if (ACPV->mustAddCurrentAddress()) {
925 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
926 // label, so just emit a local label end reference that instead.
927 MCSymbol *DotSym = OutContext.CreateTempSymbol();
928 OutStreamer.EmitLabel(DotSym);
929 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
930 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000931 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000932 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000933 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000934 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000935}
936
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000937void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
938 unsigned Opcode = MI->getOpcode();
939 int OpNum = 1;
940 if (Opcode == ARM::BR_JTadd)
941 OpNum = 2;
942 else if (Opcode == ARM::BR_JTm)
943 OpNum = 3;
944
945 const MachineOperand &MO1 = MI->getOperand(OpNum);
946 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
947 unsigned JTI = MO1.getIndex();
948
949 // Emit a label for the jump table.
950 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
951 OutStreamer.EmitLabel(JTISymbol);
952
Jim Grosbach3e965312012-05-18 19:12:01 +0000953 // Mark the jump table as data-in-code.
954 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
955
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000956 // Emit each entry of the table.
957 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
958 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
959 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
960
961 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
962 MachineBasicBlock *MBB = JTBBs[i];
963 // Construct an MCExpr for the entry. We want a value of the form:
964 // (BasicBlockAddr - TableBeginAddr)
965 //
966 // For example, a table with entries jumping to basic blocks BB0 and BB1
967 // would look like:
968 // LJTI_0_0:
969 // .word (LBB0 - LJTI_0_0)
970 // .word (LBB1 - LJTI_0_0)
971 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
972
973 if (TM.getRelocationModel() == Reloc::PIC_)
974 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
975 OutContext),
976 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000977 // If we're generating a table of Thumb addresses in static relocation
978 // model, we need to add one to keep interworking correctly.
979 else if (AFI->isThumbFunction())
980 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
981 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000982 OutStreamer.EmitValue(Expr, 4);
983 }
Jim Grosbach3e965312012-05-18 19:12:01 +0000984 // Mark the end of jump table data-in-code region.
985 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000986}
987
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000988void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
989 unsigned Opcode = MI->getOpcode();
990 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
991 const MachineOperand &MO1 = MI->getOperand(OpNum);
992 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
993 unsigned JTI = MO1.getIndex();
994
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000995 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
996 OutStreamer.EmitLabel(JTISymbol);
997
998 // Emit each entry of the table.
999 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1000 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1001 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001002 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +00001003 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001004 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001005 // Mark the jump table as data-in-code.
1006 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1007 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001008 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001009 // Mark the jump table as data-in-code.
1010 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1011 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001012
1013 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1014 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001015 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1016 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001017 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001018 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001019 MCInst BrInst;
1020 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001021 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001022 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1023 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001024 OutStreamer.EmitInstruction(BrInst);
1025 continue;
1026 }
1027 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001028 // MCExpr for the entry. We want a value of the form:
1029 // (BasicBlockAddr - TableBeginAddr) / 2
1030 //
1031 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1032 // would look like:
1033 // LJTI_0_0:
1034 // .byte (LBB0 - LJTI_0_0) / 2
1035 // .byte (LBB1 - LJTI_0_0) / 2
1036 const MCExpr *Expr =
1037 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1038 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1039 OutContext);
1040 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1041 OutContext);
1042 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001043 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001044 // Mark the end of jump table data-in-code region. 32-bit offsets use
1045 // actual branch instructions here, so we don't mark those as a data-region
1046 // at all.
1047 if (OffsetWidth != 4)
1048 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001049}
1050
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001051void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1052 raw_ostream &OS) {
1053 unsigned NOps = MI->getNumOperands();
1054 assert(NOps==4);
1055 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1056 // cast away const; DIetc do not take const operands for some reason.
1057 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1058 OS << V.getName();
1059 OS << " <- ";
1060 // Frame address. Currently handles register +- offset only.
1061 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1062 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1063 OS << ']';
1064 OS << "+";
1065 printOperand(MI, NOps-2, OS);
1066}
1067
Jim Grosbach40edf732010-12-14 21:10:47 +00001068static void populateADROperands(MCInst &Inst, unsigned Dest,
1069 const MCSymbol *Label,
1070 unsigned pred, unsigned ccreg,
1071 MCContext &Ctx) {
1072 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1073 Inst.addOperand(MCOperand::CreateReg(Dest));
1074 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1075 // Add predicate operands.
1076 Inst.addOperand(MCOperand::CreateImm(pred));
1077 Inst.addOperand(MCOperand::CreateReg(ccreg));
1078}
1079
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001080void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1081 unsigned Opcode) {
1082 MCInst TmpInst;
1083
1084 // Emit the instruction as usual, just patch the opcode.
1085 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1086 TmpInst.setOpcode(Opcode);
1087 OutStreamer.EmitInstruction(TmpInst);
1088}
1089
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001090void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1091 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1092 "Only instruction which are involved into frame setup code are allowed");
1093
1094 const MachineFunction &MF = *MI->getParent()->getParent();
1095 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001096 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001097
1098 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001099 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001100 unsigned SrcReg, DstReg;
1101
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001102 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1103 // Two special cases:
1104 // 1) tPUSH does not have src/dst regs.
1105 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1106 // load. Yes, this is pretty fragile, but for now I don't see better
1107 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001108 SrcReg = DstReg = ARM::SP;
1109 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001110 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001111 DstReg = MI->getOperand(0).getReg();
1112 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001113
1114 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001115 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001116 // Register saves.
1117 assert(DstReg == ARM::SP &&
1118 "Only stack pointer as a destination reg is supported");
1119
1120 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001121 // Skip src & dst reg, and pred ops.
1122 unsigned StartOp = 2 + 2;
1123 // Use all the operands.
1124 unsigned NumOffset = 0;
1125
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001126 switch (Opc) {
1127 default:
1128 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001129 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001130 case ARM::tPUSH:
1131 // Special case here: no src & dst reg, but two extra imp ops.
1132 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001133 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001134 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001135 case ARM::VSTMDDB_UPD:
1136 assert(SrcReg == ARM::SP &&
1137 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001138 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovad62e922012-08-04 13:25:58 +00001139 i != NumOps; ++i) {
1140 const MachineOperand &MO = MI->getOperand(i);
1141 // Actually, there should never be any impdef stuff here. Skip it
1142 // temporary to workaround PR11902.
1143 if (MO.isImplicit())
1144 continue;
1145 RegList.push_back(MO.getReg());
1146 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001147 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001148 case ARM::STR_PRE_IMM:
1149 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001150 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001151 assert(MI->getOperand(2).getReg() == ARM::SP &&
1152 "Only stack pointer as a source reg is supported");
1153 RegList.push_back(SrcReg);
1154 break;
1155 }
1156 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1157 } else {
1158 // Changes of stack / frame pointer.
1159 if (SrcReg == ARM::SP) {
1160 int64_t Offset = 0;
1161 switch (Opc) {
1162 default:
1163 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001164 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001165 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001166 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001167 Offset = 0;
1168 break;
1169 case ARM::ADDri:
1170 Offset = -MI->getOperand(2).getImm();
1171 break;
1172 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001173 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001174 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001175 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001176 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001177 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001178 break;
1179 case ARM::tADDspi:
1180 case ARM::tADDrSPi:
1181 Offset = -MI->getOperand(2).getImm()*4;
1182 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001183 case ARM::tLDRpci: {
1184 // Grab the constpool index and check, whether it corresponds to
1185 // original or cloned constpool entry.
1186 unsigned CPI = MI->getOperand(1).getIndex();
1187 const MachineConstantPool *MCP = MF.getConstantPool();
1188 if (CPI >= MCP->getConstants().size())
1189 CPI = AFI.getOriginalCPIdx(CPI);
1190 assert(CPI != -1U && "Invalid constpool index");
1191
1192 // Derive the actual offset.
1193 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1194 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1195 // FIXME: Check for user, it should be "add" instruction!
1196 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001197 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001198 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001199 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001200
1201 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001202 // Set-up of the frame pointer. Positive values correspond to "add"
1203 // instruction.
1204 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001205 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001206 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001207 // instruction.
1208 OutStreamer.EmitPad(Offset);
1209 } else {
1210 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001211 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001212 }
1213 } else if (DstReg == ARM::SP) {
1214 // FIXME: .movsp goes here
1215 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001216 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001217 }
1218 else {
1219 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001220 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001221 }
1222 }
1223}
1224
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001225extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001226
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001227// Simple pseudo-instructions have their lowering (with expansion to real
1228// instructions) auto-generated.
1229#include "ARMGenMCPseudoLowering.inc"
1230
Jim Grosbachb454cda2010-09-29 15:23:40 +00001231void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001232 // If we just ended a constant pool, mark it as such.
1233 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1234 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1235 InConstantPool = false;
1236 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001237
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001238 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001239 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001240 EmitUnwindingInstruction(MI);
1241
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001242 // Do any auto-generated pseudo lowerings.
1243 if (emitPseudoExpansionLowering(OutStreamer, MI))
1244 return;
1245
Andrew Trick3be654f2011-09-21 02:20:46 +00001246 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1247 "Pseudo flag setting opcode should be expanded early");
1248
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001249 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001250 unsigned Opc = MI->getOpcode();
1251 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001252 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001253 case ARM::DBG_VALUE: {
1254 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1255 SmallString<128> TmpStr;
1256 raw_svector_ostream OS(TmpStr);
1257 PrintDebugValueComment(MI, OS);
1258 OutStreamer.EmitRawText(StringRef(OS.str()));
1259 }
1260 return;
1261 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001262 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001263 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001264 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001265 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001266 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001267 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1268 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1269 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001270 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1271 GetCPISymbol(MI->getOperand(1).getIndex()),
1272 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1273 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001274 OutStreamer.EmitInstruction(TmpInst);
1275 return;
1276 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001277 case ARM::LEApcrelJT:
1278 case ARM::tLEApcrelJT:
1279 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001280 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001281 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1282 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1283 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001284 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1285 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1286 MI->getOperand(2).getImm()),
1287 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1288 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001289 OutStreamer.EmitInstruction(TmpInst);
1290 return;
1291 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001292 // Darwin call instructions are just normal call instructions with different
1293 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001294 case ARM::BX_CALL: {
1295 {
1296 MCInst TmpInst;
1297 TmpInst.setOpcode(ARM::MOVr);
1298 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1299 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1300 // Add predicate operands.
1301 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1302 TmpInst.addOperand(MCOperand::CreateReg(0));
1303 // Add 's' bit operand (always reg0 for this)
1304 TmpInst.addOperand(MCOperand::CreateReg(0));
1305 OutStreamer.EmitInstruction(TmpInst);
1306 }
1307 {
1308 MCInst TmpInst;
1309 TmpInst.setOpcode(ARM::BX);
1310 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1311 OutStreamer.EmitInstruction(TmpInst);
1312 }
1313 return;
1314 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001315 case ARM::tBX_CALL: {
1316 {
1317 MCInst TmpInst;
1318 TmpInst.setOpcode(ARM::tMOVr);
1319 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1320 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001321 // Add predicate operands.
1322 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1323 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001324 OutStreamer.EmitInstruction(TmpInst);
1325 }
1326 {
1327 MCInst TmpInst;
1328 TmpInst.setOpcode(ARM::tBX);
1329 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1330 // Add predicate operands.
1331 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1332 TmpInst.addOperand(MCOperand::CreateReg(0));
1333 OutStreamer.EmitInstruction(TmpInst);
1334 }
1335 return;
1336 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001337 case ARM::BMOVPCRX_CALL: {
1338 {
1339 MCInst TmpInst;
1340 TmpInst.setOpcode(ARM::MOVr);
1341 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1342 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1343 // Add predicate operands.
1344 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1345 TmpInst.addOperand(MCOperand::CreateReg(0));
1346 // Add 's' bit operand (always reg0 for this)
1347 TmpInst.addOperand(MCOperand::CreateReg(0));
1348 OutStreamer.EmitInstruction(TmpInst);
1349 }
1350 {
1351 MCInst TmpInst;
1352 TmpInst.setOpcode(ARM::MOVr);
1353 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1354 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1355 // Add predicate operands.
1356 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1357 TmpInst.addOperand(MCOperand::CreateReg(0));
1358 // Add 's' bit operand (always reg0 for this)
1359 TmpInst.addOperand(MCOperand::CreateReg(0));
1360 OutStreamer.EmitInstruction(TmpInst);
1361 }
1362 return;
1363 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001364 case ARM::BMOVPCB_CALL: {
1365 {
1366 MCInst TmpInst;
1367 TmpInst.setOpcode(ARM::MOVr);
1368 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1369 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1370 // Add predicate operands.
1371 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1372 TmpInst.addOperand(MCOperand::CreateReg(0));
1373 // Add 's' bit operand (always reg0 for this)
1374 TmpInst.addOperand(MCOperand::CreateReg(0));
1375 OutStreamer.EmitInstruction(TmpInst);
1376 }
1377 {
1378 MCInst TmpInst;
1379 TmpInst.setOpcode(ARM::Bcc);
1380 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1381 MCSymbol *GVSym = Mang->getSymbol(GV);
1382 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1383 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1384 // Add predicate operands.
1385 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1386 TmpInst.addOperand(MCOperand::CreateReg(0));
1387 OutStreamer.EmitInstruction(TmpInst);
1388 }
1389 return;
1390 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001391 case ARM::t2BMOVPCB_CALL: {
1392 {
1393 MCInst TmpInst;
1394 TmpInst.setOpcode(ARM::tMOVr);
1395 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1396 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1397 // Add predicate operands.
1398 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1399 TmpInst.addOperand(MCOperand::CreateReg(0));
1400 OutStreamer.EmitInstruction(TmpInst);
1401 }
1402 {
1403 MCInst TmpInst;
1404 TmpInst.setOpcode(ARM::t2B);
1405 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1406 MCSymbol *GVSym = Mang->getSymbol(GV);
1407 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1408 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1409 // Add predicate operands.
1410 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1411 TmpInst.addOperand(MCOperand::CreateReg(0));
1412 OutStreamer.EmitInstruction(TmpInst);
1413 }
1414 return;
1415 }
Evan Cheng53519f02011-01-21 18:55:51 +00001416 case ARM::MOVi16_ga_pcrel:
1417 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001418 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001419 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001420 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1421
Evan Cheng53519f02011-01-21 18:55:51 +00001422 unsigned TF = MI->getOperand(1).getTargetFlags();
1423 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001424 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1425 MCSymbol *GVSym = GetARMGVSymbol(GV);
1426 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001427 if (isPIC) {
1428 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1429 getFunctionNumber(),
1430 MI->getOperand(2).getImm(), OutContext);
1431 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1432 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1433 const MCExpr *PCRelExpr =
1434 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1435 MCBinaryExpr::CreateAdd(LabelSymExpr,
1436 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001437 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001438 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1439 } else {
1440 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1441 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1442 }
1443
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001444 // Add predicate operands.
1445 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1446 TmpInst.addOperand(MCOperand::CreateReg(0));
1447 // Add 's' bit operand (always reg0 for this)
1448 TmpInst.addOperand(MCOperand::CreateReg(0));
1449 OutStreamer.EmitInstruction(TmpInst);
1450 return;
1451 }
Evan Cheng53519f02011-01-21 18:55:51 +00001452 case ARM::MOVTi16_ga_pcrel:
1453 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001454 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001455 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1456 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001457 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1458 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1459
Evan Cheng53519f02011-01-21 18:55:51 +00001460 unsigned TF = MI->getOperand(2).getTargetFlags();
1461 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001462 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1463 MCSymbol *GVSym = GetARMGVSymbol(GV);
1464 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001465 if (isPIC) {
1466 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1467 getFunctionNumber(),
1468 MI->getOperand(3).getImm(), OutContext);
1469 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1470 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1471 const MCExpr *PCRelExpr =
1472 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1473 MCBinaryExpr::CreateAdd(LabelSymExpr,
1474 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001475 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001476 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1477 } else {
1478 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1479 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1480 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001481 // Add predicate operands.
1482 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1483 TmpInst.addOperand(MCOperand::CreateReg(0));
1484 // Add 's' bit operand (always reg0 for this)
1485 TmpInst.addOperand(MCOperand::CreateReg(0));
1486 OutStreamer.EmitInstruction(TmpInst);
1487 return;
1488 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001489 case ARM::tPICADD: {
1490 // This is a pseudo op for a label + instruction sequence, which looks like:
1491 // LPC0:
1492 // add r0, pc
1493 // This adds the address of LPC0 to r0.
1494
1495 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001496 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1497 getFunctionNumber(), MI->getOperand(2).getImm(),
1498 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001499
1500 // Form and emit the add.
1501 MCInst AddInst;
1502 AddInst.setOpcode(ARM::tADDhirr);
1503 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1504 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1505 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1506 // Add predicate operands.
1507 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1508 AddInst.addOperand(MCOperand::CreateReg(0));
1509 OutStreamer.EmitInstruction(AddInst);
1510 return;
1511 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001512 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001513 // This is a pseudo op for a label + instruction sequence, which looks like:
1514 // LPC0:
1515 // add r0, pc, r0
1516 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001517
Chris Lattner4d152222009-10-19 22:23:04 +00001518 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001519 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1520 getFunctionNumber(), MI->getOperand(2).getImm(),
1521 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001522
Jim Grosbachf3f09522010-09-14 21:05:34 +00001523 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001524 MCInst AddInst;
1525 AddInst.setOpcode(ARM::ADDrr);
1526 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1527 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1528 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001529 // Add predicate operands.
1530 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1531 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1532 // Add 's' bit operand (always reg0 for this)
1533 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001534 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001535 return;
1536 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001537 case ARM::PICSTR:
1538 case ARM::PICSTRB:
1539 case ARM::PICSTRH:
1540 case ARM::PICLDR:
1541 case ARM::PICLDRB:
1542 case ARM::PICLDRH:
1543 case ARM::PICLDRSB:
1544 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001545 // This is a pseudo op for a label + instruction sequence, which looks like:
1546 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001547 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001548 // The LCP0 label is referenced by a constant pool entry in order to get
1549 // a PC-relative address at the ldr instruction.
1550
1551 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001552 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1553 getFunctionNumber(), MI->getOperand(2).getImm(),
1554 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001555
1556 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001557 unsigned Opcode;
1558 switch (MI->getOpcode()) {
1559 default:
1560 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001561 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1562 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001563 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001564 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001565 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001566 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1567 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1568 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1569 }
1570 MCInst LdStInst;
1571 LdStInst.setOpcode(Opcode);
1572 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1573 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1574 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1575 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001576 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001577 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1578 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1579 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001580
1581 return;
1582 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001583 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001584 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1585 /// in the function. The first operand is the ID# for this instruction, the
1586 /// second is the index into the MachineConstantPool that this is, the third
1587 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001588 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001589 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1590 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1591
Jim Grosbach3e965312012-05-18 19:12:01 +00001592 // If this is the first entry of the pool, mark it.
1593 if (!InConstantPool) {
1594 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1595 InConstantPool = true;
1596 }
1597
Chris Lattner1b46f432010-01-23 07:00:21 +00001598 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001599
1600 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1601 if (MCPE.isMachineConstantPoolEntry())
1602 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1603 else
1604 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001605 return;
1606 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001607 case ARM::t2BR_JT: {
1608 // Lower and emit the instruction itself, then the jump table following it.
1609 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001610 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001611 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1612 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1613 // Add predicate operands.
1614 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1615 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001616 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001617 // Output the data for the jump table itself
1618 EmitJump2Table(MI);
1619 return;
1620 }
1621 case ARM::t2TBB_JT: {
1622 // Lower and emit the instruction itself, then the jump table following it.
1623 MCInst TmpInst;
1624
1625 TmpInst.setOpcode(ARM::t2TBB);
1626 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1627 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1628 // Add predicate operands.
1629 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1630 TmpInst.addOperand(MCOperand::CreateReg(0));
1631 OutStreamer.EmitInstruction(TmpInst);
1632 // Output the data for the jump table itself
1633 EmitJump2Table(MI);
1634 // Make sure the next instruction is 2-byte aligned.
1635 EmitAlignment(1);
1636 return;
1637 }
1638 case ARM::t2TBH_JT: {
1639 // Lower and emit the instruction itself, then the jump table following it.
1640 MCInst TmpInst;
1641
1642 TmpInst.setOpcode(ARM::t2TBH);
1643 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1644 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1645 // Add predicate operands.
1646 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1647 TmpInst.addOperand(MCOperand::CreateReg(0));
1648 OutStreamer.EmitInstruction(TmpInst);
1649 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001650 EmitJump2Table(MI);
1651 return;
1652 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001653 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001654 case ARM::BR_JTr: {
1655 // Lower and emit the instruction itself, then the jump table following it.
1656 // mov pc, target
1657 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001658 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001659 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001660 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001661 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1662 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1663 // Add predicate operands.
1664 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1665 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001666 // Add 's' bit operand (always reg0 for this)
1667 if (Opc == ARM::MOVr)
1668 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001669 OutStreamer.EmitInstruction(TmpInst);
1670
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001671 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001672 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001673 EmitAlignment(2);
1674
Jim Grosbach2dc77682010-11-29 18:37:44 +00001675 // Output the data for the jump table itself
1676 EmitJumpTable(MI);
1677 return;
1678 }
1679 case ARM::BR_JTm: {
1680 // Lower and emit the instruction itself, then the jump table following it.
1681 // ldr pc, target
1682 MCInst TmpInst;
1683 if (MI->getOperand(1).getReg() == 0) {
1684 // literal offset
1685 TmpInst.setOpcode(ARM::LDRi12);
1686 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1687 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1688 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1689 } else {
1690 TmpInst.setOpcode(ARM::LDRrs);
1691 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1692 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1693 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1694 TmpInst.addOperand(MCOperand::CreateImm(0));
1695 }
1696 // Add predicate operands.
1697 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1698 TmpInst.addOperand(MCOperand::CreateReg(0));
1699 OutStreamer.EmitInstruction(TmpInst);
1700
1701 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001702 EmitJumpTable(MI);
1703 return;
1704 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001705 case ARM::BR_JTadd: {
1706 // Lower and emit the instruction itself, then the jump table following it.
1707 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001708 MCInst TmpInst;
1709 TmpInst.setOpcode(ARM::ADDrr);
1710 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1711 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1712 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001713 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001714 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1715 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001716 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001717 TmpInst.addOperand(MCOperand::CreateReg(0));
1718 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001719
1720 // Output the data for the jump table itself
1721 EmitJumpTable(MI);
1722 return;
1723 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001724 case ARM::TRAP: {
1725 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1726 // FIXME: Remove this special case when they do.
1727 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001728 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001729 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001730 OutStreamer.AddComment("trap");
1731 OutStreamer.EmitIntValue(Val, 4);
1732 return;
1733 }
1734 break;
1735 }
1736 case ARM::tTRAP: {
1737 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1738 // FIXME: Remove this special case when they do.
1739 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001740 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001741 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001742 OutStreamer.AddComment("trap");
1743 OutStreamer.EmitIntValue(Val, 2);
1744 return;
1745 }
1746 break;
1747 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001748 case ARM::t2Int_eh_sjlj_setjmp:
1749 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001750 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001751 // Two incoming args: GPR:$src, GPR:$val
1752 // mov $val, pc
1753 // adds $val, #7
1754 // str $val, [$src, #4]
1755 // movs r0, #0
1756 // b 1f
1757 // movs r0, #1
1758 // 1:
1759 unsigned SrcReg = MI->getOperand(0).getReg();
1760 unsigned ValReg = MI->getOperand(1).getReg();
1761 MCSymbol *Label = GetARMSJLJEHLabel();
1762 {
1763 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001764 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001765 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1766 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001767 // Predicate.
1768 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1769 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001770 OutStreamer.AddComment("eh_setjmp begin");
1771 OutStreamer.EmitInstruction(TmpInst);
1772 }
1773 {
1774 MCInst TmpInst;
1775 TmpInst.setOpcode(ARM::tADDi3);
1776 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1777 // 's' bit operand
1778 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1779 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1780 TmpInst.addOperand(MCOperand::CreateImm(7));
1781 // Predicate.
1782 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1783 TmpInst.addOperand(MCOperand::CreateReg(0));
1784 OutStreamer.EmitInstruction(TmpInst);
1785 }
1786 {
1787 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001788 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001789 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1790 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1791 // The offset immediate is #4. The operand value is scaled by 4 for the
1792 // tSTR instruction.
1793 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001794 // Predicate.
1795 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1796 TmpInst.addOperand(MCOperand::CreateReg(0));
1797 OutStreamer.EmitInstruction(TmpInst);
1798 }
1799 {
1800 MCInst TmpInst;
1801 TmpInst.setOpcode(ARM::tMOVi8);
1802 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1803 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1804 TmpInst.addOperand(MCOperand::CreateImm(0));
1805 // Predicate.
1806 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1807 TmpInst.addOperand(MCOperand::CreateReg(0));
1808 OutStreamer.EmitInstruction(TmpInst);
1809 }
1810 {
1811 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1812 MCInst TmpInst;
1813 TmpInst.setOpcode(ARM::tB);
1814 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001815 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1816 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001817 OutStreamer.EmitInstruction(TmpInst);
1818 }
1819 {
1820 MCInst TmpInst;
1821 TmpInst.setOpcode(ARM::tMOVi8);
1822 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1823 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1824 TmpInst.addOperand(MCOperand::CreateImm(1));
1825 // Predicate.
1826 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1827 TmpInst.addOperand(MCOperand::CreateReg(0));
1828 OutStreamer.AddComment("eh_setjmp end");
1829 OutStreamer.EmitInstruction(TmpInst);
1830 }
1831 OutStreamer.EmitLabel(Label);
1832 return;
1833 }
1834
Jim Grosbach45390082010-09-23 23:33:56 +00001835 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001836 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001837 // Two incoming args: GPR:$src, GPR:$val
1838 // add $val, pc, #8
1839 // str $val, [$src, #+4]
1840 // mov r0, #0
1841 // add pc, pc, #0
1842 // mov r0, #1
1843 unsigned SrcReg = MI->getOperand(0).getReg();
1844 unsigned ValReg = MI->getOperand(1).getReg();
1845
1846 {
1847 MCInst TmpInst;
1848 TmpInst.setOpcode(ARM::ADDri);
1849 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1850 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1851 TmpInst.addOperand(MCOperand::CreateImm(8));
1852 // Predicate.
1853 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1854 TmpInst.addOperand(MCOperand::CreateReg(0));
1855 // 's' bit operand (always reg0 for this).
1856 TmpInst.addOperand(MCOperand::CreateReg(0));
1857 OutStreamer.AddComment("eh_setjmp begin");
1858 OutStreamer.EmitInstruction(TmpInst);
1859 }
1860 {
1861 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001862 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001863 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1864 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001865 TmpInst.addOperand(MCOperand::CreateImm(4));
1866 // Predicate.
1867 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1868 TmpInst.addOperand(MCOperand::CreateReg(0));
1869 OutStreamer.EmitInstruction(TmpInst);
1870 }
1871 {
1872 MCInst TmpInst;
1873 TmpInst.setOpcode(ARM::MOVi);
1874 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1875 TmpInst.addOperand(MCOperand::CreateImm(0));
1876 // Predicate.
1877 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1878 TmpInst.addOperand(MCOperand::CreateReg(0));
1879 // 's' bit operand (always reg0 for this).
1880 TmpInst.addOperand(MCOperand::CreateReg(0));
1881 OutStreamer.EmitInstruction(TmpInst);
1882 }
1883 {
1884 MCInst TmpInst;
1885 TmpInst.setOpcode(ARM::ADDri);
1886 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1887 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1888 TmpInst.addOperand(MCOperand::CreateImm(0));
1889 // Predicate.
1890 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1891 TmpInst.addOperand(MCOperand::CreateReg(0));
1892 // 's' bit operand (always reg0 for this).
1893 TmpInst.addOperand(MCOperand::CreateReg(0));
1894 OutStreamer.EmitInstruction(TmpInst);
1895 }
1896 {
1897 MCInst TmpInst;
1898 TmpInst.setOpcode(ARM::MOVi);
1899 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1900 TmpInst.addOperand(MCOperand::CreateImm(1));
1901 // Predicate.
1902 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1903 TmpInst.addOperand(MCOperand::CreateReg(0));
1904 // 's' bit operand (always reg0 for this).
1905 TmpInst.addOperand(MCOperand::CreateReg(0));
1906 OutStreamer.AddComment("eh_setjmp end");
1907 OutStreamer.EmitInstruction(TmpInst);
1908 }
1909 return;
1910 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001911 case ARM::Int_eh_sjlj_longjmp: {
1912 // ldr sp, [$src, #8]
1913 // ldr $scratch, [$src, #4]
1914 // ldr r7, [$src]
1915 // bx $scratch
1916 unsigned SrcReg = MI->getOperand(0).getReg();
1917 unsigned ScratchReg = MI->getOperand(1).getReg();
1918 {
1919 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001920 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001921 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1922 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001923 TmpInst.addOperand(MCOperand::CreateImm(8));
1924 // Predicate.
1925 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1926 TmpInst.addOperand(MCOperand::CreateReg(0));
1927 OutStreamer.EmitInstruction(TmpInst);
1928 }
1929 {
1930 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001931 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001932 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1933 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001934 TmpInst.addOperand(MCOperand::CreateImm(4));
1935 // Predicate.
1936 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1937 TmpInst.addOperand(MCOperand::CreateReg(0));
1938 OutStreamer.EmitInstruction(TmpInst);
1939 }
1940 {
1941 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001942 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001943 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1944 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001945 TmpInst.addOperand(MCOperand::CreateImm(0));
1946 // Predicate.
1947 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1948 TmpInst.addOperand(MCOperand::CreateReg(0));
1949 OutStreamer.EmitInstruction(TmpInst);
1950 }
1951 {
1952 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001953 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001954 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1955 // Predicate.
1956 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1957 TmpInst.addOperand(MCOperand::CreateReg(0));
1958 OutStreamer.EmitInstruction(TmpInst);
1959 }
1960 return;
1961 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001962 case ARM::tInt_eh_sjlj_longjmp: {
1963 // ldr $scratch, [$src, #8]
1964 // mov sp, $scratch
1965 // ldr $scratch, [$src, #4]
1966 // ldr r7, [$src]
1967 // bx $scratch
1968 unsigned SrcReg = MI->getOperand(0).getReg();
1969 unsigned ScratchReg = MI->getOperand(1).getReg();
1970 {
1971 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001972 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001973 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1974 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1975 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001976 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001977 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001978 // Predicate.
1979 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1980 TmpInst.addOperand(MCOperand::CreateReg(0));
1981 OutStreamer.EmitInstruction(TmpInst);
1982 }
1983 {
1984 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001985 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001986 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1987 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1988 // Predicate.
1989 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1990 TmpInst.addOperand(MCOperand::CreateReg(0));
1991 OutStreamer.EmitInstruction(TmpInst);
1992 }
1993 {
1994 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001995 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001996 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1997 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1998 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001999 // Predicate.
2000 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2001 TmpInst.addOperand(MCOperand::CreateReg(0));
2002 OutStreamer.EmitInstruction(TmpInst);
2003 }
2004 {
2005 MCInst TmpInst;
Bob Wilson93abbc22012-04-07 16:51:59 +00002006 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002007 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
2008 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Bob Wilson93abbc22012-04-07 16:51:59 +00002009 TmpInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002010 // Predicate.
2011 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2012 TmpInst.addOperand(MCOperand::CreateReg(0));
2013 OutStreamer.EmitInstruction(TmpInst);
2014 }
2015 {
2016 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00002017 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002018 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2019 // Predicate.
2020 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2021 TmpInst.addOperand(MCOperand::CreateReg(0));
2022 OutStreamer.EmitInstruction(TmpInst);
2023 }
2024 return;
2025 }
Chris Lattner97f06932009-10-19 20:20:46 +00002026 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00002027
Chris Lattner97f06932009-10-19 20:20:46 +00002028 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00002029 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00002030
Chris Lattner850d2e22010-02-03 01:16:28 +00002031 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00002032}
Daniel Dunbar2685a292009-10-20 05:15:36 +00002033
2034//===----------------------------------------------------------------------===//
2035// Target Registry Stuff
2036//===----------------------------------------------------------------------===//
2037
Daniel Dunbar2685a292009-10-20 05:15:36 +00002038// Force static initialization.
2039extern "C" void LLVMInitializeARMAsmPrinter() {
2040 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
2041 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00002042}