blob: 5bff9fb756dd1efc3b25352e86ce9352dcd29440 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000026#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000027#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000029#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000030#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000035#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000039#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000040#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000042#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000043#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000044#include "llvm/Target/TargetMachine.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Chris Lattner97f06932009-10-19 20:20:46 +000046#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000048#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000049#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000050#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052using namespace llvm;
53
Chris Lattner95b2c7d2006-12-19 22:59:26 +000054namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000055
56 // Per section and per symbol attributes are not supported.
57 // To implement them we would need the ability to delay this emission
58 // until the assembly file is fully parsed/generated as only then do we
59 // know the symbol and section numbers.
60 class AttributeEmitter {
61 public:
62 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
63 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000064 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000065 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000066 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000067 };
68
69 class AsmAttributeEmitter : public AttributeEmitter {
70 MCStreamer &Streamer;
71
72 public:
73 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
74 void MaybeSwitchVendor(StringRef Vendor) { }
75
76 void EmitAttribute(unsigned Attribute, unsigned Value) {
77 Streamer.EmitRawText("\t.eabi_attribute " +
78 Twine(Attribute) + ", " + Twine(Value));
79 }
80
Jason W Kimf009a962011-02-07 00:49:53 +000081 void EmitTextAttribute(unsigned Attribute, StringRef String) {
82 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000083 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000084 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000085 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000086 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000087 /* GAS requires .fpu to be emitted regardless of EABI attribute */
88 case ARMBuildAttrs::Advanced_SIMD_arch:
89 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000090 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000091 break;
Jason W Kimf009a962011-02-07 00:49:53 +000092 }
93 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000094 void Finish() { }
95 };
96
97 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +000098 // This structure holds all attributes, accounting for
99 // their string/numeric value, so we can later emmit them
100 // in declaration order, keeping all in the same vector
101 struct AttributeItemType {
102 enum {
103 HiddenAttribute = 0,
104 NumericAttribute,
105 TextAttribute
106 } Type;
107 unsigned Tag;
108 unsigned IntValue;
109 StringRef StringValue;
110 } AttributeItem;
111
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000112 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000113 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000114 SmallVector<AttributeItemType, 64> Contents;
115
116 // Account for the ULEB/String size of each item,
117 // not just the number of items
118 size_t ContentsSize;
119 // FIXME: this should be in a more generic place, but
120 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
121 size_t getULEBSize(int Value) {
122 size_t Size = 0;
123 do {
124 Value >>= 7;
125 Size += sizeof(int8_t); // Is this really necessary?
126 } while (Value);
127 return Size;
128 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000129
130 public:
131 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000132 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 void MaybeSwitchVendor(StringRef Vendor) {
135 assert(!Vendor.empty() && "Vendor cannot be empty.");
136
137 if (CurrentVendor.empty())
138 CurrentVendor = Vendor;
139 else if (CurrentVendor == Vendor)
140 return;
141 else
142 Finish();
143
144 CurrentVendor = Vendor;
145
Rafael Espindola33363842010-10-25 22:26:55 +0000146 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000147 }
148
149 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000150 AttributeItemType attr = {
151 AttributeItemType::NumericAttribute,
152 Attribute,
153 Value,
154 StringRef("")
155 };
156 ContentsSize += getULEBSize(Attribute);
157 ContentsSize += getULEBSize(Value);
158 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000159 }
160
Jason W Kimf009a962011-02-07 00:49:53 +0000161 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000162 AttributeItemType attr = {
163 AttributeItemType::TextAttribute,
164 Attribute,
165 0,
166 String
167 };
168 ContentsSize += getULEBSize(Attribute);
169 // String + \0
170 ContentsSize += String.size()+1;
171
172 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000173 }
174
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000175 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000176 // Vendor size + Vendor name + '\0'
177 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000178
Rafael Espindola33363842010-10-25 22:26:55 +0000179 // Tag + Tag Size
180 const size_t TagHeaderSize = 1 + 4;
181
182 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
183 Streamer.EmitBytes(CurrentVendor, 0);
184 Streamer.EmitIntValue(0, 1); // '\0'
185
186 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
187 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000188
Renato Golin719927a2011-08-09 09:50:10 +0000189 // Size should have been accounted for already, now
190 // emit each field as its type (ULEB or String)
191 for (unsigned int i=0; i<Contents.size(); ++i) {
192 AttributeItemType item = Contents[i];
193 Streamer.EmitULEB128IntValue(item.Tag, 0);
194 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000195 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000196 case AttributeItemType::NumericAttribute:
197 Streamer.EmitULEB128IntValue(item.IntValue, 0);
198 break;
199 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000200 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000201 Streamer.EmitIntValue(0, 1); // '\0'
202 break;
Renato Golin719927a2011-08-09 09:50:10 +0000203 }
204 }
Rafael Espindola33363842010-10-25 22:26:55 +0000205
206 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000207 }
208 };
209
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000210} // end of anonymous namespace
211
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000212MachineLocation ARMAsmPrinter::
213getDebugValueLocation(const MachineInstr *MI) const {
214 MachineLocation Location;
215 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
216 // Frame address. Currently handles register +- offset only.
217 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
218 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
219 else {
220 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
221 }
222 return Location;
223}
224
Devang Patel27f5acb2011-04-21 22:48:26 +0000225/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000226void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000227 const TargetRegisterInfo *RI = TM.getRegisterInfo();
228 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000229 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000230 else {
231 unsigned Reg = MLoc.getReg();
232 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000233 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000234 // S registers are described as bit-pieces of a register
235 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
236 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000237
Devang Patel27f5acb2011-04-21 22:48:26 +0000238 unsigned SReg = Reg - ARM::S0;
239 bool odd = SReg & 0x1;
240 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000241
242 OutStreamer.AddComment("DW_OP_regx for S register");
243 EmitInt8(dwarf::DW_OP_regx);
244
245 OutStreamer.AddComment(Twine(SReg));
246 EmitULEB128(Rx);
247
248 if (odd) {
249 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
250 EmitInt8(dwarf::DW_OP_bit_piece);
251 EmitULEB128(32);
252 EmitULEB128(32);
253 } else {
254 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
255 EmitInt8(dwarf::DW_OP_bit_piece);
256 EmitULEB128(32);
257 EmitULEB128(0);
258 }
Devang Patel71f3f112011-04-21 23:22:35 +0000259 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000260 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000261 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000262 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
263 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000264
265 unsigned QReg = Reg - ARM::Q0;
266 unsigned D1 = 256 + 2 * QReg;
267 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000268
Devang Patel71f3f112011-04-21 23:22:35 +0000269 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
270 EmitInt8(dwarf::DW_OP_regx);
271 EmitULEB128(D1);
272 OutStreamer.AddComment("DW_OP_piece 8");
273 EmitInt8(dwarf::DW_OP_piece);
274 EmitULEB128(8);
275
276 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
277 EmitInt8(dwarf::DW_OP_regx);
278 EmitULEB128(D2);
279 OutStreamer.AddComment("DW_OP_piece 8");
280 EmitInt8(dwarf::DW_OP_piece);
281 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000282 }
283 }
284}
285
Jim Grosbach3e965312012-05-18 19:12:01 +0000286void ARMAsmPrinter::EmitFunctionBodyEnd() {
287 // Make sure to terminate any constant pools that were at the end
288 // of the function.
289 if (!InConstantPool)
290 return;
291 InConstantPool = false;
292 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
293}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000294
Jim Grosbach3e965312012-05-18 19:12:01 +0000295void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000296 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000297 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000298 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000299 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000300
Chris Lattner953ebb72010-01-27 23:58:11 +0000301 OutStreamer.EmitLabel(CurrentFnSym);
302}
303
James Molloy34982572012-01-26 09:25:43 +0000304void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
305 uint64_t Size = TM.getTargetData()->getTypeAllocSize(CV->getType());
306 assert(Size && "C++ constructor pointer had zero size!");
307
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000308 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000309 assert(GV && "C++ constructor pointer was not a GlobalValue!");
310
311 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
312 (Subtarget->isTargetDarwin()
313 ? MCSymbolRefExpr::VK_None
314 : MCSymbolRefExpr::VK_ARM_TARGET1),
315 OutContext);
316
317 OutStreamer.EmitValue(E, Size);
318}
319
Jim Grosbach2317e402010-09-30 01:57:53 +0000320/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000321/// method to print assembly for each instruction.
322///
323bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000324 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000325 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000326
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000327 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000328}
329
Evan Cheng055b0312009-06-29 07:51:04 +0000330void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000331 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000332 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000333 unsigned TF = MO.getTargetFlags();
334
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000335 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000336 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000337 case MachineOperand::MO_Register: {
338 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000339 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000340 assert(!MO.getSubReg() && "Subregs should be eliminated!");
341 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000342 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000343 }
Evan Chenga8e29892007-01-19 07:51:42 +0000344 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000345 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000346 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000347 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000348 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000349 O << ":lower16:";
350 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000351 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000352 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000353 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000354 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000355 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000356 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000357 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000358 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000359 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000360 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000361 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
362 (TF & ARMII::MO_LO16))
363 O << ":lower16:";
364 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
365 (TF & ARMII::MO_HI16))
366 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000367 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000368
Chris Lattner0c08d092010-04-03 22:28:33 +0000369 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000370 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000371 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000372 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000373 }
Evan Chenga8e29892007-01-19 07:51:42 +0000374 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000375 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000376 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000377 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000378 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000379 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000380 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000381 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000382 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000383 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000384 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000385 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000386 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000387}
388
Evan Cheng055b0312009-06-29 07:51:04 +0000389//===--------------------------------------------------------------------===//
390
Chris Lattner0890cf12010-01-25 19:51:38 +0000391MCSymbol *ARMAsmPrinter::
392GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
393 const MachineBasicBlock *MBB) const {
394 SmallString<60> Name;
395 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000396 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000397 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000398 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000399}
400
401MCSymbol *ARMAsmPrinter::
402GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
403 SmallString<60> Name;
404 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000405 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000406 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000407}
408
Jim Grosbach433a5782010-09-24 20:47:58 +0000409
410MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
411 SmallString<60> Name;
412 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
413 << getFunctionNumber();
414 return OutContext.GetOrCreateSymbol(Name.str());
415}
416
Evan Cheng055b0312009-06-29 07:51:04 +0000417bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000418 unsigned AsmVariant, const char *ExtraCode,
419 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000420 // Does this asm operand have a single letter operand modifier?
421 if (ExtraCode && ExtraCode[0]) {
422 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000423
Evan Chenga8e29892007-01-19 07:51:42 +0000424 switch (ExtraCode[0]) {
425 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000426 case 'a': // Print as a memory address.
427 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000428 O << "["
429 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
430 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000431 return false;
432 }
433 // Fallthrough
434 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000435 if (!MI->getOperand(OpNum).isImm())
436 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000437 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000438 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000439 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000440 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000441 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000442 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000443 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher0628d382011-05-24 22:10:34 +0000444 if (MI->getOperand(OpNum).isReg()) {
445 unsigned Reg = MI->getOperand(OpNum).getReg();
446 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen4c91bda2012-05-30 23:00:43 +0000447 // Find the 'd' register that has this 's' register as a sub-register,
448 // and determine the lane number.
449 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
450 if (!ARM::DPRRegClass.contains(*SR))
451 continue;
452 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
453 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
454 return false;
455 }
Eric Christopher0628d382011-05-24 22:10:34 +0000456 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000457 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000458 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000459 if (!MI->getOperand(OpNum).isImm())
460 return true;
461 O << ~(MI->getOperand(OpNum).getImm());
462 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000463 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000464 if (!MI->getOperand(OpNum).isImm())
465 return true;
466 O << (MI->getOperand(OpNum).getImm() & 0xffff);
467 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000468 case 'M': { // A register range suitable for LDM/STM.
469 if (!MI->getOperand(OpNum).isReg())
470 return true;
471 const MachineOperand &MO = MI->getOperand(OpNum);
472 unsigned RegBegin = MO.getReg();
473 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
474 // already got the operands in registers that are operands to the
475 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000476
Eric Christopher3c14f242011-05-28 01:40:44 +0000477 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000478
Eric Christopher3c14f242011-05-28 01:40:44 +0000479 // FIXME: The register allocator not only may not have given us the
480 // registers in sequence, but may not be in ascending registers. This
481 // will require changes in the register allocator that'll need to be
482 // propagated down here if the operands change.
483 unsigned RegOps = OpNum + 1;
484 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000485 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000486 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
487 RegOps++;
488 }
489
490 O << "}";
491
492 return false;
493 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000494 case 'R': // The most significant register of a pair.
495 case 'Q': { // The least significant register of a pair.
496 if (OpNum == 0)
497 return true;
498 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
499 if (!FlagsOP.isImm())
500 return true;
501 unsigned Flags = FlagsOP.getImm();
502 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
503 if (NumVals != 2)
504 return true;
505 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
506 if (RegOp >= MI->getNumOperands())
507 return true;
508 const MachineOperand &MO = MI->getOperand(RegOp);
509 if (!MO.isReg())
510 return true;
511 unsigned Reg = MO.getReg();
512 O << ARMInstPrinter::getRegisterName(Reg);
513 return false;
514 }
515
Eric Christopherfef50062011-05-24 22:27:43 +0000516 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000517 case 'f': { // The high doubleword register of a NEON quad register.
518 if (!MI->getOperand(OpNum).isReg())
519 return true;
520 unsigned Reg = MI->getOperand(OpNum).getReg();
521 if (!ARM::QPRRegClass.contains(Reg))
522 return true;
523 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
524 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
525 ARM::dsub_0 : ARM::dsub_1);
526 O << ARMInstPrinter::getRegisterName(SubReg);
527 return false;
528 }
529
530 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000531 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000532 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000533 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000534 }
Evan Chenga8e29892007-01-19 07:51:42 +0000535 }
Jim Grosbache9952212009-09-04 01:38:51 +0000536
Chris Lattner35c33bd2010-04-04 04:47:45 +0000537 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000538 return false;
539}
540
Bob Wilson224c2442009-05-19 05:53:42 +0000541bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000542 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000543 const char *ExtraCode,
544 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000545 // Does this asm operand have a single letter operand modifier?
546 if (ExtraCode && ExtraCode[0]) {
547 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000548
Eric Christopher8f894632011-05-25 20:51:58 +0000549 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000550 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000551 default: return true; // Unknown modifier.
552 case 'm': // The base register of a memory operand.
553 if (!MI->getOperand(OpNum).isReg())
554 return true;
555 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
556 return false;
557 }
558 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000559
Bob Wilson765cc0b2009-10-13 20:50:28 +0000560 const MachineOperand &MO = MI->getOperand(OpNum);
561 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000562 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000563 return false;
564}
565
Bob Wilson812209a2009-09-30 22:06:26 +0000566void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000567 if (Subtarget->isTargetDarwin()) {
568 Reloc::Model RelocM = TM.getRelocationModel();
569 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
570 // Declare all the text sections up front (before the DWARF sections
571 // emitted by AsmPrinter::doInitialization) so the assembler will keep
572 // them together at the beginning of the object file. This helps
573 // avoid out-of-range branches that are due a fundamental limitation of
574 // the way symbol offsets are encoded with the current Darwin ARM
575 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000576 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000577 static_cast<const TargetLoweringObjectFileMachO &>(
578 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000579 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
580 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
581 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
582 if (RelocM == Reloc::DynamicNoPIC) {
583 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000584 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
585 MCSectionMachO::S_SYMBOL_STUBS,
586 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000587 OutStreamer.SwitchSection(sect);
588 } else {
589 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000590 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
591 MCSectionMachO::S_SYMBOL_STUBS,
592 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000593 OutStreamer.SwitchSection(sect);
594 }
Bob Wilson63db5942010-07-30 19:55:47 +0000595 const MCSection *StaticInitSect =
596 OutContext.getMachOSection("__TEXT", "__StaticInit",
597 MCSectionMachO::S_REGULAR |
598 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
599 SectionKind::getText());
600 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000601 }
602 }
603
Jim Grosbache5165492009-11-09 00:11:35 +0000604 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000605 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000606
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000607 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000608 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000609 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000610}
611
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000612
Chris Lattner4a071d62009-10-19 17:59:19 +0000613void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000614 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000615 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000616 const TargetLoweringObjectFileMachO &TLOFMacho =
617 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000618 MachineModuleInfoMachO &MMIMacho =
619 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000620
Evan Chenga8e29892007-01-19 07:51:42 +0000621 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000622 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000623
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000624 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000625 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000626 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000627 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000628 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000629 // L_foo$stub:
630 OutStreamer.EmitLabel(Stubs[i].first);
631 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000632 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
633 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000634
Bill Wendling52a50e52010-03-11 01:18:13 +0000635 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000636 // External to current translation unit.
637 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
638 else
639 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000640 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000641 // When we place the LSDA into the TEXT section, the type info
642 // pointers need to be indirect and pc-rel. We accomplish this by
643 // using NLPs; however, sometimes the types are local to the file.
644 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000645 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
646 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000647 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000648 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000649
650 Stubs.clear();
651 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000652 }
653
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000654 Stubs = MMIMacho.GetHiddenGVStubList();
655 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000656 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000657 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000658 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
659 // L_foo$stub:
660 OutStreamer.EmitLabel(Stubs[i].first);
661 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000662 OutStreamer.EmitValue(MCSymbolRefExpr::
663 Create(Stubs[i].second.getPointer(),
664 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000665 4/*size*/, 0/*addrspace*/);
666 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000667
668 Stubs.clear();
669 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000670 }
671
Evan Chenga8e29892007-01-19 07:51:42 +0000672 // Funny Darwin hack: This flag tells the linker that no global symbols
673 // contain code that falls through to other global symbols (e.g. the obvious
674 // implementation of multiple entry points). If this doesn't occur, the
675 // linker can safely perform dead code stripping. Since LLVM never
676 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000677 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000678 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000679}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000680
Chris Lattner97f06932009-10-19 20:20:46 +0000681//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000682// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
683// FIXME:
684// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000685// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000686// Instead of subclassing the MCELFStreamer, we do the work here.
687
688void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000689
Jason W Kim17b443d2010-10-11 23:01:44 +0000690 emitARMAttributeSection();
691
Renato Golin728ff0d2011-02-28 22:04:27 +0000692 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
693 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000694 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000695 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000696 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000697 emitFPU = true;
698 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000699 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
700 AttrEmitter = new ObjectAttributeEmitter(O);
701 }
702
703 AttrEmitter->MaybeSwitchVendor("aeabi");
704
Jason W Kimdef9ac42010-10-06 22:36:46 +0000705 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000706
707 if (CPUString == "cortex-a8" ||
708 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000709 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000710 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
711 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
712 ARMBuildAttrs::ApplicationProfile);
713 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
714 ARMBuildAttrs::Allowed);
715 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
716 ARMBuildAttrs::AllowThumb32);
717 // Fixme: figure out when this is emitted.
718 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
719 // ARMBuildAttrs::AllowWMMXv1);
720 //
721
722 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000723 } else if (CPUString == "xscale") {
724 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
725 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
726 ARMBuildAttrs::Allowed);
727 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
728 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000729 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000730 // FIXME: Why these defaults?
731 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000732 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
733 ARMBuildAttrs::Allowed);
734 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
735 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000736 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000737
Renato Goline89a0532011-03-02 21:20:09 +0000738 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000739 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000740 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000741 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000742 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
743 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000744 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000745 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000746 /* If emitted for NEON, omit from VFP below, since you can have both
747 * NEON and VFP in build attributes but only one .fpu */
748 emitFPU = false;
749 }
750
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000751 /* VFPv4 + .fpu */
752 if (Subtarget->hasVFP4()) {
753 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
754 ARMBuildAttrs::AllowFPv4A);
755 if (emitFPU)
756 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
757
Renato Golin728ff0d2011-02-28 22:04:27 +0000758 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000759 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000760 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
761 ARMBuildAttrs::AllowFPv3A);
762 if (emitFPU)
763 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
764
765 /* VFPv2 + .fpu */
766 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000767 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
768 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000769 if (emitFPU)
770 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
771 }
772
773 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000774 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000775 if (Subtarget->hasNEON()) {
776 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
777 ARMBuildAttrs::Allowed);
778 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000779
780 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000782 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
783 ARMBuildAttrs::Allowed);
784 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
785 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000786 }
787
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000788 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000789 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
790 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000791 else
Jason W Kimf009a962011-02-07 00:49:53 +0000792 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
793 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000794
Jason W Kimf009a962011-02-07 00:49:53 +0000795 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000796 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000797 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
798 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000799
800 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000801 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000802 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
803 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000804 }
805 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000806
Jason W Kimf009a962011-02-07 00:49:53 +0000807 if (Subtarget->hasDivide())
808 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000809
810 AttrEmitter->Finish();
811 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000812}
813
Jason W Kim17b443d2010-10-11 23:01:44 +0000814void ARMAsmPrinter::emitARMAttributeSection() {
815 // <format-version>
816 // [ <section-length> "vendor-name"
817 // [ <file-tag> <size> <attribute>*
818 // | <section-tag> <size> <section-number>* 0 <attribute>*
819 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
820 // ]+
821 // ]*
822
823 if (OutStreamer.hasRawTextSupport())
824 return;
825
826 const ARMElfTargetObjectFile &TLOFELF =
827 static_cast<const ARMElfTargetObjectFile &>
828 (getObjFileLowering());
829
830 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000831
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000832 // Format version
833 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000834}
835
Jason W Kimdef9ac42010-10-06 22:36:46 +0000836//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000837
Jim Grosbach988ce092010-09-18 00:05:05 +0000838static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
839 unsigned LabelId, MCContext &Ctx) {
840
841 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
842 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
843 return Label;
844}
845
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000846static MCSymbolRefExpr::VariantKind
847getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
848 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000849 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
850 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
851 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
852 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
853 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
854 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
855 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000856 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000857}
858
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000859MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
860 bool isIndirect = Subtarget->isTargetDarwin() &&
861 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
862 if (!isIndirect)
863 return Mang->getSymbol(GV);
864
865 // FIXME: Remove this when Darwin transition to @GOT like syntax.
866 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
867 MachineModuleInfoMachO &MMIMachO =
868 MMI->getObjFileInfo<MachineModuleInfoMachO>();
869 MachineModuleInfoImpl::StubValueTy &StubSym =
870 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
871 MMIMachO.getGVStubEntry(MCSym);
872 if (StubSym.getPointer() == 0)
873 StubSym = MachineModuleInfoImpl::
874 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
875 return MCSym;
876}
877
Jim Grosbach5df08d82010-11-09 18:45:04 +0000878void ARMAsmPrinter::
879EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
880 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
881
882 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000883
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000884 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000885 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000886 SmallString<128> Str;
887 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000888 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000889 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000890 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000891 const BlockAddress *BA =
892 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
893 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000894 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000895 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000896 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000897 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000898 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000899 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000900 } else {
901 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000902 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
903 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000904 }
905
906 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000907 const MCExpr *Expr =
908 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
909 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000910
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000911 if (ACPV->getPCAdjustment()) {
912 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
913 getFunctionNumber(),
914 ACPV->getLabelId(),
915 OutContext);
916 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
917 PCRelExpr =
918 MCBinaryExpr::CreateAdd(PCRelExpr,
919 MCConstantExpr::Create(ACPV->getPCAdjustment(),
920 OutContext),
921 OutContext);
922 if (ACPV->mustAddCurrentAddress()) {
923 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
924 // label, so just emit a local label end reference that instead.
925 MCSymbol *DotSym = OutContext.CreateTempSymbol();
926 OutStreamer.EmitLabel(DotSym);
927 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
928 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000929 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000930 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000931 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000932 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000933}
934
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000935void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
936 unsigned Opcode = MI->getOpcode();
937 int OpNum = 1;
938 if (Opcode == ARM::BR_JTadd)
939 OpNum = 2;
940 else if (Opcode == ARM::BR_JTm)
941 OpNum = 3;
942
943 const MachineOperand &MO1 = MI->getOperand(OpNum);
944 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
945 unsigned JTI = MO1.getIndex();
946
947 // Emit a label for the jump table.
948 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
949 OutStreamer.EmitLabel(JTISymbol);
950
Jim Grosbach3e965312012-05-18 19:12:01 +0000951 // Mark the jump table as data-in-code.
952 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
953
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000954 // Emit each entry of the table.
955 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
956 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
957 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
958
959 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
960 MachineBasicBlock *MBB = JTBBs[i];
961 // Construct an MCExpr for the entry. We want a value of the form:
962 // (BasicBlockAddr - TableBeginAddr)
963 //
964 // For example, a table with entries jumping to basic blocks BB0 and BB1
965 // would look like:
966 // LJTI_0_0:
967 // .word (LBB0 - LJTI_0_0)
968 // .word (LBB1 - LJTI_0_0)
969 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
970
971 if (TM.getRelocationModel() == Reloc::PIC_)
972 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
973 OutContext),
974 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000975 // If we're generating a table of Thumb addresses in static relocation
976 // model, we need to add one to keep interworking correctly.
977 else if (AFI->isThumbFunction())
978 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
979 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000980 OutStreamer.EmitValue(Expr, 4);
981 }
Jim Grosbach3e965312012-05-18 19:12:01 +0000982 // Mark the end of jump table data-in-code region.
983 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000984}
985
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000986void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
987 unsigned Opcode = MI->getOpcode();
988 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
989 const MachineOperand &MO1 = MI->getOperand(OpNum);
990 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
991 unsigned JTI = MO1.getIndex();
992
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000993 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
994 OutStreamer.EmitLabel(JTISymbol);
995
996 // Emit each entry of the table.
997 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
998 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
999 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001000 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +00001001 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001002 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001003 // Mark the jump table as data-in-code.
1004 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1005 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001006 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001007 // Mark the jump table as data-in-code.
1008 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1009 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001010
1011 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1012 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001013 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1014 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001015 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001016 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001017 MCInst BrInst;
1018 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001019 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001020 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1021 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001022 OutStreamer.EmitInstruction(BrInst);
1023 continue;
1024 }
1025 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001026 // MCExpr for the entry. We want a value of the form:
1027 // (BasicBlockAddr - TableBeginAddr) / 2
1028 //
1029 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1030 // would look like:
1031 // LJTI_0_0:
1032 // .byte (LBB0 - LJTI_0_0) / 2
1033 // .byte (LBB1 - LJTI_0_0) / 2
1034 const MCExpr *Expr =
1035 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1036 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1037 OutContext);
1038 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1039 OutContext);
1040 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001041 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001042 // Mark the end of jump table data-in-code region. 32-bit offsets use
1043 // actual branch instructions here, so we don't mark those as a data-region
1044 // at all.
1045 if (OffsetWidth != 4)
1046 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001047}
1048
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001049void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1050 raw_ostream &OS) {
1051 unsigned NOps = MI->getNumOperands();
1052 assert(NOps==4);
1053 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1054 // cast away const; DIetc do not take const operands for some reason.
1055 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1056 OS << V.getName();
1057 OS << " <- ";
1058 // Frame address. Currently handles register +- offset only.
1059 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1060 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1061 OS << ']';
1062 OS << "+";
1063 printOperand(MI, NOps-2, OS);
1064}
1065
Jim Grosbach40edf732010-12-14 21:10:47 +00001066static void populateADROperands(MCInst &Inst, unsigned Dest,
1067 const MCSymbol *Label,
1068 unsigned pred, unsigned ccreg,
1069 MCContext &Ctx) {
1070 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1071 Inst.addOperand(MCOperand::CreateReg(Dest));
1072 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1073 // Add predicate operands.
1074 Inst.addOperand(MCOperand::CreateImm(pred));
1075 Inst.addOperand(MCOperand::CreateReg(ccreg));
1076}
1077
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001078void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1079 unsigned Opcode) {
1080 MCInst TmpInst;
1081
1082 // Emit the instruction as usual, just patch the opcode.
1083 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1084 TmpInst.setOpcode(Opcode);
1085 OutStreamer.EmitInstruction(TmpInst);
1086}
1087
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001088void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1089 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1090 "Only instruction which are involved into frame setup code are allowed");
1091
1092 const MachineFunction &MF = *MI->getParent()->getParent();
1093 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001094 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001095
1096 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001097 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001098 unsigned SrcReg, DstReg;
1099
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001100 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1101 // Two special cases:
1102 // 1) tPUSH does not have src/dst regs.
1103 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1104 // load. Yes, this is pretty fragile, but for now I don't see better
1105 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001106 SrcReg = DstReg = ARM::SP;
1107 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001108 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001109 DstReg = MI->getOperand(0).getReg();
1110 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001111
1112 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001113 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001114 // Register saves.
1115 assert(DstReg == ARM::SP &&
1116 "Only stack pointer as a destination reg is supported");
1117
1118 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001119 // Skip src & dst reg, and pred ops.
1120 unsigned StartOp = 2 + 2;
1121 // Use all the operands.
1122 unsigned NumOffset = 0;
1123
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001124 switch (Opc) {
1125 default:
1126 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001127 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001128 case ARM::tPUSH:
1129 // Special case here: no src & dst reg, but two extra imp ops.
1130 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001131 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001132 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001133 case ARM::VSTMDDB_UPD:
1134 assert(SrcReg == ARM::SP &&
1135 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001136 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1137 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001138 RegList.push_back(MI->getOperand(i).getReg());
1139 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001140 case ARM::STR_PRE_IMM:
1141 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001142 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001143 assert(MI->getOperand(2).getReg() == ARM::SP &&
1144 "Only stack pointer as a source reg is supported");
1145 RegList.push_back(SrcReg);
1146 break;
1147 }
1148 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1149 } else {
1150 // Changes of stack / frame pointer.
1151 if (SrcReg == ARM::SP) {
1152 int64_t Offset = 0;
1153 switch (Opc) {
1154 default:
1155 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001156 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001157 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001158 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001159 Offset = 0;
1160 break;
1161 case ARM::ADDri:
1162 Offset = -MI->getOperand(2).getImm();
1163 break;
1164 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001165 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001166 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001167 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001168 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001169 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001170 break;
1171 case ARM::tADDspi:
1172 case ARM::tADDrSPi:
1173 Offset = -MI->getOperand(2).getImm()*4;
1174 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001175 case ARM::tLDRpci: {
1176 // Grab the constpool index and check, whether it corresponds to
1177 // original or cloned constpool entry.
1178 unsigned CPI = MI->getOperand(1).getIndex();
1179 const MachineConstantPool *MCP = MF.getConstantPool();
1180 if (CPI >= MCP->getConstants().size())
1181 CPI = AFI.getOriginalCPIdx(CPI);
1182 assert(CPI != -1U && "Invalid constpool index");
1183
1184 // Derive the actual offset.
1185 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1186 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1187 // FIXME: Check for user, it should be "add" instruction!
1188 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001189 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001190 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001191 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001192
1193 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001194 // Set-up of the frame pointer. Positive values correspond to "add"
1195 // instruction.
1196 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001197 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001198 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001199 // instruction.
1200 OutStreamer.EmitPad(Offset);
1201 } else {
1202 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001203 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001204 }
1205 } else if (DstReg == ARM::SP) {
1206 // FIXME: .movsp goes here
1207 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001208 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001209 }
1210 else {
1211 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001212 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001213 }
1214 }
1215}
1216
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001217extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001218
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001219// Simple pseudo-instructions have their lowering (with expansion to real
1220// instructions) auto-generated.
1221#include "ARMGenMCPseudoLowering.inc"
1222
Jim Grosbachb454cda2010-09-29 15:23:40 +00001223void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001224 // If we just ended a constant pool, mark it as such.
1225 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1226 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1227 InConstantPool = false;
1228 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001229
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001230 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001231 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001232 EmitUnwindingInstruction(MI);
1233
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001234 // Do any auto-generated pseudo lowerings.
1235 if (emitPseudoExpansionLowering(OutStreamer, MI))
1236 return;
1237
Andrew Trick3be654f2011-09-21 02:20:46 +00001238 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1239 "Pseudo flag setting opcode should be expanded early");
1240
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001241 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001242 unsigned Opc = MI->getOpcode();
1243 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001244 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001245 case ARM::DBG_VALUE: {
1246 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1247 SmallString<128> TmpStr;
1248 raw_svector_ostream OS(TmpStr);
1249 PrintDebugValueComment(MI, OS);
1250 OutStreamer.EmitRawText(StringRef(OS.str()));
1251 }
1252 return;
1253 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001254 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001255 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001256 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001257 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001258 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001259 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1260 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1261 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001262 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1263 GetCPISymbol(MI->getOperand(1).getIndex()),
1264 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1265 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001266 OutStreamer.EmitInstruction(TmpInst);
1267 return;
1268 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001269 case ARM::LEApcrelJT:
1270 case ARM::tLEApcrelJT:
1271 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001272 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001273 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1274 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1275 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001276 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1277 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1278 MI->getOperand(2).getImm()),
1279 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1280 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001281 OutStreamer.EmitInstruction(TmpInst);
1282 return;
1283 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001284 // Darwin call instructions are just normal call instructions with different
1285 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001286 case ARM::BX_CALL: {
1287 {
1288 MCInst TmpInst;
1289 TmpInst.setOpcode(ARM::MOVr);
1290 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1291 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1292 // Add predicate operands.
1293 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1294 TmpInst.addOperand(MCOperand::CreateReg(0));
1295 // Add 's' bit operand (always reg0 for this)
1296 TmpInst.addOperand(MCOperand::CreateReg(0));
1297 OutStreamer.EmitInstruction(TmpInst);
1298 }
1299 {
1300 MCInst TmpInst;
1301 TmpInst.setOpcode(ARM::BX);
1302 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1303 OutStreamer.EmitInstruction(TmpInst);
1304 }
1305 return;
1306 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001307 case ARM::tBX_CALL: {
1308 {
1309 MCInst TmpInst;
1310 TmpInst.setOpcode(ARM::tMOVr);
1311 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1312 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001313 // Add predicate operands.
1314 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1315 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001316 OutStreamer.EmitInstruction(TmpInst);
1317 }
1318 {
1319 MCInst TmpInst;
1320 TmpInst.setOpcode(ARM::tBX);
1321 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1322 // Add predicate operands.
1323 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1324 TmpInst.addOperand(MCOperand::CreateReg(0));
1325 OutStreamer.EmitInstruction(TmpInst);
1326 }
1327 return;
1328 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001329 case ARM::BMOVPCRX_CALL: {
1330 {
1331 MCInst TmpInst;
1332 TmpInst.setOpcode(ARM::MOVr);
1333 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1334 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1335 // Add predicate operands.
1336 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1337 TmpInst.addOperand(MCOperand::CreateReg(0));
1338 // Add 's' bit operand (always reg0 for this)
1339 TmpInst.addOperand(MCOperand::CreateReg(0));
1340 OutStreamer.EmitInstruction(TmpInst);
1341 }
1342 {
1343 MCInst TmpInst;
1344 TmpInst.setOpcode(ARM::MOVr);
1345 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1346 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1347 // Add predicate operands.
1348 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1349 TmpInst.addOperand(MCOperand::CreateReg(0));
1350 // Add 's' bit operand (always reg0 for this)
1351 TmpInst.addOperand(MCOperand::CreateReg(0));
1352 OutStreamer.EmitInstruction(TmpInst);
1353 }
1354 return;
1355 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001356 case ARM::BMOVPCB_CALL: {
1357 {
1358 MCInst TmpInst;
1359 TmpInst.setOpcode(ARM::MOVr);
1360 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1361 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1362 // Add predicate operands.
1363 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1364 TmpInst.addOperand(MCOperand::CreateReg(0));
1365 // Add 's' bit operand (always reg0 for this)
1366 TmpInst.addOperand(MCOperand::CreateReg(0));
1367 OutStreamer.EmitInstruction(TmpInst);
1368 }
1369 {
1370 MCInst TmpInst;
1371 TmpInst.setOpcode(ARM::Bcc);
1372 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1373 MCSymbol *GVSym = Mang->getSymbol(GV);
1374 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1375 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1376 // Add predicate operands.
1377 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1378 TmpInst.addOperand(MCOperand::CreateReg(0));
1379 OutStreamer.EmitInstruction(TmpInst);
1380 }
1381 return;
1382 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001383 case ARM::t2BMOVPCB_CALL: {
1384 {
1385 MCInst TmpInst;
1386 TmpInst.setOpcode(ARM::tMOVr);
1387 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1388 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1389 // Add predicate operands.
1390 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1391 TmpInst.addOperand(MCOperand::CreateReg(0));
1392 OutStreamer.EmitInstruction(TmpInst);
1393 }
1394 {
1395 MCInst TmpInst;
1396 TmpInst.setOpcode(ARM::t2B);
1397 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1398 MCSymbol *GVSym = Mang->getSymbol(GV);
1399 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1400 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1401 // Add predicate operands.
1402 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1403 TmpInst.addOperand(MCOperand::CreateReg(0));
1404 OutStreamer.EmitInstruction(TmpInst);
1405 }
1406 return;
1407 }
Evan Cheng53519f02011-01-21 18:55:51 +00001408 case ARM::MOVi16_ga_pcrel:
1409 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001410 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001411 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001412 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1413
Evan Cheng53519f02011-01-21 18:55:51 +00001414 unsigned TF = MI->getOperand(1).getTargetFlags();
1415 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001416 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1417 MCSymbol *GVSym = GetARMGVSymbol(GV);
1418 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001419 if (isPIC) {
1420 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1421 getFunctionNumber(),
1422 MI->getOperand(2).getImm(), OutContext);
1423 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1424 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1425 const MCExpr *PCRelExpr =
1426 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1427 MCBinaryExpr::CreateAdd(LabelSymExpr,
1428 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001429 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001430 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1431 } else {
1432 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1433 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1434 }
1435
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001436 // Add predicate operands.
1437 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1438 TmpInst.addOperand(MCOperand::CreateReg(0));
1439 // Add 's' bit operand (always reg0 for this)
1440 TmpInst.addOperand(MCOperand::CreateReg(0));
1441 OutStreamer.EmitInstruction(TmpInst);
1442 return;
1443 }
Evan Cheng53519f02011-01-21 18:55:51 +00001444 case ARM::MOVTi16_ga_pcrel:
1445 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001446 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001447 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1448 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001449 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1450 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1451
Evan Cheng53519f02011-01-21 18:55:51 +00001452 unsigned TF = MI->getOperand(2).getTargetFlags();
1453 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001454 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1455 MCSymbol *GVSym = GetARMGVSymbol(GV);
1456 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001457 if (isPIC) {
1458 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1459 getFunctionNumber(),
1460 MI->getOperand(3).getImm(), OutContext);
1461 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1462 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1463 const MCExpr *PCRelExpr =
1464 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1465 MCBinaryExpr::CreateAdd(LabelSymExpr,
1466 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001467 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001468 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1469 } else {
1470 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1471 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1472 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001473 // Add predicate operands.
1474 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1475 TmpInst.addOperand(MCOperand::CreateReg(0));
1476 // Add 's' bit operand (always reg0 for this)
1477 TmpInst.addOperand(MCOperand::CreateReg(0));
1478 OutStreamer.EmitInstruction(TmpInst);
1479 return;
1480 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001481 case ARM::tPICADD: {
1482 // This is a pseudo op for a label + instruction sequence, which looks like:
1483 // LPC0:
1484 // add r0, pc
1485 // This adds the address of LPC0 to r0.
1486
1487 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001488 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1489 getFunctionNumber(), MI->getOperand(2).getImm(),
1490 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001491
1492 // Form and emit the add.
1493 MCInst AddInst;
1494 AddInst.setOpcode(ARM::tADDhirr);
1495 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1496 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1497 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1498 // Add predicate operands.
1499 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1500 AddInst.addOperand(MCOperand::CreateReg(0));
1501 OutStreamer.EmitInstruction(AddInst);
1502 return;
1503 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001504 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001505 // This is a pseudo op for a label + instruction sequence, which looks like:
1506 // LPC0:
1507 // add r0, pc, r0
1508 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001509
Chris Lattner4d152222009-10-19 22:23:04 +00001510 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001511 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1512 getFunctionNumber(), MI->getOperand(2).getImm(),
1513 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001514
Jim Grosbachf3f09522010-09-14 21:05:34 +00001515 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001516 MCInst AddInst;
1517 AddInst.setOpcode(ARM::ADDrr);
1518 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1519 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1520 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001521 // Add predicate operands.
1522 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1523 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1524 // Add 's' bit operand (always reg0 for this)
1525 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001526 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001527 return;
1528 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001529 case ARM::PICSTR:
1530 case ARM::PICSTRB:
1531 case ARM::PICSTRH:
1532 case ARM::PICLDR:
1533 case ARM::PICLDRB:
1534 case ARM::PICLDRH:
1535 case ARM::PICLDRSB:
1536 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001537 // This is a pseudo op for a label + instruction sequence, which looks like:
1538 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001539 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001540 // The LCP0 label is referenced by a constant pool entry in order to get
1541 // a PC-relative address at the ldr instruction.
1542
1543 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001544 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1545 getFunctionNumber(), MI->getOperand(2).getImm(),
1546 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001547
1548 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001549 unsigned Opcode;
1550 switch (MI->getOpcode()) {
1551 default:
1552 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001553 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1554 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001555 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001556 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001557 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001558 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1559 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1560 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1561 }
1562 MCInst LdStInst;
1563 LdStInst.setOpcode(Opcode);
1564 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1565 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1566 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1567 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001568 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001569 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1570 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1571 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001572
1573 return;
1574 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001575 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001576 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1577 /// in the function. The first operand is the ID# for this instruction, the
1578 /// second is the index into the MachineConstantPool that this is, the third
1579 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001580 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001581 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1582 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1583
Jim Grosbach3e965312012-05-18 19:12:01 +00001584 // If this is the first entry of the pool, mark it.
1585 if (!InConstantPool) {
1586 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1587 InConstantPool = true;
1588 }
1589
Chris Lattner1b46f432010-01-23 07:00:21 +00001590 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001591
1592 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1593 if (MCPE.isMachineConstantPoolEntry())
1594 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1595 else
1596 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001597 return;
1598 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001599 case ARM::t2BR_JT: {
1600 // Lower and emit the instruction itself, then the jump table following it.
1601 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001602 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001603 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1604 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1605 // Add predicate operands.
1606 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1607 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001608 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001609 // Output the data for the jump table itself
1610 EmitJump2Table(MI);
1611 return;
1612 }
1613 case ARM::t2TBB_JT: {
1614 // Lower and emit the instruction itself, then the jump table following it.
1615 MCInst TmpInst;
1616
1617 TmpInst.setOpcode(ARM::t2TBB);
1618 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1619 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1620 // Add predicate operands.
1621 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1622 TmpInst.addOperand(MCOperand::CreateReg(0));
1623 OutStreamer.EmitInstruction(TmpInst);
1624 // Output the data for the jump table itself
1625 EmitJump2Table(MI);
1626 // Make sure the next instruction is 2-byte aligned.
1627 EmitAlignment(1);
1628 return;
1629 }
1630 case ARM::t2TBH_JT: {
1631 // Lower and emit the instruction itself, then the jump table following it.
1632 MCInst TmpInst;
1633
1634 TmpInst.setOpcode(ARM::t2TBH);
1635 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1636 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1637 // Add predicate operands.
1638 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1639 TmpInst.addOperand(MCOperand::CreateReg(0));
1640 OutStreamer.EmitInstruction(TmpInst);
1641 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001642 EmitJump2Table(MI);
1643 return;
1644 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001645 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001646 case ARM::BR_JTr: {
1647 // Lower and emit the instruction itself, then the jump table following it.
1648 // mov pc, target
1649 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001650 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001651 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001652 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001653 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1654 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1655 // Add predicate operands.
1656 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1657 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001658 // Add 's' bit operand (always reg0 for this)
1659 if (Opc == ARM::MOVr)
1660 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001661 OutStreamer.EmitInstruction(TmpInst);
1662
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001663 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001664 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001665 EmitAlignment(2);
1666
Jim Grosbach2dc77682010-11-29 18:37:44 +00001667 // Output the data for the jump table itself
1668 EmitJumpTable(MI);
1669 return;
1670 }
1671 case ARM::BR_JTm: {
1672 // Lower and emit the instruction itself, then the jump table following it.
1673 // ldr pc, target
1674 MCInst TmpInst;
1675 if (MI->getOperand(1).getReg() == 0) {
1676 // literal offset
1677 TmpInst.setOpcode(ARM::LDRi12);
1678 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1679 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1680 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1681 } else {
1682 TmpInst.setOpcode(ARM::LDRrs);
1683 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1684 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1685 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1686 TmpInst.addOperand(MCOperand::CreateImm(0));
1687 }
1688 // Add predicate operands.
1689 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1690 TmpInst.addOperand(MCOperand::CreateReg(0));
1691 OutStreamer.EmitInstruction(TmpInst);
1692
1693 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001694 EmitJumpTable(MI);
1695 return;
1696 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001697 case ARM::BR_JTadd: {
1698 // Lower and emit the instruction itself, then the jump table following it.
1699 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001700 MCInst TmpInst;
1701 TmpInst.setOpcode(ARM::ADDrr);
1702 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1703 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1704 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001705 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001706 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1707 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001708 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001709 TmpInst.addOperand(MCOperand::CreateReg(0));
1710 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001711
1712 // Output the data for the jump table itself
1713 EmitJumpTable(MI);
1714 return;
1715 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001716 case ARM::TRAP: {
1717 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1718 // FIXME: Remove this special case when they do.
1719 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001720 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001721 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001722 OutStreamer.AddComment("trap");
1723 OutStreamer.EmitIntValue(Val, 4);
1724 return;
1725 }
1726 break;
1727 }
1728 case ARM::tTRAP: {
1729 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1730 // FIXME: Remove this special case when they do.
1731 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001732 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001733 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001734 OutStreamer.AddComment("trap");
1735 OutStreamer.EmitIntValue(Val, 2);
1736 return;
1737 }
1738 break;
1739 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001740 case ARM::t2Int_eh_sjlj_setjmp:
1741 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001742 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001743 // Two incoming args: GPR:$src, GPR:$val
1744 // mov $val, pc
1745 // adds $val, #7
1746 // str $val, [$src, #4]
1747 // movs r0, #0
1748 // b 1f
1749 // movs r0, #1
1750 // 1:
1751 unsigned SrcReg = MI->getOperand(0).getReg();
1752 unsigned ValReg = MI->getOperand(1).getReg();
1753 MCSymbol *Label = GetARMSJLJEHLabel();
1754 {
1755 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001756 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001757 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1758 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001759 // Predicate.
1760 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1761 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001762 OutStreamer.AddComment("eh_setjmp begin");
1763 OutStreamer.EmitInstruction(TmpInst);
1764 }
1765 {
1766 MCInst TmpInst;
1767 TmpInst.setOpcode(ARM::tADDi3);
1768 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1769 // 's' bit operand
1770 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1771 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1772 TmpInst.addOperand(MCOperand::CreateImm(7));
1773 // Predicate.
1774 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1775 TmpInst.addOperand(MCOperand::CreateReg(0));
1776 OutStreamer.EmitInstruction(TmpInst);
1777 }
1778 {
1779 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001780 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001781 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1782 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1783 // The offset immediate is #4. The operand value is scaled by 4 for the
1784 // tSTR instruction.
1785 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001786 // Predicate.
1787 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1788 TmpInst.addOperand(MCOperand::CreateReg(0));
1789 OutStreamer.EmitInstruction(TmpInst);
1790 }
1791 {
1792 MCInst TmpInst;
1793 TmpInst.setOpcode(ARM::tMOVi8);
1794 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1795 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1796 TmpInst.addOperand(MCOperand::CreateImm(0));
1797 // Predicate.
1798 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1799 TmpInst.addOperand(MCOperand::CreateReg(0));
1800 OutStreamer.EmitInstruction(TmpInst);
1801 }
1802 {
1803 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1804 MCInst TmpInst;
1805 TmpInst.setOpcode(ARM::tB);
1806 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001807 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1808 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001809 OutStreamer.EmitInstruction(TmpInst);
1810 }
1811 {
1812 MCInst TmpInst;
1813 TmpInst.setOpcode(ARM::tMOVi8);
1814 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1815 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1816 TmpInst.addOperand(MCOperand::CreateImm(1));
1817 // Predicate.
1818 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1819 TmpInst.addOperand(MCOperand::CreateReg(0));
1820 OutStreamer.AddComment("eh_setjmp end");
1821 OutStreamer.EmitInstruction(TmpInst);
1822 }
1823 OutStreamer.EmitLabel(Label);
1824 return;
1825 }
1826
Jim Grosbach45390082010-09-23 23:33:56 +00001827 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001828 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001829 // Two incoming args: GPR:$src, GPR:$val
1830 // add $val, pc, #8
1831 // str $val, [$src, #+4]
1832 // mov r0, #0
1833 // add pc, pc, #0
1834 // mov r0, #1
1835 unsigned SrcReg = MI->getOperand(0).getReg();
1836 unsigned ValReg = MI->getOperand(1).getReg();
1837
1838 {
1839 MCInst TmpInst;
1840 TmpInst.setOpcode(ARM::ADDri);
1841 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1842 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1843 TmpInst.addOperand(MCOperand::CreateImm(8));
1844 // Predicate.
1845 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1846 TmpInst.addOperand(MCOperand::CreateReg(0));
1847 // 's' bit operand (always reg0 for this).
1848 TmpInst.addOperand(MCOperand::CreateReg(0));
1849 OutStreamer.AddComment("eh_setjmp begin");
1850 OutStreamer.EmitInstruction(TmpInst);
1851 }
1852 {
1853 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001854 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001855 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1856 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001857 TmpInst.addOperand(MCOperand::CreateImm(4));
1858 // Predicate.
1859 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1860 TmpInst.addOperand(MCOperand::CreateReg(0));
1861 OutStreamer.EmitInstruction(TmpInst);
1862 }
1863 {
1864 MCInst TmpInst;
1865 TmpInst.setOpcode(ARM::MOVi);
1866 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1867 TmpInst.addOperand(MCOperand::CreateImm(0));
1868 // Predicate.
1869 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1870 TmpInst.addOperand(MCOperand::CreateReg(0));
1871 // 's' bit operand (always reg0 for this).
1872 TmpInst.addOperand(MCOperand::CreateReg(0));
1873 OutStreamer.EmitInstruction(TmpInst);
1874 }
1875 {
1876 MCInst TmpInst;
1877 TmpInst.setOpcode(ARM::ADDri);
1878 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1879 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1880 TmpInst.addOperand(MCOperand::CreateImm(0));
1881 // Predicate.
1882 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1883 TmpInst.addOperand(MCOperand::CreateReg(0));
1884 // 's' bit operand (always reg0 for this).
1885 TmpInst.addOperand(MCOperand::CreateReg(0));
1886 OutStreamer.EmitInstruction(TmpInst);
1887 }
1888 {
1889 MCInst TmpInst;
1890 TmpInst.setOpcode(ARM::MOVi);
1891 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1892 TmpInst.addOperand(MCOperand::CreateImm(1));
1893 // Predicate.
1894 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1895 TmpInst.addOperand(MCOperand::CreateReg(0));
1896 // 's' bit operand (always reg0 for this).
1897 TmpInst.addOperand(MCOperand::CreateReg(0));
1898 OutStreamer.AddComment("eh_setjmp end");
1899 OutStreamer.EmitInstruction(TmpInst);
1900 }
1901 return;
1902 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001903 case ARM::Int_eh_sjlj_longjmp: {
1904 // ldr sp, [$src, #8]
1905 // ldr $scratch, [$src, #4]
1906 // ldr r7, [$src]
1907 // bx $scratch
1908 unsigned SrcReg = MI->getOperand(0).getReg();
1909 unsigned ScratchReg = MI->getOperand(1).getReg();
1910 {
1911 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001912 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001913 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1914 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001915 TmpInst.addOperand(MCOperand::CreateImm(8));
1916 // Predicate.
1917 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1918 TmpInst.addOperand(MCOperand::CreateReg(0));
1919 OutStreamer.EmitInstruction(TmpInst);
1920 }
1921 {
1922 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001923 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001924 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1925 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001926 TmpInst.addOperand(MCOperand::CreateImm(4));
1927 // Predicate.
1928 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1929 TmpInst.addOperand(MCOperand::CreateReg(0));
1930 OutStreamer.EmitInstruction(TmpInst);
1931 }
1932 {
1933 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001934 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001935 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1936 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001937 TmpInst.addOperand(MCOperand::CreateImm(0));
1938 // Predicate.
1939 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1940 TmpInst.addOperand(MCOperand::CreateReg(0));
1941 OutStreamer.EmitInstruction(TmpInst);
1942 }
1943 {
1944 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001945 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001946 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1947 // Predicate.
1948 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1949 TmpInst.addOperand(MCOperand::CreateReg(0));
1950 OutStreamer.EmitInstruction(TmpInst);
1951 }
1952 return;
1953 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001954 case ARM::tInt_eh_sjlj_longjmp: {
1955 // ldr $scratch, [$src, #8]
1956 // mov sp, $scratch
1957 // ldr $scratch, [$src, #4]
1958 // ldr r7, [$src]
1959 // bx $scratch
1960 unsigned SrcReg = MI->getOperand(0).getReg();
1961 unsigned ScratchReg = MI->getOperand(1).getReg();
1962 {
1963 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001964 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001965 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1966 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1967 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001968 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001969 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001970 // Predicate.
1971 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1972 TmpInst.addOperand(MCOperand::CreateReg(0));
1973 OutStreamer.EmitInstruction(TmpInst);
1974 }
1975 {
1976 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001977 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001978 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1979 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1980 // Predicate.
1981 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1982 TmpInst.addOperand(MCOperand::CreateReg(0));
1983 OutStreamer.EmitInstruction(TmpInst);
1984 }
1985 {
1986 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001987 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001988 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1989 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1990 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001991 // Predicate.
1992 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1993 TmpInst.addOperand(MCOperand::CreateReg(0));
1994 OutStreamer.EmitInstruction(TmpInst);
1995 }
1996 {
1997 MCInst TmpInst;
Bob Wilson93abbc22012-04-07 16:51:59 +00001998 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001999 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
2000 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Bob Wilson93abbc22012-04-07 16:51:59 +00002001 TmpInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002002 // Predicate.
2003 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2004 TmpInst.addOperand(MCOperand::CreateReg(0));
2005 OutStreamer.EmitInstruction(TmpInst);
2006 }
2007 {
2008 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00002009 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002010 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2011 // Predicate.
2012 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2013 TmpInst.addOperand(MCOperand::CreateReg(0));
2014 OutStreamer.EmitInstruction(TmpInst);
2015 }
2016 return;
2017 }
Chris Lattner97f06932009-10-19 20:20:46 +00002018 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00002019
Chris Lattner97f06932009-10-19 20:20:46 +00002020 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00002021 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00002022
Chris Lattner850d2e22010-02-03 01:16:28 +00002023 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00002024}
Daniel Dunbar2685a292009-10-20 05:15:36 +00002025
2026//===----------------------------------------------------------------------===//
2027// Target Registry Stuff
2028//===----------------------------------------------------------------------===//
2029
Daniel Dunbar2685a292009-10-20 05:15:36 +00002030// Force static initialization.
2031extern "C" void LLVMInitializeARMAsmPrinter() {
2032 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
2033 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00002034}