blob: 212cb78624b225175ba174c5386f74d8dfe02707 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengd82fae32010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016#include "X86.h"
17#include "X86InstrBuilder.h"
18#include "X86ISelLowering.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86TargetMachine.h"
Chris Lattner8886dc22009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CallingConv.h"
22#include "llvm/Constants.h"
23#include "llvm/DerivedTypes.h"
Chris Lattnerec7cfd42009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/GlobalVariable.h"
26#include "llvm/Function.h"
Chris Lattner7fce21c2009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/Intrinsics.h"
Owen Anderson6361f972009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner25525cd2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner541d8902010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattner82411c42010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbarbb6c3dc2010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattner82411c42010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattner82411c42010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng75184a92007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengd82fae32010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattner82411c42010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattner82411c42010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendling024a32b2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattner82411c42010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052using namespace llvm;
Bill Wendling024a32b2010-03-12 19:20:40 +000053using namespace dwarf;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
Evan Chengd82fae32010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang1f292322008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000059
Evan Cheng2aea0b42008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersonac9de032009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng2aea0b42008-04-25 19:11:04 +000063
Chris Lattnerc4c40a92009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
65 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
66 default: llvm_unreachable("unknown subtarget type");
67 case X86Subtarget::isDarwin:
Bill Wendling9a80c2e2010-03-15 19:04:37 +000068 if (TM.getSubtarget<X86Subtarget>().is64Bit())
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikovdf708fc2010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Chris Lattnerc4c40a92009-07-28 03:13:23 +000071 case X86Subtarget::isELF:
Anton Korobeynikovd779bcb2010-02-15 22:35:59 +000072 if (TM.getSubtarget<X86Subtarget>().is64Bit())
73 return new X8664_ELFTargetObjectFile(TM);
74 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerc4c40a92009-07-28 03:13:23 +000075 case X86Subtarget::isMingw:
76 case X86Subtarget::isCygwin:
77 case X86Subtarget::isWindows:
78 return new TargetLoweringObjectFileCOFF();
79 }
Chris Lattnerc4c40a92009-07-28 03:13:23 +000080}
81
Dan Gohmanb41dfba2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000085 X86ScalarSSEf64 = Subtarget->hasSSE2();
86 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000088
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000090 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091
92 // Set up the TargetLowering object.
93
94 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000095 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +000096 setBooleanContents(ZeroOrOneBooleanContent);
Evan Chenga9d350e2010-05-19 20:19:50 +000097 setSchedulingPreference(Sched::RegPressure);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 setStackPointerRegisterToSaveRestore(X86StackPtr);
99
100 if (Subtarget->isTargetDarwin()) {
101 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
102 setUseUnderscoreSetJmp(false);
103 setUseUnderscoreLongJmp(false);
104 } else if (Subtarget->isTargetMingw()) {
105 // MS runtime is weird: it exports _setjmp, but longjmp!
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(false);
108 } else {
109 setUseUnderscoreSetJmp(true);
110 setUseUnderscoreLongJmp(true);
111 }
Scott Michel91099d62009-02-17 22:15:04 +0000112
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113 // Set up the register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohmanfe403582010-04-30 18:30:26 +0000115 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000118 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121
Scott Michel91099d62009-02-17 22:15:04 +0000122 // We don't accept any truncstore of integer registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohmanfe403582010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohmanfe403582010-04-30 18:30:26 +0000126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng71343822008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000137
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143
144 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
Dale Johannesen58d8a702010-05-15 18:51:12 +0000148 // We have an algorithm for SSE2->double, and we turn this into a
149 // 64-bit FILD followed by conditional FADD for other targets.
150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000151 // We have an algorithm for SSE2, and we turn this into a 64-bit
152 // FILD for other targets.
Dale Johannesen58d8a702010-05-15 18:51:12 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 }
155
156 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
157 // this operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
159 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000160
Devang Patel3c233642009-06-05 18:48:29 +0000161 if (!UseSoftFloat) {
Bill Wendling6b42d012009-03-13 08:41:47 +0000162 // SSE has no i16 to fp conversion, only i32
163 if (X86ScalarSSEf32) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000165 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000167 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000170 }
Dale Johannesen2fc20782007-09-14 22:26:36 +0000171 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 }
175
Dale Johannesen958b08b2007-09-19 23:55:34 +0000176 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
177 // are Legal, f80 is custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180
181 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
182 // this operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
184 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000186 if (X86ScalarSSEf32) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000188 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
192 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 }
194
195 // Handle FP_TO_UINT by promoting the destination to a larger signed
196 // conversion.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200
201 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000204 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000205 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 // Expand FP_TO_UINT into a select.
207 // FIXME: We would like to use a Custom expander here eventually to do
208 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210 else
Eli Friedman8c3cb582009-05-23 09:59:16 +0000211 // With SSE3 we can use fisttpll to convert to a signed i64; without
212 // SSE, we're stuck with a fistpll.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 }
215
216 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesen6d730c02010-05-21 18:44:47 +0000217 if (!X86ScalarSSEf64) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
219 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesenb1b0c842010-05-21 18:40:15 +0000220 if (Subtarget->is64Bit()) {
Dale Johannesenda2f3542010-05-21 00:52:33 +0000221 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesenb1b0c842010-05-21 18:40:15 +0000222 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
223 if (Subtarget->hasMMX() && !DisableMMX)
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
225 else
226 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesenda2f3542010-05-21 00:52:33 +0000227 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 }
229
Dan Gohman8450d862008-02-18 19:34:53 +0000230 // Scalar integer divide and remainder are lowered to use operations that
231 // produce two results, to match the available instructions. This exposes
232 // the two-result form to trivial CSE, which is able to combine x/y and x%y
233 // into a single instruction.
234 //
235 // Scalar integer multiply-high is also lowered to use two-result
236 // operations, to match the available instructions. However, plain multiply
237 // (low) operations are left as Legal, as there are single-result
238 // instructions for this in x86. Using the two-result multiply instructions
239 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000240 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
241 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
242 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::SREM , MVT::i8 , Expand);
245 setOperationAction(ISD::UREM , MVT::i8 , Expand);
246 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
247 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
248 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::SREM , MVT::i16 , Expand);
251 setOperationAction(ISD::UREM , MVT::i16 , Expand);
252 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
253 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
254 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::SREM , MVT::i32 , Expand);
257 setOperationAction(ISD::UREM , MVT::i32 , Expand);
258 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
259 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
260 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::SREM , MVT::i64 , Expand);
263 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000264
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000265 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
266 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
267 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
268 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
274 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f64 , Expand);
277 setOperationAction(ISD::FREM , MVT::f80 , Expand);
278 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000279
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000280 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohmanfe403582010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 }
294
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000295 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
296 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297
298 // These should be promoted to a larger select which is supported.
Dan Gohman29b998f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 // X86 wants to expand cmov itself.
Dan Gohman29b998f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohmanfe403582010-04-30 18:30:26 +0000302 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohmanfe403582010-04-30 18:30:26 +0000308 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000317 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318
319 // Darwin ABI issue.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000320 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
321 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000324 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000325 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
326 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohman064403e2009-10-30 01:28:02 +0000327 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000329 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
330 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
331 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
332 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohman064403e2009-10-30 01:28:02 +0000333 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 }
335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000343 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344
Evan Cheng8d51ab32008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000347
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Jim Grosbachcdee6d12010-06-23 16:25:07 +0000350 // On X86 and X86-64, atomic operations are lowered to locked instructions.
351 // Locked instructions, in turn, have implicit fence semantics (all memory
352 // operations are flushed before issuing the locked instruction, and they
353 // are not buffered), so we can fold away the common pattern of
354 // fence-atomic-fence.
355 setShouldFoldAtomicFences(true);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000356
Mon P Wang078a62d2008-05-05 19:05:59 +0000357 // Expand certain atomics
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
361 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000362
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000367
Dale Johannesenf160d802008-10-02 18:53:47 +0000368 if (!Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000376 }
377
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 // FIXME - use subtarget debug flags
379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000382 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000383 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
387 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
388 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 setExceptionPointerRegister(X86::RAX);
391 setExceptionSelectorRegister(X86::RDX);
392 } else {
393 setExceptionPointerRegister(X86::EAX);
394 setExceptionSelectorRegister(X86::EDX);
395 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000398
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000400
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000402
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART , MVT::Other, Custom);
405 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000406 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VAARG , MVT::Other, Custom);
408 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000409 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VAARG , MVT::Other, Expand);
411 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000412 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000414 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
415 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 if (Subtarget->isTargetCygMing())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422
Evan Cheng0b84fe12009-02-13 22:36:38 +0000423 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000424 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428
429 // Use ANDPD to simulate FABS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000430 setOperationAction(ISD::FABS , MVT::f64, Custom);
431 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432
433 // Use XORP to simulate FNEG.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FNEG , MVT::f64, Custom);
435 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436
437 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440
441 // We don't support sin/cos/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FSIN , MVT::f64, Expand);
443 setOperationAction(ISD::FCOS , MVT::f64, Expand);
444 setOperationAction(ISD::FSIN , MVT::f32, Expand);
445 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
447 // Expand FP immediates into loads from the stack, except for the special
448 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0)); // xorpd
450 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Cheng0b84fe12009-02-13 22:36:38 +0000451 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000452 // Use SSE for f32, x87 for f64.
453 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000454 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
455 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000456
457 // Use ANDPS to simulate FABS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000458 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000459
460 // Use XORP to simulate FNEG.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000462
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000463 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000464
465 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000468
469 // We don't support sin/cos/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FSIN , MVT::f32, Expand);
471 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000472
Nate Begemane2ba64f2008-02-14 08:57:00 +0000473 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000474 addLegalFPImmediate(APFloat(+0.0f)); // xorps
475 addLegalFPImmediate(APFloat(+0.0)); // FLD0
476 addLegalFPImmediate(APFloat(+1.0)); // FLD1
477 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
478 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
479
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000480 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000483 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000484 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000485 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000487 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
488 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000490 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
491 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000494
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
497 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000499 addLegalFPImmediate(APFloat(+0.0)); // FLD0
500 addLegalFPImmediate(APFloat(+1.0)); // FLD1
501 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
502 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000503 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 }
508
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000509 // Long double always uses X87.
Evan Chenge738dc32009-03-26 23:06:32 +0000510 if (!UseSoftFloat) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000511 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
512 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
513 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000514 {
515 bool ignored;
516 APFloat TmpFlt(+0.0);
517 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt); // FLD0
520 TmpFlt.changeSign();
521 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
522 APFloat TmpFlt2(+1.0);
523 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt2); // FLD1
526 TmpFlt2.changeSign();
527 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
528 }
Scott Michel91099d62009-02-17 22:15:04 +0000529
Evan Cheng0b84fe12009-02-13 22:36:38 +0000530 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
532 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000533 }
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000534 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000535
Dan Gohman2f7b1982007-10-11 23:21:31 +0000536 // Always use a library call for pow.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000540
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FLOG, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000546
Mon P Wanga5a239f2008-11-06 05:31:54 +0000547 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000548 // (for widening) or expand (for scalarization). Then we will selectively
549 // turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000550 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
551 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
552 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman9d501bd2009-12-11 21:31:27 +0000600 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohmanc6cfdd32009-12-14 23:40:38 +0000601 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
605 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
606 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
607 setTruncStoreAction((MVT::SimpleValueType)VT,
608 (MVT::SimpleValueType)InnerVT, Expand);
609 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
611 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 }
613
Evan Cheng0b84fe12009-02-13 22:36:38 +0000614 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
615 // with -msoft-float, disable use of MMX as well.
Evan Chenge738dc32009-03-26 23:06:32 +0000616 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen9413edc2010-04-20 22:34:09 +0000617 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
619 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnerd33a8af2010-07-04 22:57:10 +0000620
Dale Johannesen9413edc2010-04-20 22:34:09 +0000621 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000623 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
624 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
625 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
626 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000628 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
629 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
630 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
631 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000633 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
634 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000636 setOperationAction(ISD::AND, MVT::v8i8, Promote);
637 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v4i16, Promote);
639 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v2i32, Promote);
641 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
642 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000644 setOperationAction(ISD::OR, MVT::v8i8, Promote);
645 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v4i16, Promote);
647 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v2i32, Promote);
649 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
650 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000652 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
657 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
658 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000660 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
664 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
665 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000668 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
670 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000671 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
680 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000681
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000682 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000683
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000684 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
685 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
686 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
687 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesenda2f3542010-05-21 00:52:33 +0000691
692 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
693 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesenda2f3542010-05-21 00:52:33 +0000696 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
697 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 }
699
Evan Chenge738dc32009-03-26 23:06:32 +0000700 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000701 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
704 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
705 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
706 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
708 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
709 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
710 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
711 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
712 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
713 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
714 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 }
716
Evan Chenge738dc32009-03-26 23:06:32 +0000717 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000718 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000719
Bill Wendling042eda32009-03-11 22:30:01 +0000720 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
721 // registers cannot be used even for integer operations.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
725 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000727 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
728 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
729 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
730 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
731 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
732 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
733 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
734 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
735 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
736 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
737 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
738 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
739 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
740 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
742 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000744 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
747 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000748
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754
Mon P Wanga8ff0dd2010-01-24 00:05:03 +0000755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
760
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000762 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
763 EVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000764 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000765 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000766 continue;
David Greenea5acb6e2009-06-29 16:47:10 +0000767 // Do not attempt to custom lower non-128-bit vectors
768 if (!VT.is128BitVector())
769 continue;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000770 setOperationAction(ISD::BUILD_VECTOR,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::VECTOR_SHUFFLE,
773 VT.getSimpleVT().SimpleTy, Custom);
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
775 VT.getSimpleVT().SimpleTy, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776 }
Bill Wendling042eda32009-03-11 22:30:01 +0000777
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
779 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
781 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
782 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
783 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendling042eda32009-03-11 22:30:01 +0000784
Nate Begeman4294c1f2008-02-12 22:51:28 +0000785 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000788 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789
790 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000791 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
792 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersonac9de032009-08-10 22:56:29 +0000793 EVT VT = SVT;
David Greenea5acb6e2009-06-29 16:47:10 +0000794
795 // Do not attempt to promote non-128-bit vectors
796 if (!VT.is128BitVector()) {
797 continue;
798 }
Eric Christopher00b717d2010-03-30 01:04:59 +0000799
Owen Andersona0c69eb2009-08-10 20:46:15 +0000800 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000802 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000804 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000806 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000808 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 }
811
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000812 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000813
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 // Custom lower v2i64 and v2f64 selects.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000815 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
816 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
817 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
818 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000819
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
821 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedmanc0521fb2009-06-06 03:57:58 +0000822 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
824 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedmanc0521fb2009-06-06 03:57:58 +0000825 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000827
Nate Begemand77e59e2008-02-11 04:19:36 +0000828 if (Subtarget->hasSSE41()) {
Dale Johannesen9bb23492010-05-27 20:12:41 +0000829 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
830 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
831 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
832 setOperationAction(ISD::FRINT, MVT::f32, Legal);
833 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
834 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
835 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
836 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
837 setOperationAction(ISD::FRINT, MVT::f64, Legal);
838 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
839
Nate Begemand77e59e2008-02-11 04:19:36 +0000840 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000841 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000842
843 // i8 and i16 vectors are custom , because the source register and source
844 // source memory operand types are not the same width. f32 vectors are
845 // custom since the immediate controlling the insert encodes additional
846 // information.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000851
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000856
857 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000858 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
859 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000860 }
861 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862
Nate Begeman03605a02008-07-17 16:51:19 +0000863 if (Subtarget->hasSSE42()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000864 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000865 }
Scott Michel91099d62009-02-17 22:15:04 +0000866
David Greenea5acb6e2009-06-29 16:47:10 +0000867 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000868 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
870 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greeneed1b3db2009-06-29 22:50:51 +0000872
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000873 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
874 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
875 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
876 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
877 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
878 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
879 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
880 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
882 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
883 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
884 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
885 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
886 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
887 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000888
889 // Operations to consider commented out -v16i16 v32i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000890 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
891 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
892 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
893 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
894 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
895 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
896 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
897 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
898 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
899 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
900 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
901 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
903 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000904
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000905 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
906 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
907 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
908 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000909
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000910 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
911 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
912 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
913 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
914 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000915
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000916 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
917 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
918 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
919 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000922
923#if 0
924 // Not sure we want to do this since there are no 256-bit integer
925 // operations in AVX
926
927 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
928 // This includes 256-bit vectors
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000929 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
930 EVT VT = (MVT::SimpleValueType)i;
David Greenea5acb6e2009-06-29 16:47:10 +0000931
932 // Do not attempt to custom lower non-power-of-2 vectors
933 if (!isPowerOf2_32(VT.getVectorNumElements()))
934 continue;
935
936 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
937 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
938 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
939 }
940
941 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000942 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopher3d82bbd2009-08-27 18:07:15 +0000944 }
David Greenea5acb6e2009-06-29 16:47:10 +0000945#endif
946
947#if 0
948 // Not sure we want to do this since there are no 256-bit integer
949 // operations in AVX
950
951 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
952 // Including 256-bit vectors
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000953 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
954 EVT VT = (MVT::SimpleValueType)i;
David Greenea5acb6e2009-06-29 16:47:10 +0000955
956 if (!VT.is256BitVector()) {
957 continue;
958 }
959 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000961 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000963 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000965 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000967 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000968 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000969 }
970
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000971 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greenea5acb6e2009-06-29 16:47:10 +0000972#endif
973 }
974
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 // We want to custom lower some of our intrinsics.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000976 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977
Bill Wendling7e04be62008-12-09 22:08:41 +0000978 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000979 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000980 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000981 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000982 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000983 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman428d15f2010-06-02 19:13:40 +0000984
Eli Friedman5d05f9b2010-06-02 19:35:46 +0000985 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
986 // handle type legalization for these operations here.
Dan Gohman428d15f2010-06-02 19:13:40 +0000987 //
Eli Friedman5d05f9b2010-06-02 19:35:46 +0000988 // FIXME: We really should do custom legalization for addition and
989 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
990 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmand2916962010-06-02 00:27:18 +0000991 if (Subtarget->is64Bit()) {
992 setOperationAction(ISD::SADDO, MVT::i64, Custom);
993 setOperationAction(ISD::UADDO, MVT::i64, Custom);
994 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
995 setOperationAction(ISD::USUBO, MVT::i64, Custom);
996 setOperationAction(ISD::SMULO, MVT::i64, Custom);
997 }
Bill Wendling4c134df2008-11-24 19:21:46 +0000998
Evan Cheng9c215602009-03-31 19:38:51 +0000999 if (!Subtarget->is64Bit()) {
1000 // These libcalls are not available in 32-bit.
1001 setLibcallName(RTLIB::SHL_I128, 0);
1002 setLibcallName(RTLIB::SRL_I128, 0);
1003 setLibcallName(RTLIB::SRA_I128, 0);
1004 }
1005
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 // We have target-specific dag combine patterns for the following nodes:
1007 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohmanb115d052010-03-15 23:23:03 +00001008 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chenge9b9c672008-05-09 21:53:03 +00001009 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 setTargetDAGCombine(ISD::SELECT);
sampo025b75c2009-01-26 00:52:55 +00001011 setTargetDAGCombine(ISD::SHL);
1012 setTargetDAGCombine(ISD::SRA);
1013 setTargetDAGCombine(ISD::SRL);
Evan Cheng10957b82010-01-04 21:22:48 +00001014 setTargetDAGCombine(ISD::OR);
Chris Lattnerce84ae42008-02-22 02:09:43 +00001015 setTargetDAGCombine(ISD::STORE);
Evan Chengedeb1692009-12-16 00:53:11 +00001016 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng04ecee12009-03-28 05:57:29 +00001017 if (Subtarget->is64Bit())
1018 setTargetDAGCombine(ISD::MUL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019
1020 computeRegisterProperties();
1021
1022 // FIXME: These should be based on subtarget info. Plus, the values should
1023 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +00001024 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng0b592c02010-04-01 06:04:33 +00001025 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman97fab242008-06-30 21:00:56 +00001026 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Cheng45c1edb2008-02-28 00:43:03 +00001027 setPrefLoopAlignment(16);
Evan Cheng79566822009-05-13 21:42:09 +00001028 benefitFromCodePlacementOpt = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029}
1030
Scott Michel502151f2008-03-10 15:42:14 +00001031
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001032MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1033 return MVT::i8;
Scott Michel502151f2008-03-10 15:42:14 +00001034}
1035
1036
Evan Cheng5a67b812008-01-23 23:17:41 +00001037/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1038/// the desired ByVal argument alignment.
1039static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1040 if (MaxAlign == 16)
1041 return;
1042 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1043 if (VTy->getBitWidth() == 128)
1044 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +00001045 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1046 unsigned EltAlign = 0;
1047 getMaxByValAlign(ATy->getElementType(), EltAlign);
1048 if (EltAlign > MaxAlign)
1049 MaxAlign = EltAlign;
1050 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1051 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1052 unsigned EltAlign = 0;
1053 getMaxByValAlign(STy->getElementType(i), EltAlign);
1054 if (EltAlign > MaxAlign)
1055 MaxAlign = EltAlign;
1056 if (MaxAlign == 16)
1057 break;
1058 }
1059 }
1060 return;
1061}
1062
1063/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1064/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +00001065/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1066/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +00001067unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00001068 if (Subtarget->is64Bit()) {
1069 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001070 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00001071 if (TyAlign > 8)
1072 return TyAlign;
1073 return 8;
1074 }
1075
Evan Cheng5a67b812008-01-23 23:17:41 +00001076 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +00001077 if (Subtarget->hasSSE1())
1078 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +00001079 return Align;
1080}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081
Evan Cheng8c590372008-05-15 08:39:06 +00001082/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng63716482010-04-08 07:37:57 +00001083/// and store operations as a result of memset, memcpy, and memmove
1084/// lowering. If DstAlign is zero that means it's safe to destination
1085/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1086/// means there isn't a need to check it against alignment requirement,
1087/// probably because the source does not need to be loaded. If
1088/// 'NonScalarIntSafe' is true, that means it's safe to return a
1089/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1090/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1091/// constant so it does not need to be loaded.
Dan Gohman73ef7112010-04-16 20:11:05 +00001092/// It returns EVT::Other if the type should be determined using generic
1093/// target-independent logic.
Owen Andersonac9de032009-08-10 22:56:29 +00001094EVT
Evan Cheng0b592c02010-04-01 06:04:33 +00001095X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1096 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng52ff54e2010-04-02 19:36:14 +00001097 bool NonScalarIntSafe,
Evan Cheng63716482010-04-08 07:37:57 +00001098 bool MemcpyStrSrc,
Dan Gohman73ef7112010-04-16 20:11:05 +00001099 MachineFunction &MF) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001100 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1101 // linux. This is because the stack realignment code can't handle certain
1102 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman73ef7112010-04-16 20:11:05 +00001103 const Function *F = MF.getFunction();
Evan Cheng52ff54e2010-04-02 19:36:14 +00001104 if (NonScalarIntSafe &&
1105 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng0b592c02010-04-01 06:04:33 +00001106 if (Size >= 16 &&
1107 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthd2bb6712010-04-02 01:31:24 +00001108 ((DstAlign == 0 || DstAlign >= 16) &&
1109 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng0b592c02010-04-01 06:04:33 +00001110 Subtarget->getStackAlignment() >= 16) {
1111 if (Subtarget->hasSSE2())
1112 return MVT::v4i32;
Evan Cheng52ff54e2010-04-02 19:36:14 +00001113 if (Subtarget->hasSSE1())
Evan Cheng0b592c02010-04-01 06:04:33 +00001114 return MVT::v4f32;
Evan Cheng63716482010-04-08 07:37:57 +00001115 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng281d37e2010-04-01 20:27:45 +00001116 !Subtarget->is64Bit() &&
Evan Cheng0b592c02010-04-01 06:04:33 +00001117 Subtarget->getStackAlignment() >= 8 &&
Evan Cheng63716482010-04-08 07:37:57 +00001118 Subtarget->hasSSE2()) {
1119 // Do not use f64 to lower memcpy if source is string constant. It's
1120 // better to use i32 to avoid the loads.
Evan Cheng0b592c02010-04-01 06:04:33 +00001121 return MVT::f64;
Evan Cheng63716482010-04-08 07:37:57 +00001122 }
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001123 }
Evan Cheng8c590372008-05-15 08:39:06 +00001124 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001125 return MVT::i64;
1126 return MVT::i32;
Evan Cheng8c590372008-05-15 08:39:06 +00001127}
1128
Chris Lattner25525cd2010-01-25 23:38:14 +00001129/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1130/// current function. The returned value is a member of the
1131/// MachineJumpTableInfo::JTEntryKind enum.
1132unsigned X86TargetLowering::getJumpTableEncoding() const {
1133 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1134 // symbol.
1135 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1136 Subtarget->isPICStyleGOT())
Chris Lattner82411c42010-01-26 05:02:42 +00001137 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner25525cd2010-01-25 23:38:14 +00001138
1139 // Otherwise, use the normal jump table encoding heuristics.
1140 return TargetLowering::getJumpTableEncoding();
1141}
1142
Chris Lattner541d8902010-01-26 06:28:43 +00001143/// getPICBaseSymbol - Return the X86-32 PIC base.
1144MCSymbol *
1145X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1146 MCContext &Ctx) const {
1147 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner3b197832010-03-30 18:10:53 +00001148 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1149 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner541d8902010-01-26 06:28:43 +00001150}
1151
1152
Chris Lattner82411c42010-01-26 05:02:42 +00001153const MCExpr *
1154X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1155 const MachineBasicBlock *MBB,
1156 unsigned uid,MCContext &Ctx) const{
1157 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1158 Subtarget->isPICStyleGOT());
1159 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1160 // entries.
Daniel Dunbarbb6c3dc2010-03-15 23:51:06 +00001161 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1162 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattner82411c42010-01-26 05:02:42 +00001163}
1164
Evan Cheng6fb06762007-11-09 01:32:10 +00001165/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1166/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +00001167SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner541d8902010-01-26 06:28:43 +00001168 SelectionDAG &DAG) const {
Chris Lattneraa7c6d22009-07-09 03:15:51 +00001169 if (!Subtarget->is64Bit())
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001170 // This doesn't have DebugLoc associated with it, but is not really the
1171 // same as a Register.
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001172 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +00001173 return Table;
1174}
1175
Chris Lattner541d8902010-01-26 06:28:43 +00001176/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1177/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1178/// MCExpr.
1179const MCExpr *X86TargetLowering::
1180getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1181 MCContext &Ctx) const {
1182 // X86-64 uses RIP relative addressing based on the jump table label.
1183 if (Subtarget->isPICStyleRIPRel())
1184 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1185
1186 // Otherwise, the reference is relative to the PIC base.
1187 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1188}
1189
Bill Wendling045f2632009-07-01 18:50:55 +00001190/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +00001191unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman4f6b95c2009-08-18 00:20:06 +00001192 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling25a8ae32009-06-30 22:38:32 +00001193}
1194
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195//===----------------------------------------------------------------------===//
1196// Return Value Calling Convention Implementation
1197//===----------------------------------------------------------------------===//
1198
1199#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001200
Kenneth Uildriks87d04262009-11-07 02:11:54 +00001201bool
1202X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1203 const SmallVectorImpl<EVT> &OutTys,
1204 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001205 SelectionDAG &DAG) const {
Kenneth Uildriks87d04262009-11-07 02:11:54 +00001206 SmallVector<CCValAssign, 16> RVLocs;
1207 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1208 RVLocs, *DAG.getContext());
1209 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1210}
1211
Dan Gohman9178de12009-08-05 01:29:28 +00001212SDValue
1213X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001214 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001215 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001216 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohmand80404c2010-04-17 14:41:14 +00001217 MachineFunction &MF = DAG.getMachineFunction();
1218 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michel91099d62009-02-17 22:15:04 +00001219
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001221 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1222 RVLocs, *DAG.getContext());
1223 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +00001224
Evan Chengcf840d52010-02-04 02:40:39 +00001225 // Add the regs to the liveout set for the function.
1226 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1227 for (unsigned i = 0; i != RVLocs.size(); ++i)
1228 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1229 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michel91099d62009-02-17 22:15:04 +00001230
Dan Gohman8181bd12008-07-27 21:46:04 +00001231 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001232
Dan Gohman8181bd12008-07-27 21:46:04 +00001233 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +00001234 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1235 // Operand #1 = Bytes To Pop
Dan Gohmand80404c2010-04-17 14:41:14 +00001236 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1237 MVT::i16));
Scott Michel91099d62009-02-17 22:15:04 +00001238
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001240 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1241 CCValAssign &VA = RVLocs[i];
1242 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman9178de12009-08-05 01:29:28 +00001243 SDValue ValToCopy = Outs[i].Val;
Scott Michel91099d62009-02-17 22:15:04 +00001244
Chris Lattnerb56cc342008-03-11 03:23:40 +00001245 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1246 // the RET instruction and handled by the FP Stackifier.
Dan Gohman6c4be722009-02-04 17:28:58 +00001247 if (VA.getLocReg() == X86::ST0 ||
1248 VA.getLocReg() == X86::ST1) {
Chris Lattnerb56cc342008-03-11 03:23:40 +00001249 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1250 // change the value to the FP stack register class.
Dan Gohman6c4be722009-02-04 17:28:58 +00001251 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001252 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattnerb56cc342008-03-11 03:23:40 +00001253 RetOps.push_back(ValToCopy);
1254 // Don't emit a copytoreg.
1255 continue;
1256 }
Dale Johannesena585daf2008-06-24 22:01:44 +00001257
Evan Chengef356282009-02-23 09:03:22 +00001258 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1259 // which is returned in RAX / RDX.
Evan Chenge8db6e02009-02-22 08:05:12 +00001260 if (Subtarget->is64Bit()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001261 EVT ValVT = ValToCopy.getValueType();
Evan Chengef356282009-02-23 09:03:22 +00001262 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001263 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001264 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001265 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001266 }
Evan Chenge8db6e02009-02-22 08:05:12 +00001267 }
1268
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001269 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270 Flag = Chain.getValue(1);
1271 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001272
1273 // The x86-64 ABI for returning structs by value requires that we copy
1274 // the sret argument into %rax for the return. We saved the argument into
1275 // a virtual register in the entry block, so now we copy the value out
1276 // and into %rax.
1277 if (Subtarget->is64Bit() &&
1278 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1279 MachineFunction &MF = DAG.getMachineFunction();
1280 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1281 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xu16984082010-05-26 08:10:02 +00001282 assert(Reg &&
1283 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001284 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001285
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001286 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001287 Flag = Chain.getValue(1);
Dan Gohman1c738f52009-10-12 16:36:12 +00001288
1289 // RAX now acts like a return value.
Evan Chengcf840d52010-02-04 02:40:39 +00001290 MRI.addLiveOut(X86::RAX);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001291 }
Scott Michel91099d62009-02-17 22:15:04 +00001292
Chris Lattnerb56cc342008-03-11 03:23:40 +00001293 RetOps[0] = Chain; // Update chain.
1294
1295 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001296 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001297 RetOps.push_back(Flag);
Scott Michel91099d62009-02-17 22:15:04 +00001298
1299 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001300 MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301}
1302
Dan Gohman9178de12009-08-05 01:29:28 +00001303/// LowerCallResult - Lower the result values of a call into the
1304/// appropriate copies out of appropriate physical registers.
1305///
1306SDValue
1307X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001308 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001309 const SmallVectorImpl<ISD::InputArg> &Ins,
1310 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001311 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 // Assign locations to each value returned by this call.
1314 SmallVector<CCValAssign, 16> RVLocs;
Edwin Törökaf8e1332009-02-01 18:15:56 +00001315 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman9178de12009-08-05 01:29:28 +00001316 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Anderson175b6542009-07-22 00:24:57 +00001317 RVLocs, *DAG.getContext());
Dan Gohman9178de12009-08-05 01:29:28 +00001318 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +00001319
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001321 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman6c4be722009-02-04 17:28:58 +00001322 CCValAssign &VA = RVLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00001323 EVT CopyVT = VA.getValVT();
Scott Michel91099d62009-02-17 22:15:04 +00001324
Edwin Törökaf8e1332009-02-01 18:15:56 +00001325 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001326 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman9178de12009-08-05 01:29:28 +00001327 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner8316f2d2010-04-07 22:58:41 +00001328 report_fatal_error("SSE register return with SSE disabled");
Edwin Törökaf8e1332009-02-01 18:15:56 +00001329 }
1330
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001331 // If this is a call to a function that returns an fp value on the floating
1332 // point stack, but where we prefer to use the value in xmm registers, copy
1333 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman6c4be722009-02-04 17:28:58 +00001334 if ((VA.getLocReg() == X86::ST0 ||
1335 VA.getLocReg() == X86::ST1) &&
1336 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001337 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001338 }
Scott Michel91099d62009-02-17 22:15:04 +00001339
Evan Cheng9cc600e2009-02-20 20:43:02 +00001340 SDValue Val;
1341 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Chengef356282009-02-23 09:03:22 +00001342 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1343 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1344 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001345 MVT::v2i64, InFlag).getValue(1);
Evan Chengef356282009-02-23 09:03:22 +00001346 Val = Chain.getValue(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001347 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1348 Val, DAG.getConstant(0, MVT::i64));
Evan Chengef356282009-02-23 09:03:22 +00001349 } else {
1350 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001351 MVT::i64, InFlag).getValue(1);
Evan Chengef356282009-02-23 09:03:22 +00001352 Val = Chain.getValue(0);
1353 }
Evan Cheng9cc600e2009-02-20 20:43:02 +00001354 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1355 } else {
1356 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1357 CopyVT, InFlag).getValue(1);
1358 Val = Chain.getValue(0);
1359 }
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001360 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001361
Dan Gohman6c4be722009-02-04 17:28:58 +00001362 if (CopyVT != VA.getValVT()) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001363 // Round the F80 the right size, which also moves to the appropriate xmm
1364 // register.
Dan Gohman6c4be722009-02-04 17:28:58 +00001365 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001366 // This truncation won't change the value.
1367 DAG.getIntPtrConstant(1));
1368 }
Scott Michel91099d62009-02-17 22:15:04 +00001369
Dan Gohman9178de12009-08-05 01:29:28 +00001370 InVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371 }
Duncan Sands698842f2008-07-02 17:40:58 +00001372
Dan Gohman9178de12009-08-05 01:29:28 +00001373 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374}
1375
1376
1377//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001378// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379//===----------------------------------------------------------------------===//
1380// StdCall calling convention seems to be standard for many Windows' API
1381// routines and around. It differs from C calling convention just a little:
1382// callee should clean up the stack, not caller. Symbols should be also
1383// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001384// For info on fast calling convention see Fast Calling Convention (tail call)
1385// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386
Dan Gohman9178de12009-08-05 01:29:28 +00001387/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001388/// semantics.
Dan Gohman9178de12009-08-05 01:29:28 +00001389static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1390 if (Outs.empty())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001391 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001392
Dan Gohman9178de12009-08-05 01:29:28 +00001393 return Outs[0].Flags.isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001394}
1395
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001396/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001397/// return semantics.
Dan Gohman9178de12009-08-05 01:29:28 +00001398static bool
1399ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1400 if (Ins.empty())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001401 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001402
Dan Gohman9178de12009-08-05 01:29:28 +00001403 return Ins[0].Flags.isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001404}
1405
Dan Gohman705e3f72008-09-13 01:54:27 +00001406/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1407/// given CallingConvention value.
Sandeep Patel5838baa2009-09-02 08:44:58 +00001408CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001409 if (Subtarget->is64Bit()) {
Chris Lattnerac9a9392010-03-11 00:22:57 +00001410 if (CC == CallingConv::GHC)
1411 return CC_X86_64_GHC;
1412 else if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001413 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001414 else
1415 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001416 }
1417
Gordon Henriksen18ace102008-01-05 16:56:59 +00001418 if (CC == CallingConv::X86_FastCall)
1419 return CC_X86_32_FastCall;
Anton Korobeynikove454f182010-05-16 09:08:45 +00001420 else if (CC == CallingConv::X86_ThisCall)
1421 return CC_X86_32_ThisCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001422 else if (CC == CallingConv::Fast)
1423 return CC_X86_32_FastCC;
Chris Lattnerac9a9392010-03-11 00:22:57 +00001424 else if (CC == CallingConv::GHC)
1425 return CC_X86_32_GHC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001426 else
1427 return CC_X86_32_C;
1428}
1429
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michel91099d62009-02-17 22:15:04 +00001434static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang483af3c2010-04-04 03:10:48 +00001440 /*isVolatile*/false, /*AlwaysInline=*/true,
1441 NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001442}
1443
Chris Lattnerac9a9392010-03-11 00:22:57 +00001444/// IsTailCallConvention - Return true if the calling convention is one that
1445/// supports tail call optimization.
1446static bool IsTailCallConvention(CallingConv::ID CC) {
1447 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1448}
1449
Evan Cheng6b6ed592010-01-27 00:07:07 +00001450/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1451/// a tailcall target by changing its ABI.
1452static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattnerac9a9392010-03-11 00:22:57 +00001453 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng6b6ed592010-01-27 00:07:07 +00001454}
1455
Dan Gohman9178de12009-08-05 01:29:28 +00001456SDValue
1457X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001458 CallingConv::ID CallConv,
Dan Gohman9178de12009-08-05 01:29:28 +00001459 const SmallVectorImpl<ISD::InputArg> &Ins,
1460 DebugLoc dl, SelectionDAG &DAG,
1461 const CCValAssign &VA,
1462 MachineFrameInfo *MFI,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001463 unsigned i) const {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001464 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman9178de12009-08-05 01:29:28 +00001465 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng6b6ed592010-01-27 00:07:07 +00001466 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001467 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov5e9f7e82009-08-14 18:19:10 +00001468 EVT ValVT;
1469
1470 // If value is passed by pointer we have address passed instead of the value
1471 // itself.
1472 if (VA.getLocInfo() == CCValAssign::Indirect)
1473 ValVT = VA.getLocVT();
1474 else
1475 ValVT = VA.getValVT();
Evan Cheng3e42a522008-01-10 02:24:25 +00001476
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001477 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michel91099d62009-02-17 22:15:04 +00001478 // changed with more analysis.
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001479 // In case of tail call optimization mark all arguments mutable. Since they
1480 // could be overwritten by lowering of arguments in case of a tail call.
Evan Chengf36bebc2010-02-02 23:58:13 +00001481 if (Flags.isByVal()) {
1482 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Cheng9ff54082010-07-03 00:40:23 +00001483 VA.getLocMemOffset(), isImmutable);
Evan Chengf36bebc2010-02-02 23:58:13 +00001484 return DAG.getFrameIndex(FI, getPointerTy());
1485 } else {
1486 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Cheng9ff54082010-07-03 00:40:23 +00001487 VA.getLocMemOffset(), isImmutable);
Evan Chengf36bebc2010-02-02 23:58:13 +00001488 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1489 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene25160362010-02-15 16:53:33 +00001490 PseudoSourceValue::getFixedStack(FI), 0,
1491 false, false, 0);
Evan Chengf36bebc2010-02-02 23:58:13 +00001492 }
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001493}
1494
Dan Gohman8181bd12008-07-27 21:46:04 +00001495SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001496X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001497 CallingConv::ID CallConv,
Dan Gohman9178de12009-08-05 01:29:28 +00001498 bool isVarArg,
1499 const SmallVectorImpl<ISD::InputArg> &Ins,
1500 DebugLoc dl,
1501 SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001502 SmallVectorImpl<SDValue> &InVals)
1503 const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001505 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michel91099d62009-02-17 22:15:04 +00001506
Gordon Henriksen18ace102008-01-05 16:56:59 +00001507 const Function* Fn = MF.getFunction();
1508 if (Fn->hasExternalLinkage() &&
1509 Subtarget->isTargetCygMing() &&
1510 Fn->getName() == "main")
1511 FuncInfo->setForceFramePointer(true);
1512
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001514 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001515 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001516
Chris Lattnerac9a9392010-03-11 00:22:57 +00001517 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1518 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001519
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 // Assign locations to all of the incoming arguments.
1521 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001522 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1523 ArgLocs, *DAG.getContext());
1524 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michel91099d62009-02-17 22:15:04 +00001525
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 unsigned LastVal = ~0U;
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001527 SDValue ArgValue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1529 CCValAssign &VA = ArgLocs[i];
1530 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1531 // places.
1532 assert(VA.getValNo() != LastVal &&
1533 "Don't support value assigned to multiple locs yet");
1534 LastVal = VA.getValNo();
Scott Michel91099d62009-02-17 22:15:04 +00001535
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 if (VA.isRegLoc()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001537 EVT RegVT = VA.getLocVT();
Devang Patelf3707e82009-01-05 17:31:22 +00001538 TargetRegisterClass *RC = NULL;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001539 if (RegVT == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540 RC = X86::GR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001541 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001542 RC = X86::GR64RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001543 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001544 RC = X86::FR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001545 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001546 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001547 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001548 RC = X86::VR128RegisterClass;
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001549 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1550 RC = X86::VR64RegisterClass;
1551 else
Edwin Törökbd448e32009-07-14 16:55:14 +00001552 llvm_unreachable("Unknown argument type!");
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001553
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001554 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman9178de12009-08-05 01:29:28 +00001555 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michel91099d62009-02-17 22:15:04 +00001556
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1558 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1559 // right size.
1560 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001561 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 DAG.getValueType(VA.getValVT()));
1563 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001564 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001565 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001566 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikova6ad5be2009-08-03 08:14:14 +00001567 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michel91099d62009-02-17 22:15:04 +00001568
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001569 if (VA.isExtInLoc()) {
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001570 // Handle MMX values passed in XMM regs.
1571 if (RegVT.isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001572 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1573 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001574 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1575 } else
1576 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001577 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 } else {
1579 assert(VA.isMemLoc());
Dan Gohman9178de12009-08-05 01:29:28 +00001580 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001581 }
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001582
1583 // If value is passed via pointer - do a load.
1584 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene25160362010-02-15 16:53:33 +00001585 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1586 false, false, 0);
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001587
Dan Gohman9178de12009-08-05 01:29:28 +00001588 InVals.push_back(ArgValue);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001590
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001591 // The x86-64 ABI for returning structs by value requires that we copy
1592 // the sret argument into %rax for the return. Save the argument into
1593 // a virtual register so that we can access it from the return points.
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001594 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001595 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1596 unsigned Reg = FuncInfo->getSRetReturnReg();
1597 if (!Reg) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001598 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001599 FuncInfo->setSRetReturnReg(Reg);
1600 }
Dan Gohman9178de12009-08-05 01:29:28 +00001601 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001602 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001603 }
1604
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001605 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng6b6ed592010-01-27 00:07:07 +00001606 // Align stack specially for tail calls.
1607 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001608 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001609
1610 // If the function takes variable number of arguments, make a frame index for
1611 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001612 if (isVarArg) {
Anton Korobeynikove454f182010-05-16 09:08:45 +00001613 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1614 CallConv != CallingConv::X86_ThisCall)) {
Evan Cheng9ff54082010-07-03 00:40:23 +00001615 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001616 }
1617 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001618 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1619
1620 // FIXME: We should really autogenerate these arrays
1621 static const unsigned GPR64ArgRegsWin64[] = {
1622 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001623 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001624 static const unsigned XMMArgRegsWin64[] = {
1625 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1626 };
1627 static const unsigned GPR64ArgRegs64Bit[] = {
1628 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1629 };
1630 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001631 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1632 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1633 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001634 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1635
1636 if (IsWin64) {
1637 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1638 GPR64ArgRegs = GPR64ArgRegsWin64;
1639 XMMArgRegs = XMMArgRegsWin64;
1640 } else {
1641 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1642 GPR64ArgRegs = GPR64ArgRegs64Bit;
1643 XMMArgRegs = XMMArgRegs64Bit;
1644 }
1645 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1646 TotalNumIntRegs);
1647 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1648 TotalNumXMMRegs);
1649
Devang Patelc386c842009-06-05 21:57:13 +00001650 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Cheng0b84fe12009-02-13 22:36:38 +00001651 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001652 "SSE register cannot be used when SSE is disabled!");
Devang Patelc386c842009-06-05 21:57:13 +00001653 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Cheng0b84fe12009-02-13 22:36:38 +00001654 "SSE register cannot be used when SSE is disabled!");
Devang Patelc386c842009-06-05 21:57:13 +00001655 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Edwin Törökaf8e1332009-02-01 18:15:56 +00001656 // Kernel mode asks for SSE to be disabled, so don't push them
1657 // on the stack.
1658 TotalNumXMMRegs = 0;
Bill Wendling042eda32009-03-11 22:30:01 +00001659
Gordon Henriksen18ace102008-01-05 16:56:59 +00001660 // For X86-64, if there are vararg parameters that are passed via
1661 // registers, then we must store them to their spots on the stack so they
1662 // may be loaded by deferencing the result of va_next.
Dan Gohmand80404c2010-04-17 14:41:14 +00001663 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1664 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1665 FuncInfo->setRegSaveFrameIndex(
1666 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1667 false));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001668
Gordon Henriksen18ace102008-01-05 16:56:59 +00001669 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001670 SmallVector<SDValue, 8> MemOps;
Dan Gohmand80404c2010-04-17 14:41:14 +00001671 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1672 getPointerTy());
1673 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001674 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohman34228bf2009-08-15 01:38:56 +00001675 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1676 DAG.getIntPtrConstant(Offset));
Bob Wilsonb6737aa2009-04-20 18:36:57 +00001677 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1678 X86::GR64RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001679 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman8181bd12008-07-27 21:46:04 +00001680 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001681 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmand80404c2010-04-17 14:41:14 +00001682 PseudoSourceValue::getFixedStack(
1683 FuncInfo->getRegSaveFrameIndex()),
David Greene25160362010-02-15 16:53:33 +00001684 Offset, false, false, 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001685 MemOps.push_back(Store);
Dan Gohman34228bf2009-08-15 01:38:56 +00001686 Offset += 8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001687 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001688
Dan Gohmanb9f06832009-08-16 21:24:25 +00001689 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1690 // Now store the XMM (fp + vector) parameter registers.
1691 SmallVector<SDValue, 11> SaveXMMOps;
1692 SaveXMMOps.push_back(Chain);
Dan Gohman34228bf2009-08-15 01:38:56 +00001693
Dan Gohmanb9f06832009-08-16 21:24:25 +00001694 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1695 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1696 SaveXMMOps.push_back(ALVal);
Dan Gohman34228bf2009-08-15 01:38:56 +00001697
Dan Gohmand80404c2010-04-17 14:41:14 +00001698 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1699 FuncInfo->getRegSaveFrameIndex()));
1700 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1701 FuncInfo->getVarArgsFPOffset()));
Dan Gohman34228bf2009-08-15 01:38:56 +00001702
Dan Gohmanb9f06832009-08-16 21:24:25 +00001703 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1704 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1705 X86::VR128RegisterClass);
1706 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1707 SaveXMMOps.push_back(Val);
1708 }
1709 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1710 MVT::Other,
1711 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001712 }
Dan Gohmanb9f06832009-08-16 21:24:25 +00001713
1714 if (!MemOps.empty())
1715 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1716 &MemOps[0], MemOps.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001717 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001718 }
Scott Michel91099d62009-02-17 22:15:04 +00001719
Gordon Henriksen18ace102008-01-05 16:56:59 +00001720 // Some CCs need callee pop.
Dan Gohman41a10c32010-05-27 18:43:40 +00001721 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohmand80404c2010-04-17 14:41:14 +00001722 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723 } else {
Dan Gohmand80404c2010-04-17 14:41:14 +00001724 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattnerac9a9392010-03-11 00:22:57 +00001726 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohmand80404c2010-04-17 14:41:14 +00001727 FuncInfo->setBytesToPopOnReturn(4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001728 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001729
Gordon Henriksen18ace102008-01-05 16:56:59 +00001730 if (!Is64Bit) {
Dan Gohmand80404c2010-04-17 14:41:14 +00001731 // RegSaveFrameIndex is X86-64 only.
1732 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikove454f182010-05-16 09:08:45 +00001733 if (CallConv == CallingConv::X86_FastCall ||
1734 CallConv == CallingConv::X86_ThisCall)
Dan Gohmand80404c2010-04-17 14:41:14 +00001735 // fastcc functions can't have varargs.
1736 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001737 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001738
Dan Gohman9178de12009-08-05 01:29:28 +00001739 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740}
1741
Dan Gohman8181bd12008-07-27 21:46:04 +00001742SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001743X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1744 SDValue StackPtr, SDValue Arg,
1745 DebugLoc dl, SelectionDAG &DAG,
Evan Chengbc077bf2008-01-10 00:09:10 +00001746 const CCValAssign &VA,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001747 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001748 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001749 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001750 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesence0805b2009-02-03 19:33:06 +00001751 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001752 if (Flags.isByVal()) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001753 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengbc077bf2008-01-10 00:09:10 +00001754 }
Dale Johannesence0805b2009-02-03 19:33:06 +00001755 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene25160362010-02-15 16:53:33 +00001756 PseudoSourceValue::getStack(), LocMemOffset,
1757 false, false, 0);
Evan Chengbc077bf2008-01-10 00:09:10 +00001758}
1759
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001760/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001761/// optimization is performed and it is required.
Scott Michel91099d62009-02-17 22:15:04 +00001762SDValue
1763X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Cheng00787d52010-01-26 19:04:47 +00001764 SDValue &OutRetAddr, SDValue Chain,
1765 bool IsTailCall, bool Is64Bit,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001766 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001767 // Adjust the Return address stack slot.
Owen Andersonac9de032009-08-10 22:56:29 +00001768 EVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001769 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001770
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001771 // Load the "old" Return address.
David Greene25160362010-02-15 16:53:33 +00001772 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001773 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001774}
1775
1776/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1777/// optimization is performed and it is required (FPDiff!=0).
Scott Michel91099d62009-02-17 22:15:04 +00001778static SDValue
1779EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001780 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesence0805b2009-02-03 19:33:06 +00001781 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001782 // Store the return address to the appropriate stack slot.
1783 if (!FPDiff) return Chain;
1784 // Calculate the new stack slot for the return address.
1785 int SlotSize = Is64Bit ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00001786 int NewReturnAddrFI =
Evan Cheng9ff54082010-07-03 00:40:23 +00001787 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001788 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001789 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michel91099d62009-02-17 22:15:04 +00001790 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene25160362010-02-15 16:53:33 +00001791 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1792 false, false, 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001793 return Chain;
1794}
1795
Dan Gohman9178de12009-08-05 01:29:28 +00001796SDValue
Evan Chengff116f92010-02-02 23:55:14 +00001797X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001798 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00001799 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00001800 const SmallVectorImpl<ISD::OutputArg> &Outs,
1801 const SmallVectorImpl<ISD::InputArg> &Ins,
1802 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001803 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00001804 MachineFunction &MF = DAG.getMachineFunction();
1805 bool Is64Bit = Subtarget->is64Bit();
1806 bool IsStructRet = CallIsStructReturn(Outs);
Evan Chengf4919612010-02-05 02:21:12 +00001807 bool IsSibcall = false;
Dan Gohman9178de12009-08-05 01:29:28 +00001808
Evan Chengf4919612010-02-05 02:21:12 +00001809 if (isTailCall) {
Evan Cheng6b6ed592010-01-27 00:07:07 +00001810 // Check if it's really possible to do a tail call.
Evan Chengec290582010-03-15 18:54:48 +00001811 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1812 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Chengff116f92010-02-02 23:55:14 +00001813 Outs, Ins, DAG);
Evan Chengc54fa452010-02-06 03:28:46 +00001814
1815 // Sibcalls are automatically detected tailcalls which do not require
1816 // ABI changes.
Dan Gohmanea8579c2010-02-08 20:27:50 +00001817 if (!GuaranteedTailCallOpt && isTailCall)
Evan Chengf4919612010-02-05 02:21:12 +00001818 IsSibcall = true;
Evan Chengc54fa452010-02-06 03:28:46 +00001819
1820 if (isTailCall)
1821 ++NumTailCalls;
Evan Chengf4919612010-02-05 02:21:12 +00001822 }
Evan Cheng6b6ed592010-01-27 00:07:07 +00001823
Chris Lattnerac9a9392010-03-11 00:22:57 +00001824 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1825 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001826
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827 // Analyze operands of the call, assigning locations to each operand.
1828 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001829 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1830 ArgLocs, *DAG.getContext());
1831 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michel91099d62009-02-17 22:15:04 +00001832
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001833 // Get a count of how many bytes are to be pushed on the stack.
1834 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengc54fa452010-02-06 03:28:46 +00001835 if (IsSibcall)
Evan Chengc38381c2010-02-02 02:22:50 +00001836 // This is a sibcall. The memory operands are available in caller's
1837 // own caller's stack.
1838 NumBytes = 0;
Chris Lattnerac9a9392010-03-11 00:22:57 +00001839 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengc54fa452010-02-06 03:28:46 +00001840 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001841
Gordon Henriksen18ace102008-01-05 16:56:59 +00001842 int FPDiff = 0;
Evan Chengc54fa452010-02-06 03:28:46 +00001843 if (isTailCall && !IsSibcall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001844 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michel91099d62009-02-17 22:15:04 +00001845 unsigned NumBytesCallerPushed =
Gordon Henriksen18ace102008-01-05 16:56:59 +00001846 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1847 FPDiff = NumBytesCallerPushed - NumBytes;
1848
1849 // Set the delta of movement of the returnaddr stackslot.
1850 // But only set if delta is greater than previous delta.
1851 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1852 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1853 }
1854
Evan Chengc54fa452010-02-06 03:28:46 +00001855 if (!IsSibcall)
1856 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001857
Dan Gohman8181bd12008-07-27 21:46:04 +00001858 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001859 // Load return adress for tail calls.
Evan Chengc54fa452010-02-06 03:28:46 +00001860 if (isTailCall && FPDiff)
1861 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1862 Is64Bit, FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001863
Dan Gohman8181bd12008-07-27 21:46:04 +00001864 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1865 SmallVector<SDValue, 8> MemOpChains;
1866 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001868 // Walk the register/memloc assignments, inserting copies/loads. In the case
1869 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001870 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1871 CCValAssign &VA = ArgLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00001872 EVT RegVT = VA.getLocVT();
Dan Gohman9178de12009-08-05 01:29:28 +00001873 SDValue Arg = Outs[i].Val;
1874 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman705e3f72008-09-13 01:54:27 +00001875 bool isByVal = Flags.isByVal();
Scott Michel91099d62009-02-17 22:15:04 +00001876
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 // Promote the value if needed.
1878 switch (VA.getLocInfo()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001879 default: llvm_unreachable("Unknown loc info!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 case CCValAssign::Full: break;
1881 case CCValAssign::SExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001882 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883 break;
1884 case CCValAssign::ZExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001885 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886 break;
1887 case CCValAssign::AExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001888 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1889 // Special case: passing MMX values in XMM registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001890 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1891 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1892 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001893 } else
1894 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1895 break;
1896 case CCValAssign::BCvt:
1897 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001898 break;
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001899 case CCValAssign::Indirect: {
1900 // Store the argument.
1901 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Cheng174e2cf2009-10-18 18:16:27 +00001902 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001903 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene25160362010-02-15 16:53:33 +00001904 PseudoSourceValue::getFixedStack(FI), 0,
1905 false, false, 0);
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001906 Arg = SpillSlot;
1907 break;
1908 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001909 }
Scott Michel91099d62009-02-17 22:15:04 +00001910
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001911 if (VA.isRegLoc()) {
1912 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengc54fa452010-02-06 03:28:46 +00001913 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Chengf4919612010-02-05 02:21:12 +00001914 assert(VA.isMemLoc());
1915 if (StackPtr.getNode() == 0)
1916 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1917 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1918 dl, DAG, VA, Flags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001919 }
1920 }
Scott Michel91099d62009-02-17 22:15:04 +00001921
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001922 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001923 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001924 &MemOpChains[0], MemOpChains.size());
1925
1926 // Build a sequence of copy-to-reg nodes chained together with token chain
1927 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001928 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001929 // Tail call byval lowering might overwrite argument registers so in case of
1930 // tail call optimization the copies to registers are lowered later.
Dan Gohman9178de12009-08-05 01:29:28 +00001931 if (!isTailCall)
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001932 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001933 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001934 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001935 InFlag = Chain.getValue(1);
1936 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001937
Chris Lattnerf165d342009-07-09 04:24:46 +00001938 if (Subtarget->isPICStyleGOT()) {
Chris Lattner679cad52009-07-09 02:55:47 +00001939 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1940 // GOT pointer.
Dan Gohman9178de12009-08-05 01:29:28 +00001941 if (!isTailCall) {
Chris Lattner679cad52009-07-09 02:55:47 +00001942 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1943 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001944 DebugLoc(), getPointerTy()),
Chris Lattner679cad52009-07-09 02:55:47 +00001945 InFlag);
1946 InFlag = Chain.getValue(1);
1947 } else {
1948 // If we are tail calling and generating PIC/GOT style code load the
1949 // address of the callee into ECX. The value in ecx is used as target of
1950 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1951 // for tail calls on PIC/GOT architectures. Normally we would just put the
1952 // address of GOT into ebx and then call target@PLT. But for tail calls
1953 // ebx would be restored (since ebx is callee saved) before jumping to the
1954 // target@PLT.
1955
1956 // Note: The actual moving to ECX is done further down.
1957 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1958 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1959 !G->getGlobal()->hasProtectedVisibility())
1960 Callee = LowerGlobalAddress(Callee, DAG);
1961 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner5d1f2572009-07-09 04:39:06 +00001962 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattner679cad52009-07-09 02:55:47 +00001963 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001965
Gordon Henriksen18ace102008-01-05 16:56:59 +00001966 if (Is64Bit && isVarArg) {
1967 // From AMD64 ABI document:
1968 // For calls that may call functions that use varargs or stdargs
1969 // (prototype-less calls or calls to functions containing ellipsis (...) in
1970 // the declaration) %al is used as hidden argument to specify the number
1971 // of SSE registers used. The contents of %al do not need to match exactly
1972 // the number of registers, but must be an ubound on the number of SSE
1973 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001974
1975 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001976 // Count the number of XMM registers allocated.
1977 static const unsigned XMMArgRegs[] = {
1978 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1979 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1980 };
1981 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michel91099d62009-02-17 22:15:04 +00001982 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Edwin Törökaf8e1332009-02-01 18:15:56 +00001983 && "SSE registers cannot be used when SSE is disabled");
Scott Michel91099d62009-02-17 22:15:04 +00001984
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001985 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001986 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001987 InFlag = Chain.getValue(1);
1988 }
1989
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001990
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001991 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman9178de12009-08-05 01:29:28 +00001992 if (isTailCall) {
1993 // Force all the incoming stack arguments to be loaded from the stack
1994 // before any new outgoing arguments are stored to the stack, because the
1995 // outgoing stack slots may alias the incoming argument stack slots, and
1996 // the alias isn't otherwise explicit. This is slightly more conservative
1997 // than necessary, because it means that each store effectively depends
1998 // on every argument instead of just those arguments it would clobber.
1999 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2000
Dan Gohman8181bd12008-07-27 21:46:04 +00002001 SmallVector<SDValue, 8> MemOpChains2;
2002 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002003 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00002004 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00002005 InFlag = SDValue();
Dan Gohmanea8579c2010-02-08 20:27:50 +00002006 if (GuaranteedTailCallOpt) {
Evan Chengc38381c2010-02-02 02:22:50 +00002007 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2008 CCValAssign &VA = ArgLocs[i];
2009 if (VA.isRegLoc())
2010 continue;
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00002011 assert(VA.isMemLoc());
Dan Gohman9178de12009-08-05 01:29:28 +00002012 SDValue Arg = Outs[i].Val;
2013 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002014 // Create frame index.
2015 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00002016 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Cheng9ff54082010-07-03 00:40:23 +00002017 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002018 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00002019
Duncan Sandsc93fae32008-03-21 09:14:45 +00002020 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00002021 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00002022 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00002023 if (StackPtr.getNode() == 0)
Scott Michel91099d62009-02-17 22:15:04 +00002024 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002025 getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00002026 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002027
Dan Gohman9178de12009-08-05 01:29:28 +00002028 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2029 ArgChain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002030 Flags, DAG, dl));
Gordon Henriksen18ace102008-01-05 16:56:59 +00002031 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00002032 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00002033 MemOpChains2.push_back(
Dan Gohman9178de12009-08-05 01:29:28 +00002034 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene25160362010-02-15 16:53:33 +00002035 PseudoSourceValue::getFixedStack(FI), 0,
2036 false, false, 0));
Scott Michel91099d62009-02-17 22:15:04 +00002037 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00002038 }
2039 }
2040
2041 if (!MemOpChains2.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002042 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00002043 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00002044
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002045 // Copy arguments to their registers.
2046 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00002047 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002048 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002049 InFlag = Chain.getValue(1);
2050 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002051 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002052
Gordon Henriksen18ace102008-01-05 16:56:59 +00002053 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002054 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00002055 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002056 }
2057
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002058 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2059 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2060 // In the 64-bit large code model, we have to make all calls
2061 // through a register, since the call instruction's 32-bit
2062 // pc-relative offset may not be large enough to hold the whole
2063 // address.
2064 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002065 // If the callee is a GlobalAddress node (quite common, every direct call
2066 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2067 // it.
2068
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 // We should use extra load for direct calls to dllimported functions in
2070 // non-JIT mode.
Dan Gohman36c56d02010-04-15 01:51:59 +00002071 const GlobalValue *GV = G->getGlobal();
Chris Lattner180a7ee2009-07-10 05:48:03 +00002072 if (!GV->hasDLLImportLinkage()) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002073 unsigned char OpFlags = 0;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002074
Chris Lattner8e8afe42009-07-09 05:02:21 +00002075 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2076 // external symbols most go through the PLT in PIC mode. If the symbol
2077 // has hidden or protected visibility, or if it is static or local, then
2078 // we don't need to use the PLT - we can directly call it.
2079 if (Subtarget->isTargetELF() &&
2080 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner48837612009-07-09 05:27:35 +00002081 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002082 OpFlags = X86II::MO_PLT;
Chris Lattner4a948932009-07-10 20:47:30 +00002083 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner48837612009-07-09 05:27:35 +00002084 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2085 Subtarget->getDarwinVers() < 9) {
2086 // PC-relative references to external symbols should go through $stub,
2087 // unless we're building with the leopard linker or later, which
2088 // automatically synthesizes these stubs.
2089 OpFlags = X86II::MO_DARWIN_STUB;
2090 }
Chris Lattner8e8afe42009-07-09 05:02:21 +00002091
Chris Lattner48837612009-07-09 05:27:35 +00002092 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner8e8afe42009-07-09 05:02:21 +00002093 G->getOffset(), OpFlags);
2094 }
Bill Wendlingfef06052008-09-16 21:48:12 +00002095 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002096 unsigned char OpFlags = 0;
2097
2098 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2099 // symbols should go through the PLT.
2100 if (Subtarget->isTargetELF() &&
Chris Lattner48837612009-07-09 05:27:35 +00002101 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002102 OpFlags = X86II::MO_PLT;
Chris Lattner4a948932009-07-10 20:47:30 +00002103 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner48837612009-07-09 05:27:35 +00002104 Subtarget->getDarwinVers() < 9) {
2105 // PC-relative references to external symbols should go through $stub,
2106 // unless we're building with the leopard linker or later, which
2107 // automatically synthesizes these stubs.
2108 OpFlags = X86II::MO_DARWIN_STUB;
2109 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002110
Chris Lattner8e8afe42009-07-09 05:02:21 +00002111 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2112 OpFlags);
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002113 }
2114
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002115 // Returns a chain & a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002116 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00002117 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002118
Evan Chengc54fa452010-02-06 03:28:46 +00002119 if (!IsSibcall && isTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002120 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2121 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002122 InFlag = Chain.getValue(1);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002123 }
Scott Michel91099d62009-02-17 22:15:04 +00002124
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002125 Ops.push_back(Chain);
2126 Ops.push_back(Callee);
2127
Dan Gohman9178de12009-08-05 01:29:28 +00002128 if (isTailCall)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002129 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130
Gordon Henriksen18ace102008-01-05 16:56:59 +00002131 // Add argument registers to the end of the list so that they are known live
2132 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00002133 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2134 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2135 RegsToPass[i].second.getValueType()));
Scott Michel91099d62009-02-17 22:15:04 +00002136
Evan Cheng8ba45e62008-03-18 23:36:35 +00002137 // Add an implicit use GOT pointer in EBX.
Dan Gohman9178de12009-08-05 01:29:28 +00002138 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng8ba45e62008-03-18 23:36:35 +00002139 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2140
2141 // Add an implicit use of AL for x86 vararg functions.
2142 if (Is64Bit && isVarArg)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002143 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng8ba45e62008-03-18 23:36:35 +00002144
Gabor Greif1c80d112008-08-28 21:40:38 +00002145 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002147
Dan Gohman9178de12009-08-05 01:29:28 +00002148 if (isTailCall) {
Dale Johannesenfd642742010-06-05 00:30:45 +00002149 // We used to do:
2150 //// If this is the first return lowered for this function, add the regs
2151 //// to the liveout set for the function.
2152 // This isn't right, although it's probably harmless on x86; liveouts
2153 // should be computed from returns not tail calls. Consider a void
2154 // function making a tail call to a function returning int.
Dan Gohman9178de12009-08-05 01:29:28 +00002155 return DAG.getNode(X86ISD::TC_RETURN, dl,
2156 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00002157 }
2158
Dale Johannesence0805b2009-02-03 19:33:06 +00002159 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002160 InFlag = Chain.getValue(1);
2161
2162 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00002163 unsigned NumBytesForCalleeToPush;
Dan Gohman41a10c32010-05-27 18:43:40 +00002164 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen18ace102008-01-05 16:56:59 +00002165 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattnerac9a9392010-03-11 00:22:57 +00002166 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmandf1a7ff2010-02-10 16:03:48 +00002167 // If this is a call to a struct-return function, the callee
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 // pops the hidden struct pointer, so we have to push it back.
2169 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002170 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002171 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002172 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michel91099d62009-02-17 22:15:04 +00002173
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002174 // Returns a flag for retval copy to use.
Evan Chengc54fa452010-02-06 03:28:46 +00002175 if (!IsSibcall) {
2176 Chain = DAG.getCALLSEQ_END(Chain,
2177 DAG.getIntPtrConstant(NumBytes, true),
2178 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2179 true),
2180 InFlag);
2181 InFlag = Chain.getValue(1);
2182 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183
2184 // Handle result values, copying them out of physregs into vregs that we
2185 // return.
Dan Gohman9178de12009-08-05 01:29:28 +00002186 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2187 Ins, dl, DAG, InVals);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188}
2189
2190
2191//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002192// Fast Calling Convention (tail call) implementation
2193//===----------------------------------------------------------------------===//
2194
2195// Like std call, callee cleans arguments, convention except that ECX is
2196// reserved for storing the tail called function address. Only 2 registers are
2197// free for argument passing (inreg). Tail call optimization is performed
2198// provided:
2199// * tailcallopt is enabled
2200// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00002201// On X86_64 architecture with GOT-style position independent code only local
2202// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00002203// To keep the stack aligned according to platform abi the function
2204// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2205// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002206// If a tail called function callee has more arguments than the caller the
2207// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00002208// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002209// original REtADDR, but before the saved framepointer or the spilled registers
2210// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2211// stack layout:
2212// arg1
2213// arg2
2214// RETADDR
Scott Michel91099d62009-02-17 22:15:04 +00002215// [ new RETADDR
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002216// move area ]
2217// (possible EBP)
2218// ESI
2219// EDI
2220// local1 ..
2221
2222/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2223/// for a 16 byte align requirement.
Dan Gohmandbb121b2010-04-17 15:26:15 +00002224unsigned
2225X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2226 SelectionDAG& DAG) const {
Evan Chengded8f902008-09-07 09:07:23 +00002227 MachineFunction &MF = DAG.getMachineFunction();
2228 const TargetMachine &TM = MF.getTarget();
2229 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2230 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michel91099d62009-02-17 22:15:04 +00002231 uint64_t AlignMask = StackAlignment - 1;
Evan Chengded8f902008-09-07 09:07:23 +00002232 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00002233 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00002234 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2235 // Number smaller than 12 so just add the difference.
2236 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2237 } else {
2238 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michel91099d62009-02-17 22:15:04 +00002239 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chengded8f902008-09-07 09:07:23 +00002240 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002241 }
Evan Chengded8f902008-09-07 09:07:23 +00002242 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002243}
2244
Evan Chengf4919612010-02-05 02:21:12 +00002245/// MatchingStackOffset - Return true if the given stack call argument is
2246/// already available in the same position (relatively) of the caller's
2247/// incoming argument stack.
2248static
2249bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2250 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2251 const X86InstrInfo *TII) {
Evan Cheng3df6bd42010-03-05 08:38:04 +00002252 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2253 int FI = INT_MAX;
Evan Chengf4919612010-02-05 02:21:12 +00002254 if (Arg.getOpcode() == ISD::CopyFromReg) {
2255 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2256 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2257 return false;
2258 MachineInstr *Def = MRI->getVRegDef(VR);
2259 if (!Def)
2260 return false;
2261 if (!Flags.isByVal()) {
2262 if (!TII->isLoadFromStackSlot(Def, FI))
2263 return false;
2264 } else {
2265 unsigned Opcode = Def->getOpcode();
2266 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2267 Def->getOperand(1).isFI()) {
2268 FI = Def->getOperand(1).getIndex();
Evan Cheng3df6bd42010-03-05 08:38:04 +00002269 Bytes = Flags.getByValSize();
Evan Chengf4919612010-02-05 02:21:12 +00002270 } else
2271 return false;
2272 }
Evan Cheng3df6bd42010-03-05 08:38:04 +00002273 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2274 if (Flags.isByVal())
2275 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng53c69cb2010-03-05 19:55:55 +00002276 // dereferenced. e.g.
Evan Cheng3df6bd42010-03-05 08:38:04 +00002277 // define @foo(%struct.X* %A) {
2278 // tail call @bar(%struct.X* byval %A)
2279 // }
Evan Chengf4919612010-02-05 02:21:12 +00002280 return false;
2281 SDValue Ptr = Ld->getBasePtr();
2282 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2283 if (!FINode)
2284 return false;
2285 FI = FINode->getIndex();
Evan Cheng3df6bd42010-03-05 08:38:04 +00002286 } else
2287 return false;
Evan Chengf4919612010-02-05 02:21:12 +00002288
Evan Cheng3df6bd42010-03-05 08:38:04 +00002289 assert(FI != INT_MAX);
Evan Chengf4919612010-02-05 02:21:12 +00002290 if (!MFI->isFixedObjectIndex(FI))
2291 return false;
Evan Cheng3df6bd42010-03-05 08:38:04 +00002292 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Chengf4919612010-02-05 02:21:12 +00002293}
2294
Dan Gohman9178de12009-08-05 01:29:28 +00002295/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2296/// for tail call optimization. Targets which want to do tail call
2297/// optimization should implement this function.
2298bool
2299X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002300 CallingConv::ID CalleeCC,
Dan Gohman9178de12009-08-05 01:29:28 +00002301 bool isVarArg,
Evan Chengec290582010-03-15 18:54:48 +00002302 bool isCalleeStructRet,
2303 bool isCallerStructRet,
Evan Chengd82fae32010-01-27 06:25:16 +00002304 const SmallVectorImpl<ISD::OutputArg> &Outs,
2305 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman9178de12009-08-05 01:29:28 +00002306 SelectionDAG& DAG) const {
Chris Lattnerac9a9392010-03-11 00:22:57 +00002307 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengd82fae32010-01-27 06:25:16 +00002308 CalleeCC != CallingConv::C)
2309 return false;
2310
Evan Cheng3d424642010-01-29 06:45:59 +00002311 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng522dbc02010-03-26 16:26:03 +00002312 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng3d424642010-01-29 06:45:59 +00002313 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng1facdf22010-04-30 01:12:32 +00002314 CallingConv::ID CallerCC = CallerF->getCallingConv();
2315 bool CCMatch = CallerCC == CalleeCC;
2316
Dan Gohmanea8579c2010-02-08 20:27:50 +00002317 if (GuaranteedTailCallOpt) {
Evan Cheng1facdf22010-04-30 01:12:32 +00002318 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Chengca18ef22010-01-31 06:44:49 +00002319 return true;
2320 return false;
2321 }
2322
Dale Johannesen7d0d7972010-05-28 23:24:28 +00002323 // Look for obvious safe cases to perform tail call optimization that do not
2324 // require ABI changes. This is what gcc calls sibcall.
Evan Chengc38381c2010-02-02 02:22:50 +00002325
Evan Cheng522dbc02010-03-26 16:26:03 +00002326 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2327 // emit a special epilogue.
2328 if (RegInfo->needsStackRealignment(MF))
2329 return false;
2330
Evan Cheng50ed8882010-03-26 02:13:13 +00002331 // Do not sibcall optimize vararg calls unless the call site is not passing any
2332 // arguments.
2333 if (isVarArg && !Outs.empty())
Evan Chengca18ef22010-01-31 06:44:49 +00002334 return false;
2335
Evan Chengec290582010-03-15 18:54:48 +00002336 // Also avoid sibcall optimization if either caller or callee uses struct
2337 // return semantics.
2338 if (isCalleeStructRet || isCallerStructRet)
2339 return false;
2340
Evan Chengd5b29562010-03-20 02:58:15 +00002341 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2342 // Therefore if it's not used by the call it is not safe to optimize this into
2343 // a sibcall.
2344 bool Unused = false;
2345 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2346 if (!Ins[i].Used) {
2347 Unused = true;
2348 break;
2349 }
2350 }
2351 if (Unused) {
2352 SmallVector<CCValAssign, 16> RVLocs;
2353 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2354 RVLocs, *DAG.getContext());
2355 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng1facdf22010-04-30 01:12:32 +00002356 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengd5b29562010-03-20 02:58:15 +00002357 CCValAssign &VA = RVLocs[i];
2358 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2359 return false;
2360 }
2361 }
2362
Evan Cheng1facdf22010-04-30 01:12:32 +00002363 // If the calling conventions do not match, then we'd better make sure the
2364 // results are returned in the same way as what the caller expects.
2365 if (!CCMatch) {
2366 SmallVector<CCValAssign, 16> RVLocs1;
2367 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2368 RVLocs1, *DAG.getContext());
2369 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2370
2371 SmallVector<CCValAssign, 16> RVLocs2;
2372 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2373 RVLocs2, *DAG.getContext());
2374 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2375
2376 if (RVLocs1.size() != RVLocs2.size())
2377 return false;
2378 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2379 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2380 return false;
2381 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2382 return false;
2383 if (RVLocs1[i].isRegLoc()) {
2384 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2385 return false;
2386 } else {
2387 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2388 return false;
2389 }
2390 }
2391 }
2392
Evan Cheng73e1dbe2010-01-30 01:22:00 +00002393 // If the callee takes no arguments then go on to check the results of the
2394 // call.
2395 if (!Outs.empty()) {
2396 // Check if stack adjustment is needed. For now, do not do this if any
2397 // argument is passed on the stack.
2398 SmallVector<CCValAssign, 16> ArgLocs;
2399 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2400 ArgLocs, *DAG.getContext());
2401 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengc38381c2010-02-02 02:22:50 +00002402 if (CCInfo.getNextStackOffset()) {
2403 MachineFunction &MF = DAG.getMachineFunction();
2404 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2405 return false;
2406 if (Subtarget->isTargetWin64())
2407 // Win64 ABI has additional complications.
2408 return false;
2409
2410 // Check if the arguments are already laid out in the right way as
2411 // the caller's fixed stack objects.
2412 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chengf4919612010-02-05 02:21:12 +00002413 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2414 const X86InstrInfo *TII =
2415 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengc38381c2010-02-02 02:22:50 +00002416 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2417 CCValAssign &VA = ArgLocs[i];
Evan Chengc38381c2010-02-02 02:22:50 +00002418 SDValue Arg = Outs[i].Val;
2419 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengc38381c2010-02-02 02:22:50 +00002420 if (VA.getLocInfo() == CCValAssign::Indirect)
2421 return false;
2422 if (!VA.isRegLoc()) {
Evan Chengf4919612010-02-05 02:21:12 +00002423 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2424 MFI, MRI, TII))
Evan Chengc38381c2010-02-02 02:22:50 +00002425 return false;
2426 }
2427 }
2428 }
Evan Chengaca4d8d2010-05-29 01:35:22 +00002429
2430 // If the tailcall address may be in a register, then make sure it's
2431 // possible to register allocate for it. In 32-bit, the call address can
2432 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2433 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2434 // RDI, R8, R9, R11.
2435 if (!isa<GlobalAddressSDNode>(Callee) &&
2436 !isa<ExternalSymbolSDNode>(Callee)) {
2437 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2438 unsigned NumInRegs = 0;
2439 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2440 CCValAssign &VA = ArgLocs[i];
2441 if (VA.isRegLoc()) {
2442 if (++NumInRegs == Limit)
2443 return false;
2444 }
2445 }
2446 }
Evan Cheng73e1dbe2010-01-30 01:22:00 +00002447 }
Evan Chengd82fae32010-01-27 06:25:16 +00002448
Evan Cheng411c0522010-02-03 03:28:02 +00002449 return true;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002450}
2451
Dan Gohmanca4857a2008-09-03 23:12:08 +00002452FastISel *
Chris Lattnerbc491002010-04-05 06:05:26 +00002453X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Cheng00787d52010-01-26 19:04:47 +00002454 DenseMap<const Value *, unsigned> &vm,
2455 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanc603a5e2010-04-22 20:46:50 +00002456 DenseMap<const AllocaInst *, int> &am,
2457 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohman9dd43582008-10-14 23:54:11 +00002458#ifndef NDEBUG
Dan Gohman68cd2d92010-04-14 19:53:31 +00002459 , SmallSet<const Instruction *, 8> &cil
Dan Gohman9dd43582008-10-14 23:54:11 +00002460#endif
Dan Gohmandbb121b2010-04-17 15:26:15 +00002461 ) const {
Dan Gohmanc603a5e2010-04-22 20:46:50 +00002462 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohman9dd43582008-10-14 23:54:11 +00002463#ifndef NDEBUG
2464 , cil
2465#endif
2466 );
Dan Gohman97805ee2008-08-19 21:32:53 +00002467}
2468
2469
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002470//===----------------------------------------------------------------------===//
2471// Other Lowering Hooks
2472//===----------------------------------------------------------------------===//
2473
2474
Dan Gohmandbb121b2010-04-17 15:26:15 +00002475SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikove844e472007-08-15 17:12:32 +00002476 MachineFunction &MF = DAG.getMachineFunction();
2477 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2478 int ReturnAddrIndex = FuncInfo->getRAIndex();
2479
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002480 if (ReturnAddrIndex == 0) {
2481 // Set up a frame object for the return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00002482 uint64_t SlotSize = TD->getPointerSize();
David Greene6424ab92009-11-12 20:49:22 +00002483 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Cheng9ff54082010-07-03 00:40:23 +00002484 false);
Anton Korobeynikove844e472007-08-15 17:12:32 +00002485 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002486 }
2487
2488 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2489}
2490
2491
Anton Korobeynikovc283e152009-08-05 23:01:26 +00002492bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2493 bool hasSymbolicDisplacement) {
2494 // Offset should fit into 32 bit immediate field.
Benjamin Kramer25c5cb62010-03-29 21:13:41 +00002495 if (!isInt<32>(Offset))
Anton Korobeynikovc283e152009-08-05 23:01:26 +00002496 return false;
2497
2498 // If we don't have a symbolic displacement - we don't have any extra
2499 // restrictions.
2500 if (!hasSymbolicDisplacement)
2501 return true;
2502
2503 // FIXME: Some tweaks might be needed for medium code model.
2504 if (M != CodeModel::Small && M != CodeModel::Kernel)
2505 return false;
2506
2507 // For small code model we assume that latest object is 16MB before end of 31
2508 // bits boundary. We may also accept pretty large negative constants knowing
2509 // that all objects are in the positive half of address space.
2510 if (M == CodeModel::Small && Offset < 16*1024*1024)
2511 return true;
2512
2513 // For kernel code model we know that all object resist in the negative half
2514 // of 32bits address space. We may not accept negative offsets, since they may
2515 // be just off and we may accept pretty large positive ones.
2516 if (M == CodeModel::Kernel && Offset > 0)
2517 return true;
2518
2519 return false;
2520}
2521
Chris Lattnerebb91142008-12-24 23:53:05 +00002522/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2523/// specific condition code, returning the condition code and the LHS/RHS of the
2524/// comparison to make.
2525static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2526 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002527 if (!isFP) {
2528 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2529 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2530 // X > -1 -> X == 0, jump !sign.
2531 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002532 return X86::COND_NS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002533 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2534 // X < 0 -> X == 0, jump on sign.
Chris Lattnerebb91142008-12-24 23:53:05 +00002535 return X86::COND_S;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002536 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00002537 // X < 1 -> X <= 0
2538 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002539 return X86::COND_LE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002540 }
2541 }
2542
2543 switch (SetCCOpcode) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002544 default: llvm_unreachable("Invalid integer condition!");
Chris Lattnerebb91142008-12-24 23:53:05 +00002545 case ISD::SETEQ: return X86::COND_E;
2546 case ISD::SETGT: return X86::COND_G;
2547 case ISD::SETGE: return X86::COND_GE;
2548 case ISD::SETLT: return X86::COND_L;
2549 case ISD::SETLE: return X86::COND_LE;
2550 case ISD::SETNE: return X86::COND_NE;
2551 case ISD::SETULT: return X86::COND_B;
2552 case ISD::SETUGT: return X86::COND_A;
2553 case ISD::SETULE: return X86::COND_BE;
2554 case ISD::SETUGE: return X86::COND_AE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002555 }
Chris Lattnerb8397512008-12-23 23:42:27 +00002556 }
Scott Michel91099d62009-02-17 22:15:04 +00002557
Chris Lattnerb8397512008-12-23 23:42:27 +00002558 // First determine if it is required or is profitable to flip the operands.
Duncan Sandsc2a04622008-10-24 13:03:10 +00002559
Chris Lattnerb8397512008-12-23 23:42:27 +00002560 // If LHS is a foldable load, but RHS is not, flip the condition.
2561 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2562 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2563 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2564 std::swap(LHS, RHS);
Evan Chengfc937c92008-08-28 23:48:31 +00002565 }
2566
Chris Lattnerb8397512008-12-23 23:42:27 +00002567 switch (SetCCOpcode) {
2568 default: break;
2569 case ISD::SETOLT:
2570 case ISD::SETOLE:
2571 case ISD::SETUGT:
2572 case ISD::SETUGE:
2573 std::swap(LHS, RHS);
2574 break;
2575 }
2576
2577 // On a floating point condition, the flags are set as follows:
2578 // ZF PF CF op
2579 // 0 | 0 | 0 | X > Y
2580 // 0 | 0 | 1 | X < Y
2581 // 1 | 0 | 0 | X == Y
2582 // 1 | 1 | 1 | unordered
2583 switch (SetCCOpcode) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002584 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattnerb8397512008-12-23 23:42:27 +00002585 case ISD::SETUEQ:
Chris Lattnerebb91142008-12-24 23:53:05 +00002586 case ISD::SETEQ: return X86::COND_E;
Chris Lattnerb8397512008-12-23 23:42:27 +00002587 case ISD::SETOLT: // flipped
2588 case ISD::SETOGT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002589 case ISD::SETGT: return X86::COND_A;
Chris Lattnerb8397512008-12-23 23:42:27 +00002590 case ISD::SETOLE: // flipped
2591 case ISD::SETOGE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002592 case ISD::SETGE: return X86::COND_AE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002593 case ISD::SETUGT: // flipped
2594 case ISD::SETULT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002595 case ISD::SETLT: return X86::COND_B;
Chris Lattnerb8397512008-12-23 23:42:27 +00002596 case ISD::SETUGE: // flipped
2597 case ISD::SETULE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002598 case ISD::SETLE: return X86::COND_BE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002599 case ISD::SETONE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002600 case ISD::SETNE: return X86::COND_NE;
2601 case ISD::SETUO: return X86::COND_P;
2602 case ISD::SETO: return X86::COND_NP;
Dan Gohman8ab7dd02009-10-20 16:22:37 +00002603 case ISD::SETOEQ:
2604 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattnerb8397512008-12-23 23:42:27 +00002605 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002606}
2607
2608/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2609/// code. Current x86 isa includes the following FP cmov instructions:
2610/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2611static bool hasFPCMov(unsigned X86CC) {
2612 switch (X86CC) {
2613 default:
2614 return false;
2615 case X86::COND_B:
2616 case X86::COND_BE:
2617 case X86::COND_E:
2618 case X86::COND_P:
2619 case X86::COND_A:
2620 case X86::COND_AE:
2621 case X86::COND_NE:
2622 case X86::COND_NP:
2623 return true;
2624 }
2625}
2626
Evan Cheng6337b552009-10-27 19:56:55 +00002627/// isFPImmLegal - Returns true if the target can instruction select the
2628/// specified FP immediate natively. If false, the legalizer will
2629/// materialize the FP immediate as a load from a constant pool.
Evan Chenga0e67782009-10-28 01:43:28 +00002630bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Cheng6337b552009-10-27 19:56:55 +00002631 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2632 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2633 return true;
2634 }
2635 return false;
2636}
2637
Nate Begeman543d2142009-04-27 18:41:29 +00002638/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2639/// the specified range (L, H].
2640static bool isUndefOrInRange(int Val, int Low, int Hi) {
2641 return (Val < 0) || (Val >= Low && Val < Hi);
2642}
2643
2644/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2645/// specified value.
2646static bool isUndefOrEqual(int Val, int CmpVal) {
2647 if (Val < 0 || Val == CmpVal)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002648 return true;
Nate Begeman543d2142009-04-27 18:41:29 +00002649 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002650}
2651
Nate Begeman543d2142009-04-27 18:41:29 +00002652/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2653/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2654/// the second operand.
Owen Andersonac9de032009-08-10 22:56:29 +00002655static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002656 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman543d2142009-04-27 18:41:29 +00002657 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002658 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman543d2142009-04-27 18:41:29 +00002659 return (Mask[0] < 2 && Mask[1] < 2);
2660 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002661}
2662
Nate Begeman543d2142009-04-27 18:41:29 +00002663bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002664 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002665 N->getMask(M);
2666 return ::isPSHUFDMask(M, N->getValueType(0));
2667}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002668
Nate Begeman543d2142009-04-27 18:41:29 +00002669/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2670/// is suitable for input to PSHUFHW.
Owen Andersonac9de032009-08-10 22:56:29 +00002671static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002672 if (VT != MVT::v8i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002673 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002674
Nate Begeman543d2142009-04-27 18:41:29 +00002675 // Lower quadword copied in order or undef.
2676 for (int i = 0; i != 4; ++i)
2677 if (Mask[i] >= 0 && Mask[i] != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002678 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002679
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002680 // Upper quadword shuffled.
Nate Begeman543d2142009-04-27 18:41:29 +00002681 for (int i = 4; i != 8; ++i)
2682 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002683 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002684
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002685 return true;
2686}
2687
Nate Begeman543d2142009-04-27 18:41:29 +00002688bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002689 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002690 N->getMask(M);
2691 return ::isPSHUFHWMask(M, N->getValueType(0));
2692}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002693
Nate Begeman543d2142009-04-27 18:41:29 +00002694/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2695/// is suitable for input to PSHUFLW.
Owen Andersonac9de032009-08-10 22:56:29 +00002696static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002697 if (VT != MVT::v8i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002698 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002699
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002700 // Upper quadword copied in order.
Nate Begeman543d2142009-04-27 18:41:29 +00002701 for (int i = 4; i != 8; ++i)
2702 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002703 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002704
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002705 // Lower quadword shuffled.
Nate Begeman543d2142009-04-27 18:41:29 +00002706 for (int i = 0; i != 4; ++i)
2707 if (Mask[i] >= 4)
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002708 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002709
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002710 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002711}
2712
Nate Begeman543d2142009-04-27 18:41:29 +00002713bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002714 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002715 N->getMask(M);
2716 return ::isPSHUFLWMask(M, N->getValueType(0));
2717}
2718
Nate Begeman080f8e22009-10-19 02:17:23 +00002719/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2720/// is suitable for input to PALIGNR.
2721static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2722 bool hasSSSE3) {
2723 int i, e = VT.getVectorNumElements();
2724
2725 // Do not handle v2i64 / v2f64 shuffles with palignr.
2726 if (e < 4 || !hasSSSE3)
2727 return false;
2728
2729 for (i = 0; i != e; ++i)
2730 if (Mask[i] >= 0)
2731 break;
2732
2733 // All undef, not a palignr.
2734 if (i == e)
2735 return false;
2736
2737 // Determine if it's ok to perform a palignr with only the LHS, since we
2738 // don't have access to the actual shuffle elements to see if RHS is undef.
2739 bool Unary = Mask[i] < (int)e;
2740 bool NeedsUnary = false;
2741
2742 int s = Mask[i] - i;
2743
2744 // Check the rest of the elements to see if they are consecutive.
2745 for (++i; i != e; ++i) {
2746 int m = Mask[i];
2747 if (m < 0)
2748 continue;
2749
2750 Unary = Unary && (m < (int)e);
2751 NeedsUnary = NeedsUnary || (m < s);
2752
2753 if (NeedsUnary && !Unary)
2754 return false;
2755 if (Unary && m != ((s+i) & (e-1)))
2756 return false;
2757 if (!Unary && m != (s+i))
2758 return false;
2759 }
2760 return true;
2761}
2762
2763bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2764 SmallVector<int, 8> M;
2765 N->getMask(M);
2766 return ::isPALIGNRMask(M, N->getValueType(0), true);
2767}
2768
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002769/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2770/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersonac9de032009-08-10 22:56:29 +00002771static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002772 int NumElems = VT.getVectorNumElements();
2773 if (NumElems != 2 && NumElems != 4)
2774 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002775
Nate Begeman543d2142009-04-27 18:41:29 +00002776 int Half = NumElems / 2;
2777 for (int i = 0; i < Half; ++i)
2778 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002779 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00002780 for (int i = Half; i < NumElems; ++i)
2781 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002782 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002783
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002784 return true;
2785}
2786
Nate Begeman543d2142009-04-27 18:41:29 +00002787bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2788 SmallVector<int, 8> M;
2789 N->getMask(M);
2790 return ::isSHUFPMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002791}
2792
2793/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2794/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2795/// half elements to come from vector 1 (which would equal the dest.) and
2796/// the upper half to come from vector 2.
Owen Andersonac9de032009-08-10 22:56:29 +00002797static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002798 int NumElems = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002799
2800 if (NumElems != 2 && NumElems != 4)
Nate Begeman543d2142009-04-27 18:41:29 +00002801 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002802
Nate Begeman543d2142009-04-27 18:41:29 +00002803 int Half = NumElems / 2;
2804 for (int i = 0; i < Half; ++i)
2805 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002806 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00002807 for (int i = Half; i < NumElems; ++i)
2808 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809 return false;
2810 return true;
2811}
2812
Nate Begeman543d2142009-04-27 18:41:29 +00002813static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2814 SmallVector<int, 8> M;
2815 N->getMask(M);
2816 return isCommutedSHUFPMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002817}
2818
2819/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2820/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman543d2142009-04-27 18:41:29 +00002821bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2822 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002823 return false;
2824
2825 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman543d2142009-04-27 18:41:29 +00002826 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2827 isUndefOrEqual(N->getMaskElt(1), 7) &&
2828 isUndefOrEqual(N->getMaskElt(2), 2) &&
2829 isUndefOrEqual(N->getMaskElt(3), 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002830}
2831
Nate Begemanb13034d2009-11-07 23:17:15 +00002832/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2833/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2834/// <2, 3, 2, 3>
2835bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2836 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2837
2838 if (NumElems != 4)
2839 return false;
2840
2841 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2842 isUndefOrEqual(N->getMaskElt(1), 3) &&
2843 isUndefOrEqual(N->getMaskElt(2), 2) &&
2844 isUndefOrEqual(N->getMaskElt(3), 3);
2845}
2846
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002847/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2848/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman543d2142009-04-27 18:41:29 +00002849bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2850 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002852 if (NumElems != 2 && NumElems != 4)
2853 return false;
2854
2855 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002856 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002857 return false;
2858
2859 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002860 if (!isUndefOrEqual(N->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002861 return false;
2862
2863 return true;
2864}
2865
Nate Begemanb13034d2009-11-07 23:17:15 +00002866/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2867/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2868bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00002869 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002870
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871 if (NumElems != 2 && NumElems != 4)
2872 return false;
2873
2874 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002875 if (!isUndefOrEqual(N->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 return false;
2877
Nate Begeman543d2142009-04-27 18:41:29 +00002878 for (unsigned i = 0; i < NumElems/2; ++i)
2879 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002881
2882 return true;
2883}
2884
2885/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2886/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersonac9de032009-08-10 22:56:29 +00002887static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002888 bool V2IsSplat = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002889 int NumElts = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2891 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002892
Nate Begeman543d2142009-04-27 18:41:29 +00002893 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2894 int BitI = Mask[i];
2895 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 if (!isUndefOrEqual(BitI, j))
2897 return false;
2898 if (V2IsSplat) {
Mon P Wang56d91642009-02-04 01:16:59 +00002899 if (!isUndefOrEqual(BitI1, NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002900 return false;
2901 } else {
2902 if (!isUndefOrEqual(BitI1, j + NumElts))
2903 return false;
2904 }
2905 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 return true;
2907}
2908
Nate Begeman543d2142009-04-27 18:41:29 +00002909bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2910 SmallVector<int, 8> M;
2911 N->getMask(M);
2912 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002913}
2914
2915/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2916/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002917static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002918 bool V2IsSplat = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002919 int NumElts = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2921 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002922
Nate Begeman543d2142009-04-27 18:41:29 +00002923 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2924 int BitI = Mask[i];
2925 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926 if (!isUndefOrEqual(BitI, j + NumElts/2))
2927 return false;
2928 if (V2IsSplat) {
2929 if (isUndefOrEqual(BitI1, NumElts))
2930 return false;
2931 } else {
2932 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2933 return false;
2934 }
2935 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936 return true;
2937}
2938
Nate Begeman543d2142009-04-27 18:41:29 +00002939bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2940 SmallVector<int, 8> M;
2941 N->getMask(M);
2942 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002943}
2944
2945/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2946/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2947/// <0, 0, 1, 1>
Owen Andersonac9de032009-08-10 22:56:29 +00002948static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002949 int NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2951 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002952
Nate Begeman543d2142009-04-27 18:41:29 +00002953 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2954 int BitI = Mask[i];
2955 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956 if (!isUndefOrEqual(BitI, j))
2957 return false;
2958 if (!isUndefOrEqual(BitI1, j))
2959 return false;
2960 }
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002961 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002962}
2963
Nate Begeman543d2142009-04-27 18:41:29 +00002964bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2965 SmallVector<int, 8> M;
2966 N->getMask(M);
2967 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2968}
2969
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002970/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2971/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2972/// <2, 2, 3, 3>
Owen Andersonac9de032009-08-10 22:56:29 +00002973static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002974 int NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2976 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002977
Nate Begeman543d2142009-04-27 18:41:29 +00002978 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2979 int BitI = Mask[i];
2980 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 if (!isUndefOrEqual(BitI, j))
2982 return false;
2983 if (!isUndefOrEqual(BitI1, j))
2984 return false;
2985 }
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002986 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002987}
2988
Nate Begeman543d2142009-04-27 18:41:29 +00002989bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2990 SmallVector<int, 8> M;
2991 N->getMask(M);
2992 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2993}
2994
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002995/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2996/// specifies a shuffle of elements that is suitable for input to MOVSS,
2997/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersonac9de032009-08-10 22:56:29 +00002998static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedmand49401f2009-06-06 06:05:10 +00002999 if (VT.getVectorElementType().getSizeInBits() < 32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003000 return false;
Eli Friedmand49401f2009-06-06 06:05:10 +00003001
3002 int NumElts = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003003
Nate Begeman543d2142009-04-27 18:41:29 +00003004 if (!isUndefOrEqual(Mask[0], NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003005 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003006
Nate Begeman543d2142009-04-27 18:41:29 +00003007 for (int i = 1; i < NumElts; ++i)
3008 if (!isUndefOrEqual(Mask[i], i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003009 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003010
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003011 return true;
3012}
3013
Nate Begeman543d2142009-04-27 18:41:29 +00003014bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3015 SmallVector<int, 8> M;
3016 N->getMask(M);
3017 return ::isMOVLMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003018}
3019
3020/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3021/// of what x86 movss want. X86 movs requires the lowest element to be lowest
3022/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersonac9de032009-08-10 22:56:29 +00003023static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman543d2142009-04-27 18:41:29 +00003024 bool V2IsSplat = false, bool V2IsUndef = false) {
3025 int NumOps = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003026 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
3027 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003028
Nate Begeman543d2142009-04-27 18:41:29 +00003029 if (!isUndefOrEqual(Mask[0], 0))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003030 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003031
Nate Begeman543d2142009-04-27 18:41:29 +00003032 for (int i = 1; i < NumOps; ++i)
3033 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3034 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3035 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003036 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003037
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003038 return true;
3039}
3040
Nate Begeman543d2142009-04-27 18:41:29 +00003041static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003042 bool V2IsUndef = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00003043 SmallVector<int, 8> M;
3044 N->getMask(M);
3045 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003046}
3047
3048/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3049/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00003050bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3051 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052 return false;
3053
3054 // Expect 1, 1, 3, 3
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003055 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003056 int Elt = N->getMaskElt(i);
3057 if (Elt >= 0 && Elt != 1)
3058 return false;
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003059 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003060
3061 bool HasHi = false;
3062 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003063 int Elt = N->getMaskElt(i);
3064 if (Elt >= 0 && Elt != 3)
3065 return false;
3066 if (Elt == 3)
3067 HasHi = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003068 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003069 // Don't use movshdup if it can be done with a shufps.
Nate Begeman543d2142009-04-27 18:41:29 +00003070 // FIXME: verify that matching u, u, 3, 3 is what we want.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003071 return HasHi;
3072}
3073
3074/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3075/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00003076bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3077 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003078 return false;
3079
3080 // Expect 0, 0, 2, 2
Nate Begeman543d2142009-04-27 18:41:29 +00003081 for (unsigned i = 0; i < 2; ++i)
3082 if (N->getMaskElt(i) > 0)
3083 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003084
3085 bool HasHi = false;
3086 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003087 int Elt = N->getMaskElt(i);
3088 if (Elt >= 0 && Elt != 2)
3089 return false;
3090 if (Elt == 2)
3091 HasHi = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003092 }
Nate Begeman543d2142009-04-27 18:41:29 +00003093 // Don't use movsldup if it can be done with a shufps.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003094 return HasHi;
3095}
3096
Evan Chenga2497eb2008-09-25 20:50:48 +00003097/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3098/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00003099bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3100 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003101
Nate Begeman543d2142009-04-27 18:41:29 +00003102 for (int i = 0; i < e; ++i)
3103 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chenga2497eb2008-09-25 20:50:48 +00003104 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00003105 for (int i = 0; i < e; ++i)
3106 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Chenga2497eb2008-09-25 20:50:48 +00003107 return false;
3108 return true;
3109}
3110
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003111/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00003112/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003113unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00003114 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3115 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3116
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003117 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3118 unsigned Mask = 0;
Nate Begeman543d2142009-04-27 18:41:29 +00003119 for (int i = 0; i < NumOperands; ++i) {
3120 int Val = SVOp->getMaskElt(NumOperands-i-1);
3121 if (Val < 0) Val = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003122 if (Val >= NumOperands) Val -= NumOperands;
3123 Mask |= Val;
3124 if (i != NumOperands - 1)
3125 Mask <<= Shift;
3126 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003127 return Mask;
3128}
3129
3130/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00003131/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003132unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00003133 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003134 unsigned Mask = 0;
3135 // 8 nodes, but we only care about the last 4.
3136 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003137 int Val = SVOp->getMaskElt(i);
3138 if (Val >= 0)
Mon P Wang56d91642009-02-04 01:16:59 +00003139 Mask |= (Val - 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003140 if (i != 4)
3141 Mask <<= 2;
3142 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003143 return Mask;
3144}
3145
3146/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00003147/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003148unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00003149 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003150 unsigned Mask = 0;
3151 // 8 nodes, but we only care about the first 4.
3152 for (int i = 3; i >= 0; --i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003153 int Val = SVOp->getMaskElt(i);
3154 if (Val >= 0)
3155 Mask |= Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003156 if (i != 0)
3157 Mask <<= 2;
3158 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003159 return Mask;
3160}
3161
Nate Begeman080f8e22009-10-19 02:17:23 +00003162/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3163/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3164unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3165 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3166 EVT VVT = N->getValueType(0);
3167 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3168 int Val = 0;
3169
3170 unsigned i, e;
3171 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3172 Val = SVOp->getMaskElt(i);
3173 if (Val >= 0)
3174 break;
3175 }
3176 return (Val - i) * EltSize;
3177}
3178
Evan Chengb723fb52009-07-30 08:33:02 +00003179/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3180/// constant +0.0.
3181bool X86::isZeroNode(SDValue Elt) {
3182 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanbcc946d2010-06-18 14:22:04 +00003183 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Chengb723fb52009-07-30 08:33:02 +00003184 (isa<ConstantFPSDNode>(Elt) &&
3185 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3186}
3187
Nate Begeman543d2142009-04-27 18:41:29 +00003188/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3189/// their permute mask.
3190static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3191 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003192 EVT VT = SVOp->getValueType(0);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003193 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman543d2142009-04-27 18:41:29 +00003194 SmallVector<int, 8> MaskVec;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003195
Nate Begemane8f61cb2009-04-29 05:20:52 +00003196 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003197 int idx = SVOp->getMaskElt(i);
3198 if (idx < 0)
3199 MaskVec.push_back(idx);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003200 else if (idx < (int)NumElems)
Nate Begeman543d2142009-04-27 18:41:29 +00003201 MaskVec.push_back(idx + NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003202 else
Nate Begeman543d2142009-04-27 18:41:29 +00003203 MaskVec.push_back(idx - NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003204 }
Nate Begeman543d2142009-04-27 18:41:29 +00003205 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3206 SVOp->getOperand(0), &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003207}
3208
Evan Chenga6769df2007-12-07 21:30:01 +00003209/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3210/// the two vector operands have swapped position.
Owen Andersonac9de032009-08-10 22:56:29 +00003211static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begemane8f61cb2009-04-29 05:20:52 +00003212 unsigned NumElems = VT.getVectorNumElements();
3213 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003214 int idx = Mask[i];
3215 if (idx < 0)
Evan Chengfca29242007-12-07 08:07:39 +00003216 continue;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003217 else if (idx < (int)NumElems)
Nate Begeman543d2142009-04-27 18:41:29 +00003218 Mask[i] = idx + NumElems;
Evan Chengfca29242007-12-07 08:07:39 +00003219 else
Nate Begeman543d2142009-04-27 18:41:29 +00003220 Mask[i] = idx - NumElems;
Evan Chengfca29242007-12-07 08:07:39 +00003221 }
Evan Chengfca29242007-12-07 08:07:39 +00003222}
3223
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003224/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3225/// match movhlps. The lower half elements should come from upper half of
3226/// V1 (and in order), and the upper half elements should come from the upper
3227/// half of V2 (and in order).
Nate Begeman543d2142009-04-27 18:41:29 +00003228static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3229 if (Op->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003230 return false;
3231 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003232 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003233 return false;
3234 for (unsigned i = 2; i != 4; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003235 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003236 return false;
3237 return true;
3238}
3239
3240/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00003241/// is promoted to a vector. It also returns the LoadSDNode by reference if
3242/// required.
3243static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00003244 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3245 return false;
3246 N = N->getOperand(0).getNode();
3247 if (!ISD::isNON_EXTLoad(N))
3248 return false;
3249 if (LD)
3250 *LD = cast<LoadSDNode>(N);
3251 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003252}
3253
3254/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3255/// match movlp{s|d}. The lower half elements should come from lower half of
3256/// V1 (and in order), and the upper half elements should come from the upper
3257/// half of V2 (and in order). And since V1 will become the source of the
3258/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003259static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3260 ShuffleVectorSDNode *Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003261 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
3262 return false;
3263 // Is V2 is a vector load, don't do this transformation. We will try to use
3264 // load folding shufps op.
3265 if (ISD::isNON_EXTLoad(V2))
3266 return false;
3267
Nate Begemane8f61cb2009-04-29 05:20:52 +00003268 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003269
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003270 if (NumElems != 2 && NumElems != 4)
3271 return false;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003272 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003273 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003274 return false;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003275 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003276 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003277 return false;
3278 return true;
3279}
3280
3281/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3282/// all the same.
3283static bool isSplatVector(SDNode *N) {
3284 if (N->getOpcode() != ISD::BUILD_VECTOR)
3285 return false;
3286
Dan Gohman8181bd12008-07-27 21:46:04 +00003287 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003288 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3289 if (N->getOperand(i) != SplatValue)
3290 return false;
3291 return true;
3292}
3293
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003294/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003295/// to an zero vector.
Nate Begemane8f61cb2009-04-29 05:20:52 +00003296/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman543d2142009-04-27 18:41:29 +00003297static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003298 SDValue V1 = N->getOperand(0);
3299 SDValue V2 = N->getOperand(1);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003300 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3301 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003302 int Idx = N->getMaskElt(i);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003303 if (Idx >= (int)NumElems) {
Nate Begeman543d2142009-04-27 18:41:29 +00003304 unsigned Opc = V2.getOpcode();
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003305 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3306 continue;
Evan Chengb723fb52009-07-30 08:33:02 +00003307 if (Opc != ISD::BUILD_VECTOR ||
3308 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman543d2142009-04-27 18:41:29 +00003309 return false;
3310 } else if (Idx >= 0) {
3311 unsigned Opc = V1.getOpcode();
3312 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3313 continue;
Evan Chengb723fb52009-07-30 08:33:02 +00003314 if (Opc != ISD::BUILD_VECTOR ||
3315 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003316 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003317 }
3318 }
3319 return true;
3320}
3321
3322/// getZeroVector - Returns a vector of specified type with all zero elements.
3323///
Owen Andersonac9de032009-08-10 22:56:29 +00003324static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003325 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003326 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00003327
Chris Lattnere6aa3862007-11-25 00:24:49 +00003328 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3329 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003330 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00003331 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003332 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3333 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003334 } else if (HasSSE2) { // SSE2
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003335 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3336 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003337 } else { // SSE1
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003338 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3339 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003340 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003341 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003342}
3343
Chris Lattnere6aa3862007-11-25 00:24:49 +00003344/// getOnesVector - Returns a vector of specified type with all bits set.
3345///
Owen Andersonac9de032009-08-10 22:56:29 +00003346static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003347 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00003348
Chris Lattnere6aa3862007-11-25 00:24:49 +00003349 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3350 // type. This ensures they get CSE'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003351 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +00003352 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00003353 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003354 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003355 else // SSE
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003356 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesence0805b2009-02-03 19:33:06 +00003357 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003358}
3359
3360
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003361/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3362/// that point to V2 points to its first element.
Nate Begeman543d2142009-04-27 18:41:29 +00003363static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003364 EVT VT = SVOp->getValueType(0);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003365 unsigned NumElems = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003366
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003367 bool Changed = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003368 SmallVector<int, 8> MaskVec;
3369 SVOp->getMask(MaskVec);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003370
Nate Begemane8f61cb2009-04-29 05:20:52 +00003371 for (unsigned i = 0; i != NumElems; ++i) {
3372 if (MaskVec[i] > (int)NumElems) {
Nate Begeman543d2142009-04-27 18:41:29 +00003373 MaskVec[i] = NumElems;
3374 Changed = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003375 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003376 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003377 if (Changed)
Nate Begeman543d2142009-04-27 18:41:29 +00003378 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3379 SVOp->getOperand(1), &MaskVec[0]);
3380 return SDValue(SVOp, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003381}
3382
3383/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3384/// operation of specified width.
Owen Andersonac9de032009-08-10 22:56:29 +00003385static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003386 SDValue V2) {
3387 unsigned NumElems = VT.getVectorNumElements();
3388 SmallVector<int, 8> Mask;
3389 Mask.push_back(NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003390 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003391 Mask.push_back(i);
3392 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003393}
3394
Nate Begeman543d2142009-04-27 18:41:29 +00003395/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersonac9de032009-08-10 22:56:29 +00003396static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003397 SDValue V2) {
3398 unsigned NumElems = VT.getVectorNumElements();
3399 SmallVector<int, 8> Mask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003400 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003401 Mask.push_back(i);
3402 Mask.push_back(i + NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003403 }
Nate Begeman543d2142009-04-27 18:41:29 +00003404 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003405}
3406
Nate Begeman543d2142009-04-27 18:41:29 +00003407/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersonac9de032009-08-10 22:56:29 +00003408static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003409 SDValue V2) {
3410 unsigned NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003411 unsigned Half = NumElems/2;
Nate Begeman543d2142009-04-27 18:41:29 +00003412 SmallVector<int, 8> Mask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003413 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003414 Mask.push_back(i + Half);
3415 Mask.push_back(i + NumElems + Half);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003416 }
Nate Begeman543d2142009-04-27 18:41:29 +00003417 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner2d91b962008-03-09 01:05:04 +00003418}
3419
Evan Chengbf8b2c52008-04-05 00:30:36 +00003420/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003421static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman543d2142009-04-27 18:41:29 +00003422 bool HasSSE2) {
3423 if (SV->getValueType(0).getVectorNumElements() <= 4)
3424 return SDValue(SV, 0);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003425
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003426 EVT PVT = MVT::v4f32;
Owen Andersonac9de032009-08-10 22:56:29 +00003427 EVT VT = SV->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00003428 DebugLoc dl = SV->getDebugLoc();
3429 SDValue V1 = SV->getOperand(0);
3430 int NumElems = VT.getVectorNumElements();
3431 int EltNo = SV->getSplatIndex();
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003432
Nate Begeman543d2142009-04-27 18:41:29 +00003433 // unpack elements to the correct location
3434 while (NumElems > 4) {
3435 if (EltNo < NumElems/2) {
3436 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3437 } else {
3438 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3439 EltNo -= NumElems/2;
3440 }
3441 NumElems >>= 1;
3442 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003443
Nate Begeman543d2142009-04-27 18:41:29 +00003444 // Perform the splat.
3445 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesence0805b2009-02-03 19:33:06 +00003446 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman543d2142009-04-27 18:41:29 +00003447 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3448 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003449}
3450
3451/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003452/// vector of zero or undef vector. This produces a shuffle where the low
3453/// element of V2 is swizzled into the zero/undef vector, landing at element
3454/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003455static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003456 bool isZero, bool HasSSE2,
3457 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003458 EVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003459 SDValue V1 = isZero
Nate Begeman543d2142009-04-27 18:41:29 +00003460 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3461 unsigned NumElems = VT.getVectorNumElements();
3462 SmallVector<int, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003463 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003464 // If this is the insertion idx, put the low elt of V2 here.
3465 MaskVec.push_back(i == Idx ? NumElems : i);
3466 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003467}
3468
Evan Chengdea99362008-05-29 08:22:04 +00003469/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3470/// a shuffle that is zero.
3471static
Nate Begeman543d2142009-04-27 18:41:29 +00003472unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3473 bool Low, SelectionDAG &DAG) {
Evan Chengdea99362008-05-29 08:22:04 +00003474 unsigned NumZeros = 0;
Nate Begeman543d2142009-04-27 18:41:29 +00003475 for (int i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003476 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman543d2142009-04-27 18:41:29 +00003477 int Idx = SVOp->getMaskElt(Index);
3478 if (Idx < 0) {
Evan Chengdea99362008-05-29 08:22:04 +00003479 ++NumZeros;
3480 continue;
3481 }
Nate Begeman543d2142009-04-27 18:41:29 +00003482 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Chengb723fb52009-07-30 08:33:02 +00003483 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003484 ++NumZeros;
3485 else
3486 break;
3487 }
3488 return NumZeros;
3489}
3490
3491/// isVectorShift - Returns true if the shuffle can be implemented as a
3492/// logical left or right shift of a vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003493/// FIXME: split into pslldqi, psrldqi, palignr variants.
3494static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00003495 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCall1fb3c9f2010-04-07 01:49:15 +00003496 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengdea99362008-05-29 08:22:04 +00003497
3498 isLeft = true;
Nate Begeman543d2142009-04-27 18:41:29 +00003499 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengdea99362008-05-29 08:22:04 +00003500 if (!NumZeros) {
3501 isLeft = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003502 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengdea99362008-05-29 08:22:04 +00003503 if (!NumZeros)
3504 return false;
3505 }
Evan Chengdea99362008-05-29 08:22:04 +00003506 bool SeenV1 = false;
3507 bool SeenV2 = false;
John McCall1fb3c9f2010-04-07 01:49:15 +00003508 for (unsigned i = NumZeros; i < NumElems; ++i) {
3509 unsigned Val = isLeft ? (i - NumZeros) : i;
3510 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3511 if (Idx_ < 0)
Evan Chengdea99362008-05-29 08:22:04 +00003512 continue;
John McCall1fb3c9f2010-04-07 01:49:15 +00003513 unsigned Idx = (unsigned) Idx_;
Nate Begeman543d2142009-04-27 18:41:29 +00003514 if (Idx < NumElems)
Evan Chengdea99362008-05-29 08:22:04 +00003515 SeenV1 = true;
3516 else {
Nate Begeman543d2142009-04-27 18:41:29 +00003517 Idx -= NumElems;
Evan Chengdea99362008-05-29 08:22:04 +00003518 SeenV2 = true;
3519 }
Nate Begeman543d2142009-04-27 18:41:29 +00003520 if (Idx != Val)
Evan Chengdea99362008-05-29 08:22:04 +00003521 return false;
3522 }
3523 if (SeenV1 && SeenV2)
3524 return false;
3525
Nate Begeman543d2142009-04-27 18:41:29 +00003526 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengdea99362008-05-29 08:22:04 +00003527 ShAmt = NumZeros;
3528 return true;
3529}
3530
3531
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003532/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3533///
Dan Gohman8181bd12008-07-27 21:46:04 +00003534static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003535 unsigned NumNonZero, unsigned NumZero,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003536 SelectionDAG &DAG,
3537 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003538 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003539 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003540
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003541 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003542 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003543 bool First = true;
3544 for (unsigned i = 0; i < 16; ++i) {
3545 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3546 if (ThisIsNonZero && First) {
3547 if (NumZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003548 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003549 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003550 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003551 First = false;
3552 }
3553
3554 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003555 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003556 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3557 if (LastIsNonZero) {
Scott Michel91099d62009-02-17 22:15:04 +00003558 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003559 MVT::i16, Op.getOperand(i-1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003560 }
3561 if (ThisIsNonZero) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003562 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3563 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3564 ThisElt, DAG.getConstant(8, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003565 if (LastIsNonZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003566 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003567 } else
3568 ThisElt = LastElt;
3569
Gabor Greif1c80d112008-08-28 21:40:38 +00003570 if (ThisElt.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003571 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003572 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003573 }
3574 }
3575
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003576 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003577}
3578
3579/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3580///
Dan Gohman8181bd12008-07-27 21:46:04 +00003581static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003582 unsigned NumNonZero, unsigned NumZero,
3583 SelectionDAG &DAG,
3584 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003585 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003586 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003587
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003588 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003589 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003590 bool First = true;
3591 for (unsigned i = 0; i < 8; ++i) {
3592 bool isNonZero = (NonZeros & (1 << i)) != 0;
3593 if (isNonZero) {
3594 if (First) {
3595 if (NumZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003596 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003597 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003598 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003599 First = false;
3600 }
Scott Michel91099d62009-02-17 22:15:04 +00003601 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003602 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003603 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003604 }
3605 }
3606
3607 return V;
3608}
3609
Evan Chengdea99362008-05-29 08:22:04 +00003610/// getVShift - Return a vector logical shift node.
3611///
Owen Andersonac9de032009-08-10 22:56:29 +00003612static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman543d2142009-04-27 18:41:29 +00003613 unsigned NumBits, SelectionDAG &DAG,
3614 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003615 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003616 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003617 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesence0805b2009-02-03 19:33:06 +00003618 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3619 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3620 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003621 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003622}
3623
Dan Gohman8181bd12008-07-27 21:46:04 +00003624SDValue
Evan Chenge31a26a2009-12-09 21:00:30 +00003625X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003626 SelectionDAG &DAG) const {
Evan Chenge31a26a2009-12-09 21:00:30 +00003627
3628 // Check if the scalar load can be widened into a vector load. And if
3629 // the address is "base + cst" see if the cst can be "absorbed" into
3630 // the shuffle mask.
3631 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3632 SDValue Ptr = LD->getBasePtr();
3633 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3634 return SDValue();
3635 EVT PVT = LD->getValueType(0);
3636 if (PVT != MVT::i32 && PVT != MVT::f32)
3637 return SDValue();
3638
3639 int FI = -1;
3640 int64_t Offset = 0;
3641 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3642 FI = FINode->getIndex();
3643 Offset = 0;
3644 } else if (Ptr.getOpcode() == ISD::ADD &&
3645 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3646 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3647 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3648 Offset = Ptr.getConstantOperandVal(1);
3649 Ptr = Ptr.getOperand(0);
3650 } else {
3651 return SDValue();
3652 }
3653
3654 SDValue Chain = LD->getChain();
3655 // Make sure the stack object alignment is at least 16.
3656 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3657 if (DAG.InferPtrAlignment(Ptr) < 16) {
3658 if (MFI->isFixedObjectIndex(FI)) {
Eric Christopherc21aa852010-01-23 06:02:43 +00003659 // Can't change the alignment. FIXME: It's possible to compute
3660 // the exact stack offset and reference FI + adjust offset instead.
3661 // If someone *really* cares about this. That's the way to implement it.
3662 return SDValue();
Evan Chenge31a26a2009-12-09 21:00:30 +00003663 } else {
3664 MFI->setObjectAlignment(FI, 16);
3665 }
3666 }
3667
3668 // (Offset % 16) must be multiple of 4. Then address is then
3669 // Ptr + (Offset & ~15).
3670 if (Offset < 0)
3671 return SDValue();
3672 if ((Offset % 16) & 3)
3673 return SDValue();
3674 int64_t StartOffset = Offset & ~15;
3675 if (StartOffset)
3676 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3677 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3678
3679 int EltNo = (Offset - StartOffset) >> 2;
3680 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3681 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene25160362010-02-15 16:53:33 +00003682 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3683 false, false, 0);
Evan Chenge31a26a2009-12-09 21:00:30 +00003684 // Canonicalize it to a v4i32 shuffle.
3685 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3686 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3687 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3688 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3689 }
3690
3691 return SDValue();
3692}
3693
Nate Begeman14d2ce62010-03-24 22:19:06 +00003694/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3695/// vector of type 'VT', see if the elements can be replaced by a single large
3696/// load which has the same value as a build_vector whose operands are 'elts'.
3697///
3698/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3699///
3700/// FIXME: we'd also like to handle the case where the last elements are zero
3701/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3702/// There's even a handy isZeroNode for that purpose.
Nate Begeman1aa900a2010-03-24 20:49:50 +00003703static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3704 DebugLoc &dl, SelectionDAG &DAG) {
3705 EVT EltVT = VT.getVectorElementType();
3706 unsigned NumElems = Elts.size();
3707
Nate Begeman1aa900a2010-03-24 20:49:50 +00003708 LoadSDNode *LDBase = NULL;
3709 unsigned LastLoadedElt = -1U;
Nate Begeman14d2ce62010-03-24 22:19:06 +00003710
3711 // For each element in the initializer, see if we've found a load or an undef.
3712 // If we don't find an initial load element, or later load elements are
3713 // non-consecutive, bail out.
Nate Begeman1aa900a2010-03-24 20:49:50 +00003714 for (unsigned i = 0; i < NumElems; ++i) {
3715 SDValue Elt = Elts[i];
3716
3717 if (!Elt.getNode() ||
3718 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3719 return SDValue();
3720 if (!LDBase) {
3721 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3722 return SDValue();
3723 LDBase = cast<LoadSDNode>(Elt.getNode());
3724 LastLoadedElt = i;
3725 continue;
3726 }
3727 if (Elt.getOpcode() == ISD::UNDEF)
3728 continue;
3729
3730 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3731 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3732 return SDValue();
3733 LastLoadedElt = i;
3734 }
Nate Begeman14d2ce62010-03-24 22:19:06 +00003735
3736 // If we have found an entire vector of loads and undefs, then return a large
3737 // load of the entire vector width starting at the base pointer. If we found
3738 // consecutive loads for the low half, generate a vzext_load node.
Nate Begeman1aa900a2010-03-24 20:49:50 +00003739 if (LastLoadedElt == NumElems - 1) {
3740 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3741 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3742 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3743 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3744 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3745 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3746 LDBase->isVolatile(), LDBase->isNonTemporal(),
3747 LDBase->getAlignment());
3748 } else if (NumElems == 4 && LastLoadedElt == 1) {
3749 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3750 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3751 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3752 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3753 }
3754 return SDValue();
3755}
3756
Evan Chenge31a26a2009-12-09 21:00:30 +00003757SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00003758X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003759 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere6aa3862007-11-25 00:24:49 +00003760 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003761 if (ISD::isBuildVectorAllZeros(Op.getNode())
3762 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003763 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3764 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3765 // eliminated on x86-32 hosts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003766 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattnere6aa3862007-11-25 00:24:49 +00003767 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003768
Gabor Greif1c80d112008-08-28 21:40:38 +00003769 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00003770 return getOnesVector(Op.getValueType(), DAG, dl);
3771 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003772 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003773
Owen Andersonac9de032009-08-10 22:56:29 +00003774 EVT VT = Op.getValueType();
3775 EVT ExtVT = VT.getVectorElementType();
3776 unsigned EVTBits = ExtVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003777
3778 unsigned NumElems = Op.getNumOperands();
3779 unsigned NumZero = 0;
3780 unsigned NumNonZero = 0;
3781 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003782 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003783 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003784 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003785 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003786 if (Elt.getOpcode() == ISD::UNDEF)
3787 continue;
3788 Values.insert(Elt);
3789 if (Elt.getOpcode() != ISD::Constant &&
3790 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003791 IsAllConstants = false;
Evan Chengb723fb52009-07-30 08:33:02 +00003792 if (X86::isZeroNode(Elt))
Evan Chengc1073492007-12-12 06:45:40 +00003793 NumZero++;
3794 else {
3795 NonZeros |= (1 << i);
3796 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003797 }
3798 }
3799
3800 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003801 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003802 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003803 }
3804
Chris Lattner66a4dda2008-03-09 05:42:06 +00003805 // Special case for single non-zero, non-undef, element.
Eli Friedmand49401f2009-06-06 06:05:10 +00003806 if (NumNonZero == 1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003807 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003808 SDValue Item = Op.getOperand(Idx);
Scott Michel91099d62009-02-17 22:15:04 +00003809
Chris Lattner2d91b962008-03-09 01:05:04 +00003810 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3811 // the value are obviously zero, truncate the value to i32 and do the
3812 // insertion that way. Only do this if the value is non-constant or if the
3813 // value is a constant being inserted into element 0. It is cheaper to do
3814 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003815 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner2d91b962008-03-09 01:05:04 +00003816 (!IsAllConstants || Idx == 0)) {
3817 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3818 // Handle MMX and SSE both.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003819 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3820 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michel91099d62009-02-17 22:15:04 +00003821
Chris Lattner2d91b962008-03-09 01:05:04 +00003822 // Truncate the value (which may itself be a constant) to i32, and
3823 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003824 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesence0805b2009-02-03 19:33:06 +00003825 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003826 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3827 Subtarget->hasSSE2(), DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003828
Chris Lattner2d91b962008-03-09 01:05:04 +00003829 // Now we have our 32-bit value zero extended in the low element of
3830 // a vector. If Idx != 0, swizzle it into place.
3831 if (Idx != 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00003832 SmallVector<int, 4> Mask;
3833 Mask.push_back(Idx);
3834 for (unsigned i = 1; i != VecElts; ++i)
3835 Mask.push_back(i);
3836 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003837 DAG.getUNDEF(Item.getValueType()),
Nate Begeman543d2142009-04-27 18:41:29 +00003838 &Mask[0]);
Chris Lattner2d91b962008-03-09 01:05:04 +00003839 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003840 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner2d91b962008-03-09 01:05:04 +00003841 }
3842 }
Scott Michel91099d62009-02-17 22:15:04 +00003843
Chris Lattnerac914892008-03-08 22:59:52 +00003844 // If we have a constant or non-constant insertion into the low element of
3845 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3846 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedmand49401f2009-06-06 06:05:10 +00003847 // depending on what the source datatype is.
3848 if (Idx == 0) {
3849 if (NumZero == 0) {
3850 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003851 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3852 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedmand49401f2009-06-06 06:05:10 +00003853 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3854 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3855 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3856 DAG);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003857 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3858 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3859 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedmand49401f2009-06-06 06:05:10 +00003860 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3861 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3862 Subtarget->hasSSE2(), DAG);
3863 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3864 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003865 }
Evan Chengdea99362008-05-29 08:22:04 +00003866
3867 // Is it a vector logical left shift?
3868 if (NumElems == 2 && Idx == 1 &&
Evan Chengb723fb52009-07-30 08:33:02 +00003869 X86::isZeroNode(Op.getOperand(0)) &&
3870 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003871 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003872 return getVShift(true, VT,
Scott Michel91099d62009-02-17 22:15:04 +00003873 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00003874 VT, Op.getOperand(1)),
Dale Johannesence0805b2009-02-03 19:33:06 +00003875 NumBits/2, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00003876 }
Scott Michel91099d62009-02-17 22:15:04 +00003877
Chris Lattner92bdcb52008-03-08 22:48:29 +00003878 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003879 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003880
Chris Lattnerac914892008-03-08 22:59:52 +00003881 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3882 // is a non-constant being inserted into an element other than the low one,
3883 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3884 // movd/movss) to move this into the low element, then shuffle it into
3885 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003886 if (EVTBits == 32) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003887 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michel91099d62009-02-17 22:15:04 +00003888
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003889 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003890 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3891 Subtarget->hasSSE2(), DAG);
Nate Begeman543d2142009-04-27 18:41:29 +00003892 SmallVector<int, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003893 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman543d2142009-04-27 18:41:29 +00003894 MaskVec.push_back(i == Idx ? 0 : 1);
3895 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003896 }
3897 }
3898
Chris Lattner66a4dda2008-03-09 05:42:06 +00003899 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chenge31a26a2009-12-09 21:00:30 +00003900 if (Values.size() == 1) {
3901 if (EVTBits == 32) {
3902 // Instead of a shuffle like this:
3903 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3904 // Check if it's possible to issue this instead.
3905 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3906 unsigned Idx = CountTrailingZeros_32(NonZeros);
3907 SDValue Item = Op.getOperand(Idx);
3908 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3909 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3910 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003911 return SDValue();
Evan Chenge31a26a2009-12-09 21:00:30 +00003912 }
Scott Michel91099d62009-02-17 22:15:04 +00003913
Dan Gohman21463242007-07-24 22:55:08 +00003914 // A vector full of immediates; various special cases are already
3915 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003916 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003917 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003918
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003919 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003920 if (EVTBits == 64) {
3921 if (NumNonZero == 1) {
3922 // One half is zero or undef.
3923 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesence0805b2009-02-03 19:33:06 +00003924 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003925 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003926 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3927 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003928 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003929 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003930 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003931
3932 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3933 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003934 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003935 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003936 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003937 }
3938
3939 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003940 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003941 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003942 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003943 }
3944
3945 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003946 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003947 V.resize(NumElems);
3948 if (NumElems == 4 && NumZero > 0) {
3949 for (unsigned i = 0; i < 4; ++i) {
3950 bool isZero = !(NonZeros & (1 << i));
3951 if (isZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003952 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003953 else
Dale Johannesence0805b2009-02-03 19:33:06 +00003954 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003955 }
3956
3957 for (unsigned i = 0; i < 2; ++i) {
3958 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3959 default: break;
3960 case 0:
3961 V[i] = V[i*2]; // Must be a zero vector.
3962 break;
3963 case 1:
Nate Begeman543d2142009-04-27 18:41:29 +00003964 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003965 break;
3966 case 2:
Nate Begeman543d2142009-04-27 18:41:29 +00003967 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003968 break;
3969 case 3:
Nate Begeman543d2142009-04-27 18:41:29 +00003970 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003971 break;
3972 }
3973 }
3974
Nate Begeman543d2142009-04-27 18:41:29 +00003975 SmallVector<int, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003976 bool Reverse = (NonZeros & 0x3) == 2;
3977 for (unsigned i = 0; i < 2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003978 MaskVec.push_back(Reverse ? 1-i : i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003979 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3980 for (unsigned i = 0; i < 2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003981 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3982 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003983 }
3984
Nate Begeman1aa900a2010-03-24 20:49:50 +00003985 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3986 // Check for a build vector of consecutive loads.
3987 for (unsigned i = 0; i < NumElems; ++i)
3988 V[i] = Op.getOperand(i);
3989
3990 // Check for elements which are consecutive loads.
3991 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3992 if (LD.getNode())
3993 return LD;
3994
3995 // For SSE 4.1, use inserts into undef.
3996 if (getSubtarget()->hasSSE41()) {
Nate Begeman543d2142009-04-27 18:41:29 +00003997 V[0] = DAG.getUNDEF(VT);
3998 for (unsigned i = 0; i < NumElems; ++i)
3999 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4000 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4001 Op.getOperand(i), DAG.getIntPtrConstant(i));
4002 return V[0];
4003 }
Nate Begeman1aa900a2010-03-24 20:49:50 +00004004
4005 // Otherwise, expand into a number of unpckl*
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004006 // e.g. for v4f32
4007 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4008 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4009 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004010 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00004011 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004012 NumElems >>= 1;
4013 while (NumElems != 0) {
4014 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00004015 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004016 NumElems >>= 1;
4017 }
4018 return V[0];
4019 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004020 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004021}
4022
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00004023SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00004024X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00004025 // We support concatenate two MMX registers and place them in a MMX
4026 // register. This is better than doing a stack convert.
4027 DebugLoc dl = Op.getDebugLoc();
4028 EVT ResVT = Op.getValueType();
4029 assert(Op.getNumOperands() == 2);
4030 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4031 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4032 int Mask[2];
4033 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4034 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4035 InVec = Op.getOperand(1);
4036 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4037 unsigned NumElts = ResVT.getVectorNumElements();
4038 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4039 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4040 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4041 } else {
4042 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4043 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4044 Mask[0] = 0; Mask[1] = 2;
4045 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4046 }
4047 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4048}
4049
Nate Begeman2c87c422009-02-23 08:49:38 +00004050// v8i16 shuffles - Prefer shuffles in the following order:
4051// 1. [all] pshuflw, pshufhw, optional move
4052// 2. [ssse3] 1 x pshufb
4053// 3. [ssse3] 2 x pshufb + 1 x por
4054// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Chengfca29242007-12-07 08:07:39 +00004055static
Nate Begeman543d2142009-04-27 18:41:29 +00004056SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004057 SelectionDAG &DAG,
4058 const X86TargetLowering &TLI) {
Nate Begeman543d2142009-04-27 18:41:29 +00004059 SDValue V1 = SVOp->getOperand(0);
4060 SDValue V2 = SVOp->getOperand(1);
4061 DebugLoc dl = SVOp->getDebugLoc();
Nate Begeman2c87c422009-02-23 08:49:38 +00004062 SmallVector<int, 8> MaskVals;
Evan Cheng75184a92007-12-11 01:46:18 +00004063
Nate Begeman2c87c422009-02-23 08:49:38 +00004064 // Determine if more than 1 of the words in each of the low and high quadwords
4065 // of the result come from the same quadword of one of the two inputs. Undef
4066 // mask values count as coming from any quadword, for better codegen.
4067 SmallVector<unsigned, 4> LoQuad(4);
4068 SmallVector<unsigned, 4> HiQuad(4);
4069 BitVector InputQuads(4);
4070 for (unsigned i = 0; i < 8; ++i) {
4071 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman543d2142009-04-27 18:41:29 +00004072 int EltIdx = SVOp->getMaskElt(i);
Nate Begeman2c87c422009-02-23 08:49:38 +00004073 MaskVals.push_back(EltIdx);
4074 if (EltIdx < 0) {
4075 ++Quad[0];
4076 ++Quad[1];
4077 ++Quad[2];
4078 ++Quad[3];
Evan Cheng75184a92007-12-11 01:46:18 +00004079 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00004080 }
4081 ++Quad[EltIdx / 4];
4082 InputQuads.set(EltIdx / 4);
Evan Cheng75184a92007-12-11 01:46:18 +00004083 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00004084
Nate Begeman2c87c422009-02-23 08:49:38 +00004085 int BestLoQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00004086 unsigned MaxQuad = 1;
4087 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00004088 if (LoQuad[i] > MaxQuad) {
4089 BestLoQuad = i;
4090 MaxQuad = LoQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00004091 }
Evan Chengfca29242007-12-07 08:07:39 +00004092 }
4093
Nate Begeman2c87c422009-02-23 08:49:38 +00004094 int BestHiQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00004095 MaxQuad = 1;
4096 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00004097 if (HiQuad[i] > MaxQuad) {
4098 BestHiQuad = i;
4099 MaxQuad = HiQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00004100 }
4101 }
4102
Nate Begeman2c87c422009-02-23 08:49:38 +00004103 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004104 // of the two input vectors, shuffle them into one input vector so only a
Nate Begeman2c87c422009-02-23 08:49:38 +00004105 // single pshufb instruction is necessary. If There are more than 2 input
4106 // quads, disable the next transformation since it does not help SSSE3.
4107 bool V1Used = InputQuads[0] || InputQuads[1];
4108 bool V2Used = InputQuads[2] || InputQuads[3];
4109 if (TLI.getSubtarget()->hasSSSE3()) {
4110 if (InputQuads.count() == 2 && V1Used && V2Used) {
4111 BestLoQuad = InputQuads.find_first();
4112 BestHiQuad = InputQuads.find_next(BestLoQuad);
4113 }
4114 if (InputQuads.count() > 2) {
4115 BestLoQuad = -1;
4116 BestHiQuad = -1;
4117 }
4118 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00004119
Nate Begeman2c87c422009-02-23 08:49:38 +00004120 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4121 // the shuffle mask. If a quad is scored as -1, that means that it contains
4122 // words from all 4 input quadwords.
4123 SDValue NewV;
4124 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004125 SmallVector<int, 8> MaskV;
4126 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4127 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004128 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004129 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4130 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4131 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00004132
Nate Begeman2c87c422009-02-23 08:49:38 +00004133 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4134 // source words for the shuffle, to aid later transformations.
4135 bool AllWordsInNewV = true;
Mon P Wangb1db1202009-03-11 06:35:11 +00004136 bool InOrder[2] = { true, true };
Evan Cheng75184a92007-12-11 01:46:18 +00004137 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00004138 int idx = MaskVals[i];
Mon P Wangb1db1202009-03-11 06:35:11 +00004139 if (idx != (int)i)
4140 InOrder[i/4] = false;
Nate Begeman2c87c422009-02-23 08:49:38 +00004141 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng75184a92007-12-11 01:46:18 +00004142 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00004143 AllWordsInNewV = false;
4144 break;
Evan Cheng75184a92007-12-11 01:46:18 +00004145 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00004146
Nate Begeman2c87c422009-02-23 08:49:38 +00004147 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4148 if (AllWordsInNewV) {
4149 for (int i = 0; i != 8; ++i) {
4150 int idx = MaskVals[i];
4151 if (idx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00004152 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004153 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begeman2c87c422009-02-23 08:49:38 +00004154 if ((idx != i) && idx < 4)
4155 pshufhw = false;
4156 if ((idx != i) && idx > 3)
4157 pshuflw = false;
Evan Cheng75184a92007-12-11 01:46:18 +00004158 }
Nate Begeman2c87c422009-02-23 08:49:38 +00004159 V1 = NewV;
4160 V2Used = false;
4161 BestLoQuad = 0;
4162 BestHiQuad = 1;
Evan Chengfca29242007-12-07 08:07:39 +00004163 }
Evan Cheng75184a92007-12-11 01:46:18 +00004164
Nate Begeman2c87c422009-02-23 08:49:38 +00004165 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4166 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wangb1db1202009-03-11 06:35:11 +00004167 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004168 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004169 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng75184a92007-12-11 01:46:18 +00004170 }
Evan Cheng75184a92007-12-11 01:46:18 +00004171 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004172
Nate Begeman2c87c422009-02-23 08:49:38 +00004173 // If we have SSSE3, and all words of the result are from 1 input vector,
4174 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4175 // is present, fall back to case 4.
4176 if (TLI.getSubtarget()->hasSSSE3()) {
4177 SmallVector<SDValue,16> pshufbMask;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004178
Nate Begeman2c87c422009-02-23 08:49:38 +00004179 // If we have elements from both input vectors, set the high bit of the
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004180 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begeman2c87c422009-02-23 08:49:38 +00004181 // mask, and elements that come from V1 in the V2 mask, so that the two
4182 // results can be OR'd together.
4183 bool TwoInputs = V1Used && V2Used;
4184 for (unsigned i = 0; i != 8; ++i) {
4185 int EltIdx = MaskVals[i] * 2;
4186 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004187 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4188 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004189 continue;
4190 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004191 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4192 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004193 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004194 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004195 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00004196 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004197 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004198 if (!TwoInputs)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004199 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004200
Nate Begeman2c87c422009-02-23 08:49:38 +00004201 // Calculate the shuffle mask for the second input, shuffle it, and
4202 // OR it with the first shuffled input.
4203 pshufbMask.clear();
4204 for (unsigned i = 0; i != 8; ++i) {
4205 int EltIdx = MaskVals[i] * 2;
4206 if (EltIdx < 16) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004207 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4208 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004209 continue;
4210 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004211 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4212 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004213 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004214 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004215 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004216 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004217 MVT::v16i8, &pshufbMask[0], 16));
4218 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4219 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004220 }
4221
4222 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4223 // and update MaskVals with new element order.
4224 BitVector InOrder(8);
4225 if (BestLoQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004226 SmallVector<int, 8> MaskV;
Nate Begeman2c87c422009-02-23 08:49:38 +00004227 for (int i = 0; i != 4; ++i) {
4228 int idx = MaskVals[i];
4229 if (idx < 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004230 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004231 InOrder.set(i);
4232 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman543d2142009-04-27 18:41:29 +00004233 MaskV.push_back(idx & 3);
Nate Begeman2c87c422009-02-23 08:49:38 +00004234 InOrder.set(i);
4235 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004236 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004237 }
4238 }
4239 for (unsigned i = 4; i != 8; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00004240 MaskV.push_back(i);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004241 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman543d2142009-04-27 18:41:29 +00004242 &MaskV[0]);
Nate Begeman2c87c422009-02-23 08:49:38 +00004243 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004244
Nate Begeman2c87c422009-02-23 08:49:38 +00004245 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4246 // and update MaskVals with the new element order.
4247 if (BestHiQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004248 SmallVector<int, 8> MaskV;
Nate Begeman2c87c422009-02-23 08:49:38 +00004249 for (unsigned i = 0; i != 4; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00004250 MaskV.push_back(i);
Nate Begeman2c87c422009-02-23 08:49:38 +00004251 for (unsigned i = 4; i != 8; ++i) {
4252 int idx = MaskVals[i];
4253 if (idx < 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004254 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004255 InOrder.set(i);
4256 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman543d2142009-04-27 18:41:29 +00004257 MaskV.push_back((idx & 3) + 4);
Nate Begeman2c87c422009-02-23 08:49:38 +00004258 InOrder.set(i);
4259 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004260 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004261 }
4262 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004263 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman543d2142009-04-27 18:41:29 +00004264 &MaskV[0]);
Nate Begeman2c87c422009-02-23 08:49:38 +00004265 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004266
Nate Begeman2c87c422009-02-23 08:49:38 +00004267 // In case BestHi & BestLo were both -1, which means each quadword has a word
4268 // from each of the four input quadwords, calculate the InOrder bitvector now
4269 // before falling through to the insert/extract cleanup.
4270 if (BestLoQuad == -1 && BestHiQuad == -1) {
4271 NewV = V1;
4272 for (int i = 0; i != 8; ++i)
4273 if (MaskVals[i] < 0 || MaskVals[i] == i)
4274 InOrder.set(i);
4275 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004276
Nate Begeman2c87c422009-02-23 08:49:38 +00004277 // The other elements are put in the right place using pextrw and pinsrw.
4278 for (unsigned i = 0; i != 8; ++i) {
4279 if (InOrder[i])
4280 continue;
4281 int EltIdx = MaskVals[i];
4282 if (EltIdx < 0)
4283 continue;
4284 SDValue ExtOp = (EltIdx < 8)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004285 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begeman2c87c422009-02-23 08:49:38 +00004286 DAG.getIntPtrConstant(EltIdx))
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004287 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begeman2c87c422009-02-23 08:49:38 +00004288 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004289 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begeman2c87c422009-02-23 08:49:38 +00004290 DAG.getIntPtrConstant(i));
4291 }
4292 return NewV;
4293}
4294
4295// v16i8 shuffles - Prefer shuffles in the following order:
4296// 1. [ssse3] 1 x pshufb
4297// 2. [ssse3] 2 x pshufb + 1 x por
4298// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4299static
Nate Begeman543d2142009-04-27 18:41:29 +00004300SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004301 SelectionDAG &DAG,
4302 const X86TargetLowering &TLI) {
Nate Begeman543d2142009-04-27 18:41:29 +00004303 SDValue V1 = SVOp->getOperand(0);
4304 SDValue V2 = SVOp->getOperand(1);
4305 DebugLoc dl = SVOp->getDebugLoc();
Nate Begeman2c87c422009-02-23 08:49:38 +00004306 SmallVector<int, 16> MaskVals;
Nate Begeman543d2142009-04-27 18:41:29 +00004307 SVOp->getMask(MaskVals);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004308
Nate Begeman2c87c422009-02-23 08:49:38 +00004309 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004310 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begeman2c87c422009-02-23 08:49:38 +00004311 // present, fall back to case 3.
4312 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4313 bool V1Only = true;
4314 bool V2Only = true;
4315 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004316 int EltIdx = MaskVals[i];
Nate Begeman2c87c422009-02-23 08:49:38 +00004317 if (EltIdx < 0)
4318 continue;
4319 if (EltIdx < 16)
4320 V2Only = false;
4321 else
4322 V1Only = false;
4323 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004324
Nate Begeman2c87c422009-02-23 08:49:38 +00004325 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4326 if (TLI.getSubtarget()->hasSSSE3()) {
4327 SmallVector<SDValue,16> pshufbMask;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004328
Nate Begeman2c87c422009-02-23 08:49:38 +00004329 // If all result elements are from one input vector, then only translate
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004330 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begeman2c87c422009-02-23 08:49:38 +00004331 //
4332 // Otherwise, we have elements from both input vectors, and must zero out
4333 // elements that come from V2 in the first mask, and V1 in the second mask
4334 // so that we can OR them together.
4335 bool TwoInputs = !(V1Only || V2Only);
4336 for (unsigned i = 0; i != 16; ++i) {
4337 int EltIdx = MaskVals[i];
4338 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004339 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004340 continue;
4341 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004342 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004343 }
4344 // If all the elements are from V2, assign it to V1 and return after
4345 // building the first pshufb.
4346 if (V2Only)
4347 V1 = V2;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004348 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00004349 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004350 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004351 if (!TwoInputs)
4352 return V1;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004353
Nate Begeman2c87c422009-02-23 08:49:38 +00004354 // Calculate the shuffle mask for the second input, shuffle it, and
4355 // OR it with the first shuffled input.
4356 pshufbMask.clear();
4357 for (unsigned i = 0; i != 16; ++i) {
4358 int EltIdx = MaskVals[i];
4359 if (EltIdx < 16) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004360 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004361 continue;
4362 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004363 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004364 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004365 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004366 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004367 MVT::v16i8, &pshufbMask[0], 16));
4368 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begeman2c87c422009-02-23 08:49:38 +00004369 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004370
Nate Begeman2c87c422009-02-23 08:49:38 +00004371 // No SSSE3 - Calculate in place words and then fix all out of place words
4372 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4373 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004374 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4375 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begeman2c87c422009-02-23 08:49:38 +00004376 SDValue NewV = V2Only ? V2 : V1;
4377 for (int i = 0; i != 8; ++i) {
4378 int Elt0 = MaskVals[i*2];
4379 int Elt1 = MaskVals[i*2+1];
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004380
Nate Begeman2c87c422009-02-23 08:49:38 +00004381 // This word of the result is all undef, skip it.
4382 if (Elt0 < 0 && Elt1 < 0)
4383 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004384
Nate Begeman2c87c422009-02-23 08:49:38 +00004385 // This word of the result is already in the correct place, skip it.
4386 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4387 continue;
4388 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4389 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004390
Nate Begeman2c87c422009-02-23 08:49:38 +00004391 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4392 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4393 SDValue InsElt;
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004394
4395 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4396 // using a single extract together, load it and store it.
4397 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004398 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004399 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004400 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004401 DAG.getIntPtrConstant(i));
4402 continue;
4403 }
4404
Nate Begeman2c87c422009-02-23 08:49:38 +00004405 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004406 // source byte is not also odd, shift the extracted word left 8 bits
4407 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begeman2c87c422009-02-23 08:49:38 +00004408 if (Elt1 >= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004409 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begeman2c87c422009-02-23 08:49:38 +00004410 DAG.getIntPtrConstant(Elt1 / 2));
4411 if ((Elt1 & 1) == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004412 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begeman2c87c422009-02-23 08:49:38 +00004413 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004414 else if (Elt0 >= 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004415 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4416 DAG.getConstant(0xFF00, MVT::i16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004417 }
4418 // If Elt0 is defined, extract it from the appropriate source. If the
4419 // source byte is not also even, shift the extracted word right 8 bits. If
4420 // Elt1 was also defined, OR the extracted values together before
4421 // inserting them in the result.
4422 if (Elt0 >= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004423 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begeman2c87c422009-02-23 08:49:38 +00004424 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4425 if ((Elt0 & 1) != 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004426 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begeman2c87c422009-02-23 08:49:38 +00004427 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004428 else if (Elt1 >= 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004429 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4430 DAG.getConstant(0x00FF, MVT::i16));
4431 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begeman2c87c422009-02-23 08:49:38 +00004432 : InsElt0;
4433 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004434 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begeman2c87c422009-02-23 08:49:38 +00004435 DAG.getIntPtrConstant(i));
4436 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004437 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00004438}
4439
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004440/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattner73528172010-07-04 23:07:25 +00004441/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004442/// done when every pair / quad of shuffle mask elements point to elements in
4443/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00004444/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4445static
Nate Begeman543d2142009-04-27 18:41:29 +00004446SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4447 SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004448 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersonac9de032009-08-10 22:56:29 +00004449 EVT VT = SVOp->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00004450 SDValue V1 = SVOp->getOperand(0);
4451 SDValue V2 = SVOp->getOperand(1);
4452 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004453 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004454 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersonac9de032009-08-10 22:56:29 +00004455 EVT NewVT = MaskVT;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004456 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00004457 default: assert(false && "Unexpected!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004458 case MVT::v4f32: NewVT = MVT::v2f64; break;
4459 case MVT::v4i32: NewVT = MVT::v2i64; break;
4460 case MVT::v8i16: NewVT = MVT::v4i32; break;
4461 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004462 }
4463
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00004464 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00004465 if (VT.isInteger())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004466 NewVT = MVT::v2i64;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004467 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004468 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00004469 }
Nate Begeman543d2142009-04-27 18:41:29 +00004470 int Scale = NumElems / NewWidth;
4471 SmallVector<int, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00004472 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman543d2142009-04-27 18:41:29 +00004473 int StartIdx = -1;
4474 for (int j = 0; j < Scale; ++j) {
4475 int EltIdx = SVOp->getMaskElt(i+j);
4476 if (EltIdx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00004477 continue;
Nate Begeman543d2142009-04-27 18:41:29 +00004478 if (StartIdx == -1)
Evan Cheng75184a92007-12-11 01:46:18 +00004479 StartIdx = EltIdx - (EltIdx % Scale);
4480 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00004481 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004482 }
Nate Begeman543d2142009-04-27 18:41:29 +00004483 if (StartIdx == -1)
4484 MaskVec.push_back(-1);
Evan Cheng75184a92007-12-11 01:46:18 +00004485 else
Nate Begeman543d2142009-04-27 18:41:29 +00004486 MaskVec.push_back(StartIdx / Scale);
Evan Chengfca29242007-12-07 08:07:39 +00004487 }
4488
Dale Johannesence0805b2009-02-03 19:33:06 +00004489 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4490 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman543d2142009-04-27 18:41:29 +00004491 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Chengfca29242007-12-07 08:07:39 +00004492}
4493
Evan Chenge9b9c672008-05-09 21:53:03 +00004494/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00004495///
Owen Andersonac9de032009-08-10 22:56:29 +00004496static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman543d2142009-04-27 18:41:29 +00004497 SDValue SrcOp, SelectionDAG &DAG,
4498 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004499 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004500 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00004501 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00004502 LD = dyn_cast<LoadSDNode>(SrcOp);
4503 if (!LD) {
4504 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4505 // instead.
Owen Anderson2dd68a22009-08-11 21:59:30 +00004506 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4507 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng40ee6e52008-05-08 00:57:18 +00004508 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4509 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson2dd68a22009-08-11 21:59:30 +00004510 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004511 // PR2108
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004512 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00004513 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4514 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4515 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4516 OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00004517 SrcOp.getOperand(0)
4518 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004519 }
4520 }
4521 }
4522
Dale Johannesence0805b2009-02-03 19:33:06 +00004523 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4524 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michel91099d62009-02-17 22:15:04 +00004525 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004526 OpVT, SrcOp)));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004527}
4528
Evan Chengf50554e2008-07-22 21:13:36 +00004529/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4530/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00004531static SDValue
Nate Begeman543d2142009-04-27 18:41:29 +00004532LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4533 SDValue V1 = SVOp->getOperand(0);
4534 SDValue V2 = SVOp->getOperand(1);
4535 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00004536 EVT VT = SVOp->getValueType(0);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004537
Evan Chengf50554e2008-07-22 21:13:36 +00004538 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00004539 Locs.resize(4);
Nate Begeman543d2142009-04-27 18:41:29 +00004540 SmallVector<int, 8> Mask1(4U, -1);
4541 SmallVector<int, 8> PermMask;
4542 SVOp->getMask(PermMask);
4543
Evan Chengf50554e2008-07-22 21:13:36 +00004544 unsigned NumHi = 0;
4545 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00004546 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004547 int Idx = PermMask[i];
4548 if (Idx < 0) {
Evan Chengf50554e2008-07-22 21:13:36 +00004549 Locs[i] = std::make_pair(-1, -1);
4550 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004551 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4552 if (Idx < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004553 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman543d2142009-04-27 18:41:29 +00004554 Mask1[NumLo] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004555 NumLo++;
4556 } else {
4557 Locs[i] = std::make_pair(1, NumHi);
4558 if (2+NumHi < 4)
Nate Begeman543d2142009-04-27 18:41:29 +00004559 Mask1[2+NumHi] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004560 NumHi++;
4561 }
4562 }
4563 }
Evan Cheng3cae0332008-07-23 00:22:17 +00004564
Evan Chengf50554e2008-07-22 21:13:36 +00004565 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00004566 // If no more than two elements come from either vector. This can be
4567 // implemented with two shuffles. First shuffle gather the elements.
4568 // The second shuffle, which takes the first shuffle as both of its
4569 // vector operands, put the elements into the right order.
Nate Begeman543d2142009-04-27 18:41:29 +00004570 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004571
Nate Begeman543d2142009-04-27 18:41:29 +00004572 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004573
Evan Chengf50554e2008-07-22 21:13:36 +00004574 for (unsigned i = 0; i != 4; ++i) {
4575 if (Locs[i].first == -1)
4576 continue;
4577 else {
4578 unsigned Idx = (i < 2) ? 0 : 4;
4579 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman543d2142009-04-27 18:41:29 +00004580 Mask2[i] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004581 }
4582 }
4583
Nate Begeman543d2142009-04-27 18:41:29 +00004584 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004585 } else if (NumLo == 3 || NumHi == 3) {
4586 // Otherwise, we must have three elements from one vector, call it X, and
4587 // one element from the other, call it Y. First, use a shufps to build an
4588 // intermediate vector with the one element from Y and the element from X
4589 // that will be in the same half in the final destination (the indexes don't
4590 // matter). Then, use a shufps to build the final vector, taking the half
4591 // containing the element from Y from the intermediate, and the other half
4592 // from X.
4593 if (NumHi == 3) {
4594 // Normalize it so the 3 elements come from V1.
Nate Begeman543d2142009-04-27 18:41:29 +00004595 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004596 std::swap(V1, V2);
4597 }
4598
4599 // Find the element from V2.
4600 unsigned HiIndex;
4601 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman543d2142009-04-27 18:41:29 +00004602 int Val = PermMask[HiIndex];
4603 if (Val < 0)
Evan Cheng3cae0332008-07-23 00:22:17 +00004604 continue;
Evan Cheng3cae0332008-07-23 00:22:17 +00004605 if (Val >= 4)
4606 break;
4607 }
4608
Nate Begeman543d2142009-04-27 18:41:29 +00004609 Mask1[0] = PermMask[HiIndex];
4610 Mask1[1] = -1;
4611 Mask1[2] = PermMask[HiIndex^1];
4612 Mask1[3] = -1;
4613 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004614
4615 if (HiIndex >= 2) {
Nate Begeman543d2142009-04-27 18:41:29 +00004616 Mask1[0] = PermMask[0];
4617 Mask1[1] = PermMask[1];
4618 Mask1[2] = HiIndex & 1 ? 6 : 4;
4619 Mask1[3] = HiIndex & 1 ? 4 : 6;
4620 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004621 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004622 Mask1[0] = HiIndex & 1 ? 2 : 0;
4623 Mask1[1] = HiIndex & 1 ? 0 : 2;
4624 Mask1[2] = PermMask[2];
4625 Mask1[3] = PermMask[3];
4626 if (Mask1[2] >= 0)
4627 Mask1[2] += 4;
4628 if (Mask1[3] >= 0)
4629 Mask1[3] += 4;
4630 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004631 }
Evan Chengf50554e2008-07-22 21:13:36 +00004632 }
4633
4634 // Break it into (shuffle shuffle_hi, shuffle_lo).
4635 Locs.clear();
Nate Begeman543d2142009-04-27 18:41:29 +00004636 SmallVector<int,8> LoMask(4U, -1);
4637 SmallVector<int,8> HiMask(4U, -1);
4638
4639 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00004640 unsigned MaskIdx = 0;
4641 unsigned LoIdx = 0;
4642 unsigned HiIdx = 2;
4643 for (unsigned i = 0; i != 4; ++i) {
4644 if (i == 2) {
4645 MaskPtr = &HiMask;
4646 MaskIdx = 1;
4647 LoIdx = 0;
4648 HiIdx = 2;
4649 }
Nate Begeman543d2142009-04-27 18:41:29 +00004650 int Idx = PermMask[i];
4651 if (Idx < 0) {
Evan Chengf50554e2008-07-22 21:13:36 +00004652 Locs[i] = std::make_pair(-1, -1);
Nate Begeman543d2142009-04-27 18:41:29 +00004653 } else if (Idx < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004654 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman543d2142009-04-27 18:41:29 +00004655 (*MaskPtr)[LoIdx] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004656 LoIdx++;
4657 } else {
4658 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman543d2142009-04-27 18:41:29 +00004659 (*MaskPtr)[HiIdx] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004660 HiIdx++;
4661 }
4662 }
4663
Nate Begeman543d2142009-04-27 18:41:29 +00004664 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4665 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4666 SmallVector<int, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00004667 for (unsigned i = 0; i != 4; ++i) {
4668 if (Locs[i].first == -1) {
Nate Begeman543d2142009-04-27 18:41:29 +00004669 MaskOps.push_back(-1);
Evan Chengf50554e2008-07-22 21:13:36 +00004670 } else {
4671 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman543d2142009-04-27 18:41:29 +00004672 MaskOps.push_back(Idx);
Evan Chengf50554e2008-07-22 21:13:36 +00004673 }
4674 }
Nate Begeman543d2142009-04-27 18:41:29 +00004675 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengf50554e2008-07-22 21:13:36 +00004676}
4677
Dan Gohman8181bd12008-07-27 21:46:04 +00004678SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00004679X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman543d2142009-04-27 18:41:29 +00004680 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004681 SDValue V1 = Op.getOperand(0);
4682 SDValue V2 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00004683 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004684 DebugLoc dl = Op.getDebugLoc();
Nate Begeman543d2142009-04-27 18:41:29 +00004685 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands92c43912008-06-06 12:08:01 +00004686 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004687 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4688 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4689 bool V1IsSplat = false;
4690 bool V2IsSplat = false;
4691
Nate Begeman543d2142009-04-27 18:41:29 +00004692 if (isZeroShuffle(SVOp))
Dale Johannesence0805b2009-02-03 19:33:06 +00004693 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004694
Nate Begeman543d2142009-04-27 18:41:29 +00004695 // Promote splats to v4f32.
4696 if (SVOp->isSplat()) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004697 if (isMMX || NumElems < 4)
Nate Begeman543d2142009-04-27 18:41:29 +00004698 return Op;
4699 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004700 }
4701
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004702 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4703 // do it!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004704 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman543d2142009-04-27 18:41:29 +00004705 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004706 if (NewOp.getNode())
Scott Michel91099d62009-02-17 22:15:04 +00004707 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesence0805b2009-02-03 19:33:06 +00004708 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004709 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004710 // FIXME: Figure out a cleaner way to do this.
4711 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004712 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman543d2142009-04-27 18:41:29 +00004713 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004714 if (NewOp.getNode()) {
Nate Begeman543d2142009-04-27 18:41:29 +00004715 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4716 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4717 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004718 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004719 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman543d2142009-04-27 18:41:29 +00004720 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4721 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chenge9b9c672008-05-09 21:53:03 +00004722 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman543d2142009-04-27 18:41:29 +00004723 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004724 }
4725 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004726
Nate Begeman543d2142009-04-27 18:41:29 +00004727 if (X86::isPSHUFDMask(SVOp))
4728 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004729
Evan Chengdea99362008-05-29 08:22:04 +00004730 // Check if this can be converted into a logical shift.
4731 bool isLeft = false;
4732 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004733 SDValue ShVal;
Nate Begeman543d2142009-04-27 18:41:29 +00004734 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chenge31a26a2009-12-09 21:00:30 +00004735 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengdea99362008-05-29 08:22:04 +00004736 if (isShift && ShVal.hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00004737 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengdea99362008-05-29 08:22:04 +00004738 // v_set0 + movlhps or movhlps, etc.
Dan Gohman3bab1f72009-09-23 21:02:20 +00004739 EVT EltVT = VT.getVectorElementType();
4740 ShAmt *= EltVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004741 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004742 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004743
Nate Begeman543d2142009-04-27 18:41:29 +00004744 if (X86::isMOVLMask(SVOp)) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004745 if (V1IsUndef)
4746 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004747 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004748 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004749 if (!isMMX)
4750 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004751 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004752
Nate Begeman543d2142009-04-27 18:41:29 +00004753 // FIXME: fold these into legal mask.
4754 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4755 X86::isMOVSLDUPMask(SVOp) ||
4756 X86::isMOVHLPSMask(SVOp) ||
Nate Begemanb13034d2009-11-07 23:17:15 +00004757 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman543d2142009-04-27 18:41:29 +00004758 X86::isMOVLPMask(SVOp)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004759 return Op;
4760
Nate Begeman543d2142009-04-27 18:41:29 +00004761 if (ShouldXformToMOVHLPS(SVOp) ||
4762 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4763 return CommuteVectorShuffle(SVOp, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004764
Evan Chengdea99362008-05-29 08:22:04 +00004765 if (isShift) {
4766 // No better options. Use a vshl / vsrl.
Dan Gohman3bab1f72009-09-23 21:02:20 +00004767 EVT EltVT = VT.getVectorElementType();
4768 ShAmt *= EltVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004769 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004770 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004771
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004772 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004773 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4774 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004775 V1IsSplat = isSplatVector(V1.getNode());
4776 V2IsSplat = isSplatVector(V2.getNode());
Scott Michel91099d62009-02-17 22:15:04 +00004777
Chris Lattnere6aa3862007-11-25 00:24:49 +00004778 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004779 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman543d2142009-04-27 18:41:29 +00004780 Op = CommuteVectorShuffle(SVOp, DAG);
4781 SVOp = cast<ShuffleVectorSDNode>(Op);
4782 V1 = SVOp->getOperand(0);
4783 V2 = SVOp->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004784 std::swap(V1IsSplat, V2IsSplat);
4785 std::swap(V1IsUndef, V2IsUndef);
4786 Commuted = true;
4787 }
4788
Nate Begeman543d2142009-04-27 18:41:29 +00004789 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4790 // Shuffling low element of v1 into undef, just return v1.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004791 if (V2IsUndef)
Nate Begeman543d2142009-04-27 18:41:29 +00004792 return V1;
4793 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4794 // the instruction selector will not match, so get a canonical MOVL with
4795 // swapped operands to undo the commute.
4796 return getMOVL(DAG, dl, VT, V2, V1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004797 }
4798
Nate Begeman543d2142009-04-27 18:41:29 +00004799 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4800 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4801 X86::isUNPCKLMask(SVOp) ||
4802 X86::isUNPCKHMask(SVOp))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004803 return Op;
4804
4805 if (V2IsSplat) {
4806 // Normalize mask so all entries that point to V2 points to its first
4807 // element then try to match unpck{h|l} again. If match, return a
4808 // new vector_shuffle with the corrected mask.
Nate Begeman543d2142009-04-27 18:41:29 +00004809 SDValue NewMask = NormalizeMask(SVOp, DAG);
4810 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4811 if (NSVOp != SVOp) {
4812 if (X86::isUNPCKLMask(NSVOp, true)) {
4813 return NewMask;
4814 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4815 return NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004816 }
4817 }
4818 }
4819
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004820 if (Commuted) {
4821 // Commute is back and try unpck* again.
Nate Begeman543d2142009-04-27 18:41:29 +00004822 // FIXME: this seems wrong.
4823 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4824 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4825 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4826 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4827 X86::isUNPCKLMask(NewSVOp) ||
4828 X86::isUNPCKHMask(NewSVOp))
4829 return NewOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004830 }
4831
Nate Begeman2c87c422009-02-23 08:49:38 +00004832 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman543d2142009-04-27 18:41:29 +00004833
4834 // Normalize the node to match x86 shuffle ops if needed
4835 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4836 return CommuteVectorShuffle(SVOp, DAG);
4837
4838 // Check for legal shuffle and return?
4839 SmallVector<int, 16> PermMask;
4840 SVOp->getMask(PermMask);
4841 if (isShuffleMaskLegal(PermMask, VT))
Evan Chengbf8b2c52008-04-05 00:30:36 +00004842 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004843
Evan Cheng75184a92007-12-11 01:46:18 +00004844 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004845 if (VT == MVT::v8i16) {
Nate Begeman543d2142009-04-27 18:41:29 +00004846 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004847 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004848 return NewOp;
4849 }
4850
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004851 if (VT == MVT::v16i8) {
Nate Begeman543d2142009-04-27 18:41:29 +00004852 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begeman2c87c422009-02-23 08:49:38 +00004853 if (NewOp.getNode())
4854 return NewOp;
4855 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004856
Evan Chengf50554e2008-07-22 21:13:36 +00004857 // Handle all 4 wide cases with a number of shuffles except for MMX.
4858 if (NumElems == 4 && !isMMX)
Nate Begeman543d2142009-04-27 18:41:29 +00004859 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004860
Dan Gohman8181bd12008-07-27 21:46:04 +00004861 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004862}
4863
Dan Gohman8181bd12008-07-27 21:46:04 +00004864SDValue
4865X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004866 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00004867 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004868 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004869 if (VT.getSizeInBits() == 8) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004870 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004871 Op.getOperand(0), Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004872 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004873 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004874 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004875 } else if (VT.getSizeInBits() == 16) {
Evan Chengf9393b32009-01-02 05:29:08 +00004876 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4877 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4878 if (Idx == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004879 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4880 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004881 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004882 MVT::v4i32,
Evan Chengf9393b32009-01-02 05:29:08 +00004883 Op.getOperand(0)),
4884 Op.getOperand(1)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004885 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004886 Op.getOperand(0), Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004887 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004888 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004889 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004890 } else if (VT == MVT::f32) {
Evan Cheng6c249332008-03-24 21:52:23 +00004891 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4892 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004893 // result has a single use which is a store or a bitcast to i32. And in
4894 // the case of a store, it's not worth it if the index is a constant 0,
4895 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004896 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004897 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004898 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004899 if ((User->getOpcode() != ISD::STORE ||
4900 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4901 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004902 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004903 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004904 return SDValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004905 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4906 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004907 Op.getOperand(0)),
4908 Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004909 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4910 } else if (VT == MVT::i32) {
Mon P Wangac2a3c52009-01-15 21:10:20 +00004911 // ExtractPS works with constant index.
4912 if (isa<ConstantSDNode>(Op.getOperand(1)))
4913 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004914 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004915 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004916}
4917
4918
Dan Gohman8181bd12008-07-27 21:46:04 +00004919SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00004920X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4921 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004922 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004923 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004924
Evan Cheng6c249332008-03-24 21:52:23 +00004925 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004926 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004927 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004928 return Res;
4929 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004930
Owen Andersonac9de032009-08-10 22:56:29 +00004931 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004932 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004933 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004934 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004935 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004936 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004937 if (Idx == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004938 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4939 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004940 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004941 MVT::v4i32, Vec),
Evan Cheng75184a92007-12-11 01:46:18 +00004942 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004943 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck5d3fa642009-12-17 15:31:52 +00004944 EVT EltVT = MVT::i32;
Dan Gohman3bab1f72009-09-23 21:02:20 +00004945 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004946 Op.getOperand(0), Op.getOperand(1));
Dan Gohman3bab1f72009-09-23 21:02:20 +00004947 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004948 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004949 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004950 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004951 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004952 if (Idx == 0)
4953 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004954
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004955 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman543d2142009-04-27 18:41:29 +00004956 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersonac9de032009-08-10 22:56:29 +00004957 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004958 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman543d2142009-04-27 18:41:29 +00004959 DAG.getUNDEF(VVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004960 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004961 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004962 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004963 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4964 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4965 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004966 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004967 if (Idx == 0)
4968 return Op;
4969
4970 // UNPCKHPD the element to the lowest double word, then movsd.
4971 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4972 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman543d2142009-04-27 18:41:29 +00004973 int Mask[2] = { 1, -1 };
Owen Andersonac9de032009-08-10 22:56:29 +00004974 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004975 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman543d2142009-04-27 18:41:29 +00004976 DAG.getUNDEF(VVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004977 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004978 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004979 }
4980
Dan Gohman8181bd12008-07-27 21:46:04 +00004981 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004982}
4983
Dan Gohman8181bd12008-07-27 21:46:04 +00004984SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00004985X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4986 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00004987 EVT VT = Op.getValueType();
Dan Gohman3bab1f72009-09-23 21:02:20 +00004988 EVT EltVT = VT.getVectorElementType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004989 DebugLoc dl = Op.getDebugLoc();
Nate Begemand77e59e2008-02-11 04:19:36 +00004990
Dan Gohman8181bd12008-07-27 21:46:04 +00004991 SDValue N0 = Op.getOperand(0);
4992 SDValue N1 = Op.getOperand(1);
4993 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004994
Dan Gohman3bab1f72009-09-23 21:02:20 +00004995 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohman5a7af042008-08-14 22:53:18 +00004996 isa<ConstantSDNode>(N2)) {
Chris Lattner5fc65c52010-02-23 02:07:48 +00004997 unsigned Opc;
4998 if (VT == MVT::v8i16)
4999 Opc = X86ISD::PINSRW;
5000 else if (VT == MVT::v4i16)
5001 Opc = X86ISD::MMX_PINSRW;
5002 else if (VT == MVT::v16i8)
5003 Opc = X86ISD::PINSRB;
5004 else
5005 Opc = X86ISD::PINSRB;
5006
Nate Begemand77e59e2008-02-11 04:19:36 +00005007 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5008 // argument.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005009 if (N1.getValueType() != MVT::i32)
5010 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5011 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005012 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00005013 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman3bab1f72009-09-23 21:02:20 +00005014 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00005015 // Bits [7:6] of the constant are the source select. This will always be
5016 // zero here. The DAG Combiner may combine an extract_elt index into these
5017 // bits. For example (insert (extract, 3), 2) could be matched by putting
5018 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michel91099d62009-02-17 22:15:04 +00005019 // Bits [5:4] of the constant are the destination select. This is the
Nate Begemand77e59e2008-02-11 04:19:36 +00005020 // value of the incoming immediate.
Scott Michel91099d62009-02-17 22:15:04 +00005021 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begemand77e59e2008-02-11 04:19:36 +00005022 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005023 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherefb657e2009-07-24 00:33:09 +00005024 // Create this as a scalar to vector..
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005025 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesence0805b2009-02-03 19:33:06 +00005026 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman3bab1f72009-09-23 21:02:20 +00005027 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherefb657e2009-07-24 00:33:09 +00005028 // PINSR* works with constant index.
5029 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00005030 }
Dan Gohman8181bd12008-07-27 21:46:04 +00005031 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00005032}
5033
Dan Gohman8181bd12008-07-27 21:46:04 +00005034SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005035X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00005036 EVT VT = Op.getValueType();
Dan Gohman3bab1f72009-09-23 21:02:20 +00005037 EVT EltVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00005038
5039 if (Subtarget->hasSSE41())
5040 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5041
Dan Gohman3bab1f72009-09-23 21:02:20 +00005042 if (EltVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00005043 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00005044
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005045 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005046 SDValue N0 = Op.getOperand(0);
5047 SDValue N1 = Op.getOperand(1);
5048 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00005049
Dan Gohman3bab1f72009-09-23 21:02:20 +00005050 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00005051 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5052 // as its second argument.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005053 if (N1.getValueType() != MVT::i32)
5054 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5055 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005056 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner5fc65c52010-02-23 02:07:48 +00005057 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5058 dl, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005059 }
Dan Gohman8181bd12008-07-27 21:46:04 +00005060 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005061}
5062
Dan Gohman8181bd12008-07-27 21:46:04 +00005063SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005064X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005065 DebugLoc dl = Op.getDebugLoc();
Chris Lattner73528172010-07-04 23:07:25 +00005066
5067 if (Op.getValueType() == MVT::v1i64 &&
5068 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005069 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindolafe2a3972009-08-03 02:45:34 +00005070
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005071 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5072 EVT VT = MVT::v2i32;
5073 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengd1045a62008-02-18 23:04:32 +00005074 default: break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005075 case MVT::v16i8:
5076 case MVT::v8i16:
5077 VT = MVT::v4i32;
Evan Chengd1045a62008-02-18 23:04:32 +00005078 break;
5079 }
Dale Johannesence0805b2009-02-03 19:33:06 +00005080 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5081 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005082}
5083
Bill Wendlingfef06052008-09-16 21:48:12 +00005084// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5085// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5086// one of the above mentioned nodes. It has to be wrapped because otherwise
5087// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5088// be used to form addressing mode. These wrapped nodes will be selected
5089// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00005090SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005091X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005092 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005093
Chris Lattner5062b3b2009-06-26 19:22:52 +00005094 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5095 // global base reg.
5096 unsigned char OpFlag = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005097 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005098 CodeModel::Model M = getTargetMachine().getCodeModel();
5099
Chris Lattner28d40c62009-07-11 20:29:19 +00005100 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005101 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00005102 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00005103 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00005104 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00005105 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00005106 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005107
Evan Cheng68c18682009-03-13 07:51:59 +00005108 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner5062b3b2009-06-26 19:22:52 +00005109 CP->getAlignment(),
5110 CP->getOffset(), OpFlag);
5111 DebugLoc DL = CP->getDebugLoc();
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005112 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005113 // With PIC, the address is actually $g + Offset.
Chris Lattner5062b3b2009-06-26 19:22:52 +00005114 if (OpFlag) {
5115 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00005116 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005117 DebugLoc(), getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005118 Result);
5119 }
5120
5121 return Result;
5122}
5123
Dan Gohmandbb121b2010-04-17 15:26:15 +00005124SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005125 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005126
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005127 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5128 // global base reg.
5129 unsigned char OpFlag = 0;
5130 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005131 CodeModel::Model M = getTargetMachine().getCodeModel();
5132
Chris Lattner28d40c62009-07-11 20:29:19 +00005133 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005134 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00005135 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00005136 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00005137 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00005138 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00005139 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005140
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005141 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5142 OpFlag);
5143 DebugLoc DL = JT->getDebugLoc();
5144 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005145
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005146 // With PIC, the address is actually $g + Offset.
5147 if (OpFlag) {
5148 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5149 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005150 DebugLoc(), getPointerTy()),
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005151 Result);
5152 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005153
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005154 return Result;
5155}
5156
5157SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005158X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005159 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005160
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005161 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5162 // global base reg.
5163 unsigned char OpFlag = 0;
5164 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005165 CodeModel::Model M = getTargetMachine().getCodeModel();
5166
Chris Lattner28d40c62009-07-11 20:29:19 +00005167 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005168 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00005169 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00005170 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00005171 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00005172 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00005173 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005174
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005175 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005176
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005177 DebugLoc DL = Op.getDebugLoc();
5178 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005179
5180
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005181 // With PIC, the address is actually $g + Offset.
5182 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattneraa7c6d22009-07-09 03:15:51 +00005183 !Subtarget->is64Bit()) {
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005184 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5185 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005186 DebugLoc(), getPointerTy()),
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005187 Result);
5188 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005189
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005190 return Result;
5191}
5192
Dan Gohman8181bd12008-07-27 21:46:04 +00005193SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005194X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman885793b2009-11-20 23:18:13 +00005195 // Create the TargetBlockAddressAddress node.
5196 unsigned char OpFlags =
5197 Subtarget->ClassifyBlockAddressReference();
Dan Gohman064403e2009-10-30 01:28:02 +00005198 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman36c56d02010-04-15 01:51:59 +00005199 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman885793b2009-11-20 23:18:13 +00005200 DebugLoc dl = Op.getDebugLoc();
5201 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5202 /*isTarget=*/true, OpFlags);
5203
Dan Gohman064403e2009-10-30 01:28:02 +00005204 if (Subtarget->isPICStyleRIPRel() &&
5205 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman885793b2009-11-20 23:18:13 +00005206 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5207 else
5208 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman064403e2009-10-30 01:28:02 +00005209
Dan Gohman885793b2009-11-20 23:18:13 +00005210 // With PIC, the address is actually $g + Offset.
5211 if (isGlobalRelativeToPICBase(OpFlags)) {
5212 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5213 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5214 Result);
5215 }
Dan Gohman064403e2009-10-30 01:28:02 +00005216
5217 return Result;
5218}
5219
5220SDValue
Dale Johannesenea996922009-02-04 20:06:27 +00005221X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman36322c72008-10-18 02:06:02 +00005222 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00005223 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00005224 // Create the TargetGlobalAddress node, folding in the constant
5225 // offset if it is legal.
Chris Lattner505aa6c2009-07-10 07:20:05 +00005226 unsigned char OpFlags =
5227 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005228 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman36322c72008-10-18 02:06:02 +00005229 SDValue Result;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005230 if (OpFlags == X86II::MO_NO_FLAG &&
5231 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner9ab4e662009-07-09 00:58:53 +00005232 // A direct static reference to a global.
Dale Johannesenf97110c2009-07-21 00:12:29 +00005233 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman36322c72008-10-18 02:06:02 +00005234 Offset = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005235 } else {
Chris Lattner5bdaa522009-06-27 05:39:56 +00005236 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005237 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005238
Chris Lattner28d40c62009-07-11 20:29:19 +00005239 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005240 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005241 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5242 else
5243 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00005244
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005245 // With PIC, the address is actually $g + Offset.
Chris Lattner054532c2009-07-10 07:34:39 +00005246 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesenea996922009-02-04 20:06:27 +00005247 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5248 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005249 Result);
5250 }
Scott Michel91099d62009-02-17 22:15:04 +00005251
Chris Lattner054532c2009-07-10 07:34:39 +00005252 // For globals that require a load from a stub to get the address, emit the
5253 // load.
5254 if (isGlobalStubReference(OpFlags))
Dale Johannesenea996922009-02-04 20:06:27 +00005255 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene25160362010-02-15 16:53:33 +00005256 PseudoSourceValue::getGOT(), 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005257
Dan Gohman36322c72008-10-18 02:06:02 +00005258 // If there was a non-zero offset that we didn't fold, create an explicit
5259 // addition for it.
5260 if (Offset != 0)
Dale Johannesenea996922009-02-04 20:06:27 +00005261 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman36322c72008-10-18 02:06:02 +00005262 DAG.getConstant(Offset, getPointerTy()));
5263
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005264 return Result;
5265}
5266
Evan Cheng7f250d62008-09-24 00:05:32 +00005267SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005268X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng7f250d62008-09-24 00:05:32 +00005269 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00005270 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005271 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00005272}
5273
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005274static SDValue
5275GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersonac9de032009-08-10 22:56:29 +00005276 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005277 unsigned char OperandFlags) {
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005278 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005279 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005280 DebugLoc dl = GA->getDebugLoc();
5281 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5282 GA->getValueType(0),
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005283 GA->getOffset(),
5284 OperandFlags);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005285 if (InFlag) {
5286 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005287 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005288 } else {
5289 SDValue Ops[] = { Chain, TGA };
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005290 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005291 }
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005292
5293 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb6d3f252010-05-14 21:14:32 +00005294 MFI->setAdjustsStack(true);
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005295
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005296 SDValue Flag = Chain.getValue(1);
5297 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005298}
5299
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005300// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00005301static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005302LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005303 const EVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005304 SDValue InFlag;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005305 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5306 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005307 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005308 DebugLoc(), PtrVT), InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005309 InFlag = Chain.getValue(1);
5310
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005311 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005312}
5313
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005314// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00005315static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005316LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005317 const EVT PtrVT) {
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005318 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5319 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005320}
5321
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005322// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5323// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00005324static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005325 const EVT PtrVT, TLSModel::Model model,
Rafael Espindolab93a5122009-04-13 13:02:49 +00005326 bool is64Bit) {
Dale Johannesenea996922009-02-04 20:06:27 +00005327 DebugLoc dl = GA->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005328 // Get the Thread Pointer
Rafael Espindolabca99f72009-04-08 21:14:34 +00005329 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005330 DebugLoc(), PtrVT,
Rafael Espindolab93a5122009-04-13 13:02:49 +00005331 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005332 MVT::i32));
Rafael Espindolabca99f72009-04-08 21:14:34 +00005333
5334 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene25160362010-02-15 16:53:33 +00005335 NULL, 0, false, false, 0);
Rafael Espindolabca99f72009-04-08 21:14:34 +00005336
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005337 unsigned char OperandFlags = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005338 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5339 // initialexec.
5340 unsigned WrapperKind = X86ISD::Wrapper;
5341 if (model == TLSModel::LocalExec) {
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005342 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005343 } else if (is64Bit) {
5344 assert(model == TLSModel::InitialExec);
5345 OperandFlags = X86II::MO_GOTTPOFF;
5346 WrapperKind = X86ISD::WrapperRIP;
5347 } else {
5348 assert(model == TLSModel::InitialExec);
5349 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005350 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005351
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005352 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5353 // exec)
Chris Lattner3207f8b2009-06-21 02:22:34 +00005354 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005355 GA->getOffset(), OperandFlags);
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005356 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005357
Rafael Espindola7b620af2009-02-27 13:37:18 +00005358 if (model == TLSModel::InitialExec)
Dale Johannesenea996922009-02-04 20:06:27 +00005359 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene25160362010-02-15 16:53:33 +00005360 PseudoSourceValue::getGOT(), 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005361
5362 // The address of the thread local variable is the add of the thread
5363 // pointer with the offset of the variable.
Dale Johannesenea996922009-02-04 20:06:27 +00005364 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005365}
5366
Dan Gohman8181bd12008-07-27 21:46:04 +00005367SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005368X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopheree8d3332010-06-03 04:07:48 +00005369
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005370 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005371 const GlobalValue *GV = GA->getGlobal();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005372
Eric Christopheree8d3332010-06-03 04:07:48 +00005373 if (Subtarget->isTargetELF()) {
5374 // TODO: implement the "local dynamic" model
5375 // TODO: implement the "initial exec"model for pic executables
5376
5377 // If GV is an alias then use the aliasee for determining
5378 // thread-localness.
5379 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5380 GV = GA->resolveAliasedGlobal(false);
5381
5382 TLSModel::Model model
5383 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5384
5385 switch (model) {
5386 case TLSModel::GeneralDynamic:
5387 case TLSModel::LocalDynamic: // not implemented
5388 if (Subtarget->is64Bit())
5389 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5390 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5391
5392 case TLSModel::InitialExec:
5393 case TLSModel::LocalExec:
5394 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5395 Subtarget->is64Bit());
5396 }
5397 } else if (Subtarget->isTargetDarwin()) {
5398 // Darwin only has one model of TLS. Lower to that.
5399 unsigned char OpFlag = 0;
5400 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5401 X86ISD::WrapperRIP : X86ISD::Wrapper;
5402
5403 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5404 // global base reg.
5405 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5406 !Subtarget->is64Bit();
5407 if (PIC32)
5408 OpFlag = X86II::MO_TLVP_PIC_BASE;
5409 else
5410 OpFlag = X86II::MO_TLVP;
5411
5412 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(),
5413 getPointerTy(),
5414 GA->getOffset(), OpFlag);
5415
5416 DebugLoc DL = Op.getDebugLoc();
5417 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5418
5419 // With PIC32, the address is actually $g + Offset.
5420 if (PIC32)
5421 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5422 DAG.getNode(X86ISD::GlobalBaseReg,
5423 DebugLoc(), getPointerTy()),
5424 Offset);
5425
5426 // Lowering the machine isd will make sure everything is in the right
5427 // location.
5428 SDValue Args[] = { Offset };
5429 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5430
5431 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5432 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5433 MFI->setAdjustsStack(true);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005434
Eric Christopheree8d3332010-06-03 04:07:48 +00005435 // And our return value (tls address) is in the standard call return value
5436 // location.
5437 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5438 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005439 }
Eric Christopheree8d3332010-06-03 04:07:48 +00005440
5441 assert(false &&
5442 "TLS not implemented for this target.");
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005443
Edwin Törökbd448e32009-07-14 16:55:14 +00005444 llvm_unreachable("Unreachable");
Chris Lattnerda028df2009-04-01 22:14:45 +00005445 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005446}
5447
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005448
Chris Lattner62814a32007-10-17 06:02:13 +00005449/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michel91099d62009-02-17 22:15:04 +00005450/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmandbb121b2010-04-17 15:26:15 +00005451SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman092014e2008-03-03 22:22:09 +00005452 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersonac9de032009-08-10 22:56:29 +00005453 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00005454 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005455 DebugLoc dl = Op.getDebugLoc();
Chris Lattner62814a32007-10-17 06:02:13 +00005456 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00005457 SDValue ShOpLo = Op.getOperand(0);
5458 SDValue ShOpHi = Op.getOperand(1);
5459 SDValue ShAmt = Op.getOperand(2);
Chris Lattner996d9e52009-07-29 05:48:09 +00005460 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005461 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner996d9e52009-07-29 05:48:09 +00005462 : DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005463
Dan Gohman8181bd12008-07-27 21:46:04 +00005464 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00005465 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005466 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5467 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00005468 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005469 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5470 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00005471 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005472
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005473 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5474 DAG.getConstant(VTBits, MVT::i8));
Chris Lattner44977012010-02-22 00:28:59 +00005475 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005476 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005477
Dan Gohman8181bd12008-07-27 21:46:04 +00005478 SDValue Hi, Lo;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005479 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman8181bd12008-07-27 21:46:04 +00005480 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5481 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00005482
Chris Lattner62814a32007-10-17 06:02:13 +00005483 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005484 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5485 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00005486 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005487 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5488 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00005489 }
5490
Dan Gohman8181bd12008-07-27 21:46:04 +00005491 SDValue Ops[2] = { Lo, Hi };
Dale Johannesence0805b2009-02-03 19:33:06 +00005492 return DAG.getMergeValues(Ops, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005493}
5494
Dan Gohmandbb121b2010-04-17 15:26:15 +00005495SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5496 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00005497 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005498
5499 if (SrcVT.isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005500 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005501 return Op;
5502 }
5503 return SDValue();
5504 }
5505
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005506 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00005507 "Unknown SINT_TO_FP to lower!");
Scott Michel91099d62009-02-17 22:15:04 +00005508
Eli Friedman9d77ac32009-05-27 00:47:34 +00005509 // These are really Legal; return the operand so the caller accepts it as
5510 // Legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005511 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman9d77ac32009-05-27 00:47:34 +00005512 return Op;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005513 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman9d77ac32009-05-27 00:47:34 +00005514 Subtarget->is64Bit()) {
5515 return Op;
5516 }
Scott Michel91099d62009-02-17 22:15:04 +00005517
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005518 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005519 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005520 MachineFunction &MF = DAG.getMachineFunction();
David Greene6424ab92009-11-12 20:49:22 +00005521 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005522 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00005523 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling6b42d012009-03-13 08:41:47 +00005524 StackSlot,
David Greene25160362010-02-15 16:53:33 +00005525 PseudoSourceValue::getFixedStack(SSFI), 0,
5526 false, false, 0);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005527 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5528}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005529
Owen Andersonac9de032009-08-10 22:56:29 +00005530SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen58d8a702010-05-15 18:51:12 +00005531 SDValue StackSlot,
Dan Gohmandbb121b2010-04-17 15:26:15 +00005532 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005533 // Build the FILD
Eli Friedman8c3cb582009-05-23 09:59:16 +00005534 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005535 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00005536 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005537 if (useSSE)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005538 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005539 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005540 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005541 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesence0805b2009-02-03 19:33:06 +00005542 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005543 Tys, Ops, array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005544
Dale Johannesen2fc20782007-09-14 22:26:36 +00005545 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005546 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00005547 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005548
5549 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5550 // shouldn't be necessary except that RFP cannot be live across
5551 // multiple blocks. When stackifier is fixed, they can be uncoupled.
5552 MachineFunction &MF = DAG.getMachineFunction();
David Greene6424ab92009-11-12 20:49:22 +00005553 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005554 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005555 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005556 SDValue Ops[] = {
5557 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5558 };
5559 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesence0805b2009-02-03 19:33:06 +00005560 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene25160362010-02-15 16:53:33 +00005561 PseudoSourceValue::getFixedStack(SSFI), 0,
5562 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005563 }
5564
5565 return Result;
5566}
5567
Bill Wendling14a30ef2009-01-17 03:56:04 +00005568// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmandbb121b2010-04-17 15:26:15 +00005569SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5570 SelectionDAG &DAG) const {
Bill Wendling14a30ef2009-01-17 03:56:04 +00005571 // This algorithm is not obvious. Here it is in C code, more or less:
5572 /*
5573 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5574 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5575 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesenfb019af2008-10-21 23:07:49 +00005576
Bill Wendling14a30ef2009-01-17 03:56:04 +00005577 // Copy ints to xmm registers.
5578 __m128i xh = _mm_cvtsi32_si128( hi );
5579 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005580
Bill Wendling14a30ef2009-01-17 03:56:04 +00005581 // Combine into low half of a single xmm register.
5582 __m128i x = _mm_unpacklo_epi32( xh, xl );
5583 __m128d d;
5584 double sd;
Dale Johannesenfb019af2008-10-21 23:07:49 +00005585
Bill Wendling14a30ef2009-01-17 03:56:04 +00005586 // Merge in appropriate exponents to give the integer bits the right
5587 // magnitude.
5588 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005589
Bill Wendling14a30ef2009-01-17 03:56:04 +00005590 // Subtract away the biases to deal with the IEEE-754 double precision
5591 // implicit 1.
5592 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005593
Bill Wendling14a30ef2009-01-17 03:56:04 +00005594 // All conversions up to here are exact. The correctly rounded result is
5595 // calculated using the current rounding mode using the following
5596 // horizontal add.
5597 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5598 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5599 // store doesn't really need to be here (except
5600 // maybe to zero the other double)
5601 return sd;
5602 }
5603 */
Dale Johannesenfb019af2008-10-21 23:07:49 +00005604
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005605 DebugLoc dl = Op.getDebugLoc();
Owen Anderson6361f972009-07-15 21:51:10 +00005606 LLVMContext *Context = DAG.getContext();
Dale Johannesence0805b2009-02-03 19:33:06 +00005607
Dale Johannesena359b8b2008-10-21 20:50:01 +00005608 // Build some magic constants.
Bill Wendling14a30ef2009-01-17 03:56:04 +00005609 std::vector<Constant*> CV0;
Owen Andersoneacb44d2009-07-24 23:12:02 +00005610 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5611 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5612 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5613 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Anderson2f422e02009-07-28 21:19:26 +00005614 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng68c18682009-03-13 07:51:59 +00005615 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005616
Bill Wendling14a30ef2009-01-17 03:56:04 +00005617 std::vector<Constant*> CV1;
Owen Anderson6361f972009-07-15 21:51:10 +00005618 CV1.push_back(
Owen Andersond363a0e2009-07-27 20:59:43 +00005619 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Anderson6361f972009-07-15 21:51:10 +00005620 CV1.push_back(
Owen Andersond363a0e2009-07-27 20:59:43 +00005621 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Anderson2f422e02009-07-28 21:19:26 +00005622 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng68c18682009-03-13 07:51:59 +00005623 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005624
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005625 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5626 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005627 Op.getOperand(0),
5628 DAG.getIntPtrConstant(1)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005629 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5630 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005631 Op.getOperand(0),
5632 DAG.getIntPtrConstant(0)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005633 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5634 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005635 PseudoSourceValue::getConstantPool(), 0,
David Greene25160362010-02-15 16:53:33 +00005636 false, false, 16);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005637 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5638 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5639 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005640 PseudoSourceValue::getConstantPool(), 0,
David Greene25160362010-02-15 16:53:33 +00005641 false, false, 16);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005642 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005643
Dale Johannesena359b8b2008-10-21 20:50:01 +00005644 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman543d2142009-04-27 18:41:29 +00005645 int ShufMask[2] = { 1, -1 };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005646 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5647 DAG.getUNDEF(MVT::v2f64), ShufMask);
5648 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5649 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005650 DAG.getIntPtrConstant(0));
5651}
5652
Bill Wendling14a30ef2009-01-17 03:56:04 +00005653// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmandbb121b2010-04-17 15:26:15 +00005654SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5655 SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005656 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005657 // FP constant to bias correct the final result.
5658 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005659 MVT::f64);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005660
5661 // Load the 32-bit value into an XMM register.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005662 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5663 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005664 Op.getOperand(0),
5665 DAG.getIntPtrConstant(0)));
5666
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005667 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5668 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005669 DAG.getIntPtrConstant(0));
5670
5671 // Or the load with the bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005672 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5673 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005674 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005675 MVT::v2f64, Load)),
5676 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005677 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005678 MVT::v2f64, Bias)));
5679 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5680 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005681 DAG.getIntPtrConstant(0));
5682
5683 // Subtract the bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005684 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005685
5686 // Handle final rounding.
Owen Andersonac9de032009-08-10 22:56:29 +00005687 EVT DestVT = Op.getValueType();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005688
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005689 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005690 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendlingdb547de2009-01-17 07:40:19 +00005691 DAG.getIntPtrConstant(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005692 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005693 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendlingdb547de2009-01-17 07:40:19 +00005694 }
5695
5696 // Handle final rounding.
5697 return Sub;
Bill Wendling14a30ef2009-01-17 03:56:04 +00005698}
5699
Dan Gohmandbb121b2010-04-17 15:26:15 +00005700SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5701 SelectionDAG &DAG) const {
Evan Cheng44fd2392009-01-19 08:08:22 +00005702 SDValue N0 = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005703 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005704
Dale Johannesen58d8a702010-05-15 18:51:12 +00005705 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Cheng44fd2392009-01-19 08:08:22 +00005706 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5707 // the optimization here.
5708 if (DAG.SignBitIsZero(N0))
Dale Johannesence0805b2009-02-03 19:33:06 +00005709 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Cheng44fd2392009-01-19 08:08:22 +00005710
Owen Andersonac9de032009-08-10 22:56:29 +00005711 EVT SrcVT = N0.getValueType();
Dale Johannesen58d8a702010-05-15 18:51:12 +00005712 EVT DstVT = Op.getValueType();
5713 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling14a30ef2009-01-17 03:56:04 +00005714 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen58d8a702010-05-15 18:51:12 +00005715 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling14a30ef2009-01-17 03:56:04 +00005716 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005717
5718 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005719 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen58d8a702010-05-15 18:51:12 +00005720 if (SrcVT == MVT::i32) {
5721 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5722 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5723 getPointerTy(), StackSlot, WordOff);
5724 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5725 StackSlot, NULL, 0, false, false, 0);
5726 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5727 OffsetSlot, NULL, 0, false, false, 0);
5728 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5729 return Fild;
5730 }
5731
5732 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5733 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene25160362010-02-15 16:53:33 +00005734 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen58d8a702010-05-15 18:51:12 +00005735 // For i64 source, we need to add the appropriate power of 2 if the input
5736 // was negative. This is the same as the optimization in
5737 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5738 // we must be careful to do the computation in x87 extended precision, not
5739 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5740 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5741 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5742 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5743
5744 APInt FF(32, 0x5F800000ULL);
5745
5746 // Check whether the sign bit is set.
5747 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5748 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5749 ISD::SETLT);
5750
5751 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5752 SDValue FudgePtr = DAG.getConstantPool(
5753 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5754 getPointerTy());
5755
5756 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5757 SDValue Zero = DAG.getIntPtrConstant(0);
5758 SDValue Four = DAG.getIntPtrConstant(4);
5759 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5760 Zero, Four);
5761 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5762
5763 // Load the value out, extending it from f32 to f80.
5764 // FIXME: Avoid the extend by constructing the right constant pool?
5765 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5766 FudgePtr, PseudoSourceValue::getConstantPool(),
5767 0, MVT::f32, false, false, 4);
5768 // Extend everything to 80 bits to force it to be done on x87.
5769 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5770 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling14a30ef2009-01-17 03:56:04 +00005771}
5772
Dan Gohman8181bd12008-07-27 21:46:04 +00005773std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmandbb121b2010-04-17 15:26:15 +00005774FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005775 DebugLoc dl = Op.getDebugLoc();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005776
Owen Andersonac9de032009-08-10 22:56:29 +00005777 EVT DstTy = Op.getValueType();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005778
5779 if (!IsSigned) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005780 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5781 DstTy = MVT::i64;
Eli Friedman8c3cb582009-05-23 09:59:16 +00005782 }
5783
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005784 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5785 DstTy.getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005786 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005787
Dale Johannesen2fc20782007-09-14 22:26:36 +00005788 // These are really Legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005789 if (DstTy == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005790 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005791 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00005792 if (Subtarget->is64Bit() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005793 DstTy == MVT::i64 &&
Eli Friedman9d77ac32009-05-27 00:47:34 +00005794 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005795 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005796
Evan Cheng05441e62007-10-15 20:11:21 +00005797 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5798 // stack slot.
5799 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005800 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene6424ab92009-11-12 20:49:22 +00005801 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005802 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005803
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005804 unsigned Opc;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005805 switch (DstTy.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00005806 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005807 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5808 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5809 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005810 }
5811
Dan Gohman8181bd12008-07-27 21:46:04 +00005812 SDValue Chain = DAG.getEntryNode();
5813 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00005814 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005815 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesence0805b2009-02-03 19:33:06 +00005816 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene25160362010-02-15 16:53:33 +00005817 PseudoSourceValue::getFixedStack(SSFI), 0,
5818 false, false, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005819 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005820 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005821 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5822 };
Dale Johannesence0805b2009-02-03 19:33:06 +00005823 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005824 Chain = Value.getValue(1);
David Greene6424ab92009-11-12 20:49:22 +00005825 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005826 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5827 }
5828
5829 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00005830 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005831 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005832
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005833 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005834}
5835
Dan Gohmandbb121b2010-04-17 15:26:15 +00005836SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5837 SelectionDAG &DAG) const {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005838 if (Op.getValueType().isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005839 if (Op.getValueType() == MVT::v2i32 &&
5840 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005841 return Op;
5842 }
5843 return SDValue();
5844 }
5845
Eli Friedman8c3cb582009-05-23 09:59:16 +00005846 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman8181bd12008-07-27 21:46:04 +00005847 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman9d77ac32009-05-27 00:47:34 +00005848 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5849 if (FIST.getNode() == 0) return Op;
Scott Michel91099d62009-02-17 22:15:04 +00005850
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005851 // Load the result.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005852 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene25160362010-02-15 16:53:33 +00005853 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005854}
5855
Dan Gohmandbb121b2010-04-17 15:26:15 +00005856SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5857 SelectionDAG &DAG) const {
Eli Friedman8c3cb582009-05-23 09:59:16 +00005858 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5859 SDValue FIST = Vals.first, StackSlot = Vals.second;
5860 assert(FIST.getNode() && "Unexpected failure");
5861
5862 // Load the result.
5863 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene25160362010-02-15 16:53:33 +00005864 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005865}
5866
Dan Gohmandbb121b2010-04-17 15:26:15 +00005867SDValue X86TargetLowering::LowerFABS(SDValue Op,
5868 SelectionDAG &DAG) const {
Owen Anderson6361f972009-07-15 21:51:10 +00005869 LLVMContext *Context = DAG.getContext();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005870 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005871 EVT VT = Op.getValueType();
5872 EVT EltVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00005873 if (VT.isVector())
5874 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005875 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005876 if (EltVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005877 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005878 CV.push_back(C);
5879 CV.push_back(C);
5880 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005881 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005882 CV.push_back(C);
5883 CV.push_back(C);
5884 CV.push_back(C);
5885 CV.push_back(C);
5886 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005887 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005888 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005889 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005890 PseudoSourceValue::getConstantPool(), 0,
5891 false, false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005892 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005893}
5894
Dan Gohmandbb121b2010-04-17 15:26:15 +00005895SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson6361f972009-07-15 21:51:10 +00005896 LLVMContext *Context = DAG.getContext();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005897 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005898 EVT VT = Op.getValueType();
5899 EVT EltVT = VT;
Duncan Sands831102e2009-09-06 19:29:07 +00005900 if (VT.isVector())
Duncan Sands92c43912008-06-06 12:08:01 +00005901 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005902 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005903 if (EltVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005904 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005905 CV.push_back(C);
5906 CV.push_back(C);
5907 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005908 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005909 CV.push_back(C);
5910 CV.push_back(C);
5911 CV.push_back(C);
5912 CV.push_back(C);
5913 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005914 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005915 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005916 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005917 PseudoSourceValue::getConstantPool(), 0,
5918 false, false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00005919 if (VT.isVector()) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005920 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005921 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5922 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005923 Op.getOperand(0)),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005924 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Cheng92b8f782007-07-19 23:36:01 +00005925 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005926 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng92b8f782007-07-19 23:36:01 +00005927 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005928}
5929
Dan Gohmandbb121b2010-04-17 15:26:15 +00005930SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson6361f972009-07-15 21:51:10 +00005931 LLVMContext *Context = DAG.getContext();
Dan Gohman8181bd12008-07-27 21:46:04 +00005932 SDValue Op0 = Op.getOperand(0);
5933 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005934 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005935 EVT VT = Op.getValueType();
5936 EVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005937
5938 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005939 if (SrcVT.bitsLT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005940 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005941 SrcVT = VT;
5942 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005943 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005944 if (SrcVT.bitsGT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005945 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005946 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005947 }
5948
5949 // At this point the operands and the result should have the same
5950 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005951
5952 // First get the sign bit of second operand.
5953 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005954 if (SrcVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005955 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5956 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005957 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005958 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5959 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5960 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5961 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005962 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005963 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005964 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005965 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005966 PseudoSourceValue::getConstantPool(), 0,
5967 false, false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005968 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005969
5970 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005971 if (SrcVT.bitsGT(VT)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005972 // Op0 is MVT::f32, Op1 is MVT::f64.
5973 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5974 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5975 DAG.getConstant(32, MVT::i32));
5976 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5977 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005978 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005979 }
5980
5981 // Clear first operand sign bit.
5982 CV.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005983 if (VT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005984 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5985 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005986 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005987 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5988 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5989 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5990 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005991 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005992 C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005993 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005994 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005995 PseudoSourceValue::getConstantPool(), 0,
5996 false, false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005997 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005998
5999 // Or the value with the sign bit.
Dale Johannesence0805b2009-02-03 19:33:06 +00006000 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006001}
6002
Dan Gohman99a12192009-03-04 19:44:21 +00006003/// Emit nodes that will be selected as "test Op0,Op0", or something
6004/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00006005SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006006 SelectionDAG &DAG) const {
Dan Gohman99a12192009-03-04 19:44:21 +00006007 DebugLoc dl = Op.getDebugLoc();
6008
Dan Gohmanc8b47852009-03-07 01:58:32 +00006009 // CF and OF aren't always set the way we want. Determine which
6010 // of these we need.
6011 bool NeedCF = false;
6012 bool NeedOF = false;
6013 switch (X86CC) {
Bill Wendlingbddc13f2010-06-28 21:08:32 +00006014 default: break;
Dan Gohmanc8b47852009-03-07 01:58:32 +00006015 case X86::COND_A: case X86::COND_AE:
6016 case X86::COND_B: case X86::COND_BE:
6017 NeedCF = true;
6018 break;
6019 case X86::COND_G: case X86::COND_GE:
6020 case X86::COND_L: case X86::COND_LE:
6021 case X86::COND_O: case X86::COND_NO:
6022 NeedOF = true;
6023 break;
Dan Gohmanc8b47852009-03-07 01:58:32 +00006024 }
6025
Dan Gohman99a12192009-03-04 19:44:21 +00006026 // See if we can use the EFLAGS value from the operand instead of
Dan Gohmanc8b47852009-03-07 01:58:32 +00006027 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6028 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingbddc13f2010-06-28 21:08:32 +00006029 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6030 // Emit a CMP with 0, which is the TEST pattern.
6031 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6032 DAG.getConstant(0, Op.getValueType()));
6033
6034 unsigned Opcode = 0;
6035 unsigned NumOperands = 0;
6036 switch (Op.getNode()->getOpcode()) {
6037 case ISD::ADD:
6038 // Due to an isel shortcoming, be conservative if this add is likely to be
6039 // selected as part of a load-modify-store instruction. When the root node
6040 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6041 // uses of other nodes in the match, such as the ADD in this case. This
6042 // leads to the ADD being left around and reselected, with the result being
6043 // two adds in the output. Alas, even if none our users are stores, that
6044 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6045 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6046 // climbing the DAG back to the root, and it doesn't seem to be worth the
6047 // effort.
6048 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman99a12192009-03-04 19:44:21 +00006049 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingbddc13f2010-06-28 21:08:32 +00006050 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6051 goto default_case;
6052
6053 if (ConstantSDNode *C =
6054 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6055 // An add of one will be selected as an INC.
6056 if (C->getAPIntValue() == 1) {
6057 Opcode = X86ISD::INC;
6058 NumOperands = 1;
6059 break;
Dan Gohman12e03292009-09-18 19:59:53 +00006060 }
Bill Wendlingbddc13f2010-06-28 21:08:32 +00006061
6062 // An add of negative one (subtract of one) will be selected as a DEC.
6063 if (C->getAPIntValue().isAllOnesValue()) {
6064 Opcode = X86ISD::DEC;
6065 NumOperands = 1;
6066 break;
6067 }
Dan Gohman99a12192009-03-04 19:44:21 +00006068 }
Bill Wendlingbddc13f2010-06-28 21:08:32 +00006069
6070 // Otherwise use a regular EFLAGS-setting add.
6071 Opcode = X86ISD::ADD;
6072 NumOperands = 2;
6073 break;
6074 case ISD::AND: {
6075 // If the primary and result isn't used, don't bother using X86ISD::AND,
6076 // because a TEST instruction will be better.
6077 bool NonFlagUse = false;
6078 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6079 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6080 SDNode *User = *UI;
6081 unsigned UOpNo = UI.getOperandNo();
6082 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6083 // Look pass truncate.
6084 UOpNo = User->use_begin().getOperandNo();
6085 User = *User->use_begin();
6086 }
6087
6088 if (User->getOpcode() != ISD::BRCOND &&
6089 User->getOpcode() != ISD::SETCC &&
6090 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6091 NonFlagUse = true;
6092 break;
6093 }
Dan Gohman99a12192009-03-04 19:44:21 +00006094 }
Bill Wendlingbddc13f2010-06-28 21:08:32 +00006095
6096 if (!NonFlagUse)
6097 break;
6098 }
6099 // FALL THROUGH
6100 case ISD::SUB:
6101 case ISD::OR:
6102 case ISD::XOR:
6103 // Due to the ISEL shortcoming noted above, be conservative if this op is
6104 // likely to be selected as part of a load-modify-store instruction.
6105 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6106 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6107 if (UI->getOpcode() == ISD::STORE)
6108 goto default_case;
6109
6110 // Otherwise use a regular EFLAGS-setting instruction.
6111 switch (Op.getNode()->getOpcode()) {
6112 default: llvm_unreachable("unexpected operator!");
6113 case ISD::SUB: Opcode = X86ISD::SUB; break;
6114 case ISD::OR: Opcode = X86ISD::OR; break;
6115 case ISD::XOR: Opcode = X86ISD::XOR; break;
6116 case ISD::AND: Opcode = X86ISD::AND; break;
6117 }
6118
6119 NumOperands = 2;
6120 break;
6121 case X86ISD::ADD:
6122 case X86ISD::SUB:
6123 case X86ISD::INC:
6124 case X86ISD::DEC:
6125 case X86ISD::OR:
6126 case X86ISD::XOR:
6127 case X86ISD::AND:
6128 return SDValue(Op.getNode(), 1);
6129 default:
6130 default_case:
6131 break;
Dan Gohman99a12192009-03-04 19:44:21 +00006132 }
6133
Bill Wendlingbddc13f2010-06-28 21:08:32 +00006134 if (Opcode == 0)
6135 // Emit a CMP with 0, which is the TEST pattern.
6136 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6137 DAG.getConstant(0, Op.getValueType()));
6138
6139 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6140 SmallVector<SDValue, 4> Ops;
6141 for (unsigned i = 0; i != NumOperands; ++i)
6142 Ops.push_back(Op.getOperand(i));
6143
6144 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6145 DAG.ReplaceAllUsesWith(Op, New);
6146 return SDValue(New.getNode(), 1);
Dan Gohman99a12192009-03-04 19:44:21 +00006147}
6148
6149/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6150/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00006151SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006152 SelectionDAG &DAG) const {
Dan Gohman99a12192009-03-04 19:44:21 +00006153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6154 if (C->getAPIntValue() == 0)
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006155 return EmitTest(Op0, X86CC, DAG);
Dan Gohman99a12192009-03-04 19:44:21 +00006156
6157 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006158 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman99a12192009-03-04 19:44:21 +00006159}
6160
Evan Cheng095dac22010-01-06 19:38:29 +00006161/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6162/// if it's possible.
Evan Cheng1870cf52010-04-21 01:47:12 +00006163SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6164 DebugLoc dl, SelectionDAG &DAG) const {
Evan Chengcb611272010-02-27 07:36:59 +00006165 SDValue Op0 = And.getOperand(0);
6166 SDValue Op1 = And.getOperand(1);
6167 if (Op0.getOpcode() == ISD::TRUNCATE)
6168 Op0 = Op0.getOperand(0);
6169 if (Op1.getOpcode() == ISD::TRUNCATE)
6170 Op1 = Op1.getOperand(0);
6171
Evan Cheng095dac22010-01-06 19:38:29 +00006172 SDValue LHS, RHS;
Dan Gohman6454f3f2010-06-24 02:07:59 +00006173 if (Op1.getOpcode() == ISD::SHL)
6174 std::swap(Op0, Op1);
6175 if (Op0.getOpcode() == ISD::SHL) {
Evan Chengcb611272010-02-27 07:36:59 +00006176 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6177 if (And00C->getZExtValue() == 1) {
Dan Gohman6454f3f2010-06-24 02:07:59 +00006178 // If we looked past a truncate, check that it's only truncating away
6179 // known zeros.
6180 unsigned BitWidth = Op0.getValueSizeInBits();
6181 unsigned AndBitWidth = And.getValueSizeInBits();
6182 if (BitWidth > AndBitWidth) {
6183 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6184 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6185 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6186 return SDValue();
6187 }
Evan Chengcb611272010-02-27 07:36:59 +00006188 LHS = Op1;
6189 RHS = Op0.getOperand(1);
Evan Cheng095dac22010-01-06 19:38:29 +00006190 }
Evan Chengcb611272010-02-27 07:36:59 +00006191 } else if (Op1.getOpcode() == ISD::Constant) {
6192 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6193 SDValue AndLHS = Op0;
Evan Cheng095dac22010-01-06 19:38:29 +00006194 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6195 LHS = AndLHS.getOperand(0);
6196 RHS = AndLHS.getOperand(1);
Dan Gohman22cefb02009-01-29 01:59:02 +00006197 }
Evan Cheng095dac22010-01-06 19:38:29 +00006198 }
Evan Cheng950aac02007-09-25 01:57:46 +00006199
Evan Cheng095dac22010-01-06 19:38:29 +00006200 if (LHS.getNode()) {
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00006201 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Cheng095dac22010-01-06 19:38:29 +00006202 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00006203 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Cheng095dac22010-01-06 19:38:29 +00006204 // the encoding for the i16 version is larger than the i32 version.
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00006205 // Also promote i16 to i32 for performance / code size reason.
6206 if (LHS.getValueType() == MVT::i8 ||
Evan Chengab625302010-04-28 08:30:49 +00006207 LHS.getValueType() == MVT::i16)
Evan Cheng095dac22010-01-06 19:38:29 +00006208 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattner77a62312008-12-25 05:34:37 +00006209
Evan Cheng095dac22010-01-06 19:38:29 +00006210 // If the operand types disagree, extend the shift amount to match. Since
6211 // BT ignores high bits (like shifts) we can use anyextend.
6212 if (LHS.getValueType() != RHS.getValueType())
6213 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohman22cefb02009-01-29 01:59:02 +00006214
Evan Cheng095dac22010-01-06 19:38:29 +00006215 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6216 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6217 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6218 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattner77a62312008-12-25 05:34:37 +00006219 }
6220
Evan Chengc621d452010-01-05 06:52:31 +00006221 return SDValue();
6222}
6223
Dan Gohmandbb121b2010-04-17 15:26:15 +00006224SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Chengc621d452010-01-05 06:52:31 +00006225 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6226 SDValue Op0 = Op.getOperand(0);
6227 SDValue Op1 = Op.getOperand(1);
6228 DebugLoc dl = Op.getDebugLoc();
6229 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6230
6231 // Optimize to BT if possible.
Evan Cheng095dac22010-01-06 19:38:29 +00006232 // Lower (X & (1 << N)) == 0 to BT(X, N).
6233 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6234 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6235 if (Op0.getOpcode() == ISD::AND &&
6236 Op0.hasOneUse() &&
6237 Op1.getOpcode() == ISD::Constant &&
Dan Gohmanbcc946d2010-06-18 14:22:04 +00006238 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Cheng095dac22010-01-06 19:38:29 +00006239 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6240 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6241 if (NewSetCC.getNode())
6242 return NewSetCC;
6243 }
Evan Chengc621d452010-01-05 06:52:31 +00006244
Evan Chengcb611272010-02-27 07:36:59 +00006245 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6246 if (Op0.getOpcode() == X86ISD::SETCC &&
6247 Op1.getOpcode() == ISD::Constant &&
6248 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6249 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6250 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6251 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6252 bool Invert = (CC == ISD::SETNE) ^
6253 cast<ConstantSDNode>(Op1)->isNullValue();
6254 if (Invert)
6255 CCode = X86::GetOppositeBranchCondition(CCode);
6256 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6257 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6258 }
6259
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00006260 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattner77a62312008-12-25 05:34:37 +00006261 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006262 if (X86CC == X86::COND_INVALID)
6263 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00006264
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006265 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Cheng834ae6b2009-12-15 00:53:42 +00006266
6267 // Use sbb x, x to materialize carry bit into a GPR.
Evan Chengedeb1692009-12-16 00:53:11 +00006268 if (X86CC == X86::COND_B)
Evan Cheng834ae6b2009-12-15 00:53:42 +00006269 return DAG.getNode(ISD::AND, dl, MVT::i8,
6270 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6271 DAG.getConstant(X86CC, MVT::i8), Cond),
6272 DAG.getConstant(1, MVT::i8));
Evan Cheng834ae6b2009-12-15 00:53:42 +00006273
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006274 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6275 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00006276}
6277
Dan Gohmandbb121b2010-04-17 15:26:15 +00006278SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00006279 SDValue Cond;
6280 SDValue Op0 = Op.getOperand(0);
6281 SDValue Op1 = Op.getOperand(1);
6282 SDValue CC = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00006283 EVT VT = Op.getValueType();
Nate Begeman03605a02008-07-17 16:51:19 +00006284 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6285 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006286 DebugLoc dl = Op.getDebugLoc();
Nate Begeman03605a02008-07-17 16:51:19 +00006287
6288 if (isFP) {
6289 unsigned SSECC = 8;
Owen Andersonac9de032009-08-10 22:56:29 +00006290 EVT VT0 = Op0.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006291 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6292 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00006293 bool Swap = false;
6294
6295 switch (SetCCOpcode) {
6296 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00006297 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00006298 case ISD::SETEQ: SSECC = 0; break;
Scott Michel91099d62009-02-17 22:15:04 +00006299 case ISD::SETOGT:
Nate Begeman03605a02008-07-17 16:51:19 +00006300 case ISD::SETGT: Swap = true; // Fallthrough
6301 case ISD::SETLT:
6302 case ISD::SETOLT: SSECC = 1; break;
6303 case ISD::SETOGE:
6304 case ISD::SETGE: Swap = true; // Fallthrough
6305 case ISD::SETLE:
6306 case ISD::SETOLE: SSECC = 2; break;
6307 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00006308 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00006309 case ISD::SETNE: SSECC = 4; break;
6310 case ISD::SETULE: Swap = true;
6311 case ISD::SETUGE: SSECC = 5; break;
6312 case ISD::SETULT: Swap = true;
6313 case ISD::SETUGT: SSECC = 6; break;
6314 case ISD::SETO: SSECC = 7; break;
6315 }
6316 if (Swap)
6317 std::swap(Op0, Op1);
6318
Nate Begeman6357f9d2008-07-25 19:05:58 +00006319 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00006320 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00006321 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006322 SDValue UNORD, EQ;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006323 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6324 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00006325 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00006326 }
6327 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006328 SDValue ORD, NEQ;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006329 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6330 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00006331 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00006332 }
Edwin Törökbd448e32009-07-14 16:55:14 +00006333 llvm_unreachable("Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00006334 }
6335 // Handle all other FP comparisons here.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006336 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman03605a02008-07-17 16:51:19 +00006337 }
Scott Michel91099d62009-02-17 22:15:04 +00006338
Nate Begeman03605a02008-07-17 16:51:19 +00006339 // We are handling one of the integer comparisons here. Since SSE only has
6340 // GT and EQ comparisons for integer, swapping operands and multiple
6341 // operations may be required for some comparisons.
6342 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6343 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michel91099d62009-02-17 22:15:04 +00006344
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006345 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman03605a02008-07-17 16:51:19 +00006346 default: break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006347 case MVT::v8i8:
6348 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6349 case MVT::v4i16:
6350 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6351 case MVT::v2i32:
6352 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6353 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman03605a02008-07-17 16:51:19 +00006354 }
Scott Michel91099d62009-02-17 22:15:04 +00006355
Nate Begeman03605a02008-07-17 16:51:19 +00006356 switch (SetCCOpcode) {
6357 default: break;
6358 case ISD::SETNE: Invert = true;
6359 case ISD::SETEQ: Opc = EQOpc; break;
6360 case ISD::SETLT: Swap = true;
6361 case ISD::SETGT: Opc = GTOpc; break;
6362 case ISD::SETGE: Swap = true;
6363 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6364 case ISD::SETULT: Swap = true;
6365 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6366 case ISD::SETUGE: Swap = true;
6367 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6368 }
6369 if (Swap)
6370 std::swap(Op0, Op1);
Scott Michel91099d62009-02-17 22:15:04 +00006371
Nate Begeman03605a02008-07-17 16:51:19 +00006372 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6373 // bits of the inputs before performing those operations.
6374 if (FlipSigns) {
Owen Andersonac9de032009-08-10 22:56:29 +00006375 EVT EltVT = VT.getVectorElementType();
Duncan Sands505ba942009-02-01 18:06:53 +00006376 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6377 EltVT);
Dan Gohman8181bd12008-07-27 21:46:04 +00006378 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Cheng907a2d22009-02-25 22:49:59 +00006379 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6380 SignBits.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00006381 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6382 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman03605a02008-07-17 16:51:19 +00006383 }
Scott Michel91099d62009-02-17 22:15:04 +00006384
Dale Johannesence0805b2009-02-03 19:33:06 +00006385 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00006386
6387 // If the logical-not of the result is required, perform that now.
Bob Wilson81a42cf2009-01-22 17:39:32 +00006388 if (Invert)
Dale Johannesence0805b2009-02-03 19:33:06 +00006389 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00006390
Nate Begeman03605a02008-07-17 16:51:19 +00006391 return Result;
6392}
Evan Cheng950aac02007-09-25 01:57:46 +00006393
Evan Chengd580f022008-12-03 08:38:43 +00006394// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman99a12192009-03-04 19:44:21 +00006395static bool isX86LogicalCmp(SDValue Op) {
6396 unsigned Opc = Op.getNode()->getOpcode();
6397 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6398 return true;
6399 if (Op.getResNo() == 1 &&
6400 (Opc == X86ISD::ADD ||
6401 Opc == X86ISD::SUB ||
6402 Opc == X86ISD::SMUL ||
6403 Opc == X86ISD::UMUL ||
6404 Opc == X86ISD::INC ||
Dan Gohman12e03292009-09-18 19:59:53 +00006405 Opc == X86ISD::DEC ||
6406 Opc == X86ISD::OR ||
6407 Opc == X86ISD::XOR ||
6408 Opc == X86ISD::AND))
Dan Gohman99a12192009-03-04 19:44:21 +00006409 return true;
6410
6411 return false;
Evan Chengd580f022008-12-03 08:38:43 +00006412}
6413
Dan Gohmandbb121b2010-04-17 15:26:15 +00006414SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006415 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00006416 SDValue Cond = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006417 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00006418 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006419
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006420 if (Cond.getOpcode() == ISD::SETCC) {
6421 SDValue NewCond = LowerSETCC(Cond, DAG);
6422 if (NewCond.getNode())
6423 Cond = NewCond;
6424 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006425
Evan Cheng506f6f02010-01-26 02:00:44 +00006426 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6427 SDValue Op1 = Op.getOperand(1);
6428 SDValue Op2 = Op.getOperand(2);
6429 if (Cond.getOpcode() == X86ISD::SETCC &&
6430 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6431 SDValue Cmp = Cond.getOperand(1);
6432 if (Cmp.getOpcode() == X86ISD::CMP) {
6433 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6434 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6435 ConstantSDNode *RHSC =
6436 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6437 if (N1C && N1C->isAllOnesValue() &&
6438 N2C && N2C->isNullValue() &&
6439 RHSC && RHSC->isNullValue()) {
6440 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattneraeeb8b72010-03-14 18:44:35 +00006441 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng506f6f02010-01-26 02:00:44 +00006442 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6443 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6444 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6445 }
6446 }
6447 }
6448
Evan Cheng834ae6b2009-12-15 00:53:42 +00006449 // Look pass (and (setcc_carry (cmp ...)), 1).
6450 if (Cond.getOpcode() == ISD::AND &&
6451 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6452 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6453 if (C && C->getAPIntValue() == 1)
6454 Cond = Cond.getOperand(0);
6455 }
6456
Evan Cheng50d37ab2007-10-08 22:16:29 +00006457 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6458 // setting operand in place of the X86ISD::SETCC.
Evan Cheng834ae6b2009-12-15 00:53:42 +00006459 if (Cond.getOpcode() == X86ISD::SETCC ||
6460 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006461 CC = Cond.getOperand(0);
6462
Dan Gohman8181bd12008-07-27 21:46:04 +00006463 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006464 unsigned Opc = Cmp.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00006465 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00006466
Evan Cheng50d37ab2007-10-08 22:16:29 +00006467 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00006468 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00006469 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00006470 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michel91099d62009-02-17 22:15:04 +00006471
Chris Lattnere4577dc2009-03-12 06:52:53 +00006472 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6473 Opc == X86ISD::BT) { // FIXME
Evan Cheng50d37ab2007-10-08 22:16:29 +00006474 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00006475 addTest = false;
6476 }
6477 }
6478
6479 if (addTest) {
Evan Cheng095dac22010-01-06 19:38:29 +00006480 // Look pass the truncate.
6481 if (Cond.getOpcode() == ISD::TRUNCATE)
6482 Cond = Cond.getOperand(0);
6483
6484 // We know the result of AND is compared against zero. Try to match
6485 // it to BT.
6486 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6487 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6488 if (NewSetCC.getNode()) {
6489 CC = NewSetCC.getOperand(0);
6490 Cond = NewSetCC.getOperand(1);
6491 addTest = false;
6492 }
6493 }
6494 }
6495
6496 if (addTest) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006497 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006498 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00006499 }
6500
Evan Cheng950aac02007-09-25 01:57:46 +00006501 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6502 // condition is true.
Evan Cheng506f6f02010-01-26 02:00:44 +00006503 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6504 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006505 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng950aac02007-09-25 01:57:46 +00006506}
6507
Evan Chengd580f022008-12-03 08:38:43 +00006508// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6509// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6510// from the AND / OR.
6511static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6512 Opc = Op.getOpcode();
6513 if (Opc != ISD::OR && Opc != ISD::AND)
6514 return false;
6515 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6516 Op.getOperand(0).hasOneUse() &&
6517 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6518 Op.getOperand(1).hasOneUse());
6519}
6520
Evan Cheng67f98b12009-02-02 08:19:07 +00006521// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6522// 1 and that the SETCC node has a single use.
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006523static bool isXor1OfSetCC(SDValue Op) {
6524 if (Op.getOpcode() != ISD::XOR)
6525 return false;
6526 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6527 if (N1C && N1C->getAPIntValue() == 1) {
6528 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6529 Op.getOperand(0).hasOneUse();
6530 }
6531 return false;
6532}
6533
Dan Gohmandbb121b2010-04-17 15:26:15 +00006534SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006535 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00006536 SDValue Chain = Op.getOperand(0);
6537 SDValue Cond = Op.getOperand(1);
6538 SDValue Dest = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006539 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00006540 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006541
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006542 if (Cond.getOpcode() == ISD::SETCC) {
6543 SDValue NewCond = LowerSETCC(Cond, DAG);
6544 if (NewCond.getNode())
6545 Cond = NewCond;
6546 }
Chris Lattner77a62312008-12-25 05:34:37 +00006547#if 0
6548 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingf5399032008-12-12 21:15:41 +00006549 else if (Cond.getOpcode() == X86ISD::ADD ||
6550 Cond.getOpcode() == X86ISD::SUB ||
6551 Cond.getOpcode() == X86ISD::SMUL ||
6552 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00006553 Cond = LowerXALUO(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00006554#endif
Scott Michel91099d62009-02-17 22:15:04 +00006555
Evan Cheng834ae6b2009-12-15 00:53:42 +00006556 // Look pass (and (setcc_carry (cmp ...)), 1).
6557 if (Cond.getOpcode() == ISD::AND &&
6558 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6559 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6560 if (C && C->getAPIntValue() == 1)
6561 Cond = Cond.getOperand(0);
6562 }
6563
Evan Cheng50d37ab2007-10-08 22:16:29 +00006564 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6565 // setting operand in place of the X86ISD::SETCC.
Evan Cheng834ae6b2009-12-15 00:53:42 +00006566 if (Cond.getOpcode() == X86ISD::SETCC ||
6567 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006568 CC = Cond.getOperand(0);
6569
Dan Gohman8181bd12008-07-27 21:46:04 +00006570 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006571 unsigned Opc = Cmp.getOpcode();
Chris Lattner77a62312008-12-25 05:34:37 +00006572 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman99a12192009-03-04 19:44:21 +00006573 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00006574 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00006575 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00006576 } else {
Evan Chengd580f022008-12-03 08:38:43 +00006577 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00006578 default: break;
6579 case X86::COND_O:
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006580 case X86::COND_B:
Chris Lattner77a62312008-12-25 05:34:37 +00006581 // These can only come from an arithmetic instruction with overflow,
6582 // e.g. SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00006583 Cond = Cond.getNode()->getOperand(1);
6584 addTest = false;
6585 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006586 }
Evan Cheng950aac02007-09-25 01:57:46 +00006587 }
Evan Chengd580f022008-12-03 08:38:43 +00006588 } else {
6589 unsigned CondOpc;
6590 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6591 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Chengd580f022008-12-03 08:38:43 +00006592 if (CondOpc == ISD::OR) {
6593 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6594 // two branches instead of an explicit OR instruction with a
6595 // separate test.
6596 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00006597 isX86LogicalCmp(Cmp)) {
Evan Chengd580f022008-12-03 08:38:43 +00006598 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006599 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00006600 Chain, Dest, CC, Cmp);
6601 CC = Cond.getOperand(1).getOperand(0);
6602 Cond = Cmp;
6603 addTest = false;
6604 }
6605 } else { // ISD::AND
6606 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6607 // two branches instead of an explicit AND instruction with a
6608 // separate test. However, we only do this if this block doesn't
6609 // have a fall-through edge, because this requires an explicit
6610 // jmp when the condition is false.
6611 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00006612 isX86LogicalCmp(Cmp) &&
Evan Chengd580f022008-12-03 08:38:43 +00006613 Op.getNode()->hasOneUse()) {
6614 X86::CondCode CCode =
6615 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6616 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006617 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman4e3d9822010-06-18 15:30:29 +00006618 SDNode *User = *Op.getNode()->use_begin();
Evan Chengd580f022008-12-03 08:38:43 +00006619 // Look for an unconditional branch following this conditional branch.
6620 // We need this because we need to reverse the successors in order
6621 // to implement FCMP_OEQ.
Dan Gohman4e3d9822010-06-18 15:30:29 +00006622 if (User->getOpcode() == ISD::BR) {
6623 SDValue FalseBB = User->getOperand(1);
6624 SDNode *NewBR =
6625 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Chengd580f022008-12-03 08:38:43 +00006626 assert(NewBR == User);
Nick Lewyckya217bb82010-06-20 20:27:42 +00006627 (void)NewBR;
Evan Chengd580f022008-12-03 08:38:43 +00006628 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006629
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006630 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00006631 Chain, Dest, CC, Cmp);
6632 X86::CondCode CCode =
6633 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6634 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006635 CC = DAG.getConstant(CCode, MVT::i8);
Evan Chengd580f022008-12-03 08:38:43 +00006636 Cond = Cmp;
6637 addTest = false;
6638 }
6639 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006640 }
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006641 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6642 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6643 // It should be transformed during dag combiner except when the condition
6644 // is set by a arithmetics with overflow node.
6645 X86::CondCode CCode =
6646 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6647 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006648 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006649 Cond = Cond.getOperand(0).getOperand(1);
6650 addTest = false;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006651 }
Evan Cheng950aac02007-09-25 01:57:46 +00006652 }
6653
6654 if (addTest) {
Evan Cheng095dac22010-01-06 19:38:29 +00006655 // Look pass the truncate.
6656 if (Cond.getOpcode() == ISD::TRUNCATE)
6657 Cond = Cond.getOperand(0);
6658
6659 // We know the result of AND is compared against zero. Try to match
6660 // it to BT.
6661 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6662 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6663 if (NewSetCC.getNode()) {
6664 CC = NewSetCC.getOperand(0);
6665 Cond = NewSetCC.getOperand(1);
6666 addTest = false;
6667 }
6668 }
6669 }
6670
6671 if (addTest) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006672 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006673 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00006674 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006675 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006676 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00006677}
6678
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006679
6680// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6681// Calls to _alloca is needed to probe the stack when allocating more than 4k
6682// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6683// that the guard pages used by the OS virtual memory manager are allocated in
6684// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00006685SDValue
6686X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00006687 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006688 assert(Subtarget->isTargetCygMing() &&
6689 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006690 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006691
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006692 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00006693 SDValue Chain = Op.getOperand(0);
6694 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006695 // FIXME: Ensure alignment here
6696
Dan Gohman8181bd12008-07-27 21:46:04 +00006697 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006698
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006699 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006700
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006701 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006702 Flag = Chain.getValue(1);
6703
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00006704 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006705
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00006706 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6707 Flag = Chain.getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006708
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006709 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006710
Dan Gohman8181bd12008-07-27 21:46:04 +00006711 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006712 return DAG.getMergeValues(Ops1, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006713}
6714
Dan Gohmandbb121b2010-04-17 15:26:15 +00006715SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmand80404c2010-04-17 14:41:14 +00006716 MachineFunction &MF = DAG.getMachineFunction();
6717 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6718
Dan Gohman12a9c082008-02-06 22:27:42 +00006719 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006720 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006721
6722 if (!Subtarget->is64Bit()) {
6723 // vastart just stores the address of the VarArgsFrameIndex slot into the
6724 // memory location argument.
Dan Gohmand80404c2010-04-17 14:41:14 +00006725 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6726 getPointerTy());
David Greene25160362010-02-15 16:53:33 +00006727 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6728 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006729 }
6730
6731 // __va_list_tag:
6732 // gp_offset (0 - 6 * 8)
6733 // fp_offset (48 - 48 + 8 * 16)
6734 // overflow_arg_area (point to parameters coming in memory).
6735 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00006736 SmallVector<SDValue, 8> MemOps;
6737 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006738 // Store gp_offset
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006739 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmand80404c2010-04-17 14:41:14 +00006740 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6741 MVT::i32),
David Greene25160362010-02-15 16:53:33 +00006742 FIN, SV, 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006743 MemOps.push_back(Store);
6744
6745 // Store fp_offset
Scott Michel91099d62009-02-17 22:15:04 +00006746 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006747 FIN, DAG.getIntPtrConstant(4));
6748 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmand80404c2010-04-17 14:41:14 +00006749 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6750 MVT::i32),
David Greene25160362010-02-15 16:53:33 +00006751 FIN, SV, 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006752 MemOps.push_back(Store);
6753
6754 // Store ptr to overflow_arg_area
Scott Michel91099d62009-02-17 22:15:04 +00006755 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006756 FIN, DAG.getIntPtrConstant(4));
Dan Gohmand80404c2010-04-17 14:41:14 +00006757 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6758 getPointerTy());
David Greene25160362010-02-15 16:53:33 +00006759 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6760 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006761 MemOps.push_back(Store);
6762
6763 // Store ptr to reg_save_area.
Scott Michel91099d62009-02-17 22:15:04 +00006764 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006765 FIN, DAG.getIntPtrConstant(8));
Dan Gohmand80404c2010-04-17 14:41:14 +00006766 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6767 getPointerTy());
David Greene25160362010-02-15 16:53:33 +00006768 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6769 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006770 MemOps.push_back(Store);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006771 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006772 &MemOps[0], MemOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006773}
6774
Dan Gohmandbb121b2010-04-17 15:26:15 +00006775SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman827cb1f2008-05-10 01:26:14 +00006776 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6777 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman827cb1f2008-05-10 01:26:14 +00006778
Chris Lattner8316f2d2010-04-07 22:58:41 +00006779 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006780 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00006781}
6782
Dan Gohmandbb121b2010-04-17 15:26:15 +00006783SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006784 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00006785 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006786 SDValue Chain = Op.getOperand(0);
6787 SDValue DstPtr = Op.getOperand(1);
6788 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00006789 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6790 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006791 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006792
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006793 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang483af3c2010-04-04 03:10:48 +00006794 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6795 false, DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006796}
6797
Dan Gohman8181bd12008-07-27 21:46:04 +00006798SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00006799X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006800 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006801 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006802 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006803 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006804 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006805 case Intrinsic::x86_sse_comieq_ss:
6806 case Intrinsic::x86_sse_comilt_ss:
6807 case Intrinsic::x86_sse_comile_ss:
6808 case Intrinsic::x86_sse_comigt_ss:
6809 case Intrinsic::x86_sse_comige_ss:
6810 case Intrinsic::x86_sse_comineq_ss:
6811 case Intrinsic::x86_sse_ucomieq_ss:
6812 case Intrinsic::x86_sse_ucomilt_ss:
6813 case Intrinsic::x86_sse_ucomile_ss:
6814 case Intrinsic::x86_sse_ucomigt_ss:
6815 case Intrinsic::x86_sse_ucomige_ss:
6816 case Intrinsic::x86_sse_ucomineq_ss:
6817 case Intrinsic::x86_sse2_comieq_sd:
6818 case Intrinsic::x86_sse2_comilt_sd:
6819 case Intrinsic::x86_sse2_comile_sd:
6820 case Intrinsic::x86_sse2_comigt_sd:
6821 case Intrinsic::x86_sse2_comige_sd:
6822 case Intrinsic::x86_sse2_comineq_sd:
6823 case Intrinsic::x86_sse2_ucomieq_sd:
6824 case Intrinsic::x86_sse2_ucomilt_sd:
6825 case Intrinsic::x86_sse2_ucomile_sd:
6826 case Intrinsic::x86_sse2_ucomigt_sd:
6827 case Intrinsic::x86_sse2_ucomige_sd:
6828 case Intrinsic::x86_sse2_ucomineq_sd: {
6829 unsigned Opc = 0;
6830 ISD::CondCode CC = ISD::SETCC_INVALID;
6831 switch (IntNo) {
6832 default: break;
6833 case Intrinsic::x86_sse_comieq_ss:
6834 case Intrinsic::x86_sse2_comieq_sd:
6835 Opc = X86ISD::COMI;
6836 CC = ISD::SETEQ;
6837 break;
6838 case Intrinsic::x86_sse_comilt_ss:
6839 case Intrinsic::x86_sse2_comilt_sd:
6840 Opc = X86ISD::COMI;
6841 CC = ISD::SETLT;
6842 break;
6843 case Intrinsic::x86_sse_comile_ss:
6844 case Intrinsic::x86_sse2_comile_sd:
6845 Opc = X86ISD::COMI;
6846 CC = ISD::SETLE;
6847 break;
6848 case Intrinsic::x86_sse_comigt_ss:
6849 case Intrinsic::x86_sse2_comigt_sd:
6850 Opc = X86ISD::COMI;
6851 CC = ISD::SETGT;
6852 break;
6853 case Intrinsic::x86_sse_comige_ss:
6854 case Intrinsic::x86_sse2_comige_sd:
6855 Opc = X86ISD::COMI;
6856 CC = ISD::SETGE;
6857 break;
6858 case Intrinsic::x86_sse_comineq_ss:
6859 case Intrinsic::x86_sse2_comineq_sd:
6860 Opc = X86ISD::COMI;
6861 CC = ISD::SETNE;
6862 break;
6863 case Intrinsic::x86_sse_ucomieq_ss:
6864 case Intrinsic::x86_sse2_ucomieq_sd:
6865 Opc = X86ISD::UCOMI;
6866 CC = ISD::SETEQ;
6867 break;
6868 case Intrinsic::x86_sse_ucomilt_ss:
6869 case Intrinsic::x86_sse2_ucomilt_sd:
6870 Opc = X86ISD::UCOMI;
6871 CC = ISD::SETLT;
6872 break;
6873 case Intrinsic::x86_sse_ucomile_ss:
6874 case Intrinsic::x86_sse2_ucomile_sd:
6875 Opc = X86ISD::UCOMI;
6876 CC = ISD::SETLE;
6877 break;
6878 case Intrinsic::x86_sse_ucomigt_ss:
6879 case Intrinsic::x86_sse2_ucomigt_sd:
6880 Opc = X86ISD::UCOMI;
6881 CC = ISD::SETGT;
6882 break;
6883 case Intrinsic::x86_sse_ucomige_ss:
6884 case Intrinsic::x86_sse2_ucomige_sd:
6885 Opc = X86ISD::UCOMI;
6886 CC = ISD::SETGE;
6887 break;
6888 case Intrinsic::x86_sse_ucomineq_ss:
6889 case Intrinsic::x86_sse2_ucomineq_sd:
6890 Opc = X86ISD::UCOMI;
6891 CC = ISD::SETNE;
6892 break;
6893 }
6894
Dan Gohman8181bd12008-07-27 21:46:04 +00006895 SDValue LHS = Op.getOperand(1);
6896 SDValue RHS = Op.getOperand(2);
Chris Lattnerebb91142008-12-24 23:53:05 +00006897 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006898 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006899 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6900 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6901 DAG.getConstant(X86CC, MVT::i8), Cond);
6902 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006903 }
Eric Christopher95d79262009-07-29 00:28:05 +00006904 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher79e0e8b2009-07-29 01:01:19 +00006905 // an integer value, not just an instruction so lower it to the ptest
6906 // pattern and a setcc for the result.
Eric Christopher95d79262009-07-29 00:28:05 +00006907 case Intrinsic::x86_sse41_ptestz:
6908 case Intrinsic::x86_sse41_ptestc:
6909 case Intrinsic::x86_sse41_ptestnzc:{
6910 unsigned X86CC = 0;
6911 switch (IntNo) {
Eric Christopher6612b082009-07-29 18:14:04 +00006912 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher95d79262009-07-29 00:28:05 +00006913 case Intrinsic::x86_sse41_ptestz:
6914 // ZF = 1
6915 X86CC = X86::COND_E;
6916 break;
6917 case Intrinsic::x86_sse41_ptestc:
6918 // CF = 1
6919 X86CC = X86::COND_B;
6920 break;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00006921 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher95d79262009-07-29 00:28:05 +00006922 // ZF and CF = 0
6923 X86CC = X86::COND_A;
6924 break;
6925 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00006926
Eric Christopher95d79262009-07-29 00:28:05 +00006927 SDValue LHS = Op.getOperand(1);
6928 SDValue RHS = Op.getOperand(2);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006929 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6930 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6931 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6932 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher95d79262009-07-29 00:28:05 +00006933 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006934
6935 // Fix vector shift instructions where the last operand is a non-immediate
6936 // i32 value.
6937 case Intrinsic::x86_sse2_pslli_w:
6938 case Intrinsic::x86_sse2_pslli_d:
6939 case Intrinsic::x86_sse2_pslli_q:
6940 case Intrinsic::x86_sse2_psrli_w:
6941 case Intrinsic::x86_sse2_psrli_d:
6942 case Intrinsic::x86_sse2_psrli_q:
6943 case Intrinsic::x86_sse2_psrai_w:
6944 case Intrinsic::x86_sse2_psrai_d:
6945 case Intrinsic::x86_mmx_pslli_w:
6946 case Intrinsic::x86_mmx_pslli_d:
6947 case Intrinsic::x86_mmx_pslli_q:
6948 case Intrinsic::x86_mmx_psrli_w:
6949 case Intrinsic::x86_mmx_psrli_d:
6950 case Intrinsic::x86_mmx_psrli_q:
6951 case Intrinsic::x86_mmx_psrai_w:
6952 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006953 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006954 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006955 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006956
6957 unsigned NewIntNo = 0;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006958 EVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006959 switch (IntNo) {
6960 case Intrinsic::x86_sse2_pslli_w:
6961 NewIntNo = Intrinsic::x86_sse2_psll_w;
6962 break;
6963 case Intrinsic::x86_sse2_pslli_d:
6964 NewIntNo = Intrinsic::x86_sse2_psll_d;
6965 break;
6966 case Intrinsic::x86_sse2_pslli_q:
6967 NewIntNo = Intrinsic::x86_sse2_psll_q;
6968 break;
6969 case Intrinsic::x86_sse2_psrli_w:
6970 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6971 break;
6972 case Intrinsic::x86_sse2_psrli_d:
6973 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6974 break;
6975 case Intrinsic::x86_sse2_psrli_q:
6976 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6977 break;
6978 case Intrinsic::x86_sse2_psrai_w:
6979 NewIntNo = Intrinsic::x86_sse2_psra_w;
6980 break;
6981 case Intrinsic::x86_sse2_psrai_d:
6982 NewIntNo = Intrinsic::x86_sse2_psra_d;
6983 break;
6984 default: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006985 ShAmtVT = MVT::v2i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006986 switch (IntNo) {
6987 case Intrinsic::x86_mmx_pslli_w:
6988 NewIntNo = Intrinsic::x86_mmx_psll_w;
6989 break;
6990 case Intrinsic::x86_mmx_pslli_d:
6991 NewIntNo = Intrinsic::x86_mmx_psll_d;
6992 break;
6993 case Intrinsic::x86_mmx_pslli_q:
6994 NewIntNo = Intrinsic::x86_mmx_psll_q;
6995 break;
6996 case Intrinsic::x86_mmx_psrli_w:
6997 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6998 break;
6999 case Intrinsic::x86_mmx_psrli_d:
7000 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7001 break;
7002 case Intrinsic::x86_mmx_psrli_q:
7003 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7004 break;
7005 case Intrinsic::x86_mmx_psrai_w:
7006 NewIntNo = Intrinsic::x86_mmx_psra_w;
7007 break;
7008 case Intrinsic::x86_mmx_psrai_d:
7009 NewIntNo = Intrinsic::x86_mmx_psra_d;
7010 break;
Edwin Törökbd448e32009-07-14 16:55:14 +00007011 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00007012 }
7013 break;
7014 }
7015 }
Mon P Wang04c767e2009-09-03 19:56:25 +00007016
7017 // The vector shift intrinsics with scalars uses 32b shift amounts but
7018 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7019 // to be zero.
7020 SDValue ShOps[4];
7021 ShOps[0] = ShAmt;
7022 ShOps[1] = DAG.getConstant(0, MVT::i32);
7023 if (ShAmtVT == MVT::v4i32) {
7024 ShOps[2] = DAG.getUNDEF(MVT::i32);
7025 ShOps[3] = DAG.getUNDEF(MVT::i32);
7026 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7027 } else {
7028 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7029 }
7030
Owen Andersonac9de032009-08-10 22:56:29 +00007031 EVT VT = Op.getValueType();
Mon P Wang04c767e2009-09-03 19:56:25 +00007032 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007033 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007034 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng9f69f9d2008-05-04 09:15:50 +00007035 Op.getOperand(1), ShAmt);
7036 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007037 }
7038}
7039
Dan Gohmandbb121b2010-04-17 15:26:15 +00007040SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7041 SelectionDAG &DAG) const {
Evan Cheng32d1bb92010-05-22 01:47:14 +00007042 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7043 MFI->setReturnAddressIsTaken(true);
7044
Bill Wendling6ddc87b2009-01-16 19:25:27 +00007045 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007046 DebugLoc dl = Op.getDebugLoc();
Bill Wendling6ddc87b2009-01-16 19:25:27 +00007047
7048 if (Depth > 0) {
7049 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7050 SDValue Offset =
7051 DAG.getConstant(TD->getPointerSize(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007052 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007053 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michel91099d62009-02-17 22:15:04 +00007054 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007055 FrameAddr, Offset),
David Greene25160362010-02-15 16:53:33 +00007056 NULL, 0, false, false, 0);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00007057 }
7058
7059 // Just load the return address.
Dan Gohman8181bd12008-07-27 21:46:04 +00007060 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michel91099d62009-02-17 22:15:04 +00007061 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene25160362010-02-15 16:53:33 +00007062 RetAddrFI, NULL, 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007063}
7064
Dan Gohmandbb121b2010-04-17 15:26:15 +00007065SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng33633672008-09-27 01:56:22 +00007066 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7067 MFI->setFrameAddressIsTaken(true);
Evan Cheng32d1bb92010-05-22 01:47:14 +00007068
Owen Andersonac9de032009-08-10 22:56:29 +00007069 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007070 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng33633672008-09-27 01:56:22 +00007071 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7072 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007073 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng33633672008-09-27 01:56:22 +00007074 while (Depth--)
David Greene25160362010-02-15 16:53:33 +00007075 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7076 false, false, 0);
Evan Cheng33633672008-09-27 01:56:22 +00007077 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007078}
7079
Dan Gohman8181bd12008-07-27 21:46:04 +00007080SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007081 SelectionDAG &DAG) const {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00007082 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007083}
7084
Dan Gohmandbb121b2010-04-17 15:26:15 +00007085SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007086 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00007087 SDValue Chain = Op.getOperand(0);
7088 SDValue Offset = Op.getOperand(1);
7089 SDValue Handler = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007090 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007091
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00007092 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7093 getPointerTy());
7094 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007095
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007096 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00007097 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007098 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene25160362010-02-15 16:53:33 +00007099 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007100 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00007101 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007102
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007103 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007104 MVT::Other,
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00007105 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007106}
7107
Dan Gohman8181bd12008-07-27 21:46:04 +00007108SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007109 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007110 SDValue Root = Op.getOperand(0);
7111 SDValue Trmp = Op.getOperand(1); // trampoline
7112 SDValue FPtr = Op.getOperand(2); // nested function
7113 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007114 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007115
Dan Gohman12a9c082008-02-06 22:27:42 +00007116 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007117
7118 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007119 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007120
7121 // Large code-model.
Chris Lattner0b4334c2010-02-05 19:20:30 +00007122 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7123 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007124
Dan Gohmanb41dfba2008-05-14 01:58:56 +00007125 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7126 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007127
7128 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7129
7130 // Load the pointer to the nested function into R11.
7131 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00007132 SDValue Addr = Trmp;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007133 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene25160362010-02-15 16:53:33 +00007134 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007135
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007136 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7137 DAG.getConstant(2, MVT::i64));
David Greene25160362010-02-15 16:53:33 +00007138 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7139 false, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007140
7141 // Load the 'nest' parameter value into R10.
7142 // R10 is specified in X86CallingConv.td
7143 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007144 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7145 DAG.getConstant(10, MVT::i64));
7146 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene25160362010-02-15 16:53:33 +00007147 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007148
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007149 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7150 DAG.getConstant(12, MVT::i64));
David Greene25160362010-02-15 16:53:33 +00007151 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7152 false, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007153
7154 // Jump to the nested function.
7155 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007156 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7157 DAG.getConstant(20, MVT::i64));
7158 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene25160362010-02-15 16:53:33 +00007159 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007160
7161 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007162 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7163 DAG.getConstant(22, MVT::i64));
7164 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene25160362010-02-15 16:53:33 +00007165 TrmpAddr, 22, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007166
Dan Gohman8181bd12008-07-27 21:46:04 +00007167 SDValue Ops[] =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007168 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007169 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007170 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00007171 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007172 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel5838baa2009-09-02 08:44:58 +00007173 CallingConv::ID CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00007174 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007175
7176 switch (CC) {
7177 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00007178 llvm_unreachable("Unsupported calling convention");
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007179 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007180 case CallingConv::X86_StdCall: {
7181 // Pass 'nest' parameter in ECX.
7182 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00007183 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007184
7185 // Check that ECX wasn't needed by an 'inreg' parameter.
7186 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00007187 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007188
Chris Lattner1c8733e2008-03-12 17:45:29 +00007189 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007190 unsigned InRegCount = 0;
7191 unsigned Idx = 1;
7192
7193 for (FunctionType::param_iterator I = FTy->param_begin(),
7194 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00007195 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007196 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00007197 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007198
7199 if (InRegCount > 2) {
Chris Lattner8316f2d2010-04-07 22:58:41 +00007200 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007201 }
7202 }
7203 break;
7204 }
7205 case CallingConv::X86_FastCall:
Anton Korobeynikove454f182010-05-16 09:08:45 +00007206 case CallingConv::X86_ThisCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00007207 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007208 // Pass 'nest' parameter in EAX.
7209 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00007210 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007211 break;
7212 }
7213
Dan Gohman8181bd12008-07-27 21:46:04 +00007214 SDValue OutChains[4];
7215 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007216
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007217 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7218 DAG.getConstant(10, MVT::i32));
7219 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007220
Chris Lattner0b4334c2010-02-05 19:20:30 +00007221 // This is storing the opcode for MOV32ri.
7222 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanb41dfba2008-05-14 01:58:56 +00007223 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michel91099d62009-02-17 22:15:04 +00007224 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007225 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene25160362010-02-15 16:53:33 +00007226 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007227
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007228 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7229 DAG.getConstant(1, MVT::i32));
David Greene25160362010-02-15 16:53:33 +00007230 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7231 false, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007232
Chris Lattner0b4334c2010-02-05 19:20:30 +00007233 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007234 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7235 DAG.getConstant(5, MVT::i32));
7236 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene25160362010-02-15 16:53:33 +00007237 TrmpAddr, 5, false, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007238
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007239 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7240 DAG.getConstant(6, MVT::i32));
David Greene25160362010-02-15 16:53:33 +00007241 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7242 false, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007243
Dan Gohman8181bd12008-07-27 21:46:04 +00007244 SDValue Ops[] =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007245 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007246 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007247 }
7248}
7249
Dan Gohmandbb121b2010-04-17 15:26:15 +00007250SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7251 SelectionDAG &DAG) const {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007252 /*
7253 The rounding mode is in bits 11:10 of FPSR, and has the following
7254 settings:
7255 00 Round to nearest
7256 01 Round to -inf
7257 10 Round to +inf
7258 11 Round to 0
7259
7260 FLT_ROUNDS, on the other hand, expects the following:
7261 -1 Undefined
7262 0 Round to 0
7263 1 Round to nearest
7264 2 Round to +inf
7265 3 Round to -inf
7266
7267 To perform the conversion, we do:
7268 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7269 */
7270
7271 MachineFunction &MF = DAG.getMachineFunction();
7272 const TargetMachine &TM = MF.getTarget();
7273 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7274 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersonac9de032009-08-10 22:56:29 +00007275 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007276 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007277
7278 // Save FP Control Word to stack slot
David Greene6424ab92009-11-12 20:49:22 +00007279 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00007280 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007281
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007282 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00007283 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007284
7285 // Load FP Control Word from stack slot
David Greene25160362010-02-15 16:53:33 +00007286 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7287 false, false, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007288
7289 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00007290 SDValue CWD1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007291 DAG.getNode(ISD::SRL, dl, MVT::i16,
7292 DAG.getNode(ISD::AND, dl, MVT::i16,
7293 CWD, DAG.getConstant(0x800, MVT::i16)),
7294 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00007295 SDValue CWD2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007296 DAG.getNode(ISD::SRL, dl, MVT::i16,
7297 DAG.getNode(ISD::AND, dl, MVT::i16,
7298 CWD, DAG.getConstant(0x400, MVT::i16)),
7299 DAG.getConstant(9, MVT::i8));
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007300
Dan Gohman8181bd12008-07-27 21:46:04 +00007301 SDValue RetVal =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007302 DAG.getNode(ISD::AND, dl, MVT::i16,
7303 DAG.getNode(ISD::ADD, dl, MVT::i16,
7304 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7305 DAG.getConstant(1, MVT::i16)),
7306 DAG.getConstant(3, MVT::i16));
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007307
7308
Duncan Sands92c43912008-06-06 12:08:01 +00007309 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen24dd9a52009-02-07 00:55:49 +00007310 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007311}
7312
Dan Gohmandbb121b2010-04-17 15:26:15 +00007313SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007314 EVT VT = Op.getValueType();
7315 EVT OpVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00007316 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007317 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00007318
7319 Op = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007320 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007321 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007322 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007323 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007324 }
Evan Cheng48679f42007-12-14 02:13:44 +00007325
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007326 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007327 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007328 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007329
7330 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer65f60c92009-12-29 16:57:26 +00007331 SDValue Ops[] = {
7332 Op,
7333 DAG.getConstant(NumBits+NumBits-1, OpVT),
7334 DAG.getConstant(X86::COND_E, MVT::i8),
7335 Op.getValue(1)
7336 };
7337 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007338
7339 // Finally xor with NumBits-1.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007340 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007341
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007342 if (VT == MVT::i8)
7343 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007344 return Op;
7345}
7346
Dan Gohmandbb121b2010-04-17 15:26:15 +00007347SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007348 EVT VT = Op.getValueType();
7349 EVT OpVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00007350 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007351 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00007352
7353 Op = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007354 if (VT == MVT::i8) {
7355 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007356 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007357 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007358
7359 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007360 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007361 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007362
7363 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer65f60c92009-12-29 16:57:26 +00007364 SDValue Ops[] = {
7365 Op,
7366 DAG.getConstant(NumBits, OpVT),
7367 DAG.getConstant(X86::COND_E, MVT::i8),
7368 Op.getValue(1)
7369 };
7370 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007371
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007372 if (VT == MVT::i8)
7373 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007374 return Op;
7375}
7376
Dan Gohmandbb121b2010-04-17 15:26:15 +00007377SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007378 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007379 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007380 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00007381
Mon P Wang14edb092008-12-18 21:42:19 +00007382 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7383 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7384 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7385 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7386 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7387 //
7388 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7389 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7390 // return AloBlo + AloBhi + AhiBlo;
7391
7392 SDValue A = Op.getOperand(0);
7393 SDValue B = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00007394
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007395 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007396 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7397 A, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007398 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007399 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7400 B, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007401 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007402 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007403 A, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007404 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007405 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007406 A, Bhi);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007407 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007408 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007409 Ahi, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007410 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007411 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7412 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007413 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007414 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7415 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007416 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7417 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wang14edb092008-12-18 21:42:19 +00007418 return Res;
7419}
7420
7421
Dan Gohmandbb121b2010-04-17 15:26:15 +00007422SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling7e04be62008-12-09 22:08:41 +00007423 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7424 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00007425 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7426 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00007427 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00007428 SDValue LHS = N->getOperand(0);
7429 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00007430 unsigned BaseOp = 0;
7431 unsigned Cond = 0;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007432 DebugLoc dl = Op.getDebugLoc();
Bill Wendling7e04be62008-12-09 22:08:41 +00007433
7434 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00007435 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling7e04be62008-12-09 22:08:41 +00007436 case ISD::SADDO:
Dan Gohman99a12192009-03-04 19:44:21 +00007437 // A subtract of one will be selected as a INC. Note that INC doesn't
7438 // set CF, so we can't do this for UADDO.
7439 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7440 if (C->getAPIntValue() == 1) {
7441 BaseOp = X86ISD::INC;
7442 Cond = X86::COND_O;
7443 break;
7444 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00007445 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00007446 Cond = X86::COND_O;
7447 break;
7448 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00007449 BaseOp = X86ISD::ADD;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007450 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007451 break;
7452 case ISD::SSUBO:
Dan Gohman99a12192009-03-04 19:44:21 +00007453 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7454 // set CF, so we can't do this for USUBO.
7455 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7456 if (C->getAPIntValue() == 1) {
7457 BaseOp = X86ISD::DEC;
7458 Cond = X86::COND_O;
7459 break;
7460 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00007461 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00007462 Cond = X86::COND_O;
7463 break;
7464 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00007465 BaseOp = X86ISD::SUB;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007466 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007467 break;
7468 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00007469 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00007470 Cond = X86::COND_O;
7471 break;
7472 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00007473 BaseOp = X86ISD::UMUL;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007474 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007475 break;
7476 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00007477
Bill Wendlingd3511522008-12-02 01:06:39 +00007478 // Also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007479 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007480 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00007481
Bill Wendlingd3511522008-12-02 01:06:39 +00007482 SDValue SetCC =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007483 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007484 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00007485
Bill Wendlingd3511522008-12-02 01:06:39 +00007486 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7487 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00007488}
7489
Dan Gohmandbb121b2010-04-17 15:26:15 +00007490SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007491 EVT T = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007492 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00007493 unsigned Reg = 0;
7494 unsigned size = 0;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007495 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00007496 default:
7497 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007498 case MVT::i8: Reg = X86::AL; size = 1; break;
7499 case MVT::i16: Reg = X86::AX; size = 2; break;
7500 case MVT::i32: Reg = X86::EAX; size = 4; break;
7501 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007502 assert(Subtarget->is64Bit() && "Node not type legal!");
7503 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00007504 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00007505 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007506 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00007507 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00007508 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00007509 Op.getOperand(1),
7510 Op.getOperand(3),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007511 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng6617eed2008-09-24 23:26:36 +00007512 cpIn.getValue(1) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007513 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007514 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michel91099d62009-02-17 22:15:04 +00007515 SDValue cpOut =
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007516 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00007517 return cpOut;
7518}
7519
Duncan Sands7d9834b2008-12-01 11:39:25 +00007520SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007521 SelectionDAG &DAG) const {
Duncan Sands7d9834b2008-12-01 11:39:25 +00007522 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007523 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007524 SDValue TheChain = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007525 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007526 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007527 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7528 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007529 rax.getValue(2));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007530 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7531 DAG.getConstant(32, MVT::i8));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007532 SDValue Ops[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007533 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands7d9834b2008-12-01 11:39:25 +00007534 rdx.getValue(1)
7535 };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007536 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesenf160d802008-10-02 18:53:47 +00007537}
7538
Dale Johannesenda2f3542010-05-21 00:52:33 +00007539SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7540 SelectionDAG &DAG) const {
7541 EVT SrcVT = Op.getOperand(0).getValueType();
7542 EVT DstVT = Op.getValueType();
7543 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7544 Subtarget->hasMMX() && !DisableMMX) &&
7545 "Unexpected custom BIT_CONVERT");
7546 assert((DstVT == MVT::i64 ||
7547 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7548 "Unexpected custom BIT_CONVERT");
7549 // i64 <=> MMX conversions are Legal.
7550 if (SrcVT==MVT::i64 && DstVT.isVector())
7551 return Op;
7552 if (DstVT==MVT::i64 && SrcVT.isVector())
7553 return Op;
Dale Johannesenb1b0c842010-05-21 18:40:15 +00007554 // MMX <=> MMX conversions are Legal.
7555 if (SrcVT.isVector() && DstVT.isVector())
7556 return Op;
Dale Johannesenda2f3542010-05-21 00:52:33 +00007557 // All other conversions need to be expanded.
7558 return SDValue();
7559}
Dan Gohmandbb121b2010-04-17 15:26:15 +00007560SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen9011d872008-09-29 22:25:26 +00007561 SDNode *Node = Op.getNode();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007562 DebugLoc dl = Node->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00007563 EVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007564 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Chengef356282009-02-23 09:03:22 +00007565 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007566 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007567 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00007568 Node->getOperand(0),
7569 Node->getOperand(1), negOp,
7570 cast<AtomicSDNode>(Node)->getSrcValue(),
7571 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00007572}
7573
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007574/// LowerOperation - Provide custom lowering hooks for some operations.
7575///
Dan Gohmandbb121b2010-04-17 15:26:15 +00007576SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007577 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00007578 default: llvm_unreachable("Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007579 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7580 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007581 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00007582 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007583 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7584 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7585 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7586 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7587 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7588 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
7589 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00007590 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohman064403e2009-10-30 01:28:02 +00007591 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007592 case ISD::SHL_PARTS:
7593 case ISD::SRA_PARTS:
7594 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7595 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00007596 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007597 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman8c3cb582009-05-23 09:59:16 +00007598 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007599 case ISD::FABS: return LowerFABS(Op, DAG);
7600 case ISD::FNEG: return LowerFNEG(Op, DAG);
7601 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00007602 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00007603 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00007604 case ISD::SELECT: return LowerSELECT(Op, DAG);
7605 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007606 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007607 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00007608 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007609 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
7610 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
7611 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7612 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
7613 case ISD::FRAME_TO_ARGS_OFFSET:
7614 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
7615 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
7616 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007617 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00007618 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00007619 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7620 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00007621 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00007622 case ISD::SADDO:
7623 case ISD::UADDO:
7624 case ISD::SSUBO:
7625 case ISD::USUBO:
7626 case ISD::SMULO:
7627 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007628 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesenda2f3542010-05-21 00:52:33 +00007629 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007630 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007631}
7632
Duncan Sands7d9834b2008-12-01 11:39:25 +00007633void X86TargetLowering::
7634ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007635 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007636 EVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007637 DebugLoc dl = Node->getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007638 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands7d9834b2008-12-01 11:39:25 +00007639
7640 SDValue Chain = Node->getOperand(0);
7641 SDValue In1 = Node->getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007642 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007643 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007644 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007645 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007646 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007647 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007648 SDValue Result =
7649 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7650 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands7d9834b2008-12-01 11:39:25 +00007651 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007652 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007653 Results.push_back(Result.getValue(2));
7654}
7655
Duncan Sandsac496a12008-07-04 11:47:58 +00007656/// ReplaceNodeResults - Replace a node with an illegal result type
7657/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00007658void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7659 SmallVectorImpl<SDValue>&Results,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007660 SelectionDAG &DAG) const {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007661 DebugLoc dl = N->getDebugLoc();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007662 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00007663 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007664 assert(false && "Do not know how to custom type legalize this operation!");
7665 return;
7666 case ISD::FP_TO_SINT: {
Eli Friedman8c3cb582009-05-23 09:59:16 +00007667 std::pair<SDValue,SDValue> Vals =
7668 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007669 SDValue FIST = Vals.first, StackSlot = Vals.second;
7670 if (FIST.getNode() != 0) {
Owen Andersonac9de032009-08-10 22:56:29 +00007671 EVT VT = N->getValueType(0);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007672 // Return a load from the stack slot.
David Greene25160362010-02-15 16:53:33 +00007673 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7674 false, false, 0));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007675 }
7676 return;
7677 }
7678 case ISD::READCYCLECOUNTER: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007679 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007680 SDValue TheChain = N->getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007681 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007682 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007683 rd.getValue(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007684 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007685 eax.getValue(2));
7686 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7687 SDValue Ops[] = { eax, edx };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007688 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007689 Results.push_back(edx.getValue(1));
7690 return;
7691 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007692 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersonac9de032009-08-10 22:56:29 +00007693 EVT T = N->getValueType(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007694 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands7d9834b2008-12-01 11:39:25 +00007695 SDValue cpInL, cpInH;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007696 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7697 DAG.getConstant(0, MVT::i32));
7698 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7699 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007700 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7701 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007702 cpInL.getValue(1));
7703 SDValue swapInL, swapInH;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007704 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7705 DAG.getConstant(0, MVT::i32));
7706 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7707 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007708 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007709 cpInH.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007710 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007711 swapInL.getValue(1));
7712 SDValue Ops[] = { swapInH.getValue(0),
7713 N->getOperand(1),
7714 swapInH.getValue(1) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007715 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007716 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007717 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007718 MVT::i32, Result.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007719 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007720 MVT::i32, cpOutL.getValue(2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007721 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007722 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007723 Results.push_back(cpOutH.getValue(1));
7724 return;
7725 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007726 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007727 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7728 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007729 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007730 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7731 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007732 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007733 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7734 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007735 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007736 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7737 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007738 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007739 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7740 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007741 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007742 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7743 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007744 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007745 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7746 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007747 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007748}
7749
7750const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7751 switch (Opcode) {
7752 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00007753 case X86ISD::BSF: return "X86ISD::BSF";
7754 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007755 case X86ISD::SHLD: return "X86ISD::SHLD";
7756 case X86ISD::SHRD: return "X86ISD::SHRD";
7757 case X86ISD::FAND: return "X86ISD::FAND";
7758 case X86ISD::FOR: return "X86ISD::FOR";
7759 case X86ISD::FXOR: return "X86ISD::FXOR";
7760 case X86ISD::FSRL: return "X86ISD::FSRL";
7761 case X86ISD::FILD: return "X86ISD::FILD";
7762 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
7763 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7764 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7765 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
7766 case X86ISD::FLD: return "X86ISD::FLD";
7767 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007768 case X86ISD::CALL: return "X86ISD::CALL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007769 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00007770 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007771 case X86ISD::CMP: return "X86ISD::CMP";
7772 case X86ISD::COMI: return "X86ISD::COMI";
7773 case X86ISD::UCOMI: return "X86ISD::UCOMI";
7774 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng834ae6b2009-12-15 00:53:42 +00007775 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007776 case X86ISD::CMOV: return "X86ISD::CMOV";
7777 case X86ISD::BRCOND: return "X86ISD::BRCOND";
7778 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
7779 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7780 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007781 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
7782 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattnerdc6fc472009-06-27 04:16:01 +00007783 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begemand77e59e2008-02-11 04:19:36 +00007784 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007785 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00007786 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7787 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007788 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner5fc65c52010-02-23 02:07:48 +00007789 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begeman2c87c422009-02-23 08:49:38 +00007790 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007791 case X86ISD::FMAX: return "X86ISD::FMAX";
7792 case X86ISD::FMIN: return "X86ISD::FMIN";
7793 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7794 case X86ISD::FRCP: return "X86ISD::FRCP";
7795 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopheree8d3332010-06-03 04:07:48 +00007796 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindolabca99f72009-04-08 21:14:34 +00007797 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007798 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00007799 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007800 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00007801 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7802 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00007803 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7804 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7805 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7806 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7807 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7808 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00007809 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7810 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00007811 case X86ISD::VSHL: return "X86ISD::VSHL";
7812 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00007813 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7814 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7815 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7816 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7817 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7818 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7819 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7820 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7821 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7822 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00007823 case X86ISD::ADD: return "X86ISD::ADD";
7824 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00007825 case X86ISD::SMUL: return "X86ISD::SMUL";
7826 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman99a12192009-03-04 19:44:21 +00007827 case X86ISD::INC: return "X86ISD::INC";
7828 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohman12e03292009-09-18 19:59:53 +00007829 case X86ISD::OR: return "X86ISD::OR";
7830 case X86ISD::XOR: return "X86ISD::XOR";
7831 case X86ISD::AND: return "X86ISD::AND";
Evan Chengc3495762009-03-30 21:36:47 +00007832 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher95d79262009-07-29 00:28:05 +00007833 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohman34228bf2009-08-15 01:38:56 +00007834 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00007835 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007836 }
7837}
7838
7839// isLegalAddressingMode - Return true if the addressing mode represented
7840// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00007841bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007842 const Type *Ty) const {
7843 // X86 supports extremely general addressing modes.
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007844 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michel91099d62009-02-17 22:15:04 +00007845
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007846 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007847 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007848 return false;
Scott Michel91099d62009-02-17 22:15:04 +00007849
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007850 if (AM.BaseGV) {
Chris Lattner01e39942009-07-10 07:38:24 +00007851 unsigned GVFlags =
7852 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007853
Chris Lattner01e39942009-07-10 07:38:24 +00007854 // If a reference to this global requires an extra load, we can't fold it.
7855 if (isGlobalStubReference(GVFlags))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007856 return false;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007857
Chris Lattner01e39942009-07-10 07:38:24 +00007858 // If BaseGV requires a register for the PIC base, we cannot also have a
7859 // BaseReg specified.
7860 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen64660e92008-12-05 21:47:27 +00007861 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00007862
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007863 // If lower 4G is not available, then we must use rip-relative addressing.
7864 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7865 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007866 }
Scott Michel91099d62009-02-17 22:15:04 +00007867
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007868 switch (AM.Scale) {
7869 case 0:
7870 case 1:
7871 case 2:
7872 case 4:
7873 case 8:
7874 // These scales always work.
7875 break;
7876 case 3:
7877 case 5:
7878 case 9:
7879 // These scales are formed with basereg+scalereg. Only accept if there is
7880 // no basereg yet.
7881 if (AM.HasBaseReg)
7882 return false;
7883 break;
7884 default: // Other stuff never works.
7885 return false;
7886 }
Scott Michel91099d62009-02-17 22:15:04 +00007887
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007888 return true;
7889}
7890
7891
Evan Cheng27a820a2007-10-26 01:56:11 +00007892bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandse92dee12010-02-15 16:12:20 +00007893 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng27a820a2007-10-26 01:56:11 +00007894 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00007895 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7896 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007897 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00007898 return false;
Dan Gohman9e2bdca2010-02-25 03:04:36 +00007899 return true;
Evan Cheng27a820a2007-10-26 01:56:11 +00007900}
7901
Owen Andersonac9de032009-08-10 22:56:29 +00007902bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands92c43912008-06-06 12:08:01 +00007903 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00007904 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00007905 unsigned NumBits1 = VT1.getSizeInBits();
7906 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007907 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00007908 return false;
Dan Gohman9e2bdca2010-02-25 03:04:36 +00007909 return true;
Evan Cheng9decb332007-10-29 19:58:20 +00007910}
Evan Cheng27a820a2007-10-26 01:56:11 +00007911
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007912bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohmanb044da32009-04-09 02:06:09 +00007913 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandse92dee12010-02-15 16:12:20 +00007914 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007915}
7916
Owen Andersonac9de032009-08-10 22:56:29 +00007917bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohmanb044da32009-04-09 02:06:09 +00007918 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007919 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007920}
7921
Owen Andersonac9de032009-08-10 22:56:29 +00007922bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng2f5d3a52009-05-28 00:35:15 +00007923 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007924 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng2f5d3a52009-05-28 00:35:15 +00007925}
7926
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007927/// isShuffleMaskLegal - Targets can use this to indicate that they only
7928/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7929/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7930/// are assumed to be legal.
7931bool
Eric Christopher3d82bbd2009-08-27 18:07:15 +00007932X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersonac9de032009-08-10 22:56:29 +00007933 EVT VT) const {
Eric Christopher8fa87722010-04-15 01:40:20 +00007934 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman543d2142009-04-27 18:41:29 +00007935 if (VT.getSizeInBits() == 64)
Eric Christopher8fa87722010-04-15 01:40:20 +00007936 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman543d2142009-04-27 18:41:29 +00007937
Nate Begeman080f8e22009-10-19 02:17:23 +00007938 // FIXME: pshufb, blends, shifts.
Nate Begeman543d2142009-04-27 18:41:29 +00007939 return (VT.getVectorNumElements() == 2 ||
7940 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7941 isMOVLMask(M, VT) ||
7942 isSHUFPMask(M, VT) ||
7943 isPSHUFDMask(M, VT) ||
7944 isPSHUFHWMask(M, VT) ||
7945 isPSHUFLWMask(M, VT) ||
Nate Begeman080f8e22009-10-19 02:17:23 +00007946 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman543d2142009-04-27 18:41:29 +00007947 isUNPCKLMask(M, VT) ||
7948 isUNPCKHMask(M, VT) ||
7949 isUNPCKL_v_undef_Mask(M, VT) ||
7950 isUNPCKH_v_undef_Mask(M, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007951}
7952
Dan Gohman48d5f062008-04-09 20:09:42 +00007953bool
Nate Begemane8f61cb2009-04-29 05:20:52 +00007954X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersonac9de032009-08-10 22:56:29 +00007955 EVT VT) const {
Nate Begeman543d2142009-04-27 18:41:29 +00007956 unsigned NumElts = VT.getVectorNumElements();
7957 // FIXME: This collection of masks seems suspect.
7958 if (NumElts == 2)
7959 return true;
7960 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7961 return (isMOVLMask(Mask, VT) ||
7962 isCommutedMOVLMask(Mask, VT, true) ||
7963 isSHUFPMask(Mask, VT) ||
7964 isCommutedSHUFPMask(Mask, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007965 }
7966 return false;
7967}
7968
7969//===----------------------------------------------------------------------===//
7970// X86 Scheduler Hooks
7971//===----------------------------------------------------------------------===//
7972
Mon P Wang078a62d2008-05-05 19:05:59 +00007973// private utility function
7974MachineBasicBlock *
7975X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7976 MachineBasicBlock *MBB,
7977 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007978 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00007979 unsigned LoadOpc,
7980 unsigned CXchgOpc,
7981 unsigned copyOpc,
7982 unsigned notOpc,
7983 unsigned EAXreg,
7984 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +00007985 bool invSrc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007986 // For the atomic bitwise operator, we generate
7987 // thisMBB:
7988 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007989 // ld t1 = [bitinstr.addr]
7990 // op t2 = t1, [bitinstr.val]
7991 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007992 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7993 // bz newMBB
7994 // fallthrough -->nextMBB
7995 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7996 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007997 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007998 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007999
Mon P Wang078a62d2008-05-05 19:05:59 +00008000 /// First build the CFG
8001 MachineFunction *F = MBB->getParent();
8002 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00008003 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8004 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8005 F->insert(MBBIter, newMBB);
8006 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008007
Mon P Wang078a62d2008-05-05 19:05:59 +00008008 // Move all successors to thisMBB to nextMBB
8009 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008010
Mon P Wang078a62d2008-05-05 19:05:59 +00008011 // Update thisMBB to fall through to newMBB
8012 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008013
Mon P Wang078a62d2008-05-05 19:05:59 +00008014 // newMBB jumps to itself and fall through to nextMBB
8015 newMBB->addSuccessor(nextMBB);
8016 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008017
Mon P Wang078a62d2008-05-05 19:05:59 +00008018 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008019 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00008020 "unexpected number of operands");
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008021 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00008022 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008023 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00008024 int numArgs = bInstr->getNumOperands() - 1;
8025 for (int i=0; i < numArgs; ++i)
8026 argOpers[i] = &bInstr->getOperand(i+1);
8027
8028 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008029 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8030 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00008031
Dale Johannesend20e4452008-08-19 18:47:28 +00008032 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008033 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00008034 for (int i=0; i <= lastAddrIndx; ++i)
8035 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008036
Dale Johannesend20e4452008-08-19 18:47:28 +00008037 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008038 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008039 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008040 }
Scott Michel91099d62009-02-17 22:15:04 +00008041 else
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008042 tt = t1;
8043
Dale Johannesend20e4452008-08-19 18:47:28 +00008044 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008045 assert((argOpers[valArgIndx]->isReg() ||
8046 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00008047 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008048 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008049 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00008050 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008051 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008052 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00008053 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008054
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008055 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00008056 MIB.addReg(t1);
Scott Michel91099d62009-02-17 22:15:04 +00008057
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008058 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00008059 for (int i=0; i <= lastAddrIndx; ++i)
8060 (*MIB).addOperand(*argOpers[i]);
8061 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00008062 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008063 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8064 bInstr->memoperands_end());
Mon P Wang50584a62008-07-17 04:54:06 +00008065
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008066 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesend20e4452008-08-19 18:47:28 +00008067 MIB.addReg(EAXreg);
Scott Michel91099d62009-02-17 22:15:04 +00008068
Mon P Wang078a62d2008-05-05 19:05:59 +00008069 // insert branch
Chris Lattnerb112c022010-02-11 19:25:55 +00008070 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00008071
Dan Gohman221a4372008-07-07 23:14:23 +00008072 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00008073 return nextMBB;
8074}
8075
Dale Johannesen44eb5372008-10-03 19:41:08 +00008076// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00008077MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00008078X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8079 MachineBasicBlock *MBB,
8080 unsigned regOpcL,
8081 unsigned regOpcH,
8082 unsigned immOpcL,
8083 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +00008084 bool invSrc) const {
Dale Johannesenf160d802008-10-02 18:53:47 +00008085 // For the atomic bitwise operator, we generate
8086 // thisMBB (instructions are in pairs, except cmpxchg8b)
8087 // ld t1,t2 = [bitinstr.addr]
8088 // newMBB:
8089 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8090 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008091 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00008092 // mov ECX, EBX <- t5, t6
8093 // mov EAX, EDX <- t1, t2
8094 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8095 // mov t3, t4 <- EAX, EDX
8096 // bz newMBB
8097 // result in out1, out2
8098 // fallthrough -->nextMBB
8099
8100 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8101 const unsigned LoadOpc = X86::MOV32rm;
8102 const unsigned copyOpc = X86::MOV32rr;
8103 const unsigned NotOpc = X86::NOT32r;
8104 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8105 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8106 MachineFunction::iterator MBBIter = MBB;
8107 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00008108
Dale Johannesenf160d802008-10-02 18:53:47 +00008109 /// First build the CFG
8110 MachineFunction *F = MBB->getParent();
8111 MachineBasicBlock *thisMBB = MBB;
8112 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8113 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8114 F->insert(MBBIter, newMBB);
8115 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008116
Dale Johannesenf160d802008-10-02 18:53:47 +00008117 // Move all successors to thisMBB to nextMBB
8118 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008119
Dale Johannesenf160d802008-10-02 18:53:47 +00008120 // Update thisMBB to fall through to newMBB
8121 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008122
Dale Johannesenf160d802008-10-02 18:53:47 +00008123 // newMBB jumps to itself and fall through to nextMBB
8124 newMBB->addSuccessor(nextMBB);
8125 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008126
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008127 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesenf160d802008-10-02 18:53:47 +00008128 // Insert instructions into newMBB based on incoming instruction
8129 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008130 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00008131 "unexpected number of operands");
Dale Johannesenf160d802008-10-02 18:53:47 +00008132 MachineOperand& dest1Oper = bInstr->getOperand(0);
8133 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008134 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohmana425ea82010-05-14 21:01:44 +00008135 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesenf160d802008-10-02 18:53:47 +00008136 argOpers[i] = &bInstr->getOperand(i+2);
8137
Dan Gohmana425ea82010-05-14 21:01:44 +00008138 // We use some of the operands multiple times, so conservatively just
8139 // clear any kill flags that might be present.
8140 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8141 argOpers[i]->setIsKill(false);
8142 }
8143
Evan Cheng4460e1b2010-01-08 19:14:57 +00008144 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008145 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michel91099d62009-02-17 22:15:04 +00008146
Dale Johannesenf160d802008-10-02 18:53:47 +00008147 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008148 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesenf160d802008-10-02 18:53:47 +00008149 for (int i=0; i <= lastAddrIndx; ++i)
8150 (*MIB).addOperand(*argOpers[i]);
8151 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008152 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008153 // add 4 to displacement.
Rafael Espindolabca99f72009-04-08 21:14:34 +00008154 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesenf160d802008-10-02 18:53:47 +00008155 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008156 MachineOperand newOp3 = *(argOpers[3]);
8157 if (newOp3.isImm())
8158 newOp3.setImm(newOp3.getImm()+4);
8159 else
8160 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00008161 (*MIB).addOperand(newOp3);
Rafael Espindolabca99f72009-04-08 21:14:34 +00008162 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesenf160d802008-10-02 18:53:47 +00008163
8164 // t3/4 are defined later, at the bottom of the loop
8165 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8166 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008167 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00008168 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008169 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00008170 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8171
Evan Chengcdd58c32010-01-08 23:41:50 +00008172 // The subsequent operations should be using the destination registers of
8173 //the PHI instructions.
Scott Michel91099d62009-02-17 22:15:04 +00008174 if (invSrc) {
Evan Chengcdd58c32010-01-08 23:41:50 +00008175 t1 = F->getRegInfo().createVirtualRegister(RC);
8176 t2 = F->getRegInfo().createVirtualRegister(RC);
8177 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8178 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesenf160d802008-10-02 18:53:47 +00008179 } else {
Evan Chengcdd58c32010-01-08 23:41:50 +00008180 t1 = dest1Oper.getReg();
8181 t2 = dest2Oper.getReg();
Dale Johannesenf160d802008-10-02 18:53:47 +00008182 }
8183
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008184 int valArgIndx = lastAddrIndx + 1;
8185 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendlingc1946742009-05-30 01:09:53 +00008186 argOpers[valArgIndx]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00008187 "invalid operand");
8188 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8189 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008190 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008191 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesenf160d802008-10-02 18:53:47 +00008192 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008193 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008194 if (regOpcL != X86::MOV32rr)
Evan Chengcdd58c32010-01-08 23:41:50 +00008195 MIB.addReg(t1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008196 (*MIB).addOperand(*argOpers[valArgIndx]);
8197 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendlingc1946742009-05-30 01:09:53 +00008198 argOpers[valArgIndx]->isReg());
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008199 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendlingc1946742009-05-30 01:09:53 +00008200 argOpers[valArgIndx]->isImm());
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008201 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008202 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesenf160d802008-10-02 18:53:47 +00008203 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008204 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008205 if (regOpcH != X86::MOV32rr)
Evan Chengcdd58c32010-01-08 23:41:50 +00008206 MIB.addReg(t2);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008207 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesenf160d802008-10-02 18:53:47 +00008208
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008209 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008210 MIB.addReg(t1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008211 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008212 MIB.addReg(t2);
8213
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008214 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008215 MIB.addReg(t5);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008216 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008217 MIB.addReg(t6);
Scott Michel91099d62009-02-17 22:15:04 +00008218
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008219 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesenf160d802008-10-02 18:53:47 +00008220 for (int i=0; i <= lastAddrIndx; ++i)
8221 (*MIB).addOperand(*argOpers[i]);
8222
8223 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008224 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8225 bInstr->memoperands_end());
Dale Johannesenf160d802008-10-02 18:53:47 +00008226
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008227 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesenf160d802008-10-02 18:53:47 +00008228 MIB.addReg(X86::EAX);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008229 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesenf160d802008-10-02 18:53:47 +00008230 MIB.addReg(X86::EDX);
Scott Michel91099d62009-02-17 22:15:04 +00008231
Dale Johannesenf160d802008-10-02 18:53:47 +00008232 // insert branch
Chris Lattnerb112c022010-02-11 19:25:55 +00008233 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesenf160d802008-10-02 18:53:47 +00008234
8235 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8236 return nextMBB;
8237}
8238
8239// private utility function
8240MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00008241X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8242 MachineBasicBlock *MBB,
Dan Gohman96d60922009-02-07 16:15:20 +00008243 unsigned cmovOpc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00008244 // For the atomic min/max operator, we generate
8245 // thisMBB:
8246 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00008247 // ld t1 = [min/max.addr]
Scott Michel91099d62009-02-17 22:15:04 +00008248 // mov t2 = [min/max.val]
Mon P Wang078a62d2008-05-05 19:05:59 +00008249 // cmp t1, t2
8250 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00008251 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00008252 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8253 // bz newMBB
8254 // fallthrough -->nextMBB
8255 //
8256 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8257 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00008258 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00008259 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00008260
Mon P Wang078a62d2008-05-05 19:05:59 +00008261 /// First build the CFG
8262 MachineFunction *F = MBB->getParent();
8263 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00008264 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8265 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8266 F->insert(MBBIter, newMBB);
8267 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008268
Dan Gohman34228bf2009-08-15 01:38:56 +00008269 // Move all successors of thisMBB to nextMBB
Mon P Wang078a62d2008-05-05 19:05:59 +00008270 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008271
Mon P Wang078a62d2008-05-05 19:05:59 +00008272 // Update thisMBB to fall through to newMBB
8273 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008274
Mon P Wang078a62d2008-05-05 19:05:59 +00008275 // newMBB jumps to newMBB and fall through to nextMBB
8276 newMBB->addSuccessor(nextMBB);
8277 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008278
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008279 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00008280 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008281 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00008282 "unexpected number of operands");
Mon P Wang078a62d2008-05-05 19:05:59 +00008283 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008284 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00008285 int numArgs = mInstr->getNumOperands() - 1;
8286 for (int i=0; i < numArgs; ++i)
8287 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michel91099d62009-02-17 22:15:04 +00008288
Mon P Wang078a62d2008-05-05 19:05:59 +00008289 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008290 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8291 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00008292
Mon P Wang318b0372008-05-05 22:56:23 +00008293 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008294 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00008295 for (int i=0; i <= lastAddrIndx; ++i)
8296 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00008297
Mon P Wang078a62d2008-05-05 19:05:59 +00008298 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008299 assert((argOpers[valArgIndx]->isReg() ||
8300 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00008301 "invalid operand");
Scott Michel91099d62009-02-17 22:15:04 +00008302
8303 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008304 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008305 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michel91099d62009-02-17 22:15:04 +00008306 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008307 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00008308 (*MIB).addOperand(*argOpers[valArgIndx]);
8309
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008310 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wang318b0372008-05-05 22:56:23 +00008311 MIB.addReg(t1);
8312
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008313 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang078a62d2008-05-05 19:05:59 +00008314 MIB.addReg(t1);
8315 MIB.addReg(t2);
8316
8317 // Generate movc
8318 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008319 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang078a62d2008-05-05 19:05:59 +00008320 MIB.addReg(t2);
8321 MIB.addReg(t1);
8322
8323 // Cmp and exchange if none has modified the memory location
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008324 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang078a62d2008-05-05 19:05:59 +00008325 for (int i=0; i <= lastAddrIndx; ++i)
8326 (*MIB).addOperand(*argOpers[i]);
8327 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00008328 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008329 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8330 mInstr->memoperands_end());
Scott Michel91099d62009-02-17 22:15:04 +00008331
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008332 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang078a62d2008-05-05 19:05:59 +00008333 MIB.addReg(X86::EAX);
Scott Michel91099d62009-02-17 22:15:04 +00008334
Mon P Wang078a62d2008-05-05 19:05:59 +00008335 // insert branch
Chris Lattnerb112c022010-02-11 19:25:55 +00008336 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00008337
Dan Gohman221a4372008-07-07 23:14:23 +00008338 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00008339 return nextMBB;
8340}
8341
Eric Christopher20391ca62009-08-27 18:08:16 +00008342// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8343// all of this code can be replaced with that in the .td file.
Dan Gohman34228bf2009-08-15 01:38:56 +00008344MachineBasicBlock *
Eric Christopher22a39402009-08-18 22:50:32 +00008345X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008346 unsigned numArgs, bool memArg) const {
Eric Christopher22a39402009-08-18 22:50:32 +00008347
8348 MachineFunction *F = BB->getParent();
8349 DebugLoc dl = MI->getDebugLoc();
8350 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8351
8352 unsigned Opc;
Evan Cheng5f3a5402009-09-19 09:51:03 +00008353 if (memArg)
8354 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8355 else
8356 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopher22a39402009-08-18 22:50:32 +00008357
8358 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8359
8360 for (unsigned i = 0; i < numArgs; ++i) {
8361 MachineOperand &Op = MI->getOperand(i+1);
8362
8363 if (!(Op.isReg() && Op.isImplicit()))
8364 MIB.addOperand(Op);
8365 }
8366
8367 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8368 .addReg(X86::XMM0);
8369
8370 F->DeleteMachineInstr(MI);
8371
8372 return BB;
8373}
8374
8375MachineBasicBlock *
Dan Gohman34228bf2009-08-15 01:38:56 +00008376X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8377 MachineInstr *MI,
8378 MachineBasicBlock *MBB) const {
8379 // Emit code to save XMM registers to the stack. The ABI says that the
8380 // number of registers to save is given in %al, so it's theoretically
8381 // possible to do an indirect jump trick to avoid saving all of them,
8382 // however this code takes a simpler approach and just executes all
8383 // of the stores if %al is non-zero. It's less code, and it's probably
8384 // easier on the hardware branch predictor, and stores aren't all that
8385 // expensive anyway.
8386
8387 // Create the new basic blocks. One block contains all the XMM stores,
8388 // and one block is the final destination regardless of whether any
8389 // stores were performed.
8390 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8391 MachineFunction *F = MBB->getParent();
8392 MachineFunction::iterator MBBIter = MBB;
8393 ++MBBIter;
8394 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8395 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8396 F->insert(MBBIter, XMMSaveMBB);
8397 F->insert(MBBIter, EndMBB);
8398
8399 // Set up the CFG.
8400 // Move any original successors of MBB to the end block.
8401 EndMBB->transferSuccessors(MBB);
8402 // The original block will now fall through to the XMM save block.
8403 MBB->addSuccessor(XMMSaveMBB);
8404 // The XMMSaveMBB will fall through to the end block.
8405 XMMSaveMBB->addSuccessor(EndMBB);
8406
8407 // Now add the instructions.
8408 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8409 DebugLoc DL = MI->getDebugLoc();
8410
8411 unsigned CountReg = MI->getOperand(0).getReg();
8412 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8413 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8414
8415 if (!Subtarget->isTargetWin64()) {
8416 // If %al is 0, branch around the XMM save block.
8417 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerb112c022010-02-11 19:25:55 +00008418 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohman34228bf2009-08-15 01:38:56 +00008419 MBB->addSuccessor(EndMBB);
8420 }
8421
8422 // In the XMM save block, save all the XMM argument registers.
8423 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8424 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008425 MachineMemOperand *MMO =
Evan Cheng174e2cf2009-10-18 18:16:27 +00008426 F->getMachineMemOperand(
8427 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8428 MachineMemOperand::MOStore, Offset,
8429 /*Size=*/16, /*Align=*/16);
Dan Gohman34228bf2009-08-15 01:38:56 +00008430 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8431 .addFrameIndex(RegSaveFrameIndex)
8432 .addImm(/*Scale=*/1)
8433 .addReg(/*IndexReg=*/0)
8434 .addImm(/*Disp=*/Offset)
8435 .addReg(/*Segment=*/0)
8436 .addReg(MI->getOperand(i).getReg())
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008437 .addMemOperand(MMO);
Dan Gohman34228bf2009-08-15 01:38:56 +00008438 }
8439
8440 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8441
8442 return EndMBB;
8443}
Mon P Wang078a62d2008-05-05 19:05:59 +00008444
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008445MachineBasicBlock *
Chris Lattner84a67202009-09-02 05:57:00 +00008446X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmane9198cc2010-05-01 00:01:06 +00008447 MachineBasicBlock *BB) const {
Chris Lattner84a67202009-09-02 05:57:00 +00008448 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8449 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008450
Chris Lattner84a67202009-09-02 05:57:00 +00008451 // To "insert" a SELECT_CC instruction, we actually have to insert the
8452 // diamond control-flow pattern. The incoming instruction knows the
8453 // destination vreg to set, the condition code register to branch on, the
8454 // true/false values to select between, and a branch opcode to use.
8455 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8456 MachineFunction::iterator It = BB;
8457 ++It;
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008458
Chris Lattner84a67202009-09-02 05:57:00 +00008459 // thisMBB:
8460 // ...
8461 // TrueVal = ...
8462 // cmpTY ccX, r1, r2
8463 // bCC copy1MBB
8464 // fallthrough --> copy0MBB
8465 MachineBasicBlock *thisMBB = BB;
8466 MachineFunction *F = BB->getParent();
8467 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8468 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8469 unsigned Opc =
8470 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Bill Wendling4a244bb2010-06-25 20:48:10 +00008471
Chris Lattner84a67202009-09-02 05:57:00 +00008472 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8473 F->insert(It, copy0MBB);
8474 F->insert(It, sinkMBB);
Bill Wendling4a244bb2010-06-25 20:48:10 +00008475
Evan Cheng5f3a5402009-09-19 09:51:03 +00008476 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner84a67202009-09-02 05:57:00 +00008477 // block to the new block which will contain the Phi node for the select.
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008478 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmane9198cc2010-05-01 00:01:06 +00008479 E = BB->succ_end(); I != E; ++I)
Evan Cheng5f3a5402009-09-19 09:51:03 +00008480 sinkMBB->addSuccessor(*I);
Bill Wendling4a244bb2010-06-25 20:48:10 +00008481
Evan Cheng5f3a5402009-09-19 09:51:03 +00008482 // Next, remove all successors of the current block, and add the true
8483 // and fallthrough blocks as its successors.
8484 while (!BB->succ_empty())
8485 BB->removeSuccessor(BB->succ_begin());
Bill Wendling4a244bb2010-06-25 20:48:10 +00008486
Chris Lattner84a67202009-09-02 05:57:00 +00008487 // Add the true and fallthrough blocks as its successors.
8488 BB->addSuccessor(copy0MBB);
8489 BB->addSuccessor(sinkMBB);
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008490
Bill Wendling4a244bb2010-06-25 20:48:10 +00008491 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8492 // live into the sink and copy blocks.
8493 const MachineFunction *MF = BB->getParent();
8494 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8495 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
8496 const MachineInstr *Term = BB->getFirstTerminator();
8497
8498 for (unsigned I = 0, E = Term->getNumOperands(); I != E; ++I) {
8499 const MachineOperand &MO = Term->getOperand(I);
8500 if (!MO.isReg() || MO.isKill() || MO.isDead()) continue;
8501 unsigned Reg = MO.getReg();
8502 if (Reg != X86::EFLAGS) continue;
8503 copy0MBB->addLiveIn(Reg);
8504 sinkMBB->addLiveIn(Reg);
8505 }
8506
Chris Lattner84a67202009-09-02 05:57:00 +00008507 // copy0MBB:
8508 // %FalseValue = ...
8509 // # fallthrough to sinkMBB
Dan Gohmandd83c0a2010-04-30 20:14:26 +00008510 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008511
Chris Lattner84a67202009-09-02 05:57:00 +00008512 // sinkMBB:
8513 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8514 // ...
Dan Gohmandd83c0a2010-04-30 20:14:26 +00008515 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner84a67202009-09-02 05:57:00 +00008516 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8517 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8518
8519 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmandd83c0a2010-04-30 20:14:26 +00008520 return sinkMBB;
Chris Lattner84a67202009-09-02 05:57:00 +00008521}
8522
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00008523MachineBasicBlock *
8524X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmane9198cc2010-05-01 00:01:06 +00008525 MachineBasicBlock *BB) const {
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00008526 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8527 DebugLoc DL = MI->getDebugLoc();
8528 MachineFunction *F = BB->getParent();
8529
8530 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8531 // non-trivial part is impdef of ESP.
8532 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8533 // mingw-w64.
8534
8535 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8536 .addExternalSymbol("_alloca")
8537 .addReg(X86::EAX, RegState::Implicit)
8538 .addReg(X86::ESP, RegState::Implicit)
8539 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8540 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8541
8542 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8543 return BB;
8544}
Chris Lattner84a67202009-09-02 05:57:00 +00008545
8546MachineBasicBlock *
Eric Christopheree8d3332010-06-03 04:07:48 +00008547X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8548 MachineBasicBlock *BB) const {
8549 // This is pretty easy. We're taking the value that we received from
8550 // our load from the relocation, sticking it in either RDI (x86-64)
8551 // or EAX and doing an indirect call. The return value will then
8552 // be in the normal return register.
Eric Christopher01958a72010-06-08 22:04:25 +00008553 const X86InstrInfo *TII
8554 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopheree8d3332010-06-03 04:07:48 +00008555 DebugLoc DL = MI->getDebugLoc();
8556 MachineFunction *F = BB->getParent();
8557
Eric Christopher01958a72010-06-08 22:04:25 +00008558 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8559
Eric Christopheree8d3332010-06-03 04:07:48 +00008560 if (Subtarget->is64Bit()) {
Eric Christopher01958a72010-06-08 22:04:25 +00008561 MachineInstrBuilder MIB = BuildMI(BB, DL, TII->get(X86::MOV64rm), X86::RDI)
8562 .addReg(X86::RIP)
8563 .addImm(0).addReg(0)
8564 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8565 MI->getOperand(3).getTargetFlags())
8566 .addReg(0);
Eric Christopheree8d3332010-06-03 04:07:48 +00008567 MIB = BuildMI(BB, DL, TII->get(X86::CALL64m));
8568 addDirectMem(MIB, X86::RDI).addReg(0);
Eric Christophere399fcb2010-06-15 23:08:42 +00008569 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
8570 MachineInstrBuilder MIB = BuildMI(BB, DL, TII->get(X86::MOV32rm), X86::EAX)
8571 .addReg(0)
8572 .addImm(0).addReg(0)
8573 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8574 MI->getOperand(3).getTargetFlags())
8575 .addReg(0);
8576 MIB = BuildMI(BB, DL, TII->get(X86::CALL32m));
8577 addDirectMem(MIB, X86::EAX).addReg(0);
Eric Christopheree8d3332010-06-03 04:07:48 +00008578 } else {
Eric Christopher01958a72010-06-08 22:04:25 +00008579 MachineInstrBuilder MIB = BuildMI(BB, DL, TII->get(X86::MOV32rm), X86::EAX)
8580 .addReg(TII->getGlobalBaseReg(F))
8581 .addImm(0).addReg(0)
8582 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8583 MI->getOperand(3).getTargetFlags())
8584 .addReg(0);
Eric Christopheree8d3332010-06-03 04:07:48 +00008585 MIB = BuildMI(BB, DL, TII->get(X86::CALL32m));
8586 addDirectMem(MIB, X86::EAX).addReg(0);
8587 }
8588
8589 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8590 return BB;
8591}
8592
8593MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00008594X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmane9198cc2010-05-01 00:01:06 +00008595 MachineBasicBlock *BB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008596 switch (MI->getOpcode()) {
8597 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00008598 case X86::MINGW_ALLOCA:
Dan Gohmane9198cc2010-05-01 00:01:06 +00008599 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopheree8d3332010-06-03 04:07:48 +00008600 case X86::TLSCall_32:
8601 case X86::TLSCall_64:
8602 return EmitLoweredTLSCall(MI, BB);
Dan Gohman29b998f2009-08-27 00:14:12 +00008603 case X86::CMOV_GR8:
Mon P Wang83edba52008-12-12 01:25:51 +00008604 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008605 case X86::CMOV_FR32:
8606 case X86::CMOV_FR64:
8607 case X86::CMOV_V4F32:
8608 case X86::CMOV_V2F64:
Chris Lattner84a67202009-09-02 05:57:00 +00008609 case X86::CMOV_V2I64:
Chris Lattner8d76aeb2010-03-14 18:31:44 +00008610 case X86::CMOV_GR16:
8611 case X86::CMOV_GR32:
8612 case X86::CMOV_RFP32:
8613 case X86::CMOV_RFP64:
8614 case X86::CMOV_RFP80:
Dan Gohmane9198cc2010-05-01 00:01:06 +00008615 return EmitLoweredSelect(MI, BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008616
8617 case X86::FP32_TO_INT16_IN_MEM:
8618 case X86::FP32_TO_INT32_IN_MEM:
8619 case X86::FP32_TO_INT64_IN_MEM:
8620 case X86::FP64_TO_INT16_IN_MEM:
8621 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00008622 case X86::FP64_TO_INT64_IN_MEM:
8623 case X86::FP80_TO_INT16_IN_MEM:
8624 case X86::FP80_TO_INT32_IN_MEM:
8625 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner84a67202009-09-02 05:57:00 +00008626 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8627 DebugLoc DL = MI->getDebugLoc();
8628
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008629 // Change the floating point control register to use "round towards zero"
8630 // mode when truncating to an integer value.
8631 MachineFunction *F = BB->getParent();
David Greene6424ab92009-11-12 20:49:22 +00008632 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner84a67202009-09-02 05:57:00 +00008633 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008634
8635 // Load the old value of the high byte of the control word...
8636 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00008637 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner84a67202009-09-02 05:57:00 +00008638 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008639 CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008640
8641 // Set the high part to be round to zero...
Chris Lattner84a67202009-09-02 05:57:00 +00008642 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008643 .addImm(0xC7F);
8644
8645 // Reload the modified control word now...
Chris Lattner84a67202009-09-02 05:57:00 +00008646 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008647
8648 // Restore the memory image of control word to original value
Chris Lattner84a67202009-09-02 05:57:00 +00008649 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008650 .addReg(OldCW);
8651
8652 // Get the X86 opcode to use.
8653 unsigned Opc;
8654 switch (MI->getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00008655 default: llvm_unreachable("illegal opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008656 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8657 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8658 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8659 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8660 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8661 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00008662 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8663 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8664 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008665 }
8666
8667 X86AddressMode AM;
8668 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008669 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008670 AM.BaseType = X86AddressMode::RegBase;
8671 AM.Base.Reg = Op.getReg();
8672 } else {
8673 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00008674 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008675 }
8676 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008677 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008678 AM.Scale = Op.getImm();
8679 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008680 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008681 AM.IndexReg = Op.getImm();
8682 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008683 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008684 AM.GV = Op.getGlobal();
8685 } else {
8686 AM.Disp = Op.getImm();
8687 }
Chris Lattner84a67202009-09-02 05:57:00 +00008688 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindolafee9c0f2009-04-08 08:09:33 +00008689 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008690
8691 // Reload the original control word now.
Chris Lattner84a67202009-09-02 05:57:00 +00008692 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008693
Dan Gohman221a4372008-07-07 23:14:23 +00008694 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008695 return BB;
8696 }
Eric Christopher22a39402009-08-18 22:50:32 +00008697 // String/text processing lowering.
8698 case X86::PCMPISTRM128REG:
8699 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8700 case X86::PCMPISTRM128MEM:
8701 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8702 case X86::PCMPESTRM128REG:
8703 return EmitPCMP(MI, BB, 5, false /* in mem */);
8704 case X86::PCMPESTRM128MEM:
8705 return EmitPCMP(MI, BB, 5, true /* in mem */);
8706
8707 // Atomic Lowering.
Mon P Wang078a62d2008-05-05 19:05:59 +00008708 case X86::ATOMAND32:
8709 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michel91099d62009-02-17 22:15:04 +00008710 X86::AND32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008711 X86::LCMPXCHG32, X86::MOV32rr,
8712 X86::NOT32r, X86::EAX,
8713 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00008714 case X86::ATOMOR32:
Scott Michel91099d62009-02-17 22:15:04 +00008715 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8716 X86::OR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008717 X86::LCMPXCHG32, X86::MOV32rr,
8718 X86::NOT32r, X86::EAX,
8719 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00008720 case X86::ATOMXOR32:
8721 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michel91099d62009-02-17 22:15:04 +00008722 X86::XOR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008723 X86::LCMPXCHG32, X86::MOV32rr,
8724 X86::NOT32r, X86::EAX,
8725 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008726 case X86::ATOMNAND32:
8727 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008728 X86::AND32ri, X86::MOV32rm,
8729 X86::LCMPXCHG32, X86::MOV32rr,
8730 X86::NOT32r, X86::EAX,
8731 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00008732 case X86::ATOMMIN32:
8733 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8734 case X86::ATOMMAX32:
8735 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8736 case X86::ATOMUMIN32:
8737 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8738 case X86::ATOMUMAX32:
8739 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00008740
8741 case X86::ATOMAND16:
8742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8743 X86::AND16ri, X86::MOV16rm,
8744 X86::LCMPXCHG16, X86::MOV16rr,
8745 X86::NOT16r, X86::AX,
8746 X86::GR16RegisterClass);
8747 case X86::ATOMOR16:
Scott Michel91099d62009-02-17 22:15:04 +00008748 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008749 X86::OR16ri, X86::MOV16rm,
8750 X86::LCMPXCHG16, X86::MOV16rr,
8751 X86::NOT16r, X86::AX,
8752 X86::GR16RegisterClass);
8753 case X86::ATOMXOR16:
8754 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8755 X86::XOR16ri, X86::MOV16rm,
8756 X86::LCMPXCHG16, X86::MOV16rr,
8757 X86::NOT16r, X86::AX,
8758 X86::GR16RegisterClass);
8759 case X86::ATOMNAND16:
8760 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8761 X86::AND16ri, X86::MOV16rm,
8762 X86::LCMPXCHG16, X86::MOV16rr,
8763 X86::NOT16r, X86::AX,
8764 X86::GR16RegisterClass, true);
8765 case X86::ATOMMIN16:
8766 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8767 case X86::ATOMMAX16:
8768 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8769 case X86::ATOMUMIN16:
8770 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8771 case X86::ATOMUMAX16:
8772 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8773
8774 case X86::ATOMAND8:
8775 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8776 X86::AND8ri, X86::MOV8rm,
8777 X86::LCMPXCHG8, X86::MOV8rr,
8778 X86::NOT8r, X86::AL,
8779 X86::GR8RegisterClass);
8780 case X86::ATOMOR8:
Scott Michel91099d62009-02-17 22:15:04 +00008781 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008782 X86::OR8ri, X86::MOV8rm,
8783 X86::LCMPXCHG8, X86::MOV8rr,
8784 X86::NOT8r, X86::AL,
8785 X86::GR8RegisterClass);
8786 case X86::ATOMXOR8:
8787 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8788 X86::XOR8ri, X86::MOV8rm,
8789 X86::LCMPXCHG8, X86::MOV8rr,
8790 X86::NOT8r, X86::AL,
8791 X86::GR8RegisterClass);
8792 case X86::ATOMNAND8:
8793 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8794 X86::AND8ri, X86::MOV8rm,
8795 X86::LCMPXCHG8, X86::MOV8rr,
8796 X86::NOT8r, X86::AL,
8797 X86::GR8RegisterClass, true);
8798 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00008799 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008800 case X86::ATOMAND64:
8801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michel91099d62009-02-17 22:15:04 +00008802 X86::AND64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008803 X86::LCMPXCHG64, X86::MOV64rr,
8804 X86::NOT64r, X86::RAX,
8805 X86::GR64RegisterClass);
8806 case X86::ATOMOR64:
Scott Michel91099d62009-02-17 22:15:04 +00008807 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8808 X86::OR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008809 X86::LCMPXCHG64, X86::MOV64rr,
8810 X86::NOT64r, X86::RAX,
8811 X86::GR64RegisterClass);
8812 case X86::ATOMXOR64:
8813 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michel91099d62009-02-17 22:15:04 +00008814 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008815 X86::LCMPXCHG64, X86::MOV64rr,
8816 X86::NOT64r, X86::RAX,
8817 X86::GR64RegisterClass);
8818 case X86::ATOMNAND64:
8819 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8820 X86::AND64ri32, X86::MOV64rm,
8821 X86::LCMPXCHG64, X86::MOV64rr,
8822 X86::NOT64r, X86::RAX,
8823 X86::GR64RegisterClass, true);
8824 case X86::ATOMMIN64:
8825 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8826 case X86::ATOMMAX64:
8827 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8828 case X86::ATOMUMIN64:
8829 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8830 case X86::ATOMUMAX64:
8831 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00008832
8833 // This group does 64-bit operations on a 32-bit host.
8834 case X86::ATOMAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00008835 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008836 X86::AND32rr, X86::AND32rr,
8837 X86::AND32ri, X86::AND32ri,
8838 false);
8839 case X86::ATOMOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00008840 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008841 X86::OR32rr, X86::OR32rr,
8842 X86::OR32ri, X86::OR32ri,
8843 false);
8844 case X86::ATOMXOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00008845 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008846 X86::XOR32rr, X86::XOR32rr,
8847 X86::XOR32ri, X86::XOR32ri,
8848 false);
8849 case X86::ATOMNAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00008850 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008851 X86::AND32rr, X86::AND32rr,
8852 X86::AND32ri, X86::AND32ri,
8853 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00008854 case X86::ATOMADD6432:
Scott Michel91099d62009-02-17 22:15:04 +00008855 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008856 X86::ADD32rr, X86::ADC32rr,
8857 X86::ADD32ri, X86::ADC32ri,
8858 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00008859 case X86::ATOMSUB6432:
Scott Michel91099d62009-02-17 22:15:04 +00008860 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008861 X86::SUB32rr, X86::SBB32rr,
8862 X86::SUB32ri, X86::SBB32ri,
8863 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008864 case X86::ATOMSWAP6432:
Scott Michel91099d62009-02-17 22:15:04 +00008865 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008866 X86::MOV32rr, X86::MOV32rr,
8867 X86::MOV32ri, X86::MOV32ri,
8868 false);
Dan Gohman34228bf2009-08-15 01:38:56 +00008869 case X86::VASTART_SAVE_XMM_REGS:
8870 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008871 }
8872}
8873
8874//===----------------------------------------------------------------------===//
8875// X86 Optimization Hooks
8876//===----------------------------------------------------------------------===//
8877
Dan Gohman8181bd12008-07-27 21:46:04 +00008878void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00008879 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00008880 APInt &KnownZero,
8881 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008882 const SelectionDAG &DAG,
8883 unsigned Depth) const {
8884 unsigned Opc = Op.getOpcode();
8885 assert((Opc >= ISD::BUILTIN_OP_END ||
8886 Opc == ISD::INTRINSIC_WO_CHAIN ||
8887 Opc == ISD::INTRINSIC_W_CHAIN ||
8888 Opc == ISD::INTRINSIC_VOID) &&
8889 "Should use MaskedValueIsZero if you don't know whether Op"
8890 " is a target node!");
8891
Dan Gohman1d79e432008-02-13 23:07:24 +00008892 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008893 switch (Opc) {
8894 default: break;
Evan Cheng8e9b21c2009-02-02 09:15:04 +00008895 case X86ISD::ADD:
8896 case X86ISD::SUB:
8897 case X86ISD::SMUL:
8898 case X86ISD::UMUL:
Dan Gohman99a12192009-03-04 19:44:21 +00008899 case X86ISD::INC:
8900 case X86ISD::DEC:
Dan Gohman12e03292009-09-18 19:59:53 +00008901 case X86ISD::OR:
8902 case X86ISD::XOR:
8903 case X86ISD::AND:
Evan Cheng8e9b21c2009-02-02 09:15:04 +00008904 // These nodes' second result is a boolean.
8905 if (Op.getResNo() == 0)
8906 break;
8907 // Fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008908 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00008909 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8910 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008911 break;
8912 }
8913}
8914
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008915/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00008916/// node is a GlobalAddress + offset.
8917bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman36c56d02010-04-15 01:51:59 +00008918 const GlobalValue* &GA,
8919 int64_t &Offset) const {
Evan Chengef7be082008-05-12 19:56:52 +00008920 if (N->getOpcode() == X86ISD::Wrapper) {
8921 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008922 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00008923 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008924 return true;
8925 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008926 }
Evan Chengef7be082008-05-12 19:56:52 +00008927 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008928}
8929
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008930/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8931/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8932/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begeman1aa900a2010-03-24 20:49:50 +00008933/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00008934static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman543d2142009-04-27 18:41:29 +00008935 const TargetLowering &TLI) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008936 DebugLoc dl = N->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00008937 EVT VT = N->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00008938 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang6e30ad02009-04-03 02:43:30 +00008939
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008940 if (VT.getSizeInBits() != 128)
8941 return SDValue();
8942
Nate Begeman1aa900a2010-03-24 20:49:50 +00008943 SmallVector<SDValue, 16> Elts;
8944 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8945 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8946
8947 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00008948}
Evan Chenge9b9c672008-05-09 21:53:03 +00008949
Dan Gohmanb115d052010-03-15 23:23:03 +00008950/// PerformShuffleCombine - Detect vector gather/scatter index generation
8951/// and convert it from being a bunch of shuffles and extracts to a simple
8952/// store and scalar loads to extract the elements.
8953static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8954 const TargetLowering &TLI) {
8955 SDValue InputVector = N->getOperand(0);
8956
8957 // Only operate on vectors of 4 elements, where the alternative shuffling
8958 // gets to be more expensive.
8959 if (InputVector.getValueType() != MVT::v4i32)
8960 return SDValue();
8961
8962 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8963 // single use which is a sign-extend or zero-extend, and all elements are
8964 // used.
8965 SmallVector<SDNode *, 4> Uses;
8966 unsigned ExtractedElements = 0;
8967 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8968 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8969 if (UI.getUse().getResNo() != InputVector.getResNo())
8970 return SDValue();
8971
8972 SDNode *Extract = *UI;
8973 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8974 return SDValue();
8975
8976 if (Extract->getValueType(0) != MVT::i32)
8977 return SDValue();
8978 if (!Extract->hasOneUse())
8979 return SDValue();
8980 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8981 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8982 return SDValue();
8983 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8984 return SDValue();
8985
8986 // Record which element was extracted.
8987 ExtractedElements |=
8988 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8989
8990 Uses.push_back(Extract);
8991 }
8992
8993 // If not all the elements were used, this may not be worthwhile.
8994 if (ExtractedElements != 15)
8995 return SDValue();
8996
8997 // Ok, we've now decided to do the transformation.
8998 DebugLoc dl = InputVector.getDebugLoc();
8999
9000 // Store the value to a temporary stack slot.
9001 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9002 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9003 false, false, 0);
9004
9005 // Replace each use (extract) with a load of the appropriate element.
9006 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9007 UE = Uses.end(); UI != UE; ++UI) {
9008 SDNode *Extract = *UI;
9009
9010 // Compute the element's address.
9011 SDValue Idx = Extract->getOperand(1);
9012 unsigned EltSize =
9013 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9014 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9015 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9016
9017 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9018
9019 // Load the scalar.
9020 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9021 NULL, 0, false, false, 0);
9022
9023 // Replace the exact with the load.
9024 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9025 }
9026
9027 // The replacement was made in place; don't return anything.
9028 return SDValue();
9029}
9030
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009031/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009032static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner472f1d52009-03-11 05:48:52 +00009033 const X86Subtarget *Subtarget) {
9034 DebugLoc DL = N->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00009035 SDValue Cond = N->getOperand(0);
Chris Lattner472f1d52009-03-11 05:48:52 +00009036 // Get the LHS/RHS of the select.
9037 SDValue LHS = N->getOperand(1);
9038 SDValue RHS = N->getOperand(2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009039
Dan Gohman19488552009-09-21 18:03:22 +00009040 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohmandaa74bd2010-02-22 04:03:39 +00009041 // instructions match the semantics of the common C idiom x<y?x:y but not
9042 // x<=y?x:y, because of how they handle negative zero (which can be
9043 // ignored in unsafe-math mode).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009044 if (Subtarget->hasSSE2() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009045 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner472f1d52009-03-11 05:48:52 +00009046 Cond.getOpcode() == ISD::SETCC) {
9047 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009048
Chris Lattner472f1d52009-03-11 05:48:52 +00009049 unsigned Opcode = 0;
Dan Gohman19488552009-09-21 18:03:22 +00009050 // Check for x CC y ? x : y.
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009051 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9052 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner472f1d52009-03-11 05:48:52 +00009053 switch (CC) {
9054 default: break;
Dan Gohman19488552009-09-21 18:03:22 +00009055 case ISD::SETULT:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009056 // Converting this to a min would handle NaNs incorrectly, and swapping
9057 // the operands would cause it to handle comparisons between positive
9058 // and negative zero incorrectly.
9059 if (!FiniteOnlyFPMath() &&
9060 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9061 if (!UnsafeFPMath &&
9062 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9063 break;
9064 std::swap(LHS, RHS);
9065 }
Dan Gohman19488552009-09-21 18:03:22 +00009066 Opcode = X86ISD::FMIN;
9067 break;
9068 case ISD::SETOLE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009069 // Converting this to a min would handle comparisons between positive
9070 // and negative zero incorrectly.
9071 if (!UnsafeFPMath &&
9072 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9073 break;
Dan Gohman19488552009-09-21 18:03:22 +00009074 Opcode = X86ISD::FMIN;
9075 break;
Chris Lattner472f1d52009-03-11 05:48:52 +00009076 case ISD::SETULE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009077 // Converting this to a min would handle both negative zeros and NaNs
9078 // incorrectly, but we can swap the operands to fix both.
9079 std::swap(LHS, RHS);
Dan Gohman19488552009-09-21 18:03:22 +00009080 case ISD::SETOLT:
Chris Lattner472f1d52009-03-11 05:48:52 +00009081 case ISD::SETLT:
Dan Gohman19488552009-09-21 18:03:22 +00009082 case ISD::SETLE:
Chris Lattner472f1d52009-03-11 05:48:52 +00009083 Opcode = X86ISD::FMIN;
9084 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009085
Dan Gohman19488552009-09-21 18:03:22 +00009086 case ISD::SETOGE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009087 // Converting this to a max would handle comparisons between positive
9088 // and negative zero incorrectly.
9089 if (!UnsafeFPMath &&
9090 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9091 break;
Dan Gohman19488552009-09-21 18:03:22 +00009092 Opcode = X86ISD::FMAX;
9093 break;
Chris Lattner472f1d52009-03-11 05:48:52 +00009094 case ISD::SETUGT:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009095 // Converting this to a max would handle NaNs incorrectly, and swapping
9096 // the operands would cause it to handle comparisons between positive
9097 // and negative zero incorrectly.
9098 if (!FiniteOnlyFPMath() &&
9099 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9100 if (!UnsafeFPMath &&
9101 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9102 break;
9103 std::swap(LHS, RHS);
9104 }
Dan Gohman19488552009-09-21 18:03:22 +00009105 Opcode = X86ISD::FMAX;
9106 break;
9107 case ISD::SETUGE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009108 // Converting this to a max would handle both negative zeros and NaNs
9109 // incorrectly, but we can swap the operands to fix both.
9110 std::swap(LHS, RHS);
Dan Gohman19488552009-09-21 18:03:22 +00009111 case ISD::SETOGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00009112 case ISD::SETGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00009113 case ISD::SETGE:
9114 Opcode = X86ISD::FMAX;
9115 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009116 }
Dan Gohman19488552009-09-21 18:03:22 +00009117 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009118 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9119 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner472f1d52009-03-11 05:48:52 +00009120 switch (CC) {
9121 default: break;
Dan Gohman19488552009-09-21 18:03:22 +00009122 case ISD::SETOGE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009123 // Converting this to a min would handle comparisons between positive
9124 // and negative zero incorrectly, and swapping the operands would
9125 // cause it to handle NaNs incorrectly.
9126 if (!UnsafeFPMath &&
9127 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9128 if (!FiniteOnlyFPMath() &&
9129 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9130 break;
9131 std::swap(LHS, RHS);
9132 }
Dan Gohman19488552009-09-21 18:03:22 +00009133 Opcode = X86ISD::FMIN;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00009134 break;
Dan Gohman19488552009-09-21 18:03:22 +00009135 case ISD::SETUGT:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009136 // Converting this to a min would handle NaNs incorrectly.
9137 if (!UnsafeFPMath &&
9138 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9139 break;
Dan Gohman19488552009-09-21 18:03:22 +00009140 Opcode = X86ISD::FMIN;
9141 break;
9142 case ISD::SETUGE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009143 // Converting this to a min would handle both negative zeros and NaNs
9144 // incorrectly, but we can swap the operands to fix both.
9145 std::swap(LHS, RHS);
Dan Gohman19488552009-09-21 18:03:22 +00009146 case ISD::SETOGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00009147 case ISD::SETGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00009148 case ISD::SETGE:
9149 Opcode = X86ISD::FMIN;
9150 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009151
Dan Gohman19488552009-09-21 18:03:22 +00009152 case ISD::SETULT:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009153 // Converting this to a max would handle NaNs incorrectly.
9154 if (!FiniteOnlyFPMath() &&
9155 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9156 break;
Dan Gohman19488552009-09-21 18:03:22 +00009157 Opcode = X86ISD::FMAX;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00009158 break;
Dan Gohman19488552009-09-21 18:03:22 +00009159 case ISD::SETOLE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009160 // Converting this to a max would handle comparisons between positive
9161 // and negative zero incorrectly, and swapping the operands would
9162 // cause it to handle NaNs incorrectly.
9163 if (!UnsafeFPMath &&
9164 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9165 if (!FiniteOnlyFPMath() &&
9166 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9167 break;
9168 std::swap(LHS, RHS);
9169 }
Dan Gohman19488552009-09-21 18:03:22 +00009170 Opcode = X86ISD::FMAX;
9171 break;
9172 case ISD::SETULE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009173 // Converting this to a max would handle both negative zeros and NaNs
9174 // incorrectly, but we can swap the operands to fix both.
9175 std::swap(LHS, RHS);
Dan Gohman19488552009-09-21 18:03:22 +00009176 case ISD::SETOLT:
Chris Lattner472f1d52009-03-11 05:48:52 +00009177 case ISD::SETLT:
Dan Gohman19488552009-09-21 18:03:22 +00009178 case ISD::SETLE:
Chris Lattner472f1d52009-03-11 05:48:52 +00009179 Opcode = X86ISD::FMAX;
9180 break;
9181 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009182 }
9183
Chris Lattner472f1d52009-03-11 05:48:52 +00009184 if (Opcode)
9185 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009186 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009187
Chris Lattnere4577dc2009-03-12 06:52:53 +00009188 // If this is a select between two integer constants, try to do some
9189 // optimizations.
Chris Lattnera054e842009-03-13 05:53:31 +00009190 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9191 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnere4577dc2009-03-12 06:52:53 +00009192 // Don't do this for crazy integer types.
9193 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9194 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnera054e842009-03-13 05:53:31 +00009195 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnere4577dc2009-03-12 06:52:53 +00009196 bool NeedsCondInvert = false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009197
Chris Lattnera054e842009-03-13 05:53:31 +00009198 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnere4577dc2009-03-12 06:52:53 +00009199 // Efficiently invertible.
9200 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9201 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9202 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9203 NeedsCondInvert = true;
Chris Lattnera054e842009-03-13 05:53:31 +00009204 std::swap(TrueC, FalseC);
Chris Lattnere4577dc2009-03-12 06:52:53 +00009205 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009206
Chris Lattnere4577dc2009-03-12 06:52:53 +00009207 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00009208 if (FalseC->getAPIntValue() == 0 &&
9209 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnere4577dc2009-03-12 06:52:53 +00009210 if (NeedsCondInvert) // Invert the condition if needed.
9211 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9212 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009213
Chris Lattnere4577dc2009-03-12 06:52:53 +00009214 // Zero extend the condition if needed.
9215 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009216
Chris Lattnera054e842009-03-13 05:53:31 +00009217 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnere4577dc2009-03-12 06:52:53 +00009218 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009219 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnere4577dc2009-03-12 06:52:53 +00009220 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009221
Chris Lattner938d6652009-03-13 05:22:11 +00009222 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnera054e842009-03-13 05:53:31 +00009223 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner938d6652009-03-13 05:22:11 +00009224 if (NeedsCondInvert) // Invert the condition if needed.
9225 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9226 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009227
Chris Lattner938d6652009-03-13 05:22:11 +00009228 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00009229 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9230 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00009231 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnera054e842009-03-13 05:53:31 +00009232 SDValue(FalseC, 0));
Chris Lattner938d6652009-03-13 05:22:11 +00009233 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009234
Chris Lattnera054e842009-03-13 05:53:31 +00009235 // Optimize cases that will turn into an LEA instruction. This requires
9236 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009237 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnera054e842009-03-13 05:53:31 +00009238 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009239 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009240
Chris Lattnera054e842009-03-13 05:53:31 +00009241 bool isFastMultiplier = false;
9242 if (Diff < 10) {
9243 switch ((unsigned char)Diff) {
9244 default: break;
9245 case 1: // result = add base, cond
9246 case 2: // result = lea base( , cond*2)
9247 case 3: // result = lea base(cond, cond*2)
9248 case 4: // result = lea base( , cond*4)
9249 case 5: // result = lea base(cond, cond*4)
9250 case 8: // result = lea base( , cond*8)
9251 case 9: // result = lea base(cond, cond*8)
9252 isFastMultiplier = true;
9253 break;
9254 }
9255 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009256
Chris Lattnera054e842009-03-13 05:53:31 +00009257 if (isFastMultiplier) {
9258 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9259 if (NeedsCondInvert) // Invert the condition if needed.
9260 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9261 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009262
Chris Lattnera054e842009-03-13 05:53:31 +00009263 // Zero extend the condition if needed.
9264 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9265 Cond);
9266 // Scale the condition by the difference.
9267 if (Diff != 1)
9268 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9269 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009270
Chris Lattnera054e842009-03-13 05:53:31 +00009271 // Add the base if non-zero.
9272 if (FalseC->getAPIntValue() != 0)
9273 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9274 SDValue(FalseC, 0));
9275 return Cond;
9276 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009277 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00009278 }
9279 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009280
Dan Gohman8181bd12008-07-27 21:46:04 +00009281 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009282}
9283
Chris Lattnere4577dc2009-03-12 06:52:53 +00009284/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9285static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9286 TargetLowering::DAGCombinerInfo &DCI) {
9287 DebugLoc DL = N->getDebugLoc();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009288
Chris Lattnere4577dc2009-03-12 06:52:53 +00009289 // If the flag operand isn't dead, don't touch this CMOV.
9290 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9291 return SDValue();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009292
Chris Lattnere4577dc2009-03-12 06:52:53 +00009293 // If this is a select between two integer constants, try to do some
9294 // optimizations. Note that the operands are ordered the opposite of SELECT
9295 // operands.
9296 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9297 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9298 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9299 // larger than FalseC (the false value).
9300 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009301
Chris Lattnere4577dc2009-03-12 06:52:53 +00009302 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9303 CC = X86::GetOppositeBranchCondition(CC);
9304 std::swap(TrueC, FalseC);
9305 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009306
Chris Lattnere4577dc2009-03-12 06:52:53 +00009307 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00009308 // This is efficient for any integer data type (including i8/i16) and
9309 // shift amount.
Chris Lattnere4577dc2009-03-12 06:52:53 +00009310 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9311 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009312 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9313 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009314
Chris Lattnere4577dc2009-03-12 06:52:53 +00009315 // Zero extend the condition if needed.
9316 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009317
Chris Lattnere4577dc2009-03-12 06:52:53 +00009318 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9319 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009320 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnere4577dc2009-03-12 06:52:53 +00009321 if (N->getNumValues() == 2) // Dead flag value?
9322 return DCI.CombineTo(N, Cond, SDValue());
9323 return Cond;
9324 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009325
Chris Lattnera054e842009-03-13 05:53:31 +00009326 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9327 // for any integer data type, including i8/i16.
Chris Lattner938d6652009-03-13 05:22:11 +00009328 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9329 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009330 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9331 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009332
Chris Lattner938d6652009-03-13 05:22:11 +00009333 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00009334 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9335 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00009336 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9337 SDValue(FalseC, 0));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009338
Chris Lattner938d6652009-03-13 05:22:11 +00009339 if (N->getNumValues() == 2) // Dead flag value?
9340 return DCI.CombineTo(N, Cond, SDValue());
9341 return Cond;
9342 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009343
Chris Lattnera054e842009-03-13 05:53:31 +00009344 // Optimize cases that will turn into an LEA instruction. This requires
9345 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009346 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnera054e842009-03-13 05:53:31 +00009347 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009348 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009349
Chris Lattnera054e842009-03-13 05:53:31 +00009350 bool isFastMultiplier = false;
9351 if (Diff < 10) {
9352 switch ((unsigned char)Diff) {
9353 default: break;
9354 case 1: // result = add base, cond
9355 case 2: // result = lea base( , cond*2)
9356 case 3: // result = lea base(cond, cond*2)
9357 case 4: // result = lea base( , cond*4)
9358 case 5: // result = lea base(cond, cond*4)
9359 case 8: // result = lea base( , cond*8)
9360 case 9: // result = lea base(cond, cond*8)
9361 isFastMultiplier = true;
9362 break;
9363 }
9364 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009365
Chris Lattnera054e842009-03-13 05:53:31 +00009366 if (isFastMultiplier) {
9367 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9368 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009369 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9370 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnera054e842009-03-13 05:53:31 +00009371 // Zero extend the condition if needed.
9372 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9373 Cond);
9374 // Scale the condition by the difference.
9375 if (Diff != 1)
9376 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9377 DAG.getConstant(Diff, Cond.getValueType()));
9378
9379 // Add the base if non-zero.
9380 if (FalseC->getAPIntValue() != 0)
9381 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9382 SDValue(FalseC, 0));
9383 if (N->getNumValues() == 2) // Dead flag value?
9384 return DCI.CombineTo(N, Cond, SDValue());
9385 return Cond;
9386 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009387 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00009388 }
9389 }
9390 return SDValue();
9391}
9392
9393
Evan Cheng04ecee12009-03-28 05:57:29 +00009394/// PerformMulCombine - Optimize a single multiply with constant into two
9395/// in order to implement it with two cheaper instructions, e.g.
9396/// LEA + SHL, LEA + LEA.
9397static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9398 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng04ecee12009-03-28 05:57:29 +00009399 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9400 return SDValue();
9401
Owen Andersonac9de032009-08-10 22:56:29 +00009402 EVT VT = N->getValueType(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009403 if (VT != MVT::i64)
Evan Cheng04ecee12009-03-28 05:57:29 +00009404 return SDValue();
9405
9406 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9407 if (!C)
9408 return SDValue();
9409 uint64_t MulAmt = C->getZExtValue();
9410 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9411 return SDValue();
9412
9413 uint64_t MulAmt1 = 0;
9414 uint64_t MulAmt2 = 0;
9415 if ((MulAmt % 9) == 0) {
9416 MulAmt1 = 9;
9417 MulAmt2 = MulAmt / 9;
9418 } else if ((MulAmt % 5) == 0) {
9419 MulAmt1 = 5;
9420 MulAmt2 = MulAmt / 5;
9421 } else if ((MulAmt % 3) == 0) {
9422 MulAmt1 = 3;
9423 MulAmt2 = MulAmt / 3;
9424 }
9425 if (MulAmt2 &&
9426 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9427 DebugLoc DL = N->getDebugLoc();
9428
9429 if (isPowerOf2_64(MulAmt2) &&
9430 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9431 // If second multiplifer is pow2, issue it first. We want the multiply by
9432 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9433 // is an add.
9434 std::swap(MulAmt1, MulAmt2);
9435
9436 SDValue NewMul;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009437 if (isPowerOf2_64(MulAmt1))
Evan Cheng04ecee12009-03-28 05:57:29 +00009438 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009439 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng04ecee12009-03-28 05:57:29 +00009440 else
Evan Chengc3495762009-03-30 21:36:47 +00009441 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng04ecee12009-03-28 05:57:29 +00009442 DAG.getConstant(MulAmt1, VT));
9443
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009444 if (isPowerOf2_64(MulAmt2))
Evan Cheng04ecee12009-03-28 05:57:29 +00009445 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009446 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009447 else
Evan Chengc3495762009-03-30 21:36:47 +00009448 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng04ecee12009-03-28 05:57:29 +00009449 DAG.getConstant(MulAmt2, VT));
9450
9451 // Do not add new nodes to DAG combiner worklist.
9452 DCI.CombineTo(N, NewMul, false);
9453 }
9454 return SDValue();
9455}
9456
Evan Cheng834ae6b2009-12-15 00:53:42 +00009457static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9458 SDValue N0 = N->getOperand(0);
9459 SDValue N1 = N->getOperand(1);
9460 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9461 EVT VT = N0.getValueType();
9462
9463 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9464 // since the result of setcc_c is all zero's or all ones.
9465 if (N1C && N0.getOpcode() == ISD::AND &&
9466 N0.getOperand(1).getOpcode() == ISD::Constant) {
9467 SDValue N00 = N0.getOperand(0);
9468 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9469 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9470 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9471 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9472 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9473 APInt ShAmt = N1C->getAPIntValue();
9474 Mask = Mask.shl(ShAmt);
9475 if (Mask != 0)
9476 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9477 N00, DAG.getConstant(Mask, VT));
9478 }
9479 }
9480
9481 return SDValue();
9482}
Evan Cheng04ecee12009-03-28 05:57:29 +00009483
sampo025b75c2009-01-26 00:52:55 +00009484/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9485/// when possible.
9486static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9487 const X86Subtarget *Subtarget) {
Evan Cheng834ae6b2009-12-15 00:53:42 +00009488 EVT VT = N->getValueType(0);
9489 if (!VT.isVector() && VT.isInteger() &&
9490 N->getOpcode() == ISD::SHL)
9491 return PerformSHLCombine(N, DAG);
9492
sampo025b75c2009-01-26 00:52:55 +00009493 // On X86 with SSE2 support, we can transform this to a vector shift if
9494 // all elements are shifted by the same amount. We can't do this in legalize
9495 // because the a constant vector is typically transformed to a constant pool
9496 // so we have no knowledge of the shift amount.
sampo087d53c2009-01-26 03:15:31 +00009497 if (!Subtarget->hasSSE2())
9498 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00009499
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009500 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
sampo087d53c2009-01-26 03:15:31 +00009501 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00009502
Mon P Wanga91e9642009-01-28 08:12:05 +00009503 SDValue ShAmtOp = N->getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00009504 EVT EltVT = VT.getVectorElementType();
Chris Lattner472f1d52009-03-11 05:48:52 +00009505 DebugLoc DL = N->getDebugLoc();
Mon P Wang04c767e2009-09-03 19:56:25 +00009506 SDValue BaseShAmt = SDValue();
Mon P Wanga91e9642009-01-28 08:12:05 +00009507 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9508 unsigned NumElts = VT.getVectorNumElements();
9509 unsigned i = 0;
9510 for (; i != NumElts; ++i) {
9511 SDValue Arg = ShAmtOp.getOperand(i);
9512 if (Arg.getOpcode() == ISD::UNDEF) continue;
9513 BaseShAmt = Arg;
9514 break;
9515 }
9516 for (; i != NumElts; ++i) {
9517 SDValue Arg = ShAmtOp.getOperand(i);
9518 if (Arg.getOpcode() == ISD::UNDEF) continue;
9519 if (Arg != BaseShAmt) {
9520 return SDValue();
9521 }
9522 }
9523 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman543d2142009-04-27 18:41:29 +00009524 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wang04c767e2009-09-03 19:56:25 +00009525 SDValue InVec = ShAmtOp.getOperand(0);
9526 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9527 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9528 unsigned i = 0;
9529 for (; i != NumElts; ++i) {
9530 SDValue Arg = InVec.getOperand(i);
9531 if (Arg.getOpcode() == ISD::UNDEF) continue;
9532 BaseShAmt = Arg;
9533 break;
9534 }
9535 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9536 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Cheng97ffc6e2010-02-16 21:09:44 +00009537 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wang04c767e2009-09-03 19:56:25 +00009538 if (C->getZExtValue() == SplatIdx)
9539 BaseShAmt = InVec.getOperand(1);
9540 }
9541 }
9542 if (BaseShAmt.getNode() == 0)
9543 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9544 DAG.getIntPtrConstant(0));
Mon P Wanga91e9642009-01-28 08:12:05 +00009545 } else
sampo087d53c2009-01-26 03:15:31 +00009546 return SDValue();
sampo025b75c2009-01-26 00:52:55 +00009547
Mon P Wang04c767e2009-09-03 19:56:25 +00009548 // The shift amount is an i32.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009549 if (EltVT.bitsGT(MVT::i32))
9550 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9551 else if (EltVT.bitsLT(MVT::i32))
Mon P Wang04c767e2009-09-03 19:56:25 +00009552 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
sampo025b75c2009-01-26 00:52:55 +00009553
sampo087d53c2009-01-26 03:15:31 +00009554 // The shift amount is identical so we can do a vector shift.
9555 SDValue ValOp = N->getOperand(0);
9556 switch (N->getOpcode()) {
9557 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00009558 llvm_unreachable("Unknown shift opcode!");
sampo087d53c2009-01-26 03:15:31 +00009559 break;
9560 case ISD::SHL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009561 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00009562 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009563 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009564 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009565 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009566 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009567 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009568 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009569 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009570 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009571 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009572 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009573 break;
9574 case ISD::SRA:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009575 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009576 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009577 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009578 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009579 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009580 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009581 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009582 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009583 break;
9584 case ISD::SRL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009585 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00009586 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009587 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009588 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009589 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009590 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009591 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009592 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009593 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009594 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009595 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009596 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009597 break;
sampo025b75c2009-01-26 00:52:55 +00009598 }
9599 return SDValue();
9600}
9601
Evan Cheng10957b82010-01-04 21:22:48 +00009602static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng6ea28f42010-04-28 01:18:01 +00009603 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng10957b82010-01-04 21:22:48 +00009604 const X86Subtarget *Subtarget) {
Evan Cheng82ba2d42010-04-28 02:25:18 +00009605 if (DCI.isBeforeLegalizeOps())
Evan Cheng6ea28f42010-04-28 01:18:01 +00009606 return SDValue();
9607
Evan Cheng10957b82010-01-04 21:22:48 +00009608 EVT VT = N->getValueType(0);
Evan Cheng6ea28f42010-04-28 01:18:01 +00009609 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng10957b82010-01-04 21:22:48 +00009610 return SDValue();
9611
9612 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9613 SDValue N0 = N->getOperand(0);
9614 SDValue N1 = N->getOperand(1);
9615 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9616 std::swap(N0, N1);
9617 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9618 return SDValue();
Evan Cheng6ea28f42010-04-28 01:18:01 +00009619 if (!N0.hasOneUse() || !N1.hasOneUse())
9620 return SDValue();
Evan Cheng10957b82010-01-04 21:22:48 +00009621
9622 SDValue ShAmt0 = N0.getOperand(1);
9623 if (ShAmt0.getValueType() != MVT::i8)
9624 return SDValue();
9625 SDValue ShAmt1 = N1.getOperand(1);
9626 if (ShAmt1.getValueType() != MVT::i8)
9627 return SDValue();
9628 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9629 ShAmt0 = ShAmt0.getOperand(0);
9630 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9631 ShAmt1 = ShAmt1.getOperand(0);
9632
9633 DebugLoc DL = N->getDebugLoc();
9634 unsigned Opc = X86ISD::SHLD;
9635 SDValue Op0 = N0.getOperand(0);
9636 SDValue Op1 = N1.getOperand(0);
9637 if (ShAmt0.getOpcode() == ISD::SUB) {
9638 Opc = X86ISD::SHRD;
9639 std::swap(Op0, Op1);
9640 std::swap(ShAmt0, ShAmt1);
9641 }
9642
Evan Cheng6ea28f42010-04-28 01:18:01 +00009643 unsigned Bits = VT.getSizeInBits();
Evan Cheng10957b82010-01-04 21:22:48 +00009644 if (ShAmt1.getOpcode() == ISD::SUB) {
9645 SDValue Sum = ShAmt1.getOperand(0);
9646 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman50fbd4f2010-06-24 14:30:44 +00009647 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9648 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9649 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9650 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng10957b82010-01-04 21:22:48 +00009651 return DAG.getNode(Opc, DL, VT,
9652 Op0, Op1,
9653 DAG.getNode(ISD::TRUNCATE, DL,
9654 MVT::i8, ShAmt0));
9655 }
9656 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9657 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9658 if (ShAmt0C &&
Evan Cheng6ea28f42010-04-28 01:18:01 +00009659 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng10957b82010-01-04 21:22:48 +00009660 return DAG.getNode(Opc, DL, VT,
9661 N0.getOperand(0), N1.getOperand(0),
9662 DAG.getNode(ISD::TRUNCATE, DL,
9663 MVT::i8, ShAmt0));
9664 }
9665
9666 return SDValue();
9667}
9668
Chris Lattnerce84ae42008-02-22 02:09:43 +00009669/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009670static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Chengc944c5d2009-03-12 05:59:15 +00009671 const X86Subtarget *Subtarget) {
Chris Lattnerce84ae42008-02-22 02:09:43 +00009672 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9673 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00009674 // A preferable solution to the general problem is to figure out the right
9675 // places to insert EMMS. This qualifies as a quick hack.
Evan Chengc944c5d2009-03-12 05:59:15 +00009676
9677 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng40ee6e52008-05-08 00:57:18 +00009678 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersonac9de032009-08-10 22:56:29 +00009679 EVT VT = St->getValue().getValueType();
Evan Chengc944c5d2009-03-12 05:59:15 +00009680 if (VT.getSizeInBits() != 64)
9681 return SDValue();
9682
Devang Patelc386c842009-06-05 21:57:13 +00009683 const Function *F = DAG.getMachineFunction().getFunction();
9684 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009685 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patelc386c842009-06-05 21:57:13 +00009686 && Subtarget->hasSSE2();
Evan Chengc944c5d2009-03-12 05:59:15 +00009687 if ((VT.isVector() ||
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009688 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesend112b802008-02-25 19:20:14 +00009689 isa<LoadSDNode>(St->getValue()) &&
9690 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9691 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00009692 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00009693 LoadSDNode *Ld = 0;
9694 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00009695 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00009696 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00009697 // Must be a store of a load. We currently handle two cases: the load
9698 // is a direct child, and it's under an intervening TokenFactor. It is
9699 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00009700 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00009701 Ld = cast<LoadSDNode>(St->getChain());
9702 else if (St->getValue().hasOneUse() &&
9703 ChainVal->getOpcode() == ISD::TokenFactor) {
9704 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00009705 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00009706 TokenFactorIndex = i;
9707 Ld = cast<LoadSDNode>(St->getValue());
9708 } else
9709 Ops.push_back(ChainVal->getOperand(i));
9710 }
9711 }
Dale Johannesend112b802008-02-25 19:20:14 +00009712
Evan Chengc944c5d2009-03-12 05:59:15 +00009713 if (!Ld || !ISD::isNormalLoad(Ld))
9714 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00009715
Evan Chengc944c5d2009-03-12 05:59:15 +00009716 // If this is not the MMX case, i.e. we are just turning i64 load/store
9717 // into f64 load/store, avoid the transformation if there are multiple
9718 // uses of the loaded value.
9719 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9720 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00009721
Evan Chengc944c5d2009-03-12 05:59:15 +00009722 DebugLoc LdDL = Ld->getDebugLoc();
9723 DebugLoc StDL = N->getDebugLoc();
9724 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9725 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9726 // pair instead.
9727 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009728 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Chengc944c5d2009-03-12 05:59:15 +00009729 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9730 Ld->getBasePtr(), Ld->getSrcValue(),
9731 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene25160362010-02-15 16:53:33 +00009732 Ld->isNonTemporal(), Ld->getAlignment());
Evan Chengc944c5d2009-03-12 05:59:15 +00009733 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00009734 if (TokenFactorIndex != -1) {
Evan Chengc944c5d2009-03-12 05:59:15 +00009735 Ops.push_back(NewChain);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009736 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00009737 Ops.size());
9738 }
Evan Chengc944c5d2009-03-12 05:59:15 +00009739 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattnerce84ae42008-02-22 02:09:43 +00009740 St->getSrcValue(), St->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00009741 St->isVolatile(), St->isNonTemporal(),
9742 St->getAlignment());
Chris Lattnerce84ae42008-02-22 02:09:43 +00009743 }
Evan Chengc944c5d2009-03-12 05:59:15 +00009744
9745 // Otherwise, lower to two pairs of 32-bit loads / stores.
9746 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009747 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9748 DAG.getConstant(4, MVT::i32));
Evan Chengc944c5d2009-03-12 05:59:15 +00009749
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009750 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Chengc944c5d2009-03-12 05:59:15 +00009751 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00009752 Ld->isVolatile(), Ld->isNonTemporal(),
9753 Ld->getAlignment());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009754 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Chengc944c5d2009-03-12 05:59:15 +00009755 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene25160362010-02-15 16:53:33 +00009756 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Chengc944c5d2009-03-12 05:59:15 +00009757 MinAlign(Ld->getAlignment(), 4));
9758
9759 SDValue NewChain = LoLd.getValue(1);
9760 if (TokenFactorIndex != -1) {
9761 Ops.push_back(LoLd);
9762 Ops.push_back(HiLd);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009763 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Chengc944c5d2009-03-12 05:59:15 +00009764 Ops.size());
9765 }
9766
9767 LoAddr = St->getBasePtr();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009768 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9769 DAG.getConstant(4, MVT::i32));
Evan Chengc944c5d2009-03-12 05:59:15 +00009770
9771 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9772 St->getSrcValue(), St->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00009773 St->isVolatile(), St->isNonTemporal(),
9774 St->getAlignment());
Evan Chengc944c5d2009-03-12 05:59:15 +00009775 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9776 St->getSrcValue(),
9777 St->getSrcValueOffset() + 4,
9778 St->isVolatile(),
David Greene25160362010-02-15 16:53:33 +00009779 St->isNonTemporal(),
Evan Chengc944c5d2009-03-12 05:59:15 +00009780 MinAlign(St->getAlignment(), 4));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009781 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00009782 }
Dan Gohman8181bd12008-07-27 21:46:04 +00009783 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00009784}
9785
Chris Lattner470d5dc2008-01-25 06:14:17 +00009786/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9787/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009788static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00009789 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9790 // F[X]OR(0.0, x) -> x
9791 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00009792 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9793 if (C->getValueAPF().isPosZero())
9794 return N->getOperand(1);
9795 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9796 if (C->getValueAPF().isPosZero())
9797 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00009798 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00009799}
9800
9801/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009802static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00009803 // FAND(0.0, x) -> 0.0
9804 // FAND(x, 0.0) -> 0.0
9805 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9806 if (C->getValueAPF().isPosZero())
9807 return N->getOperand(0);
9808 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9809 if (C->getValueAPF().isPosZero())
9810 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00009811 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00009812}
9813
Dan Gohman22cefb02009-01-29 01:59:02 +00009814static SDValue PerformBTCombine(SDNode *N,
9815 SelectionDAG &DAG,
9816 TargetLowering::DAGCombinerInfo &DCI) {
9817 // BT ignores high bits in the bit index operand.
9818 SDValue Op1 = N->getOperand(1);
9819 if (Op1.hasOneUse()) {
9820 unsigned BitWidth = Op1.getValueSizeInBits();
9821 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9822 APInt KnownZero, KnownOne;
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009823 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9824 !DCI.isBeforeLegalizeOps());
Dan Gohmandbb121b2010-04-17 15:26:15 +00009825 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman22cefb02009-01-29 01:59:02 +00009826 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9827 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9828 DCI.CommitTargetLoweringOpt(TLO);
9829 }
9830 return SDValue();
9831}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009832
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009833static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9834 SDValue Op = N->getOperand(0);
9835 if (Op.getOpcode() == ISD::BIT_CONVERT)
9836 Op = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00009837 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009838 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009839 VT.getVectorElementType().getSizeInBits() ==
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009840 OpVT.getVectorElementType().getSizeInBits()) {
9841 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9842 }
9843 return SDValue();
9844}
9845
Evan Chengedeb1692009-12-16 00:53:11 +00009846static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9847 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9848 // (and (i32 x86isd::setcc_carry), 1)
9849 // This eliminates the zext. This transformation is necessary because
9850 // ISD::SETCC is always legalized to i8.
9851 DebugLoc dl = N->getDebugLoc();
9852 SDValue N0 = N->getOperand(0);
9853 EVT VT = N->getValueType(0);
9854 if (N0.getOpcode() == ISD::AND &&
9855 N0.hasOneUse() &&
9856 N0.getOperand(0).hasOneUse()) {
9857 SDValue N00 = N0.getOperand(0);
9858 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9859 return SDValue();
9860 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9861 if (!C || C->getZExtValue() != 1)
9862 return SDValue();
9863 return DAG.getNode(ISD::AND, dl, VT,
9864 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9865 N00.getOperand(0), N00.getOperand(1)),
9866 DAG.getConstant(1, VT));
9867 }
9868
9869 return SDValue();
9870}
9871
Dan Gohman8181bd12008-07-27 21:46:04 +00009872SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00009873 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009874 SelectionDAG &DAG = DCI.DAG;
9875 switch (N->getOpcode()) {
9876 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00009877 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohmanb115d052010-03-15 23:23:03 +00009878 case ISD::EXTRACT_VECTOR_ELT:
9879 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00009880 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnere4577dc2009-03-12 06:52:53 +00009881 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng04ecee12009-03-28 05:57:29 +00009882 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
sampo025b75c2009-01-26 00:52:55 +00009883 case ISD::SHL:
9884 case ISD::SRA:
9885 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng6ea28f42010-04-28 01:18:01 +00009886 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00009887 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00009888 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00009889 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9890 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohman22cefb02009-01-29 01:59:02 +00009891 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009892 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Chengedeb1692009-12-16 00:53:11 +00009893 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009894 }
9895
Dan Gohman8181bd12008-07-27 21:46:04 +00009896 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009897}
9898
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009899/// isTypeDesirableForOp - Return true if the target has native support for
9900/// the specified value type and it is 'desirable' to use the type for the
9901/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9902/// instruction encodings are longer and some i16 instructions are slow.
9903bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9904 if (!isTypeLegal(VT))
9905 return false;
Evan Chengab625302010-04-28 08:30:49 +00009906 if (VT != MVT::i16)
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009907 return true;
9908
9909 switch (Opc) {
9910 default:
9911 return true;
Evan Cheng1f79d432010-04-19 19:29:22 +00009912 case ISD::LOAD:
9913 case ISD::SIGN_EXTEND:
9914 case ISD::ZERO_EXTEND:
9915 case ISD::ANY_EXTEND:
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009916 case ISD::SHL:
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009917 case ISD::SRL:
9918 case ISD::SUB:
9919 case ISD::ADD:
9920 case ISD::MUL:
9921 case ISD::AND:
9922 case ISD::OR:
9923 case ISD::XOR:
9924 return false;
9925 }
9926}
9927
Evan Chenga827dc92010-04-24 04:44:57 +00009928static bool MayFoldLoad(SDValue Op) {
9929 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9930}
9931
9932static bool MayFoldIntoStore(SDValue Op) {
9933 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9934}
9935
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009936/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Chengc4f94da2010-04-16 06:14:10 +00009937/// beneficial for dag combiner to promote the specified node. If true, it
9938/// should return the desired promotion type by reference.
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009939bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Chengc4f94da2010-04-16 06:14:10 +00009940 EVT VT = Op.getValueType();
9941 if (VT != MVT::i16)
9942 return false;
9943
Evan Cheng1f79d432010-04-19 19:29:22 +00009944 bool Promote = false;
9945 bool Commute = false;
Evan Chengc4f94da2010-04-16 06:14:10 +00009946 switch (Op.getOpcode()) {
Evan Cheng1f79d432010-04-19 19:29:22 +00009947 default: break;
9948 case ISD::LOAD: {
9949 LoadSDNode *LD = cast<LoadSDNode>(Op);
9950 // If the non-extending load has a single use and it's not live out, then it
9951 // might be folded.
Evan Chengab625302010-04-28 08:30:49 +00009952 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9953 Op.hasOneUse()*/) {
9954 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9955 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9956 // The only case where we'd want to promote LOAD (rather then it being
9957 // promoted as an operand is when it's only use is liveout.
9958 if (UI->getOpcode() != ISD::CopyToReg)
9959 return false;
9960 }
9961 }
Evan Cheng1f79d432010-04-19 19:29:22 +00009962 Promote = true;
9963 break;
9964 }
9965 case ISD::SIGN_EXTEND:
9966 case ISD::ZERO_EXTEND:
9967 case ISD::ANY_EXTEND:
9968 Promote = true;
9969 break;
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009970 case ISD::SHL:
Evan Chengab625302010-04-28 08:30:49 +00009971 case ISD::SRL: {
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009972 SDValue N0 = Op.getOperand(0);
9973 // Look out for (store (shl (load), x)).
Evan Chenga827dc92010-04-24 04:44:57 +00009974 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009975 return false;
Evan Cheng1f79d432010-04-19 19:29:22 +00009976 Promote = true;
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009977 break;
9978 }
Evan Chengc4f94da2010-04-16 06:14:10 +00009979 case ISD::ADD:
9980 case ISD::MUL:
9981 case ISD::AND:
9982 case ISD::OR:
Evan Cheng1f79d432010-04-19 19:29:22 +00009983 case ISD::XOR:
9984 Commute = true;
9985 // fallthrough
9986 case ISD::SUB: {
Evan Chengc4f94da2010-04-16 06:14:10 +00009987 SDValue N0 = Op.getOperand(0);
9988 SDValue N1 = Op.getOperand(1);
Evan Chenga827dc92010-04-24 04:44:57 +00009989 if (!Commute && MayFoldLoad(N1))
Evan Chengc4f94da2010-04-16 06:14:10 +00009990 return false;
9991 // Avoid disabling potential load folding opportunities.
Evan Chenga827dc92010-04-24 04:44:57 +00009992 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Chengc4f94da2010-04-16 06:14:10 +00009993 return false;
Evan Chenga827dc92010-04-24 04:44:57 +00009994 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Chengc4f94da2010-04-16 06:14:10 +00009995 return false;
Evan Cheng1f79d432010-04-19 19:29:22 +00009996 Promote = true;
Evan Chengc4f94da2010-04-16 06:14:10 +00009997 }
9998 }
9999
10000 PVT = MVT::i32;
Evan Cheng1f79d432010-04-19 19:29:22 +000010001 return Promote;
Evan Chengc4f94da2010-04-16 06:14:10 +000010002}
10003
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010004//===----------------------------------------------------------------------===//
10005// X86 Inline Assembly Support
10006//===----------------------------------------------------------------------===//
10007
Chris Lattner7fce21c2009-07-20 17:51:36 +000010008static bool LowerToBSwap(CallInst *CI) {
10009 // FIXME: this should verify that we are targetting a 486 or better. If not,
10010 // we will turn this bswap into something that will be lowered to logical ops
10011 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10012 // so don't worry about this.
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010013
Chris Lattner7fce21c2009-07-20 17:51:36 +000010014 // Verify this is a simple bswap.
Gabor Greifeeee7c72010-06-30 13:03:37 +000010015 if (CI->getNumArgOperands() != 1 ||
Gabor Greifd58d8052010-06-26 11:51:52 +000010016 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandse92dee12010-02-15 16:12:20 +000010017 !CI->getType()->isIntegerTy())
Chris Lattner7fce21c2009-07-20 17:51:36 +000010018 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010019
Chris Lattner7fce21c2009-07-20 17:51:36 +000010020 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10021 if (!Ty || Ty->getBitWidth() % 16 != 0)
10022 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010023
Chris Lattner7fce21c2009-07-20 17:51:36 +000010024 // Okay, we can do this xform, do so now.
10025 const Type *Tys[] = { Ty };
10026 Module *M = CI->getParent()->getParent()->getParent();
10027 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010028
Gabor Greifd58d8052010-06-26 11:51:52 +000010029 Value *Op = CI->getArgOperand(0);
Chris Lattner7fce21c2009-07-20 17:51:36 +000010030 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010031
Chris Lattner7fce21c2009-07-20 17:51:36 +000010032 CI->replaceAllUsesWith(Op);
10033 CI->eraseFromParent();
10034 return true;
10035}
10036
10037bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10038 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10039 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10040
10041 std::string AsmStr = IA->getAsmString();
10042
10043 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramer3601d1b2010-01-11 18:03:24 +000010044 SmallVector<StringRef, 4> AsmPieces;
Chris Lattner7fce21c2009-07-20 17:51:36 +000010045 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10046
10047 switch (AsmPieces.size()) {
10048 default: return false;
10049 case 1:
10050 AsmStr = AsmPieces[0];
10051 AsmPieces.clear();
10052 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10053
10054 // bswap $0
10055 if (AsmPieces.size() == 2 &&
10056 (AsmPieces[0] == "bswap" ||
10057 AsmPieces[0] == "bswapq" ||
10058 AsmPieces[0] == "bswapl") &&
10059 (AsmPieces[1] == "$0" ||
10060 AsmPieces[1] == "${0:q}")) {
10061 // No need to check constraints, nothing other than the equivalent of
10062 // "=r,0" would be valid here.
10063 return LowerToBSwap(CI);
10064 }
10065 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandse92dee12010-02-15 16:12:20 +000010066 if (CI->getType()->isIntegerTy(16) &&
Chris Lattner7fce21c2009-07-20 17:51:36 +000010067 AsmPieces.size() == 3 &&
Dan Gohman4bf40df2010-03-04 19:58:08 +000010068 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattner7fce21c2009-07-20 17:51:36 +000010069 AsmPieces[1] == "$$8," &&
10070 AsmPieces[2] == "${0:w}" &&
Dan Gohman4bf40df2010-03-04 19:58:08 +000010071 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10072 AsmPieces.clear();
Benjamin Kramer73753f12010-03-12 13:54:59 +000010073 const std::string &Constraints = IA->getConstraintString();
10074 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman4bf40df2010-03-04 19:58:08 +000010075 std::sort(AsmPieces.begin(), AsmPieces.end());
10076 if (AsmPieces.size() == 4 &&
10077 AsmPieces[0] == "~{cc}" &&
10078 AsmPieces[1] == "~{dirflag}" &&
10079 AsmPieces[2] == "~{flags}" &&
10080 AsmPieces[3] == "~{fpsr}") {
10081 return LowerToBSwap(CI);
10082 }
Chris Lattner7fce21c2009-07-20 17:51:36 +000010083 }
10084 break;
10085 case 3:
Duncan Sandse92dee12010-02-15 16:12:20 +000010086 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson35b47072009-08-13 21:58:54 +000010087 Constraints.size() >= 2 &&
Chris Lattner7fce21c2009-07-20 17:51:36 +000010088 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10089 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10090 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer3601d1b2010-01-11 18:03:24 +000010091 SmallVector<StringRef, 4> Words;
Chris Lattner7fce21c2009-07-20 17:51:36 +000010092 SplitString(AsmPieces[0], Words, " \t");
10093 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10094 Words.clear();
10095 SplitString(AsmPieces[1], Words, " \t");
10096 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10097 Words.clear();
10098 SplitString(AsmPieces[2], Words, " \t,");
10099 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10100 Words[2] == "%edx") {
10101 return LowerToBSwap(CI);
10102 }
10103 }
10104 }
10105 }
10106 break;
10107 }
10108 return false;
10109}
10110
10111
10112
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010113/// getConstraintType - Given a constraint letter, return the type of
10114/// constraint it is for this target.
10115X86TargetLowering::ConstraintType
10116X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10117 if (Constraint.size() == 1) {
10118 switch (Constraint[0]) {
10119 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +000010120 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +000010121 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010122 case 'r':
10123 case 'R':
10124 case 'l':
10125 case 'q':
10126 case 'Q':
10127 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +000010128 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010129 case 'Y':
10130 return C_RegisterClass;
Dale Johannesenf190a032009-02-12 20:58:09 +000010131 case 'e':
10132 case 'Z':
10133 return C_Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010134 default:
10135 break;
10136 }
10137 }
10138 return TargetLowering::getConstraintType(Constraint);
10139}
10140
Dale Johannesene99fc902008-01-29 02:21:21 +000010141/// LowerXConstraint - try to replace an X constraint, which matches anything,
10142/// with another that has more specific requirements based on the type of the
10143/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +000010144const char *X86TargetLowering::
Owen Andersonac9de032009-08-10 22:56:29 +000010145LowerXConstraint(EVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +000010146 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10147 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +000010148 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +000010149 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +000010150 return "Y";
10151 if (Subtarget->hasSSE1())
10152 return "x";
10153 }
Scott Michel91099d62009-02-17 22:15:04 +000010154
Chris Lattnereca405c2008-04-26 23:02:14 +000010155 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +000010156}
10157
Chris Lattnera531abc2007-08-25 00:47:38 +000010158/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10159/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +000010160void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +000010161 char Constraint,
Dan Gohman8181bd12008-07-27 21:46:04 +000010162 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +000010163 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +000010164 SDValue Result(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +000010165
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010166 switch (Constraint) {
10167 default: break;
10168 case 'I':
10169 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000010170 if (C->getZExtValue() <= 31) {
10171 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +000010172 break;
10173 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010174 }
Chris Lattnera531abc2007-08-25 00:47:38 +000010175 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +000010176 case 'J':
10177 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerb84a1ac2009-06-15 04:39:05 +000010178 if (C->getZExtValue() <= 63) {
Chris Lattner6552d0c2009-06-15 04:01:39 +000010179 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10180 break;
10181 }
10182 }
10183 return;
10184 case 'K':
10185 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerb84a1ac2009-06-15 04:39:05 +000010186 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng4fb2c0f2008-09-22 23:57:37 +000010187 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10188 break;
10189 }
10190 }
10191 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010192 case 'N':
10193 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000010194 if (C->getZExtValue() <= 255) {
10195 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +000010196 break;
10197 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010198 }
Chris Lattnera531abc2007-08-25 00:47:38 +000010199 return;
Dale Johannesenf190a032009-02-12 20:58:09 +000010200 case 'e': {
10201 // 32-bit signed value
10202 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman1c3b8d62010-06-18 14:01:07 +000010203 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10204 C->getSExtValue())) {
Dale Johannesenf190a032009-02-12 20:58:09 +000010205 // Widen to 64 bits here to get it sign extended.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010206 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesenf190a032009-02-12 20:58:09 +000010207 break;
10208 }
10209 // FIXME gcc accepts some relocatable values here too, but only in certain
10210 // memory models; it's complicated.
10211 }
10212 return;
10213 }
10214 case 'Z': {
10215 // 32-bit unsigned value
10216 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman1c3b8d62010-06-18 14:01:07 +000010217 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10218 C->getZExtValue())) {
Dale Johannesenf190a032009-02-12 20:58:09 +000010219 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10220 break;
10221 }
10222 }
10223 // FIXME gcc accepts some relocatable values here too, but only in certain
10224 // memory models; it's complicated.
10225 return;
10226 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010227 case 'i': {
10228 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +000010229 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesenf190a032009-02-12 20:58:09 +000010230 // Widen to 64 bits here to get it sign extended.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010231 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattnera531abc2007-08-25 00:47:38 +000010232 break;
10233 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010234
Dale Johannesend2199ac2010-06-24 20:14:51 +000010235 // In any sort of PIC mode addresses need to be computed at runtime by
10236 // adding in a register or some sort of table lookup. These can't
10237 // be used as immediates.
10238 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC() ||
10239 Subtarget->isPICStyleRIPRel())
10240 return;
10241
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010242 // If we are in non-pic codegen mode, we allow the address of a global (with
10243 // an optional displacement) to be used with 'i'.
Chris Lattnerd73ba7f2009-05-08 18:23:14 +000010244 GlobalAddressSDNode *GA = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010245 int64_t Offset = 0;
Scott Michel91099d62009-02-17 22:15:04 +000010246
Chris Lattnerd73ba7f2009-05-08 18:23:14 +000010247 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10248 while (1) {
10249 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10250 Offset += GA->getOffset();
10251 break;
10252 } else if (Op.getOpcode() == ISD::ADD) {
10253 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10254 Offset += C->getZExtValue();
10255 Op = Op.getOperand(0);
10256 continue;
10257 }
10258 } else if (Op.getOpcode() == ISD::SUB) {
10259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10260 Offset += -C->getZExtValue();
10261 Op = Op.getOperand(0);
10262 continue;
10263 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010264 }
Dale Johannesen69976cf2009-07-07 00:18:49 +000010265
Chris Lattnerd73ba7f2009-05-08 18:23:14 +000010266 // Otherwise, this isn't something we can handle, reject it.
10267 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010268 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010269
Dan Gohman36c56d02010-04-15 01:51:59 +000010270 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen69976cf2009-07-07 00:18:49 +000010271 // If we require an extra load to get this address, as in PIC mode, we
10272 // can't accept it.
Chris Lattner054532c2009-07-10 07:34:39 +000010273 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10274 getTargetMachine())))
Dale Johannesen69976cf2009-07-07 00:18:49 +000010275 return;
Scott Michel91099d62009-02-17 22:15:04 +000010276
Dale Johannesena7ba9cd2010-06-25 21:55:36 +000010277 Result = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattnerd73ba7f2009-05-08 18:23:14 +000010278 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010279 }
10280 }
Scott Michel91099d62009-02-17 22:15:04 +000010281
Gabor Greif1c80d112008-08-28 21:40:38 +000010282 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +000010283 Ops.push_back(Result);
10284 return;
10285 }
Dale Johannesena7ba9cd2010-06-25 21:55:36 +000010286 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010287}
10288
10289std::vector<unsigned> X86TargetLowering::
10290getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +000010291 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010292 if (Constraint.size() == 1) {
10293 // FIXME: not handling fp-stack yet!
10294 switch (Constraint[0]) { // GCC X86 Constraint Letters
10295 default: break; // Unknown constraint letter
Evan Chengf8993d42009-07-17 22:13:25 +000010296 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10297 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010298 if (VT == MVT::i32)
Evan Chengf8993d42009-07-17 22:13:25 +000010299 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10300 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10301 X86::R10D,X86::R11D,X86::R12D,
10302 X86::R13D,X86::R14D,X86::R15D,
10303 X86::EBP, X86::ESP, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010304 else if (VT == MVT::i16)
Evan Chengf8993d42009-07-17 22:13:25 +000010305 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10306 X86::SI, X86::DI, X86::R8W,X86::R9W,
10307 X86::R10W,X86::R11W,X86::R12W,
10308 X86::R13W,X86::R14W,X86::R15W,
10309 X86::BP, X86::SP, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010310 else if (VT == MVT::i8)
Evan Chengf8993d42009-07-17 22:13:25 +000010311 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10312 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10313 X86::R10B,X86::R11B,X86::R12B,
10314 X86::R13B,X86::R14B,X86::R15B,
10315 X86::BPL, X86::SPL, 0);
10316
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010317 else if (VT == MVT::i64)
Evan Chengf8993d42009-07-17 22:13:25 +000010318 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10319 X86::RSI, X86::RDI, X86::R8, X86::R9,
10320 X86::R10, X86::R11, X86::R12,
10321 X86::R13, X86::R14, X86::R15,
10322 X86::RBP, X86::RSP, 0);
10323
10324 break;
10325 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010326 // 32-bit fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010327 case 'Q': // Q_REGS
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010328 if (VT == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010329 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010330 else if (VT == MVT::i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010331 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010332 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +000010333 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010334 else if (VT == MVT::i64)
Chris Lattner35032592007-11-04 06:51:12 +000010335 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10336 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010337 }
10338 }
10339
10340 return std::vector<unsigned>();
10341}
10342
10343std::pair<unsigned, const TargetRegisterClass*>
10344X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +000010345 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010346 // First, see if this is a constraint that directly corresponds to an LLVM
10347 // register class.
10348 if (Constraint.size() == 1) {
10349 // GCC Constraint Letters
10350 switch (Constraint[0]) {
10351 default: break;
10352 case 'r': // GENERAL_REGS
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010353 case 'l': // INDEX_REGS
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010354 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010355 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010356 if (VT == MVT::i16)
Chris Lattnerbbfea052008-10-17 18:15:05 +000010357 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010358 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michel91099d62009-02-17 22:15:04 +000010359 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +000010360 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen1bf03f72009-10-07 22:47:20 +000010361 case 'R': // LEGACY_REGS
10362 if (VT == MVT::i8)
10363 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10364 if (VT == MVT::i16)
10365 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10366 if (VT == MVT::i32 || !Subtarget->is64Bit())
10367 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10368 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +000010369 case 'f': // FP Stack registers.
10370 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10371 // value to the correct fpstack register class.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010372 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattner267805f2008-03-11 19:06:29 +000010373 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010374 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattner267805f2008-03-11 19:06:29 +000010375 return std::make_pair(0U, X86::RFP64RegisterClass);
10376 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010377 case 'y': // MMX_REGS if MMX allowed.
10378 if (!Subtarget->hasMMX()) break;
10379 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010380 case 'Y': // SSE_REGS if SSE2 allowed
10381 if (!Subtarget->hasSSE2()) break;
10382 // FALL THROUGH.
10383 case 'x': // SSE_REGS if SSE1 allowed
10384 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +000010385
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010386 switch (VT.getSimpleVT().SimpleTy) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010387 default: break;
10388 // Scalar SSE types.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010389 case MVT::f32:
10390 case MVT::i32:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010391 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010392 case MVT::f64:
10393 case MVT::i64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010394 return std::make_pair(0U, X86::FR64RegisterClass);
10395 // Vector types.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010396 case MVT::v16i8:
10397 case MVT::v8i16:
10398 case MVT::v4i32:
10399 case MVT::v2i64:
10400 case MVT::v4f32:
10401 case MVT::v2f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010402 return std::make_pair(0U, X86::VR128RegisterClass);
10403 }
10404 break;
10405 }
10406 }
Scott Michel91099d62009-02-17 22:15:04 +000010407
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010408 // Use the default implementation in TargetLowering to convert the register
10409 // constraint into a member of a register class.
10410 std::pair<unsigned, const TargetRegisterClass*> Res;
10411 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10412
10413 // Not found as a standard register?
10414 if (Res.second == 0) {
Chris Lattner1063d242009-09-13 22:41:48 +000010415 // Map st(0) -> st(7) -> ST0
10416 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10417 tolower(Constraint[1]) == 's' &&
10418 tolower(Constraint[2]) == 't' &&
10419 Constraint[3] == '(' &&
10420 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10421 Constraint[5] == ')' &&
10422 Constraint[6] == '}') {
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010423
Chris Lattner1063d242009-09-13 22:41:48 +000010424 Res.first = X86::ST0+Constraint[4]-'0';
10425 Res.second = X86::RFP80RegisterClass;
10426 return Res;
10427 }
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010428
Chris Lattner1063d242009-09-13 22:41:48 +000010429 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramerea862b02009-11-12 20:36:59 +000010430 if (StringRef("{st}").equals_lower(Constraint)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010431 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +000010432 Res.second = X86::RFP80RegisterClass;
Chris Lattner1063d242009-09-13 22:41:48 +000010433 return Res;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010434 }
Chris Lattner1063d242009-09-13 22:41:48 +000010435
10436 // flags -> EFLAGS
Benjamin Kramerea862b02009-11-12 20:36:59 +000010437 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner1063d242009-09-13 22:41:48 +000010438 Res.first = X86::EFLAGS;
10439 Res.second = X86::CCRRegisterClass;
10440 return Res;
10441 }
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010442
Dale Johannesen73920c02008-11-13 21:52:36 +000010443 // 'A' means EAX + EDX.
10444 if (Constraint == "A") {
10445 Res.first = X86::EAX;
Dan Gohmanb4439d02009-07-30 17:02:08 +000010446 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner1063d242009-09-13 22:41:48 +000010447 return Res;
Dale Johannesen73920c02008-11-13 21:52:36 +000010448 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010449 return Res;
10450 }
10451
10452 // Otherwise, check to see if this is a register class of the wrong value
10453 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10454 // turn into {ax},{dx}.
10455 if (Res.second->hasType(VT))
10456 return Res; // Correct type already, nothing to do.
10457
10458 // All of the single-register GCC register classes map their values onto
10459 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10460 // really want an 8-bit or 32-bit register, map to the appropriate register
10461 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +000010462 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010463 if (VT == MVT::i8) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010464 unsigned DestReg = 0;
10465 switch (Res.first) {
10466 default: break;
10467 case X86::AX: DestReg = X86::AL; break;
10468 case X86::DX: DestReg = X86::DL; break;
10469 case X86::CX: DestReg = X86::CL; break;
10470 case X86::BX: DestReg = X86::BL; break;
10471 }
10472 if (DestReg) {
10473 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010474 Res.second = X86::GR8RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010475 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010476 } else if (VT == MVT::i32) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010477 unsigned DestReg = 0;
10478 switch (Res.first) {
10479 default: break;
10480 case X86::AX: DestReg = X86::EAX; break;
10481 case X86::DX: DestReg = X86::EDX; break;
10482 case X86::CX: DestReg = X86::ECX; break;
10483 case X86::BX: DestReg = X86::EBX; break;
10484 case X86::SI: DestReg = X86::ESI; break;
10485 case X86::DI: DestReg = X86::EDI; break;
10486 case X86::BP: DestReg = X86::EBP; break;
10487 case X86::SP: DestReg = X86::ESP; break;
10488 }
10489 if (DestReg) {
10490 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010491 Res.second = X86::GR32RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010492 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010493 } else if (VT == MVT::i64) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010494 unsigned DestReg = 0;
10495 switch (Res.first) {
10496 default: break;
10497 case X86::AX: DestReg = X86::RAX; break;
10498 case X86::DX: DestReg = X86::RDX; break;
10499 case X86::CX: DestReg = X86::RCX; break;
10500 case X86::BX: DestReg = X86::RBX; break;
10501 case X86::SI: DestReg = X86::RSI; break;
10502 case X86::DI: DestReg = X86::RDI; break;
10503 case X86::BP: DestReg = X86::RBP; break;
10504 case X86::SP: DestReg = X86::RSP; break;
10505 }
10506 if (DestReg) {
10507 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010508 Res.second = X86::GR64RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010509 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010510 }
Chris Lattnere9d7f792008-08-26 06:19:02 +000010511 } else if (Res.second == X86::FR32RegisterClass ||
10512 Res.second == X86::FR64RegisterClass ||
10513 Res.second == X86::VR128RegisterClass) {
10514 // Handle references to XMM physical registers that got mapped into the
10515 // wrong class. This can happen with constraints like {xmm0} where the
10516 // target independent register mapper will just pick the first match it can
10517 // find, ignoring the required type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010518 if (VT == MVT::f32)
Chris Lattnere9d7f792008-08-26 06:19:02 +000010519 Res.second = X86::FR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010520 else if (VT == MVT::f64)
Chris Lattnere9d7f792008-08-26 06:19:02 +000010521 Res.second = X86::FR64RegisterClass;
10522 else if (X86::VR128RegisterClass->hasType(VT))
10523 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010524 }
10525
10526 return Res;
10527}