blob: 1d5997801de101bbd14948d65afece248f33e09c [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengd82fae32010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016#include "X86.h"
17#include "X86InstrBuilder.h"
18#include "X86ISelLowering.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86TargetMachine.h"
Chris Lattner8886dc22009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CallingConv.h"
22#include "llvm/Constants.h"
23#include "llvm/DerivedTypes.h"
Chris Lattnerec7cfd42009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/GlobalVariable.h"
26#include "llvm/Function.h"
Chris Lattner7fce21c2009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/Intrinsics.h"
Owen Anderson6361f972009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner25525cd2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner541d8902010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattner82411c42010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbarbb6c3dc2010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattner82411c42010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattner82411c42010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng75184a92007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengd82fae32010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattner82411c42010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang1f292322008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattner82411c42010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendling024a32b2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattner82411c42010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052using namespace llvm;
Bill Wendling024a32b2010-03-12 19:20:40 +000053using namespace dwarf;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
Evan Chengd82fae32010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang1f292322008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wangba7e48e2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang1f292322008-11-23 04:37:22 +000059
Evan Cheng2aea0b42008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersonac9de032009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng2aea0b42008-04-25 19:11:04 +000063
Chris Lattnerc4c40a92009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
65 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
66 default: llvm_unreachable("unknown subtarget type");
67 case X86Subtarget::isDarwin:
Bill Wendling9a80c2e2010-03-15 19:04:37 +000068 if (TM.getSubtarget<X86Subtarget>().is64Bit())
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikovdf708fc2010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Chris Lattnerc4c40a92009-07-28 03:13:23 +000071 case X86Subtarget::isELF:
Anton Korobeynikovd779bcb2010-02-15 22:35:59 +000072 if (TM.getSubtarget<X86Subtarget>().is64Bit())
73 return new X8664_ELFTargetObjectFile(TM);
74 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerc4c40a92009-07-28 03:13:23 +000075 case X86Subtarget::isMingw:
76 case X86Subtarget::isCygwin:
77 case X86Subtarget::isWindows:
78 return new TargetLoweringObjectFileCOFF();
79 }
Chris Lattnerc4c40a92009-07-28 03:13:23 +000080}
81
Dan Gohmanb41dfba2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000085 X86ScalarSSEf64 = Subtarget->hasSSE2();
86 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000088
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000090 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091
92 // Set up the TargetLowering object.
93
94 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000095 setShiftAmountType(MVT::i8);
Duncan Sands8cf4a822008-11-23 15:47:28 +000096 setBooleanContents(ZeroOrOneBooleanContent);
Evan Chenga9d350e2010-05-19 20:19:50 +000097 setSchedulingPreference(Sched::RegPressure);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 setStackPointerRegisterToSaveRestore(X86StackPtr);
99
100 if (Subtarget->isTargetDarwin()) {
101 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
102 setUseUnderscoreSetJmp(false);
103 setUseUnderscoreLongJmp(false);
104 } else if (Subtarget->isTargetMingw()) {
105 // MS runtime is weird: it exports _setjmp, but longjmp!
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(false);
108 } else {
109 setUseUnderscoreSetJmp(true);
110 setUseUnderscoreLongJmp(true);
111 }
Scott Michel91099d62009-02-17 22:15:04 +0000112
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113 // Set up the register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohmanfe403582010-04-30 18:30:26 +0000115 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000118 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121
Scott Michel91099d62009-02-17 22:15:04 +0000122 // We don't accept any truncstore of integer registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohmanfe403582010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohmanfe403582010-04-30 18:30:26 +0000126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng71343822008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000137
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143
144 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
Dale Johannesen58d8a702010-05-15 18:51:12 +0000148 // We have an algorithm for SSE2->double, and we turn this into a
149 // 64-bit FILD followed by conditional FADD for other targets.
150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000151 // We have an algorithm for SSE2, and we turn this into a 64-bit
152 // FILD for other targets.
Dale Johannesen58d8a702010-05-15 18:51:12 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 }
155
156 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
157 // this operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
159 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000160
Devang Patel3c233642009-06-05 18:48:29 +0000161 if (!UseSoftFloat) {
Bill Wendling6b42d012009-03-13 08:41:47 +0000162 // SSE has no i16 to fp conversion, only i32
163 if (X86ScalarSSEf32) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling6b42d012009-03-13 08:41:47 +0000165 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000167 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling6b42d012009-03-13 08:41:47 +0000170 }
Dale Johannesen2fc20782007-09-14 22:26:36 +0000171 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 }
175
Dale Johannesen958b08b2007-09-19 23:55:34 +0000176 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
177 // are Legal, f80 is custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180
181 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
182 // this operation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
184 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000186 if (X86ScalarSSEf32) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000188 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
192 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 }
194
195 // Handle FP_TO_UINT by promoting the destination to a larger signed
196 // conversion.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200
201 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman8c3cb582009-05-23 09:59:16 +0000204 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000205 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 // Expand FP_TO_UINT into a select.
207 // FIXME: We would like to use a Custom expander here eventually to do
208 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210 else
Eli Friedman8c3cb582009-05-23 09:59:16 +0000211 // With SSE3 we can use fisttpll to convert to a signed i64; without
212 // SSE, we're stuck with a fistpll.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 }
215
216 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesen6d730c02010-05-21 18:44:47 +0000217 if (!X86ScalarSSEf64) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
219 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesenb1b0c842010-05-21 18:40:15 +0000220 if (Subtarget->is64Bit()) {
Dale Johannesenda2f3542010-05-21 00:52:33 +0000221 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesenb1b0c842010-05-21 18:40:15 +0000222 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
223 if (Subtarget->hasMMX() && !DisableMMX)
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
225 else
226 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesenda2f3542010-05-21 00:52:33 +0000227 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 }
229
Dan Gohman8450d862008-02-18 19:34:53 +0000230 // Scalar integer divide and remainder are lowered to use operations that
231 // produce two results, to match the available instructions. This exposes
232 // the two-result form to trivial CSE, which is able to combine x/y and x%y
233 // into a single instruction.
234 //
235 // Scalar integer multiply-high is also lowered to use two-result
236 // operations, to match the available instructions. However, plain multiply
237 // (low) operations are left as Legal, as there are single-result
238 // instructions for this in x86. Using the two-result multiply instructions
239 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000240 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
241 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
242 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::SREM , MVT::i8 , Expand);
245 setOperationAction(ISD::UREM , MVT::i8 , Expand);
246 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
247 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
248 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::SREM , MVT::i16 , Expand);
251 setOperationAction(ISD::UREM , MVT::i16 , Expand);
252 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
253 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
254 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::SREM , MVT::i32 , Expand);
257 setOperationAction(ISD::UREM , MVT::i32 , Expand);
258 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
259 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
260 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::SREM , MVT::i64 , Expand);
263 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000264
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000265 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
266 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
267 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
268 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
274 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f64 , Expand);
277 setOperationAction(ISD::FREM , MVT::f80 , Expand);
278 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000279
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000280 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohmanfe403582010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 }
294
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000295 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
296 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297
298 // These should be promoted to a larger select which is supported.
Dan Gohman29b998f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 // X86 wants to expand cmov itself.
Dan Gohman29b998f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohmanfe403582010-04-30 18:30:26 +0000302 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohmanfe403582010-04-30 18:30:26 +0000308 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000317 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318
319 // Darwin ABI issue.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000320 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
321 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000324 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000325 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
326 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohman064403e2009-10-30 01:28:02 +0000327 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000329 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
330 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
331 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
332 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohman064403e2009-10-30 01:28:02 +0000333 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 }
335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000343 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344
Evan Cheng8d51ab32008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000347
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000350
Mon P Wang078a62d2008-05-05 19:05:59 +0000351 // Expand certain atomics
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
353 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000356
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000361
Dale Johannesenf160d802008-10-02 18:53:47 +0000362 if (!Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesenf160d802008-10-02 18:53:47 +0000370 }
371
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 // FIXME - use subtarget debug flags
373 if (!Subtarget->isTargetDarwin() &&
374 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000375 !Subtarget->isTargetCygMing()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000376 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000377 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000379 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
380 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
381 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
382 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 setExceptionPointerRegister(X86::RAX);
385 setExceptionSelectorRegister(X86::RDX);
386 } else {
387 setExceptionPointerRegister(X86::EAX);
388 setExceptionSelectorRegister(X86::EDX);
389 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000390 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
391 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000392
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000393 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000394
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000395 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000396
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000398 setOperationAction(ISD::VASTART , MVT::Other, Custom);
399 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000400 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VAARG , MVT::Other, Custom);
402 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000403 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VAARG , MVT::Other, Expand);
405 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000406 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000408 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 if (Subtarget->is64Bit())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412 if (Subtarget->isTargetCygMing())
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416
Evan Cheng0b84fe12009-02-13 22:36:38 +0000417 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000418 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000420 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
421 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422
423 // Use ANDPD to simulate FABS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FABS , MVT::f64, Custom);
425 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426
427 // Use XORP to simulate FNEG.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FNEG , MVT::f64, Custom);
429 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430
431 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
433 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434
435 // We don't support sin/cos/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FSIN , MVT::f64, Expand);
437 setOperationAction(ISD::FCOS , MVT::f64, Expand);
438 setOperationAction(ISD::FSIN , MVT::f32, Expand);
439 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440
441 // Expand FP immediates into loads from the stack, except for the special
442 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000443 addLegalFPImmediate(APFloat(+0.0)); // xorpd
444 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Cheng0b84fe12009-02-13 22:36:38 +0000445 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000446 // Use SSE for f32, x87 for f64.
447 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000448 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
449 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000450
451 // Use ANDPS to simulate FABS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000452 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000453
454 // Use XORP to simulate FNEG.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000455 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000456
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000457 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000458
459 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
461 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000462
463 // We don't support sin/cos/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FSIN , MVT::f32, Expand);
465 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000466
Nate Begemane2ba64f2008-02-14 08:57:00 +0000467 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000468 addLegalFPImmediate(APFloat(+0.0f)); // xorps
469 addLegalFPImmediate(APFloat(+0.0)); // FLD0
470 addLegalFPImmediate(APFloat(+1.0)); // FLD1
471 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
472 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
473
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000474 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
476 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000477 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000478 } else if (!UseSoftFloat) {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000479 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 // Set up the FP register classes.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000481 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
482 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000484 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
485 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
486 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
487 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000488
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000493 addLegalFPImmediate(APFloat(+0.0)); // FLD0
494 addLegalFPImmediate(APFloat(+1.0)); // FLD1
495 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
496 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000497 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 }
502
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000503 // Long double always uses X87.
Evan Chenge738dc32009-03-26 23:06:32 +0000504 if (!UseSoftFloat) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000505 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
506 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000508 {
509 bool ignored;
510 APFloat TmpFlt(+0.0);
511 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
512 &ignored);
513 addLegalFPImmediate(TmpFlt); // FLD0
514 TmpFlt.changeSign();
515 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
516 APFloat TmpFlt2(+1.0);
517 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt2); // FLD1
520 TmpFlt2.changeSign();
521 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
522 }
Scott Michel91099d62009-02-17 22:15:04 +0000523
Evan Cheng0b84fe12009-02-13 22:36:38 +0000524 if (!UnsafeFPMath) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000525 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
526 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000527 }
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000528 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000529
Dan Gohman2f7b1982007-10-11 23:21:31 +0000530 // Always use a library call for pow.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
533 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000534
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FLOG, MVT::f80, Expand);
536 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
537 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
538 setOperationAction(ISD::FEXP, MVT::f80, Expand);
539 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000540
Mon P Wanga5a239f2008-11-06 05:31:54 +0000541 // First set operation action for all vector types to either promote
Mon P Wang1448aad2008-10-30 08:01:45 +0000542 // (for widening) or expand (for scalarization). Then we will selectively
543 // turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000544 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
545 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
546 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
561 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
562 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman9d501bd2009-12-11 21:31:27 +0000594 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohmanc6cfdd32009-12-14 23:40:38 +0000595 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
599 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
600 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
601 setTruncStoreAction((MVT::SimpleValueType)VT,
602 (MVT::SimpleValueType)InnerVT, Expand);
603 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
604 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
605 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 }
607
Evan Cheng0b84fe12009-02-13 22:36:38 +0000608 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
609 // with -msoft-float, disable use of MMX as well.
Evan Chenge738dc32009-03-26 23:06:32 +0000610 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen9413edc2010-04-20 22:34:09 +0000611 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
612 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
613 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
614 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false);
615 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000617 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
618 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
619 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
620 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000622 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
623 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
624 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
625 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000627 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
628 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000630 setOperationAction(ISD::AND, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::AND, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::AND, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000638 setOperationAction(ISD::OR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::OR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::OR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000646 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000654 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
655 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
656 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
657 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
658 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000664 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
665 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000669
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000670 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000675 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000679
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang83edba52008-12-12 01:25:51 +0000681
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesenda2f3542010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2f32, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 }
698
Evan Chenge738dc32009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 }
715
Evan Chenge738dc32009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Cheng0b84fe12009-02-13 22:36:38 +0000718
Bill Wendling042eda32009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000747
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753
Mon P Wanga8ff0dd2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000765 continue;
David Greenea5acb6e2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 }
Bill Wendling042eda32009-03-11 22:30:01 +0000776
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendling042eda32009-03-11 22:30:01 +0000783
Nate Begeman4294c1f2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000787 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788
789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersonac9de032009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greenea5acb6e2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
795 if (!VT.is128BitVector()) {
796 continue;
797 }
Eric Christopher00b717d2010-03-30 01:04:59 +0000798
Owen Andersona0c69eb2009-08-10 20:46:15 +0000799 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000801 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000803 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000805 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersona0c69eb2009-08-10 20:46:15 +0000807 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809 }
810
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000811 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000812
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 // Custom lower v2i64 and v2f64 selects.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000814 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
815 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
816 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
817 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michel91099d62009-02-17 22:15:04 +0000818
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
820 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedmanc0521fb2009-06-06 03:57:58 +0000821 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedmanc0521fb2009-06-06 03:57:58 +0000824 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 }
Evan Cheng0b84fe12009-02-13 22:36:38 +0000826
Nate Begemand77e59e2008-02-11 04:19:36 +0000827 if (Subtarget->hasSSE41()) {
Dale Johannesen9bb23492010-05-27 20:12:41 +0000828 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
829 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
830 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
831 setOperationAction(ISD::FRINT, MVT::f32, Legal);
832 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
833 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
834 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
835 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
836 setOperationAction(ISD::FRINT, MVT::f64, Legal);
837 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
838
Nate Begemand77e59e2008-02-11 04:19:36 +0000839 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000840 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000841
842 // i8 and i16 vectors are custom , because the source register and source
843 // source memory operand types are not the same width. f32 vectors are
844 // custom since the immediate controlling the insert encodes additional
845 // information.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000850
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000855
856 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000859 }
860 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861
Nate Begeman03605a02008-07-17 16:51:19 +0000862 if (Subtarget->hasSSE42()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000863 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000864 }
Scott Michel91099d62009-02-17 22:15:04 +0000865
David Greenea5acb6e2009-06-29 16:47:10 +0000866 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000867 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
870 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greeneed1b3db2009-06-29 22:50:51 +0000871
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000872 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
875 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
876 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
877 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
878 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
879 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
880 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
881 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
882 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
883 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
884 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
886 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000887
888 // Operations to consider commented out -v16i16 v32i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000889 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
890 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
891 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
892 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
893 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
894 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
895 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
896 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
897 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
898 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
899 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
900 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
901 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
902 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000903
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000904 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
906 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
907 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000908
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
910 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
911 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
913 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000914
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
916 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
918 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
919 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
920 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greenea5acb6e2009-06-29 16:47:10 +0000921
922#if 0
923 // Not sure we want to do this since there are no 256-bit integer
924 // operations in AVX
925
926 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
927 // This includes 256-bit vectors
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000928 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
929 EVT VT = (MVT::SimpleValueType)i;
David Greenea5acb6e2009-06-29 16:47:10 +0000930
931 // Do not attempt to custom lower non-power-of-2 vectors
932 if (!isPowerOf2_32(VT.getVectorNumElements()))
933 continue;
934
935 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
936 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
938 }
939
940 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000941 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopher3d82bbd2009-08-27 18:07:15 +0000943 }
David Greenea5acb6e2009-06-29 16:47:10 +0000944#endif
945
946#if 0
947 // Not sure we want to do this since there are no 256-bit integer
948 // operations in AVX
949
950 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
951 // Including 256-bit vectors
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000952 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
953 EVT VT = (MVT::SimpleValueType)i;
David Greenea5acb6e2009-06-29 16:47:10 +0000954
955 if (!VT.is256BitVector()) {
956 continue;
957 }
958 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000960 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000962 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000964 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000966 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greenea5acb6e2009-06-29 16:47:10 +0000968 }
969
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000970 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greenea5acb6e2009-06-29 16:47:10 +0000971#endif
972 }
973
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974 // We want to custom lower some of our intrinsics.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000975 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976
Bill Wendling7e04be62008-12-09 22:08:41 +0000977 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000979 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000981 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman428d15f2010-06-02 19:13:40 +0000983
Eli Friedman5d05f9b2010-06-02 19:35:46 +0000984 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
985 // handle type legalization for these operations here.
Dan Gohman428d15f2010-06-02 19:13:40 +0000986 //
Eli Friedman5d05f9b2010-06-02 19:35:46 +0000987 // FIXME: We really should do custom legalization for addition and
988 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
989 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmand2916962010-06-02 00:27:18 +0000990 if (Subtarget->is64Bit()) {
991 setOperationAction(ISD::SADDO, MVT::i64, Custom);
992 setOperationAction(ISD::UADDO, MVT::i64, Custom);
993 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
994 setOperationAction(ISD::USUBO, MVT::i64, Custom);
995 setOperationAction(ISD::SMULO, MVT::i64, Custom);
996 }
Bill Wendling4c134df2008-11-24 19:21:46 +0000997
Evan Cheng9c215602009-03-31 19:38:51 +0000998 if (!Subtarget->is64Bit()) {
999 // These libcalls are not available in 32-bit.
1000 setLibcallName(RTLIB::SHL_I128, 0);
1001 setLibcallName(RTLIB::SRL_I128, 0);
1002 setLibcallName(RTLIB::SRA_I128, 0);
1003 }
1004
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 // We have target-specific dag combine patterns for the following nodes:
1006 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohmanb115d052010-03-15 23:23:03 +00001007 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chenge9b9c672008-05-09 21:53:03 +00001008 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 setTargetDAGCombine(ISD::SELECT);
sampo025b75c2009-01-26 00:52:55 +00001010 setTargetDAGCombine(ISD::SHL);
1011 setTargetDAGCombine(ISD::SRA);
1012 setTargetDAGCombine(ISD::SRL);
Evan Cheng10957b82010-01-04 21:22:48 +00001013 setTargetDAGCombine(ISD::OR);
Chris Lattnerce84ae42008-02-22 02:09:43 +00001014 setTargetDAGCombine(ISD::STORE);
Owen Anderson58155b22009-06-29 18:04:45 +00001015 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Chengedeb1692009-12-16 00:53:11 +00001016 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng04ecee12009-03-28 05:57:29 +00001017 if (Subtarget->is64Bit())
1018 setTargetDAGCombine(ISD::MUL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019
1020 computeRegisterProperties();
1021
1022 // FIXME: These should be based on subtarget info. Plus, the values should
1023 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +00001024 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng0b592c02010-04-01 06:04:33 +00001025 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman97fab242008-06-30 21:00:56 +00001026 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Cheng45c1edb2008-02-28 00:43:03 +00001027 setPrefLoopAlignment(16);
Evan Cheng79566822009-05-13 21:42:09 +00001028 benefitFromCodePlacementOpt = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029}
1030
Scott Michel502151f2008-03-10 15:42:14 +00001031
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001032MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1033 return MVT::i8;
Scott Michel502151f2008-03-10 15:42:14 +00001034}
1035
1036
Evan Cheng5a67b812008-01-23 23:17:41 +00001037/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1038/// the desired ByVal argument alignment.
1039static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1040 if (MaxAlign == 16)
1041 return;
1042 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1043 if (VTy->getBitWidth() == 128)
1044 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +00001045 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1046 unsigned EltAlign = 0;
1047 getMaxByValAlign(ATy->getElementType(), EltAlign);
1048 if (EltAlign > MaxAlign)
1049 MaxAlign = EltAlign;
1050 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1051 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1052 unsigned EltAlign = 0;
1053 getMaxByValAlign(STy->getElementType(i), EltAlign);
1054 if (EltAlign > MaxAlign)
1055 MaxAlign = EltAlign;
1056 if (MaxAlign == 16)
1057 break;
1058 }
1059 }
1060 return;
1061}
1062
1063/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1064/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +00001065/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1066/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +00001067unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00001068 if (Subtarget->is64Bit()) {
1069 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001070 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00001071 if (TyAlign > 8)
1072 return TyAlign;
1073 return 8;
1074 }
1075
Evan Cheng5a67b812008-01-23 23:17:41 +00001076 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +00001077 if (Subtarget->hasSSE1())
1078 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +00001079 return Align;
1080}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081
Evan Cheng8c590372008-05-15 08:39:06 +00001082/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng63716482010-04-08 07:37:57 +00001083/// and store operations as a result of memset, memcpy, and memmove
1084/// lowering. If DstAlign is zero that means it's safe to destination
1085/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1086/// means there isn't a need to check it against alignment requirement,
1087/// probably because the source does not need to be loaded. If
1088/// 'NonScalarIntSafe' is true, that means it's safe to return a
1089/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1090/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1091/// constant so it does not need to be loaded.
Dan Gohman73ef7112010-04-16 20:11:05 +00001092/// It returns EVT::Other if the type should be determined using generic
1093/// target-independent logic.
Owen Andersonac9de032009-08-10 22:56:29 +00001094EVT
Evan Cheng0b592c02010-04-01 06:04:33 +00001095X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1096 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng52ff54e2010-04-02 19:36:14 +00001097 bool NonScalarIntSafe,
Evan Cheng63716482010-04-08 07:37:57 +00001098 bool MemcpyStrSrc,
Dan Gohman73ef7112010-04-16 20:11:05 +00001099 MachineFunction &MF) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001100 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1101 // linux. This is because the stack realignment code can't handle certain
1102 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman73ef7112010-04-16 20:11:05 +00001103 const Function *F = MF.getFunction();
Evan Cheng52ff54e2010-04-02 19:36:14 +00001104 if (NonScalarIntSafe &&
1105 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng0b592c02010-04-01 06:04:33 +00001106 if (Size >= 16 &&
1107 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthd2bb6712010-04-02 01:31:24 +00001108 ((DstAlign == 0 || DstAlign >= 16) &&
1109 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng0b592c02010-04-01 06:04:33 +00001110 Subtarget->getStackAlignment() >= 16) {
1111 if (Subtarget->hasSSE2())
1112 return MVT::v4i32;
Evan Cheng52ff54e2010-04-02 19:36:14 +00001113 if (Subtarget->hasSSE1())
Evan Cheng0b592c02010-04-01 06:04:33 +00001114 return MVT::v4f32;
Evan Cheng63716482010-04-08 07:37:57 +00001115 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng281d37e2010-04-01 20:27:45 +00001116 !Subtarget->is64Bit() &&
Evan Cheng0b592c02010-04-01 06:04:33 +00001117 Subtarget->getStackAlignment() >= 8 &&
Evan Cheng63716482010-04-08 07:37:57 +00001118 Subtarget->hasSSE2()) {
1119 // Do not use f64 to lower memcpy if source is string constant. It's
1120 // better to use i32 to avoid the loads.
Evan Cheng0b592c02010-04-01 06:04:33 +00001121 return MVT::f64;
Evan Cheng63716482010-04-08 07:37:57 +00001122 }
Chris Lattnerf0bf1062008-10-28 05:49:35 +00001123 }
Evan Cheng8c590372008-05-15 08:39:06 +00001124 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001125 return MVT::i64;
1126 return MVT::i32;
Evan Cheng8c590372008-05-15 08:39:06 +00001127}
1128
Chris Lattner25525cd2010-01-25 23:38:14 +00001129/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1130/// current function. The returned value is a member of the
1131/// MachineJumpTableInfo::JTEntryKind enum.
1132unsigned X86TargetLowering::getJumpTableEncoding() const {
1133 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1134 // symbol.
1135 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1136 Subtarget->isPICStyleGOT())
Chris Lattner82411c42010-01-26 05:02:42 +00001137 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner25525cd2010-01-25 23:38:14 +00001138
1139 // Otherwise, use the normal jump table encoding heuristics.
1140 return TargetLowering::getJumpTableEncoding();
1141}
1142
Chris Lattner541d8902010-01-26 06:28:43 +00001143/// getPICBaseSymbol - Return the X86-32 PIC base.
1144MCSymbol *
1145X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1146 MCContext &Ctx) const {
1147 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner3b197832010-03-30 18:10:53 +00001148 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1149 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner541d8902010-01-26 06:28:43 +00001150}
1151
1152
Chris Lattner82411c42010-01-26 05:02:42 +00001153const MCExpr *
1154X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1155 const MachineBasicBlock *MBB,
1156 unsigned uid,MCContext &Ctx) const{
1157 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1158 Subtarget->isPICStyleGOT());
1159 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1160 // entries.
Daniel Dunbarbb6c3dc2010-03-15 23:51:06 +00001161 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1162 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattner82411c42010-01-26 05:02:42 +00001163}
1164
Evan Cheng6fb06762007-11-09 01:32:10 +00001165/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1166/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +00001167SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner541d8902010-01-26 06:28:43 +00001168 SelectionDAG &DAG) const {
Chris Lattneraa7c6d22009-07-09 03:15:51 +00001169 if (!Subtarget->is64Bit())
Dale Johannesen24dd9a52009-02-07 00:55:49 +00001170 // This doesn't have DebugLoc associated with it, but is not really the
1171 // same as a Register.
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001172 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +00001173 return Table;
1174}
1175
Chris Lattner541d8902010-01-26 06:28:43 +00001176/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1177/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1178/// MCExpr.
1179const MCExpr *X86TargetLowering::
1180getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1181 MCContext &Ctx) const {
1182 // X86-64 uses RIP relative addressing based on the jump table label.
1183 if (Subtarget->isPICStyleRIPRel())
1184 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1185
1186 // Otherwise, the reference is relative to the PIC base.
1187 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1188}
1189
Bill Wendling045f2632009-07-01 18:50:55 +00001190/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +00001191unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman4f6b95c2009-08-18 00:20:06 +00001192 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling25a8ae32009-06-30 22:38:32 +00001193}
1194
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195//===----------------------------------------------------------------------===//
1196// Return Value Calling Convention Implementation
1197//===----------------------------------------------------------------------===//
1198
1199#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001200
Kenneth Uildriks87d04262009-11-07 02:11:54 +00001201bool
1202X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1203 const SmallVectorImpl<EVT> &OutTys,
1204 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001205 SelectionDAG &DAG) const {
Kenneth Uildriks87d04262009-11-07 02:11:54 +00001206 SmallVector<CCValAssign, 16> RVLocs;
1207 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1208 RVLocs, *DAG.getContext());
1209 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1210}
1211
Dan Gohman9178de12009-08-05 01:29:28 +00001212SDValue
1213X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001214 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001215 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001216 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohmand80404c2010-04-17 14:41:14 +00001217 MachineFunction &MF = DAG.getMachineFunction();
1218 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michel91099d62009-02-17 22:15:04 +00001219
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001221 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1222 RVLocs, *DAG.getContext());
1223 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +00001224
Evan Chengcf840d52010-02-04 02:40:39 +00001225 // Add the regs to the liveout set for the function.
1226 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1227 for (unsigned i = 0; i != RVLocs.size(); ++i)
1228 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1229 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michel91099d62009-02-17 22:15:04 +00001230
Dan Gohman8181bd12008-07-27 21:46:04 +00001231 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001232
Dan Gohman8181bd12008-07-27 21:46:04 +00001233 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +00001234 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1235 // Operand #1 = Bytes To Pop
Dan Gohmand80404c2010-04-17 14:41:14 +00001236 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1237 MVT::i16));
Scott Michel91099d62009-02-17 22:15:04 +00001238
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001240 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1241 CCValAssign &VA = RVLocs[i];
1242 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman9178de12009-08-05 01:29:28 +00001243 SDValue ValToCopy = Outs[i].Val;
Scott Michel91099d62009-02-17 22:15:04 +00001244
Chris Lattnerb56cc342008-03-11 03:23:40 +00001245 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1246 // the RET instruction and handled by the FP Stackifier.
Dan Gohman6c4be722009-02-04 17:28:58 +00001247 if (VA.getLocReg() == X86::ST0 ||
1248 VA.getLocReg() == X86::ST1) {
Chris Lattnerb56cc342008-03-11 03:23:40 +00001249 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1250 // change the value to the FP stack register class.
Dan Gohman6c4be722009-02-04 17:28:58 +00001251 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001252 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattnerb56cc342008-03-11 03:23:40 +00001253 RetOps.push_back(ValToCopy);
1254 // Don't emit a copytoreg.
1255 continue;
1256 }
Dale Johannesena585daf2008-06-24 22:01:44 +00001257
Evan Chengef356282009-02-23 09:03:22 +00001258 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1259 // which is returned in RAX / RDX.
Evan Chenge8db6e02009-02-22 08:05:12 +00001260 if (Subtarget->is64Bit()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001261 EVT ValVT = ValToCopy.getValueType();
Evan Chengef356282009-02-23 09:03:22 +00001262 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001263 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001264 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001265 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Chengef356282009-02-23 09:03:22 +00001266 }
Evan Chenge8db6e02009-02-22 08:05:12 +00001267 }
1268
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001269 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270 Flag = Chain.getValue(1);
1271 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001272
1273 // The x86-64 ABI for returning structs by value requires that we copy
1274 // the sret argument into %rax for the return. We saved the argument into
1275 // a virtual register in the entry block, so now we copy the value out
1276 // and into %rax.
1277 if (Subtarget->is64Bit() &&
1278 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1279 MachineFunction &MF = DAG.getMachineFunction();
1280 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1281 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xu16984082010-05-26 08:10:02 +00001282 assert(Reg &&
1283 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001284 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001285
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001286 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001287 Flag = Chain.getValue(1);
Dan Gohman1c738f52009-10-12 16:36:12 +00001288
1289 // RAX now acts like a return value.
Evan Chengcf840d52010-02-04 02:40:39 +00001290 MRI.addLiveOut(X86::RAX);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001291 }
Scott Michel91099d62009-02-17 22:15:04 +00001292
Chris Lattnerb56cc342008-03-11 03:23:40 +00001293 RetOps[0] = Chain; // Update chain.
1294
1295 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +00001296 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +00001297 RetOps.push_back(Flag);
Scott Michel91099d62009-02-17 22:15:04 +00001298
1299 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001300 MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301}
1302
Dan Gohman9178de12009-08-05 01:29:28 +00001303/// LowerCallResult - Lower the result values of a call into the
1304/// appropriate copies out of appropriate physical registers.
1305///
1306SDValue
1307X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001308 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001309 const SmallVectorImpl<ISD::InputArg> &Ins,
1310 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001311 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 // Assign locations to each value returned by this call.
1314 SmallVector<CCValAssign, 16> RVLocs;
Edwin Törökaf8e1332009-02-01 18:15:56 +00001315 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman9178de12009-08-05 01:29:28 +00001316 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Anderson175b6542009-07-22 00:24:57 +00001317 RVLocs, *DAG.getContext());
Dan Gohman9178de12009-08-05 01:29:28 +00001318 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michel91099d62009-02-17 22:15:04 +00001319
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001321 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman6c4be722009-02-04 17:28:58 +00001322 CCValAssign &VA = RVLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00001323 EVT CopyVT = VA.getValVT();
Scott Michel91099d62009-02-17 22:15:04 +00001324
Edwin Törökaf8e1332009-02-01 18:15:56 +00001325 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001326 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman9178de12009-08-05 01:29:28 +00001327 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner8316f2d2010-04-07 22:58:41 +00001328 report_fatal_error("SSE register return with SSE disabled");
Edwin Törökaf8e1332009-02-01 18:15:56 +00001329 }
1330
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001331 // If this is a call to a function that returns an fp value on the floating
1332 // point stack, but where we prefer to use the value in xmm registers, copy
1333 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman6c4be722009-02-04 17:28:58 +00001334 if ((VA.getLocReg() == X86::ST0 ||
1335 VA.getLocReg() == X86::ST1) &&
1336 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001337 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001338 }
Scott Michel91099d62009-02-17 22:15:04 +00001339
Evan Cheng9cc600e2009-02-20 20:43:02 +00001340 SDValue Val;
1341 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Chengef356282009-02-23 09:03:22 +00001342 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1343 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1344 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001345 MVT::v2i64, InFlag).getValue(1);
Evan Chengef356282009-02-23 09:03:22 +00001346 Val = Chain.getValue(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001347 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1348 Val, DAG.getConstant(0, MVT::i64));
Evan Chengef356282009-02-23 09:03:22 +00001349 } else {
1350 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001351 MVT::i64, InFlag).getValue(1);
Evan Chengef356282009-02-23 09:03:22 +00001352 Val = Chain.getValue(0);
1353 }
Evan Cheng9cc600e2009-02-20 20:43:02 +00001354 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1355 } else {
1356 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1357 CopyVT, InFlag).getValue(1);
1358 Val = Chain.getValue(0);
1359 }
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001360 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001361
Dan Gohman6c4be722009-02-04 17:28:58 +00001362 if (CopyVT != VA.getValVT()) {
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001363 // Round the F80 the right size, which also moves to the appropriate xmm
1364 // register.
Dan Gohman6c4be722009-02-04 17:28:58 +00001365 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001366 // This truncation won't change the value.
1367 DAG.getIntPtrConstant(1));
1368 }
Scott Michel91099d62009-02-17 22:15:04 +00001369
Dan Gohman9178de12009-08-05 01:29:28 +00001370 InVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371 }
Duncan Sands698842f2008-07-02 17:40:58 +00001372
Dan Gohman9178de12009-08-05 01:29:28 +00001373 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374}
1375
1376
1377//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001378// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379//===----------------------------------------------------------------------===//
1380// StdCall calling convention seems to be standard for many Windows' API
1381// routines and around. It differs from C calling convention just a little:
1382// callee should clean up the stack, not caller. Symbols should be also
1383// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001384// For info on fast calling convention see Fast Calling Convention (tail call)
1385// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386
Dan Gohman9178de12009-08-05 01:29:28 +00001387/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001388/// semantics.
Dan Gohman9178de12009-08-05 01:29:28 +00001389static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1390 if (Outs.empty())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001391 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001392
Dan Gohman9178de12009-08-05 01:29:28 +00001393 return Outs[0].Flags.isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001394}
1395
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001396/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001397/// return semantics.
Dan Gohman9178de12009-08-05 01:29:28 +00001398static bool
1399ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1400 if (Ins.empty())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001401 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001402
Dan Gohman9178de12009-08-05 01:29:28 +00001403 return Ins[0].Flags.isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001404}
1405
Dan Gohman705e3f72008-09-13 01:54:27 +00001406/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1407/// given CallingConvention value.
Sandeep Patel5838baa2009-09-02 08:44:58 +00001408CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001409 if (Subtarget->is64Bit()) {
Chris Lattnerac9a9392010-03-11 00:22:57 +00001410 if (CC == CallingConv::GHC)
1411 return CC_X86_64_GHC;
1412 else if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001413 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001414 else
1415 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001416 }
1417
Gordon Henriksen18ace102008-01-05 16:56:59 +00001418 if (CC == CallingConv::X86_FastCall)
1419 return CC_X86_32_FastCall;
Anton Korobeynikove454f182010-05-16 09:08:45 +00001420 else if (CC == CallingConv::X86_ThisCall)
1421 return CC_X86_32_ThisCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001422 else if (CC == CallingConv::Fast)
1423 return CC_X86_32_FastCC;
Chris Lattnerac9a9392010-03-11 00:22:57 +00001424 else if (CC == CallingConv::GHC)
1425 return CC_X86_32_GHC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001426 else
1427 return CC_X86_32_C;
1428}
1429
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michel91099d62009-02-17 22:15:04 +00001434static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang483af3c2010-04-04 03:10:48 +00001440 /*isVolatile*/false, /*AlwaysInline=*/true,
1441 NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001442}
1443
Chris Lattnerac9a9392010-03-11 00:22:57 +00001444/// IsTailCallConvention - Return true if the calling convention is one that
1445/// supports tail call optimization.
1446static bool IsTailCallConvention(CallingConv::ID CC) {
1447 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1448}
1449
Evan Cheng6b6ed592010-01-27 00:07:07 +00001450/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1451/// a tailcall target by changing its ABI.
1452static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattnerac9a9392010-03-11 00:22:57 +00001453 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng6b6ed592010-01-27 00:07:07 +00001454}
1455
Dan Gohman9178de12009-08-05 01:29:28 +00001456SDValue
1457X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001458 CallingConv::ID CallConv,
Dan Gohman9178de12009-08-05 01:29:28 +00001459 const SmallVectorImpl<ISD::InputArg> &Ins,
1460 DebugLoc dl, SelectionDAG &DAG,
1461 const CCValAssign &VA,
1462 MachineFrameInfo *MFI,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001463 unsigned i) const {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001464 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman9178de12009-08-05 01:29:28 +00001465 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng6b6ed592010-01-27 00:07:07 +00001466 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001467 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov5e9f7e82009-08-14 18:19:10 +00001468 EVT ValVT;
1469
1470 // If value is passed by pointer we have address passed instead of the value
1471 // itself.
1472 if (VA.getLocInfo() == CCValAssign::Indirect)
1473 ValVT = VA.getLocVT();
1474 else
1475 ValVT = VA.getValVT();
Evan Cheng3e42a522008-01-10 02:24:25 +00001476
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001477 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michel91099d62009-02-17 22:15:04 +00001478 // changed with more analysis.
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001479 // In case of tail call optimization mark all arguments mutable. Since they
1480 // could be overwritten by lowering of arguments in case of a tail call.
Evan Chengf36bebc2010-02-02 23:58:13 +00001481 if (Flags.isByVal()) {
1482 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1483 VA.getLocMemOffset(), isImmutable, false);
1484 return DAG.getFrameIndex(FI, getPointerTy());
1485 } else {
1486 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1487 VA.getLocMemOffset(), isImmutable, false);
1488 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1489 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene25160362010-02-15 16:53:33 +00001490 PseudoSourceValue::getFixedStack(FI), 0,
1491 false, false, 0);
Evan Chengf36bebc2010-02-02 23:58:13 +00001492 }
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001493}
1494
Dan Gohman8181bd12008-07-27 21:46:04 +00001495SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001496X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001497 CallingConv::ID CallConv,
Dan Gohman9178de12009-08-05 01:29:28 +00001498 bool isVarArg,
1499 const SmallVectorImpl<ISD::InputArg> &Ins,
1500 DebugLoc dl,
1501 SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001502 SmallVectorImpl<SDValue> &InVals)
1503 const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001505 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michel91099d62009-02-17 22:15:04 +00001506
Gordon Henriksen18ace102008-01-05 16:56:59 +00001507 const Function* Fn = MF.getFunction();
1508 if (Fn->hasExternalLinkage() &&
1509 Subtarget->isTargetCygMing() &&
1510 Fn->getName() == "main")
1511 FuncInfo->setForceFramePointer(true);
1512
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001514 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001515 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001516
Chris Lattnerac9a9392010-03-11 00:22:57 +00001517 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1518 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001519
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 // Assign locations to all of the incoming arguments.
1521 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001522 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1523 ArgLocs, *DAG.getContext());
1524 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michel91099d62009-02-17 22:15:04 +00001525
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 unsigned LastVal = ~0U;
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001527 SDValue ArgValue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1529 CCValAssign &VA = ArgLocs[i];
1530 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1531 // places.
1532 assert(VA.getValNo() != LastVal &&
1533 "Don't support value assigned to multiple locs yet");
1534 LastVal = VA.getValNo();
Scott Michel91099d62009-02-17 22:15:04 +00001535
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 if (VA.isRegLoc()) {
Owen Andersonac9de032009-08-10 22:56:29 +00001537 EVT RegVT = VA.getLocVT();
Devang Patelf3707e82009-01-05 17:31:22 +00001538 TargetRegisterClass *RC = NULL;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001539 if (RegVT == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540 RC = X86::GR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001541 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001542 RC = X86::GR64RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001543 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001544 RC = X86::FR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001545 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001546 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001547 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001548 RC = X86::VR128RegisterClass;
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001549 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1550 RC = X86::VR64RegisterClass;
1551 else
Edwin Törökbd448e32009-07-14 16:55:14 +00001552 llvm_unreachable("Unknown argument type!");
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001553
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001554 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman9178de12009-08-05 01:29:28 +00001555 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michel91099d62009-02-17 22:15:04 +00001556
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1558 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1559 // right size.
1560 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001561 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 DAG.getValueType(VA.getValVT()));
1563 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesence0805b2009-02-03 19:33:06 +00001564 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001565 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001566 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikova6ad5be2009-08-03 08:14:14 +00001567 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michel91099d62009-02-17 22:15:04 +00001568
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001569 if (VA.isExtInLoc()) {
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001570 // Handle MMX values passed in XMM regs.
1571 if (RegVT.isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001572 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1573 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001574 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1575 } else
1576 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Chengad6980b2008-04-25 20:13:28 +00001577 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 } else {
1579 assert(VA.isMemLoc());
Dan Gohman9178de12009-08-05 01:29:28 +00001580 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001581 }
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001582
1583 // If value is passed via pointer - do a load.
1584 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene25160362010-02-15 16:53:33 +00001585 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1586 false, false, 0);
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001587
Dan Gohman9178de12009-08-05 01:29:28 +00001588 InVals.push_back(ArgValue);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001590
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001591 // The x86-64 ABI for returning structs by value requires that we copy
1592 // the sret argument into %rax for the return. Save the argument into
1593 // a virtual register so that we can access it from the return points.
Dan Gohmanc21d06a2009-08-01 19:14:37 +00001594 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001595 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1596 unsigned Reg = FuncInfo->getSRetReturnReg();
1597 if (!Reg) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001598 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001599 FuncInfo->setSRetReturnReg(Reg);
1600 }
Dan Gohman9178de12009-08-05 01:29:28 +00001601 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001602 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001603 }
1604
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001605 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng6b6ed592010-01-27 00:07:07 +00001606 // Align stack specially for tail calls.
1607 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001608 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001609
1610 // If the function takes variable number of arguments, make a frame index for
1611 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001612 if (isVarArg) {
Anton Korobeynikove454f182010-05-16 09:08:45 +00001613 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1614 CallConv != CallingConv::X86_ThisCall)) {
Dan Gohmand80404c2010-04-17 14:41:14 +00001615 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1616 true, false));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001617 }
1618 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001619 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1620
1621 // FIXME: We should really autogenerate these arrays
1622 static const unsigned GPR64ArgRegsWin64[] = {
1623 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001624 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001625 static const unsigned XMMArgRegsWin64[] = {
1626 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1627 };
1628 static const unsigned GPR64ArgRegs64Bit[] = {
1629 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1630 };
1631 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001632 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1633 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1634 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001635 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1636
1637 if (IsWin64) {
1638 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1639 GPR64ArgRegs = GPR64ArgRegsWin64;
1640 XMMArgRegs = XMMArgRegsWin64;
1641 } else {
1642 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1643 GPR64ArgRegs = GPR64ArgRegs64Bit;
1644 XMMArgRegs = XMMArgRegs64Bit;
1645 }
1646 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1647 TotalNumIntRegs);
1648 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1649 TotalNumXMMRegs);
1650
Devang Patelc386c842009-06-05 21:57:13 +00001651 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Cheng0b84fe12009-02-13 22:36:38 +00001652 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Edwin Törökaf8e1332009-02-01 18:15:56 +00001653 "SSE register cannot be used when SSE is disabled!");
Devang Patelc386c842009-06-05 21:57:13 +00001654 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Cheng0b84fe12009-02-13 22:36:38 +00001655 "SSE register cannot be used when SSE is disabled!");
Devang Patelc386c842009-06-05 21:57:13 +00001656 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Edwin Törökaf8e1332009-02-01 18:15:56 +00001657 // Kernel mode asks for SSE to be disabled, so don't push them
1658 // on the stack.
1659 TotalNumXMMRegs = 0;
Bill Wendling042eda32009-03-11 22:30:01 +00001660
Gordon Henriksen18ace102008-01-05 16:56:59 +00001661 // For X86-64, if there are vararg parameters that are passed via
1662 // registers, then we must store them to their spots on the stack so they
1663 // may be loaded by deferencing the result of va_next.
Dan Gohmand80404c2010-04-17 14:41:14 +00001664 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1665 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1666 FuncInfo->setRegSaveFrameIndex(
1667 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1668 false));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001669
Gordon Henriksen18ace102008-01-05 16:56:59 +00001670 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001671 SmallVector<SDValue, 8> MemOps;
Dan Gohmand80404c2010-04-17 14:41:14 +00001672 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1673 getPointerTy());
1674 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001675 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohman34228bf2009-08-15 01:38:56 +00001676 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1677 DAG.getIntPtrConstant(Offset));
Bob Wilsonb6737aa2009-04-20 18:36:57 +00001678 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1679 X86::GR64RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001680 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman8181bd12008-07-27 21:46:04 +00001681 SDValue Store =
Dale Johannesence0805b2009-02-03 19:33:06 +00001682 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmand80404c2010-04-17 14:41:14 +00001683 PseudoSourceValue::getFixedStack(
1684 FuncInfo->getRegSaveFrameIndex()),
David Greene25160362010-02-15 16:53:33 +00001685 Offset, false, false, 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001686 MemOps.push_back(Store);
Dan Gohman34228bf2009-08-15 01:38:56 +00001687 Offset += 8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001688 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001689
Dan Gohmanb9f06832009-08-16 21:24:25 +00001690 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1691 // Now store the XMM (fp + vector) parameter registers.
1692 SmallVector<SDValue, 11> SaveXMMOps;
1693 SaveXMMOps.push_back(Chain);
Dan Gohman34228bf2009-08-15 01:38:56 +00001694
Dan Gohmanb9f06832009-08-16 21:24:25 +00001695 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1696 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1697 SaveXMMOps.push_back(ALVal);
Dan Gohman34228bf2009-08-15 01:38:56 +00001698
Dan Gohmand80404c2010-04-17 14:41:14 +00001699 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1700 FuncInfo->getRegSaveFrameIndex()));
1701 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1702 FuncInfo->getVarArgsFPOffset()));
Dan Gohman34228bf2009-08-15 01:38:56 +00001703
Dan Gohmanb9f06832009-08-16 21:24:25 +00001704 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1705 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1706 X86::VR128RegisterClass);
1707 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1708 SaveXMMOps.push_back(Val);
1709 }
1710 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1711 MVT::Other,
1712 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001713 }
Dan Gohmanb9f06832009-08-16 21:24:25 +00001714
1715 if (!MemOps.empty())
1716 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1717 &MemOps[0], MemOps.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001718 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001719 }
Scott Michel91099d62009-02-17 22:15:04 +00001720
Gordon Henriksen18ace102008-01-05 16:56:59 +00001721 // Some CCs need callee pop.
Dan Gohman41a10c32010-05-27 18:43:40 +00001722 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohmand80404c2010-04-17 14:41:14 +00001723 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724 } else {
Dan Gohmand80404c2010-04-17 14:41:14 +00001725 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001726 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattnerac9a9392010-03-11 00:22:57 +00001727 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohmand80404c2010-04-17 14:41:14 +00001728 FuncInfo->setBytesToPopOnReturn(4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001730
Gordon Henriksen18ace102008-01-05 16:56:59 +00001731 if (!Is64Bit) {
Dan Gohmand80404c2010-04-17 14:41:14 +00001732 // RegSaveFrameIndex is X86-64 only.
1733 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikove454f182010-05-16 09:08:45 +00001734 if (CallConv == CallingConv::X86_FastCall ||
1735 CallConv == CallingConv::X86_ThisCall)
Dan Gohmand80404c2010-04-17 14:41:14 +00001736 // fastcc functions can't have varargs.
1737 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001738 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001739
Dan Gohman9178de12009-08-05 01:29:28 +00001740 return Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741}
1742
Dan Gohman8181bd12008-07-27 21:46:04 +00001743SDValue
Dan Gohman9178de12009-08-05 01:29:28 +00001744X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1745 SDValue StackPtr, SDValue Arg,
1746 DebugLoc dl, SelectionDAG &DAG,
Evan Chengbc077bf2008-01-10 00:09:10 +00001747 const CCValAssign &VA,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001748 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001749 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001750 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001751 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesence0805b2009-02-03 19:33:06 +00001752 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001753 if (Flags.isByVal()) {
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001754 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengbc077bf2008-01-10 00:09:10 +00001755 }
Dale Johannesence0805b2009-02-03 19:33:06 +00001756 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene25160362010-02-15 16:53:33 +00001757 PseudoSourceValue::getStack(), LocMemOffset,
1758 false, false, 0);
Evan Chengbc077bf2008-01-10 00:09:10 +00001759}
1760
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001761/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001762/// optimization is performed and it is required.
Scott Michel91099d62009-02-17 22:15:04 +00001763SDValue
1764X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Cheng00787d52010-01-26 19:04:47 +00001765 SDValue &OutRetAddr, SDValue Chain,
1766 bool IsTailCall, bool Is64Bit,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001767 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001768 // Adjust the Return address stack slot.
Owen Andersonac9de032009-08-10 22:56:29 +00001769 EVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001770 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00001771
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001772 // Load the "old" Return address.
David Greene25160362010-02-15 16:53:33 +00001773 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001774 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001775}
1776
1777/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1778/// optimization is performed and it is required (FPDiff!=0).
Scott Michel91099d62009-02-17 22:15:04 +00001779static SDValue
1780EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001781 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesence0805b2009-02-03 19:33:06 +00001782 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001783 // Store the return address to the appropriate stack slot.
1784 if (!FPDiff) return Chain;
1785 // Calculate the new stack slot for the return address.
1786 int SlotSize = Is64Bit ? 8 : 4;
Scott Michel91099d62009-02-17 22:15:04 +00001787 int NewReturnAddrFI =
Arnold Schwaighoferf7519522010-02-22 16:18:09 +00001788 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001789 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001790 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michel91099d62009-02-17 22:15:04 +00001791 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene25160362010-02-15 16:53:33 +00001792 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1793 false, false, 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001794 return Chain;
1795}
1796
Dan Gohman9178de12009-08-05 01:29:28 +00001797SDValue
Evan Chengff116f92010-02-02 23:55:14 +00001798X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001799 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00001800 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00001801 const SmallVectorImpl<ISD::OutputArg> &Outs,
1802 const SmallVectorImpl<ISD::InputArg> &Ins,
1803 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001804 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman9178de12009-08-05 01:29:28 +00001805 MachineFunction &MF = DAG.getMachineFunction();
1806 bool Is64Bit = Subtarget->is64Bit();
1807 bool IsStructRet = CallIsStructReturn(Outs);
Evan Chengf4919612010-02-05 02:21:12 +00001808 bool IsSibcall = false;
Dan Gohman9178de12009-08-05 01:29:28 +00001809
Evan Chengf4919612010-02-05 02:21:12 +00001810 if (isTailCall) {
Evan Cheng6b6ed592010-01-27 00:07:07 +00001811 // Check if it's really possible to do a tail call.
Evan Chengec290582010-03-15 18:54:48 +00001812 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1813 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Chengff116f92010-02-02 23:55:14 +00001814 Outs, Ins, DAG);
Evan Chengc54fa452010-02-06 03:28:46 +00001815
1816 // Sibcalls are automatically detected tailcalls which do not require
1817 // ABI changes.
Dan Gohmanea8579c2010-02-08 20:27:50 +00001818 if (!GuaranteedTailCallOpt && isTailCall)
Evan Chengf4919612010-02-05 02:21:12 +00001819 IsSibcall = true;
Evan Chengc54fa452010-02-06 03:28:46 +00001820
1821 if (isTailCall)
1822 ++NumTailCalls;
Evan Chengf4919612010-02-05 02:21:12 +00001823 }
Evan Cheng6b6ed592010-01-27 00:07:07 +00001824
Chris Lattnerac9a9392010-03-11 00:22:57 +00001825 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1826 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001827
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 // Analyze operands of the call, assigning locations to each operand.
1829 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001830 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1831 ArgLocs, *DAG.getContext());
1832 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michel91099d62009-02-17 22:15:04 +00001833
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834 // Get a count of how many bytes are to be pushed on the stack.
1835 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengc54fa452010-02-06 03:28:46 +00001836 if (IsSibcall)
Evan Chengc38381c2010-02-02 02:22:50 +00001837 // This is a sibcall. The memory operands are available in caller's
1838 // own caller's stack.
1839 NumBytes = 0;
Chris Lattnerac9a9392010-03-11 00:22:57 +00001840 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengc54fa452010-02-06 03:28:46 +00001841 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001842
Gordon Henriksen18ace102008-01-05 16:56:59 +00001843 int FPDiff = 0;
Evan Chengc54fa452010-02-06 03:28:46 +00001844 if (isTailCall && !IsSibcall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001845 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michel91099d62009-02-17 22:15:04 +00001846 unsigned NumBytesCallerPushed =
Gordon Henriksen18ace102008-01-05 16:56:59 +00001847 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1848 FPDiff = NumBytesCallerPushed - NumBytes;
1849
1850 // Set the delta of movement of the returnaddr stackslot.
1851 // But only set if delta is greater than previous delta.
1852 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1853 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1854 }
1855
Evan Chengc54fa452010-02-06 03:28:46 +00001856 if (!IsSibcall)
1857 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001858
Dan Gohman8181bd12008-07-27 21:46:04 +00001859 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001860 // Load return adress for tail calls.
Evan Chengc54fa452010-02-06 03:28:46 +00001861 if (isTailCall && FPDiff)
1862 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1863 Is64Bit, FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001864
Dan Gohman8181bd12008-07-27 21:46:04 +00001865 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1866 SmallVector<SDValue, 8> MemOpChains;
1867 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001868
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001869 // Walk the register/memloc assignments, inserting copies/loads. In the case
1870 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001871 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1872 CCValAssign &VA = ArgLocs[i];
Owen Andersonac9de032009-08-10 22:56:29 +00001873 EVT RegVT = VA.getLocVT();
Dan Gohman9178de12009-08-05 01:29:28 +00001874 SDValue Arg = Outs[i].Val;
1875 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman705e3f72008-09-13 01:54:27 +00001876 bool isByVal = Flags.isByVal();
Scott Michel91099d62009-02-17 22:15:04 +00001877
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001878 // Promote the value if needed.
1879 switch (VA.getLocInfo()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001880 default: llvm_unreachable("Unknown loc info!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001881 case CCValAssign::Full: break;
1882 case CCValAssign::SExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001883 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001884 break;
1885 case CCValAssign::ZExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001886 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001887 break;
1888 case CCValAssign::AExt:
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001889 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1890 // Special case: passing MMX values in XMM registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001891 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1892 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1893 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov8485b632009-08-03 08:13:24 +00001894 } else
1895 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1896 break;
1897 case CCValAssign::BCvt:
1898 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001899 break;
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001900 case CCValAssign::Indirect: {
1901 // Store the argument.
1902 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Cheng174e2cf2009-10-18 18:16:27 +00001903 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001904 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene25160362010-02-15 16:53:33 +00001905 PseudoSourceValue::getFixedStack(FI), 0,
1906 false, false, 0);
Anton Korobeynikov78c31602009-08-03 08:13:56 +00001907 Arg = SpillSlot;
1908 break;
1909 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001910 }
Scott Michel91099d62009-02-17 22:15:04 +00001911
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001912 if (VA.isRegLoc()) {
1913 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengc54fa452010-02-06 03:28:46 +00001914 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Chengf4919612010-02-05 02:21:12 +00001915 assert(VA.isMemLoc());
1916 if (StackPtr.getNode() == 0)
1917 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1918 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1919 dl, DAG, VA, Flags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001920 }
1921 }
Scott Michel91099d62009-02-17 22:15:04 +00001922
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923 if (!MemOpChains.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001924 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001925 &MemOpChains[0], MemOpChains.size());
1926
1927 // Build a sequence of copy-to-reg nodes chained together with token chain
1928 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001929 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001930 // Tail call byval lowering might overwrite argument registers so in case of
1931 // tail call optimization the copies to registers are lowered later.
Dan Gohman9178de12009-08-05 01:29:28 +00001932 if (!isTailCall)
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001933 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00001934 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001935 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001936 InFlag = Chain.getValue(1);
1937 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001938
Chris Lattnerf165d342009-07-09 04:24:46 +00001939 if (Subtarget->isPICStyleGOT()) {
Chris Lattner679cad52009-07-09 02:55:47 +00001940 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1941 // GOT pointer.
Dan Gohman9178de12009-08-05 01:29:28 +00001942 if (!isTailCall) {
Chris Lattner679cad52009-07-09 02:55:47 +00001943 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1944 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00001945 DebugLoc(), getPointerTy()),
Chris Lattner679cad52009-07-09 02:55:47 +00001946 InFlag);
1947 InFlag = Chain.getValue(1);
1948 } else {
1949 // If we are tail calling and generating PIC/GOT style code load the
1950 // address of the callee into ECX. The value in ecx is used as target of
1951 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1952 // for tail calls on PIC/GOT architectures. Normally we would just put the
1953 // address of GOT into ebx and then call target@PLT. But for tail calls
1954 // ebx would be restored (since ebx is callee saved) before jumping to the
1955 // target@PLT.
1956
1957 // Note: The actual moving to ECX is done further down.
1958 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1959 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1960 !G->getGlobal()->hasProtectedVisibility())
1961 Callee = LowerGlobalAddress(Callee, DAG);
1962 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner5d1f2572009-07-09 04:39:06 +00001963 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattner679cad52009-07-09 02:55:47 +00001964 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001965 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001966
Gordon Henriksen18ace102008-01-05 16:56:59 +00001967 if (Is64Bit && isVarArg) {
1968 // From AMD64 ABI document:
1969 // For calls that may call functions that use varargs or stdargs
1970 // (prototype-less calls or calls to functions containing ellipsis (...) in
1971 // the declaration) %al is used as hidden argument to specify the number
1972 // of SSE registers used. The contents of %al do not need to match exactly
1973 // the number of registers, but must be an ubound on the number of SSE
1974 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001975
1976 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001977 // Count the number of XMM registers allocated.
1978 static const unsigned XMMArgRegs[] = {
1979 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1980 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1981 };
1982 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michel91099d62009-02-17 22:15:04 +00001983 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Edwin Törökaf8e1332009-02-01 18:15:56 +00001984 && "SSE registers cannot be used when SSE is disabled");
Scott Michel91099d62009-02-17 22:15:04 +00001985
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00001986 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001987 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001988 InFlag = Chain.getValue(1);
1989 }
1990
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001991
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001992 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman9178de12009-08-05 01:29:28 +00001993 if (isTailCall) {
1994 // Force all the incoming stack arguments to be loaded from the stack
1995 // before any new outgoing arguments are stored to the stack, because the
1996 // outgoing stack slots may alias the incoming argument stack slots, and
1997 // the alias isn't otherwise explicit. This is slightly more conservative
1998 // than necessary, because it means that each store effectively depends
1999 // on every argument instead of just those arguments it would clobber.
2000 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2001
Dan Gohman8181bd12008-07-27 21:46:04 +00002002 SmallVector<SDValue, 8> MemOpChains2;
2003 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002004 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00002005 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00002006 InFlag = SDValue();
Dan Gohmanea8579c2010-02-08 20:27:50 +00002007 if (GuaranteedTailCallOpt) {
Evan Chengc38381c2010-02-02 02:22:50 +00002008 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2009 CCValAssign &VA = ArgLocs[i];
2010 if (VA.isRegLoc())
2011 continue;
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00002012 assert(VA.isMemLoc());
Dan Gohman9178de12009-08-05 01:29:28 +00002013 SDValue Arg = Outs[i].Val;
2014 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002015 // Create frame index.
2016 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00002017 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene6424ab92009-11-12 20:49:22 +00002018 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002019 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00002020
Duncan Sandsc93fae32008-03-21 09:14:45 +00002021 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00002022 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00002023 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00002024 if (StackPtr.getNode() == 0)
Scott Michel91099d62009-02-17 22:15:04 +00002025 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002026 getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00002027 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002028
Dan Gohman9178de12009-08-05 01:29:28 +00002029 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2030 ArgChain,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002031 Flags, DAG, dl));
Gordon Henriksen18ace102008-01-05 16:56:59 +00002032 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00002033 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00002034 MemOpChains2.push_back(
Dan Gohman9178de12009-08-05 01:29:28 +00002035 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene25160362010-02-15 16:53:33 +00002036 PseudoSourceValue::getFixedStack(FI), 0,
2037 false, false, 0));
Scott Michel91099d62009-02-17 22:15:04 +00002038 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00002039 }
2040 }
2041
2042 if (!MemOpChains2.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002043 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00002044 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00002045
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002046 // Copy arguments to their registers.
2047 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel91099d62009-02-17 22:15:04 +00002048 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00002049 RegsToPass[i].second, InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002050 InFlag = Chain.getValue(1);
2051 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002052 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002053
Gordon Henriksen18ace102008-01-05 16:56:59 +00002054 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00002055 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +00002056 FPDiff, dl);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002057 }
2058
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002059 bool WasGlobalOrExternal = false;
2060 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2061 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2062 // In the 64-bit large code model, we have to make all calls
2063 // through a register, since the call instruction's 32-bit
2064 // pc-relative offset may not be large enough to hold the whole
2065 // address.
2066 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2067 WasGlobalOrExternal = true;
2068 // If the callee is a GlobalAddress node (quite common, every direct call
2069 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2070 // it.
2071
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 // We should use extra load for direct calls to dllimported functions in
2073 // non-JIT mode.
Dan Gohman36c56d02010-04-15 01:51:59 +00002074 const GlobalValue *GV = G->getGlobal();
Chris Lattner180a7ee2009-07-10 05:48:03 +00002075 if (!GV->hasDLLImportLinkage()) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002076 unsigned char OpFlags = 0;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002077
Chris Lattner8e8afe42009-07-09 05:02:21 +00002078 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2079 // external symbols most go through the PLT in PIC mode. If the symbol
2080 // has hidden or protected visibility, or if it is static or local, then
2081 // we don't need to use the PLT - we can directly call it.
2082 if (Subtarget->isTargetELF() &&
2083 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner48837612009-07-09 05:27:35 +00002084 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002085 OpFlags = X86II::MO_PLT;
Chris Lattner4a948932009-07-10 20:47:30 +00002086 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner48837612009-07-09 05:27:35 +00002087 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2088 Subtarget->getDarwinVers() < 9) {
2089 // PC-relative references to external symbols should go through $stub,
2090 // unless we're building with the leopard linker or later, which
2091 // automatically synthesizes these stubs.
2092 OpFlags = X86II::MO_DARWIN_STUB;
2093 }
Chris Lattner8e8afe42009-07-09 05:02:21 +00002094
Chris Lattner48837612009-07-09 05:27:35 +00002095 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner8e8afe42009-07-09 05:02:21 +00002096 G->getOffset(), OpFlags);
2097 }
Bill Wendlingfef06052008-09-16 21:48:12 +00002098 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002099 WasGlobalOrExternal = true;
Chris Lattner8e8afe42009-07-09 05:02:21 +00002100 unsigned char OpFlags = 0;
2101
2102 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2103 // symbols should go through the PLT.
2104 if (Subtarget->isTargetELF() &&
Chris Lattner48837612009-07-09 05:27:35 +00002105 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner8e8afe42009-07-09 05:02:21 +00002106 OpFlags = X86II::MO_PLT;
Chris Lattner4a948932009-07-10 20:47:30 +00002107 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner48837612009-07-09 05:27:35 +00002108 Subtarget->getDarwinVers() < 9) {
2109 // PC-relative references to external symbols should go through $stub,
2110 // unless we're building with the leopard linker or later, which
2111 // automatically synthesizes these stubs.
2112 OpFlags = X86II::MO_DARWIN_STUB;
2113 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002114
Chris Lattner8e8afe42009-07-09 05:02:21 +00002115 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2116 OpFlags);
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +00002117 }
2118
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 // Returns a chain & a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002120 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00002121 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002122
Evan Chengc54fa452010-02-06 03:28:46 +00002123 if (!IsSibcall && isTailCall) {
Dale Johannesen9bfc0172009-02-06 23:05:02 +00002124 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2125 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002126 InFlag = Chain.getValue(1);
Gordon Henriksen18ace102008-01-05 16:56:59 +00002127 }
Scott Michel91099d62009-02-17 22:15:04 +00002128
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129 Ops.push_back(Chain);
2130 Ops.push_back(Callee);
2131
Dan Gohman9178de12009-08-05 01:29:28 +00002132 if (isTailCall)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002133 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134
Gordon Henriksen18ace102008-01-05 16:56:59 +00002135 // Add argument registers to the end of the list so that they are known live
2136 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00002137 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2138 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2139 RegsToPass[i].second.getValueType()));
Scott Michel91099d62009-02-17 22:15:04 +00002140
Evan Cheng8ba45e62008-03-18 23:36:35 +00002141 // Add an implicit use GOT pointer in EBX.
Dan Gohman9178de12009-08-05 01:29:28 +00002142 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng8ba45e62008-03-18 23:36:35 +00002143 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2144
2145 // Add an implicit use of AL for x86 vararg functions.
2146 if (Is64Bit && isVarArg)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002147 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng8ba45e62008-03-18 23:36:35 +00002148
Gabor Greif1c80d112008-08-28 21:40:38 +00002149 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002151
Dan Gohman9178de12009-08-05 01:29:28 +00002152 if (isTailCall) {
2153 // If this is the first return lowered for this function, add the regs
2154 // to the liveout set for the function.
2155 if (MF.getRegInfo().liveout_empty()) {
2156 SmallVector<CCValAssign, 16> RVLocs;
2157 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2158 *DAG.getContext());
2159 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2160 for (unsigned i = 0; i != RVLocs.size(); ++i)
2161 if (RVLocs[i].isRegLoc())
2162 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2163 }
Dan Gohman9178de12009-08-05 01:29:28 +00002164 return DAG.getNode(X86ISD::TC_RETURN, dl,
2165 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00002166 }
2167
Dale Johannesence0805b2009-02-03 19:33:06 +00002168 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002169 InFlag = Chain.getValue(1);
2170
2171 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00002172 unsigned NumBytesForCalleeToPush;
Dan Gohman41a10c32010-05-27 18:43:40 +00002173 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen18ace102008-01-05 16:56:59 +00002174 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattnerac9a9392010-03-11 00:22:57 +00002175 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmandf1a7ff2010-02-10 16:03:48 +00002176 // If this is a call to a struct-return function, the callee
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002177 // pops the hidden struct pointer, so we have to push it back.
2178 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002179 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00002180 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002181 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michel91099d62009-02-17 22:15:04 +00002182
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00002183 // Returns a flag for retval copy to use.
Evan Chengc54fa452010-02-06 03:28:46 +00002184 if (!IsSibcall) {
2185 Chain = DAG.getCALLSEQ_END(Chain,
2186 DAG.getIntPtrConstant(NumBytes, true),
2187 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2188 true),
2189 InFlag);
2190 InFlag = Chain.getValue(1);
2191 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192
2193 // Handle result values, copying them out of physregs into vregs that we
2194 // return.
Dan Gohman9178de12009-08-05 01:29:28 +00002195 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2196 Ins, dl, DAG, InVals);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197}
2198
2199
2200//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002201// Fast Calling Convention (tail call) implementation
2202//===----------------------------------------------------------------------===//
2203
2204// Like std call, callee cleans arguments, convention except that ECX is
2205// reserved for storing the tail called function address. Only 2 registers are
2206// free for argument passing (inreg). Tail call optimization is performed
2207// provided:
2208// * tailcallopt is enabled
2209// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00002210// On X86_64 architecture with GOT-style position independent code only local
2211// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00002212// To keep the stack aligned according to platform abi the function
2213// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2214// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002215// If a tail called function callee has more arguments than the caller the
2216// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00002217// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002218// original REtADDR, but before the saved framepointer or the spilled registers
2219// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2220// stack layout:
2221// arg1
2222// arg2
2223// RETADDR
Scott Michel91099d62009-02-17 22:15:04 +00002224// [ new RETADDR
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002225// move area ]
2226// (possible EBP)
2227// ESI
2228// EDI
2229// local1 ..
2230
2231/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2232/// for a 16 byte align requirement.
Dan Gohmandbb121b2010-04-17 15:26:15 +00002233unsigned
2234X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2235 SelectionDAG& DAG) const {
Evan Chengded8f902008-09-07 09:07:23 +00002236 MachineFunction &MF = DAG.getMachineFunction();
2237 const TargetMachine &TM = MF.getTarget();
2238 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2239 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michel91099d62009-02-17 22:15:04 +00002240 uint64_t AlignMask = StackAlignment - 1;
Evan Chengded8f902008-09-07 09:07:23 +00002241 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00002242 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00002243 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2244 // Number smaller than 12 so just add the difference.
2245 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2246 } else {
2247 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michel91099d62009-02-17 22:15:04 +00002248 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chengded8f902008-09-07 09:07:23 +00002249 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002250 }
Evan Chengded8f902008-09-07 09:07:23 +00002251 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002252}
2253
Evan Chengf4919612010-02-05 02:21:12 +00002254/// MatchingStackOffset - Return true if the given stack call argument is
2255/// already available in the same position (relatively) of the caller's
2256/// incoming argument stack.
2257static
2258bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2259 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2260 const X86InstrInfo *TII) {
Evan Cheng3df6bd42010-03-05 08:38:04 +00002261 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2262 int FI = INT_MAX;
Evan Chengf4919612010-02-05 02:21:12 +00002263 if (Arg.getOpcode() == ISD::CopyFromReg) {
2264 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2265 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2266 return false;
2267 MachineInstr *Def = MRI->getVRegDef(VR);
2268 if (!Def)
2269 return false;
2270 if (!Flags.isByVal()) {
2271 if (!TII->isLoadFromStackSlot(Def, FI))
2272 return false;
2273 } else {
2274 unsigned Opcode = Def->getOpcode();
2275 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2276 Def->getOperand(1).isFI()) {
2277 FI = Def->getOperand(1).getIndex();
Evan Cheng3df6bd42010-03-05 08:38:04 +00002278 Bytes = Flags.getByValSize();
Evan Chengf4919612010-02-05 02:21:12 +00002279 } else
2280 return false;
2281 }
Evan Cheng3df6bd42010-03-05 08:38:04 +00002282 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2283 if (Flags.isByVal())
2284 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng53c69cb2010-03-05 19:55:55 +00002285 // dereferenced. e.g.
Evan Cheng3df6bd42010-03-05 08:38:04 +00002286 // define @foo(%struct.X* %A) {
2287 // tail call @bar(%struct.X* byval %A)
2288 // }
Evan Chengf4919612010-02-05 02:21:12 +00002289 return false;
2290 SDValue Ptr = Ld->getBasePtr();
2291 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2292 if (!FINode)
2293 return false;
2294 FI = FINode->getIndex();
Evan Cheng3df6bd42010-03-05 08:38:04 +00002295 } else
2296 return false;
Evan Chengf4919612010-02-05 02:21:12 +00002297
Evan Cheng3df6bd42010-03-05 08:38:04 +00002298 assert(FI != INT_MAX);
Evan Chengf4919612010-02-05 02:21:12 +00002299 if (!MFI->isFixedObjectIndex(FI))
2300 return false;
Evan Cheng3df6bd42010-03-05 08:38:04 +00002301 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Chengf4919612010-02-05 02:21:12 +00002302}
2303
Dan Gohman9178de12009-08-05 01:29:28 +00002304/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2305/// for tail call optimization. Targets which want to do tail call
2306/// optimization should implement this function.
2307bool
2308X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00002309 CallingConv::ID CalleeCC,
Dan Gohman9178de12009-08-05 01:29:28 +00002310 bool isVarArg,
Evan Chengec290582010-03-15 18:54:48 +00002311 bool isCalleeStructRet,
2312 bool isCallerStructRet,
Evan Chengd82fae32010-01-27 06:25:16 +00002313 const SmallVectorImpl<ISD::OutputArg> &Outs,
2314 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman9178de12009-08-05 01:29:28 +00002315 SelectionDAG& DAG) const {
Chris Lattnerac9a9392010-03-11 00:22:57 +00002316 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengd82fae32010-01-27 06:25:16 +00002317 CalleeCC != CallingConv::C)
2318 return false;
2319
Evan Cheng3d424642010-01-29 06:45:59 +00002320 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng522dbc02010-03-26 16:26:03 +00002321 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng3d424642010-01-29 06:45:59 +00002322 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng1facdf22010-04-30 01:12:32 +00002323 CallingConv::ID CallerCC = CallerF->getCallingConv();
2324 bool CCMatch = CallerCC == CalleeCC;
2325
Dan Gohmanea8579c2010-02-08 20:27:50 +00002326 if (GuaranteedTailCallOpt) {
Evan Cheng1facdf22010-04-30 01:12:32 +00002327 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Chengca18ef22010-01-31 06:44:49 +00002328 return true;
2329 return false;
2330 }
2331
Dale Johannesen7d0d7972010-05-28 23:24:28 +00002332 // Look for obvious safe cases to perform tail call optimization that do not
2333 // require ABI changes. This is what gcc calls sibcall.
Evan Chengc38381c2010-02-02 02:22:50 +00002334
Evan Cheng522dbc02010-03-26 16:26:03 +00002335 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2336 // emit a special epilogue.
2337 if (RegInfo->needsStackRealignment(MF))
2338 return false;
2339
Evan Cheng50ed8882010-03-26 02:13:13 +00002340 // Do not sibcall optimize vararg calls unless the call site is not passing any
2341 // arguments.
2342 if (isVarArg && !Outs.empty())
Evan Chengca18ef22010-01-31 06:44:49 +00002343 return false;
2344
Evan Chengec290582010-03-15 18:54:48 +00002345 // Also avoid sibcall optimization if either caller or callee uses struct
2346 // return semantics.
2347 if (isCalleeStructRet || isCallerStructRet)
2348 return false;
2349
Evan Chengd5b29562010-03-20 02:58:15 +00002350 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2351 // Therefore if it's not used by the call it is not safe to optimize this into
2352 // a sibcall.
2353 bool Unused = false;
2354 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2355 if (!Ins[i].Used) {
2356 Unused = true;
2357 break;
2358 }
2359 }
2360 if (Unused) {
2361 SmallVector<CCValAssign, 16> RVLocs;
2362 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2363 RVLocs, *DAG.getContext());
2364 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng1facdf22010-04-30 01:12:32 +00002365 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengd5b29562010-03-20 02:58:15 +00002366 CCValAssign &VA = RVLocs[i];
2367 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2368 return false;
2369 }
2370 }
2371
Evan Cheng1facdf22010-04-30 01:12:32 +00002372 // If the calling conventions do not match, then we'd better make sure the
2373 // results are returned in the same way as what the caller expects.
2374 if (!CCMatch) {
2375 SmallVector<CCValAssign, 16> RVLocs1;
2376 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2377 RVLocs1, *DAG.getContext());
2378 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2379
2380 SmallVector<CCValAssign, 16> RVLocs2;
2381 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2382 RVLocs2, *DAG.getContext());
2383 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2384
2385 if (RVLocs1.size() != RVLocs2.size())
2386 return false;
2387 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2388 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2389 return false;
2390 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2391 return false;
2392 if (RVLocs1[i].isRegLoc()) {
2393 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2394 return false;
2395 } else {
2396 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2397 return false;
2398 }
2399 }
2400 }
2401
Evan Cheng73e1dbe2010-01-30 01:22:00 +00002402 // If the callee takes no arguments then go on to check the results of the
2403 // call.
2404 if (!Outs.empty()) {
2405 // Check if stack adjustment is needed. For now, do not do this if any
2406 // argument is passed on the stack.
2407 SmallVector<CCValAssign, 16> ArgLocs;
2408 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2409 ArgLocs, *DAG.getContext());
2410 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengc38381c2010-02-02 02:22:50 +00002411 if (CCInfo.getNextStackOffset()) {
2412 MachineFunction &MF = DAG.getMachineFunction();
2413 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2414 return false;
2415 if (Subtarget->isTargetWin64())
2416 // Win64 ABI has additional complications.
2417 return false;
2418
2419 // Check if the arguments are already laid out in the right way as
2420 // the caller's fixed stack objects.
2421 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chengf4919612010-02-05 02:21:12 +00002422 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2423 const X86InstrInfo *TII =
2424 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengc38381c2010-02-02 02:22:50 +00002425 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2426 CCValAssign &VA = ArgLocs[i];
2427 EVT RegVT = VA.getLocVT();
2428 SDValue Arg = Outs[i].Val;
2429 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengc38381c2010-02-02 02:22:50 +00002430 if (VA.getLocInfo() == CCValAssign::Indirect)
2431 return false;
2432 if (!VA.isRegLoc()) {
Evan Chengf4919612010-02-05 02:21:12 +00002433 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2434 MFI, MRI, TII))
Evan Chengc38381c2010-02-02 02:22:50 +00002435 return false;
2436 }
2437 }
2438 }
Evan Chengaca4d8d2010-05-29 01:35:22 +00002439
2440 // If the tailcall address may be in a register, then make sure it's
2441 // possible to register allocate for it. In 32-bit, the call address can
2442 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2443 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2444 // RDI, R8, R9, R11.
2445 if (!isa<GlobalAddressSDNode>(Callee) &&
2446 !isa<ExternalSymbolSDNode>(Callee)) {
2447 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2448 unsigned NumInRegs = 0;
2449 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2450 CCValAssign &VA = ArgLocs[i];
2451 if (VA.isRegLoc()) {
2452 if (++NumInRegs == Limit)
2453 return false;
2454 }
2455 }
2456 }
Evan Cheng73e1dbe2010-01-30 01:22:00 +00002457 }
Evan Chengd82fae32010-01-27 06:25:16 +00002458
Evan Cheng411c0522010-02-03 03:28:02 +00002459 return true;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002460}
2461
Dan Gohmanca4857a2008-09-03 23:12:08 +00002462FastISel *
Chris Lattnerbc491002010-04-05 06:05:26 +00002463X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Cheng00787d52010-01-26 19:04:47 +00002464 DenseMap<const Value *, unsigned> &vm,
2465 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanc603a5e2010-04-22 20:46:50 +00002466 DenseMap<const AllocaInst *, int> &am,
2467 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohman9dd43582008-10-14 23:54:11 +00002468#ifndef NDEBUG
Dan Gohman68cd2d92010-04-14 19:53:31 +00002469 , SmallSet<const Instruction *, 8> &cil
Dan Gohman9dd43582008-10-14 23:54:11 +00002470#endif
Dan Gohmandbb121b2010-04-17 15:26:15 +00002471 ) const {
Dan Gohmanc603a5e2010-04-22 20:46:50 +00002472 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohman9dd43582008-10-14 23:54:11 +00002473#ifndef NDEBUG
2474 , cil
2475#endif
2476 );
Dan Gohman97805ee2008-08-19 21:32:53 +00002477}
2478
2479
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002480//===----------------------------------------------------------------------===//
2481// Other Lowering Hooks
2482//===----------------------------------------------------------------------===//
2483
2484
Dan Gohmandbb121b2010-04-17 15:26:15 +00002485SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikove844e472007-08-15 17:12:32 +00002486 MachineFunction &MF = DAG.getMachineFunction();
2487 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2488 int ReturnAddrIndex = FuncInfo->getRAIndex();
2489
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002490 if (ReturnAddrIndex == 0) {
2491 // Set up a frame object for the return address.
Bill Wendling6ddc87b2009-01-16 19:25:27 +00002492 uint64_t SlotSize = TD->getPointerSize();
David Greene6424ab92009-11-12 20:49:22 +00002493 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighoferf7519522010-02-22 16:18:09 +00002494 false, false);
Anton Korobeynikove844e472007-08-15 17:12:32 +00002495 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496 }
2497
2498 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
2499}
2500
2501
Anton Korobeynikovc283e152009-08-05 23:01:26 +00002502bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2503 bool hasSymbolicDisplacement) {
2504 // Offset should fit into 32 bit immediate field.
Benjamin Kramer25c5cb62010-03-29 21:13:41 +00002505 if (!isInt<32>(Offset))
Anton Korobeynikovc283e152009-08-05 23:01:26 +00002506 return false;
2507
2508 // If we don't have a symbolic displacement - we don't have any extra
2509 // restrictions.
2510 if (!hasSymbolicDisplacement)
2511 return true;
2512
2513 // FIXME: Some tweaks might be needed for medium code model.
2514 if (M != CodeModel::Small && M != CodeModel::Kernel)
2515 return false;
2516
2517 // For small code model we assume that latest object is 16MB before end of 31
2518 // bits boundary. We may also accept pretty large negative constants knowing
2519 // that all objects are in the positive half of address space.
2520 if (M == CodeModel::Small && Offset < 16*1024*1024)
2521 return true;
2522
2523 // For kernel code model we know that all object resist in the negative half
2524 // of 32bits address space. We may not accept negative offsets, since they may
2525 // be just off and we may accept pretty large positive ones.
2526 if (M == CodeModel::Kernel && Offset > 0)
2527 return true;
2528
2529 return false;
2530}
2531
Chris Lattnerebb91142008-12-24 23:53:05 +00002532/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2533/// specific condition code, returning the condition code and the LHS/RHS of the
2534/// comparison to make.
2535static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2536 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002537 if (!isFP) {
2538 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2539 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2540 // X > -1 -> X == 0, jump !sign.
2541 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002542 return X86::COND_NS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002543 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2544 // X < 0 -> X == 0, jump on sign.
Chris Lattnerebb91142008-12-24 23:53:05 +00002545 return X86::COND_S;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002546 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00002547 // X < 1 -> X <= 0
2548 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerebb91142008-12-24 23:53:05 +00002549 return X86::COND_LE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002550 }
2551 }
2552
2553 switch (SetCCOpcode) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002554 default: llvm_unreachable("Invalid integer condition!");
Chris Lattnerebb91142008-12-24 23:53:05 +00002555 case ISD::SETEQ: return X86::COND_E;
2556 case ISD::SETGT: return X86::COND_G;
2557 case ISD::SETGE: return X86::COND_GE;
2558 case ISD::SETLT: return X86::COND_L;
2559 case ISD::SETLE: return X86::COND_LE;
2560 case ISD::SETNE: return X86::COND_NE;
2561 case ISD::SETULT: return X86::COND_B;
2562 case ISD::SETUGT: return X86::COND_A;
2563 case ISD::SETULE: return X86::COND_BE;
2564 case ISD::SETUGE: return X86::COND_AE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002565 }
Chris Lattnerb8397512008-12-23 23:42:27 +00002566 }
Scott Michel91099d62009-02-17 22:15:04 +00002567
Chris Lattnerb8397512008-12-23 23:42:27 +00002568 // First determine if it is required or is profitable to flip the operands.
Duncan Sandsc2a04622008-10-24 13:03:10 +00002569
Chris Lattnerb8397512008-12-23 23:42:27 +00002570 // If LHS is a foldable load, but RHS is not, flip the condition.
2571 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2572 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2573 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2574 std::swap(LHS, RHS);
Evan Chengfc937c92008-08-28 23:48:31 +00002575 }
2576
Chris Lattnerb8397512008-12-23 23:42:27 +00002577 switch (SetCCOpcode) {
2578 default: break;
2579 case ISD::SETOLT:
2580 case ISD::SETOLE:
2581 case ISD::SETUGT:
2582 case ISD::SETUGE:
2583 std::swap(LHS, RHS);
2584 break;
2585 }
2586
2587 // On a floating point condition, the flags are set as follows:
2588 // ZF PF CF op
2589 // 0 | 0 | 0 | X > Y
2590 // 0 | 0 | 1 | X < Y
2591 // 1 | 0 | 0 | X == Y
2592 // 1 | 1 | 1 | unordered
2593 switch (SetCCOpcode) {
Edwin Törökbd448e32009-07-14 16:55:14 +00002594 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattnerb8397512008-12-23 23:42:27 +00002595 case ISD::SETUEQ:
Chris Lattnerebb91142008-12-24 23:53:05 +00002596 case ISD::SETEQ: return X86::COND_E;
Chris Lattnerb8397512008-12-23 23:42:27 +00002597 case ISD::SETOLT: // flipped
2598 case ISD::SETOGT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002599 case ISD::SETGT: return X86::COND_A;
Chris Lattnerb8397512008-12-23 23:42:27 +00002600 case ISD::SETOLE: // flipped
2601 case ISD::SETOGE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002602 case ISD::SETGE: return X86::COND_AE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002603 case ISD::SETUGT: // flipped
2604 case ISD::SETULT:
Chris Lattnerebb91142008-12-24 23:53:05 +00002605 case ISD::SETLT: return X86::COND_B;
Chris Lattnerb8397512008-12-23 23:42:27 +00002606 case ISD::SETUGE: // flipped
2607 case ISD::SETULE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002608 case ISD::SETLE: return X86::COND_BE;
Chris Lattnerb8397512008-12-23 23:42:27 +00002609 case ISD::SETONE:
Chris Lattnerebb91142008-12-24 23:53:05 +00002610 case ISD::SETNE: return X86::COND_NE;
2611 case ISD::SETUO: return X86::COND_P;
2612 case ISD::SETO: return X86::COND_NP;
Dan Gohman8ab7dd02009-10-20 16:22:37 +00002613 case ISD::SETOEQ:
2614 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattnerb8397512008-12-23 23:42:27 +00002615 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002616}
2617
2618/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2619/// code. Current x86 isa includes the following FP cmov instructions:
2620/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2621static bool hasFPCMov(unsigned X86CC) {
2622 switch (X86CC) {
2623 default:
2624 return false;
2625 case X86::COND_B:
2626 case X86::COND_BE:
2627 case X86::COND_E:
2628 case X86::COND_P:
2629 case X86::COND_A:
2630 case X86::COND_AE:
2631 case X86::COND_NE:
2632 case X86::COND_NP:
2633 return true;
2634 }
2635}
2636
Evan Cheng6337b552009-10-27 19:56:55 +00002637/// isFPImmLegal - Returns true if the target can instruction select the
2638/// specified FP immediate natively. If false, the legalizer will
2639/// materialize the FP immediate as a load from a constant pool.
Evan Chenga0e67782009-10-28 01:43:28 +00002640bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Cheng6337b552009-10-27 19:56:55 +00002641 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2642 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2643 return true;
2644 }
2645 return false;
2646}
2647
Nate Begeman543d2142009-04-27 18:41:29 +00002648/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2649/// the specified range (L, H].
2650static bool isUndefOrInRange(int Val, int Low, int Hi) {
2651 return (Val < 0) || (Val >= Low && Val < Hi);
2652}
2653
2654/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2655/// specified value.
2656static bool isUndefOrEqual(int Val, int CmpVal) {
2657 if (Val < 0 || Val == CmpVal)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002658 return true;
Nate Begeman543d2142009-04-27 18:41:29 +00002659 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002660}
2661
Nate Begeman543d2142009-04-27 18:41:29 +00002662/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2663/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2664/// the second operand.
Owen Andersonac9de032009-08-10 22:56:29 +00002665static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002666 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman543d2142009-04-27 18:41:29 +00002667 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002668 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman543d2142009-04-27 18:41:29 +00002669 return (Mask[0] < 2 && Mask[1] < 2);
2670 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002671}
2672
Nate Begeman543d2142009-04-27 18:41:29 +00002673bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002674 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002675 N->getMask(M);
2676 return ::isPSHUFDMask(M, N->getValueType(0));
2677}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002678
Nate Begeman543d2142009-04-27 18:41:29 +00002679/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2680/// is suitable for input to PSHUFHW.
Owen Andersonac9de032009-08-10 22:56:29 +00002681static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002682 if (VT != MVT::v8i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002683 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002684
Nate Begeman543d2142009-04-27 18:41:29 +00002685 // Lower quadword copied in order or undef.
2686 for (int i = 0; i != 4; ++i)
2687 if (Mask[i] >= 0 && Mask[i] != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002688 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002689
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002690 // Upper quadword shuffled.
Nate Begeman543d2142009-04-27 18:41:29 +00002691 for (int i = 4; i != 8; ++i)
2692 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002693 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002694
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002695 return true;
2696}
2697
Nate Begeman543d2142009-04-27 18:41:29 +00002698bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002699 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002700 N->getMask(M);
2701 return ::isPSHUFHWMask(M, N->getValueType(0));
2702}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703
Nate Begeman543d2142009-04-27 18:41:29 +00002704/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2705/// is suitable for input to PSHUFLW.
Owen Andersonac9de032009-08-10 22:56:29 +00002706static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002707 if (VT != MVT::v8i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002708 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002709
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002710 // Upper quadword copied in order.
Nate Begeman543d2142009-04-27 18:41:29 +00002711 for (int i = 4; i != 8; ++i)
2712 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002713 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002714
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002715 // Lower quadword shuffled.
Nate Begeman543d2142009-04-27 18:41:29 +00002716 for (int i = 0; i != 4; ++i)
2717 if (Mask[i] >= 4)
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002718 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002719
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002720 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002721}
2722
Nate Begeman543d2142009-04-27 18:41:29 +00002723bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002724 SmallVector<int, 8> M;
Nate Begeman543d2142009-04-27 18:41:29 +00002725 N->getMask(M);
2726 return ::isPSHUFLWMask(M, N->getValueType(0));
2727}
2728
Nate Begeman080f8e22009-10-19 02:17:23 +00002729/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2730/// is suitable for input to PALIGNR.
2731static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2732 bool hasSSSE3) {
2733 int i, e = VT.getVectorNumElements();
2734
2735 // Do not handle v2i64 / v2f64 shuffles with palignr.
2736 if (e < 4 || !hasSSSE3)
2737 return false;
2738
2739 for (i = 0; i != e; ++i)
2740 if (Mask[i] >= 0)
2741 break;
2742
2743 // All undef, not a palignr.
2744 if (i == e)
2745 return false;
2746
2747 // Determine if it's ok to perform a palignr with only the LHS, since we
2748 // don't have access to the actual shuffle elements to see if RHS is undef.
2749 bool Unary = Mask[i] < (int)e;
2750 bool NeedsUnary = false;
2751
2752 int s = Mask[i] - i;
2753
2754 // Check the rest of the elements to see if they are consecutive.
2755 for (++i; i != e; ++i) {
2756 int m = Mask[i];
2757 if (m < 0)
2758 continue;
2759
2760 Unary = Unary && (m < (int)e);
2761 NeedsUnary = NeedsUnary || (m < s);
2762
2763 if (NeedsUnary && !Unary)
2764 return false;
2765 if (Unary && m != ((s+i) & (e-1)))
2766 return false;
2767 if (!Unary && m != (s+i))
2768 return false;
2769 }
2770 return true;
2771}
2772
2773bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2774 SmallVector<int, 8> M;
2775 N->getMask(M);
2776 return ::isPALIGNRMask(M, N->getValueType(0), true);
2777}
2778
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002779/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2780/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersonac9de032009-08-10 22:56:29 +00002781static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002782 int NumElems = VT.getVectorNumElements();
2783 if (NumElems != 2 && NumElems != 4)
2784 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002785
Nate Begeman543d2142009-04-27 18:41:29 +00002786 int Half = NumElems / 2;
2787 for (int i = 0; i < Half; ++i)
2788 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002789 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00002790 for (int i = Half; i < NumElems; ++i)
2791 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002792 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002793
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002794 return true;
2795}
2796
Nate Begeman543d2142009-04-27 18:41:29 +00002797bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2798 SmallVector<int, 8> M;
2799 N->getMask(M);
2800 return ::isSHUFPMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002801}
2802
2803/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2804/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2805/// half elements to come from vector 1 (which would equal the dest.) and
2806/// the upper half to come from vector 2.
Owen Andersonac9de032009-08-10 22:56:29 +00002807static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002808 int NumElems = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002809
2810 if (NumElems != 2 && NumElems != 4)
Nate Begeman543d2142009-04-27 18:41:29 +00002811 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002812
Nate Begeman543d2142009-04-27 18:41:29 +00002813 int Half = NumElems / 2;
2814 for (int i = 0; i < Half; ++i)
2815 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002816 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00002817 for (int i = Half; i < NumElems; ++i)
2818 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002819 return false;
2820 return true;
2821}
2822
Nate Begeman543d2142009-04-27 18:41:29 +00002823static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2824 SmallVector<int, 8> M;
2825 N->getMask(M);
2826 return isCommutedSHUFPMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002827}
2828
2829/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2830/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman543d2142009-04-27 18:41:29 +00002831bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2832 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002833 return false;
2834
2835 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman543d2142009-04-27 18:41:29 +00002836 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2837 isUndefOrEqual(N->getMaskElt(1), 7) &&
2838 isUndefOrEqual(N->getMaskElt(2), 2) &&
2839 isUndefOrEqual(N->getMaskElt(3), 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002840}
2841
Nate Begemanb13034d2009-11-07 23:17:15 +00002842/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2843/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2844/// <2, 3, 2, 3>
2845bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2846 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2847
2848 if (NumElems != 4)
2849 return false;
2850
2851 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2852 isUndefOrEqual(N->getMaskElt(1), 3) &&
2853 isUndefOrEqual(N->getMaskElt(2), 2) &&
2854 isUndefOrEqual(N->getMaskElt(3), 3);
2855}
2856
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002857/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2858/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman543d2142009-04-27 18:41:29 +00002859bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2860 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002861
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002862 if (NumElems != 2 && NumElems != 4)
2863 return false;
2864
2865 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002866 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867 return false;
2868
2869 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002870 if (!isUndefOrEqual(N->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871 return false;
2872
2873 return true;
2874}
2875
Nate Begemanb13034d2009-11-07 23:17:15 +00002876/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2877/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2878bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00002879 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002881 if (NumElems != 2 && NumElems != 4)
2882 return false;
2883
2884 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00002885 if (!isUndefOrEqual(N->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002886 return false;
2887
Nate Begeman543d2142009-04-27 18:41:29 +00002888 for (unsigned i = 0; i < NumElems/2; ++i)
2889 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002891
2892 return true;
2893}
2894
2895/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2896/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersonac9de032009-08-10 22:56:29 +00002897static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002898 bool V2IsSplat = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002899 int NumElts = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002900 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2901 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002902
Nate Begeman543d2142009-04-27 18:41:29 +00002903 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2904 int BitI = Mask[i];
2905 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 if (!isUndefOrEqual(BitI, j))
2907 return false;
2908 if (V2IsSplat) {
Mon P Wang56d91642009-02-04 01:16:59 +00002909 if (!isUndefOrEqual(BitI1, NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002910 return false;
2911 } else {
2912 if (!isUndefOrEqual(BitI1, j + NumElts))
2913 return false;
2914 }
2915 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916 return true;
2917}
2918
Nate Begeman543d2142009-04-27 18:41:29 +00002919bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2920 SmallVector<int, 8> M;
2921 N->getMask(M);
2922 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923}
2924
2925/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2926/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002927static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002928 bool V2IsSplat = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00002929 int NumElts = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2931 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002932
Nate Begeman543d2142009-04-27 18:41:29 +00002933 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2934 int BitI = Mask[i];
2935 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936 if (!isUndefOrEqual(BitI, j + NumElts/2))
2937 return false;
2938 if (V2IsSplat) {
2939 if (isUndefOrEqual(BitI1, NumElts))
2940 return false;
2941 } else {
2942 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2943 return false;
2944 }
2945 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002946 return true;
2947}
2948
Nate Begeman543d2142009-04-27 18:41:29 +00002949bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2950 SmallVector<int, 8> M;
2951 N->getMask(M);
2952 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002953}
2954
2955/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2956/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2957/// <0, 0, 1, 1>
Owen Andersonac9de032009-08-10 22:56:29 +00002958static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002959 int NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002960 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2961 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002962
Nate Begeman543d2142009-04-27 18:41:29 +00002963 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2964 int BitI = Mask[i];
2965 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002966 if (!isUndefOrEqual(BitI, j))
2967 return false;
2968 if (!isUndefOrEqual(BitI1, j))
2969 return false;
2970 }
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002971 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002972}
2973
Nate Begeman543d2142009-04-27 18:41:29 +00002974bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2975 SmallVector<int, 8> M;
2976 N->getMask(M);
2977 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2978}
2979
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002980/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2981/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2982/// <2, 2, 3, 3>
Owen Andersonac9de032009-08-10 22:56:29 +00002983static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman543d2142009-04-27 18:41:29 +00002984 int NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002985 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2986 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00002987
Nate Begeman543d2142009-04-27 18:41:29 +00002988 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2989 int BitI = Mask[i];
2990 int BitI1 = Mask[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002991 if (!isUndefOrEqual(BitI, j))
2992 return false;
2993 if (!isUndefOrEqual(BitI1, j))
2994 return false;
2995 }
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00002996 return true;
Nate Begemanda17a812009-04-24 03:42:54 +00002997}
2998
Nate Begeman543d2142009-04-27 18:41:29 +00002999bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3000 SmallVector<int, 8> M;
3001 N->getMask(M);
3002 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3003}
3004
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003005/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3006/// specifies a shuffle of elements that is suitable for input to MOVSS,
3007/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersonac9de032009-08-10 22:56:29 +00003008static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedmand49401f2009-06-06 06:05:10 +00003009 if (VT.getVectorElementType().getSizeInBits() < 32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003010 return false;
Eli Friedmand49401f2009-06-06 06:05:10 +00003011
3012 int NumElts = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003013
Nate Begeman543d2142009-04-27 18:41:29 +00003014 if (!isUndefOrEqual(Mask[0], NumElts))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003015 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003016
Nate Begeman543d2142009-04-27 18:41:29 +00003017 for (int i = 1; i < NumElts; ++i)
3018 if (!isUndefOrEqual(Mask[i], i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003020
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003021 return true;
3022}
3023
Nate Begeman543d2142009-04-27 18:41:29 +00003024bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3025 SmallVector<int, 8> M;
3026 N->getMask(M);
3027 return ::isMOVLMask(M, N->getValueType(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003028}
3029
3030/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3031/// of what x86 movss want. X86 movs requires the lowest element to be lowest
3032/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersonac9de032009-08-10 22:56:29 +00003033static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman543d2142009-04-27 18:41:29 +00003034 bool V2IsSplat = false, bool V2IsUndef = false) {
3035 int NumOps = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003036 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
3037 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003038
Nate Begeman543d2142009-04-27 18:41:29 +00003039 if (!isUndefOrEqual(Mask[0], 0))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003041
Nate Begeman543d2142009-04-27 18:41:29 +00003042 for (int i = 1; i < NumOps; ++i)
3043 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3044 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3045 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003046 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003047
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048 return true;
3049}
3050
Nate Begeman543d2142009-04-27 18:41:29 +00003051static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052 bool V2IsUndef = false) {
Nate Begeman543d2142009-04-27 18:41:29 +00003053 SmallVector<int, 8> M;
3054 N->getMask(M);
3055 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003056}
3057
3058/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3059/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00003060bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3061 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003062 return false;
3063
3064 // Expect 1, 1, 3, 3
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003065 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003066 int Elt = N->getMaskElt(i);
3067 if (Elt >= 0 && Elt != 1)
3068 return false;
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003069 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003070
3071 bool HasHi = false;
3072 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003073 int Elt = N->getMaskElt(i);
3074 if (Elt >= 0 && Elt != 3)
3075 return false;
3076 if (Elt == 3)
3077 HasHi = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003078 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003079 // Don't use movshdup if it can be done with a shufps.
Nate Begeman543d2142009-04-27 18:41:29 +00003080 // FIXME: verify that matching u, u, 3, 3 is what we want.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003081 return HasHi;
3082}
3083
3084/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3085/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00003086bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3087 if (N->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088 return false;
3089
3090 // Expect 0, 0, 2, 2
Nate Begeman543d2142009-04-27 18:41:29 +00003091 for (unsigned i = 0; i < 2; ++i)
3092 if (N->getMaskElt(i) > 0)
3093 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003094
3095 bool HasHi = false;
3096 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003097 int Elt = N->getMaskElt(i);
3098 if (Elt >= 0 && Elt != 2)
3099 return false;
3100 if (Elt == 2)
3101 HasHi = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003102 }
Nate Begeman543d2142009-04-27 18:41:29 +00003103 // Don't use movsldup if it can be done with a shufps.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003104 return HasHi;
3105}
3106
Evan Chenga2497eb2008-09-25 20:50:48 +00003107/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3108/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman543d2142009-04-27 18:41:29 +00003109bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3110 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003111
Nate Begeman543d2142009-04-27 18:41:29 +00003112 for (int i = 0; i < e; ++i)
3113 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chenga2497eb2008-09-25 20:50:48 +00003114 return false;
Nate Begeman543d2142009-04-27 18:41:29 +00003115 for (int i = 0; i < e; ++i)
3116 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Chenga2497eb2008-09-25 20:50:48 +00003117 return false;
3118 return true;
3119}
3120
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003121/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00003122/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003123unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00003124 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3125 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3126
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003127 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3128 unsigned Mask = 0;
Nate Begeman543d2142009-04-27 18:41:29 +00003129 for (int i = 0; i < NumOperands; ++i) {
3130 int Val = SVOp->getMaskElt(NumOperands-i-1);
3131 if (Val < 0) Val = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003132 if (Val >= NumOperands) Val -= NumOperands;
3133 Mask |= Val;
3134 if (i != NumOperands - 1)
3135 Mask <<= Shift;
3136 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003137 return Mask;
3138}
3139
3140/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00003141/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003142unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00003143 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003144 unsigned Mask = 0;
3145 // 8 nodes, but we only care about the last 4.
3146 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003147 int Val = SVOp->getMaskElt(i);
3148 if (Val >= 0)
Mon P Wang56d91642009-02-04 01:16:59 +00003149 Mask |= (Val - 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003150 if (i != 4)
3151 Mask <<= 2;
3152 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003153 return Mask;
3154}
3155
3156/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begeman080f8e22009-10-19 02:17:23 +00003157/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003158unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman543d2142009-04-27 18:41:29 +00003159 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003160 unsigned Mask = 0;
3161 // 8 nodes, but we only care about the first 4.
3162 for (int i = 3; i >= 0; --i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003163 int Val = SVOp->getMaskElt(i);
3164 if (Val >= 0)
3165 Mask |= Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003166 if (i != 0)
3167 Mask <<= 2;
3168 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003169 return Mask;
3170}
3171
Nate Begeman080f8e22009-10-19 02:17:23 +00003172/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3173/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3174unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3175 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3176 EVT VVT = N->getValueType(0);
3177 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3178 int Val = 0;
3179
3180 unsigned i, e;
3181 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3182 Val = SVOp->getMaskElt(i);
3183 if (Val >= 0)
3184 break;
3185 }
3186 return (Val - i) * EltSize;
3187}
3188
Evan Chengb723fb52009-07-30 08:33:02 +00003189/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3190/// constant +0.0.
3191bool X86::isZeroNode(SDValue Elt) {
3192 return ((isa<ConstantSDNode>(Elt) &&
3193 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3194 (isa<ConstantFPSDNode>(Elt) &&
3195 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3196}
3197
Nate Begeman543d2142009-04-27 18:41:29 +00003198/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3199/// their permute mask.
3200static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3201 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003202 EVT VT = SVOp->getValueType(0);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003203 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman543d2142009-04-27 18:41:29 +00003204 SmallVector<int, 8> MaskVec;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003205
Nate Begemane8f61cb2009-04-29 05:20:52 +00003206 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003207 int idx = SVOp->getMaskElt(i);
3208 if (idx < 0)
3209 MaskVec.push_back(idx);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003210 else if (idx < (int)NumElems)
Nate Begeman543d2142009-04-27 18:41:29 +00003211 MaskVec.push_back(idx + NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003212 else
Nate Begeman543d2142009-04-27 18:41:29 +00003213 MaskVec.push_back(idx - NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003214 }
Nate Begeman543d2142009-04-27 18:41:29 +00003215 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3216 SVOp->getOperand(0), &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003217}
3218
Evan Chenga6769df2007-12-07 21:30:01 +00003219/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3220/// the two vector operands have swapped position.
Owen Andersonac9de032009-08-10 22:56:29 +00003221static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begemane8f61cb2009-04-29 05:20:52 +00003222 unsigned NumElems = VT.getVectorNumElements();
3223 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003224 int idx = Mask[i];
3225 if (idx < 0)
Evan Chengfca29242007-12-07 08:07:39 +00003226 continue;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003227 else if (idx < (int)NumElems)
Nate Begeman543d2142009-04-27 18:41:29 +00003228 Mask[i] = idx + NumElems;
Evan Chengfca29242007-12-07 08:07:39 +00003229 else
Nate Begeman543d2142009-04-27 18:41:29 +00003230 Mask[i] = idx - NumElems;
Evan Chengfca29242007-12-07 08:07:39 +00003231 }
Evan Chengfca29242007-12-07 08:07:39 +00003232}
3233
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003234/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3235/// match movhlps. The lower half elements should come from upper half of
3236/// V1 (and in order), and the upper half elements should come from the upper
3237/// half of V2 (and in order).
Nate Begeman543d2142009-04-27 18:41:29 +00003238static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3239 if (Op->getValueType(0).getVectorNumElements() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003240 return false;
3241 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003242 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003243 return false;
3244 for (unsigned i = 2; i != 4; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003245 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003246 return false;
3247 return true;
3248}
3249
3250/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00003251/// is promoted to a vector. It also returns the LoadSDNode by reference if
3252/// required.
3253static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00003254 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3255 return false;
3256 N = N->getOperand(0).getNode();
3257 if (!ISD::isNON_EXTLoad(N))
3258 return false;
3259 if (LD)
3260 *LD = cast<LoadSDNode>(N);
3261 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003262}
3263
3264/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3265/// match movlp{s|d}. The lower half elements should come from lower half of
3266/// V1 (and in order), and the upper half elements should come from the upper
3267/// half of V2 (and in order). And since V1 will become the source of the
3268/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003269static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3270 ShuffleVectorSDNode *Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003271 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
3272 return false;
3273 // Is V2 is a vector load, don't do this transformation. We will try to use
3274 // load folding shufps op.
3275 if (ISD::isNON_EXTLoad(V2))
3276 return false;
3277
Nate Begemane8f61cb2009-04-29 05:20:52 +00003278 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003279
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003280 if (NumElems != 2 && NumElems != 4)
3281 return false;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003282 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003283 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003284 return false;
Nate Begemane8f61cb2009-04-29 05:20:52 +00003285 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003286 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003287 return false;
3288 return true;
3289}
3290
3291/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3292/// all the same.
3293static bool isSplatVector(SDNode *N) {
3294 if (N->getOpcode() != ISD::BUILD_VECTOR)
3295 return false;
3296
Dan Gohman8181bd12008-07-27 21:46:04 +00003297 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003298 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3299 if (N->getOperand(i) != SplatValue)
3300 return false;
3301 return true;
3302}
3303
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003304/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003305/// to an zero vector.
Nate Begemane8f61cb2009-04-29 05:20:52 +00003306/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman543d2142009-04-27 18:41:29 +00003307static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003308 SDValue V1 = N->getOperand(0);
3309 SDValue V2 = N->getOperand(1);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003310 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3311 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003312 int Idx = N->getMaskElt(i);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003313 if (Idx >= (int)NumElems) {
Nate Begeman543d2142009-04-27 18:41:29 +00003314 unsigned Opc = V2.getOpcode();
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003315 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3316 continue;
Evan Chengb723fb52009-07-30 08:33:02 +00003317 if (Opc != ISD::BUILD_VECTOR ||
3318 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman543d2142009-04-27 18:41:29 +00003319 return false;
3320 } else if (Idx >= 0) {
3321 unsigned Opc = V1.getOpcode();
3322 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3323 continue;
Evan Chengb723fb52009-07-30 08:33:02 +00003324 if (Opc != ISD::BUILD_VECTOR ||
3325 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003326 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003327 }
3328 }
3329 return true;
3330}
3331
3332/// getZeroVector - Returns a vector of specified type with all zero elements.
3333///
Owen Andersonac9de032009-08-10 22:56:29 +00003334static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesence0805b2009-02-03 19:33:06 +00003335 DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003336 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00003337
Chris Lattnere6aa3862007-11-25 00:24:49 +00003338 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3339 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003340 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00003341 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003342 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3343 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003344 } else if (HasSSE2) { // SSE2
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003345 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3346 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003347 } else { // SSE1
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003348 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3349 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00003350 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003351 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003352}
3353
Chris Lattnere6aa3862007-11-25 00:24:49 +00003354/// getOnesVector - Returns a vector of specified type with all bits set.
3355///
Owen Andersonac9de032009-08-10 22:56:29 +00003356static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003357 assert(VT.isVector() && "Expected a vector type");
Scott Michel91099d62009-02-17 22:15:04 +00003358
Chris Lattnere6aa3862007-11-25 00:24:49 +00003359 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3360 // type. This ensures they get CSE'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003361 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +00003362 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00003363 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003364 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003365 else // SSE
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003366 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesence0805b2009-02-03 19:33:06 +00003367 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003368}
3369
3370
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003371/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3372/// that point to V2 points to its first element.
Nate Begeman543d2142009-04-27 18:41:29 +00003373static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003374 EVT VT = SVOp->getValueType(0);
Nate Begemane8f61cb2009-04-29 05:20:52 +00003375 unsigned NumElems = VT.getVectorNumElements();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003376
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003377 bool Changed = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003378 SmallVector<int, 8> MaskVec;
3379 SVOp->getMask(MaskVec);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003380
Nate Begemane8f61cb2009-04-29 05:20:52 +00003381 for (unsigned i = 0; i != NumElems; ++i) {
3382 if (MaskVec[i] > (int)NumElems) {
Nate Begeman543d2142009-04-27 18:41:29 +00003383 MaskVec[i] = NumElems;
3384 Changed = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003385 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003386 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003387 if (Changed)
Nate Begeman543d2142009-04-27 18:41:29 +00003388 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3389 SVOp->getOperand(1), &MaskVec[0]);
3390 return SDValue(SVOp, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003391}
3392
3393/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3394/// operation of specified width.
Owen Andersonac9de032009-08-10 22:56:29 +00003395static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003396 SDValue V2) {
3397 unsigned NumElems = VT.getVectorNumElements();
3398 SmallVector<int, 8> Mask;
3399 Mask.push_back(NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003400 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003401 Mask.push_back(i);
3402 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003403}
3404
Nate Begeman543d2142009-04-27 18:41:29 +00003405/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersonac9de032009-08-10 22:56:29 +00003406static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003407 SDValue V2) {
3408 unsigned NumElems = VT.getVectorNumElements();
3409 SmallVector<int, 8> Mask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003410 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003411 Mask.push_back(i);
3412 Mask.push_back(i + NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003413 }
Nate Begeman543d2142009-04-27 18:41:29 +00003414 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003415}
3416
Nate Begeman543d2142009-04-27 18:41:29 +00003417/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersonac9de032009-08-10 22:56:29 +00003418static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman543d2142009-04-27 18:41:29 +00003419 SDValue V2) {
3420 unsigned NumElems = VT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003421 unsigned Half = NumElems/2;
Nate Begeman543d2142009-04-27 18:41:29 +00003422 SmallVector<int, 8> Mask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003423 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00003424 Mask.push_back(i + Half);
3425 Mask.push_back(i + NumElems + Half);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003426 }
Nate Begeman543d2142009-04-27 18:41:29 +00003427 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner2d91b962008-03-09 01:05:04 +00003428}
3429
Evan Chengbf8b2c52008-04-05 00:30:36 +00003430/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003431static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman543d2142009-04-27 18:41:29 +00003432 bool HasSSE2) {
3433 if (SV->getValueType(0).getVectorNumElements() <= 4)
3434 return SDValue(SV, 0);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003435
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003436 EVT PVT = MVT::v4f32;
Owen Andersonac9de032009-08-10 22:56:29 +00003437 EVT VT = SV->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00003438 DebugLoc dl = SV->getDebugLoc();
3439 SDValue V1 = SV->getOperand(0);
3440 int NumElems = VT.getVectorNumElements();
3441 int EltNo = SV->getSplatIndex();
Rafael Espindola37f8e8a2009-04-24 12:40:33 +00003442
Nate Begeman543d2142009-04-27 18:41:29 +00003443 // unpack elements to the correct location
3444 while (NumElems > 4) {
3445 if (EltNo < NumElems/2) {
3446 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3447 } else {
3448 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3449 EltNo -= NumElems/2;
3450 }
3451 NumElems >>= 1;
3452 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003453
Nate Begeman543d2142009-04-27 18:41:29 +00003454 // Perform the splat.
3455 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesence0805b2009-02-03 19:33:06 +00003456 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman543d2142009-04-27 18:41:29 +00003457 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3458 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003459}
3460
3461/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003462/// vector of zero or undef vector. This produces a shuffle where the low
3463/// element of V2 is swizzled into the zero/undef vector, landing at element
3464/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003465static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003466 bool isZero, bool HasSSE2,
3467 SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00003468 EVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003469 SDValue V1 = isZero
Nate Begeman543d2142009-04-27 18:41:29 +00003470 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3471 unsigned NumElems = VT.getVectorNumElements();
3472 SmallVector<int, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003473 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003474 // If this is the insertion idx, put the low elt of V2 here.
3475 MaskVec.push_back(i == Idx ? NumElems : i);
3476 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003477}
3478
Evan Chengdea99362008-05-29 08:22:04 +00003479/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3480/// a shuffle that is zero.
3481static
Nate Begeman543d2142009-04-27 18:41:29 +00003482unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3483 bool Low, SelectionDAG &DAG) {
Evan Chengdea99362008-05-29 08:22:04 +00003484 unsigned NumZeros = 0;
Nate Begeman543d2142009-04-27 18:41:29 +00003485 for (int i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003486 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman543d2142009-04-27 18:41:29 +00003487 int Idx = SVOp->getMaskElt(Index);
3488 if (Idx < 0) {
Evan Chengdea99362008-05-29 08:22:04 +00003489 ++NumZeros;
3490 continue;
3491 }
Nate Begeman543d2142009-04-27 18:41:29 +00003492 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Chengb723fb52009-07-30 08:33:02 +00003493 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003494 ++NumZeros;
3495 else
3496 break;
3497 }
3498 return NumZeros;
3499}
3500
3501/// isVectorShift - Returns true if the shuffle can be implemented as a
3502/// logical left or right shift of a vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003503/// FIXME: split into pslldqi, psrldqi, palignr variants.
3504static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00003505 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCall1fb3c9f2010-04-07 01:49:15 +00003506 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengdea99362008-05-29 08:22:04 +00003507
3508 isLeft = true;
Nate Begeman543d2142009-04-27 18:41:29 +00003509 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengdea99362008-05-29 08:22:04 +00003510 if (!NumZeros) {
3511 isLeft = false;
Nate Begeman543d2142009-04-27 18:41:29 +00003512 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengdea99362008-05-29 08:22:04 +00003513 if (!NumZeros)
3514 return false;
3515 }
Evan Chengdea99362008-05-29 08:22:04 +00003516 bool SeenV1 = false;
3517 bool SeenV2 = false;
John McCall1fb3c9f2010-04-07 01:49:15 +00003518 for (unsigned i = NumZeros; i < NumElems; ++i) {
3519 unsigned Val = isLeft ? (i - NumZeros) : i;
3520 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3521 if (Idx_ < 0)
Evan Chengdea99362008-05-29 08:22:04 +00003522 continue;
John McCall1fb3c9f2010-04-07 01:49:15 +00003523 unsigned Idx = (unsigned) Idx_;
Nate Begeman543d2142009-04-27 18:41:29 +00003524 if (Idx < NumElems)
Evan Chengdea99362008-05-29 08:22:04 +00003525 SeenV1 = true;
3526 else {
Nate Begeman543d2142009-04-27 18:41:29 +00003527 Idx -= NumElems;
Evan Chengdea99362008-05-29 08:22:04 +00003528 SeenV2 = true;
3529 }
Nate Begeman543d2142009-04-27 18:41:29 +00003530 if (Idx != Val)
Evan Chengdea99362008-05-29 08:22:04 +00003531 return false;
3532 }
3533 if (SeenV1 && SeenV2)
3534 return false;
3535
Nate Begeman543d2142009-04-27 18:41:29 +00003536 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengdea99362008-05-29 08:22:04 +00003537 ShAmt = NumZeros;
3538 return true;
3539}
3540
3541
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003542/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3543///
Dan Gohman8181bd12008-07-27 21:46:04 +00003544static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003545 unsigned NumNonZero, unsigned NumZero,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003546 SelectionDAG &DAG,
3547 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003548 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003549 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003550
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003551 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003552 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003553 bool First = true;
3554 for (unsigned i = 0; i < 16; ++i) {
3555 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3556 if (ThisIsNonZero && First) {
3557 if (NumZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003558 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003559 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003560 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003561 First = false;
3562 }
3563
3564 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003565 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003566 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3567 if (LastIsNonZero) {
Scott Michel91099d62009-02-17 22:15:04 +00003568 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003569 MVT::i16, Op.getOperand(i-1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003570 }
3571 if (ThisIsNonZero) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003572 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3573 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3574 ThisElt, DAG.getConstant(8, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003575 if (LastIsNonZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003576 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003577 } else
3578 ThisElt = LastElt;
3579
Gabor Greif1c80d112008-08-28 21:40:38 +00003580 if (ThisElt.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003581 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003582 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003583 }
3584 }
3585
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003586 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003587}
3588
3589/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3590///
Dan Gohman8181bd12008-07-27 21:46:04 +00003591static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003592 unsigned NumNonZero, unsigned NumZero,
3593 SelectionDAG &DAG,
3594 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003595 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003596 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003597
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003598 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00003599 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003600 bool First = true;
3601 for (unsigned i = 0; i < 8; ++i) {
3602 bool isNonZero = (NonZeros & (1 << i)) != 0;
3603 if (isNonZero) {
3604 if (First) {
3605 if (NumZero)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003606 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003607 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003608 V = DAG.getUNDEF(MVT::v8i16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003609 First = false;
3610 }
Scott Michel91099d62009-02-17 22:15:04 +00003611 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003612 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003613 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003614 }
3615 }
3616
3617 return V;
3618}
3619
Evan Chengdea99362008-05-29 08:22:04 +00003620/// getVShift - Return a vector logical shift node.
3621///
Owen Andersonac9de032009-08-10 22:56:29 +00003622static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman543d2142009-04-27 18:41:29 +00003623 unsigned NumBits, SelectionDAG &DAG,
3624 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands92c43912008-06-06 12:08:01 +00003625 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003626 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003627 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesence0805b2009-02-03 19:33:06 +00003628 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3629 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3630 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003631 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003632}
3633
Dan Gohman8181bd12008-07-27 21:46:04 +00003634SDValue
Evan Chenge31a26a2009-12-09 21:00:30 +00003635X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmandbb121b2010-04-17 15:26:15 +00003636 SelectionDAG &DAG) const {
Evan Chenge31a26a2009-12-09 21:00:30 +00003637
3638 // Check if the scalar load can be widened into a vector load. And if
3639 // the address is "base + cst" see if the cst can be "absorbed" into
3640 // the shuffle mask.
3641 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3642 SDValue Ptr = LD->getBasePtr();
3643 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3644 return SDValue();
3645 EVT PVT = LD->getValueType(0);
3646 if (PVT != MVT::i32 && PVT != MVT::f32)
3647 return SDValue();
3648
3649 int FI = -1;
3650 int64_t Offset = 0;
3651 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3652 FI = FINode->getIndex();
3653 Offset = 0;
3654 } else if (Ptr.getOpcode() == ISD::ADD &&
3655 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3656 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3657 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3658 Offset = Ptr.getConstantOperandVal(1);
3659 Ptr = Ptr.getOperand(0);
3660 } else {
3661 return SDValue();
3662 }
3663
3664 SDValue Chain = LD->getChain();
3665 // Make sure the stack object alignment is at least 16.
3666 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3667 if (DAG.InferPtrAlignment(Ptr) < 16) {
3668 if (MFI->isFixedObjectIndex(FI)) {
Eric Christopherc21aa852010-01-23 06:02:43 +00003669 // Can't change the alignment. FIXME: It's possible to compute
3670 // the exact stack offset and reference FI + adjust offset instead.
3671 // If someone *really* cares about this. That's the way to implement it.
3672 return SDValue();
Evan Chenge31a26a2009-12-09 21:00:30 +00003673 } else {
3674 MFI->setObjectAlignment(FI, 16);
3675 }
3676 }
3677
3678 // (Offset % 16) must be multiple of 4. Then address is then
3679 // Ptr + (Offset & ~15).
3680 if (Offset < 0)
3681 return SDValue();
3682 if ((Offset % 16) & 3)
3683 return SDValue();
3684 int64_t StartOffset = Offset & ~15;
3685 if (StartOffset)
3686 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3687 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3688
3689 int EltNo = (Offset - StartOffset) >> 2;
3690 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3691 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene25160362010-02-15 16:53:33 +00003692 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3693 false, false, 0);
Evan Chenge31a26a2009-12-09 21:00:30 +00003694 // Canonicalize it to a v4i32 shuffle.
3695 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3696 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3697 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3698 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3699 }
3700
3701 return SDValue();
3702}
3703
Nate Begeman14d2ce62010-03-24 22:19:06 +00003704/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3705/// vector of type 'VT', see if the elements can be replaced by a single large
3706/// load which has the same value as a build_vector whose operands are 'elts'.
3707///
3708/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3709///
3710/// FIXME: we'd also like to handle the case where the last elements are zero
3711/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3712/// There's even a handy isZeroNode for that purpose.
Nate Begeman1aa900a2010-03-24 20:49:50 +00003713static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3714 DebugLoc &dl, SelectionDAG &DAG) {
3715 EVT EltVT = VT.getVectorElementType();
3716 unsigned NumElems = Elts.size();
3717
Nate Begeman1aa900a2010-03-24 20:49:50 +00003718 LoadSDNode *LDBase = NULL;
3719 unsigned LastLoadedElt = -1U;
Nate Begeman14d2ce62010-03-24 22:19:06 +00003720
3721 // For each element in the initializer, see if we've found a load or an undef.
3722 // If we don't find an initial load element, or later load elements are
3723 // non-consecutive, bail out.
Nate Begeman1aa900a2010-03-24 20:49:50 +00003724 for (unsigned i = 0; i < NumElems; ++i) {
3725 SDValue Elt = Elts[i];
3726
3727 if (!Elt.getNode() ||
3728 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3729 return SDValue();
3730 if (!LDBase) {
3731 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3732 return SDValue();
3733 LDBase = cast<LoadSDNode>(Elt.getNode());
3734 LastLoadedElt = i;
3735 continue;
3736 }
3737 if (Elt.getOpcode() == ISD::UNDEF)
3738 continue;
3739
3740 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3741 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3742 return SDValue();
3743 LastLoadedElt = i;
3744 }
Nate Begeman14d2ce62010-03-24 22:19:06 +00003745
3746 // If we have found an entire vector of loads and undefs, then return a large
3747 // load of the entire vector width starting at the base pointer. If we found
3748 // consecutive loads for the low half, generate a vzext_load node.
Nate Begeman1aa900a2010-03-24 20:49:50 +00003749 if (LastLoadedElt == NumElems - 1) {
3750 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3751 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3752 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3753 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3754 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3755 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3756 LDBase->isVolatile(), LDBase->isNonTemporal(),
3757 LDBase->getAlignment());
3758 } else if (NumElems == 4 && LastLoadedElt == 1) {
3759 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3760 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3761 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3762 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3763 }
3764 return SDValue();
3765}
3766
Evan Chenge31a26a2009-12-09 21:00:30 +00003767SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00003768X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00003769 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere6aa3862007-11-25 00:24:49 +00003770 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003771 if (ISD::isBuildVectorAllZeros(Op.getNode())
3772 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003773 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3774 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3775 // eliminated on x86-32 hosts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003776 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattnere6aa3862007-11-25 00:24:49 +00003777 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003778
Gabor Greif1c80d112008-08-28 21:40:38 +00003779 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00003780 return getOnesVector(Op.getValueType(), DAG, dl);
3781 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003782 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003783
Owen Andersonac9de032009-08-10 22:56:29 +00003784 EVT VT = Op.getValueType();
3785 EVT ExtVT = VT.getVectorElementType();
3786 unsigned EVTBits = ExtVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003787
3788 unsigned NumElems = Op.getNumOperands();
3789 unsigned NumZero = 0;
3790 unsigned NumNonZero = 0;
3791 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003792 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003793 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003794 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003795 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003796 if (Elt.getOpcode() == ISD::UNDEF)
3797 continue;
3798 Values.insert(Elt);
3799 if (Elt.getOpcode() != ISD::Constant &&
3800 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003801 IsAllConstants = false;
Evan Chengb723fb52009-07-30 08:33:02 +00003802 if (X86::isZeroNode(Elt))
Evan Chengc1073492007-12-12 06:45:40 +00003803 NumZero++;
3804 else {
3805 NonZeros |= (1 << i);
3806 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003807 }
3808 }
3809
3810 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003811 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00003812 return DAG.getUNDEF(VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003813 }
3814
Chris Lattner66a4dda2008-03-09 05:42:06 +00003815 // Special case for single non-zero, non-undef, element.
Eli Friedmand49401f2009-06-06 06:05:10 +00003816 if (NumNonZero == 1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003817 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003818 SDValue Item = Op.getOperand(Idx);
Scott Michel91099d62009-02-17 22:15:04 +00003819
Chris Lattner2d91b962008-03-09 01:05:04 +00003820 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3821 // the value are obviously zero, truncate the value to i32 and do the
3822 // insertion that way. Only do this if the value is non-constant or if the
3823 // value is a constant being inserted into element 0. It is cheaper to do
3824 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003825 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner2d91b962008-03-09 01:05:04 +00003826 (!IsAllConstants || Idx == 0)) {
3827 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3828 // Handle MMX and SSE both.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003829 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3830 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michel91099d62009-02-17 22:15:04 +00003831
Chris Lattner2d91b962008-03-09 01:05:04 +00003832 // Truncate the value (which may itself be a constant) to i32, and
3833 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003834 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesence0805b2009-02-03 19:33:06 +00003835 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003836 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3837 Subtarget->hasSSE2(), DAG);
Scott Michel91099d62009-02-17 22:15:04 +00003838
Chris Lattner2d91b962008-03-09 01:05:04 +00003839 // Now we have our 32-bit value zero extended in the low element of
3840 // a vector. If Idx != 0, swizzle it into place.
3841 if (Idx != 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00003842 SmallVector<int, 4> Mask;
3843 Mask.push_back(Idx);
3844 for (unsigned i = 1; i != VecElts; ++i)
3845 Mask.push_back(i);
3846 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopher3d82bbd2009-08-27 18:07:15 +00003847 DAG.getUNDEF(Item.getValueType()),
Nate Begeman543d2142009-04-27 18:41:29 +00003848 &Mask[0]);
Chris Lattner2d91b962008-03-09 01:05:04 +00003849 }
Dale Johannesence0805b2009-02-03 19:33:06 +00003850 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner2d91b962008-03-09 01:05:04 +00003851 }
3852 }
Scott Michel91099d62009-02-17 22:15:04 +00003853
Chris Lattnerac914892008-03-08 22:59:52 +00003854 // If we have a constant or non-constant insertion into the low element of
3855 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3856 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedmand49401f2009-06-06 06:05:10 +00003857 // depending on what the source datatype is.
3858 if (Idx == 0) {
3859 if (NumZero == 0) {
3860 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003861 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3862 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedmand49401f2009-06-06 06:05:10 +00003863 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3864 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3865 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3866 DAG);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003867 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3868 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3869 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedmand49401f2009-06-06 06:05:10 +00003870 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3871 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3872 Subtarget->hasSSE2(), DAG);
3873 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3874 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003875 }
Evan Chengdea99362008-05-29 08:22:04 +00003876
3877 // Is it a vector logical left shift?
3878 if (NumElems == 2 && Idx == 1 &&
Evan Chengb723fb52009-07-30 08:33:02 +00003879 X86::isZeroNode(Op.getOperand(0)) &&
3880 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003881 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003882 return getVShift(true, VT,
Scott Michel91099d62009-02-17 22:15:04 +00003883 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesen24dd9a52009-02-07 00:55:49 +00003884 VT, Op.getOperand(1)),
Dale Johannesence0805b2009-02-03 19:33:06 +00003885 NumBits/2, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00003886 }
Scott Michel91099d62009-02-17 22:15:04 +00003887
Chris Lattner92bdcb52008-03-08 22:48:29 +00003888 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003889 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003890
Chris Lattnerac914892008-03-08 22:59:52 +00003891 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3892 // is a non-constant being inserted into an element other than the low one,
3893 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3894 // movd/movss) to move this into the low element, then shuffle it into
3895 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003896 if (EVTBits == 32) {
Dale Johannesence0805b2009-02-03 19:33:06 +00003897 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michel91099d62009-02-17 22:15:04 +00003898
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003899 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003900 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3901 Subtarget->hasSSE2(), DAG);
Nate Begeman543d2142009-04-27 18:41:29 +00003902 SmallVector<int, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003903 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman543d2142009-04-27 18:41:29 +00003904 MaskVec.push_back(i == Idx ? 0 : 1);
3905 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003906 }
3907 }
3908
Chris Lattner66a4dda2008-03-09 05:42:06 +00003909 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chenge31a26a2009-12-09 21:00:30 +00003910 if (Values.size() == 1) {
3911 if (EVTBits == 32) {
3912 // Instead of a shuffle like this:
3913 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3914 // Check if it's possible to issue this instead.
3915 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3916 unsigned Idx = CountTrailingZeros_32(NonZeros);
3917 SDValue Item = Op.getOperand(Idx);
3918 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3919 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3920 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003921 return SDValue();
Evan Chenge31a26a2009-12-09 21:00:30 +00003922 }
Scott Michel91099d62009-02-17 22:15:04 +00003923
Dan Gohman21463242007-07-24 22:55:08 +00003924 // A vector full of immediates; various special cases are already
3925 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003926 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003927 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003928
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003929 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003930 if (EVTBits == 64) {
3931 if (NumNonZero == 1) {
3932 // One half is zero or undef.
3933 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesence0805b2009-02-03 19:33:06 +00003934 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003935 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003936 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3937 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003938 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003939 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003940 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003941
3942 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3943 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003944 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003945 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003946 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003947 }
3948
3949 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003950 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003951 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003952 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003953 }
3954
3955 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003956 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003957 V.resize(NumElems);
3958 if (NumElems == 4 && NumZero > 0) {
3959 for (unsigned i = 0; i < 4; ++i) {
3960 bool isZero = !(NonZeros & (1 << i));
3961 if (isZero)
Dale Johannesence0805b2009-02-03 19:33:06 +00003962 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003963 else
Dale Johannesence0805b2009-02-03 19:33:06 +00003964 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003965 }
3966
3967 for (unsigned i = 0; i < 2; ++i) {
3968 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3969 default: break;
3970 case 0:
3971 V[i] = V[i*2]; // Must be a zero vector.
3972 break;
3973 case 1:
Nate Begeman543d2142009-04-27 18:41:29 +00003974 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003975 break;
3976 case 2:
Nate Begeman543d2142009-04-27 18:41:29 +00003977 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003978 break;
3979 case 3:
Nate Begeman543d2142009-04-27 18:41:29 +00003980 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003981 break;
3982 }
3983 }
3984
Nate Begeman543d2142009-04-27 18:41:29 +00003985 SmallVector<int, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003986 bool Reverse = (NonZeros & 0x3) == 2;
3987 for (unsigned i = 0; i < 2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003988 MaskVec.push_back(Reverse ? 1-i : i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003989 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3990 for (unsigned i = 0; i < 2; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00003991 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3992 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003993 }
3994
Nate Begeman1aa900a2010-03-24 20:49:50 +00003995 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3996 // Check for a build vector of consecutive loads.
3997 for (unsigned i = 0; i < NumElems; ++i)
3998 V[i] = Op.getOperand(i);
3999
4000 // Check for elements which are consecutive loads.
4001 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4002 if (LD.getNode())
4003 return LD;
4004
4005 // For SSE 4.1, use inserts into undef.
4006 if (getSubtarget()->hasSSE41()) {
Nate Begeman543d2142009-04-27 18:41:29 +00004007 V[0] = DAG.getUNDEF(VT);
4008 for (unsigned i = 0; i < NumElems; ++i)
4009 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4010 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4011 Op.getOperand(i), DAG.getIntPtrConstant(i));
4012 return V[0];
4013 }
Nate Begeman1aa900a2010-03-24 20:49:50 +00004014
4015 // Otherwise, expand into a number of unpckl*
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004016 // e.g. for v4f32
4017 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4018 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4019 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004020 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesence0805b2009-02-03 19:33:06 +00004021 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004022 NumElems >>= 1;
4023 while (NumElems != 0) {
4024 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00004025 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004026 NumElems >>= 1;
4027 }
4028 return V[0];
4029 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004030 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004031}
4032
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00004033SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00004034X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00004035 // We support concatenate two MMX registers and place them in a MMX
4036 // register. This is better than doing a stack convert.
4037 DebugLoc dl = Op.getDebugLoc();
4038 EVT ResVT = Op.getValueType();
4039 assert(Op.getNumOperands() == 2);
4040 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4041 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4042 int Mask[2];
4043 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4044 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4045 InVec = Op.getOperand(1);
4046 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4047 unsigned NumElts = ResVT.getVectorNumElements();
4048 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4049 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4050 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4051 } else {
4052 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4053 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4054 Mask[0] = 0; Mask[1] = 2;
4055 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4056 }
4057 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4058}
4059
Nate Begeman2c87c422009-02-23 08:49:38 +00004060// v8i16 shuffles - Prefer shuffles in the following order:
4061// 1. [all] pshuflw, pshufhw, optional move
4062// 2. [ssse3] 1 x pshufb
4063// 3. [ssse3] 2 x pshufb + 1 x por
4064// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Chengfca29242007-12-07 08:07:39 +00004065static
Nate Begeman543d2142009-04-27 18:41:29 +00004066SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004067 SelectionDAG &DAG,
4068 const X86TargetLowering &TLI) {
Nate Begeman543d2142009-04-27 18:41:29 +00004069 SDValue V1 = SVOp->getOperand(0);
4070 SDValue V2 = SVOp->getOperand(1);
4071 DebugLoc dl = SVOp->getDebugLoc();
Nate Begeman2c87c422009-02-23 08:49:38 +00004072 SmallVector<int, 8> MaskVals;
Evan Cheng75184a92007-12-11 01:46:18 +00004073
Nate Begeman2c87c422009-02-23 08:49:38 +00004074 // Determine if more than 1 of the words in each of the low and high quadwords
4075 // of the result come from the same quadword of one of the two inputs. Undef
4076 // mask values count as coming from any quadword, for better codegen.
4077 SmallVector<unsigned, 4> LoQuad(4);
4078 SmallVector<unsigned, 4> HiQuad(4);
4079 BitVector InputQuads(4);
4080 for (unsigned i = 0; i < 8; ++i) {
4081 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman543d2142009-04-27 18:41:29 +00004082 int EltIdx = SVOp->getMaskElt(i);
Nate Begeman2c87c422009-02-23 08:49:38 +00004083 MaskVals.push_back(EltIdx);
4084 if (EltIdx < 0) {
4085 ++Quad[0];
4086 ++Quad[1];
4087 ++Quad[2];
4088 ++Quad[3];
Evan Cheng75184a92007-12-11 01:46:18 +00004089 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00004090 }
4091 ++Quad[EltIdx / 4];
4092 InputQuads.set(EltIdx / 4);
Evan Cheng75184a92007-12-11 01:46:18 +00004093 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00004094
Nate Begeman2c87c422009-02-23 08:49:38 +00004095 int BestLoQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00004096 unsigned MaxQuad = 1;
4097 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00004098 if (LoQuad[i] > MaxQuad) {
4099 BestLoQuad = i;
4100 MaxQuad = LoQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00004101 }
Evan Chengfca29242007-12-07 08:07:39 +00004102 }
4103
Nate Begeman2c87c422009-02-23 08:49:38 +00004104 int BestHiQuad = -1;
Evan Cheng75184a92007-12-11 01:46:18 +00004105 MaxQuad = 1;
4106 for (unsigned i = 0; i < 4; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00004107 if (HiQuad[i] > MaxQuad) {
4108 BestHiQuad = i;
4109 MaxQuad = HiQuad[i];
Evan Cheng75184a92007-12-11 01:46:18 +00004110 }
4111 }
4112
Nate Begeman2c87c422009-02-23 08:49:38 +00004113 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004114 // of the two input vectors, shuffle them into one input vector so only a
Nate Begeman2c87c422009-02-23 08:49:38 +00004115 // single pshufb instruction is necessary. If There are more than 2 input
4116 // quads, disable the next transformation since it does not help SSSE3.
4117 bool V1Used = InputQuads[0] || InputQuads[1];
4118 bool V2Used = InputQuads[2] || InputQuads[3];
4119 if (TLI.getSubtarget()->hasSSSE3()) {
4120 if (InputQuads.count() == 2 && V1Used && V2Used) {
4121 BestLoQuad = InputQuads.find_first();
4122 BestHiQuad = InputQuads.find_next(BestLoQuad);
4123 }
4124 if (InputQuads.count() > 2) {
4125 BestLoQuad = -1;
4126 BestHiQuad = -1;
4127 }
4128 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00004129
Nate Begeman2c87c422009-02-23 08:49:38 +00004130 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4131 // the shuffle mask. If a quad is scored as -1, that means that it contains
4132 // words from all 4 input quadwords.
4133 SDValue NewV;
4134 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004135 SmallVector<int, 8> MaskV;
4136 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4137 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004138 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004139 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4140 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4141 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00004142
Nate Begeman2c87c422009-02-23 08:49:38 +00004143 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4144 // source words for the shuffle, to aid later transformations.
4145 bool AllWordsInNewV = true;
Mon P Wangb1db1202009-03-11 06:35:11 +00004146 bool InOrder[2] = { true, true };
Evan Cheng75184a92007-12-11 01:46:18 +00004147 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman2c87c422009-02-23 08:49:38 +00004148 int idx = MaskVals[i];
Mon P Wangb1db1202009-03-11 06:35:11 +00004149 if (idx != (int)i)
4150 InOrder[i/4] = false;
Nate Begeman2c87c422009-02-23 08:49:38 +00004151 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng75184a92007-12-11 01:46:18 +00004152 continue;
Nate Begeman2c87c422009-02-23 08:49:38 +00004153 AllWordsInNewV = false;
4154 break;
Evan Cheng75184a92007-12-11 01:46:18 +00004155 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00004156
Nate Begeman2c87c422009-02-23 08:49:38 +00004157 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4158 if (AllWordsInNewV) {
4159 for (int i = 0; i != 8; ++i) {
4160 int idx = MaskVals[i];
4161 if (idx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00004162 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004163 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begeman2c87c422009-02-23 08:49:38 +00004164 if ((idx != i) && idx < 4)
4165 pshufhw = false;
4166 if ((idx != i) && idx > 3)
4167 pshuflw = false;
Evan Cheng75184a92007-12-11 01:46:18 +00004168 }
Nate Begeman2c87c422009-02-23 08:49:38 +00004169 V1 = NewV;
4170 V2Used = false;
4171 BestLoQuad = 0;
4172 BestHiQuad = 1;
Evan Chengfca29242007-12-07 08:07:39 +00004173 }
Evan Cheng75184a92007-12-11 01:46:18 +00004174
Nate Begeman2c87c422009-02-23 08:49:38 +00004175 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4176 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wangb1db1202009-03-11 06:35:11 +00004177 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004178 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004179 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng75184a92007-12-11 01:46:18 +00004180 }
Evan Cheng75184a92007-12-11 01:46:18 +00004181 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004182
Nate Begeman2c87c422009-02-23 08:49:38 +00004183 // If we have SSSE3, and all words of the result are from 1 input vector,
4184 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4185 // is present, fall back to case 4.
4186 if (TLI.getSubtarget()->hasSSSE3()) {
4187 SmallVector<SDValue,16> pshufbMask;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004188
Nate Begeman2c87c422009-02-23 08:49:38 +00004189 // If we have elements from both input vectors, set the high bit of the
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004190 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begeman2c87c422009-02-23 08:49:38 +00004191 // mask, and elements that come from V1 in the V2 mask, so that the two
4192 // results can be OR'd together.
4193 bool TwoInputs = V1Used && V2Used;
4194 for (unsigned i = 0; i != 8; ++i) {
4195 int EltIdx = MaskVals[i] * 2;
4196 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004197 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4198 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004199 continue;
4200 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004201 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4202 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004203 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004204 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004205 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00004206 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004207 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004208 if (!TwoInputs)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004209 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004210
Nate Begeman2c87c422009-02-23 08:49:38 +00004211 // Calculate the shuffle mask for the second input, shuffle it, and
4212 // OR it with the first shuffled input.
4213 pshufbMask.clear();
4214 for (unsigned i = 0; i != 8; ++i) {
4215 int EltIdx = MaskVals[i] * 2;
4216 if (EltIdx < 16) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004217 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4218 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004219 continue;
4220 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004221 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4222 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004223 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004224 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004225 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004226 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004227 MVT::v16i8, &pshufbMask[0], 16));
4228 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4229 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004230 }
4231
4232 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4233 // and update MaskVals with new element order.
4234 BitVector InOrder(8);
4235 if (BestLoQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004236 SmallVector<int, 8> MaskV;
Nate Begeman2c87c422009-02-23 08:49:38 +00004237 for (int i = 0; i != 4; ++i) {
4238 int idx = MaskVals[i];
4239 if (idx < 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004240 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004241 InOrder.set(i);
4242 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman543d2142009-04-27 18:41:29 +00004243 MaskV.push_back(idx & 3);
Nate Begeman2c87c422009-02-23 08:49:38 +00004244 InOrder.set(i);
4245 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004246 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004247 }
4248 }
4249 for (unsigned i = 4; i != 8; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00004250 MaskV.push_back(i);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004251 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman543d2142009-04-27 18:41:29 +00004252 &MaskV[0]);
Nate Begeman2c87c422009-02-23 08:49:38 +00004253 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004254
Nate Begeman2c87c422009-02-23 08:49:38 +00004255 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4256 // and update MaskVals with the new element order.
4257 if (BestHiQuad >= 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004258 SmallVector<int, 8> MaskV;
Nate Begeman2c87c422009-02-23 08:49:38 +00004259 for (unsigned i = 0; i != 4; ++i)
Nate Begeman543d2142009-04-27 18:41:29 +00004260 MaskV.push_back(i);
Nate Begeman2c87c422009-02-23 08:49:38 +00004261 for (unsigned i = 4; i != 8; ++i) {
4262 int idx = MaskVals[i];
4263 if (idx < 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00004264 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004265 InOrder.set(i);
4266 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman543d2142009-04-27 18:41:29 +00004267 MaskV.push_back((idx & 3) + 4);
Nate Begeman2c87c422009-02-23 08:49:38 +00004268 InOrder.set(i);
4269 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004270 MaskV.push_back(-1);
Nate Begeman2c87c422009-02-23 08:49:38 +00004271 }
4272 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004273 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman543d2142009-04-27 18:41:29 +00004274 &MaskV[0]);
Nate Begeman2c87c422009-02-23 08:49:38 +00004275 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004276
Nate Begeman2c87c422009-02-23 08:49:38 +00004277 // In case BestHi & BestLo were both -1, which means each quadword has a word
4278 // from each of the four input quadwords, calculate the InOrder bitvector now
4279 // before falling through to the insert/extract cleanup.
4280 if (BestLoQuad == -1 && BestHiQuad == -1) {
4281 NewV = V1;
4282 for (int i = 0; i != 8; ++i)
4283 if (MaskVals[i] < 0 || MaskVals[i] == i)
4284 InOrder.set(i);
4285 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004286
Nate Begeman2c87c422009-02-23 08:49:38 +00004287 // The other elements are put in the right place using pextrw and pinsrw.
4288 for (unsigned i = 0; i != 8; ++i) {
4289 if (InOrder[i])
4290 continue;
4291 int EltIdx = MaskVals[i];
4292 if (EltIdx < 0)
4293 continue;
4294 SDValue ExtOp = (EltIdx < 8)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004295 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begeman2c87c422009-02-23 08:49:38 +00004296 DAG.getIntPtrConstant(EltIdx))
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004297 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begeman2c87c422009-02-23 08:49:38 +00004298 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004299 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begeman2c87c422009-02-23 08:49:38 +00004300 DAG.getIntPtrConstant(i));
4301 }
4302 return NewV;
4303}
4304
4305// v16i8 shuffles - Prefer shuffles in the following order:
4306// 1. [ssse3] 1 x pshufb
4307// 2. [ssse3] 2 x pshufb + 1 x por
4308// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4309static
Nate Begeman543d2142009-04-27 18:41:29 +00004310SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004311 SelectionDAG &DAG,
4312 const X86TargetLowering &TLI) {
Nate Begeman543d2142009-04-27 18:41:29 +00004313 SDValue V1 = SVOp->getOperand(0);
4314 SDValue V2 = SVOp->getOperand(1);
4315 DebugLoc dl = SVOp->getDebugLoc();
Nate Begeman2c87c422009-02-23 08:49:38 +00004316 SmallVector<int, 16> MaskVals;
Nate Begeman543d2142009-04-27 18:41:29 +00004317 SVOp->getMask(MaskVals);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004318
Nate Begeman2c87c422009-02-23 08:49:38 +00004319 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004320 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begeman2c87c422009-02-23 08:49:38 +00004321 // present, fall back to case 3.
4322 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4323 bool V1Only = true;
4324 bool V2Only = true;
4325 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004326 int EltIdx = MaskVals[i];
Nate Begeman2c87c422009-02-23 08:49:38 +00004327 if (EltIdx < 0)
4328 continue;
4329 if (EltIdx < 16)
4330 V2Only = false;
4331 else
4332 V1Only = false;
4333 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004334
Nate Begeman2c87c422009-02-23 08:49:38 +00004335 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4336 if (TLI.getSubtarget()->hasSSSE3()) {
4337 SmallVector<SDValue,16> pshufbMask;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004338
Nate Begeman2c87c422009-02-23 08:49:38 +00004339 // If all result elements are from one input vector, then only translate
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004340 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begeman2c87c422009-02-23 08:49:38 +00004341 //
4342 // Otherwise, we have elements from both input vectors, and must zero out
4343 // elements that come from V2 in the first mask, and V1 in the second mask
4344 // so that we can OR them together.
4345 bool TwoInputs = !(V1Only || V2Only);
4346 for (unsigned i = 0; i != 16; ++i) {
4347 int EltIdx = MaskVals[i];
4348 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004349 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004350 continue;
4351 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004352 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004353 }
4354 // If all the elements are from V2, assign it to V1 and return after
4355 // building the first pshufb.
4356 if (V2Only)
4357 V1 = V2;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004358 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Cheng907a2d22009-02-25 22:49:59 +00004359 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004360 MVT::v16i8, &pshufbMask[0], 16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004361 if (!TwoInputs)
4362 return V1;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004363
Nate Begeman2c87c422009-02-23 08:49:38 +00004364 // Calculate the shuffle mask for the second input, shuffle it, and
4365 // OR it with the first shuffled input.
4366 pshufbMask.clear();
4367 for (unsigned i = 0; i != 16; ++i) {
4368 int EltIdx = MaskVals[i];
4369 if (EltIdx < 16) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004370 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004371 continue;
4372 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004373 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begeman2c87c422009-02-23 08:49:38 +00004374 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004375 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Cheng907a2d22009-02-25 22:49:59 +00004376 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004377 MVT::v16i8, &pshufbMask[0], 16));
4378 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begeman2c87c422009-02-23 08:49:38 +00004379 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004380
Nate Begeman2c87c422009-02-23 08:49:38 +00004381 // No SSSE3 - Calculate in place words and then fix all out of place words
4382 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4383 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004384 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4385 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begeman2c87c422009-02-23 08:49:38 +00004386 SDValue NewV = V2Only ? V2 : V1;
4387 for (int i = 0; i != 8; ++i) {
4388 int Elt0 = MaskVals[i*2];
4389 int Elt1 = MaskVals[i*2+1];
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004390
Nate Begeman2c87c422009-02-23 08:49:38 +00004391 // This word of the result is all undef, skip it.
4392 if (Elt0 < 0 && Elt1 < 0)
4393 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004394
Nate Begeman2c87c422009-02-23 08:49:38 +00004395 // This word of the result is already in the correct place, skip it.
4396 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4397 continue;
4398 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4399 continue;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004400
Nate Begeman2c87c422009-02-23 08:49:38 +00004401 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4402 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4403 SDValue InsElt;
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004404
4405 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4406 // using a single extract together, load it and store it.
4407 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004408 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004409 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004410 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004411 DAG.getIntPtrConstant(i));
4412 continue;
4413 }
4414
Nate Begeman2c87c422009-02-23 08:49:38 +00004415 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004416 // source byte is not also odd, shift the extracted word left 8 bits
4417 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begeman2c87c422009-02-23 08:49:38 +00004418 if (Elt1 >= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004419 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begeman2c87c422009-02-23 08:49:38 +00004420 DAG.getIntPtrConstant(Elt1 / 2));
4421 if ((Elt1 & 1) == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004422 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begeman2c87c422009-02-23 08:49:38 +00004423 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004424 else if (Elt0 >= 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004425 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4426 DAG.getConstant(0xFF00, MVT::i16));
Nate Begeman2c87c422009-02-23 08:49:38 +00004427 }
4428 // If Elt0 is defined, extract it from the appropriate source. If the
4429 // source byte is not also even, shift the extracted word right 8 bits. If
4430 // Elt1 was also defined, OR the extracted values together before
4431 // inserting them in the result.
4432 if (Elt0 >= 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004433 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begeman2c87c422009-02-23 08:49:38 +00004434 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4435 if ((Elt0 & 1) != 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004436 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begeman2c87c422009-02-23 08:49:38 +00004437 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wangd0cec7a2009-03-11 18:47:57 +00004438 else if (Elt1 >= 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004439 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4440 DAG.getConstant(0x00FF, MVT::i16));
4441 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begeman2c87c422009-02-23 08:49:38 +00004442 : InsElt0;
4443 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004444 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begeman2c87c422009-02-23 08:49:38 +00004445 DAG.getIntPtrConstant(i));
4446 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004447 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng75184a92007-12-11 01:46:18 +00004448}
4449
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004450/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4451/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4452/// done when every pair / quad of shuffle mask elements point to elements in
4453/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00004454/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4455static
Nate Begeman543d2142009-04-27 18:41:29 +00004456SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4457 SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004458 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersonac9de032009-08-10 22:56:29 +00004459 EVT VT = SVOp->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00004460 SDValue V1 = SVOp->getOperand(0);
4461 SDValue V2 = SVOp->getOperand(1);
4462 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004463 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004464 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersonac9de032009-08-10 22:56:29 +00004465 EVT MaskEltVT = MaskVT.getVectorElementType();
4466 EVT NewVT = MaskVT;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004467 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00004468 default: assert(false && "Unexpected!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004469 case MVT::v4f32: NewVT = MVT::v2f64; break;
4470 case MVT::v4i32: NewVT = MVT::v2i64; break;
4471 case MVT::v8i16: NewVT = MVT::v4i32; break;
4472 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004473 }
4474
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00004475 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00004476 if (VT.isInteger())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004477 NewVT = MVT::v2i64;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004478 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004479 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00004480 }
Nate Begeman543d2142009-04-27 18:41:29 +00004481 int Scale = NumElems / NewWidth;
4482 SmallVector<int, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00004483 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman543d2142009-04-27 18:41:29 +00004484 int StartIdx = -1;
4485 for (int j = 0; j < Scale; ++j) {
4486 int EltIdx = SVOp->getMaskElt(i+j);
4487 if (EltIdx < 0)
Evan Cheng75184a92007-12-11 01:46:18 +00004488 continue;
Nate Begeman543d2142009-04-27 18:41:29 +00004489 if (StartIdx == -1)
Evan Cheng75184a92007-12-11 01:46:18 +00004490 StartIdx = EltIdx - (EltIdx % Scale);
4491 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00004492 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004493 }
Nate Begeman543d2142009-04-27 18:41:29 +00004494 if (StartIdx == -1)
4495 MaskVec.push_back(-1);
Evan Cheng75184a92007-12-11 01:46:18 +00004496 else
Nate Begeman543d2142009-04-27 18:41:29 +00004497 MaskVec.push_back(StartIdx / Scale);
Evan Chengfca29242007-12-07 08:07:39 +00004498 }
4499
Dale Johannesence0805b2009-02-03 19:33:06 +00004500 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4501 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman543d2142009-04-27 18:41:29 +00004502 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Chengfca29242007-12-07 08:07:39 +00004503}
4504
Evan Chenge9b9c672008-05-09 21:53:03 +00004505/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00004506///
Owen Andersonac9de032009-08-10 22:56:29 +00004507static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman543d2142009-04-27 18:41:29 +00004508 SDValue SrcOp, SelectionDAG &DAG,
4509 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004510 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004511 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00004512 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00004513 LD = dyn_cast<LoadSDNode>(SrcOp);
4514 if (!LD) {
4515 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4516 // instead.
Owen Anderson2dd68a22009-08-11 21:59:30 +00004517 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4518 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng40ee6e52008-05-08 00:57:18 +00004519 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4520 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson2dd68a22009-08-11 21:59:30 +00004521 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004522 // PR2108
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004523 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesence0805b2009-02-03 19:33:06 +00004524 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4525 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4526 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4527 OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00004528 SrcOp.getOperand(0)
4529 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004530 }
4531 }
4532 }
4533
Dale Johannesence0805b2009-02-03 19:33:06 +00004534 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4535 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michel91099d62009-02-17 22:15:04 +00004536 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesence0805b2009-02-03 19:33:06 +00004537 OpVT, SrcOp)));
Evan Cheng40ee6e52008-05-08 00:57:18 +00004538}
4539
Evan Chengf50554e2008-07-22 21:13:36 +00004540/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4541/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00004542static SDValue
Nate Begeman543d2142009-04-27 18:41:29 +00004543LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4544 SDValue V1 = SVOp->getOperand(0);
4545 SDValue V2 = SVOp->getOperand(1);
4546 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00004547 EVT VT = SVOp->getValueType(0);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004548
Evan Chengf50554e2008-07-22 21:13:36 +00004549 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00004550 Locs.resize(4);
Nate Begeman543d2142009-04-27 18:41:29 +00004551 SmallVector<int, 8> Mask1(4U, -1);
4552 SmallVector<int, 8> PermMask;
4553 SVOp->getMask(PermMask);
4554
Evan Chengf50554e2008-07-22 21:13:36 +00004555 unsigned NumHi = 0;
4556 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00004557 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman543d2142009-04-27 18:41:29 +00004558 int Idx = PermMask[i];
4559 if (Idx < 0) {
Evan Chengf50554e2008-07-22 21:13:36 +00004560 Locs[i] = std::make_pair(-1, -1);
4561 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004562 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4563 if (Idx < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004564 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman543d2142009-04-27 18:41:29 +00004565 Mask1[NumLo] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004566 NumLo++;
4567 } else {
4568 Locs[i] = std::make_pair(1, NumHi);
4569 if (2+NumHi < 4)
Nate Begeman543d2142009-04-27 18:41:29 +00004570 Mask1[2+NumHi] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004571 NumHi++;
4572 }
4573 }
4574 }
Evan Cheng3cae0332008-07-23 00:22:17 +00004575
Evan Chengf50554e2008-07-22 21:13:36 +00004576 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00004577 // If no more than two elements come from either vector. This can be
4578 // implemented with two shuffles. First shuffle gather the elements.
4579 // The second shuffle, which takes the first shuffle as both of its
4580 // vector operands, put the elements into the right order.
Nate Begeman543d2142009-04-27 18:41:29 +00004581 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004582
Nate Begeman543d2142009-04-27 18:41:29 +00004583 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004584
Evan Chengf50554e2008-07-22 21:13:36 +00004585 for (unsigned i = 0; i != 4; ++i) {
4586 if (Locs[i].first == -1)
4587 continue;
4588 else {
4589 unsigned Idx = (i < 2) ? 0 : 4;
4590 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman543d2142009-04-27 18:41:29 +00004591 Mask2[i] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004592 }
4593 }
4594
Nate Begeman543d2142009-04-27 18:41:29 +00004595 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004596 } else if (NumLo == 3 || NumHi == 3) {
4597 // Otherwise, we must have three elements from one vector, call it X, and
4598 // one element from the other, call it Y. First, use a shufps to build an
4599 // intermediate vector with the one element from Y and the element from X
4600 // that will be in the same half in the final destination (the indexes don't
4601 // matter). Then, use a shufps to build the final vector, taking the half
4602 // containing the element from Y from the intermediate, and the other half
4603 // from X.
4604 if (NumHi == 3) {
4605 // Normalize it so the 3 elements come from V1.
Nate Begeman543d2142009-04-27 18:41:29 +00004606 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng3cae0332008-07-23 00:22:17 +00004607 std::swap(V1, V2);
4608 }
4609
4610 // Find the element from V2.
4611 unsigned HiIndex;
4612 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman543d2142009-04-27 18:41:29 +00004613 int Val = PermMask[HiIndex];
4614 if (Val < 0)
Evan Cheng3cae0332008-07-23 00:22:17 +00004615 continue;
Evan Cheng3cae0332008-07-23 00:22:17 +00004616 if (Val >= 4)
4617 break;
4618 }
4619
Nate Begeman543d2142009-04-27 18:41:29 +00004620 Mask1[0] = PermMask[HiIndex];
4621 Mask1[1] = -1;
4622 Mask1[2] = PermMask[HiIndex^1];
4623 Mask1[3] = -1;
4624 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004625
4626 if (HiIndex >= 2) {
Nate Begeman543d2142009-04-27 18:41:29 +00004627 Mask1[0] = PermMask[0];
4628 Mask1[1] = PermMask[1];
4629 Mask1[2] = HiIndex & 1 ? 6 : 4;
4630 Mask1[3] = HiIndex & 1 ? 4 : 6;
4631 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004632 } else {
Nate Begeman543d2142009-04-27 18:41:29 +00004633 Mask1[0] = HiIndex & 1 ? 2 : 0;
4634 Mask1[1] = HiIndex & 1 ? 0 : 2;
4635 Mask1[2] = PermMask[2];
4636 Mask1[3] = PermMask[3];
4637 if (Mask1[2] >= 0)
4638 Mask1[2] += 4;
4639 if (Mask1[3] >= 0)
4640 Mask1[3] += 4;
4641 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng3cae0332008-07-23 00:22:17 +00004642 }
Evan Chengf50554e2008-07-22 21:13:36 +00004643 }
4644
4645 // Break it into (shuffle shuffle_hi, shuffle_lo).
4646 Locs.clear();
Nate Begeman543d2142009-04-27 18:41:29 +00004647 SmallVector<int,8> LoMask(4U, -1);
4648 SmallVector<int,8> HiMask(4U, -1);
4649
4650 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00004651 unsigned MaskIdx = 0;
4652 unsigned LoIdx = 0;
4653 unsigned HiIdx = 2;
4654 for (unsigned i = 0; i != 4; ++i) {
4655 if (i == 2) {
4656 MaskPtr = &HiMask;
4657 MaskIdx = 1;
4658 LoIdx = 0;
4659 HiIdx = 2;
4660 }
Nate Begeman543d2142009-04-27 18:41:29 +00004661 int Idx = PermMask[i];
4662 if (Idx < 0) {
Evan Chengf50554e2008-07-22 21:13:36 +00004663 Locs[i] = std::make_pair(-1, -1);
Nate Begeman543d2142009-04-27 18:41:29 +00004664 } else if (Idx < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00004665 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman543d2142009-04-27 18:41:29 +00004666 (*MaskPtr)[LoIdx] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004667 LoIdx++;
4668 } else {
4669 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman543d2142009-04-27 18:41:29 +00004670 (*MaskPtr)[HiIdx] = Idx;
Evan Chengf50554e2008-07-22 21:13:36 +00004671 HiIdx++;
4672 }
4673 }
4674
Nate Begeman543d2142009-04-27 18:41:29 +00004675 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4676 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4677 SmallVector<int, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00004678 for (unsigned i = 0; i != 4; ++i) {
4679 if (Locs[i].first == -1) {
Nate Begeman543d2142009-04-27 18:41:29 +00004680 MaskOps.push_back(-1);
Evan Chengf50554e2008-07-22 21:13:36 +00004681 } else {
4682 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman543d2142009-04-27 18:41:29 +00004683 MaskOps.push_back(Idx);
Evan Chengf50554e2008-07-22 21:13:36 +00004684 }
4685 }
Nate Begeman543d2142009-04-27 18:41:29 +00004686 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengf50554e2008-07-22 21:13:36 +00004687}
4688
Dan Gohman8181bd12008-07-27 21:46:04 +00004689SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00004690X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman543d2142009-04-27 18:41:29 +00004691 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004692 SDValue V1 = Op.getOperand(0);
4693 SDValue V2 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00004694 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004695 DebugLoc dl = Op.getDebugLoc();
Nate Begeman543d2142009-04-27 18:41:29 +00004696 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands92c43912008-06-06 12:08:01 +00004697 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004698 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4699 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
4700 bool V1IsSplat = false;
4701 bool V2IsSplat = false;
4702
Nate Begeman543d2142009-04-27 18:41:29 +00004703 if (isZeroShuffle(SVOp))
Dale Johannesence0805b2009-02-03 19:33:06 +00004704 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004705
Nate Begeman543d2142009-04-27 18:41:29 +00004706 // Promote splats to v4f32.
4707 if (SVOp->isSplat()) {
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004708 if (isMMX || NumElems < 4)
Nate Begeman543d2142009-04-27 18:41:29 +00004709 return Op;
4710 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004711 }
4712
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004713 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4714 // do it!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004715 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman543d2142009-04-27 18:41:29 +00004716 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004717 if (NewOp.getNode())
Scott Michel91099d62009-02-17 22:15:04 +00004718 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesence0805b2009-02-03 19:33:06 +00004719 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004720 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004721 // FIXME: Figure out a cleaner way to do this.
4722 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004723 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman543d2142009-04-27 18:41:29 +00004724 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00004725 if (NewOp.getNode()) {
Nate Begeman543d2142009-04-27 18:41:29 +00004726 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4727 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4728 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004729 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004730 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman543d2142009-04-27 18:41:29 +00004731 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4732 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chenge9b9c672008-05-09 21:53:03 +00004733 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman543d2142009-04-27 18:41:29 +00004734 DAG, Subtarget, dl);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004735 }
4736 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004737
Nate Begeman543d2142009-04-27 18:41:29 +00004738 if (X86::isPSHUFDMask(SVOp))
4739 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004740
Evan Chengdea99362008-05-29 08:22:04 +00004741 // Check if this can be converted into a logical shift.
4742 bool isLeft = false;
4743 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004744 SDValue ShVal;
Nate Begeman543d2142009-04-27 18:41:29 +00004745 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chenge31a26a2009-12-09 21:00:30 +00004746 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengdea99362008-05-29 08:22:04 +00004747 if (isShift && ShVal.hasOneUse()) {
Scott Michel91099d62009-02-17 22:15:04 +00004748 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengdea99362008-05-29 08:22:04 +00004749 // v_set0 + movlhps or movhlps, etc.
Dan Gohman3bab1f72009-09-23 21:02:20 +00004750 EVT EltVT = VT.getVectorElementType();
4751 ShAmt *= EltVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004752 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004753 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004754
Nate Begeman543d2142009-04-27 18:41:29 +00004755 if (X86::isMOVLMask(SVOp)) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004756 if (V1IsUndef)
4757 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004758 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesence0805b2009-02-03 19:33:06 +00004759 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004760 if (!isMMX)
4761 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004762 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004763
Nate Begeman543d2142009-04-27 18:41:29 +00004764 // FIXME: fold these into legal mask.
4765 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4766 X86::isMOVSLDUPMask(SVOp) ||
4767 X86::isMOVHLPSMask(SVOp) ||
Nate Begemanb13034d2009-11-07 23:17:15 +00004768 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman543d2142009-04-27 18:41:29 +00004769 X86::isMOVLPMask(SVOp)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004770 return Op;
4771
Nate Begeman543d2142009-04-27 18:41:29 +00004772 if (ShouldXformToMOVHLPS(SVOp) ||
4773 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4774 return CommuteVectorShuffle(SVOp, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004775
Evan Chengdea99362008-05-29 08:22:04 +00004776 if (isShift) {
4777 // No better options. Use a vshl / vsrl.
Dan Gohman3bab1f72009-09-23 21:02:20 +00004778 EVT EltVT = VT.getVectorElementType();
4779 ShAmt *= EltVT.getSizeInBits();
Dale Johannesence0805b2009-02-03 19:33:06 +00004780 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengdea99362008-05-29 08:22:04 +00004781 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004782
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004783 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004784 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4785 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004786 V1IsSplat = isSplatVector(V1.getNode());
4787 V2IsSplat = isSplatVector(V2.getNode());
Scott Michel91099d62009-02-17 22:15:04 +00004788
Chris Lattnere6aa3862007-11-25 00:24:49 +00004789 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004790 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman543d2142009-04-27 18:41:29 +00004791 Op = CommuteVectorShuffle(SVOp, DAG);
4792 SVOp = cast<ShuffleVectorSDNode>(Op);
4793 V1 = SVOp->getOperand(0);
4794 V2 = SVOp->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004795 std::swap(V1IsSplat, V2IsSplat);
4796 std::swap(V1IsUndef, V2IsUndef);
4797 Commuted = true;
4798 }
4799
Nate Begeman543d2142009-04-27 18:41:29 +00004800 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4801 // Shuffling low element of v1 into undef, just return v1.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004802 if (V2IsUndef)
Nate Begeman543d2142009-04-27 18:41:29 +00004803 return V1;
4804 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4805 // the instruction selector will not match, so get a canonical MOVL with
4806 // swapped operands to undo the commute.
4807 return getMOVL(DAG, dl, VT, V2, V1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004808 }
4809
Nate Begeman543d2142009-04-27 18:41:29 +00004810 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4811 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4812 X86::isUNPCKLMask(SVOp) ||
4813 X86::isUNPCKHMask(SVOp))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004814 return Op;
4815
4816 if (V2IsSplat) {
4817 // Normalize mask so all entries that point to V2 points to its first
4818 // element then try to match unpck{h|l} again. If match, return a
4819 // new vector_shuffle with the corrected mask.
Nate Begeman543d2142009-04-27 18:41:29 +00004820 SDValue NewMask = NormalizeMask(SVOp, DAG);
4821 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4822 if (NSVOp != SVOp) {
4823 if (X86::isUNPCKLMask(NSVOp, true)) {
4824 return NewMask;
4825 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4826 return NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004827 }
4828 }
4829 }
4830
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004831 if (Commuted) {
4832 // Commute is back and try unpck* again.
Nate Begeman543d2142009-04-27 18:41:29 +00004833 // FIXME: this seems wrong.
4834 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4835 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4836 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4837 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4838 X86::isUNPCKLMask(NewSVOp) ||
4839 X86::isUNPCKHMask(NewSVOp))
4840 return NewOp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004841 }
4842
Nate Begeman2c87c422009-02-23 08:49:38 +00004843 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman543d2142009-04-27 18:41:29 +00004844
4845 // Normalize the node to match x86 shuffle ops if needed
4846 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4847 return CommuteVectorShuffle(SVOp, DAG);
4848
4849 // Check for legal shuffle and return?
4850 SmallVector<int, 16> PermMask;
4851 SVOp->getMask(PermMask);
4852 if (isShuffleMaskLegal(PermMask, VT))
Evan Chengbf8b2c52008-04-05 00:30:36 +00004853 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004854
Evan Cheng75184a92007-12-11 01:46:18 +00004855 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004856 if (VT == MVT::v8i16) {
Nate Begeman543d2142009-04-27 18:41:29 +00004857 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004858 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004859 return NewOp;
4860 }
4861
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004862 if (VT == MVT::v16i8) {
Nate Begeman543d2142009-04-27 18:41:29 +00004863 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begeman2c87c422009-02-23 08:49:38 +00004864 if (NewOp.getNode())
4865 return NewOp;
4866 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004867
Evan Chengf50554e2008-07-22 21:13:36 +00004868 // Handle all 4 wide cases with a number of shuffles except for MMX.
4869 if (NumElems == 4 && !isMMX)
Nate Begeman543d2142009-04-27 18:41:29 +00004870 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004871
Dan Gohman8181bd12008-07-27 21:46:04 +00004872 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004873}
4874
Dan Gohman8181bd12008-07-27 21:46:04 +00004875SDValue
4876X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00004877 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00004878 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004879 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00004880 if (VT.getSizeInBits() == 8) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004881 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004882 Op.getOperand(0), Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004883 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004884 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004885 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004886 } else if (VT.getSizeInBits() == 16) {
Evan Chengf9393b32009-01-02 05:29:08 +00004887 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4888 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4889 if (Idx == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004890 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4891 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004892 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004893 MVT::v4i32,
Evan Chengf9393b32009-01-02 05:29:08 +00004894 Op.getOperand(0)),
4895 Op.getOperand(1)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004896 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004897 Op.getOperand(0), Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004898 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004899 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004900 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004901 } else if (VT == MVT::f32) {
Evan Cheng6c249332008-03-24 21:52:23 +00004902 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4903 // the result back to FR32 register. It's only worth matching if the
Dan Gohman9fdd0142008-10-31 00:57:24 +00004904 // result has a single use which is a store or a bitcast to i32. And in
4905 // the case of a store, it's not worth it if the index is a constant 0,
4906 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng6c249332008-03-24 21:52:23 +00004907 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004908 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004909 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman9fdd0142008-10-31 00:57:24 +00004910 if ((User->getOpcode() != ISD::STORE ||
4911 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4912 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman788db592008-04-16 02:32:24 +00004913 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004914 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004915 return SDValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004916 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4917 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesence0805b2009-02-03 19:33:06 +00004918 Op.getOperand(0)),
4919 Op.getOperand(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004920 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4921 } else if (VT == MVT::i32) {
Mon P Wangac2a3c52009-01-15 21:10:20 +00004922 // ExtractPS works with constant index.
4923 if (isa<ConstantSDNode>(Op.getOperand(1)))
4924 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00004925 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004926 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004927}
4928
4929
Dan Gohman8181bd12008-07-27 21:46:04 +00004930SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00004931X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4932 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004933 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004934 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004935
Evan Cheng6c249332008-03-24 21:52:23 +00004936 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004937 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004938 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004939 return Res;
4940 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004941
Owen Andersonac9de032009-08-10 22:56:29 +00004942 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00004943 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004944 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004945 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004946 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004947 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004948 if (Idx == 0)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004949 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4950 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michel91099d62009-02-17 22:15:04 +00004951 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00004952 MVT::v4i32, Vec),
Evan Cheng75184a92007-12-11 01:46:18 +00004953 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004954 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck5d3fa642009-12-17 15:31:52 +00004955 EVT EltVT = MVT::i32;
Dan Gohman3bab1f72009-09-23 21:02:20 +00004956 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004957 Op.getOperand(0), Op.getOperand(1));
Dan Gohman3bab1f72009-09-23 21:02:20 +00004958 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004959 DAG.getValueType(VT));
Dale Johannesence0805b2009-02-03 19:33:06 +00004960 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004961 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004962 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004963 if (Idx == 0)
4964 return Op;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004965
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004966 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman543d2142009-04-27 18:41:29 +00004967 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersonac9de032009-08-10 22:56:29 +00004968 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004969 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman543d2142009-04-27 18:41:29 +00004970 DAG.getUNDEF(VVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004971 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004972 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004973 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004974 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4975 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4976 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004977 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004978 if (Idx == 0)
4979 return Op;
4980
4981 // UNPCKHPD the element to the lowest double word, then movsd.
4982 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4983 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman543d2142009-04-27 18:41:29 +00004984 int Mask[2] = { 1, -1 };
Owen Andersonac9de032009-08-10 22:56:29 +00004985 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00004986 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman543d2142009-04-27 18:41:29 +00004987 DAG.getUNDEF(VVT), Mask);
Dale Johannesence0805b2009-02-03 19:33:06 +00004988 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004989 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004990 }
4991
Dan Gohman8181bd12008-07-27 21:46:04 +00004992 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004993}
4994
Dan Gohman8181bd12008-07-27 21:46:04 +00004995SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00004996X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4997 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00004998 EVT VT = Op.getValueType();
Dan Gohman3bab1f72009-09-23 21:02:20 +00004999 EVT EltVT = VT.getVectorElementType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005000 DebugLoc dl = Op.getDebugLoc();
Nate Begemand77e59e2008-02-11 04:19:36 +00005001
Dan Gohman8181bd12008-07-27 21:46:04 +00005002 SDValue N0 = Op.getOperand(0);
5003 SDValue N1 = Op.getOperand(1);
5004 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00005005
Dan Gohman3bab1f72009-09-23 21:02:20 +00005006 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohman5a7af042008-08-14 22:53:18 +00005007 isa<ConstantSDNode>(N2)) {
Chris Lattner5fc65c52010-02-23 02:07:48 +00005008 unsigned Opc;
5009 if (VT == MVT::v8i16)
5010 Opc = X86ISD::PINSRW;
5011 else if (VT == MVT::v4i16)
5012 Opc = X86ISD::MMX_PINSRW;
5013 else if (VT == MVT::v16i8)
5014 Opc = X86ISD::PINSRB;
5015 else
5016 Opc = X86ISD::PINSRB;
5017
Nate Begemand77e59e2008-02-11 04:19:36 +00005018 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5019 // argument.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005020 if (N1.getValueType() != MVT::i32)
5021 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5022 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005023 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesence0805b2009-02-03 19:33:06 +00005024 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman3bab1f72009-09-23 21:02:20 +00005025 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00005026 // Bits [7:6] of the constant are the source select. This will always be
5027 // zero here. The DAG Combiner may combine an extract_elt index into these
5028 // bits. For example (insert (extract, 3), 2) could be matched by putting
5029 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michel91099d62009-02-17 22:15:04 +00005030 // Bits [5:4] of the constant are the destination select. This is the
Nate Begemand77e59e2008-02-11 04:19:36 +00005031 // value of the incoming immediate.
Scott Michel91099d62009-02-17 22:15:04 +00005032 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begemand77e59e2008-02-11 04:19:36 +00005033 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005034 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherefb657e2009-07-24 00:33:09 +00005035 // Create this as a scalar to vector..
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005036 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesence0805b2009-02-03 19:33:06 +00005037 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman3bab1f72009-09-23 21:02:20 +00005038 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherefb657e2009-07-24 00:33:09 +00005039 // PINSR* works with constant index.
5040 return Op;
Nate Begemand77e59e2008-02-11 04:19:36 +00005041 }
Dan Gohman8181bd12008-07-27 21:46:04 +00005042 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00005043}
5044
Dan Gohman8181bd12008-07-27 21:46:04 +00005045SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005046X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00005047 EVT VT = Op.getValueType();
Dan Gohman3bab1f72009-09-23 21:02:20 +00005048 EVT EltVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00005049
5050 if (Subtarget->hasSSE41())
5051 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5052
Dan Gohman3bab1f72009-09-23 21:02:20 +00005053 if (EltVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00005054 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00005055
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005056 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00005057 SDValue N0 = Op.getOperand(0);
5058 SDValue N1 = Op.getOperand(1);
5059 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00005060
Dan Gohman3bab1f72009-09-23 21:02:20 +00005061 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00005062 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5063 // as its second argument.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005064 if (N1.getValueType() != MVT::i32)
5065 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5066 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005067 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner5fc65c52010-02-23 02:07:48 +00005068 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5069 dl, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005070 }
Dan Gohman8181bd12008-07-27 21:46:04 +00005071 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005072}
5073
Dan Gohman8181bd12008-07-27 21:46:04 +00005074SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005075X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005076 DebugLoc dl = Op.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005077 if (Op.getValueType() == MVT::v2f32)
5078 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5079 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5080 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng759fe022008-07-22 18:39:19 +00005081 Op.getOperand(0))));
5082
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005083 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5084 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindolafe2a3972009-08-03 02:45:34 +00005085
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005086 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5087 EVT VT = MVT::v2i32;
5088 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengd1045a62008-02-18 23:04:32 +00005089 default: break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005090 case MVT::v16i8:
5091 case MVT::v8i16:
5092 VT = MVT::v4i32;
Evan Chengd1045a62008-02-18 23:04:32 +00005093 break;
5094 }
Dale Johannesence0805b2009-02-03 19:33:06 +00005095 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5096 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005097}
5098
Bill Wendlingfef06052008-09-16 21:48:12 +00005099// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5100// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5101// one of the above mentioned nodes. It has to be wrapped because otherwise
5102// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5103// be used to form addressing mode. These wrapped nodes will be selected
5104// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00005105SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005106X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005107 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005108
Chris Lattner5062b3b2009-06-26 19:22:52 +00005109 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5110 // global base reg.
5111 unsigned char OpFlag = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005112 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005113 CodeModel::Model M = getTargetMachine().getCodeModel();
5114
Chris Lattner28d40c62009-07-11 20:29:19 +00005115 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005116 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00005117 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00005118 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00005119 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00005120 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00005121 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005122
Evan Cheng68c18682009-03-13 07:51:59 +00005123 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner5062b3b2009-06-26 19:22:52 +00005124 CP->getAlignment(),
5125 CP->getOffset(), OpFlag);
5126 DebugLoc DL = CP->getDebugLoc();
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005127 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005128 // With PIC, the address is actually $g + Offset.
Chris Lattner5062b3b2009-06-26 19:22:52 +00005129 if (OpFlag) {
5130 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesen24dd9a52009-02-07 00:55:49 +00005131 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005132 DebugLoc(), getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005133 Result);
5134 }
5135
5136 return Result;
5137}
5138
Dan Gohmandbb121b2010-04-17 15:26:15 +00005139SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005140 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005141
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005142 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5143 // global base reg.
5144 unsigned char OpFlag = 0;
5145 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005146 CodeModel::Model M = getTargetMachine().getCodeModel();
5147
Chris Lattner28d40c62009-07-11 20:29:19 +00005148 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005149 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00005150 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00005151 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00005152 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00005153 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00005154 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005155
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005156 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5157 OpFlag);
5158 DebugLoc DL = JT->getDebugLoc();
5159 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005160
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005161 // With PIC, the address is actually $g + Offset.
5162 if (OpFlag) {
5163 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5164 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005165 DebugLoc(), getPointerTy()),
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005166 Result);
5167 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005168
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005169 return Result;
5170}
5171
5172SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005173X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005174 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005175
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005176 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5177 // global base reg.
5178 unsigned char OpFlag = 0;
5179 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005180 CodeModel::Model M = getTargetMachine().getCodeModel();
5181
Chris Lattner28d40c62009-07-11 20:29:19 +00005182 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005183 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattneraa7c6d22009-07-09 03:15:51 +00005184 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner4a948932009-07-10 20:47:30 +00005185 else if (Subtarget->isPICStyleGOT())
Chris Lattnerf165d342009-07-09 04:24:46 +00005186 OpFlag = X86II::MO_GOTOFF;
Chris Lattner2e9393c2009-07-10 21:00:45 +00005187 else if (Subtarget->isPICStyleStubPIC())
Chris Lattnerf165d342009-07-09 04:24:46 +00005188 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005189
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005190 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005191
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005192 DebugLoc DL = Op.getDebugLoc();
5193 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005194
5195
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005196 // With PIC, the address is actually $g + Offset.
5197 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattneraa7c6d22009-07-09 03:15:51 +00005198 !Subtarget->is64Bit()) {
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005199 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5200 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005201 DebugLoc(), getPointerTy()),
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005202 Result);
5203 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005204
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005205 return Result;
5206}
5207
Dan Gohman8181bd12008-07-27 21:46:04 +00005208SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005209X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman885793b2009-11-20 23:18:13 +00005210 // Create the TargetBlockAddressAddress node.
5211 unsigned char OpFlags =
5212 Subtarget->ClassifyBlockAddressReference();
Dan Gohman064403e2009-10-30 01:28:02 +00005213 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman36c56d02010-04-15 01:51:59 +00005214 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman885793b2009-11-20 23:18:13 +00005215 DebugLoc dl = Op.getDebugLoc();
5216 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5217 /*isTarget=*/true, OpFlags);
5218
Dan Gohman064403e2009-10-30 01:28:02 +00005219 if (Subtarget->isPICStyleRIPRel() &&
5220 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman885793b2009-11-20 23:18:13 +00005221 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5222 else
5223 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman064403e2009-10-30 01:28:02 +00005224
Dan Gohman885793b2009-11-20 23:18:13 +00005225 // With PIC, the address is actually $g + Offset.
5226 if (isGlobalRelativeToPICBase(OpFlags)) {
5227 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5228 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5229 Result);
5230 }
Dan Gohman064403e2009-10-30 01:28:02 +00005231
5232 return Result;
5233}
5234
5235SDValue
Dale Johannesenea996922009-02-04 20:06:27 +00005236X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman36322c72008-10-18 02:06:02 +00005237 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00005238 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00005239 // Create the TargetGlobalAddress node, folding in the constant
5240 // offset if it is legal.
Chris Lattner505aa6c2009-07-10 07:20:05 +00005241 unsigned char OpFlags =
5242 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005243 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman36322c72008-10-18 02:06:02 +00005244 SDValue Result;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005245 if (OpFlags == X86II::MO_NO_FLAG &&
5246 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner9ab4e662009-07-09 00:58:53 +00005247 // A direct static reference to a global.
Dale Johannesenf97110c2009-07-21 00:12:29 +00005248 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman36322c72008-10-18 02:06:02 +00005249 Offset = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005250 } else {
Chris Lattner5bdaa522009-06-27 05:39:56 +00005251 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005252 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005253
Chris Lattner28d40c62009-07-11 20:29:19 +00005254 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovc283e152009-08-05 23:01:26 +00005255 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005256 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5257 else
5258 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00005259
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005260 // With PIC, the address is actually $g + Offset.
Chris Lattner054532c2009-07-10 07:34:39 +00005261 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesenea996922009-02-04 20:06:27 +00005262 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5263 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005264 Result);
5265 }
Scott Michel91099d62009-02-17 22:15:04 +00005266
Chris Lattner054532c2009-07-10 07:34:39 +00005267 // For globals that require a load from a stub to get the address, emit the
5268 // load.
5269 if (isGlobalStubReference(OpFlags))
Dale Johannesenea996922009-02-04 20:06:27 +00005270 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene25160362010-02-15 16:53:33 +00005271 PseudoSourceValue::getGOT(), 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005272
Dan Gohman36322c72008-10-18 02:06:02 +00005273 // If there was a non-zero offset that we didn't fold, create an explicit
5274 // addition for it.
5275 if (Offset != 0)
Dale Johannesenea996922009-02-04 20:06:27 +00005276 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman36322c72008-10-18 02:06:02 +00005277 DAG.getConstant(Offset, getPointerTy()));
5278
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005279 return Result;
5280}
5281
Evan Cheng7f250d62008-09-24 00:05:32 +00005282SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005283X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng7f250d62008-09-24 00:05:32 +00005284 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00005285 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005286 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00005287}
5288
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005289static SDValue
5290GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersonac9de032009-08-10 22:56:29 +00005291 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005292 unsigned char OperandFlags) {
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005293 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005294 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005295 DebugLoc dl = GA->getDebugLoc();
5296 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5297 GA->getValueType(0),
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005298 GA->getOffset(),
5299 OperandFlags);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005300 if (InFlag) {
5301 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005302 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005303 } else {
5304 SDValue Ops[] = { Chain, TGA };
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005305 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005306 }
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005307
5308 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb6d3f252010-05-14 21:14:32 +00005309 MFI->setAdjustsStack(true);
Anton Korobeynikov7767af52009-12-11 19:39:55 +00005310
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00005311 SDValue Flag = Chain.getValue(1);
5312 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00005313}
5314
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005315// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00005316static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005317LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005318 const EVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005319 SDValue InFlag;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00005320 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5321 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005322 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005323 DebugLoc(), PtrVT), InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005324 InFlag = Chain.getValue(1);
5325
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005326 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005327}
5328
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005329// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00005330static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005331LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005332 const EVT PtrVT) {
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005333 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5334 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005335}
5336
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005337// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5338// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00005339static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00005340 const EVT PtrVT, TLSModel::Model model,
Rafael Espindolab93a5122009-04-13 13:02:49 +00005341 bool is64Bit) {
Dale Johannesenea996922009-02-04 20:06:27 +00005342 DebugLoc dl = GA->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005343 // Get the Thread Pointer
Rafael Espindolabca99f72009-04-08 21:14:34 +00005344 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerd2c680b2010-04-02 20:16:16 +00005345 DebugLoc(), PtrVT,
Rafael Espindolab93a5122009-04-13 13:02:49 +00005346 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005347 MVT::i32));
Rafael Espindolabca99f72009-04-08 21:14:34 +00005348
5349 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene25160362010-02-15 16:53:33 +00005350 NULL, 0, false, false, 0);
Rafael Espindolabca99f72009-04-08 21:14:34 +00005351
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005352 unsigned char OperandFlags = 0;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005353 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5354 // initialexec.
5355 unsigned WrapperKind = X86ISD::Wrapper;
5356 if (model == TLSModel::LocalExec) {
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005357 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005358 } else if (is64Bit) {
5359 assert(model == TLSModel::InitialExec);
5360 OperandFlags = X86II::MO_GOTTPOFF;
5361 WrapperKind = X86ISD::WrapperRIP;
5362 } else {
5363 assert(model == TLSModel::InitialExec);
5364 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005365 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005366
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005367 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5368 // exec)
Chris Lattner3207f8b2009-06-21 02:22:34 +00005369 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005370 GA->getOffset(), OperandFlags);
Chris Lattnerdc6fc472009-06-27 04:16:01 +00005371 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005372
Rafael Espindola7b620af2009-02-27 13:37:18 +00005373 if (model == TLSModel::InitialExec)
Dale Johannesenea996922009-02-04 20:06:27 +00005374 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene25160362010-02-15 16:53:33 +00005375 PseudoSourceValue::getGOT(), 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005376
5377 // The address of the thread local variable is the add of the thread
5378 // pointer with the offset of the variable.
Dale Johannesenea996922009-02-04 20:06:27 +00005379 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005380}
5381
Dan Gohman8181bd12008-07-27 21:46:04 +00005382SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00005383X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005384 // TODO: implement the "local dynamic" model
5385 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005386 assert(Subtarget->isTargetELF() &&
5387 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005388 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005389 const GlobalValue *GV = GA->getGlobal();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005390
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005391 // If GV is an alias then use the aliasee for determining
5392 // thread-localness.
5393 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5394 GV = GA->resolveAliasedGlobal(false);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005395
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005396 TLSModel::Model model = getTLSModel(GV,
5397 getTargetMachine().getRelocationModel());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005398
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005399 switch (model) {
5400 case TLSModel::GeneralDynamic:
5401 case TLSModel::LocalDynamic: // not implemented
5402 if (Subtarget->is64Bit())
Rafael Espindola7b620af2009-02-27 13:37:18 +00005403 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005404 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005405
Chris Lattnerec7cfd42009-06-26 21:20:29 +00005406 case TLSModel::InitialExec:
5407 case TLSModel::LocalExec:
5408 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5409 Subtarget->is64Bit());
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00005410 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005411
Edwin Törökbd448e32009-07-14 16:55:14 +00005412 llvm_unreachable("Unreachable");
Chris Lattnerda028df2009-04-01 22:14:45 +00005413 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005414}
5415
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005416
Chris Lattner62814a32007-10-17 06:02:13 +00005417/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michel91099d62009-02-17 22:15:04 +00005418/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmandbb121b2010-04-17 15:26:15 +00005419SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman092014e2008-03-03 22:22:09 +00005420 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersonac9de032009-08-10 22:56:29 +00005421 EVT VT = Op.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00005422 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005423 DebugLoc dl = Op.getDebugLoc();
Chris Lattner62814a32007-10-17 06:02:13 +00005424 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00005425 SDValue ShOpLo = Op.getOperand(0);
5426 SDValue ShOpHi = Op.getOperand(1);
5427 SDValue ShAmt = Op.getOperand(2);
Chris Lattner996d9e52009-07-29 05:48:09 +00005428 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005429 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner996d9e52009-07-29 05:48:09 +00005430 : DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005431
Dan Gohman8181bd12008-07-27 21:46:04 +00005432 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00005433 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005434 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5435 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00005436 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005437 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5438 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00005439 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005440
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005441 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5442 DAG.getConstant(VTBits, MVT::i8));
Chris Lattner44977012010-02-22 00:28:59 +00005443 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005444 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005445
Dan Gohman8181bd12008-07-27 21:46:04 +00005446 SDValue Hi, Lo;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005447 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman8181bd12008-07-27 21:46:04 +00005448 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5449 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00005450
Chris Lattner62814a32007-10-17 06:02:13 +00005451 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005452 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5453 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00005454 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005455 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5456 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00005457 }
5458
Dan Gohman8181bd12008-07-27 21:46:04 +00005459 SDValue Ops[2] = { Lo, Hi };
Dale Johannesence0805b2009-02-03 19:33:06 +00005460 return DAG.getMergeValues(Ops, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005461}
5462
Dan Gohmandbb121b2010-04-17 15:26:15 +00005463SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5464 SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00005465 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005466
5467 if (SrcVT.isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005468 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005469 return Op;
5470 }
5471 return SDValue();
5472 }
5473
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005474 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00005475 "Unknown SINT_TO_FP to lower!");
Scott Michel91099d62009-02-17 22:15:04 +00005476
Eli Friedman9d77ac32009-05-27 00:47:34 +00005477 // These are really Legal; return the operand so the caller accepts it as
5478 // Legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005479 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman9d77ac32009-05-27 00:47:34 +00005480 return Op;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005481 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman9d77ac32009-05-27 00:47:34 +00005482 Subtarget->is64Bit()) {
5483 return Op;
5484 }
Scott Michel91099d62009-02-17 22:15:04 +00005485
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005486 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00005487 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005488 MachineFunction &MF = DAG.getMachineFunction();
David Greene6424ab92009-11-12 20:49:22 +00005489 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005490 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesence0805b2009-02-03 19:33:06 +00005491 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling6b42d012009-03-13 08:41:47 +00005492 StackSlot,
David Greene25160362010-02-15 16:53:33 +00005493 PseudoSourceValue::getFixedStack(SSFI), 0,
5494 false, false, 0);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005495 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5496}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005497
Owen Andersonac9de032009-08-10 22:56:29 +00005498SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen58d8a702010-05-15 18:51:12 +00005499 SDValue StackSlot,
Dan Gohmandbb121b2010-04-17 15:26:15 +00005500 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005501 // Build the FILD
Eli Friedman8c3cb582009-05-23 09:59:16 +00005502 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005503 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00005504 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005505 if (useSSE)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005506 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005507 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005508 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005509 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesence0805b2009-02-03 19:33:06 +00005510 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005511 Tys, Ops, array_lengthof(Ops));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005512
Dale Johannesen2fc20782007-09-14 22:26:36 +00005513 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005514 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00005515 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005516
5517 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5518 // shouldn't be necessary except that RFP cannot be live across
5519 // multiple blocks. When stackifier is fixed, they can be uncoupled.
5520 MachineFunction &MF = DAG.getMachineFunction();
David Greene6424ab92009-11-12 20:49:22 +00005521 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005522 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005523 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer65f60c92009-12-29 16:57:26 +00005524 SDValue Ops[] = {
5525 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5526 };
5527 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesence0805b2009-02-03 19:33:06 +00005528 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene25160362010-02-15 16:53:33 +00005529 PseudoSourceValue::getFixedStack(SSFI), 0,
5530 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005531 }
5532
5533 return Result;
5534}
5535
Bill Wendling14a30ef2009-01-17 03:56:04 +00005536// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmandbb121b2010-04-17 15:26:15 +00005537SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5538 SelectionDAG &DAG) const {
Bill Wendling14a30ef2009-01-17 03:56:04 +00005539 // This algorithm is not obvious. Here it is in C code, more or less:
5540 /*
5541 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5542 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5543 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesenfb019af2008-10-21 23:07:49 +00005544
Bill Wendling14a30ef2009-01-17 03:56:04 +00005545 // Copy ints to xmm registers.
5546 __m128i xh = _mm_cvtsi32_si128( hi );
5547 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005548
Bill Wendling14a30ef2009-01-17 03:56:04 +00005549 // Combine into low half of a single xmm register.
5550 __m128i x = _mm_unpacklo_epi32( xh, xl );
5551 __m128d d;
5552 double sd;
Dale Johannesenfb019af2008-10-21 23:07:49 +00005553
Bill Wendling14a30ef2009-01-17 03:56:04 +00005554 // Merge in appropriate exponents to give the integer bits the right
5555 // magnitude.
5556 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005557
Bill Wendling14a30ef2009-01-17 03:56:04 +00005558 // Subtract away the biases to deal with the IEEE-754 double precision
5559 // implicit 1.
5560 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesenfb019af2008-10-21 23:07:49 +00005561
Bill Wendling14a30ef2009-01-17 03:56:04 +00005562 // All conversions up to here are exact. The correctly rounded result is
5563 // calculated using the current rounding mode using the following
5564 // horizontal add.
5565 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5566 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5567 // store doesn't really need to be here (except
5568 // maybe to zero the other double)
5569 return sd;
5570 }
5571 */
Dale Johannesenfb019af2008-10-21 23:07:49 +00005572
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005573 DebugLoc dl = Op.getDebugLoc();
Owen Anderson6361f972009-07-15 21:51:10 +00005574 LLVMContext *Context = DAG.getContext();
Dale Johannesence0805b2009-02-03 19:33:06 +00005575
Dale Johannesena359b8b2008-10-21 20:50:01 +00005576 // Build some magic constants.
Bill Wendling14a30ef2009-01-17 03:56:04 +00005577 std::vector<Constant*> CV0;
Owen Andersoneacb44d2009-07-24 23:12:02 +00005578 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5579 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5580 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5581 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Anderson2f422e02009-07-28 21:19:26 +00005582 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng68c18682009-03-13 07:51:59 +00005583 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005584
Bill Wendling14a30ef2009-01-17 03:56:04 +00005585 std::vector<Constant*> CV1;
Owen Anderson6361f972009-07-15 21:51:10 +00005586 CV1.push_back(
Owen Andersond363a0e2009-07-27 20:59:43 +00005587 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Anderson6361f972009-07-15 21:51:10 +00005588 CV1.push_back(
Owen Andersond363a0e2009-07-27 20:59:43 +00005589 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Anderson2f422e02009-07-28 21:19:26 +00005590 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng68c18682009-03-13 07:51:59 +00005591 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesena359b8b2008-10-21 20:50:01 +00005592
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005593 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5594 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005595 Op.getOperand(0),
5596 DAG.getIntPtrConstant(1)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005597 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5598 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00005599 Op.getOperand(0),
5600 DAG.getIntPtrConstant(0)));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005601 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5602 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005603 PseudoSourceValue::getConstantPool(), 0,
David Greene25160362010-02-15 16:53:33 +00005604 false, false, 16);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005605 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5606 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5607 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005608 PseudoSourceValue::getConstantPool(), 0,
David Greene25160362010-02-15 16:53:33 +00005609 false, false, 16);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005610 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005611
Dale Johannesena359b8b2008-10-21 20:50:01 +00005612 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman543d2142009-04-27 18:41:29 +00005613 int ShufMask[2] = { 1, -1 };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005614 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5615 DAG.getUNDEF(MVT::v2f64), ShufMask);
5616 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5617 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesena359b8b2008-10-21 20:50:01 +00005618 DAG.getIntPtrConstant(0));
5619}
5620
Bill Wendling14a30ef2009-01-17 03:56:04 +00005621// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmandbb121b2010-04-17 15:26:15 +00005622SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5623 SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005624 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005625 // FP constant to bias correct the final result.
5626 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005627 MVT::f64);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005628
5629 // Load the 32-bit value into an XMM register.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005630 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5631 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling14a30ef2009-01-17 03:56:04 +00005632 Op.getOperand(0),
5633 DAG.getIntPtrConstant(0)));
5634
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005635 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5636 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005637 DAG.getIntPtrConstant(0));
5638
5639 // Or the load with the bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005640 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5641 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005642 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005643 MVT::v2f64, Load)),
5644 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005645 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005646 MVT::v2f64, Bias)));
5647 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5648 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling14a30ef2009-01-17 03:56:04 +00005649 DAG.getIntPtrConstant(0));
5650
5651 // Subtract the bias.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005652 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling14a30ef2009-01-17 03:56:04 +00005653
5654 // Handle final rounding.
Owen Andersonac9de032009-08-10 22:56:29 +00005655 EVT DestVT = Op.getValueType();
Bill Wendlingdb547de2009-01-17 07:40:19 +00005656
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005657 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005658 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendlingdb547de2009-01-17 07:40:19 +00005659 DAG.getIntPtrConstant(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005660 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005661 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendlingdb547de2009-01-17 07:40:19 +00005662 }
5663
5664 // Handle final rounding.
5665 return Sub;
Bill Wendling14a30ef2009-01-17 03:56:04 +00005666}
5667
Dan Gohmandbb121b2010-04-17 15:26:15 +00005668SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5669 SelectionDAG &DAG) const {
Evan Cheng44fd2392009-01-19 08:08:22 +00005670 SDValue N0 = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005671 DebugLoc dl = Op.getDebugLoc();
Bill Wendling14a30ef2009-01-17 03:56:04 +00005672
Dale Johannesen58d8a702010-05-15 18:51:12 +00005673 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Cheng44fd2392009-01-19 08:08:22 +00005674 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5675 // the optimization here.
5676 if (DAG.SignBitIsZero(N0))
Dale Johannesence0805b2009-02-03 19:33:06 +00005677 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Cheng44fd2392009-01-19 08:08:22 +00005678
Owen Andersonac9de032009-08-10 22:56:29 +00005679 EVT SrcVT = N0.getValueType();
Dale Johannesen58d8a702010-05-15 18:51:12 +00005680 EVT DstVT = Op.getValueType();
5681 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling14a30ef2009-01-17 03:56:04 +00005682 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen58d8a702010-05-15 18:51:12 +00005683 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling14a30ef2009-01-17 03:56:04 +00005684 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005685
5686 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005687 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen58d8a702010-05-15 18:51:12 +00005688 if (SrcVT == MVT::i32) {
5689 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5690 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5691 getPointerTy(), StackSlot, WordOff);
5692 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5693 StackSlot, NULL, 0, false, false, 0);
5694 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5695 OffsetSlot, NULL, 0, false, false, 0);
5696 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5697 return Fild;
5698 }
5699
5700 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5701 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene25160362010-02-15 16:53:33 +00005702 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen58d8a702010-05-15 18:51:12 +00005703 // For i64 source, we need to add the appropriate power of 2 if the input
5704 // was negative. This is the same as the optimization in
5705 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5706 // we must be careful to do the computation in x87 extended precision, not
5707 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5708 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5709 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5710 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5711
5712 APInt FF(32, 0x5F800000ULL);
5713
5714 // Check whether the sign bit is set.
5715 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5716 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5717 ISD::SETLT);
5718
5719 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5720 SDValue FudgePtr = DAG.getConstantPool(
5721 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5722 getPointerTy());
5723
5724 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5725 SDValue Zero = DAG.getIntPtrConstant(0);
5726 SDValue Four = DAG.getIntPtrConstant(4);
5727 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5728 Zero, Four);
5729 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5730
5731 // Load the value out, extending it from f32 to f80.
5732 // FIXME: Avoid the extend by constructing the right constant pool?
5733 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5734 FudgePtr, PseudoSourceValue::getConstantPool(),
5735 0, MVT::f32, false, false, 4);
5736 // Extend everything to 80 bits to force it to be done on x87.
5737 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5738 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling14a30ef2009-01-17 03:56:04 +00005739}
5740
Dan Gohman8181bd12008-07-27 21:46:04 +00005741std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmandbb121b2010-04-17 15:26:15 +00005742FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005743 DebugLoc dl = Op.getDebugLoc();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005744
Owen Andersonac9de032009-08-10 22:56:29 +00005745 EVT DstTy = Op.getValueType();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005746
5747 if (!IsSigned) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005748 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5749 DstTy = MVT::i64;
Eli Friedman8c3cb582009-05-23 09:59:16 +00005750 }
5751
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005752 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5753 DstTy.getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005754 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005755
Dale Johannesen2fc20782007-09-14 22:26:36 +00005756 // These are really Legal.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005757 if (DstTy == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005758 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005759 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00005760 if (Subtarget->is64Bit() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005761 DstTy == MVT::i64 &&
Eli Friedman9d77ac32009-05-27 00:47:34 +00005762 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00005763 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00005764
Evan Cheng05441e62007-10-15 20:11:21 +00005765 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5766 // stack slot.
5767 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman8c3cb582009-05-23 09:59:16 +00005768 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene6424ab92009-11-12 20:49:22 +00005769 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00005770 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopher3d82bbd2009-08-27 18:07:15 +00005771
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005772 unsigned Opc;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005773 switch (DstTy.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00005774 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005775 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5776 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5777 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005778 }
5779
Dan Gohman8181bd12008-07-27 21:46:04 +00005780 SDValue Chain = DAG.getEntryNode();
5781 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00005782 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005783 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesence0805b2009-02-03 19:33:06 +00005784 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene25160362010-02-15 16:53:33 +00005785 PseudoSourceValue::getFixedStack(SSFI), 0,
5786 false, false, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005787 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00005788 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005789 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5790 };
Dale Johannesence0805b2009-02-03 19:33:06 +00005791 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005792 Chain = Value.getValue(1);
David Greene6424ab92009-11-12 20:49:22 +00005793 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005794 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5795 }
5796
5797 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00005798 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005799 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005800
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005801 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005802}
5803
Dan Gohmandbb121b2010-04-17 15:26:15 +00005804SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5805 SelectionDAG &DAG) const {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005806 if (Op.getValueType().isVector()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005807 if (Op.getValueType() == MVT::v2i32 &&
5808 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedmanc0521fb2009-06-06 03:57:58 +00005809 return Op;
5810 }
5811 return SDValue();
5812 }
5813
Eli Friedman8c3cb582009-05-23 09:59:16 +00005814 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman8181bd12008-07-27 21:46:04 +00005815 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman9d77ac32009-05-27 00:47:34 +00005816 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5817 if (FIST.getNode() == 0) return Op;
Scott Michel91099d62009-02-17 22:15:04 +00005818
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005819 // Load the result.
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005820 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene25160362010-02-15 16:53:33 +00005821 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005822}
5823
Dan Gohmandbb121b2010-04-17 15:26:15 +00005824SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5825 SelectionDAG &DAG) const {
Eli Friedman8c3cb582009-05-23 09:59:16 +00005826 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5827 SDValue FIST = Vals.first, StackSlot = Vals.second;
5828 assert(FIST.getNode() && "Unexpected failure");
5829
5830 // Load the result.
5831 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene25160362010-02-15 16:53:33 +00005832 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman8c3cb582009-05-23 09:59:16 +00005833}
5834
Dan Gohmandbb121b2010-04-17 15:26:15 +00005835SDValue X86TargetLowering::LowerFABS(SDValue Op,
5836 SelectionDAG &DAG) const {
Owen Anderson6361f972009-07-15 21:51:10 +00005837 LLVMContext *Context = DAG.getContext();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005838 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005839 EVT VT = Op.getValueType();
5840 EVT EltVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00005841 if (VT.isVector())
5842 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005843 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005844 if (EltVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005845 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005846 CV.push_back(C);
5847 CV.push_back(C);
5848 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005849 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005850 CV.push_back(C);
5851 CV.push_back(C);
5852 CV.push_back(C);
5853 CV.push_back(C);
5854 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005855 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005856 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005857 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005858 PseudoSourceValue::getConstantPool(), 0,
5859 false, false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005860 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005861}
5862
Dan Gohmandbb121b2010-04-17 15:26:15 +00005863SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson6361f972009-07-15 21:51:10 +00005864 LLVMContext *Context = DAG.getContext();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005865 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005866 EVT VT = Op.getValueType();
5867 EVT EltVT = VT;
Duncan Sands831102e2009-09-06 19:29:07 +00005868 if (VT.isVector())
Duncan Sands92c43912008-06-06 12:08:01 +00005869 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005870 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005871 if (EltVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005872 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005873 CV.push_back(C);
5874 CV.push_back(C);
5875 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005876 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005877 CV.push_back(C);
5878 CV.push_back(C);
5879 CV.push_back(C);
5880 CV.push_back(C);
5881 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005882 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005883 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005884 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005885 PseudoSourceValue::getConstantPool(), 0,
5886 false, false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00005887 if (VT.isVector()) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005888 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005889 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5890 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesence0805b2009-02-03 19:33:06 +00005891 Op.getOperand(0)),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005892 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Cheng92b8f782007-07-19 23:36:01 +00005893 } else {
Dale Johannesence0805b2009-02-03 19:33:06 +00005894 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng92b8f782007-07-19 23:36:01 +00005895 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005896}
5897
Dan Gohmandbb121b2010-04-17 15:26:15 +00005898SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson6361f972009-07-15 21:51:10 +00005899 LLVMContext *Context = DAG.getContext();
Dan Gohman8181bd12008-07-27 21:46:04 +00005900 SDValue Op0 = Op.getOperand(0);
5901 SDValue Op1 = Op.getOperand(1);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00005902 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00005903 EVT VT = Op.getValueType();
5904 EVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005905
5906 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005907 if (SrcVT.bitsLT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005908 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005909 SrcVT = VT;
5910 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005911 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005912 if (SrcVT.bitsGT(VT)) {
Dale Johannesence0805b2009-02-03 19:33:06 +00005913 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005914 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00005915 }
5916
5917 // At this point the operands and the result should have the same
5918 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005919
5920 // First get the sign bit of second operand.
5921 std::vector<Constant*> CV;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005922 if (SrcVT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005923 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5924 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005925 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005926 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5927 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5928 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5929 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005930 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005931 Constant *C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005932 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005933 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005934 PseudoSourceValue::getConstantPool(), 0,
5935 false, false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005936 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005937
5938 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00005939 if (SrcVT.bitsGT(VT)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005940 // Op0 is MVT::f32, Op1 is MVT::f64.
5941 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5942 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5943 DAG.getConstant(32, MVT::i32));
5944 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5945 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00005946 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005947 }
5948
5949 // Clear first operand sign bit.
5950 CV.clear();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00005951 if (VT == MVT::f64) {
Owen Andersond363a0e2009-07-27 20:59:43 +00005952 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5953 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005954 } else {
Owen Andersond363a0e2009-07-27 20:59:43 +00005955 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5956 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5957 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5958 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005959 }
Owen Anderson2f422e02009-07-28 21:19:26 +00005960 C = ConstantVector::get(CV);
Evan Cheng68c18682009-03-13 07:51:59 +00005961 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005962 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene25160362010-02-15 16:53:33 +00005963 PseudoSourceValue::getConstantPool(), 0,
5964 false, false, 16);
Dale Johannesence0805b2009-02-03 19:33:06 +00005965 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005966
5967 // Or the value with the sign bit.
Dale Johannesence0805b2009-02-03 19:33:06 +00005968 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005969}
5970
Dan Gohman99a12192009-03-04 19:44:21 +00005971/// Emit nodes that will be selected as "test Op0,Op0", or something
5972/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00005973SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Chenga6a5f5f2010-04-26 19:06:11 +00005974 SelectionDAG &DAG) const {
Dan Gohman99a12192009-03-04 19:44:21 +00005975 DebugLoc dl = Op.getDebugLoc();
5976
Dan Gohmanc8b47852009-03-07 01:58:32 +00005977 // CF and OF aren't always set the way we want. Determine which
5978 // of these we need.
5979 bool NeedCF = false;
5980 bool NeedOF = false;
5981 switch (X86CC) {
5982 case X86::COND_A: case X86::COND_AE:
5983 case X86::COND_B: case X86::COND_BE:
5984 NeedCF = true;
5985 break;
5986 case X86::COND_G: case X86::COND_GE:
5987 case X86::COND_L: case X86::COND_LE:
5988 case X86::COND_O: case X86::COND_NO:
5989 NeedOF = true;
5990 break;
5991 default: break;
5992 }
5993
Dan Gohman99a12192009-03-04 19:44:21 +00005994 // See if we can use the EFLAGS value from the operand instead of
Dan Gohmanc8b47852009-03-07 01:58:32 +00005995 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5996 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5997 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman99a12192009-03-04 19:44:21 +00005998 unsigned Opcode = 0;
Dan Gohman8c8a8022009-03-05 21:29:28 +00005999 unsigned NumOperands = 0;
Dan Gohman99a12192009-03-04 19:44:21 +00006000 switch (Op.getNode()->getOpcode()) {
6001 case ISD::ADD:
Stuart Hastings4d91ed02010-04-28 00:35:10 +00006002 // Due to an isel shortcoming, be conservative if this add is
6003 // likely to be selected as part of a load-modify-store
6004 // instruction. When the root node in a match is a store, isel
6005 // doesn't know how to remap non-chain non-flag uses of other
6006 // nodes in the match, such as the ADD in this case. This leads
6007 // to the ADD being left around and reselected, with the result
6008 // being two adds in the output. Alas, even if none our users
6009 // are stores, that doesn't prove we're O.K. Ergo, if we have
6010 // any parents that aren't CopyToReg or SETCC, eschew INC/DEC.
6011 // A better fix seems to require climbing the DAG back to the
6012 // root, and it doesn't seem to be worth the effort.
Dan Gohman99a12192009-03-04 19:44:21 +00006013 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Stuart Hastings4d91ed02010-04-28 00:35:10 +00006014 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6015 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
Dan Gohman99a12192009-03-04 19:44:21 +00006016 goto default_case;
Dan Gohman99a12192009-03-04 19:44:21 +00006017 if (ConstantSDNode *C =
Dan Gohmand90a8fd2009-03-05 19:32:48 +00006018 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6019 // An add of one will be selected as an INC.
Dan Gohman99a12192009-03-04 19:44:21 +00006020 if (C->getAPIntValue() == 1) {
6021 Opcode = X86ISD::INC;
Dan Gohman8c8a8022009-03-05 21:29:28 +00006022 NumOperands = 1;
Dan Gohman99a12192009-03-04 19:44:21 +00006023 break;
6024 }
Dan Gohmand90a8fd2009-03-05 19:32:48 +00006025 // An add of negative one (subtract of one) will be selected as a DEC.
6026 if (C->getAPIntValue().isAllOnesValue()) {
6027 Opcode = X86ISD::DEC;
Dan Gohman8c8a8022009-03-05 21:29:28 +00006028 NumOperands = 1;
Dan Gohmand90a8fd2009-03-05 19:32:48 +00006029 break;
6030 }
6031 }
Dan Gohman99a12192009-03-04 19:44:21 +00006032 // Otherwise use a regular EFLAGS-setting add.
6033 Opcode = X86ISD::ADD;
Dan Gohman8c8a8022009-03-05 21:29:28 +00006034 NumOperands = 2;
Dan Gohman99a12192009-03-04 19:44:21 +00006035 break;
Dan Gohman12e03292009-09-18 19:59:53 +00006036 case ISD::AND: {
6037 // If the primary and result isn't used, don't bother using X86ISD::AND,
6038 // because a TEST instruction will be better.
6039 bool NonFlagUse = false;
6040 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Chengc429ff52010-01-07 00:54:06 +00006041 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6042 SDNode *User = *UI;
6043 unsigned UOpNo = UI.getOperandNo();
6044 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6045 // Look pass truncate.
6046 UOpNo = User->use_begin().getOperandNo();
6047 User = *User->use_begin();
6048 }
6049 if (User->getOpcode() != ISD::BRCOND &&
6050 User->getOpcode() != ISD::SETCC &&
6051 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohman12e03292009-09-18 19:59:53 +00006052 NonFlagUse = true;
6053 break;
6054 }
Evan Chengc429ff52010-01-07 00:54:06 +00006055 }
Dan Gohman12e03292009-09-18 19:59:53 +00006056 if (!NonFlagUse)
6057 break;
6058 }
6059 // FALL THROUGH
Dan Gohman99a12192009-03-04 19:44:21 +00006060 case ISD::SUB:
Dan Gohman12e03292009-09-18 19:59:53 +00006061 case ISD::OR:
6062 case ISD::XOR:
6063 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman99a12192009-03-04 19:44:21 +00006064 // likely to be selected as part of a load-modify-store instruction.
6065 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6066 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6067 if (UI->getOpcode() == ISD::STORE)
6068 goto default_case;
Dan Gohman12e03292009-09-18 19:59:53 +00006069 // Otherwise use a regular EFLAGS-setting instruction.
6070 switch (Op.getNode()->getOpcode()) {
6071 case ISD::SUB: Opcode = X86ISD::SUB; break;
6072 case ISD::OR: Opcode = X86ISD::OR; break;
6073 case ISD::XOR: Opcode = X86ISD::XOR; break;
6074 case ISD::AND: Opcode = X86ISD::AND; break;
6075 default: llvm_unreachable("unexpected operator!");
6076 }
Dan Gohman8c8a8022009-03-05 21:29:28 +00006077 NumOperands = 2;
Dan Gohman99a12192009-03-04 19:44:21 +00006078 break;
6079 case X86ISD::ADD:
6080 case X86ISD::SUB:
6081 case X86ISD::INC:
6082 case X86ISD::DEC:
Dan Gohman12e03292009-09-18 19:59:53 +00006083 case X86ISD::OR:
6084 case X86ISD::XOR:
6085 case X86ISD::AND:
Dan Gohman99a12192009-03-04 19:44:21 +00006086 return SDValue(Op.getNode(), 1);
6087 default:
6088 default_case:
6089 break;
6090 }
6091 if (Opcode != 0) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006092 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman99a12192009-03-04 19:44:21 +00006093 SmallVector<SDValue, 4> Ops;
Dan Gohmanc8b47852009-03-07 01:58:32 +00006094 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman99a12192009-03-04 19:44:21 +00006095 Ops.push_back(Op.getOperand(i));
Dan Gohmanee036282009-04-09 23:54:40 +00006096 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman99a12192009-03-04 19:44:21 +00006097 DAG.ReplaceAllUsesWith(Op, New);
6098 return SDValue(New.getNode(), 1);
6099 }
6100 }
6101
6102 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006103 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman99a12192009-03-04 19:44:21 +00006104 DAG.getConstant(0, Op.getValueType()));
6105}
6106
6107/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6108/// equivalent.
Dan Gohmanc8b47852009-03-07 01:58:32 +00006109SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006110 SelectionDAG &DAG) const {
Dan Gohman99a12192009-03-04 19:44:21 +00006111 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6112 if (C->getAPIntValue() == 0)
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006113 return EmitTest(Op0, X86CC, DAG);
Dan Gohman99a12192009-03-04 19:44:21 +00006114
6115 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006116 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman99a12192009-03-04 19:44:21 +00006117}
6118
Evan Cheng095dac22010-01-06 19:38:29 +00006119/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6120/// if it's possible.
Evan Cheng1870cf52010-04-21 01:47:12 +00006121SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6122 DebugLoc dl, SelectionDAG &DAG) const {
Evan Chengcb611272010-02-27 07:36:59 +00006123 SDValue Op0 = And.getOperand(0);
6124 SDValue Op1 = And.getOperand(1);
6125 if (Op0.getOpcode() == ISD::TRUNCATE)
6126 Op0 = Op0.getOperand(0);
6127 if (Op1.getOpcode() == ISD::TRUNCATE)
6128 Op1 = Op1.getOperand(0);
6129
Evan Cheng095dac22010-01-06 19:38:29 +00006130 SDValue LHS, RHS;
Evan Chengcb611272010-02-27 07:36:59 +00006131 if (Op1.getOpcode() == ISD::SHL) {
6132 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6133 if (And10C->getZExtValue() == 1) {
6134 LHS = Op0;
6135 RHS = Op1.getOperand(1);
Dan Gohman22cefb02009-01-29 01:59:02 +00006136 }
Evan Chengcb611272010-02-27 07:36:59 +00006137 } else if (Op0.getOpcode() == ISD::SHL) {
6138 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6139 if (And00C->getZExtValue() == 1) {
6140 LHS = Op1;
6141 RHS = Op0.getOperand(1);
Evan Cheng095dac22010-01-06 19:38:29 +00006142 }
Evan Chengcb611272010-02-27 07:36:59 +00006143 } else if (Op1.getOpcode() == ISD::Constant) {
6144 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6145 SDValue AndLHS = Op0;
Evan Cheng095dac22010-01-06 19:38:29 +00006146 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6147 LHS = AndLHS.getOperand(0);
6148 RHS = AndLHS.getOperand(1);
Dan Gohman22cefb02009-01-29 01:59:02 +00006149 }
Evan Cheng095dac22010-01-06 19:38:29 +00006150 }
Evan Cheng950aac02007-09-25 01:57:46 +00006151
Evan Cheng095dac22010-01-06 19:38:29 +00006152 if (LHS.getNode()) {
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00006153 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Cheng095dac22010-01-06 19:38:29 +00006154 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00006155 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Cheng095dac22010-01-06 19:38:29 +00006156 // the encoding for the i16 version is larger than the i32 version.
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00006157 // Also promote i16 to i32 for performance / code size reason.
6158 if (LHS.getValueType() == MVT::i8 ||
Evan Chengab625302010-04-28 08:30:49 +00006159 LHS.getValueType() == MVT::i16)
Evan Cheng095dac22010-01-06 19:38:29 +00006160 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattner77a62312008-12-25 05:34:37 +00006161
Evan Cheng095dac22010-01-06 19:38:29 +00006162 // If the operand types disagree, extend the shift amount to match. Since
6163 // BT ignores high bits (like shifts) we can use anyextend.
6164 if (LHS.getValueType() != RHS.getValueType())
6165 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohman22cefb02009-01-29 01:59:02 +00006166
Evan Cheng095dac22010-01-06 19:38:29 +00006167 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6168 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6169 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6170 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattner77a62312008-12-25 05:34:37 +00006171 }
6172
Evan Chengc621d452010-01-05 06:52:31 +00006173 return SDValue();
6174}
6175
Dan Gohmandbb121b2010-04-17 15:26:15 +00006176SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Chengc621d452010-01-05 06:52:31 +00006177 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6178 SDValue Op0 = Op.getOperand(0);
6179 SDValue Op1 = Op.getOperand(1);
6180 DebugLoc dl = Op.getDebugLoc();
6181 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6182
6183 // Optimize to BT if possible.
Evan Cheng095dac22010-01-06 19:38:29 +00006184 // Lower (X & (1 << N)) == 0 to BT(X, N).
6185 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6186 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6187 if (Op0.getOpcode() == ISD::AND &&
6188 Op0.hasOneUse() &&
6189 Op1.getOpcode() == ISD::Constant &&
6190 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6191 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6192 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6193 if (NewSetCC.getNode())
6194 return NewSetCC;
6195 }
Evan Chengc621d452010-01-05 06:52:31 +00006196
Evan Chengcb611272010-02-27 07:36:59 +00006197 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6198 if (Op0.getOpcode() == X86ISD::SETCC &&
6199 Op1.getOpcode() == ISD::Constant &&
6200 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6201 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6202 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6203 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6204 bool Invert = (CC == ISD::SETNE) ^
6205 cast<ConstantSDNode>(Op1)->isNullValue();
6206 if (Invert)
6207 CCode = X86::GetOppositeBranchCondition(CCode);
6208 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6209 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6210 }
6211
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00006212 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattner77a62312008-12-25 05:34:37 +00006213 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006214 if (X86CC == X86::COND_INVALID)
6215 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00006216
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006217 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Cheng834ae6b2009-12-15 00:53:42 +00006218
6219 // Use sbb x, x to materialize carry bit into a GPR.
Evan Chengedeb1692009-12-16 00:53:11 +00006220 if (X86CC == X86::COND_B)
Evan Cheng834ae6b2009-12-15 00:53:42 +00006221 return DAG.getNode(ISD::AND, dl, MVT::i8,
6222 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6223 DAG.getConstant(X86CC, MVT::i8), Cond),
6224 DAG.getConstant(1, MVT::i8));
Evan Cheng834ae6b2009-12-15 00:53:42 +00006225
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006226 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6227 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00006228}
6229
Dan Gohmandbb121b2010-04-17 15:26:15 +00006230SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00006231 SDValue Cond;
6232 SDValue Op0 = Op.getOperand(0);
6233 SDValue Op1 = Op.getOperand(1);
6234 SDValue CC = Op.getOperand(2);
Owen Andersonac9de032009-08-10 22:56:29 +00006235 EVT VT = Op.getValueType();
Nate Begeman03605a02008-07-17 16:51:19 +00006236 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6237 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006238 DebugLoc dl = Op.getDebugLoc();
Nate Begeman03605a02008-07-17 16:51:19 +00006239
6240 if (isFP) {
6241 unsigned SSECC = 8;
Owen Andersonac9de032009-08-10 22:56:29 +00006242 EVT VT0 = Op0.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006243 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6244 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00006245 bool Swap = false;
6246
6247 switch (SetCCOpcode) {
6248 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00006249 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00006250 case ISD::SETEQ: SSECC = 0; break;
Scott Michel91099d62009-02-17 22:15:04 +00006251 case ISD::SETOGT:
Nate Begeman03605a02008-07-17 16:51:19 +00006252 case ISD::SETGT: Swap = true; // Fallthrough
6253 case ISD::SETLT:
6254 case ISD::SETOLT: SSECC = 1; break;
6255 case ISD::SETOGE:
6256 case ISD::SETGE: Swap = true; // Fallthrough
6257 case ISD::SETLE:
6258 case ISD::SETOLE: SSECC = 2; break;
6259 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00006260 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00006261 case ISD::SETNE: SSECC = 4; break;
6262 case ISD::SETULE: Swap = true;
6263 case ISD::SETUGE: SSECC = 5; break;
6264 case ISD::SETULT: Swap = true;
6265 case ISD::SETUGT: SSECC = 6; break;
6266 case ISD::SETO: SSECC = 7; break;
6267 }
6268 if (Swap)
6269 std::swap(Op0, Op1);
6270
Nate Begeman6357f9d2008-07-25 19:05:58 +00006271 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00006272 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00006273 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006274 SDValue UNORD, EQ;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006275 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6276 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00006277 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00006278 }
6279 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006280 SDValue ORD, NEQ;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006281 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6282 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesence0805b2009-02-03 19:33:06 +00006283 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begeman6357f9d2008-07-25 19:05:58 +00006284 }
Edwin Törökbd448e32009-07-14 16:55:14 +00006285 llvm_unreachable("Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00006286 }
6287 // Handle all other FP comparisons here.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006288 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman03605a02008-07-17 16:51:19 +00006289 }
Scott Michel91099d62009-02-17 22:15:04 +00006290
Nate Begeman03605a02008-07-17 16:51:19 +00006291 // We are handling one of the integer comparisons here. Since SSE only has
6292 // GT and EQ comparisons for integer, swapping operands and multiple
6293 // operations may be required for some comparisons.
6294 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6295 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michel91099d62009-02-17 22:15:04 +00006296
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006297 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman03605a02008-07-17 16:51:19 +00006298 default: break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006299 case MVT::v8i8:
6300 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6301 case MVT::v4i16:
6302 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6303 case MVT::v2i32:
6304 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6305 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman03605a02008-07-17 16:51:19 +00006306 }
Scott Michel91099d62009-02-17 22:15:04 +00006307
Nate Begeman03605a02008-07-17 16:51:19 +00006308 switch (SetCCOpcode) {
6309 default: break;
6310 case ISD::SETNE: Invert = true;
6311 case ISD::SETEQ: Opc = EQOpc; break;
6312 case ISD::SETLT: Swap = true;
6313 case ISD::SETGT: Opc = GTOpc; break;
6314 case ISD::SETGE: Swap = true;
6315 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6316 case ISD::SETULT: Swap = true;
6317 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6318 case ISD::SETUGE: Swap = true;
6319 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6320 }
6321 if (Swap)
6322 std::swap(Op0, Op1);
Scott Michel91099d62009-02-17 22:15:04 +00006323
Nate Begeman03605a02008-07-17 16:51:19 +00006324 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6325 // bits of the inputs before performing those operations.
6326 if (FlipSigns) {
Owen Andersonac9de032009-08-10 22:56:29 +00006327 EVT EltVT = VT.getVectorElementType();
Duncan Sands505ba942009-02-01 18:06:53 +00006328 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6329 EltVT);
Dan Gohman8181bd12008-07-27 21:46:04 +00006330 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Cheng907a2d22009-02-25 22:49:59 +00006331 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6332 SignBits.size());
Dale Johannesence0805b2009-02-03 19:33:06 +00006333 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6334 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman03605a02008-07-17 16:51:19 +00006335 }
Scott Michel91099d62009-02-17 22:15:04 +00006336
Dale Johannesence0805b2009-02-03 19:33:06 +00006337 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00006338
6339 // If the logical-not of the result is required, perform that now.
Bob Wilson81a42cf2009-01-22 17:39:32 +00006340 if (Invert)
Dale Johannesence0805b2009-02-03 19:33:06 +00006341 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson81a42cf2009-01-22 17:39:32 +00006342
Nate Begeman03605a02008-07-17 16:51:19 +00006343 return Result;
6344}
Evan Cheng950aac02007-09-25 01:57:46 +00006345
Evan Chengd580f022008-12-03 08:38:43 +00006346// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman99a12192009-03-04 19:44:21 +00006347static bool isX86LogicalCmp(SDValue Op) {
6348 unsigned Opc = Op.getNode()->getOpcode();
6349 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6350 return true;
6351 if (Op.getResNo() == 1 &&
6352 (Opc == X86ISD::ADD ||
6353 Opc == X86ISD::SUB ||
6354 Opc == X86ISD::SMUL ||
6355 Opc == X86ISD::UMUL ||
6356 Opc == X86ISD::INC ||
Dan Gohman12e03292009-09-18 19:59:53 +00006357 Opc == X86ISD::DEC ||
6358 Opc == X86ISD::OR ||
6359 Opc == X86ISD::XOR ||
6360 Opc == X86ISD::AND))
Dan Gohman99a12192009-03-04 19:44:21 +00006361 return true;
6362
6363 return false;
Evan Chengd580f022008-12-03 08:38:43 +00006364}
6365
Dan Gohmandbb121b2010-04-17 15:26:15 +00006366SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006367 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00006368 SDValue Cond = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006369 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00006370 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006371
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006372 if (Cond.getOpcode() == ISD::SETCC) {
6373 SDValue NewCond = LowerSETCC(Cond, DAG);
6374 if (NewCond.getNode())
6375 Cond = NewCond;
6376 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006377
Evan Cheng506f6f02010-01-26 02:00:44 +00006378 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6379 SDValue Op1 = Op.getOperand(1);
6380 SDValue Op2 = Op.getOperand(2);
6381 if (Cond.getOpcode() == X86ISD::SETCC &&
6382 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6383 SDValue Cmp = Cond.getOperand(1);
6384 if (Cmp.getOpcode() == X86ISD::CMP) {
6385 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6386 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6387 ConstantSDNode *RHSC =
6388 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6389 if (N1C && N1C->isAllOnesValue() &&
6390 N2C && N2C->isNullValue() &&
6391 RHSC && RHSC->isNullValue()) {
6392 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattneraeeb8b72010-03-14 18:44:35 +00006393 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng506f6f02010-01-26 02:00:44 +00006394 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6395 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6396 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6397 }
6398 }
6399 }
6400
Evan Cheng834ae6b2009-12-15 00:53:42 +00006401 // Look pass (and (setcc_carry (cmp ...)), 1).
6402 if (Cond.getOpcode() == ISD::AND &&
6403 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6404 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6405 if (C && C->getAPIntValue() == 1)
6406 Cond = Cond.getOperand(0);
6407 }
6408
Evan Cheng50d37ab2007-10-08 22:16:29 +00006409 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6410 // setting operand in place of the X86ISD::SETCC.
Evan Cheng834ae6b2009-12-15 00:53:42 +00006411 if (Cond.getOpcode() == X86ISD::SETCC ||
6412 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006413 CC = Cond.getOperand(0);
6414
Dan Gohman8181bd12008-07-27 21:46:04 +00006415 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006416 unsigned Opc = Cmp.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00006417 EVT VT = Op.getValueType();
Scott Michel91099d62009-02-17 22:15:04 +00006418
Evan Cheng50d37ab2007-10-08 22:16:29 +00006419 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00006420 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00006421 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00006422 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michel91099d62009-02-17 22:15:04 +00006423
Chris Lattnere4577dc2009-03-12 06:52:53 +00006424 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6425 Opc == X86ISD::BT) { // FIXME
Evan Cheng50d37ab2007-10-08 22:16:29 +00006426 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00006427 addTest = false;
6428 }
6429 }
6430
6431 if (addTest) {
Evan Cheng095dac22010-01-06 19:38:29 +00006432 // Look pass the truncate.
6433 if (Cond.getOpcode() == ISD::TRUNCATE)
6434 Cond = Cond.getOperand(0);
6435
6436 // We know the result of AND is compared against zero. Try to match
6437 // it to BT.
6438 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6439 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6440 if (NewSetCC.getNode()) {
6441 CC = NewSetCC.getOperand(0);
6442 Cond = NewSetCC.getOperand(1);
6443 addTest = false;
6444 }
6445 }
6446 }
6447
6448 if (addTest) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006449 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006450 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00006451 }
6452
Evan Cheng950aac02007-09-25 01:57:46 +00006453 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6454 // condition is true.
Evan Cheng506f6f02010-01-26 02:00:44 +00006455 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6456 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer65f60c92009-12-29 16:57:26 +00006457 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng950aac02007-09-25 01:57:46 +00006458}
6459
Evan Chengd580f022008-12-03 08:38:43 +00006460// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6461// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6462// from the AND / OR.
6463static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6464 Opc = Op.getOpcode();
6465 if (Opc != ISD::OR && Opc != ISD::AND)
6466 return false;
6467 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6468 Op.getOperand(0).hasOneUse() &&
6469 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6470 Op.getOperand(1).hasOneUse());
6471}
6472
Evan Cheng67f98b12009-02-02 08:19:07 +00006473// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6474// 1 and that the SETCC node has a single use.
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006475static bool isXor1OfSetCC(SDValue Op) {
6476 if (Op.getOpcode() != ISD::XOR)
6477 return false;
6478 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6479 if (N1C && N1C->getAPIntValue() == 1) {
6480 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6481 Op.getOperand(0).hasOneUse();
6482 }
6483 return false;
6484}
6485
Dan Gohmandbb121b2010-04-17 15:26:15 +00006486SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006487 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00006488 SDValue Chain = Op.getOperand(0);
6489 SDValue Cond = Op.getOperand(1);
6490 SDValue Dest = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006491 DebugLoc dl = Op.getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00006492 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006493
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006494 if (Cond.getOpcode() == ISD::SETCC) {
6495 SDValue NewCond = LowerSETCC(Cond, DAG);
6496 if (NewCond.getNode())
6497 Cond = NewCond;
6498 }
Chris Lattner77a62312008-12-25 05:34:37 +00006499#if 0
6500 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingf5399032008-12-12 21:15:41 +00006501 else if (Cond.getOpcode() == X86ISD::ADD ||
6502 Cond.getOpcode() == X86ISD::SUB ||
6503 Cond.getOpcode() == X86ISD::SMUL ||
6504 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling7e04be62008-12-09 22:08:41 +00006505 Cond = LowerXALUO(Cond, DAG);
Chris Lattner77a62312008-12-25 05:34:37 +00006506#endif
Scott Michel91099d62009-02-17 22:15:04 +00006507
Evan Cheng834ae6b2009-12-15 00:53:42 +00006508 // Look pass (and (setcc_carry (cmp ...)), 1).
6509 if (Cond.getOpcode() == ISD::AND &&
6510 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6511 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6512 if (C && C->getAPIntValue() == 1)
6513 Cond = Cond.getOperand(0);
6514 }
6515
Evan Cheng50d37ab2007-10-08 22:16:29 +00006516 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6517 // setting operand in place of the X86ISD::SETCC.
Evan Cheng834ae6b2009-12-15 00:53:42 +00006518 if (Cond.getOpcode() == X86ISD::SETCC ||
6519 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006520 CC = Cond.getOperand(0);
6521
Dan Gohman8181bd12008-07-27 21:46:04 +00006522 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006523 unsigned Opc = Cmp.getOpcode();
Chris Lattner77a62312008-12-25 05:34:37 +00006524 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman99a12192009-03-04 19:44:21 +00006525 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00006526 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00006527 addTest = false;
Bill Wendlingd3511522008-12-02 01:06:39 +00006528 } else {
Evan Chengd580f022008-12-03 08:38:43 +00006529 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling809e7bd2008-12-03 08:32:02 +00006530 default: break;
6531 case X86::COND_O:
Dan Gohman0fc9ed62009-01-07 00:15:08 +00006532 case X86::COND_B:
Chris Lattner77a62312008-12-25 05:34:37 +00006533 // These can only come from an arithmetic instruction with overflow,
6534 // e.g. SADDO, UADDO.
Bill Wendling809e7bd2008-12-03 08:32:02 +00006535 Cond = Cond.getNode()->getOperand(1);
6536 addTest = false;
6537 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00006538 }
Evan Cheng950aac02007-09-25 01:57:46 +00006539 }
Evan Chengd580f022008-12-03 08:38:43 +00006540 } else {
6541 unsigned CondOpc;
6542 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6543 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Chengd580f022008-12-03 08:38:43 +00006544 if (CondOpc == ISD::OR) {
6545 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6546 // two branches instead of an explicit OR instruction with a
6547 // separate test.
6548 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00006549 isX86LogicalCmp(Cmp)) {
Evan Chengd580f022008-12-03 08:38:43 +00006550 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006551 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00006552 Chain, Dest, CC, Cmp);
6553 CC = Cond.getOperand(1).getOperand(0);
6554 Cond = Cmp;
6555 addTest = false;
6556 }
6557 } else { // ISD::AND
6558 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6559 // two branches instead of an explicit AND instruction with a
6560 // separate test. However, we only do this if this block doesn't
6561 // have a fall-through edge, because this requires an explicit
6562 // jmp when the condition is false.
6563 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman99a12192009-03-04 19:44:21 +00006564 isX86LogicalCmp(Cmp) &&
Evan Chengd580f022008-12-03 08:38:43 +00006565 Op.getNode()->hasOneUse()) {
6566 X86::CondCode CCode =
6567 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6568 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006569 CC = DAG.getConstant(CCode, MVT::i8);
Evan Chengd580f022008-12-03 08:38:43 +00006570 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6571 // Look for an unconditional branch following this conditional branch.
6572 // We need this because we need to reverse the successors in order
6573 // to implement FCMP_OEQ.
6574 if (User.getOpcode() == ISD::BR) {
6575 SDValue FalseBB = User.getOperand(1);
6576 SDValue NewBR =
6577 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6578 assert(NewBR == User);
6579 Dest = FalseBB;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006580
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006581 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Chengd580f022008-12-03 08:38:43 +00006582 Chain, Dest, CC, Cmp);
6583 X86::CondCode CCode =
6584 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6585 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006586 CC = DAG.getConstant(CCode, MVT::i8);
Evan Chengd580f022008-12-03 08:38:43 +00006587 Cond = Cmp;
6588 addTest = false;
6589 }
6590 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006591 }
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006592 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6593 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6594 // It should be transformed during dag combiner except when the condition
6595 // is set by a arithmetics with overflow node.
6596 X86::CondCode CCode =
6597 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6598 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006599 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng8c3af2c2009-02-02 08:07:36 +00006600 Cond = Cond.getOperand(0).getOperand(1);
6601 addTest = false;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006602 }
Evan Cheng950aac02007-09-25 01:57:46 +00006603 }
6604
6605 if (addTest) {
Evan Cheng095dac22010-01-06 19:38:29 +00006606 // Look pass the truncate.
6607 if (Cond.getOpcode() == ISD::TRUNCATE)
6608 Cond = Cond.getOperand(0);
6609
6610 // We know the result of AND is compared against zero. Try to match
6611 // it to BT.
6612 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6613 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6614 if (NewSetCC.getNode()) {
6615 CC = NewSetCC.getOperand(0);
6616 Cond = NewSetCC.getOperand(1);
6617 addTest = false;
6618 }
6619 }
6620 }
6621
6622 if (addTest) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006623 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chenga6a5f5f2010-04-26 19:06:11 +00006624 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng950aac02007-09-25 01:57:46 +00006625 }
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006626 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00006627 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00006628}
6629
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006630
6631// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6632// Calls to _alloca is needed to probe the stack when allocating more than 4k
6633// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6634// that the guard pages used by the OS virtual memory manager are allocated in
6635// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00006636SDValue
6637X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00006638 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006639 assert(Subtarget->isTargetCygMing() &&
6640 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006641 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006642
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006643 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00006644 SDValue Chain = Op.getOperand(0);
6645 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006646 // FIXME: Ensure alignment here
6647
Dan Gohman8181bd12008-07-27 21:46:04 +00006648 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006649
Owen Andersonac9de032009-08-10 22:56:29 +00006650 EVT IntPtr = getPointerTy();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006651 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006652
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006653 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006654 Flag = Chain.getValue(1);
6655
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00006656 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006657
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00006658 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6659 Flag = Chain.getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006660
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006661 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00006662
Dan Gohman8181bd12008-07-27 21:46:04 +00006663 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006664 return DAG.getMergeValues(Ops1, 2, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006665}
6666
Dan Gohmandbb121b2010-04-17 15:26:15 +00006667SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmand80404c2010-04-17 14:41:14 +00006668 MachineFunction &MF = DAG.getMachineFunction();
6669 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6670
Dan Gohman12a9c082008-02-06 22:27:42 +00006671 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006672 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006673
6674 if (!Subtarget->is64Bit()) {
6675 // vastart just stores the address of the VarArgsFrameIndex slot into the
6676 // memory location argument.
Dan Gohmand80404c2010-04-17 14:41:14 +00006677 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6678 getPointerTy());
David Greene25160362010-02-15 16:53:33 +00006679 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6680 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006681 }
6682
6683 // __va_list_tag:
6684 // gp_offset (0 - 6 * 8)
6685 // fp_offset (48 - 48 + 8 * 16)
6686 // overflow_arg_area (point to parameters coming in memory).
6687 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00006688 SmallVector<SDValue, 8> MemOps;
6689 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006690 // Store gp_offset
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006691 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmand80404c2010-04-17 14:41:14 +00006692 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6693 MVT::i32),
David Greene25160362010-02-15 16:53:33 +00006694 FIN, SV, 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006695 MemOps.push_back(Store);
6696
6697 // Store fp_offset
Scott Michel91099d62009-02-17 22:15:04 +00006698 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006699 FIN, DAG.getIntPtrConstant(4));
6700 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohmand80404c2010-04-17 14:41:14 +00006701 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6702 MVT::i32),
David Greene25160362010-02-15 16:53:33 +00006703 FIN, SV, 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006704 MemOps.push_back(Store);
6705
6706 // Store ptr to overflow_arg_area
Scott Michel91099d62009-02-17 22:15:04 +00006707 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006708 FIN, DAG.getIntPtrConstant(4));
Dan Gohmand80404c2010-04-17 14:41:14 +00006709 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6710 getPointerTy());
David Greene25160362010-02-15 16:53:33 +00006711 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6712 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006713 MemOps.push_back(Store);
6714
6715 // Store ptr to reg_save_area.
Scott Michel91099d62009-02-17 22:15:04 +00006716 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006717 FIN, DAG.getIntPtrConstant(8));
Dan Gohmand80404c2010-04-17 14:41:14 +00006718 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6719 getPointerTy());
David Greene25160362010-02-15 16:53:33 +00006720 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6721 false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006722 MemOps.push_back(Store);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006723 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006724 &MemOps[0], MemOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006725}
6726
Dan Gohmandbb121b2010-04-17 15:26:15 +00006727SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman827cb1f2008-05-10 01:26:14 +00006728 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6729 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006730 SDValue Chain = Op.getOperand(0);
6731 SDValue SrcPtr = Op.getOperand(1);
6732 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006733
Chris Lattner8316f2d2010-04-07 22:58:41 +00006734 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006735 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00006736}
6737
Dan Gohmandbb121b2010-04-17 15:26:15 +00006738SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006739 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00006740 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00006741 SDValue Chain = Op.getOperand(0);
6742 SDValue DstPtr = Op.getOperand(1);
6743 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00006744 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6745 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006746 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006747
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00006748 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang483af3c2010-04-04 03:10:48 +00006749 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6750 false, DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006751}
6752
Dan Gohman8181bd12008-07-27 21:46:04 +00006753SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00006754X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00006755 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00006756 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006757 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006758 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006759 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006760 case Intrinsic::x86_sse_comieq_ss:
6761 case Intrinsic::x86_sse_comilt_ss:
6762 case Intrinsic::x86_sse_comile_ss:
6763 case Intrinsic::x86_sse_comigt_ss:
6764 case Intrinsic::x86_sse_comige_ss:
6765 case Intrinsic::x86_sse_comineq_ss:
6766 case Intrinsic::x86_sse_ucomieq_ss:
6767 case Intrinsic::x86_sse_ucomilt_ss:
6768 case Intrinsic::x86_sse_ucomile_ss:
6769 case Intrinsic::x86_sse_ucomigt_ss:
6770 case Intrinsic::x86_sse_ucomige_ss:
6771 case Intrinsic::x86_sse_ucomineq_ss:
6772 case Intrinsic::x86_sse2_comieq_sd:
6773 case Intrinsic::x86_sse2_comilt_sd:
6774 case Intrinsic::x86_sse2_comile_sd:
6775 case Intrinsic::x86_sse2_comigt_sd:
6776 case Intrinsic::x86_sse2_comige_sd:
6777 case Intrinsic::x86_sse2_comineq_sd:
6778 case Intrinsic::x86_sse2_ucomieq_sd:
6779 case Intrinsic::x86_sse2_ucomilt_sd:
6780 case Intrinsic::x86_sse2_ucomile_sd:
6781 case Intrinsic::x86_sse2_ucomigt_sd:
6782 case Intrinsic::x86_sse2_ucomige_sd:
6783 case Intrinsic::x86_sse2_ucomineq_sd: {
6784 unsigned Opc = 0;
6785 ISD::CondCode CC = ISD::SETCC_INVALID;
6786 switch (IntNo) {
6787 default: break;
6788 case Intrinsic::x86_sse_comieq_ss:
6789 case Intrinsic::x86_sse2_comieq_sd:
6790 Opc = X86ISD::COMI;
6791 CC = ISD::SETEQ;
6792 break;
6793 case Intrinsic::x86_sse_comilt_ss:
6794 case Intrinsic::x86_sse2_comilt_sd:
6795 Opc = X86ISD::COMI;
6796 CC = ISD::SETLT;
6797 break;
6798 case Intrinsic::x86_sse_comile_ss:
6799 case Intrinsic::x86_sse2_comile_sd:
6800 Opc = X86ISD::COMI;
6801 CC = ISD::SETLE;
6802 break;
6803 case Intrinsic::x86_sse_comigt_ss:
6804 case Intrinsic::x86_sse2_comigt_sd:
6805 Opc = X86ISD::COMI;
6806 CC = ISD::SETGT;
6807 break;
6808 case Intrinsic::x86_sse_comige_ss:
6809 case Intrinsic::x86_sse2_comige_sd:
6810 Opc = X86ISD::COMI;
6811 CC = ISD::SETGE;
6812 break;
6813 case Intrinsic::x86_sse_comineq_ss:
6814 case Intrinsic::x86_sse2_comineq_sd:
6815 Opc = X86ISD::COMI;
6816 CC = ISD::SETNE;
6817 break;
6818 case Intrinsic::x86_sse_ucomieq_ss:
6819 case Intrinsic::x86_sse2_ucomieq_sd:
6820 Opc = X86ISD::UCOMI;
6821 CC = ISD::SETEQ;
6822 break;
6823 case Intrinsic::x86_sse_ucomilt_ss:
6824 case Intrinsic::x86_sse2_ucomilt_sd:
6825 Opc = X86ISD::UCOMI;
6826 CC = ISD::SETLT;
6827 break;
6828 case Intrinsic::x86_sse_ucomile_ss:
6829 case Intrinsic::x86_sse2_ucomile_sd:
6830 Opc = X86ISD::UCOMI;
6831 CC = ISD::SETLE;
6832 break;
6833 case Intrinsic::x86_sse_ucomigt_ss:
6834 case Intrinsic::x86_sse2_ucomigt_sd:
6835 Opc = X86ISD::UCOMI;
6836 CC = ISD::SETGT;
6837 break;
6838 case Intrinsic::x86_sse_ucomige_ss:
6839 case Intrinsic::x86_sse2_ucomige_sd:
6840 Opc = X86ISD::UCOMI;
6841 CC = ISD::SETGE;
6842 break;
6843 case Intrinsic::x86_sse_ucomineq_ss:
6844 case Intrinsic::x86_sse2_ucomineq_sd:
6845 Opc = X86ISD::UCOMI;
6846 CC = ISD::SETNE;
6847 break;
6848 }
6849
Dan Gohman8181bd12008-07-27 21:46:04 +00006850 SDValue LHS = Op.getOperand(1);
6851 SDValue RHS = Op.getOperand(2);
Chris Lattnerebb91142008-12-24 23:53:05 +00006852 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman8ab7dd02009-10-20 16:22:37 +00006853 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006854 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6855 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6856 DAG.getConstant(X86CC, MVT::i8), Cond);
6857 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006858 }
Eric Christopher95d79262009-07-29 00:28:05 +00006859 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher79e0e8b2009-07-29 01:01:19 +00006860 // an integer value, not just an instruction so lower it to the ptest
6861 // pattern and a setcc for the result.
Eric Christopher95d79262009-07-29 00:28:05 +00006862 case Intrinsic::x86_sse41_ptestz:
6863 case Intrinsic::x86_sse41_ptestc:
6864 case Intrinsic::x86_sse41_ptestnzc:{
6865 unsigned X86CC = 0;
6866 switch (IntNo) {
Eric Christopher6612b082009-07-29 18:14:04 +00006867 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher95d79262009-07-29 00:28:05 +00006868 case Intrinsic::x86_sse41_ptestz:
6869 // ZF = 1
6870 X86CC = X86::COND_E;
6871 break;
6872 case Intrinsic::x86_sse41_ptestc:
6873 // CF = 1
6874 X86CC = X86::COND_B;
6875 break;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00006876 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher95d79262009-07-29 00:28:05 +00006877 // ZF and CF = 0
6878 X86CC = X86::COND_A;
6879 break;
6880 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00006881
Eric Christopher95d79262009-07-29 00:28:05 +00006882 SDValue LHS = Op.getOperand(1);
6883 SDValue RHS = Op.getOperand(2);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006884 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6885 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6886 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6887 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher95d79262009-07-29 00:28:05 +00006888 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006889
6890 // Fix vector shift instructions where the last operand is a non-immediate
6891 // i32 value.
6892 case Intrinsic::x86_sse2_pslli_w:
6893 case Intrinsic::x86_sse2_pslli_d:
6894 case Intrinsic::x86_sse2_pslli_q:
6895 case Intrinsic::x86_sse2_psrli_w:
6896 case Intrinsic::x86_sse2_psrli_d:
6897 case Intrinsic::x86_sse2_psrli_q:
6898 case Intrinsic::x86_sse2_psrai_w:
6899 case Intrinsic::x86_sse2_psrai_d:
6900 case Intrinsic::x86_mmx_pslli_w:
6901 case Intrinsic::x86_mmx_pslli_d:
6902 case Intrinsic::x86_mmx_pslli_q:
6903 case Intrinsic::x86_mmx_psrli_w:
6904 case Intrinsic::x86_mmx_psrli_d:
6905 case Intrinsic::x86_mmx_psrli_q:
6906 case Intrinsic::x86_mmx_psrai_w:
6907 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00006908 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006909 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006910 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006911
6912 unsigned NewIntNo = 0;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006913 EVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006914 switch (IntNo) {
6915 case Intrinsic::x86_sse2_pslli_w:
6916 NewIntNo = Intrinsic::x86_sse2_psll_w;
6917 break;
6918 case Intrinsic::x86_sse2_pslli_d:
6919 NewIntNo = Intrinsic::x86_sse2_psll_d;
6920 break;
6921 case Intrinsic::x86_sse2_pslli_q:
6922 NewIntNo = Intrinsic::x86_sse2_psll_q;
6923 break;
6924 case Intrinsic::x86_sse2_psrli_w:
6925 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6926 break;
6927 case Intrinsic::x86_sse2_psrli_d:
6928 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6929 break;
6930 case Intrinsic::x86_sse2_psrli_q:
6931 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6932 break;
6933 case Intrinsic::x86_sse2_psrai_w:
6934 NewIntNo = Intrinsic::x86_sse2_psra_w;
6935 break;
6936 case Intrinsic::x86_sse2_psrai_d:
6937 NewIntNo = Intrinsic::x86_sse2_psra_d;
6938 break;
6939 default: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006940 ShAmtVT = MVT::v2i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006941 switch (IntNo) {
6942 case Intrinsic::x86_mmx_pslli_w:
6943 NewIntNo = Intrinsic::x86_mmx_psll_w;
6944 break;
6945 case Intrinsic::x86_mmx_pslli_d:
6946 NewIntNo = Intrinsic::x86_mmx_psll_d;
6947 break;
6948 case Intrinsic::x86_mmx_pslli_q:
6949 NewIntNo = Intrinsic::x86_mmx_psll_q;
6950 break;
6951 case Intrinsic::x86_mmx_psrli_w:
6952 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6953 break;
6954 case Intrinsic::x86_mmx_psrli_d:
6955 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6956 break;
6957 case Intrinsic::x86_mmx_psrli_q:
6958 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6959 break;
6960 case Intrinsic::x86_mmx_psrai_w:
6961 NewIntNo = Intrinsic::x86_mmx_psra_w;
6962 break;
6963 case Intrinsic::x86_mmx_psrai_d:
6964 NewIntNo = Intrinsic::x86_mmx_psra_d;
6965 break;
Edwin Törökbd448e32009-07-14 16:55:14 +00006966 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006967 }
6968 break;
6969 }
6970 }
Mon P Wang04c767e2009-09-03 19:56:25 +00006971
6972 // The vector shift intrinsics with scalars uses 32b shift amounts but
6973 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6974 // to be zero.
6975 SDValue ShOps[4];
6976 ShOps[0] = ShAmt;
6977 ShOps[1] = DAG.getConstant(0, MVT::i32);
6978 if (ShAmtVT == MVT::v4i32) {
6979 ShOps[2] = DAG.getUNDEF(MVT::i32);
6980 ShOps[3] = DAG.getUNDEF(MVT::i32);
6981 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6982 } else {
6983 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6984 }
6985
Owen Andersonac9de032009-08-10 22:56:29 +00006986 EVT VT = Op.getValueType();
Mon P Wang04c767e2009-09-03 19:56:25 +00006987 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00006988 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00006989 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng9f69f9d2008-05-04 09:15:50 +00006990 Op.getOperand(1), ShAmt);
6991 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006992 }
6993}
6994
Dan Gohmandbb121b2010-04-17 15:26:15 +00006995SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
6996 SelectionDAG &DAG) const {
Evan Cheng32d1bb92010-05-22 01:47:14 +00006997 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6998 MFI->setReturnAddressIsTaken(true);
6999
Bill Wendling6ddc87b2009-01-16 19:25:27 +00007000 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007001 DebugLoc dl = Op.getDebugLoc();
Bill Wendling6ddc87b2009-01-16 19:25:27 +00007002
7003 if (Depth > 0) {
7004 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7005 SDValue Offset =
7006 DAG.getConstant(TD->getPointerSize(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007007 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007008 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michel91099d62009-02-17 22:15:04 +00007009 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007010 FrameAddr, Offset),
David Greene25160362010-02-15 16:53:33 +00007011 NULL, 0, false, false, 0);
Bill Wendling6ddc87b2009-01-16 19:25:27 +00007012 }
7013
7014 // Just load the return address.
Dan Gohman8181bd12008-07-27 21:46:04 +00007015 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michel91099d62009-02-17 22:15:04 +00007016 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene25160362010-02-15 16:53:33 +00007017 RetAddrFI, NULL, 0, false, false, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007018}
7019
Dan Gohmandbb121b2010-04-17 15:26:15 +00007020SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng33633672008-09-27 01:56:22 +00007021 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7022 MFI->setFrameAddressIsTaken(true);
Evan Cheng32d1bb92010-05-22 01:47:14 +00007023
Owen Andersonac9de032009-08-10 22:56:29 +00007024 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007025 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng33633672008-09-27 01:56:22 +00007026 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7027 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007028 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng33633672008-09-27 01:56:22 +00007029 while (Depth--)
David Greene25160362010-02-15 16:53:33 +00007030 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7031 false, false, 0);
Evan Cheng33633672008-09-27 01:56:22 +00007032 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007033}
7034
Dan Gohman8181bd12008-07-27 21:46:04 +00007035SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007036 SelectionDAG &DAG) const {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00007037 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007038}
7039
Dan Gohmandbb121b2010-04-17 15:26:15 +00007040SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007041 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00007042 SDValue Chain = Op.getOperand(0);
7043 SDValue Offset = Op.getOperand(1);
7044 SDValue Handler = Op.getOperand(2);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007045 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007046
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00007047 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7048 getPointerTy());
7049 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007050
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007051 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00007052 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007053 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene25160362010-02-15 16:53:33 +00007054 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007055 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00007056 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007057
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007058 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007059 MVT::Other,
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00007060 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007061}
7062
Dan Gohman8181bd12008-07-27 21:46:04 +00007063SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007064 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007065 SDValue Root = Op.getOperand(0);
7066 SDValue Trmp = Op.getOperand(1); // trampoline
7067 SDValue FPtr = Op.getOperand(2); // nested function
7068 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007069 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007070
Dan Gohman12a9c082008-02-06 22:27:42 +00007071 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007072
7073 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007074 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007075
7076 // Large code-model.
Chris Lattner0b4334c2010-02-05 19:20:30 +00007077 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7078 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007079
Dan Gohmanb41dfba2008-05-14 01:58:56 +00007080 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7081 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007082
7083 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7084
7085 // Load the pointer to the nested function into R11.
7086 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00007087 SDValue Addr = Trmp;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007088 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene25160362010-02-15 16:53:33 +00007089 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007090
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007091 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7092 DAG.getConstant(2, MVT::i64));
David Greene25160362010-02-15 16:53:33 +00007093 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7094 false, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007095
7096 // Load the 'nest' parameter value into R10.
7097 // R10 is specified in X86CallingConv.td
7098 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007099 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7100 DAG.getConstant(10, MVT::i64));
7101 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene25160362010-02-15 16:53:33 +00007102 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007103
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007104 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7105 DAG.getConstant(12, MVT::i64));
David Greene25160362010-02-15 16:53:33 +00007106 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7107 false, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007108
7109 // Jump to the nested function.
7110 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007111 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7112 DAG.getConstant(20, MVT::i64));
7113 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene25160362010-02-15 16:53:33 +00007114 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007115
7116 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007117 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7118 DAG.getConstant(22, MVT::i64));
7119 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene25160362010-02-15 16:53:33 +00007120 TrmpAddr, 22, false, false, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00007121
Dan Gohman8181bd12008-07-27 21:46:04 +00007122 SDValue Ops[] =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007123 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007124 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007125 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00007126 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007127 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel5838baa2009-09-02 08:44:58 +00007128 CallingConv::ID CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00007129 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007130
7131 switch (CC) {
7132 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00007133 llvm_unreachable("Unsupported calling convention");
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007134 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007135 case CallingConv::X86_StdCall: {
7136 // Pass 'nest' parameter in ECX.
7137 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00007138 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007139
7140 // Check that ECX wasn't needed by an 'inreg' parameter.
7141 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00007142 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007143
Chris Lattner1c8733e2008-03-12 17:45:29 +00007144 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007145 unsigned InRegCount = 0;
7146 unsigned Idx = 1;
7147
7148 for (FunctionType::param_iterator I = FTy->param_begin(),
7149 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00007150 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007151 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00007152 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007153
7154 if (InRegCount > 2) {
Chris Lattner8316f2d2010-04-07 22:58:41 +00007155 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007156 }
7157 }
7158 break;
7159 }
7160 case CallingConv::X86_FastCall:
Anton Korobeynikove454f182010-05-16 09:08:45 +00007161 case CallingConv::X86_ThisCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00007162 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007163 // Pass 'nest' parameter in EAX.
7164 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00007165 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007166 break;
7167 }
7168
Dan Gohman8181bd12008-07-27 21:46:04 +00007169 SDValue OutChains[4];
7170 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007171
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007172 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7173 DAG.getConstant(10, MVT::i32));
7174 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007175
Chris Lattner0b4334c2010-02-05 19:20:30 +00007176 // This is storing the opcode for MOV32ri.
7177 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanb41dfba2008-05-14 01:58:56 +00007178 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michel91099d62009-02-17 22:15:04 +00007179 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007180 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene25160362010-02-15 16:53:33 +00007181 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007182
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007183 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7184 DAG.getConstant(1, MVT::i32));
David Greene25160362010-02-15 16:53:33 +00007185 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7186 false, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007187
Chris Lattner0b4334c2010-02-05 19:20:30 +00007188 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007189 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7190 DAG.getConstant(5, MVT::i32));
7191 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene25160362010-02-15 16:53:33 +00007192 TrmpAddr, 5, false, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007193
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007194 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7195 DAG.getConstant(6, MVT::i32));
David Greene25160362010-02-15 16:53:33 +00007196 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7197 false, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007198
Dan Gohman8181bd12008-07-27 21:46:04 +00007199 SDValue Ops[] =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007200 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007201 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007202 }
7203}
7204
Dan Gohmandbb121b2010-04-17 15:26:15 +00007205SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7206 SelectionDAG &DAG) const {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007207 /*
7208 The rounding mode is in bits 11:10 of FPSR, and has the following
7209 settings:
7210 00 Round to nearest
7211 01 Round to -inf
7212 10 Round to +inf
7213 11 Round to 0
7214
7215 FLT_ROUNDS, on the other hand, expects the following:
7216 -1 Undefined
7217 0 Round to 0
7218 1 Round to nearest
7219 2 Round to +inf
7220 3 Round to -inf
7221
7222 To perform the conversion, we do:
7223 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7224 */
7225
7226 MachineFunction &MF = DAG.getMachineFunction();
7227 const TargetMachine &TM = MF.getTarget();
7228 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7229 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersonac9de032009-08-10 22:56:29 +00007230 EVT VT = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007231 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007232
7233 // Save FP Control Word to stack slot
David Greene6424ab92009-11-12 20:49:22 +00007234 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00007235 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007236
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007237 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00007238 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007239
7240 // Load FP Control Word from stack slot
David Greene25160362010-02-15 16:53:33 +00007241 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7242 false, false, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007243
7244 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00007245 SDValue CWD1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007246 DAG.getNode(ISD::SRL, dl, MVT::i16,
7247 DAG.getNode(ISD::AND, dl, MVT::i16,
7248 CWD, DAG.getConstant(0x800, MVT::i16)),
7249 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00007250 SDValue CWD2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007251 DAG.getNode(ISD::SRL, dl, MVT::i16,
7252 DAG.getNode(ISD::AND, dl, MVT::i16,
7253 CWD, DAG.getConstant(0x400, MVT::i16)),
7254 DAG.getConstant(9, MVT::i8));
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007255
Dan Gohman8181bd12008-07-27 21:46:04 +00007256 SDValue RetVal =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007257 DAG.getNode(ISD::AND, dl, MVT::i16,
7258 DAG.getNode(ISD::ADD, dl, MVT::i16,
7259 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7260 DAG.getConstant(1, MVT::i16)),
7261 DAG.getConstant(3, MVT::i16));
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007262
7263
Duncan Sands92c43912008-06-06 12:08:01 +00007264 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen24dd9a52009-02-07 00:55:49 +00007265 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007266}
7267
Dan Gohmandbb121b2010-04-17 15:26:15 +00007268SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007269 EVT VT = Op.getValueType();
7270 EVT OpVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00007271 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007272 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00007273
7274 Op = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007275 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007276 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007277 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007278 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007279 }
Evan Cheng48679f42007-12-14 02:13:44 +00007280
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007281 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007282 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007283 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007284
7285 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer65f60c92009-12-29 16:57:26 +00007286 SDValue Ops[] = {
7287 Op,
7288 DAG.getConstant(NumBits+NumBits-1, OpVT),
7289 DAG.getConstant(X86::COND_E, MVT::i8),
7290 Op.getValue(1)
7291 };
7292 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007293
7294 // Finally xor with NumBits-1.
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007295 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007296
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007297 if (VT == MVT::i8)
7298 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007299 return Op;
7300}
7301
Dan Gohmandbb121b2010-04-17 15:26:15 +00007302SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007303 EVT VT = Op.getValueType();
7304 EVT OpVT = VT;
Duncan Sands92c43912008-06-06 12:08:01 +00007305 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007306 DebugLoc dl = Op.getDebugLoc();
Evan Cheng48679f42007-12-14 02:13:44 +00007307
7308 Op = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007309 if (VT == MVT::i8) {
7310 OpVT = MVT::i32;
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007311 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007312 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007313
7314 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007315 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007316 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007317
7318 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer65f60c92009-12-29 16:57:26 +00007319 SDValue Ops[] = {
7320 Op,
7321 DAG.getConstant(NumBits, OpVT),
7322 DAG.getConstant(X86::COND_E, MVT::i8),
7323 Op.getValue(1)
7324 };
7325 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng7cfbfe32007-12-14 08:30:15 +00007326
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007327 if (VT == MVT::i8)
7328 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng48679f42007-12-14 02:13:44 +00007329 return Op;
7330}
7331
Dan Gohmandbb121b2010-04-17 15:26:15 +00007332SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007333 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007334 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007335 DebugLoc dl = Op.getDebugLoc();
Scott Michel91099d62009-02-17 22:15:04 +00007336
Mon P Wang14edb092008-12-18 21:42:19 +00007337 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7338 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7339 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7340 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7341 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7342 //
7343 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7344 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7345 // return AloBlo + AloBhi + AhiBlo;
7346
7347 SDValue A = Op.getOperand(0);
7348 SDValue B = Op.getOperand(1);
Scott Michel91099d62009-02-17 22:15:04 +00007349
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007350 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007351 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7352 A, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007353 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007354 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7355 B, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007356 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007357 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007358 A, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007359 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007360 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007361 A, Bhi);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007362 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007363 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wang14edb092008-12-18 21:42:19 +00007364 Ahi, B);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007365 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007366 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7367 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007368 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007369 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7370 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007371 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7372 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wang14edb092008-12-18 21:42:19 +00007373 return Res;
7374}
7375
7376
Dan Gohmandbb121b2010-04-17 15:26:15 +00007377SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling7e04be62008-12-09 22:08:41 +00007378 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7379 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendlingd3511522008-12-02 01:06:39 +00007380 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7381 // has only one use.
Bill Wendlingd06b4202008-11-26 22:37:40 +00007382 SDNode *N = Op.getNode();
Bill Wendlingd3511522008-12-02 01:06:39 +00007383 SDValue LHS = N->getOperand(0);
7384 SDValue RHS = N->getOperand(1);
Bill Wendling7e04be62008-12-09 22:08:41 +00007385 unsigned BaseOp = 0;
7386 unsigned Cond = 0;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007387 DebugLoc dl = Op.getDebugLoc();
Bill Wendling7e04be62008-12-09 22:08:41 +00007388
7389 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00007390 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling7e04be62008-12-09 22:08:41 +00007391 case ISD::SADDO:
Dan Gohman99a12192009-03-04 19:44:21 +00007392 // A subtract of one will be selected as a INC. Note that INC doesn't
7393 // set CF, so we can't do this for UADDO.
7394 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7395 if (C->getAPIntValue() == 1) {
7396 BaseOp = X86ISD::INC;
7397 Cond = X86::COND_O;
7398 break;
7399 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00007400 BaseOp = X86ISD::ADD;
Bill Wendling7e04be62008-12-09 22:08:41 +00007401 Cond = X86::COND_O;
7402 break;
7403 case ISD::UADDO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00007404 BaseOp = X86ISD::ADD;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007405 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007406 break;
7407 case ISD::SSUBO:
Dan Gohman99a12192009-03-04 19:44:21 +00007408 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7409 // set CF, so we can't do this for USUBO.
7410 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7411 if (C->getAPIntValue() == 1) {
7412 BaseOp = X86ISD::DEC;
7413 Cond = X86::COND_O;
7414 break;
7415 }
Bill Wendlingae034ed2008-12-12 00:56:36 +00007416 BaseOp = X86ISD::SUB;
Bill Wendling7e04be62008-12-09 22:08:41 +00007417 Cond = X86::COND_O;
7418 break;
7419 case ISD::USUBO:
Bill Wendlingae034ed2008-12-12 00:56:36 +00007420 BaseOp = X86ISD::SUB;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007421 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007422 break;
7423 case ISD::SMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00007424 BaseOp = X86ISD::SMUL;
Bill Wendling7e04be62008-12-09 22:08:41 +00007425 Cond = X86::COND_O;
7426 break;
7427 case ISD::UMULO:
Bill Wendlingf5399032008-12-12 21:15:41 +00007428 BaseOp = X86ISD::UMUL;
Dan Gohman0fc9ed62009-01-07 00:15:08 +00007429 Cond = X86::COND_B;
Bill Wendling7e04be62008-12-09 22:08:41 +00007430 break;
7431 }
Bill Wendlingd06b4202008-11-26 22:37:40 +00007432
Bill Wendlingd3511522008-12-02 01:06:39 +00007433 // Also sets EFLAGS.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007434 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007435 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendlingd06b4202008-11-26 22:37:40 +00007436
Bill Wendlingd3511522008-12-02 01:06:39 +00007437 SDValue SetCC =
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007438 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007439 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendlingd06b4202008-11-26 22:37:40 +00007440
Bill Wendlingd3511522008-12-02 01:06:39 +00007441 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7442 return Sum;
Bill Wendling4c134df2008-11-24 19:21:46 +00007443}
7444
Dan Gohmandbb121b2010-04-17 15:26:15 +00007445SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007446 EVT T = Op.getValueType();
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007447 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00007448 unsigned Reg = 0;
7449 unsigned size = 0;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007450 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00007451 default:
7452 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007453 case MVT::i8: Reg = X86::AL; size = 1; break;
7454 case MVT::i16: Reg = X86::AX; size = 2; break;
7455 case MVT::i32: Reg = X86::EAX; size = 4; break;
7456 case MVT::i64:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007457 assert(Subtarget->is64Bit() && "Node not type legal!");
7458 Reg = X86::RAX; size = 8;
Andrew Lenharth81580822008-03-05 01:15:49 +00007459 break;
Bill Wendlingd3511522008-12-02 01:06:39 +00007460 }
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007461 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00007462 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00007463 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00007464 Op.getOperand(1),
7465 Op.getOperand(3),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007466 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng6617eed2008-09-24 23:26:36 +00007467 cpIn.getValue(1) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007468 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007469 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michel91099d62009-02-17 22:15:04 +00007470 SDValue cpOut =
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007471 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00007472 return cpOut;
7473}
7474
Duncan Sands7d9834b2008-12-01 11:39:25 +00007475SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007476 SelectionDAG &DAG) const {
Duncan Sands7d9834b2008-12-01 11:39:25 +00007477 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007478 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007479 SDValue TheChain = Op.getOperand(0);
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00007480 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007481 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007482 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7483 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007484 rax.getValue(2));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007485 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7486 DAG.getConstant(32, MVT::i8));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007487 SDValue Ops[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007488 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands7d9834b2008-12-01 11:39:25 +00007489 rdx.getValue(1)
7490 };
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007491 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesenf160d802008-10-02 18:53:47 +00007492}
7493
Dale Johannesenda2f3542010-05-21 00:52:33 +00007494SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7495 SelectionDAG &DAG) const {
7496 EVT SrcVT = Op.getOperand(0).getValueType();
7497 EVT DstVT = Op.getValueType();
7498 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7499 Subtarget->hasMMX() && !DisableMMX) &&
7500 "Unexpected custom BIT_CONVERT");
7501 assert((DstVT == MVT::i64 ||
7502 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7503 "Unexpected custom BIT_CONVERT");
7504 // i64 <=> MMX conversions are Legal.
7505 if (SrcVT==MVT::i64 && DstVT.isVector())
7506 return Op;
7507 if (DstVT==MVT::i64 && SrcVT.isVector())
7508 return Op;
Dale Johannesenb1b0c842010-05-21 18:40:15 +00007509 // MMX <=> MMX conversions are Legal.
7510 if (SrcVT.isVector() && DstVT.isVector())
7511 return Op;
Dale Johannesenda2f3542010-05-21 00:52:33 +00007512 // All other conversions need to be expanded.
7513 return SDValue();
7514}
Dan Gohmandbb121b2010-04-17 15:26:15 +00007515SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen9011d872008-09-29 22:25:26 +00007516 SDNode *Node = Op.getNode();
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007517 DebugLoc dl = Node->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00007518 EVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007519 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Chengef356282009-02-23 09:03:22 +00007520 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007521 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007522 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen9011d872008-09-29 22:25:26 +00007523 Node->getOperand(0),
7524 Node->getOperand(1), negOp,
7525 cast<AtomicSDNode>(Node)->getSrcValue(),
7526 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00007527}
7528
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007529/// LowerOperation - Provide custom lowering hooks for some operations.
7530///
Dan Gohmandbb121b2010-04-17 15:26:15 +00007531SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007532 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00007533 default: llvm_unreachable("Should not custom lower this!");
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007534 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7535 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007536 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wanga8ff0dd2010-01-24 00:05:03 +00007537 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007538 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7539 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7540 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7541 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7542 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7543 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
7544 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00007545 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohman064403e2009-10-30 01:28:02 +00007546 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007547 case ISD::SHL_PARTS:
7548 case ISD::SRA_PARTS:
7549 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7550 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00007551 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007552 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman8c3cb582009-05-23 09:59:16 +00007553 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007554 case ISD::FABS: return LowerFABS(Op, DAG);
7555 case ISD::FNEG: return LowerFNEG(Op, DAG);
7556 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00007557 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00007558 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00007559 case ISD::SELECT: return LowerSELECT(Op, DAG);
7560 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007561 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007562 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00007563 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007564 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
7565 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
7566 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7567 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
7568 case ISD::FRAME_TO_ARGS_OFFSET:
7569 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
7570 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
7571 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00007572 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00007573 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00007574 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7575 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wang14edb092008-12-18 21:42:19 +00007576 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +00007577 case ISD::SADDO:
7578 case ISD::UADDO:
7579 case ISD::SSUBO:
7580 case ISD::USUBO:
7581 case ISD::SMULO:
7582 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007583 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesenda2f3542010-05-21 00:52:33 +00007584 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007585 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007586}
7587
Duncan Sands7d9834b2008-12-01 11:39:25 +00007588void X86TargetLowering::
7589ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007590 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersonac9de032009-08-10 22:56:29 +00007591 EVT T = Node->getValueType(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007592 DebugLoc dl = Node->getDebugLoc();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007593 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands7d9834b2008-12-01 11:39:25 +00007594
7595 SDValue Chain = Node->getOperand(0);
7596 SDValue In1 = Node->getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007597 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007598 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007599 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007600 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007601 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007602 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00007603 SDValue Result =
7604 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7605 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands7d9834b2008-12-01 11:39:25 +00007606 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007607 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007608 Results.push_back(Result.getValue(2));
7609}
7610
Duncan Sandsac496a12008-07-04 11:47:58 +00007611/// ReplaceNodeResults - Replace a node with an illegal result type
7612/// with a new node built out of custom code.
Duncan Sands7d9834b2008-12-01 11:39:25 +00007613void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7614 SmallVectorImpl<SDValue>&Results,
Dan Gohmandbb121b2010-04-17 15:26:15 +00007615 SelectionDAG &DAG) const {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007616 DebugLoc dl = N->getDebugLoc();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007617 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00007618 default:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007619 assert(false && "Do not know how to custom type legalize this operation!");
7620 return;
7621 case ISD::FP_TO_SINT: {
Eli Friedman8c3cb582009-05-23 09:59:16 +00007622 std::pair<SDValue,SDValue> Vals =
7623 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007624 SDValue FIST = Vals.first, StackSlot = Vals.second;
7625 if (FIST.getNode() != 0) {
Owen Andersonac9de032009-08-10 22:56:29 +00007626 EVT VT = N->getValueType(0);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007627 // Return a load from the stack slot.
David Greene25160362010-02-15 16:53:33 +00007628 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7629 false, false, 0));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007630 }
7631 return;
7632 }
7633 case ISD::READCYCLECOUNTER: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007634 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands7d9834b2008-12-01 11:39:25 +00007635 SDValue TheChain = N->getOperand(0);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007636 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007637 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007638 rd.getValue(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007639 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007640 eax.getValue(2));
7641 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7642 SDValue Ops[] = { eax, edx };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007643 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007644 Results.push_back(edx.getValue(1));
7645 return;
7646 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007647 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersonac9de032009-08-10 22:56:29 +00007648 EVT T = N->getValueType(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007649 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands7d9834b2008-12-01 11:39:25 +00007650 SDValue cpInL, cpInH;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007651 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7652 DAG.getConstant(0, MVT::i32));
7653 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7654 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007655 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7656 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007657 cpInL.getValue(1));
7658 SDValue swapInL, swapInH;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007659 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7660 DAG.getConstant(0, MVT::i32));
7661 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7662 DAG.getConstant(1, MVT::i32));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007663 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007664 cpInH.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007665 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands7d9834b2008-12-01 11:39:25 +00007666 swapInL.getValue(1));
7667 SDValue Ops[] = { swapInH.getValue(0),
7668 N->getOperand(1),
7669 swapInH.getValue(1) };
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007670 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007671 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007672 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007673 MVT::i32, Result.getValue(1));
Dale Johannesenbbd9ceb2009-02-04 00:33:20 +00007674 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007675 MVT::i32, cpOutL.getValue(2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007676 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007677 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands7d9834b2008-12-01 11:39:25 +00007678 Results.push_back(cpOutH.getValue(1));
7679 return;
7680 }
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007681 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007682 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7683 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007684 case ISD::ATOMIC_LOAD_AND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007685 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7686 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007687 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007688 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7689 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007690 case ISD::ATOMIC_LOAD_OR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007691 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7692 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007693 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007694 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7695 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007696 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007697 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7698 return;
Dan Gohmanbebba8d2008-12-23 21:37:04 +00007699 case ISD::ATOMIC_SWAP:
Duncan Sands7d9834b2008-12-01 11:39:25 +00007700 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7701 return;
Chris Lattnerdfb947d2007-11-24 07:07:01 +00007702 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007703}
7704
7705const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7706 switch (Opcode) {
7707 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00007708 case X86ISD::BSF: return "X86ISD::BSF";
7709 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007710 case X86ISD::SHLD: return "X86ISD::SHLD";
7711 case X86ISD::SHRD: return "X86ISD::SHRD";
7712 case X86ISD::FAND: return "X86ISD::FAND";
7713 case X86ISD::FOR: return "X86ISD::FOR";
7714 case X86ISD::FXOR: return "X86ISD::FXOR";
7715 case X86ISD::FSRL: return "X86ISD::FSRL";
7716 case X86ISD::FILD: return "X86ISD::FILD";
7717 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
7718 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7719 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7720 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
7721 case X86ISD::FLD: return "X86ISD::FLD";
7722 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007723 case X86ISD::CALL: return "X86ISD::CALL";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007724 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00007725 case X86ISD::BT: return "X86ISD::BT";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007726 case X86ISD::CMP: return "X86ISD::CMP";
7727 case X86ISD::COMI: return "X86ISD::COMI";
7728 case X86ISD::UCOMI: return "X86ISD::UCOMI";
7729 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng834ae6b2009-12-15 00:53:42 +00007730 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007731 case X86ISD::CMOV: return "X86ISD::CMOV";
7732 case X86ISD::BRCOND: return "X86ISD::BRCOND";
7733 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
7734 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7735 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007736 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
7737 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattnerdc6fc472009-06-27 04:16:01 +00007738 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begemand77e59e2008-02-11 04:19:36 +00007739 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007740 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00007741 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7742 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007743 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner5fc65c52010-02-23 02:07:48 +00007744 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begeman2c87c422009-02-23 08:49:38 +00007745 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007746 case X86ISD::FMAX: return "X86ISD::FMAX";
7747 case X86ISD::FMIN: return "X86ISD::FMIN";
7748 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7749 case X86ISD::FRCP: return "X86ISD::FRCP";
7750 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindolabca99f72009-04-08 21:14:34 +00007751 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007752 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00007753 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00007754 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00007755 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7756 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00007757 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7758 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7759 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7760 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7761 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7762 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00007763 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7764 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00007765 case X86ISD::VSHL: return "X86ISD::VSHL";
7766 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00007767 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7768 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7769 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7770 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7771 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7772 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7773 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7774 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7775 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7776 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingae034ed2008-12-12 00:56:36 +00007777 case X86ISD::ADD: return "X86ISD::ADD";
7778 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingf5399032008-12-12 21:15:41 +00007779 case X86ISD::SMUL: return "X86ISD::SMUL";
7780 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman99a12192009-03-04 19:44:21 +00007781 case X86ISD::INC: return "X86ISD::INC";
7782 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohman12e03292009-09-18 19:59:53 +00007783 case X86ISD::OR: return "X86ISD::OR";
7784 case X86ISD::XOR: return "X86ISD::XOR";
7785 case X86ISD::AND: return "X86ISD::AND";
Evan Chengc3495762009-03-30 21:36:47 +00007786 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher95d79262009-07-29 00:28:05 +00007787 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohman34228bf2009-08-15 01:38:56 +00007788 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00007789 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007790 }
7791}
7792
7793// isLegalAddressingMode - Return true if the addressing mode represented
7794// by AM is legal for this target, for a load/store of the specified type.
Scott Michel91099d62009-02-17 22:15:04 +00007795bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007796 const Type *Ty) const {
7797 // X86 supports extremely general addressing modes.
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007798 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michel91099d62009-02-17 22:15:04 +00007799
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007800 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007801 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007802 return false;
Scott Michel91099d62009-02-17 22:15:04 +00007803
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007804 if (AM.BaseGV) {
Chris Lattner01e39942009-07-10 07:38:24 +00007805 unsigned GVFlags =
7806 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007807
Chris Lattner01e39942009-07-10 07:38:24 +00007808 // If a reference to this global requires an extra load, we can't fold it.
7809 if (isGlobalStubReference(GVFlags))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007810 return false;
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007811
Chris Lattner01e39942009-07-10 07:38:24 +00007812 // If BaseGV requires a register for the PIC base, we cannot also have a
7813 // BaseReg specified.
7814 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen64660e92008-12-05 21:47:27 +00007815 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00007816
Anton Korobeynikovc283e152009-08-05 23:01:26 +00007817 // If lower 4G is not available, then we must use rip-relative addressing.
7818 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7819 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007820 }
Scott Michel91099d62009-02-17 22:15:04 +00007821
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007822 switch (AM.Scale) {
7823 case 0:
7824 case 1:
7825 case 2:
7826 case 4:
7827 case 8:
7828 // These scales always work.
7829 break;
7830 case 3:
7831 case 5:
7832 case 9:
7833 // These scales are formed with basereg+scalereg. Only accept if there is
7834 // no basereg yet.
7835 if (AM.HasBaseReg)
7836 return false;
7837 break;
7838 default: // Other stuff never works.
7839 return false;
7840 }
Scott Michel91099d62009-02-17 22:15:04 +00007841
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007842 return true;
7843}
7844
7845
Evan Cheng27a820a2007-10-26 01:56:11 +00007846bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandse92dee12010-02-15 16:12:20 +00007847 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng27a820a2007-10-26 01:56:11 +00007848 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00007849 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7850 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007851 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00007852 return false;
Dan Gohman9e2bdca2010-02-25 03:04:36 +00007853 return true;
Evan Cheng27a820a2007-10-26 01:56:11 +00007854}
7855
Owen Andersonac9de032009-08-10 22:56:29 +00007856bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands92c43912008-06-06 12:08:01 +00007857 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00007858 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00007859 unsigned NumBits1 = VT1.getSizeInBits();
7860 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00007861 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00007862 return false;
Dan Gohman9e2bdca2010-02-25 03:04:36 +00007863 return true;
Evan Cheng9decb332007-10-29 19:58:20 +00007864}
Evan Cheng27a820a2007-10-26 01:56:11 +00007865
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007866bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohmanb044da32009-04-09 02:06:09 +00007867 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandse92dee12010-02-15 16:12:20 +00007868 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007869}
7870
Owen Andersonac9de032009-08-10 22:56:29 +00007871bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohmanb044da32009-04-09 02:06:09 +00007872 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007873 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman4cedb1c2009-04-08 00:15:30 +00007874}
7875
Owen Andersonac9de032009-08-10 22:56:29 +00007876bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng2f5d3a52009-05-28 00:35:15 +00007877 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00007878 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng2f5d3a52009-05-28 00:35:15 +00007879}
7880
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007881/// isShuffleMaskLegal - Targets can use this to indicate that they only
7882/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7883/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7884/// are assumed to be legal.
7885bool
Eric Christopher3d82bbd2009-08-27 18:07:15 +00007886X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersonac9de032009-08-10 22:56:29 +00007887 EVT VT) const {
Eric Christopher8fa87722010-04-15 01:40:20 +00007888 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman543d2142009-04-27 18:41:29 +00007889 if (VT.getSizeInBits() == 64)
Eric Christopher8fa87722010-04-15 01:40:20 +00007890 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman543d2142009-04-27 18:41:29 +00007891
Nate Begeman080f8e22009-10-19 02:17:23 +00007892 // FIXME: pshufb, blends, shifts.
Nate Begeman543d2142009-04-27 18:41:29 +00007893 return (VT.getVectorNumElements() == 2 ||
7894 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7895 isMOVLMask(M, VT) ||
7896 isSHUFPMask(M, VT) ||
7897 isPSHUFDMask(M, VT) ||
7898 isPSHUFHWMask(M, VT) ||
7899 isPSHUFLWMask(M, VT) ||
Nate Begeman080f8e22009-10-19 02:17:23 +00007900 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman543d2142009-04-27 18:41:29 +00007901 isUNPCKLMask(M, VT) ||
7902 isUNPCKHMask(M, VT) ||
7903 isUNPCKL_v_undef_Mask(M, VT) ||
7904 isUNPCKH_v_undef_Mask(M, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007905}
7906
Dan Gohman48d5f062008-04-09 20:09:42 +00007907bool
Nate Begemane8f61cb2009-04-29 05:20:52 +00007908X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersonac9de032009-08-10 22:56:29 +00007909 EVT VT) const {
Nate Begeman543d2142009-04-27 18:41:29 +00007910 unsigned NumElts = VT.getVectorNumElements();
7911 // FIXME: This collection of masks seems suspect.
7912 if (NumElts == 2)
7913 return true;
7914 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7915 return (isMOVLMask(Mask, VT) ||
7916 isCommutedMOVLMask(Mask, VT, true) ||
7917 isSHUFPMask(Mask, VT) ||
7918 isCommutedSHUFPMask(Mask, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007919 }
7920 return false;
7921}
7922
7923//===----------------------------------------------------------------------===//
7924// X86 Scheduler Hooks
7925//===----------------------------------------------------------------------===//
7926
Mon P Wang078a62d2008-05-05 19:05:59 +00007927// private utility function
7928MachineBasicBlock *
7929X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7930 MachineBasicBlock *MBB,
7931 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007932 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00007933 unsigned LoadOpc,
7934 unsigned CXchgOpc,
7935 unsigned copyOpc,
7936 unsigned notOpc,
7937 unsigned EAXreg,
7938 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +00007939 bool invSrc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00007940 // For the atomic bitwise operator, we generate
7941 // thisMBB:
7942 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00007943 // ld t1 = [bitinstr.addr]
7944 // op t2 = t1, [bitinstr.val]
7945 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00007946 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7947 // bz newMBB
7948 // fallthrough -->nextMBB
7949 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7950 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00007951 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00007952 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00007953
Mon P Wang078a62d2008-05-05 19:05:59 +00007954 /// First build the CFG
7955 MachineFunction *F = MBB->getParent();
7956 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00007957 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7958 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7959 F->insert(MBBIter, newMBB);
7960 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007961
Mon P Wang078a62d2008-05-05 19:05:59 +00007962 // Move all successors to thisMBB to nextMBB
7963 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007964
Mon P Wang078a62d2008-05-05 19:05:59 +00007965 // Update thisMBB to fall through to newMBB
7966 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007967
Mon P Wang078a62d2008-05-05 19:05:59 +00007968 // newMBB jumps to itself and fall through to nextMBB
7969 newMBB->addSuccessor(nextMBB);
7970 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00007971
Mon P Wang078a62d2008-05-05 19:05:59 +00007972 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007973 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00007974 "unexpected number of operands");
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007975 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00007976 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007977 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00007978 int numArgs = bInstr->getNumOperands() - 1;
7979 for (int i=0; i < numArgs; ++i)
7980 argOpers[i] = &bInstr->getOperand(i+1);
7981
7982 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00007983 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7984 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00007985
Dale Johannesend20e4452008-08-19 18:47:28 +00007986 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007987 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00007988 for (int i=0; i <= lastAddrIndx; ++i)
7989 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007990
Dale Johannesend20e4452008-08-19 18:47:28 +00007991 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007992 if (invSrc) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00007993 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007994 }
Scott Michel91099d62009-02-17 22:15:04 +00007995 else
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007996 tt = t1;
7997
Dale Johannesend20e4452008-08-19 18:47:28 +00007998 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00007999 assert((argOpers[valArgIndx]->isReg() ||
8000 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00008001 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008002 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008003 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00008004 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008005 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008006 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00008007 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008008
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008009 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00008010 MIB.addReg(t1);
Scott Michel91099d62009-02-17 22:15:04 +00008011
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008012 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00008013 for (int i=0; i <= lastAddrIndx; ++i)
8014 (*MIB).addOperand(*argOpers[i]);
8015 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00008016 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008017 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8018 bInstr->memoperands_end());
Mon P Wang50584a62008-07-17 04:54:06 +00008019
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008020 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesend20e4452008-08-19 18:47:28 +00008021 MIB.addReg(EAXreg);
Scott Michel91099d62009-02-17 22:15:04 +00008022
Mon P Wang078a62d2008-05-05 19:05:59 +00008023 // insert branch
Chris Lattnerb112c022010-02-11 19:25:55 +00008024 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00008025
Dan Gohman221a4372008-07-07 23:14:23 +00008026 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00008027 return nextMBB;
8028}
8029
Dale Johannesen44eb5372008-10-03 19:41:08 +00008030// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00008031MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00008032X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8033 MachineBasicBlock *MBB,
8034 unsigned regOpcL,
8035 unsigned regOpcH,
8036 unsigned immOpcL,
8037 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +00008038 bool invSrc) const {
Dale Johannesenf160d802008-10-02 18:53:47 +00008039 // For the atomic bitwise operator, we generate
8040 // thisMBB (instructions are in pairs, except cmpxchg8b)
8041 // ld t1,t2 = [bitinstr.addr]
8042 // newMBB:
8043 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8044 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008045 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00008046 // mov ECX, EBX <- t5, t6
8047 // mov EAX, EDX <- t1, t2
8048 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8049 // mov t3, t4 <- EAX, EDX
8050 // bz newMBB
8051 // result in out1, out2
8052 // fallthrough -->nextMBB
8053
8054 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8055 const unsigned LoadOpc = X86::MOV32rm;
8056 const unsigned copyOpc = X86::MOV32rr;
8057 const unsigned NotOpc = X86::NOT32r;
8058 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8059 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8060 MachineFunction::iterator MBBIter = MBB;
8061 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00008062
Dale Johannesenf160d802008-10-02 18:53:47 +00008063 /// First build the CFG
8064 MachineFunction *F = MBB->getParent();
8065 MachineBasicBlock *thisMBB = MBB;
8066 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8067 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8068 F->insert(MBBIter, newMBB);
8069 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008070
Dale Johannesenf160d802008-10-02 18:53:47 +00008071 // Move all successors to thisMBB to nextMBB
8072 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008073
Dale Johannesenf160d802008-10-02 18:53:47 +00008074 // Update thisMBB to fall through to newMBB
8075 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008076
Dale Johannesenf160d802008-10-02 18:53:47 +00008077 // newMBB jumps to itself and fall through to nextMBB
8078 newMBB->addSuccessor(nextMBB);
8079 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008080
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008081 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesenf160d802008-10-02 18:53:47 +00008082 // Insert instructions into newMBB based on incoming instruction
8083 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008084 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00008085 "unexpected number of operands");
Dale Johannesenf160d802008-10-02 18:53:47 +00008086 MachineOperand& dest1Oper = bInstr->getOperand(0);
8087 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008088 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohmana425ea82010-05-14 21:01:44 +00008089 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesenf160d802008-10-02 18:53:47 +00008090 argOpers[i] = &bInstr->getOperand(i+2);
8091
Dan Gohmana425ea82010-05-14 21:01:44 +00008092 // We use some of the operands multiple times, so conservatively just
8093 // clear any kill flags that might be present.
8094 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8095 argOpers[i]->setIsKill(false);
8096 }
8097
Evan Cheng4460e1b2010-01-08 19:14:57 +00008098 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008099 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michel91099d62009-02-17 22:15:04 +00008100
Dale Johannesenf160d802008-10-02 18:53:47 +00008101 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008102 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesenf160d802008-10-02 18:53:47 +00008103 for (int i=0; i <= lastAddrIndx; ++i)
8104 (*MIB).addOperand(*argOpers[i]);
8105 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008106 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008107 // add 4 to displacement.
Rafael Espindolabca99f72009-04-08 21:14:34 +00008108 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesenf160d802008-10-02 18:53:47 +00008109 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008110 MachineOperand newOp3 = *(argOpers[3]);
8111 if (newOp3.isImm())
8112 newOp3.setImm(newOp3.getImm()+4);
8113 else
8114 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00008115 (*MIB).addOperand(newOp3);
Rafael Espindolabca99f72009-04-08 21:14:34 +00008116 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesenf160d802008-10-02 18:53:47 +00008117
8118 // t3/4 are defined later, at the bottom of the loop
8119 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8120 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008121 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00008122 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008123 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00008124 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8125
Evan Chengcdd58c32010-01-08 23:41:50 +00008126 // The subsequent operations should be using the destination registers of
8127 //the PHI instructions.
Scott Michel91099d62009-02-17 22:15:04 +00008128 if (invSrc) {
Evan Chengcdd58c32010-01-08 23:41:50 +00008129 t1 = F->getRegInfo().createVirtualRegister(RC);
8130 t2 = F->getRegInfo().createVirtualRegister(RC);
8131 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8132 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesenf160d802008-10-02 18:53:47 +00008133 } else {
Evan Chengcdd58c32010-01-08 23:41:50 +00008134 t1 = dest1Oper.getReg();
8135 t2 = dest2Oper.getReg();
Dale Johannesenf160d802008-10-02 18:53:47 +00008136 }
8137
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008138 int valArgIndx = lastAddrIndx + 1;
8139 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendlingc1946742009-05-30 01:09:53 +00008140 argOpers[valArgIndx]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00008141 "invalid operand");
8142 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8143 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008144 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008145 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesenf160d802008-10-02 18:53:47 +00008146 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008147 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008148 if (regOpcL != X86::MOV32rr)
Evan Chengcdd58c32010-01-08 23:41:50 +00008149 MIB.addReg(t1);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008150 (*MIB).addOperand(*argOpers[valArgIndx]);
8151 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendlingc1946742009-05-30 01:09:53 +00008152 argOpers[valArgIndx]->isReg());
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008153 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendlingc1946742009-05-30 01:09:53 +00008154 argOpers[valArgIndx]->isImm());
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008155 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008156 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesenf160d802008-10-02 18:53:47 +00008157 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008158 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008159 if (regOpcH != X86::MOV32rr)
Evan Chengcdd58c32010-01-08 23:41:50 +00008160 MIB.addReg(t2);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008161 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesenf160d802008-10-02 18:53:47 +00008162
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008163 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008164 MIB.addReg(t1);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008165 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008166 MIB.addReg(t2);
8167
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008168 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008169 MIB.addReg(t5);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008170 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesenf160d802008-10-02 18:53:47 +00008171 MIB.addReg(t6);
Scott Michel91099d62009-02-17 22:15:04 +00008172
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008173 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesenf160d802008-10-02 18:53:47 +00008174 for (int i=0; i <= lastAddrIndx; ++i)
8175 (*MIB).addOperand(*argOpers[i]);
8176
8177 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008178 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8179 bInstr->memoperands_end());
Dale Johannesenf160d802008-10-02 18:53:47 +00008180
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008181 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesenf160d802008-10-02 18:53:47 +00008182 MIB.addReg(X86::EAX);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008183 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesenf160d802008-10-02 18:53:47 +00008184 MIB.addReg(X86::EDX);
Scott Michel91099d62009-02-17 22:15:04 +00008185
Dale Johannesenf160d802008-10-02 18:53:47 +00008186 // insert branch
Chris Lattnerb112c022010-02-11 19:25:55 +00008187 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesenf160d802008-10-02 18:53:47 +00008188
8189 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8190 return nextMBB;
8191}
8192
8193// private utility function
8194MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00008195X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8196 MachineBasicBlock *MBB,
Dan Gohman96d60922009-02-07 16:15:20 +00008197 unsigned cmovOpc) const {
Mon P Wang078a62d2008-05-05 19:05:59 +00008198 // For the atomic min/max operator, we generate
8199 // thisMBB:
8200 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00008201 // ld t1 = [min/max.addr]
Scott Michel91099d62009-02-17 22:15:04 +00008202 // mov t2 = [min/max.val]
Mon P Wang078a62d2008-05-05 19:05:59 +00008203 // cmp t1, t2
8204 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00008205 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00008206 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8207 // bz newMBB
8208 // fallthrough -->nextMBB
8209 //
8210 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8211 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00008212 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00008213 ++MBBIter;
Scott Michel91099d62009-02-17 22:15:04 +00008214
Mon P Wang078a62d2008-05-05 19:05:59 +00008215 /// First build the CFG
8216 MachineFunction *F = MBB->getParent();
8217 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00008218 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8219 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8220 F->insert(MBBIter, newMBB);
8221 F->insert(MBBIter, nextMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008222
Dan Gohman34228bf2009-08-15 01:38:56 +00008223 // Move all successors of thisMBB to nextMBB
Mon P Wang078a62d2008-05-05 19:05:59 +00008224 nextMBB->transferSuccessors(thisMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008225
Mon P Wang078a62d2008-05-05 19:05:59 +00008226 // Update thisMBB to fall through to newMBB
8227 thisMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008228
Mon P Wang078a62d2008-05-05 19:05:59 +00008229 // newMBB jumps to newMBB and fall through to nextMBB
8230 newMBB->addSuccessor(nextMBB);
8231 newMBB->addSuccessor(newMBB);
Scott Michel91099d62009-02-17 22:15:04 +00008232
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008233 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang078a62d2008-05-05 19:05:59 +00008234 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008235 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendlingc1946742009-05-30 01:09:53 +00008236 "unexpected number of operands");
Mon P Wang078a62d2008-05-05 19:05:59 +00008237 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008238 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang078a62d2008-05-05 19:05:59 +00008239 int numArgs = mInstr->getNumOperands() - 1;
8240 for (int i=0; i < numArgs; ++i)
8241 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michel91099d62009-02-17 22:15:04 +00008242
Mon P Wang078a62d2008-05-05 19:05:59 +00008243 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolacfc409e2009-03-27 15:26:30 +00008244 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8245 int valArgIndx = lastAddrIndx + 1;
Scott Michel91099d62009-02-17 22:15:04 +00008246
Mon P Wang318b0372008-05-05 22:56:23 +00008247 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008248 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00008249 for (int i=0; i <= lastAddrIndx; ++i)
8250 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00008251
Mon P Wang078a62d2008-05-05 19:05:59 +00008252 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008253 assert((argOpers[valArgIndx]->isReg() ||
8254 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00008255 "invalid operand");
Scott Michel91099d62009-02-17 22:15:04 +00008256
8257 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008258 if (argOpers[valArgIndx]->isReg())
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008259 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michel91099d62009-02-17 22:15:04 +00008260 else
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008261 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang078a62d2008-05-05 19:05:59 +00008262 (*MIB).addOperand(*argOpers[valArgIndx]);
8263
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008264 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wang318b0372008-05-05 22:56:23 +00008265 MIB.addReg(t1);
8266
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008267 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang078a62d2008-05-05 19:05:59 +00008268 MIB.addReg(t1);
8269 MIB.addReg(t2);
8270
8271 // Generate movc
8272 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008273 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang078a62d2008-05-05 19:05:59 +00008274 MIB.addReg(t2);
8275 MIB.addReg(t1);
8276
8277 // Cmp and exchange if none has modified the memory location
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008278 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang078a62d2008-05-05 19:05:59 +00008279 for (int i=0; i <= lastAddrIndx; ++i)
8280 (*MIB).addOperand(*argOpers[i]);
8281 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00008282 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008283 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8284 mInstr->memoperands_end());
Scott Michel91099d62009-02-17 22:15:04 +00008285
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008286 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang078a62d2008-05-05 19:05:59 +00008287 MIB.addReg(X86::EAX);
Scott Michel91099d62009-02-17 22:15:04 +00008288
Mon P Wang078a62d2008-05-05 19:05:59 +00008289 // insert branch
Chris Lattnerb112c022010-02-11 19:25:55 +00008290 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00008291
Dan Gohman221a4372008-07-07 23:14:23 +00008292 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00008293 return nextMBB;
8294}
8295
Eric Christopher20391ca62009-08-27 18:08:16 +00008296// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8297// all of this code can be replaced with that in the .td file.
Dan Gohman34228bf2009-08-15 01:38:56 +00008298MachineBasicBlock *
Eric Christopher22a39402009-08-18 22:50:32 +00008299X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008300 unsigned numArgs, bool memArg) const {
Eric Christopher22a39402009-08-18 22:50:32 +00008301
8302 MachineFunction *F = BB->getParent();
8303 DebugLoc dl = MI->getDebugLoc();
8304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8305
8306 unsigned Opc;
Evan Cheng5f3a5402009-09-19 09:51:03 +00008307 if (memArg)
8308 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8309 else
8310 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopher22a39402009-08-18 22:50:32 +00008311
8312 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8313
8314 for (unsigned i = 0; i < numArgs; ++i) {
8315 MachineOperand &Op = MI->getOperand(i+1);
8316
8317 if (!(Op.isReg() && Op.isImplicit()))
8318 MIB.addOperand(Op);
8319 }
8320
8321 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8322 .addReg(X86::XMM0);
8323
8324 F->DeleteMachineInstr(MI);
8325
8326 return BB;
8327}
8328
8329MachineBasicBlock *
Dan Gohman34228bf2009-08-15 01:38:56 +00008330X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8331 MachineInstr *MI,
8332 MachineBasicBlock *MBB) const {
8333 // Emit code to save XMM registers to the stack. The ABI says that the
8334 // number of registers to save is given in %al, so it's theoretically
8335 // possible to do an indirect jump trick to avoid saving all of them,
8336 // however this code takes a simpler approach and just executes all
8337 // of the stores if %al is non-zero. It's less code, and it's probably
8338 // easier on the hardware branch predictor, and stores aren't all that
8339 // expensive anyway.
8340
8341 // Create the new basic blocks. One block contains all the XMM stores,
8342 // and one block is the final destination regardless of whether any
8343 // stores were performed.
8344 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8345 MachineFunction *F = MBB->getParent();
8346 MachineFunction::iterator MBBIter = MBB;
8347 ++MBBIter;
8348 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8349 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8350 F->insert(MBBIter, XMMSaveMBB);
8351 F->insert(MBBIter, EndMBB);
8352
8353 // Set up the CFG.
8354 // Move any original successors of MBB to the end block.
8355 EndMBB->transferSuccessors(MBB);
8356 // The original block will now fall through to the XMM save block.
8357 MBB->addSuccessor(XMMSaveMBB);
8358 // The XMMSaveMBB will fall through to the end block.
8359 XMMSaveMBB->addSuccessor(EndMBB);
8360
8361 // Now add the instructions.
8362 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8363 DebugLoc DL = MI->getDebugLoc();
8364
8365 unsigned CountReg = MI->getOperand(0).getReg();
8366 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8367 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8368
8369 if (!Subtarget->isTargetWin64()) {
8370 // If %al is 0, branch around the XMM save block.
8371 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerb112c022010-02-11 19:25:55 +00008372 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohman34228bf2009-08-15 01:38:56 +00008373 MBB->addSuccessor(EndMBB);
8374 }
8375
8376 // In the XMM save block, save all the XMM argument registers.
8377 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8378 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008379 MachineMemOperand *MMO =
Evan Cheng174e2cf2009-10-18 18:16:27 +00008380 F->getMachineMemOperand(
8381 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8382 MachineMemOperand::MOStore, Offset,
8383 /*Size=*/16, /*Align=*/16);
Dan Gohman34228bf2009-08-15 01:38:56 +00008384 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8385 .addFrameIndex(RegSaveFrameIndex)
8386 .addImm(/*Scale=*/1)
8387 .addReg(/*IndexReg=*/0)
8388 .addImm(/*Disp=*/Offset)
8389 .addReg(/*Segment=*/0)
8390 .addReg(MI->getOperand(i).getReg())
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00008391 .addMemOperand(MMO);
Dan Gohman34228bf2009-08-15 01:38:56 +00008392 }
8393
8394 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8395
8396 return EndMBB;
8397}
Mon P Wang078a62d2008-05-05 19:05:59 +00008398
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008399MachineBasicBlock *
Chris Lattner84a67202009-09-02 05:57:00 +00008400X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmane9198cc2010-05-01 00:01:06 +00008401 MachineBasicBlock *BB) const {
Chris Lattner84a67202009-09-02 05:57:00 +00008402 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8403 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008404
Chris Lattner84a67202009-09-02 05:57:00 +00008405 // To "insert" a SELECT_CC instruction, we actually have to insert the
8406 // diamond control-flow pattern. The incoming instruction knows the
8407 // destination vreg to set, the condition code register to branch on, the
8408 // true/false values to select between, and a branch opcode to use.
8409 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8410 MachineFunction::iterator It = BB;
8411 ++It;
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008412
Chris Lattner84a67202009-09-02 05:57:00 +00008413 // thisMBB:
8414 // ...
8415 // TrueVal = ...
8416 // cmpTY ccX, r1, r2
8417 // bCC copy1MBB
8418 // fallthrough --> copy0MBB
8419 MachineBasicBlock *thisMBB = BB;
8420 MachineFunction *F = BB->getParent();
8421 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8422 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8423 unsigned Opc =
8424 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8425 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8426 F->insert(It, copy0MBB);
8427 F->insert(It, sinkMBB);
Evan Cheng5f3a5402009-09-19 09:51:03 +00008428 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner84a67202009-09-02 05:57:00 +00008429 // block to the new block which will contain the Phi node for the select.
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008430 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmane9198cc2010-05-01 00:01:06 +00008431 E = BB->succ_end(); I != E; ++I)
Evan Cheng5f3a5402009-09-19 09:51:03 +00008432 sinkMBB->addSuccessor(*I);
Evan Cheng5f3a5402009-09-19 09:51:03 +00008433 // Next, remove all successors of the current block, and add the true
8434 // and fallthrough blocks as its successors.
8435 while (!BB->succ_empty())
8436 BB->removeSuccessor(BB->succ_begin());
Chris Lattner84a67202009-09-02 05:57:00 +00008437 // Add the true and fallthrough blocks as its successors.
8438 BB->addSuccessor(copy0MBB);
8439 BB->addSuccessor(sinkMBB);
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008440
Chris Lattner84a67202009-09-02 05:57:00 +00008441 // copy0MBB:
8442 // %FalseValue = ...
8443 // # fallthrough to sinkMBB
Dan Gohmandd83c0a2010-04-30 20:14:26 +00008444 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbar3be44e62009-09-20 02:20:51 +00008445
Chris Lattner84a67202009-09-02 05:57:00 +00008446 // sinkMBB:
8447 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8448 // ...
Dan Gohmandd83c0a2010-04-30 20:14:26 +00008449 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner84a67202009-09-02 05:57:00 +00008450 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8451 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8452
8453 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmandd83c0a2010-04-30 20:14:26 +00008454 return sinkMBB;
Chris Lattner84a67202009-09-02 05:57:00 +00008455}
8456
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00008457MachineBasicBlock *
8458X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmane9198cc2010-05-01 00:01:06 +00008459 MachineBasicBlock *BB) const {
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00008460 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8461 DebugLoc DL = MI->getDebugLoc();
8462 MachineFunction *F = BB->getParent();
8463
8464 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8465 // non-trivial part is impdef of ESP.
8466 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8467 // mingw-w64.
8468
8469 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8470 .addExternalSymbol("_alloca")
8471 .addReg(X86::EAX, RegState::Implicit)
8472 .addReg(X86::ESP, RegState::Implicit)
8473 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8474 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8475
8476 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8477 return BB;
8478}
Chris Lattner84a67202009-09-02 05:57:00 +00008479
8480MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00008481X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmane9198cc2010-05-01 00:01:06 +00008482 MachineBasicBlock *BB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008483 switch (MI->getOpcode()) {
8484 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov7cd32422010-03-06 19:32:29 +00008485 case X86::MINGW_ALLOCA:
Dan Gohmane9198cc2010-05-01 00:01:06 +00008486 return EmitLoweredMingwAlloca(MI, BB);
Dan Gohman29b998f2009-08-27 00:14:12 +00008487 case X86::CMOV_GR8:
Mon P Wang83edba52008-12-12 01:25:51 +00008488 case X86::CMOV_V1I64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008489 case X86::CMOV_FR32:
8490 case X86::CMOV_FR64:
8491 case X86::CMOV_V4F32:
8492 case X86::CMOV_V2F64:
Chris Lattner84a67202009-09-02 05:57:00 +00008493 case X86::CMOV_V2I64:
Chris Lattner8d76aeb2010-03-14 18:31:44 +00008494 case X86::CMOV_GR16:
8495 case X86::CMOV_GR32:
8496 case X86::CMOV_RFP32:
8497 case X86::CMOV_RFP64:
8498 case X86::CMOV_RFP80:
Dan Gohmane9198cc2010-05-01 00:01:06 +00008499 return EmitLoweredSelect(MI, BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008500
8501 case X86::FP32_TO_INT16_IN_MEM:
8502 case X86::FP32_TO_INT32_IN_MEM:
8503 case X86::FP32_TO_INT64_IN_MEM:
8504 case X86::FP64_TO_INT16_IN_MEM:
8505 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00008506 case X86::FP64_TO_INT64_IN_MEM:
8507 case X86::FP80_TO_INT16_IN_MEM:
8508 case X86::FP80_TO_INT32_IN_MEM:
8509 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner84a67202009-09-02 05:57:00 +00008510 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8511 DebugLoc DL = MI->getDebugLoc();
8512
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008513 // Change the floating point control register to use "round towards zero"
8514 // mode when truncating to an integer value.
8515 MachineFunction *F = BB->getParent();
David Greene6424ab92009-11-12 20:49:22 +00008516 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner84a67202009-09-02 05:57:00 +00008517 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008518
8519 // Load the old value of the high byte of the control word...
8520 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00008521 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner84a67202009-09-02 05:57:00 +00008522 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008523 CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008524
8525 // Set the high part to be round to zero...
Chris Lattner84a67202009-09-02 05:57:00 +00008526 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008527 .addImm(0xC7F);
8528
8529 // Reload the modified control word now...
Chris Lattner84a67202009-09-02 05:57:00 +00008530 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008531
8532 // Restore the memory image of control word to original value
Chris Lattner84a67202009-09-02 05:57:00 +00008533 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008534 .addReg(OldCW);
8535
8536 // Get the X86 opcode to use.
8537 unsigned Opc;
8538 switch (MI->getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00008539 default: llvm_unreachable("illegal opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008540 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8541 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8542 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8543 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8544 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8545 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00008546 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8547 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8548 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008549 }
8550
8551 X86AddressMode AM;
8552 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008553 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008554 AM.BaseType = X86AddressMode::RegBase;
8555 AM.Base.Reg = Op.getReg();
8556 } else {
8557 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00008558 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008559 }
8560 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008561 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008562 AM.Scale = Op.getImm();
8563 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008564 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008565 AM.IndexReg = Op.getImm();
8566 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00008567 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008568 AM.GV = Op.getGlobal();
8569 } else {
8570 AM.Disp = Op.getImm();
8571 }
Chris Lattner84a67202009-09-02 05:57:00 +00008572 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindolafee9c0f2009-04-08 08:09:33 +00008573 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008574
8575 // Reload the original control word now.
Chris Lattner84a67202009-09-02 05:57:00 +00008576 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008577
Dan Gohman221a4372008-07-07 23:14:23 +00008578 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008579 return BB;
8580 }
Eric Christopher22a39402009-08-18 22:50:32 +00008581 // String/text processing lowering.
8582 case X86::PCMPISTRM128REG:
8583 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8584 case X86::PCMPISTRM128MEM:
8585 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8586 case X86::PCMPESTRM128REG:
8587 return EmitPCMP(MI, BB, 5, false /* in mem */);
8588 case X86::PCMPESTRM128MEM:
8589 return EmitPCMP(MI, BB, 5, true /* in mem */);
8590
8591 // Atomic Lowering.
Mon P Wang078a62d2008-05-05 19:05:59 +00008592 case X86::ATOMAND32:
8593 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michel91099d62009-02-17 22:15:04 +00008594 X86::AND32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008595 X86::LCMPXCHG32, X86::MOV32rr,
8596 X86::NOT32r, X86::EAX,
8597 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00008598 case X86::ATOMOR32:
Scott Michel91099d62009-02-17 22:15:04 +00008599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8600 X86::OR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008601 X86::LCMPXCHG32, X86::MOV32rr,
8602 X86::NOT32r, X86::EAX,
8603 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00008604 case X86::ATOMXOR32:
8605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michel91099d62009-02-17 22:15:04 +00008606 X86::XOR32ri, X86::MOV32rm,
Dale Johannesend20e4452008-08-19 18:47:28 +00008607 X86::LCMPXCHG32, X86::MOV32rr,
8608 X86::NOT32r, X86::EAX,
8609 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00008610 case X86::ATOMNAND32:
8611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008612 X86::AND32ri, X86::MOV32rm,
8613 X86::LCMPXCHG32, X86::MOV32rr,
8614 X86::NOT32r, X86::EAX,
8615 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00008616 case X86::ATOMMIN32:
8617 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8618 case X86::ATOMMAX32:
8619 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8620 case X86::ATOMUMIN32:
8621 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8622 case X86::ATOMUMAX32:
8623 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00008624
8625 case X86::ATOMAND16:
8626 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8627 X86::AND16ri, X86::MOV16rm,
8628 X86::LCMPXCHG16, X86::MOV16rr,
8629 X86::NOT16r, X86::AX,
8630 X86::GR16RegisterClass);
8631 case X86::ATOMOR16:
Scott Michel91099d62009-02-17 22:15:04 +00008632 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008633 X86::OR16ri, X86::MOV16rm,
8634 X86::LCMPXCHG16, X86::MOV16rr,
8635 X86::NOT16r, X86::AX,
8636 X86::GR16RegisterClass);
8637 case X86::ATOMXOR16:
8638 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8639 X86::XOR16ri, X86::MOV16rm,
8640 X86::LCMPXCHG16, X86::MOV16rr,
8641 X86::NOT16r, X86::AX,
8642 X86::GR16RegisterClass);
8643 case X86::ATOMNAND16:
8644 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8645 X86::AND16ri, X86::MOV16rm,
8646 X86::LCMPXCHG16, X86::MOV16rr,
8647 X86::NOT16r, X86::AX,
8648 X86::GR16RegisterClass, true);
8649 case X86::ATOMMIN16:
8650 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8651 case X86::ATOMMAX16:
8652 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8653 case X86::ATOMUMIN16:
8654 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8655 case X86::ATOMUMAX16:
8656 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8657
8658 case X86::ATOMAND8:
8659 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8660 X86::AND8ri, X86::MOV8rm,
8661 X86::LCMPXCHG8, X86::MOV8rr,
8662 X86::NOT8r, X86::AL,
8663 X86::GR8RegisterClass);
8664 case X86::ATOMOR8:
Scott Michel91099d62009-02-17 22:15:04 +00008665 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00008666 X86::OR8ri, X86::MOV8rm,
8667 X86::LCMPXCHG8, X86::MOV8rr,
8668 X86::NOT8r, X86::AL,
8669 X86::GR8RegisterClass);
8670 case X86::ATOMXOR8:
8671 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8672 X86::XOR8ri, X86::MOV8rm,
8673 X86::LCMPXCHG8, X86::MOV8rr,
8674 X86::NOT8r, X86::AL,
8675 X86::GR8RegisterClass);
8676 case X86::ATOMNAND8:
8677 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8678 X86::AND8ri, X86::MOV8rm,
8679 X86::LCMPXCHG8, X86::MOV8rr,
8680 X86::NOT8r, X86::AL,
8681 X86::GR8RegisterClass, true);
8682 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00008683 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008684 case X86::ATOMAND64:
8685 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michel91099d62009-02-17 22:15:04 +00008686 X86::AND64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008687 X86::LCMPXCHG64, X86::MOV64rr,
8688 X86::NOT64r, X86::RAX,
8689 X86::GR64RegisterClass);
8690 case X86::ATOMOR64:
Scott Michel91099d62009-02-17 22:15:04 +00008691 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8692 X86::OR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008693 X86::LCMPXCHG64, X86::MOV64rr,
8694 X86::NOT64r, X86::RAX,
8695 X86::GR64RegisterClass);
8696 case X86::ATOMXOR64:
8697 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michel91099d62009-02-17 22:15:04 +00008698 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesen6b60eca2008-08-20 00:48:50 +00008699 X86::LCMPXCHG64, X86::MOV64rr,
8700 X86::NOT64r, X86::RAX,
8701 X86::GR64RegisterClass);
8702 case X86::ATOMNAND64:
8703 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8704 X86::AND64ri32, X86::MOV64rm,
8705 X86::LCMPXCHG64, X86::MOV64rr,
8706 X86::NOT64r, X86::RAX,
8707 X86::GR64RegisterClass, true);
8708 case X86::ATOMMIN64:
8709 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8710 case X86::ATOMMAX64:
8711 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8712 case X86::ATOMUMIN64:
8713 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8714 case X86::ATOMUMAX64:
8715 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00008716
8717 // This group does 64-bit operations on a 32-bit host.
8718 case X86::ATOMAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00008719 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008720 X86::AND32rr, X86::AND32rr,
8721 X86::AND32ri, X86::AND32ri,
8722 false);
8723 case X86::ATOMOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00008724 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008725 X86::OR32rr, X86::OR32rr,
8726 X86::OR32ri, X86::OR32ri,
8727 false);
8728 case X86::ATOMXOR6432:
Scott Michel91099d62009-02-17 22:15:04 +00008729 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008730 X86::XOR32rr, X86::XOR32rr,
8731 X86::XOR32ri, X86::XOR32ri,
8732 false);
8733 case X86::ATOMNAND6432:
Scott Michel91099d62009-02-17 22:15:04 +00008734 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008735 X86::AND32rr, X86::AND32rr,
8736 X86::AND32ri, X86::AND32ri,
8737 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00008738 case X86::ATOMADD6432:
Scott Michel91099d62009-02-17 22:15:04 +00008739 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008740 X86::ADD32rr, X86::ADC32rr,
8741 X86::ADD32ri, X86::ADC32ri,
8742 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00008743 case X86::ATOMSUB6432:
Scott Michel91099d62009-02-17 22:15:04 +00008744 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesenf160d802008-10-02 18:53:47 +00008745 X86::SUB32rr, X86::SBB32rr,
8746 X86::SUB32ri, X86::SBB32ri,
8747 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008748 case X86::ATOMSWAP6432:
Scott Michel91099d62009-02-17 22:15:04 +00008749 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen51c58ee2008-10-03 22:25:52 +00008750 X86::MOV32rr, X86::MOV32rr,
8751 X86::MOV32ri, X86::MOV32ri,
8752 false);
Dan Gohman34228bf2009-08-15 01:38:56 +00008753 case X86::VASTART_SAVE_XMM_REGS:
8754 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008755 }
8756}
8757
8758//===----------------------------------------------------------------------===//
8759// X86 Optimization Hooks
8760//===----------------------------------------------------------------------===//
8761
Dan Gohman8181bd12008-07-27 21:46:04 +00008762void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00008763 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00008764 APInt &KnownZero,
8765 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008766 const SelectionDAG &DAG,
8767 unsigned Depth) const {
8768 unsigned Opc = Op.getOpcode();
8769 assert((Opc >= ISD::BUILTIN_OP_END ||
8770 Opc == ISD::INTRINSIC_WO_CHAIN ||
8771 Opc == ISD::INTRINSIC_W_CHAIN ||
8772 Opc == ISD::INTRINSIC_VOID) &&
8773 "Should use MaskedValueIsZero if you don't know whether Op"
8774 " is a target node!");
8775
Dan Gohman1d79e432008-02-13 23:07:24 +00008776 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008777 switch (Opc) {
8778 default: break;
Evan Cheng8e9b21c2009-02-02 09:15:04 +00008779 case X86ISD::ADD:
8780 case X86ISD::SUB:
8781 case X86ISD::SMUL:
8782 case X86ISD::UMUL:
Dan Gohman99a12192009-03-04 19:44:21 +00008783 case X86ISD::INC:
8784 case X86ISD::DEC:
Dan Gohman12e03292009-09-18 19:59:53 +00008785 case X86ISD::OR:
8786 case X86ISD::XOR:
8787 case X86ISD::AND:
Evan Cheng8e9b21c2009-02-02 09:15:04 +00008788 // These nodes' second result is a boolean.
8789 if (Op.getResNo() == 0)
8790 break;
8791 // Fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008792 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00008793 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8794 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008795 break;
8796 }
8797}
8798
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008799/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00008800/// node is a GlobalAddress + offset.
8801bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman36c56d02010-04-15 01:51:59 +00008802 const GlobalValue* &GA,
8803 int64_t &Offset) const {
Evan Chengef7be082008-05-12 19:56:52 +00008804 if (N->getOpcode() == X86ISD::Wrapper) {
8805 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008806 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00008807 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008808 return true;
8809 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008810 }
Evan Chengef7be082008-05-12 19:56:52 +00008811 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008812}
8813
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008814/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8815/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8816/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begeman1aa900a2010-03-24 20:49:50 +00008817/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00008818static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman543d2142009-04-27 18:41:29 +00008819 const TargetLowering &TLI) {
Dale Johannesen0db52dd2009-02-03 20:21:25 +00008820 DebugLoc dl = N->getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00008821 EVT VT = N->getValueType(0);
Nate Begeman543d2142009-04-27 18:41:29 +00008822 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang6e30ad02009-04-03 02:43:30 +00008823
Eli Friedmane6bb1e52009-06-07 06:52:44 +00008824 if (VT.getSizeInBits() != 128)
8825 return SDValue();
8826
Nate Begeman1aa900a2010-03-24 20:49:50 +00008827 SmallVector<SDValue, 16> Elts;
8828 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8829 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8830
8831 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michel91099d62009-02-17 22:15:04 +00008832}
Evan Chenge9b9c672008-05-09 21:53:03 +00008833
Dan Gohmanb115d052010-03-15 23:23:03 +00008834/// PerformShuffleCombine - Detect vector gather/scatter index generation
8835/// and convert it from being a bunch of shuffles and extracts to a simple
8836/// store and scalar loads to extract the elements.
8837static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8838 const TargetLowering &TLI) {
8839 SDValue InputVector = N->getOperand(0);
8840
8841 // Only operate on vectors of 4 elements, where the alternative shuffling
8842 // gets to be more expensive.
8843 if (InputVector.getValueType() != MVT::v4i32)
8844 return SDValue();
8845
8846 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8847 // single use which is a sign-extend or zero-extend, and all elements are
8848 // used.
8849 SmallVector<SDNode *, 4> Uses;
8850 unsigned ExtractedElements = 0;
8851 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8852 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8853 if (UI.getUse().getResNo() != InputVector.getResNo())
8854 return SDValue();
8855
8856 SDNode *Extract = *UI;
8857 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8858 return SDValue();
8859
8860 if (Extract->getValueType(0) != MVT::i32)
8861 return SDValue();
8862 if (!Extract->hasOneUse())
8863 return SDValue();
8864 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8865 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8866 return SDValue();
8867 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8868 return SDValue();
8869
8870 // Record which element was extracted.
8871 ExtractedElements |=
8872 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8873
8874 Uses.push_back(Extract);
8875 }
8876
8877 // If not all the elements were used, this may not be worthwhile.
8878 if (ExtractedElements != 15)
8879 return SDValue();
8880
8881 // Ok, we've now decided to do the transformation.
8882 DebugLoc dl = InputVector.getDebugLoc();
8883
8884 // Store the value to a temporary stack slot.
8885 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8886 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8887 false, false, 0);
8888
8889 // Replace each use (extract) with a load of the appropriate element.
8890 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8891 UE = Uses.end(); UI != UE; ++UI) {
8892 SDNode *Extract = *UI;
8893
8894 // Compute the element's address.
8895 SDValue Idx = Extract->getOperand(1);
8896 unsigned EltSize =
8897 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8898 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8899 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8900
8901 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8902
8903 // Load the scalar.
8904 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8905 NULL, 0, false, false, 0);
8906
8907 // Replace the exact with the load.
8908 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8909 }
8910
8911 // The replacement was made in place; don't return anything.
8912 return SDValue();
8913}
8914
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008915/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00008916static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner472f1d52009-03-11 05:48:52 +00008917 const X86Subtarget *Subtarget) {
8918 DebugLoc DL = N->getDebugLoc();
Dan Gohman8181bd12008-07-27 21:46:04 +00008919 SDValue Cond = N->getOperand(0);
Chris Lattner472f1d52009-03-11 05:48:52 +00008920 // Get the LHS/RHS of the select.
8921 SDValue LHS = N->getOperand(1);
8922 SDValue RHS = N->getOperand(2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00008923
Dan Gohman19488552009-09-21 18:03:22 +00008924 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohmandaa74bd2010-02-22 04:03:39 +00008925 // instructions match the semantics of the common C idiom x<y?x:y but not
8926 // x<=y?x:y, because of how they handle negative zero (which can be
8927 // ignored in unsafe-math mode).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008928 if (Subtarget->hasSSE2() &&
Owen Anderson36e3a6e2009-08-11 20:47:22 +00008929 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner472f1d52009-03-11 05:48:52 +00008930 Cond.getOpcode() == ISD::SETCC) {
8931 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008932
Chris Lattner472f1d52009-03-11 05:48:52 +00008933 unsigned Opcode = 0;
Dan Gohman19488552009-09-21 18:03:22 +00008934 // Check for x CC y ? x : y.
Dan Gohmane8cc39f2010-02-24 06:52:40 +00008935 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8936 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner472f1d52009-03-11 05:48:52 +00008937 switch (CC) {
8938 default: break;
Dan Gohman19488552009-09-21 18:03:22 +00008939 case ISD::SETULT:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00008940 // Converting this to a min would handle NaNs incorrectly, and swapping
8941 // the operands would cause it to handle comparisons between positive
8942 // and negative zero incorrectly.
8943 if (!FiniteOnlyFPMath() &&
8944 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8945 if (!UnsafeFPMath &&
8946 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8947 break;
8948 std::swap(LHS, RHS);
8949 }
Dan Gohman19488552009-09-21 18:03:22 +00008950 Opcode = X86ISD::FMIN;
8951 break;
8952 case ISD::SETOLE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00008953 // Converting this to a min would handle comparisons between positive
8954 // and negative zero incorrectly.
8955 if (!UnsafeFPMath &&
8956 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8957 break;
Dan Gohman19488552009-09-21 18:03:22 +00008958 Opcode = X86ISD::FMIN;
8959 break;
Chris Lattner472f1d52009-03-11 05:48:52 +00008960 case ISD::SETULE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00008961 // Converting this to a min would handle both negative zeros and NaNs
8962 // incorrectly, but we can swap the operands to fix both.
8963 std::swap(LHS, RHS);
Dan Gohman19488552009-09-21 18:03:22 +00008964 case ISD::SETOLT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008965 case ISD::SETLT:
Dan Gohman19488552009-09-21 18:03:22 +00008966 case ISD::SETLE:
Chris Lattner472f1d52009-03-11 05:48:52 +00008967 Opcode = X86ISD::FMIN;
8968 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008969
Dan Gohman19488552009-09-21 18:03:22 +00008970 case ISD::SETOGE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00008971 // Converting this to a max would handle comparisons between positive
8972 // and negative zero incorrectly.
8973 if (!UnsafeFPMath &&
8974 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8975 break;
Dan Gohman19488552009-09-21 18:03:22 +00008976 Opcode = X86ISD::FMAX;
8977 break;
Chris Lattner472f1d52009-03-11 05:48:52 +00008978 case ISD::SETUGT:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00008979 // Converting this to a max would handle NaNs incorrectly, and swapping
8980 // the operands would cause it to handle comparisons between positive
8981 // and negative zero incorrectly.
8982 if (!FiniteOnlyFPMath() &&
8983 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8984 if (!UnsafeFPMath &&
8985 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8986 break;
8987 std::swap(LHS, RHS);
8988 }
Dan Gohman19488552009-09-21 18:03:22 +00008989 Opcode = X86ISD::FMAX;
8990 break;
8991 case ISD::SETUGE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00008992 // Converting this to a max would handle both negative zeros and NaNs
8993 // incorrectly, but we can swap the operands to fix both.
8994 std::swap(LHS, RHS);
Dan Gohman19488552009-09-21 18:03:22 +00008995 case ISD::SETOGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008996 case ISD::SETGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00008997 case ISD::SETGE:
8998 Opcode = X86ISD::FMAX;
8999 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009000 }
Dan Gohman19488552009-09-21 18:03:22 +00009001 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009002 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9003 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner472f1d52009-03-11 05:48:52 +00009004 switch (CC) {
9005 default: break;
Dan Gohman19488552009-09-21 18:03:22 +00009006 case ISD::SETOGE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009007 // Converting this to a min would handle comparisons between positive
9008 // and negative zero incorrectly, and swapping the operands would
9009 // cause it to handle NaNs incorrectly.
9010 if (!UnsafeFPMath &&
9011 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9012 if (!FiniteOnlyFPMath() &&
9013 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9014 break;
9015 std::swap(LHS, RHS);
9016 }
Dan Gohman19488552009-09-21 18:03:22 +00009017 Opcode = X86ISD::FMIN;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00009018 break;
Dan Gohman19488552009-09-21 18:03:22 +00009019 case ISD::SETUGT:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009020 // Converting this to a min would handle NaNs incorrectly.
9021 if (!UnsafeFPMath &&
9022 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9023 break;
Dan Gohman19488552009-09-21 18:03:22 +00009024 Opcode = X86ISD::FMIN;
9025 break;
9026 case ISD::SETUGE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009027 // Converting this to a min would handle both negative zeros and NaNs
9028 // incorrectly, but we can swap the operands to fix both.
9029 std::swap(LHS, RHS);
Dan Gohman19488552009-09-21 18:03:22 +00009030 case ISD::SETOGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00009031 case ISD::SETGT:
Chris Lattner472f1d52009-03-11 05:48:52 +00009032 case ISD::SETGE:
9033 Opcode = X86ISD::FMIN;
9034 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009035
Dan Gohman19488552009-09-21 18:03:22 +00009036 case ISD::SETULT:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009037 // Converting this to a max would handle NaNs incorrectly.
9038 if (!FiniteOnlyFPMath() &&
9039 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9040 break;
Dan Gohman19488552009-09-21 18:03:22 +00009041 Opcode = X86ISD::FMAX;
Dan Gohman41b3f4a2009-09-03 20:34:31 +00009042 break;
Dan Gohman19488552009-09-21 18:03:22 +00009043 case ISD::SETOLE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009044 // Converting this to a max would handle comparisons between positive
9045 // and negative zero incorrectly, and swapping the operands would
9046 // cause it to handle NaNs incorrectly.
9047 if (!UnsafeFPMath &&
9048 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9049 if (!FiniteOnlyFPMath() &&
9050 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9051 break;
9052 std::swap(LHS, RHS);
9053 }
Dan Gohman19488552009-09-21 18:03:22 +00009054 Opcode = X86ISD::FMAX;
9055 break;
9056 case ISD::SETULE:
Dan Gohmane8cc39f2010-02-24 06:52:40 +00009057 // Converting this to a max would handle both negative zeros and NaNs
9058 // incorrectly, but we can swap the operands to fix both.
9059 std::swap(LHS, RHS);
Dan Gohman19488552009-09-21 18:03:22 +00009060 case ISD::SETOLT:
Chris Lattner472f1d52009-03-11 05:48:52 +00009061 case ISD::SETLT:
Dan Gohman19488552009-09-21 18:03:22 +00009062 case ISD::SETLE:
Chris Lattner472f1d52009-03-11 05:48:52 +00009063 Opcode = X86ISD::FMAX;
9064 break;
9065 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009066 }
9067
Chris Lattner472f1d52009-03-11 05:48:52 +00009068 if (Opcode)
9069 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009070 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009071
Chris Lattnere4577dc2009-03-12 06:52:53 +00009072 // If this is a select between two integer constants, try to do some
9073 // optimizations.
Chris Lattnera054e842009-03-13 05:53:31 +00009074 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9075 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnere4577dc2009-03-12 06:52:53 +00009076 // Don't do this for crazy integer types.
9077 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9078 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnera054e842009-03-13 05:53:31 +00009079 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnere4577dc2009-03-12 06:52:53 +00009080 bool NeedsCondInvert = false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009081
Chris Lattnera054e842009-03-13 05:53:31 +00009082 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnere4577dc2009-03-12 06:52:53 +00009083 // Efficiently invertible.
9084 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9085 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9086 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9087 NeedsCondInvert = true;
Chris Lattnera054e842009-03-13 05:53:31 +00009088 std::swap(TrueC, FalseC);
Chris Lattnere4577dc2009-03-12 06:52:53 +00009089 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009090
Chris Lattnere4577dc2009-03-12 06:52:53 +00009091 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00009092 if (FalseC->getAPIntValue() == 0 &&
9093 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnere4577dc2009-03-12 06:52:53 +00009094 if (NeedsCondInvert) // Invert the condition if needed.
9095 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9096 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009097
Chris Lattnere4577dc2009-03-12 06:52:53 +00009098 // Zero extend the condition if needed.
9099 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009100
Chris Lattnera054e842009-03-13 05:53:31 +00009101 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnere4577dc2009-03-12 06:52:53 +00009102 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009103 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnere4577dc2009-03-12 06:52:53 +00009104 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009105
Chris Lattner938d6652009-03-13 05:22:11 +00009106 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnera054e842009-03-13 05:53:31 +00009107 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner938d6652009-03-13 05:22:11 +00009108 if (NeedsCondInvert) // Invert the condition if needed.
9109 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9110 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009111
Chris Lattner938d6652009-03-13 05:22:11 +00009112 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00009113 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9114 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00009115 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnera054e842009-03-13 05:53:31 +00009116 SDValue(FalseC, 0));
Chris Lattner938d6652009-03-13 05:22:11 +00009117 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009118
Chris Lattnera054e842009-03-13 05:53:31 +00009119 // Optimize cases that will turn into an LEA instruction. This requires
9120 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009121 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnera054e842009-03-13 05:53:31 +00009122 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009123 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009124
Chris Lattnera054e842009-03-13 05:53:31 +00009125 bool isFastMultiplier = false;
9126 if (Diff < 10) {
9127 switch ((unsigned char)Diff) {
9128 default: break;
9129 case 1: // result = add base, cond
9130 case 2: // result = lea base( , cond*2)
9131 case 3: // result = lea base(cond, cond*2)
9132 case 4: // result = lea base( , cond*4)
9133 case 5: // result = lea base(cond, cond*4)
9134 case 8: // result = lea base( , cond*8)
9135 case 9: // result = lea base(cond, cond*8)
9136 isFastMultiplier = true;
9137 break;
9138 }
9139 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009140
Chris Lattnera054e842009-03-13 05:53:31 +00009141 if (isFastMultiplier) {
9142 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9143 if (NeedsCondInvert) // Invert the condition if needed.
9144 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9145 DAG.getConstant(1, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009146
Chris Lattnera054e842009-03-13 05:53:31 +00009147 // Zero extend the condition if needed.
9148 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9149 Cond);
9150 // Scale the condition by the difference.
9151 if (Diff != 1)
9152 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9153 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009154
Chris Lattnera054e842009-03-13 05:53:31 +00009155 // Add the base if non-zero.
9156 if (FalseC->getAPIntValue() != 0)
9157 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9158 SDValue(FalseC, 0));
9159 return Cond;
9160 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009161 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00009162 }
9163 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009164
Dan Gohman8181bd12008-07-27 21:46:04 +00009165 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009166}
9167
Chris Lattnere4577dc2009-03-12 06:52:53 +00009168/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9169static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9170 TargetLowering::DAGCombinerInfo &DCI) {
9171 DebugLoc DL = N->getDebugLoc();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009172
Chris Lattnere4577dc2009-03-12 06:52:53 +00009173 // If the flag operand isn't dead, don't touch this CMOV.
9174 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9175 return SDValue();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009176
Chris Lattnere4577dc2009-03-12 06:52:53 +00009177 // If this is a select between two integer constants, try to do some
9178 // optimizations. Note that the operands are ordered the opposite of SELECT
9179 // operands.
9180 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9181 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9182 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9183 // larger than FalseC (the false value).
9184 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009185
Chris Lattnere4577dc2009-03-12 06:52:53 +00009186 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9187 CC = X86::GetOppositeBranchCondition(CC);
9188 std::swap(TrueC, FalseC);
9189 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009190
Chris Lattnere4577dc2009-03-12 06:52:53 +00009191 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnera054e842009-03-13 05:53:31 +00009192 // This is efficient for any integer data type (including i8/i16) and
9193 // shift amount.
Chris Lattnere4577dc2009-03-12 06:52:53 +00009194 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9195 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009196 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9197 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009198
Chris Lattnere4577dc2009-03-12 06:52:53 +00009199 // Zero extend the condition if needed.
9200 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009201
Chris Lattnere4577dc2009-03-12 06:52:53 +00009202 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9203 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009204 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnere4577dc2009-03-12 06:52:53 +00009205 if (N->getNumValues() == 2) // Dead flag value?
9206 return DCI.CombineTo(N, Cond, SDValue());
9207 return Cond;
9208 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009209
Chris Lattnera054e842009-03-13 05:53:31 +00009210 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9211 // for any integer data type, including i8/i16.
Chris Lattner938d6652009-03-13 05:22:11 +00009212 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9213 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009214 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9215 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009216
Chris Lattner938d6652009-03-13 05:22:11 +00009217 // Zero extend the condition if needed.
Chris Lattnera054e842009-03-13 05:53:31 +00009218 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9219 FalseC->getValueType(0), Cond);
Chris Lattner938d6652009-03-13 05:22:11 +00009220 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9221 SDValue(FalseC, 0));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009222
Chris Lattner938d6652009-03-13 05:22:11 +00009223 if (N->getNumValues() == 2) // Dead flag value?
9224 return DCI.CombineTo(N, Cond, SDValue());
9225 return Cond;
9226 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009227
Chris Lattnera054e842009-03-13 05:53:31 +00009228 // Optimize cases that will turn into an LEA instruction. This requires
9229 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009230 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnera054e842009-03-13 05:53:31 +00009231 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009232 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009233
Chris Lattnera054e842009-03-13 05:53:31 +00009234 bool isFastMultiplier = false;
9235 if (Diff < 10) {
9236 switch ((unsigned char)Diff) {
9237 default: break;
9238 case 1: // result = add base, cond
9239 case 2: // result = lea base( , cond*2)
9240 case 3: // result = lea base(cond, cond*2)
9241 case 4: // result = lea base( , cond*4)
9242 case 5: // result = lea base(cond, cond*4)
9243 case 8: // result = lea base( , cond*8)
9244 case 9: // result = lea base(cond, cond*8)
9245 isFastMultiplier = true;
9246 break;
9247 }
9248 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009249
Chris Lattnera054e842009-03-13 05:53:31 +00009250 if (isFastMultiplier) {
9251 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9252 SDValue Cond = N->getOperand(3);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009253 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9254 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnera054e842009-03-13 05:53:31 +00009255 // Zero extend the condition if needed.
9256 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9257 Cond);
9258 // Scale the condition by the difference.
9259 if (Diff != 1)
9260 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9261 DAG.getConstant(Diff, Cond.getValueType()));
9262
9263 // Add the base if non-zero.
9264 if (FalseC->getAPIntValue() != 0)
9265 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9266 SDValue(FalseC, 0));
9267 if (N->getNumValues() == 2) // Dead flag value?
9268 return DCI.CombineTo(N, Cond, SDValue());
9269 return Cond;
9270 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009271 }
Chris Lattnere4577dc2009-03-12 06:52:53 +00009272 }
9273 }
9274 return SDValue();
9275}
9276
9277
Evan Cheng04ecee12009-03-28 05:57:29 +00009278/// PerformMulCombine - Optimize a single multiply with constant into two
9279/// in order to implement it with two cheaper instructions, e.g.
9280/// LEA + SHL, LEA + LEA.
9281static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9282 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng04ecee12009-03-28 05:57:29 +00009283 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9284 return SDValue();
9285
Owen Andersonac9de032009-08-10 22:56:29 +00009286 EVT VT = N->getValueType(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009287 if (VT != MVT::i64)
Evan Cheng04ecee12009-03-28 05:57:29 +00009288 return SDValue();
9289
9290 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9291 if (!C)
9292 return SDValue();
9293 uint64_t MulAmt = C->getZExtValue();
9294 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9295 return SDValue();
9296
9297 uint64_t MulAmt1 = 0;
9298 uint64_t MulAmt2 = 0;
9299 if ((MulAmt % 9) == 0) {
9300 MulAmt1 = 9;
9301 MulAmt2 = MulAmt / 9;
9302 } else if ((MulAmt % 5) == 0) {
9303 MulAmt1 = 5;
9304 MulAmt2 = MulAmt / 5;
9305 } else if ((MulAmt % 3) == 0) {
9306 MulAmt1 = 3;
9307 MulAmt2 = MulAmt / 3;
9308 }
9309 if (MulAmt2 &&
9310 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9311 DebugLoc DL = N->getDebugLoc();
9312
9313 if (isPowerOf2_64(MulAmt2) &&
9314 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9315 // If second multiplifer is pow2, issue it first. We want the multiply by
9316 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9317 // is an add.
9318 std::swap(MulAmt1, MulAmt2);
9319
9320 SDValue NewMul;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009321 if (isPowerOf2_64(MulAmt1))
Evan Cheng04ecee12009-03-28 05:57:29 +00009322 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009323 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng04ecee12009-03-28 05:57:29 +00009324 else
Evan Chengc3495762009-03-30 21:36:47 +00009325 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng04ecee12009-03-28 05:57:29 +00009326 DAG.getConstant(MulAmt1, VT));
9327
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009328 if (isPowerOf2_64(MulAmt2))
Evan Cheng04ecee12009-03-28 05:57:29 +00009329 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009330 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009331 else
Evan Chengc3495762009-03-30 21:36:47 +00009332 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng04ecee12009-03-28 05:57:29 +00009333 DAG.getConstant(MulAmt2, VT));
9334
9335 // Do not add new nodes to DAG combiner worklist.
9336 DCI.CombineTo(N, NewMul, false);
9337 }
9338 return SDValue();
9339}
9340
Evan Cheng834ae6b2009-12-15 00:53:42 +00009341static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9342 SDValue N0 = N->getOperand(0);
9343 SDValue N1 = N->getOperand(1);
9344 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9345 EVT VT = N0.getValueType();
9346
9347 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9348 // since the result of setcc_c is all zero's or all ones.
9349 if (N1C && N0.getOpcode() == ISD::AND &&
9350 N0.getOperand(1).getOpcode() == ISD::Constant) {
9351 SDValue N00 = N0.getOperand(0);
9352 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9353 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9354 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9355 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9356 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9357 APInt ShAmt = N1C->getAPIntValue();
9358 Mask = Mask.shl(ShAmt);
9359 if (Mask != 0)
9360 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9361 N00, DAG.getConstant(Mask, VT));
9362 }
9363 }
9364
9365 return SDValue();
9366}
Evan Cheng04ecee12009-03-28 05:57:29 +00009367
sampo025b75c2009-01-26 00:52:55 +00009368/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9369/// when possible.
9370static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9371 const X86Subtarget *Subtarget) {
Evan Cheng834ae6b2009-12-15 00:53:42 +00009372 EVT VT = N->getValueType(0);
9373 if (!VT.isVector() && VT.isInteger() &&
9374 N->getOpcode() == ISD::SHL)
9375 return PerformSHLCombine(N, DAG);
9376
sampo025b75c2009-01-26 00:52:55 +00009377 // On X86 with SSE2 support, we can transform this to a vector shift if
9378 // all elements are shifted by the same amount. We can't do this in legalize
9379 // because the a constant vector is typically transformed to a constant pool
9380 // so we have no knowledge of the shift amount.
sampo087d53c2009-01-26 03:15:31 +00009381 if (!Subtarget->hasSSE2())
9382 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00009383
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009384 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
sampo087d53c2009-01-26 03:15:31 +00009385 return SDValue();
Scott Michel91099d62009-02-17 22:15:04 +00009386
Mon P Wanga91e9642009-01-28 08:12:05 +00009387 SDValue ShAmtOp = N->getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00009388 EVT EltVT = VT.getVectorElementType();
Chris Lattner472f1d52009-03-11 05:48:52 +00009389 DebugLoc DL = N->getDebugLoc();
Mon P Wang04c767e2009-09-03 19:56:25 +00009390 SDValue BaseShAmt = SDValue();
Mon P Wanga91e9642009-01-28 08:12:05 +00009391 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9392 unsigned NumElts = VT.getVectorNumElements();
9393 unsigned i = 0;
9394 for (; i != NumElts; ++i) {
9395 SDValue Arg = ShAmtOp.getOperand(i);
9396 if (Arg.getOpcode() == ISD::UNDEF) continue;
9397 BaseShAmt = Arg;
9398 break;
9399 }
9400 for (; i != NumElts; ++i) {
9401 SDValue Arg = ShAmtOp.getOperand(i);
9402 if (Arg.getOpcode() == ISD::UNDEF) continue;
9403 if (Arg != BaseShAmt) {
9404 return SDValue();
9405 }
9406 }
9407 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman543d2142009-04-27 18:41:29 +00009408 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wang04c767e2009-09-03 19:56:25 +00009409 SDValue InVec = ShAmtOp.getOperand(0);
9410 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9411 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9412 unsigned i = 0;
9413 for (; i != NumElts; ++i) {
9414 SDValue Arg = InVec.getOperand(i);
9415 if (Arg.getOpcode() == ISD::UNDEF) continue;
9416 BaseShAmt = Arg;
9417 break;
9418 }
9419 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9420 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Cheng97ffc6e2010-02-16 21:09:44 +00009421 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wang04c767e2009-09-03 19:56:25 +00009422 if (C->getZExtValue() == SplatIdx)
9423 BaseShAmt = InVec.getOperand(1);
9424 }
9425 }
9426 if (BaseShAmt.getNode() == 0)
9427 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9428 DAG.getIntPtrConstant(0));
Mon P Wanga91e9642009-01-28 08:12:05 +00009429 } else
sampo087d53c2009-01-26 03:15:31 +00009430 return SDValue();
sampo025b75c2009-01-26 00:52:55 +00009431
Mon P Wang04c767e2009-09-03 19:56:25 +00009432 // The shift amount is an i32.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009433 if (EltVT.bitsGT(MVT::i32))
9434 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9435 else if (EltVT.bitsLT(MVT::i32))
Mon P Wang04c767e2009-09-03 19:56:25 +00009436 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
sampo025b75c2009-01-26 00:52:55 +00009437
sampo087d53c2009-01-26 03:15:31 +00009438 // The shift amount is identical so we can do a vector shift.
9439 SDValue ValOp = N->getOperand(0);
9440 switch (N->getOpcode()) {
9441 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00009442 llvm_unreachable("Unknown shift opcode!");
sampo087d53c2009-01-26 03:15:31 +00009443 break;
9444 case ISD::SHL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009445 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00009446 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009447 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009448 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009449 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009450 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009451 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009452 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009453 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009454 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009455 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009456 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009457 break;
9458 case ISD::SRA:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009459 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009460 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009461 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009462 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009463 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009464 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009465 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009466 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009467 break;
9468 case ISD::SRL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009469 if (VT == MVT::v2i64)
Chris Lattner472f1d52009-03-11 05:48:52 +00009470 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009471 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009472 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009473 if (VT == MVT::v4i32)
Chris Lattner472f1d52009-03-11 05:48:52 +00009474 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009475 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009476 ValOp, BaseShAmt);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009477 if (VT == MVT::v8i16)
Chris Lattner472f1d52009-03-11 05:48:52 +00009478 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009479 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
sampo025b75c2009-01-26 00:52:55 +00009480 ValOp, BaseShAmt);
sampo087d53c2009-01-26 03:15:31 +00009481 break;
sampo025b75c2009-01-26 00:52:55 +00009482 }
9483 return SDValue();
9484}
9485
Evan Cheng10957b82010-01-04 21:22:48 +00009486static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng6ea28f42010-04-28 01:18:01 +00009487 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng10957b82010-01-04 21:22:48 +00009488 const X86Subtarget *Subtarget) {
Evan Cheng82ba2d42010-04-28 02:25:18 +00009489 if (DCI.isBeforeLegalizeOps())
Evan Cheng6ea28f42010-04-28 01:18:01 +00009490 return SDValue();
9491
Evan Cheng10957b82010-01-04 21:22:48 +00009492 EVT VT = N->getValueType(0);
Evan Cheng6ea28f42010-04-28 01:18:01 +00009493 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng10957b82010-01-04 21:22:48 +00009494 return SDValue();
9495
9496 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9497 SDValue N0 = N->getOperand(0);
9498 SDValue N1 = N->getOperand(1);
9499 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9500 std::swap(N0, N1);
9501 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9502 return SDValue();
Evan Cheng6ea28f42010-04-28 01:18:01 +00009503 if (!N0.hasOneUse() || !N1.hasOneUse())
9504 return SDValue();
Evan Cheng10957b82010-01-04 21:22:48 +00009505
9506 SDValue ShAmt0 = N0.getOperand(1);
9507 if (ShAmt0.getValueType() != MVT::i8)
9508 return SDValue();
9509 SDValue ShAmt1 = N1.getOperand(1);
9510 if (ShAmt1.getValueType() != MVT::i8)
9511 return SDValue();
9512 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9513 ShAmt0 = ShAmt0.getOperand(0);
9514 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9515 ShAmt1 = ShAmt1.getOperand(0);
9516
9517 DebugLoc DL = N->getDebugLoc();
9518 unsigned Opc = X86ISD::SHLD;
9519 SDValue Op0 = N0.getOperand(0);
9520 SDValue Op1 = N1.getOperand(0);
9521 if (ShAmt0.getOpcode() == ISD::SUB) {
9522 Opc = X86ISD::SHRD;
9523 std::swap(Op0, Op1);
9524 std::swap(ShAmt0, ShAmt1);
9525 }
9526
Evan Cheng6ea28f42010-04-28 01:18:01 +00009527 unsigned Bits = VT.getSizeInBits();
Evan Cheng10957b82010-01-04 21:22:48 +00009528 if (ShAmt1.getOpcode() == ISD::SUB) {
9529 SDValue Sum = ShAmt1.getOperand(0);
9530 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Evan Cheng6ea28f42010-04-28 01:18:01 +00009531 if (SumC->getSExtValue() == Bits &&
Evan Cheng10957b82010-01-04 21:22:48 +00009532 ShAmt1.getOperand(1) == ShAmt0)
9533 return DAG.getNode(Opc, DL, VT,
9534 Op0, Op1,
9535 DAG.getNode(ISD::TRUNCATE, DL,
9536 MVT::i8, ShAmt0));
9537 }
9538 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9539 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9540 if (ShAmt0C &&
Evan Cheng6ea28f42010-04-28 01:18:01 +00009541 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng10957b82010-01-04 21:22:48 +00009542 return DAG.getNode(Opc, DL, VT,
9543 N0.getOperand(0), N1.getOperand(0),
9544 DAG.getNode(ISD::TRUNCATE, DL,
9545 MVT::i8, ShAmt0));
9546 }
9547
9548 return SDValue();
9549}
9550
Chris Lattnerce84ae42008-02-22 02:09:43 +00009551/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009552static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Chengc944c5d2009-03-12 05:59:15 +00009553 const X86Subtarget *Subtarget) {
Chris Lattnerce84ae42008-02-22 02:09:43 +00009554 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9555 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00009556 // A preferable solution to the general problem is to figure out the right
9557 // places to insert EMMS. This qualifies as a quick hack.
Evan Chengc944c5d2009-03-12 05:59:15 +00009558
9559 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng40ee6e52008-05-08 00:57:18 +00009560 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersonac9de032009-08-10 22:56:29 +00009561 EVT VT = St->getValue().getValueType();
Evan Chengc944c5d2009-03-12 05:59:15 +00009562 if (VT.getSizeInBits() != 64)
9563 return SDValue();
9564
Devang Patelc386c842009-06-05 21:57:13 +00009565 const Function *F = DAG.getMachineFunction().getFunction();
9566 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009567 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patelc386c842009-06-05 21:57:13 +00009568 && Subtarget->hasSSE2();
Evan Chengc944c5d2009-03-12 05:59:15 +00009569 if ((VT.isVector() ||
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009570 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesend112b802008-02-25 19:20:14 +00009571 isa<LoadSDNode>(St->getValue()) &&
9572 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9573 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00009574 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00009575 LoadSDNode *Ld = 0;
9576 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00009577 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00009578 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00009579 // Must be a store of a load. We currently handle two cases: the load
9580 // is a direct child, and it's under an intervening TokenFactor. It is
9581 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00009582 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00009583 Ld = cast<LoadSDNode>(St->getChain());
9584 else if (St->getValue().hasOneUse() &&
9585 ChainVal->getOpcode() == ISD::TokenFactor) {
9586 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00009587 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00009588 TokenFactorIndex = i;
9589 Ld = cast<LoadSDNode>(St->getValue());
9590 } else
9591 Ops.push_back(ChainVal->getOperand(i));
9592 }
9593 }
Dale Johannesend112b802008-02-25 19:20:14 +00009594
Evan Chengc944c5d2009-03-12 05:59:15 +00009595 if (!Ld || !ISD::isNormalLoad(Ld))
9596 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00009597
Evan Chengc944c5d2009-03-12 05:59:15 +00009598 // If this is not the MMX case, i.e. we are just turning i64 load/store
9599 // into f64 load/store, avoid the transformation if there are multiple
9600 // uses of the loaded value.
9601 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9602 return SDValue();
Dale Johannesend112b802008-02-25 19:20:14 +00009603
Evan Chengc944c5d2009-03-12 05:59:15 +00009604 DebugLoc LdDL = Ld->getDebugLoc();
9605 DebugLoc StDL = N->getDebugLoc();
9606 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9607 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9608 // pair instead.
9609 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009610 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Chengc944c5d2009-03-12 05:59:15 +00009611 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9612 Ld->getBasePtr(), Ld->getSrcValue(),
9613 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene25160362010-02-15 16:53:33 +00009614 Ld->isNonTemporal(), Ld->getAlignment());
Evan Chengc944c5d2009-03-12 05:59:15 +00009615 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00009616 if (TokenFactorIndex != -1) {
Evan Chengc944c5d2009-03-12 05:59:15 +00009617 Ops.push_back(NewChain);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009618 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesend112b802008-02-25 19:20:14 +00009619 Ops.size());
9620 }
Evan Chengc944c5d2009-03-12 05:59:15 +00009621 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattnerce84ae42008-02-22 02:09:43 +00009622 St->getSrcValue(), St->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00009623 St->isVolatile(), St->isNonTemporal(),
9624 St->getAlignment());
Chris Lattnerce84ae42008-02-22 02:09:43 +00009625 }
Evan Chengc944c5d2009-03-12 05:59:15 +00009626
9627 // Otherwise, lower to two pairs of 32-bit loads / stores.
9628 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009629 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9630 DAG.getConstant(4, MVT::i32));
Evan Chengc944c5d2009-03-12 05:59:15 +00009631
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009632 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Chengc944c5d2009-03-12 05:59:15 +00009633 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00009634 Ld->isVolatile(), Ld->isNonTemporal(),
9635 Ld->getAlignment());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009636 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Chengc944c5d2009-03-12 05:59:15 +00009637 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene25160362010-02-15 16:53:33 +00009638 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Chengc944c5d2009-03-12 05:59:15 +00009639 MinAlign(Ld->getAlignment(), 4));
9640
9641 SDValue NewChain = LoLd.getValue(1);
9642 if (TokenFactorIndex != -1) {
9643 Ops.push_back(LoLd);
9644 Ops.push_back(HiLd);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009645 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Chengc944c5d2009-03-12 05:59:15 +00009646 Ops.size());
9647 }
9648
9649 LoAddr = St->getBasePtr();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009650 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9651 DAG.getConstant(4, MVT::i32));
Evan Chengc944c5d2009-03-12 05:59:15 +00009652
9653 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9654 St->getSrcValue(), St->getSrcValueOffset(),
David Greene25160362010-02-15 16:53:33 +00009655 St->isVolatile(), St->isNonTemporal(),
9656 St->getAlignment());
Evan Chengc944c5d2009-03-12 05:59:15 +00009657 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9658 St->getSrcValue(),
9659 St->getSrcValueOffset() + 4,
9660 St->isVolatile(),
David Greene25160362010-02-15 16:53:33 +00009661 St->isNonTemporal(),
Evan Chengc944c5d2009-03-12 05:59:15 +00009662 MinAlign(St->getAlignment(), 4));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00009663 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00009664 }
Dan Gohman8181bd12008-07-27 21:46:04 +00009665 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00009666}
9667
Chris Lattner470d5dc2008-01-25 06:14:17 +00009668/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9669/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009670static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00009671 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9672 // F[X]OR(0.0, x) -> x
9673 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00009674 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9675 if (C->getValueAPF().isPosZero())
9676 return N->getOperand(1);
9677 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9678 if (C->getValueAPF().isPosZero())
9679 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00009680 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00009681}
9682
9683/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00009684static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00009685 // FAND(0.0, x) -> 0.0
9686 // FAND(x, 0.0) -> 0.0
9687 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9688 if (C->getValueAPF().isPosZero())
9689 return N->getOperand(0);
9690 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9691 if (C->getValueAPF().isPosZero())
9692 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00009693 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00009694}
9695
Dan Gohman22cefb02009-01-29 01:59:02 +00009696static SDValue PerformBTCombine(SDNode *N,
9697 SelectionDAG &DAG,
9698 TargetLowering::DAGCombinerInfo &DCI) {
9699 // BT ignores high bits in the bit index operand.
9700 SDValue Op1 = N->getOperand(1);
9701 if (Op1.hasOneUse()) {
9702 unsigned BitWidth = Op1.getValueSizeInBits();
9703 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9704 APInt KnownZero, KnownOne;
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009705 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9706 !DCI.isBeforeLegalizeOps());
Dan Gohmandbb121b2010-04-17 15:26:15 +00009707 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman22cefb02009-01-29 01:59:02 +00009708 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9709 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9710 DCI.CommitTargetLoweringOpt(TLO);
9711 }
9712 return SDValue();
9713}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009714
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009715static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9716 SDValue Op = N->getOperand(0);
9717 if (Op.getOpcode() == ISD::BIT_CONVERT)
9718 Op = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00009719 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009720 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009721 VT.getVectorElementType().getSizeInBits() ==
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009722 OpVT.getVectorElementType().getSizeInBits()) {
9723 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9724 }
9725 return SDValue();
9726}
9727
Owen Anderson58155b22009-06-29 18:04:45 +00009728// On X86 and X86-64, atomic operations are lowered to locked instructions.
9729// Locked instructions, in turn, have implicit fence semantics (all memory
9730// operations are flushed before issuing the locked instruction, and the
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009731// are not buffered), so we can fold away the common pattern of
Owen Anderson58155b22009-06-29 18:04:45 +00009732// fence-atomic-fence.
9733static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9734 SDValue atomic = N->getOperand(0);
9735 switch (atomic.getOpcode()) {
9736 case ISD::ATOMIC_CMP_SWAP:
9737 case ISD::ATOMIC_SWAP:
9738 case ISD::ATOMIC_LOAD_ADD:
9739 case ISD::ATOMIC_LOAD_SUB:
9740 case ISD::ATOMIC_LOAD_AND:
9741 case ISD::ATOMIC_LOAD_OR:
9742 case ISD::ATOMIC_LOAD_XOR:
9743 case ISD::ATOMIC_LOAD_NAND:
9744 case ISD::ATOMIC_LOAD_MIN:
9745 case ISD::ATOMIC_LOAD_MAX:
9746 case ISD::ATOMIC_LOAD_UMIN:
9747 case ISD::ATOMIC_LOAD_UMAX:
9748 break;
9749 default:
9750 return SDValue();
9751 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009752
Owen Anderson58155b22009-06-29 18:04:45 +00009753 SDValue fence = atomic.getOperand(0);
9754 if (fence.getOpcode() != ISD::MEMBARRIER)
9755 return SDValue();
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009756
Owen Anderson58155b22009-06-29 18:04:45 +00009757 switch (atomic.getOpcode()) {
9758 case ISD::ATOMIC_CMP_SWAP:
9759 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9760 atomic.getOperand(1), atomic.getOperand(2),
9761 atomic.getOperand(3));
9762 case ISD::ATOMIC_SWAP:
9763 case ISD::ATOMIC_LOAD_ADD:
9764 case ISD::ATOMIC_LOAD_SUB:
9765 case ISD::ATOMIC_LOAD_AND:
9766 case ISD::ATOMIC_LOAD_OR:
9767 case ISD::ATOMIC_LOAD_XOR:
9768 case ISD::ATOMIC_LOAD_NAND:
9769 case ISD::ATOMIC_LOAD_MIN:
9770 case ISD::ATOMIC_LOAD_MAX:
9771 case ISD::ATOMIC_LOAD_UMIN:
9772 case ISD::ATOMIC_LOAD_UMAX:
9773 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9774 atomic.getOperand(1), atomic.getOperand(2));
9775 default:
9776 return SDValue();
9777 }
9778}
9779
Evan Chengedeb1692009-12-16 00:53:11 +00009780static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9781 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9782 // (and (i32 x86isd::setcc_carry), 1)
9783 // This eliminates the zext. This transformation is necessary because
9784 // ISD::SETCC is always legalized to i8.
9785 DebugLoc dl = N->getDebugLoc();
9786 SDValue N0 = N->getOperand(0);
9787 EVT VT = N->getValueType(0);
9788 if (N0.getOpcode() == ISD::AND &&
9789 N0.hasOneUse() &&
9790 N0.getOperand(0).hasOneUse()) {
9791 SDValue N00 = N0.getOperand(0);
9792 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9793 return SDValue();
9794 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9795 if (!C || C->getZExtValue() != 1)
9796 return SDValue();
9797 return DAG.getNode(ISD::AND, dl, VT,
9798 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9799 N00.getOperand(0), N00.getOperand(1)),
9800 DAG.getConstant(1, VT));
9801 }
9802
9803 return SDValue();
9804}
9805
Dan Gohman8181bd12008-07-27 21:46:04 +00009806SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng62370f32008-11-05 06:03:38 +00009807 DAGCombinerInfo &DCI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009808 SelectionDAG &DAG = DCI.DAG;
9809 switch (N->getOpcode()) {
9810 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00009811 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohmanb115d052010-03-15 23:23:03 +00009812 case ISD::EXTRACT_VECTOR_ELT:
9813 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00009814 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnere4577dc2009-03-12 06:52:53 +00009815 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng04ecee12009-03-28 05:57:29 +00009816 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
sampo025b75c2009-01-26 00:52:55 +00009817 case ISD::SHL:
9818 case ISD::SRA:
9819 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng6ea28f42010-04-28 01:18:01 +00009820 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00009821 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00009822 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00009823 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9824 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohman22cefb02009-01-29 01:59:02 +00009825 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedmane6bb1e52009-06-07 06:52:44 +00009826 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson58155b22009-06-29 18:04:45 +00009827 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Chengedeb1692009-12-16 00:53:11 +00009828 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009829 }
9830
Dan Gohman8181bd12008-07-27 21:46:04 +00009831 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009832}
9833
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009834/// isTypeDesirableForOp - Return true if the target has native support for
9835/// the specified value type and it is 'desirable' to use the type for the
9836/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9837/// instruction encodings are longer and some i16 instructions are slow.
9838bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9839 if (!isTypeLegal(VT))
9840 return false;
Evan Chengab625302010-04-28 08:30:49 +00009841 if (VT != MVT::i16)
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009842 return true;
9843
9844 switch (Opc) {
9845 default:
9846 return true;
Evan Cheng1f79d432010-04-19 19:29:22 +00009847 case ISD::LOAD:
9848 case ISD::SIGN_EXTEND:
9849 case ISD::ZERO_EXTEND:
9850 case ISD::ANY_EXTEND:
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009851 case ISD::SHL:
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009852 case ISD::SRL:
9853 case ISD::SUB:
9854 case ISD::ADD:
9855 case ISD::MUL:
9856 case ISD::AND:
9857 case ISD::OR:
9858 case ISD::XOR:
9859 return false;
9860 }
9861}
9862
Evan Chenga827dc92010-04-24 04:44:57 +00009863static bool MayFoldLoad(SDValue Op) {
9864 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9865}
9866
9867static bool MayFoldIntoStore(SDValue Op) {
9868 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9869}
9870
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009871/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Chengc4f94da2010-04-16 06:14:10 +00009872/// beneficial for dag combiner to promote the specified node. If true, it
9873/// should return the desired promotion type by reference.
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009874bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Chengc4f94da2010-04-16 06:14:10 +00009875 EVT VT = Op.getValueType();
9876 if (VT != MVT::i16)
9877 return false;
9878
Evan Cheng1f79d432010-04-19 19:29:22 +00009879 bool Promote = false;
9880 bool Commute = false;
Evan Chengc4f94da2010-04-16 06:14:10 +00009881 switch (Op.getOpcode()) {
Evan Cheng1f79d432010-04-19 19:29:22 +00009882 default: break;
9883 case ISD::LOAD: {
9884 LoadSDNode *LD = cast<LoadSDNode>(Op);
9885 // If the non-extending load has a single use and it's not live out, then it
9886 // might be folded.
Evan Chengab625302010-04-28 08:30:49 +00009887 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9888 Op.hasOneUse()*/) {
9889 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9890 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9891 // The only case where we'd want to promote LOAD (rather then it being
9892 // promoted as an operand is when it's only use is liveout.
9893 if (UI->getOpcode() != ISD::CopyToReg)
9894 return false;
9895 }
9896 }
Evan Cheng1f79d432010-04-19 19:29:22 +00009897 Promote = true;
9898 break;
9899 }
9900 case ISD::SIGN_EXTEND:
9901 case ISD::ZERO_EXTEND:
9902 case ISD::ANY_EXTEND:
9903 Promote = true;
9904 break;
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009905 case ISD::SHL:
Evan Chengab625302010-04-28 08:30:49 +00009906 case ISD::SRL: {
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009907 SDValue N0 = Op.getOperand(0);
9908 // Look out for (store (shl (load), x)).
Evan Chenga827dc92010-04-24 04:44:57 +00009909 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009910 return false;
Evan Cheng1f79d432010-04-19 19:29:22 +00009911 Promote = true;
Evan Cheng3cbcbbb2010-04-17 06:13:15 +00009912 break;
9913 }
Evan Chengc4f94da2010-04-16 06:14:10 +00009914 case ISD::ADD:
9915 case ISD::MUL:
9916 case ISD::AND:
9917 case ISD::OR:
Evan Cheng1f79d432010-04-19 19:29:22 +00009918 case ISD::XOR:
9919 Commute = true;
9920 // fallthrough
9921 case ISD::SUB: {
Evan Chengc4f94da2010-04-16 06:14:10 +00009922 SDValue N0 = Op.getOperand(0);
9923 SDValue N1 = Op.getOperand(1);
Evan Chenga827dc92010-04-24 04:44:57 +00009924 if (!Commute && MayFoldLoad(N1))
Evan Chengc4f94da2010-04-16 06:14:10 +00009925 return false;
9926 // Avoid disabling potential load folding opportunities.
Evan Chenga827dc92010-04-24 04:44:57 +00009927 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Chengc4f94da2010-04-16 06:14:10 +00009928 return false;
Evan Chenga827dc92010-04-24 04:44:57 +00009929 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Chengc4f94da2010-04-16 06:14:10 +00009930 return false;
Evan Cheng1f79d432010-04-19 19:29:22 +00009931 Promote = true;
Evan Chengc4f94da2010-04-16 06:14:10 +00009932 }
9933 }
9934
9935 PVT = MVT::i32;
Evan Cheng1f79d432010-04-19 19:29:22 +00009936 return Promote;
Evan Chengc4f94da2010-04-16 06:14:10 +00009937}
9938
Dan Gohmanf17a25c2007-07-18 16:29:46 +00009939//===----------------------------------------------------------------------===//
9940// X86 Inline Assembly Support
9941//===----------------------------------------------------------------------===//
9942
Chris Lattner7fce21c2009-07-20 17:51:36 +00009943static bool LowerToBSwap(CallInst *CI) {
9944 // FIXME: this should verify that we are targetting a 486 or better. If not,
9945 // we will turn this bswap into something that will be lowered to logical ops
9946 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9947 // so don't worry about this.
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009948
Chris Lattner7fce21c2009-07-20 17:51:36 +00009949 // Verify this is a simple bswap.
9950 if (CI->getNumOperands() != 2 ||
Eric Christopherfbf918b2010-04-16 23:37:20 +00009951 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandse92dee12010-02-15 16:12:20 +00009952 !CI->getType()->isIntegerTy())
Chris Lattner7fce21c2009-07-20 17:51:36 +00009953 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009954
Chris Lattner7fce21c2009-07-20 17:51:36 +00009955 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9956 if (!Ty || Ty->getBitWidth() % 16 != 0)
9957 return false;
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009958
Chris Lattner7fce21c2009-07-20 17:51:36 +00009959 // Okay, we can do this xform, do so now.
9960 const Type *Tys[] = { Ty };
9961 Module *M = CI->getParent()->getParent()->getParent();
9962 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009963
Eric Christopherfbf918b2010-04-16 23:37:20 +00009964 Value *Op = CI->getOperand(1);
Chris Lattner7fce21c2009-07-20 17:51:36 +00009965 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopher3d82bbd2009-08-27 18:07:15 +00009966
Chris Lattner7fce21c2009-07-20 17:51:36 +00009967 CI->replaceAllUsesWith(Op);
9968 CI->eraseFromParent();
9969 return true;
9970}
9971
9972bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9973 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9974 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9975
9976 std::string AsmStr = IA->getAsmString();
9977
9978 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramer3601d1b2010-01-11 18:03:24 +00009979 SmallVector<StringRef, 4> AsmPieces;
Chris Lattner7fce21c2009-07-20 17:51:36 +00009980 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9981
9982 switch (AsmPieces.size()) {
9983 default: return false;
9984 case 1:
9985 AsmStr = AsmPieces[0];
9986 AsmPieces.clear();
9987 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9988
9989 // bswap $0
9990 if (AsmPieces.size() == 2 &&
9991 (AsmPieces[0] == "bswap" ||
9992 AsmPieces[0] == "bswapq" ||
9993 AsmPieces[0] == "bswapl") &&
9994 (AsmPieces[1] == "$0" ||
9995 AsmPieces[1] == "${0:q}")) {
9996 // No need to check constraints, nothing other than the equivalent of
9997 // "=r,0" would be valid here.
9998 return LowerToBSwap(CI);
9999 }
10000 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandse92dee12010-02-15 16:12:20 +000010001 if (CI->getType()->isIntegerTy(16) &&
Chris Lattner7fce21c2009-07-20 17:51:36 +000010002 AsmPieces.size() == 3 &&
Dan Gohman4bf40df2010-03-04 19:58:08 +000010003 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattner7fce21c2009-07-20 17:51:36 +000010004 AsmPieces[1] == "$$8," &&
10005 AsmPieces[2] == "${0:w}" &&
Dan Gohman4bf40df2010-03-04 19:58:08 +000010006 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10007 AsmPieces.clear();
Benjamin Kramer73753f12010-03-12 13:54:59 +000010008 const std::string &Constraints = IA->getConstraintString();
10009 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman4bf40df2010-03-04 19:58:08 +000010010 std::sort(AsmPieces.begin(), AsmPieces.end());
10011 if (AsmPieces.size() == 4 &&
10012 AsmPieces[0] == "~{cc}" &&
10013 AsmPieces[1] == "~{dirflag}" &&
10014 AsmPieces[2] == "~{flags}" &&
10015 AsmPieces[3] == "~{fpsr}") {
10016 return LowerToBSwap(CI);
10017 }
Chris Lattner7fce21c2009-07-20 17:51:36 +000010018 }
10019 break;
10020 case 3:
Duncan Sandse92dee12010-02-15 16:12:20 +000010021 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson35b47072009-08-13 21:58:54 +000010022 Constraints.size() >= 2 &&
Chris Lattner7fce21c2009-07-20 17:51:36 +000010023 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10024 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10025 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer3601d1b2010-01-11 18:03:24 +000010026 SmallVector<StringRef, 4> Words;
Chris Lattner7fce21c2009-07-20 17:51:36 +000010027 SplitString(AsmPieces[0], Words, " \t");
10028 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10029 Words.clear();
10030 SplitString(AsmPieces[1], Words, " \t");
10031 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10032 Words.clear();
10033 SplitString(AsmPieces[2], Words, " \t,");
10034 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10035 Words[2] == "%edx") {
10036 return LowerToBSwap(CI);
10037 }
10038 }
10039 }
10040 }
10041 break;
10042 }
10043 return false;
10044}
10045
10046
10047
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010048/// getConstraintType - Given a constraint letter, return the type of
10049/// constraint it is for this target.
10050X86TargetLowering::ConstraintType
10051X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10052 if (Constraint.size() == 1) {
10053 switch (Constraint[0]) {
10054 case 'A':
Dale Johannesen73920c02008-11-13 21:52:36 +000010055 return C_Register;
Chris Lattner267805f2008-03-11 19:06:29 +000010056 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010057 case 'r':
10058 case 'R':
10059 case 'l':
10060 case 'q':
10061 case 'Q':
10062 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +000010063 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010064 case 'Y':
10065 return C_RegisterClass;
Dale Johannesenf190a032009-02-12 20:58:09 +000010066 case 'e':
10067 case 'Z':
10068 return C_Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010069 default:
10070 break;
10071 }
10072 }
10073 return TargetLowering::getConstraintType(Constraint);
10074}
10075
Dale Johannesene99fc902008-01-29 02:21:21 +000010076/// LowerXConstraint - try to replace an X constraint, which matches anything,
10077/// with another that has more specific requirements based on the type of the
10078/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +000010079const char *X86TargetLowering::
Owen Andersonac9de032009-08-10 22:56:29 +000010080LowerXConstraint(EVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +000010081 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10082 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +000010083 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +000010084 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +000010085 return "Y";
10086 if (Subtarget->hasSSE1())
10087 return "x";
10088 }
Scott Michel91099d62009-02-17 22:15:04 +000010089
Chris Lattnereca405c2008-04-26 23:02:14 +000010090 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +000010091}
10092
Chris Lattnera531abc2007-08-25 00:47:38 +000010093/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10094/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +000010095void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +000010096 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +000010097 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +000010098 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +000010099 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +000010100 SDValue Result(0, 0);
Scott Michel91099d62009-02-17 22:15:04 +000010101
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010102 switch (Constraint) {
10103 default: break;
10104 case 'I':
10105 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000010106 if (C->getZExtValue() <= 31) {
10107 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +000010108 break;
10109 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010110 }
Chris Lattnera531abc2007-08-25 00:47:38 +000010111 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +000010112 case 'J':
10113 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerb84a1ac2009-06-15 04:39:05 +000010114 if (C->getZExtValue() <= 63) {
Chris Lattner6552d0c2009-06-15 04:01:39 +000010115 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10116 break;
10117 }
10118 }
10119 return;
10120 case 'K':
10121 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerb84a1ac2009-06-15 04:39:05 +000010122 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng4fb2c0f2008-09-22 23:57:37 +000010123 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10124 break;
10125 }
10126 }
10127 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010128 case 'N':
10129 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000010130 if (C->getZExtValue() <= 255) {
10131 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +000010132 break;
10133 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010134 }
Chris Lattnera531abc2007-08-25 00:47:38 +000010135 return;
Dale Johannesenf190a032009-02-12 20:58:09 +000010136 case 'e': {
10137 // 32-bit signed value
10138 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10139 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson35b47072009-08-13 21:58:54 +000010140 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10141 C->getSExtValue())) {
Dale Johannesenf190a032009-02-12 20:58:09 +000010142 // Widen to 64 bits here to get it sign extended.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010143 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesenf190a032009-02-12 20:58:09 +000010144 break;
10145 }
10146 // FIXME gcc accepts some relocatable values here too, but only in certain
10147 // memory models; it's complicated.
10148 }
10149 return;
10150 }
10151 case 'Z': {
10152 // 32-bit unsigned value
10153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10154 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson35b47072009-08-13 21:58:54 +000010155 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10156 C->getZExtValue())) {
Dale Johannesenf190a032009-02-12 20:58:09 +000010157 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10158 break;
10159 }
10160 }
10161 // FIXME gcc accepts some relocatable values here too, but only in certain
10162 // memory models; it's complicated.
10163 return;
10164 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010165 case 'i': {
10166 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +000010167 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesenf190a032009-02-12 20:58:09 +000010168 // Widen to 64 bits here to get it sign extended.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010169 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattnera531abc2007-08-25 00:47:38 +000010170 break;
10171 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010172
10173 // If we are in non-pic codegen mode, we allow the address of a global (with
10174 // an optional displacement) to be used with 'i'.
Chris Lattnerd73ba7f2009-05-08 18:23:14 +000010175 GlobalAddressSDNode *GA = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010176 int64_t Offset = 0;
Scott Michel91099d62009-02-17 22:15:04 +000010177
Chris Lattnerd73ba7f2009-05-08 18:23:14 +000010178 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10179 while (1) {
10180 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10181 Offset += GA->getOffset();
10182 break;
10183 } else if (Op.getOpcode() == ISD::ADD) {
10184 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10185 Offset += C->getZExtValue();
10186 Op = Op.getOperand(0);
10187 continue;
10188 }
10189 } else if (Op.getOpcode() == ISD::SUB) {
10190 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10191 Offset += -C->getZExtValue();
10192 Op = Op.getOperand(0);
10193 continue;
10194 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010195 }
Dale Johannesen69976cf2009-07-07 00:18:49 +000010196
Chris Lattnerd73ba7f2009-05-08 18:23:14 +000010197 // Otherwise, this isn't something we can handle, reject it.
10198 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010199 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010200
Dan Gohman36c56d02010-04-15 01:51:59 +000010201 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen69976cf2009-07-07 00:18:49 +000010202 // If we require an extra load to get this address, as in PIC mode, we
10203 // can't accept it.
Chris Lattner054532c2009-07-10 07:34:39 +000010204 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10205 getTargetMachine())))
Dale Johannesen69976cf2009-07-07 00:18:49 +000010206 return;
Scott Michel91099d62009-02-17 22:15:04 +000010207
Dale Johannesenf97110c2009-07-21 00:12:29 +000010208 if (hasMemory)
10209 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10210 else
10211 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattnerd73ba7f2009-05-08 18:23:14 +000010212 Result = Op;
10213 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010214 }
10215 }
Scott Michel91099d62009-02-17 22:15:04 +000010216
Gabor Greif1c80d112008-08-28 21:40:38 +000010217 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +000010218 Ops.push_back(Result);
10219 return;
10220 }
Evan Cheng7f250d62008-09-24 00:05:32 +000010221 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10222 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010223}
10224
10225std::vector<unsigned> X86TargetLowering::
10226getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +000010227 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010228 if (Constraint.size() == 1) {
10229 // FIXME: not handling fp-stack yet!
10230 switch (Constraint[0]) { // GCC X86 Constraint Letters
10231 default: break; // Unknown constraint letter
Evan Chengf8993d42009-07-17 22:13:25 +000010232 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10233 if (Subtarget->is64Bit()) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010234 if (VT == MVT::i32)
Evan Chengf8993d42009-07-17 22:13:25 +000010235 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10236 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10237 X86::R10D,X86::R11D,X86::R12D,
10238 X86::R13D,X86::R14D,X86::R15D,
10239 X86::EBP, X86::ESP, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010240 else if (VT == MVT::i16)
Evan Chengf8993d42009-07-17 22:13:25 +000010241 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10242 X86::SI, X86::DI, X86::R8W,X86::R9W,
10243 X86::R10W,X86::R11W,X86::R12W,
10244 X86::R13W,X86::R14W,X86::R15W,
10245 X86::BP, X86::SP, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010246 else if (VT == MVT::i8)
Evan Chengf8993d42009-07-17 22:13:25 +000010247 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10248 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10249 X86::R10B,X86::R11B,X86::R12B,
10250 X86::R13B,X86::R14B,X86::R15B,
10251 X86::BPL, X86::SPL, 0);
10252
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010253 else if (VT == MVT::i64)
Evan Chengf8993d42009-07-17 22:13:25 +000010254 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10255 X86::RSI, X86::RDI, X86::R8, X86::R9,
10256 X86::R10, X86::R11, X86::R12,
10257 X86::R13, X86::R14, X86::R15,
10258 X86::RBP, X86::RSP, 0);
10259
10260 break;
10261 }
Eric Christopher3d82bbd2009-08-27 18:07:15 +000010262 // 32-bit fallthrough
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010263 case 'Q': // Q_REGS
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010264 if (VT == MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010265 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010266 else if (VT == MVT::i16)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010267 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010268 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +000010269 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010270 else if (VT == MVT::i64)
Chris Lattner35032592007-11-04 06:51:12 +000010271 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10272 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010273 }
10274 }
10275
10276 return std::vector<unsigned>();
10277}
10278
10279std::pair<unsigned, const TargetRegisterClass*>
10280X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +000010281 EVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010282 // First, see if this is a constraint that directly corresponds to an LLVM
10283 // register class.
10284 if (Constraint.size() == 1) {
10285 // GCC Constraint Letters
10286 switch (Constraint[0]) {
10287 default: break;
10288 case 'r': // GENERAL_REGS
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010289 case 'l': // INDEX_REGS
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010290 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010291 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010292 if (VT == MVT::i16)
Chris Lattnerbbfea052008-10-17 18:15:05 +000010293 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010294 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michel91099d62009-02-17 22:15:04 +000010295 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +000010296 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen1bf03f72009-10-07 22:47:20 +000010297 case 'R': // LEGACY_REGS
10298 if (VT == MVT::i8)
10299 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10300 if (VT == MVT::i16)
10301 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10302 if (VT == MVT::i32 || !Subtarget->is64Bit())
10303 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10304 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +000010305 case 'f': // FP Stack registers.
10306 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10307 // value to the correct fpstack register class.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010308 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattner267805f2008-03-11 19:06:29 +000010309 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010310 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattner267805f2008-03-11 19:06:29 +000010311 return std::make_pair(0U, X86::RFP64RegisterClass);
10312 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010313 case 'y': // MMX_REGS if MMX allowed.
10314 if (!Subtarget->hasMMX()) break;
10315 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010316 case 'Y': // SSE_REGS if SSE2 allowed
10317 if (!Subtarget->hasSSE2()) break;
10318 // FALL THROUGH.
10319 case 'x': // SSE_REGS if SSE1 allowed
10320 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +000010321
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010322 switch (VT.getSimpleVT().SimpleTy) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010323 default: break;
10324 // Scalar SSE types.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010325 case MVT::f32:
10326 case MVT::i32:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010327 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010328 case MVT::f64:
10329 case MVT::i64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010330 return std::make_pair(0U, X86::FR64RegisterClass);
10331 // Vector types.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010332 case MVT::v16i8:
10333 case MVT::v8i16:
10334 case MVT::v4i32:
10335 case MVT::v2i64:
10336 case MVT::v4f32:
10337 case MVT::v2f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010338 return std::make_pair(0U, X86::VR128RegisterClass);
10339 }
10340 break;
10341 }
10342 }
Scott Michel91099d62009-02-17 22:15:04 +000010343
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010344 // Use the default implementation in TargetLowering to convert the register
10345 // constraint into a member of a register class.
10346 std::pair<unsigned, const TargetRegisterClass*> Res;
10347 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10348
10349 // Not found as a standard register?
10350 if (Res.second == 0) {
Chris Lattner1063d242009-09-13 22:41:48 +000010351 // Map st(0) -> st(7) -> ST0
10352 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10353 tolower(Constraint[1]) == 's' &&
10354 tolower(Constraint[2]) == 't' &&
10355 Constraint[3] == '(' &&
10356 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10357 Constraint[5] == ')' &&
10358 Constraint[6] == '}') {
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010359
Chris Lattner1063d242009-09-13 22:41:48 +000010360 Res.first = X86::ST0+Constraint[4]-'0';
10361 Res.second = X86::RFP80RegisterClass;
10362 return Res;
10363 }
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010364
Chris Lattner1063d242009-09-13 22:41:48 +000010365 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramerea862b02009-11-12 20:36:59 +000010366 if (StringRef("{st}").equals_lower(Constraint)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010367 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +000010368 Res.second = X86::RFP80RegisterClass;
Chris Lattner1063d242009-09-13 22:41:48 +000010369 return Res;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010370 }
Chris Lattner1063d242009-09-13 22:41:48 +000010371
10372 // flags -> EFLAGS
Benjamin Kramerea862b02009-11-12 20:36:59 +000010373 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner1063d242009-09-13 22:41:48 +000010374 Res.first = X86::EFLAGS;
10375 Res.second = X86::CCRRegisterClass;
10376 return Res;
10377 }
Daniel Dunbar3be44e62009-09-20 02:20:51 +000010378
Dale Johannesen73920c02008-11-13 21:52:36 +000010379 // 'A' means EAX + EDX.
10380 if (Constraint == "A") {
10381 Res.first = X86::EAX;
Dan Gohmanb4439d02009-07-30 17:02:08 +000010382 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner1063d242009-09-13 22:41:48 +000010383 return Res;
Dale Johannesen73920c02008-11-13 21:52:36 +000010384 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010385 return Res;
10386 }
10387
10388 // Otherwise, check to see if this is a register class of the wrong value
10389 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10390 // turn into {ax},{dx}.
10391 if (Res.second->hasType(VT))
10392 return Res; // Correct type already, nothing to do.
10393
10394 // All of the single-register GCC register classes map their values onto
10395 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10396 // really want an 8-bit or 32-bit register, map to the appropriate register
10397 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +000010398 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010399 if (VT == MVT::i8) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010400 unsigned DestReg = 0;
10401 switch (Res.first) {
10402 default: break;
10403 case X86::AX: DestReg = X86::AL; break;
10404 case X86::DX: DestReg = X86::DL; break;
10405 case X86::CX: DestReg = X86::CL; break;
10406 case X86::BX: DestReg = X86::BL; break;
10407 }
10408 if (DestReg) {
10409 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010410 Res.second = X86::GR8RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010411 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010412 } else if (VT == MVT::i32) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010413 unsigned DestReg = 0;
10414 switch (Res.first) {
10415 default: break;
10416 case X86::AX: DestReg = X86::EAX; break;
10417 case X86::DX: DestReg = X86::EDX; break;
10418 case X86::CX: DestReg = X86::ECX; break;
10419 case X86::BX: DestReg = X86::EBX; break;
10420 case X86::SI: DestReg = X86::ESI; break;
10421 case X86::DI: DestReg = X86::EDI; break;
10422 case X86::BP: DestReg = X86::EBP; break;
10423 case X86::SP: DestReg = X86::ESP; break;
10424 }
10425 if (DestReg) {
10426 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010427 Res.second = X86::GR32RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010428 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010429 } else if (VT == MVT::i64) {
Chris Lattnere9d7f792008-08-26 06:19:02 +000010430 unsigned DestReg = 0;
10431 switch (Res.first) {
10432 default: break;
10433 case X86::AX: DestReg = X86::RAX; break;
10434 case X86::DX: DestReg = X86::RDX; break;
10435 case X86::CX: DestReg = X86::RCX; break;
10436 case X86::BX: DestReg = X86::RBX; break;
10437 case X86::SI: DestReg = X86::RSI; break;
10438 case X86::DI: DestReg = X86::RDI; break;
10439 case X86::BP: DestReg = X86::RBP; break;
10440 case X86::SP: DestReg = X86::RSP; break;
10441 }
10442 if (DestReg) {
10443 Res.first = DestReg;
Duncan Sands553fb412009-04-21 09:44:39 +000010444 Res.second = X86::GR64RegisterClass;
Chris Lattnere9d7f792008-08-26 06:19:02 +000010445 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010446 }
Chris Lattnere9d7f792008-08-26 06:19:02 +000010447 } else if (Res.second == X86::FR32RegisterClass ||
10448 Res.second == X86::FR64RegisterClass ||
10449 Res.second == X86::VR128RegisterClass) {
10450 // Handle references to XMM physical registers that got mapped into the
10451 // wrong class. This can happen with constraints like {xmm0} where the
10452 // target independent register mapper will just pick the first match it can
10453 // find, ignoring the required type.
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010454 if (VT == MVT::f32)
Chris Lattnere9d7f792008-08-26 06:19:02 +000010455 Res.second = X86::FR32RegisterClass;
Owen Anderson36e3a6e2009-08-11 20:47:22 +000010456 else if (VT == MVT::f64)
Chris Lattnere9d7f792008-08-26 06:19:02 +000010457 Res.second = X86::FR64RegisterClass;
10458 else if (X86::VR128RegisterClass->hasType(VT))
10459 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000010460 }
10461
10462 return Res;
10463}