Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef X86ISELLOWERING_H |
| 16 | #define X86ISELLOWERING_H |
| 17 | |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 18 | #include "X86Subtarget.h" |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 20 | #include "X86MachineFunctionInfo.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 21 | #include "llvm/Target/TargetLowering.h" |
Evan Cheng | ddc419c | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetOptions.h" |
Ted Kremenek | b388eb8 | 2008-09-03 02:54:11 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/FastISel.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/SelectionDAG.h" |
Rafael Espindola | 1b5dcc3 | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/CallingConvLower.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 26 | |
| 27 | namespace llvm { |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 28 | namespace X86ISD { |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 29 | // X86 Specific DAG Nodes |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 30 | enum NodeType { |
| 31 | // Start the numbering where the builtin ops leave off. |
Dan Gohman | 0ba2bcf | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 32 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 33 | |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 34 | /// BSF - Bit scan forward. |
| 35 | /// BSR - Bit scan reverse. |
| 36 | BSF, |
| 37 | BSR, |
| 38 | |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 39 | /// SHLD, SHRD - Double shift instructions. These correspond to |
| 40 | /// X86::SHLDxx and X86::SHRDxx instructions. |
| 41 | SHLD, |
| 42 | SHRD, |
| 43 | |
Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 44 | /// FAND - Bitwise logical AND of floating point values. This corresponds |
| 45 | /// to X86::ANDPS or X86::ANDPD. |
| 46 | FAND, |
| 47 | |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 48 | /// FOR - Bitwise logical OR of floating point values. This corresponds |
| 49 | /// to X86::ORPS or X86::ORPD. |
| 50 | FOR, |
| 51 | |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 52 | /// FXOR - Bitwise logical XOR of floating point values. This corresponds |
| 53 | /// to X86::XORPS or X86::XORPD. |
| 54 | FXOR, |
| 55 | |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 56 | /// FSRL - Bitwise logical right shift of floating point values. These |
| 57 | /// corresponds to X86::PSRLDQ. |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 58 | FSRL, |
| 59 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 60 | /// CALL - These operations represent an abstract X86 call |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 61 | /// instruction, which includes a bunch of information. In particular the |
| 62 | /// operands of these node are: |
| 63 | /// |
| 64 | /// #0 - The incoming token chain |
| 65 | /// #1 - The callee |
| 66 | /// #2 - The number of arg bytes the caller pushes on the stack. |
| 67 | /// #3 - The number of arg bytes the callee pops off the stack. |
| 68 | /// #4 - The value to pass in AL/AX/EAX (optional) |
| 69 | /// #5 - The value to pass in DL/DX/EDX (optional) |
| 70 | /// |
| 71 | /// The result values of these nodes are: |
| 72 | /// |
| 73 | /// #0 - The outgoing token chain |
| 74 | /// #1 - The first register result value (optional) |
| 75 | /// #2 - The second register result value (optional) |
| 76 | /// |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 77 | CALL, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 78 | |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 79 | /// RDTSC_DAG - This operation implements the lowering for |
Andrew Lenharth | b873ff3 | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 80 | /// readcyclecounter |
| 81 | RDTSC_DAG, |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 82 | |
| 83 | /// X86 compare and logical compare instructions. |
Evan Cheng | 7d6ff3a | 2007-09-17 17:42:53 +0000 | [diff] [blame] | 84 | CMP, COMI, UCOMI, |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 85 | |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 86 | /// X86 bit-test instructions. |
| 87 | BT, |
| 88 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 89 | /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS |
| 90 | /// operand, usually produced by a CMP instruction. |
Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 91 | SETCC, |
| 92 | |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 93 | // Same as SETCC except it's materialized with a sbb and the value is all |
| 94 | // one's or all zero's. |
Chris Lattner | c19d1c3 | 2010-12-19 22:08:31 +0000 | [diff] [blame] | 95 | SETCC_CARRY, // R = carry_bit ? ~0 : 0 |
Evan Cheng | ad9c0a3 | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 96 | |
Chris Lattner | 2b9f434 | 2009-03-12 06:46:02 +0000 | [diff] [blame] | 97 | /// X86 conditional moves. Operand 0 and operand 1 are the two values |
| 98 | /// to select from. Operand 2 is the condition code, and operand 3 is the |
| 99 | /// flag operand produced by a CMP or TEST instruction. It also writes a |
| 100 | /// flag result. |
Evan Cheng | 7df96d6 | 2005-12-17 01:21:05 +0000 | [diff] [blame] | 101 | CMOV, |
Evan Cheng | 898101c | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 102 | |
Dan Gohman | 2004eb6 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 103 | /// X86 conditional branches. Operand 0 is the chain operand, operand 1 |
| 104 | /// is the block to branch if condition is true, operand 2 is the |
| 105 | /// condition code, and operand 3 is the flag operand produced by a CMP |
Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 106 | /// or TEST instruction. |
Evan Cheng | 898101c | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 107 | BRCOND, |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 108 | |
Dan Gohman | 2004eb6 | 2009-03-23 15:40:10 +0000 | [diff] [blame] | 109 | /// Return with a flag operand. Operand 0 is the chain operand, operand |
| 110 | /// 1 is the number of bytes of stack to pop. |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 111 | RET_FLAG, |
Evan Cheng | 67f92a7 | 2006-01-11 22:15:48 +0000 | [diff] [blame] | 112 | |
| 113 | /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx. |
| 114 | REP_STOS, |
| 115 | |
| 116 | /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx. |
| 117 | REP_MOVS, |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 118 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 119 | /// GlobalBaseReg - On Darwin, this node represents the result of the popl |
| 120 | /// at function entry, used for PIC code. |
| 121 | GlobalBaseReg, |
Evan Cheng | a0ea053 | 2006-02-23 02:43:52 +0000 | [diff] [blame] | 122 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 123 | /// Wrapper - A wrapper node for TargetConstantPool, |
| 124 | /// TargetExternalSymbol, and TargetGlobalAddress. |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 125 | Wrapper, |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 126 | |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 127 | /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP |
| 128 | /// relative displacements. |
| 129 | WrapperRIP, |
| 130 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 131 | /// MOVQ2DQ - Copies a 64-bit value from an MMX vector to the low word |
| 132 | /// of an XMM vector, with the high word zero filled. |
Mon P Wang | eb38ebf | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 133 | MOVQ2DQ, |
| 134 | |
Dale Johannesen | 0488fb6 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 135 | /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector |
| 136 | /// to an MMX vector. If you think this is too close to the previous |
| 137 | /// mnemonic, so do I; blame Intel. |
| 138 | MOVDQ2Q, |
| 139 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 140 | /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to |
| 141 | /// i32, corresponds to X86::PEXTRB. |
| 142 | PEXTRB, |
| 143 | |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 144 | /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 145 | /// i32, corresponds to X86::PEXTRW. |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 146 | PEXTRW, |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 147 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 148 | /// INSERTPS - Insert any element of a 4 x float vector into any element |
| 149 | /// of a destination 4 x floatvector. |
| 150 | INSERTPS, |
| 151 | |
| 152 | /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector, |
| 153 | /// corresponds to X86::PINSRB. |
| 154 | PINSRB, |
| 155 | |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 156 | /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector, |
| 157 | /// corresponds to X86::PINSRW. |
Chris Lattner | 8f2b4cc | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 158 | PINSRW, MMX_PINSRW, |
Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 159 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 160 | /// PSHUFB - Shuffle 16 8-bit values within a vector. |
| 161 | PSHUFB, |
Nate Begeman | b65c175 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 162 | |
| 163 | /// PANDN - and with not'd value. |
| 164 | PANDN, |
| 165 | |
| 166 | /// PSIGNB/W/D - Copy integer sign. |
| 167 | PSIGNB, PSIGNW, PSIGND, |
| 168 | |
Nate Begeman | 672fb62 | 2010-12-20 22:04:24 +0000 | [diff] [blame] | 169 | /// PBLENDVB - Variable blend |
| 170 | PBLENDVB, |
| 171 | |
Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 172 | /// FMAX, FMIN - Floating point max and min. |
| 173 | /// |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 174 | FMAX, FMIN, |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 175 | |
| 176 | /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal |
| 177 | /// approximation. Note that these typically require refinement |
| 178 | /// in order to obtain suitable precision. |
| 179 | FRSQRT, FRCP, |
| 180 | |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 181 | // TLSADDR - Thread Local Storage. |
| 182 | TLSADDR, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 183 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 184 | // TLSCALL - Thread Local Storage. When calling to an OS provided |
| 185 | // thunk at the address from an earlier relocation. |
| 186 | TLSCALL, |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 187 | |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 188 | // EH_RETURN - Exception Handling helpers. |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 189 | EH_RETURN, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 190 | |
Arnold Schwaighofer | 4fe3073 | 2008-03-19 16:39:45 +0000 | [diff] [blame] | 191 | /// TC_RETURN - Tail call return. |
| 192 | /// operand #0 chain |
| 193 | /// operand #1 callee (register or absolute) |
| 194 | /// operand #2 stack adjustment |
| 195 | /// operand #3 optional in flag |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 196 | TC_RETURN, |
| 197 | |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 198 | // VZEXT_MOVL - Vector move low and zero extend. |
| 199 | VZEXT_MOVL, |
| 200 | |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 201 | // VSHL, VSRL - Vector logical left / right shift. |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 202 | VSHL, VSRL, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 203 | |
| 204 | // CMPPD, CMPPS - Vector double/float comparison. |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 205 | // CMPPD, CMPPS - Vector double/float comparison. |
| 206 | CMPPD, CMPPS, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 207 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 208 | // PCMP* - Vector integer comparisons. |
| 209 | PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ, |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 210 | PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ, |
| 211 | |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 212 | // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results. |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 213 | ADD, SUB, ADC, SBB, SMUL, |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 214 | INC, DEC, OR, XOR, AND, |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 215 | |
| 216 | UMUL, // LOW, HI, FLAGS = umul LHS, RHS |
Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 217 | |
| 218 | // MUL_IMM - X86 specific multiply by immediate. |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 219 | MUL_IMM, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 220 | |
Eric Christopher | 71c6753 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 221 | // PTEST - Vector bitwise comparisons |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 222 | PTEST, |
| 223 | |
Bruno Cardoso Lopes | 045573c | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 224 | // TESTP - Vector packed fp sign bitwise comparisons |
| 225 | TESTP, |
| 226 | |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 227 | // Several flavors of instructions with vector shuffle behaviors. |
| 228 | PALIGN, |
| 229 | PSHUFD, |
| 230 | PSHUFHW, |
| 231 | PSHUFLW, |
| 232 | PSHUFHW_LD, |
| 233 | PSHUFLW_LD, |
| 234 | SHUFPD, |
| 235 | SHUFPS, |
| 236 | MOVDDUP, |
| 237 | MOVSHDUP, |
| 238 | MOVSLDUP, |
| 239 | MOVSHDUP_LD, |
| 240 | MOVSLDUP_LD, |
| 241 | MOVLHPS, |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 242 | MOVLHPD, |
Bruno Cardoso Lopes | f2db5b4 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 243 | MOVHLPS, |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 244 | MOVHLPD, |
Bruno Cardoso Lopes | 56098f5 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 245 | MOVLPS, |
| 246 | MOVLPD, |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 247 | MOVSD, |
| 248 | MOVSS, |
| 249 | UNPCKLPS, |
| 250 | UNPCKLPD, |
David Greene | fbf05d3 | 2011-02-22 23:31:46 +0000 | [diff] [blame] | 251 | VUNPCKLPS, |
| 252 | VUNPCKLPD, |
| 253 | VUNPCKLPSY, |
| 254 | VUNPCKLPDY, |
Bruno Cardoso Lopes | 3157ef1 | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 255 | UNPCKHPS, |
| 256 | UNPCKHPD, |
| 257 | PUNPCKLBW, |
| 258 | PUNPCKLWD, |
| 259 | PUNPCKLDQ, |
| 260 | PUNPCKLQDQ, |
| 261 | PUNPCKHBW, |
| 262 | PUNPCKHWD, |
| 263 | PUNPCKHDQ, |
| 264 | PUNPCKHQDQ, |
| 265 | |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 266 | // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack, |
| 267 | // according to %al. An operator is needed so that this can be expanded |
| 268 | // with control flow. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 269 | VASTART_SAVE_XMM_REGS, |
| 270 | |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 271 | // WIN_ALLOCA - Windows's _chkstk call to do stack probing. |
| 272 | WIN_ALLOCA, |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 273 | |
Duncan Sands | 59d2dad | 2010-11-20 11:25:00 +0000 | [diff] [blame] | 274 | // Memory barrier |
| 275 | MEMBARRIER, |
| 276 | MFENCE, |
| 277 | SFENCE, |
| 278 | LFENCE, |
| 279 | |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 280 | // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG, |
| 281 | // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG - |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 282 | // Atomic 64-bit binary operations. |
| 283 | ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE, |
| 284 | ATOMSUB64_DAG, |
| 285 | ATOMOR64_DAG, |
| 286 | ATOMXOR64_DAG, |
| 287 | ATOMAND64_DAG, |
| 288 | ATOMNAND64_DAG, |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 289 | ATOMSWAP64_DAG, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 290 | |
Chris Lattner | 93c4a5b | 2010-09-21 23:59:42 +0000 | [diff] [blame] | 291 | // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap. |
| 292 | LCMPXCHG_DAG, |
Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 293 | LCMPXCHG8_DAG, |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 294 | |
Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 295 | // VZEXT_LOAD - Load, scalar_to_vector, and zero extend. |
Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 296 | VZEXT_LOAD, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 297 | |
Chris Lattner | 2156b79 | 2010-09-22 01:11:26 +0000 | [diff] [blame] | 298 | // FNSTCW16m - Store FP control world into i16 memory. |
| 299 | FNSTCW16m, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 300 | |
Chris Lattner | 0729093 | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 301 | /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the |
| 302 | /// integer destination in memory and a FP reg source. This corresponds |
| 303 | /// to the X86::FIST*m instructions and the rounding mode change stuff. It |
| 304 | /// has two inputs (token chain and address) and two outputs (int value |
| 305 | /// and token chain). |
| 306 | FP_TO_INT16_IN_MEM, |
| 307 | FP_TO_INT32_IN_MEM, |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 308 | FP_TO_INT64_IN_MEM, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 309 | |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 310 | /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the |
| 311 | /// integer source in memory and FP reg result. This corresponds to the |
| 312 | /// X86::FILD*m instructions. It has three inputs (token chain, address, |
| 313 | /// and source type) and two outputs (FP value and token chain). FILD_FLAG |
| 314 | /// also produces a flag). |
| 315 | FILD, |
| 316 | FILD_FLAG, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 317 | |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 318 | /// FLD - This instruction implements an extending load to FP stack slots. |
| 319 | /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain |
| 320 | /// operand, ptr to load from, and a ValueType node indicating the type |
| 321 | /// to load to. |
| 322 | FLD, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 323 | |
Chris Lattner | 492a43e | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 324 | /// FST - This instruction implements a truncating store to FP stack |
| 325 | /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a |
| 326 | /// chain operand, value to store, address, and a ValueType to store it |
| 327 | /// as. |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 328 | FST, |
| 329 | |
| 330 | /// VAARG_64 - This instruction grabs the address of the next argument |
| 331 | /// from a va_list. (reads and modifies the va_list in memory) |
| 332 | VAARG_64 |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 333 | |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 334 | // WARNING: Do not add anything in the end unless you want the node to |
| 335 | // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be |
| 336 | // thought as target memory ops! |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 337 | }; |
| 338 | } |
| 339 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 340 | /// Define some predicates that are used for node matching. |
| 341 | namespace X86 { |
| 342 | /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand |
| 343 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 344 | bool isPSHUFDMask(ShuffleVectorSDNode *N); |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 345 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 346 | /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 347 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 348 | bool isPSHUFHWMask(ShuffleVectorSDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 349 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 350 | /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand |
| 351 | /// specifies a shuffle of elements that is suitable for input to PSHUFD. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 352 | bool isPSHUFLWMask(ShuffleVectorSDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 353 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 354 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 355 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 356 | bool isSHUFPMask(ShuffleVectorSDNode *N); |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 357 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 358 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand |
| 359 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 360 | bool isMOVHLPSMask(ShuffleVectorSDNode *N); |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 361 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 362 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
| 363 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, |
| 364 | /// <2, 3, 2, 3> |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 365 | bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N); |
Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 366 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 367 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 368 | /// specifies a shuffle of elements that is suitable for MOVLP{S|D}. |
| 369 | bool isMOVLPMask(ShuffleVectorSDNode *N); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 370 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 371 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 372 | /// specifies a shuffle of elements that is suitable for MOVHP{S|D}. |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 373 | /// as well as MOVLHPS. |
Nate Begeman | 0b10b91 | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 374 | bool isMOVLHPSMask(ShuffleVectorSDNode *N); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 375 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 376 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 377 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 378 | bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false); |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 379 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 380 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand |
| 381 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 382 | bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false); |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 383 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 384 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form |
| 385 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, |
| 386 | /// <0, 0, 1, 1> |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 387 | bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N); |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 388 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 389 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
| 390 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, |
| 391 | /// <2, 2, 3, 3> |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 392 | bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N); |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 393 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 394 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 395 | /// specifies a shuffle of elements that is suitable for input to MOVSS, |
| 396 | /// MOVSD, and MOVD, i.e. setting the lowest element. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 397 | bool isMOVLMask(ShuffleVectorSDNode *N); |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 398 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 399 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 400 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 401 | bool isMOVSHDUPMask(ShuffleVectorSDNode *N); |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 402 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 403 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 404 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 405 | bool isMOVSLDUPMask(ShuffleVectorSDNode *N); |
Evan Cheng | f686d9b | 2006-10-27 21:08:32 +0000 | [diff] [blame] | 406 | |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 407 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 408 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 409 | bool isMOVDDUPMask(ShuffleVectorSDNode *N); |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 410 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 411 | /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand |
| 412 | /// specifies a shuffle of elements that is suitable for input to PALIGNR. |
| 413 | bool isPALIGNRMask(ShuffleVectorSDNode *N); |
| 414 | |
David Greene | c38a03e | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 415 | /// isVEXTRACTF128Index - Return true if the specified |
| 416 | /// EXTRACT_SUBVECTOR operand specifies a vector extract that is |
| 417 | /// suitable for input to VEXTRACTF128. |
| 418 | bool isVEXTRACTF128Index(SDNode *N); |
| 419 | |
David Greene | ccacdc1 | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 420 | /// isVINSERTF128Index - Return true if the specified |
| 421 | /// INSERT_SUBVECTOR operand specifies a subvector insert that is |
| 422 | /// suitable for input to VINSERTF128. |
| 423 | bool isVINSERTF128Index(SDNode *N); |
| 424 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 425 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
| 426 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* |
| 427 | /// instructions. |
| 428 | unsigned getShuffleSHUFImmediate(SDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 429 | |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 430 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 431 | /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction. |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 432 | unsigned getShufflePSHUFHWImmediate(SDNode *N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 433 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 434 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle |
| 435 | /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction. |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 436 | unsigned getShufflePSHUFLWImmediate(SDNode *N); |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 437 | |
Nate Begeman | a09008b | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 438 | /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle |
| 439 | /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction. |
| 440 | unsigned getShufflePALIGNRImmediate(SDNode *N); |
| 441 | |
David Greene | c38a03e | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 442 | /// getExtractVEXTRACTF128Immediate - Return the appropriate |
| 443 | /// immediate to extract the specified EXTRACT_SUBVECTOR index |
| 444 | /// with VEXTRACTF128 instructions. |
| 445 | unsigned getExtractVEXTRACTF128Immediate(SDNode *N); |
| 446 | |
David Greene | ccacdc1 | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 447 | /// getInsertVINSERTF128Immediate - Return the appropriate |
| 448 | /// immediate to insert at the specified INSERT_SUBVECTOR index |
| 449 | /// with VINSERTF128 instructions. |
| 450 | unsigned getInsertVINSERTF128Immediate(SDNode *N); |
| 451 | |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 452 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
| 453 | /// constant +0.0. |
| 454 | bool isZeroNode(SDValue Elt); |
Anton Korobeynikov | b5e0172 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 455 | |
| 456 | /// isOffsetSuitableForCodeModel - Returns true of the given offset can be |
| 457 | /// fit into displacement field of the instruction. |
| 458 | bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, |
| 459 | bool hasSymbolicDisplacement = true); |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 460 | } |
| 461 | |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 462 | //===--------------------------------------------------------------------===// |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 463 | // X86TargetLowering - X86 Implementation of the TargetLowering interface |
| 464 | class X86TargetLowering : public TargetLowering { |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 465 | public: |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 466 | explicit X86TargetLowering(X86TargetMachine &TM); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 467 | |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 468 | virtual unsigned getJumpTableEncoding() const; |
Chris Lattner | 5e1df8d | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 469 | |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 470 | virtual const MCExpr * |
| 471 | LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, |
| 472 | const MachineBasicBlock *MBB, unsigned uid, |
| 473 | MCContext &Ctx) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 474 | |
Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 475 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
| 476 | /// jumptable. |
Chris Lattner | c64daab | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 477 | virtual SDValue getPICJumpTableRelocBase(SDValue Table, |
| 478 | SelectionDAG &DAG) const; |
Chris Lattner | 589c6f6 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 479 | virtual const MCExpr * |
| 480 | getPICJumpTableRelocBaseExpr(const MachineFunction *MF, |
| 481 | unsigned JTI, MCContext &Ctx) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 482 | |
Chris Lattner | 54e3efd | 2007-02-26 04:01:25 +0000 | [diff] [blame] | 483 | /// getStackPtrReg - Return the stack pointer register we are using: either |
| 484 | /// ESP or RSP. |
| 485 | unsigned getStackPtrReg() const { return X86StackPtr; } |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 486 | |
| 487 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 488 | /// function arguments in the caller parameter area. For X86, aggregates |
| 489 | /// that contains are placed at 16-byte boundaries while the rest are at |
| 490 | /// 4-byte boundaries. |
| 491 | virtual unsigned getByValTypeAlignment(const Type *Ty) const; |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 492 | |
| 493 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 494 | /// and store operations as a result of memset, memcpy, and memmove |
| 495 | /// lowering. If DstAlign is zero that means it's safe to destination |
| 496 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it |
| 497 | /// means there isn't a need to check it against alignment requirement, |
| 498 | /// probably because the source does not need to be loaded. If |
| 499 | /// 'NonScalarIntSafe' is true, that means it's safe to return a |
| 500 | /// non-scalar-integer type, e.g. empty string source, constant, or loaded |
Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 501 | /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is |
| 502 | /// constant so it does not need to be loaded. |
Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 503 | /// It returns EVT::Other if the type should be determined using generic |
| 504 | /// target-independent logic. |
Evan Cheng | f28f8bc | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 505 | virtual EVT |
Evan Cheng | c3b0c34 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 506 | getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign, |
| 507 | bool NonScalarIntSafe, bool MemcpyStrSrc, |
Dan Gohman | 37f32ee | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 508 | MachineFunction &MF) const; |
Bill Wendling | af56634 | 2009-08-15 21:21:19 +0000 | [diff] [blame] | 509 | |
| 510 | /// allowsUnalignedMemoryAccesses - Returns true if the target allows |
| 511 | /// unaligned memory accesses. of the specified type. |
| 512 | virtual bool allowsUnalignedMemoryAccesses(EVT VT) const { |
| 513 | return true; |
| 514 | } |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 515 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 516 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 517 | /// |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 518 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 519 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 520 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 521 | /// type with new values built out of custom code. |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 522 | /// |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 523 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 524 | SelectionDAG &DAG) const; |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 525 | |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 526 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 527 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 528 | |
Evan Cheng | e5b51ac | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 529 | /// isTypeDesirableForOp - Return true if the target has native support for |
| 530 | /// the specified value type and it is 'desirable' to use the type for the |
| 531 | /// given node type. e.g. On x86 i16 is legal, but undesirable since i16 |
| 532 | /// instruction encodings are longer and some i16 instructions are slow. |
| 533 | virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const; |
| 534 | |
| 535 | /// isTypeDesirable - Return true if the target has native support for the |
| 536 | /// specified value type and it is 'desirable' to use the type. e.g. On x86 |
| 537 | /// i16 is legal, but undesirable since i16 instruction encodings are longer |
| 538 | /// and some i16 instructions are slow. |
| 539 | virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const; |
Evan Cheng | 64b7bf7 | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 540 | |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 541 | virtual MachineBasicBlock * |
| 542 | EmitInstrWithCustomInserter(MachineInstr *MI, |
| 543 | MachineBasicBlock *MBB) const; |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 544 | |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 545 | |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 546 | /// getTargetNodeName - This method returns the name of a target specific |
| 547 | /// DAG node. |
| 548 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 549 | |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 550 | /// getSetCCResultType - Return the ISD::SETCC ValueType |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 551 | virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const; |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 552 | |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 553 | /// computeMaskedBitsForTargetNode - Determine which of the bits specified |
| 554 | /// in Mask are known to be either zero or one and return them in the |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 555 | /// KnownZero/KnownOne bitsets. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 556 | virtual void computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 557 | const APInt &Mask, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 558 | APInt &KnownZero, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 559 | APInt &KnownOne, |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 560 | const SelectionDAG &DAG, |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 561 | unsigned Depth = 0) const; |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 562 | |
Owen Anderson | bc146b0 | 2010-09-21 20:42:50 +0000 | [diff] [blame] | 563 | // ComputeNumSignBitsForTargetNode - Determine the number of bits in the |
| 564 | // operation that are sign bits. |
| 565 | virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op, |
| 566 | unsigned Depth) const; |
| 567 | |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 568 | virtual bool |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 569 | isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 570 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 571 | SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 572 | |
Chris Lattner | b810565 | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 573 | virtual bool ExpandInlineAsm(CallInst *CI) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 574 | |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 575 | ConstraintType getConstraintType(const std::string &Constraint) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 576 | |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 577 | /// Examine constraint string and operand type and determine a weight value. |
John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 578 | /// The operand object must already have been set up with the operand type. |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 579 | virtual ConstraintWeight getSingleConstraintMatchWeight( |
John Thompson | eac6e1d | 2010-09-13 18:15:37 +0000 | [diff] [blame] | 580 | AsmOperandInfo &info, const char *constraint) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 581 | |
| 582 | std::vector<unsigned> |
Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 583 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 584 | EVT VT) const; |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 585 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 586 | virtual const char *LowerXConstraint(EVT ConstraintVT) const; |
Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 587 | |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 588 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 589 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 590 | /// true it means one of the asm constraint of the inline asm instruction |
| 591 | /// being processed is 'm'. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 592 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 593 | char ConstraintLetter, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 594 | std::vector<SDValue> &Ops, |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 595 | SelectionDAG &DAG) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 596 | |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 597 | /// getRegForInlineAsmConstraint - Given a physical register constraint |
| 598 | /// (e.g. {edx}), return the register number and the register class for the |
| 599 | /// register. This should only be used for C_Register constraints. On |
| 600 | /// error, this returns a register number of 0. |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 601 | std::pair<unsigned, const TargetRegisterClass*> |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 602 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 603 | EVT VT) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 604 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 605 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 606 | /// by AM is legal for this target, for a load/store of the specified type. |
| 607 | virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const; |
| 608 | |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 609 | /// isTruncateFree - Return true if it's free to truncate a value of |
| 610 | /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in |
| 611 | /// register EAX to i16 by referencing its sub-register AX. |
| 612 | virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 613 | virtual bool isTruncateFree(EVT VT1, EVT VT2) const; |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 614 | |
| 615 | /// isZExtFree - Return true if any actual instruction that defines a |
| 616 | /// value of type Ty1 implicit zero-extends the value to Ty2 in the result |
| 617 | /// register. This does not necessarily include registers defined in |
| 618 | /// unknown ways, such as incoming arguments, or copies from unknown |
| 619 | /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this |
| 620 | /// does not necessarily apply to truncate instructions. e.g. on x86-64, |
| 621 | /// all instructions that define 32-bit values implicit zero-extend the |
| 622 | /// result out to 64 bits. |
| 623 | virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 624 | virtual bool isZExtFree(EVT VT1, EVT VT2) const; |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 625 | |
Evan Cheng | 8b944d3 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 626 | /// isNarrowingProfitable - Return true if it's profitable to narrow |
| 627 | /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow |
| 628 | /// from i32 to i8 but not from i32 to i16. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 629 | virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const; |
Evan Cheng | 8b944d3 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 630 | |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 631 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 632 | /// specified FP immediate natively. If false, the legalizer will |
| 633 | /// materialize the FP immediate as a load from a constant pool. |
Evan Cheng | a1eaa3c | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 634 | virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const; |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 635 | |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 636 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
| 637 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. |
Chris Lattner | 9189777 | 2006-10-18 18:26:48 +0000 | [diff] [blame] | 638 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask |
| 639 | /// values are assumed to be legal. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 640 | virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 641 | EVT VT) const; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 642 | |
| 643 | /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is |
| 644 | /// used by Targets can use this to indicate if there is a suitable |
| 645 | /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant |
| 646 | /// pool entry. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 647 | virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 648 | EVT VT) const; |
Evan Cheng | 6fd599f | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 649 | |
| 650 | /// ShouldShrinkFPConstant - If true, then instruction selection should |
| 651 | /// seek to shrink the FP constant of the specified type to a smaller type |
| 652 | /// in order to save space and / or reduce runtime. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 653 | virtual bool ShouldShrinkFPConstant(EVT VT) const { |
Evan Cheng | 6fd599f | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 654 | // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more |
| 655 | // expensive than a straight movsd. On the other hand, it's important to |
| 656 | // shrink long double fp constant since fldt is very slow. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 657 | return !X86ScalarSSEf64 || VT == MVT::f80; |
Evan Cheng | 6fd599f | 2008-03-05 01:30:59 +0000 | [diff] [blame] | 658 | } |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 659 | |
Dan Gohman | 419e4f9 | 2010-05-11 16:21:03 +0000 | [diff] [blame] | 660 | const X86Subtarget* getSubtarget() const { |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 661 | return Subtarget; |
Rafael Espindola | f1ba1ca | 2007-11-05 23:12:20 +0000 | [diff] [blame] | 662 | } |
| 663 | |
Chris Lattner | 3d66185 | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 664 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 665 | /// computed in an SSE register, not on the X87 floating point stack. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 666 | bool isScalarFPTypeInSSEReg(EVT VT) const { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 667 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 668 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
Chris Lattner | 3d66185 | 2008-01-18 06:52:41 +0000 | [diff] [blame] | 669 | } |
Dan Gohman | d9f3c48 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 670 | |
| 671 | /// createFastISel - This method returns a target specific FastISel object, |
| 672 | /// or null if the target does not support "fast" ISel. |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 673 | virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const; |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 674 | |
Bill Wendling | b4202b8 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 675 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 676 | virtual unsigned getFunctionAlignment(const Function *F) const; |
| 677 | |
Evan Cheng | 70017e4 | 2010-07-24 00:39:05 +0000 | [diff] [blame] | 678 | unsigned getRegPressureLimit(const TargetRegisterClass *RC, |
| 679 | MachineFunction &MF) const; |
| 680 | |
Eric Christopher | f7a0c7b | 2010-07-06 05:18:56 +0000 | [diff] [blame] | 681 | /// getStackCookieLocation - Return true if the target stores stack |
| 682 | /// protector cookies at a fixed offset in some non-standard address |
| 683 | /// space, and populates the address space and offset as |
| 684 | /// appropriate. |
| 685 | virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const; |
| 686 | |
Evan Cheng | dee8101 | 2010-07-26 21:50:05 +0000 | [diff] [blame] | 687 | protected: |
| 688 | std::pair<const TargetRegisterClass*, uint8_t> |
| 689 | findRepresentativeClass(EVT VT) const; |
| 690 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 691 | private: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 692 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 693 | /// make the right decision when generating code for different targets. |
| 694 | const X86Subtarget *Subtarget; |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 695 | const X86RegisterInfo *RegInfo; |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 696 | const TargetData *TD; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 697 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 698 | /// X86StackPtr - X86 physical register used as stack ptr. |
| 699 | unsigned X86StackPtr; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 700 | |
| 701 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 702 | /// floating point ops. |
| 703 | /// When SSE is available, use it for f32 operations. |
| 704 | /// When SSE2 is available, use it for f64 operations. |
| 705 | bool X86ScalarSSEf32; |
| 706 | bool X86ScalarSSEf64; |
Evan Cheng | 0d9e976 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 707 | |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 708 | /// LegalFPImmediates - A list of legal fp immediates. |
| 709 | std::vector<APFloat> LegalFPImmediates; |
| 710 | |
| 711 | /// addLegalFPImmediate - Indicate that this x86 target can instruction |
| 712 | /// select the specified FP immediate natively. |
| 713 | void addLegalFPImmediate(const APFloat& Imm) { |
| 714 | LegalFPImmediates.push_back(Imm); |
| 715 | } |
| 716 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 717 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 718 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 719 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 720 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 721 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 722 | SDValue LowerMemArgument(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 723 | CallingConv::ID CallConv, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 724 | const SmallVectorImpl<ISD::InputArg> &ArgInfo, |
| 725 | DebugLoc dl, SelectionDAG &DAG, |
| 726 | const CCValAssign &VA, MachineFrameInfo *MFI, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 727 | unsigned i) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 728 | SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg, |
| 729 | DebugLoc dl, SelectionDAG &DAG, |
| 730 | const CCValAssign &VA, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 731 | ISD::ArgFlagsTy Flags) const; |
Rafael Espindola | 1b5dcc3 | 2007-08-31 15:06:30 +0000 | [diff] [blame] | 732 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 733 | // Call lowering helpers. |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 734 | |
| 735 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 736 | /// for tail call optimization. Targets which want to do tail call |
| 737 | /// optimization should implement this function. |
Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 738 | bool IsEligibleForTailCallOptimization(SDValue Callee, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 739 | CallingConv::ID CalleeCC, |
| 740 | bool isVarArg, |
Evan Cheng | a375d47 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 741 | bool isCalleeStructRet, |
| 742 | bool isCallerStructRet, |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 743 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 744 | const SmallVectorImpl<SDValue> &OutVals, |
Evan Cheng | b171245 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 745 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 746 | SelectionDAG& DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 747 | bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 748 | SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr, |
| 749 | SDValue Chain, bool IsTailCall, bool Is64Bit, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 750 | int FPDiff, DebugLoc dl) const; |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 751 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 752 | unsigned GetAlignedArgumentStackSize(unsigned StackSize, |
| 753 | SelectionDAG &DAG) const; |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 754 | |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 755 | std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 756 | bool isSigned) const; |
Evan Cheng | c363094 | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 757 | |
| 758 | SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 759 | SelectionDAG &DAG) const; |
| 760 | SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const; |
| 761 | SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const; |
| 762 | SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const; |
| 763 | SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
| 764 | SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const; |
| 765 | SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
| 766 | SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const; |
| 767 | SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const; |
David Greene | 9158509 | 2011-01-26 15:38:49 +0000 | [diff] [blame] | 768 | SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const; |
David Greene | cfe33c4 | 2011-01-26 19:13:22 +0000 | [diff] [blame] | 769 | SDValue LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 770 | SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const; |
| 771 | SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 772 | SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
| 773 | int64_t Offset, SelectionDAG &DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 774 | SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; |
| 775 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; |
| 776 | SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const; |
| 777 | SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 778 | SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 779 | SelectionDAG &DAG) const; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 780 | SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 781 | SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
| 782 | SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const; |
| 783 | SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const; |
| 784 | SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const; |
| 785 | SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const; |
| 786 | SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const; |
| 787 | SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const; |
| 788 | SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const; |
| 789 | SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const; |
Evan Cheng | 5528e7b | 2010-04-21 01:47:12 +0000 | [diff] [blame] | 790 | SDValue LowerToBT(SDValue And, ISD::CondCode CC, |
| 791 | DebugLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 792 | SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const; |
| 793 | SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const; |
| 794 | SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const; |
| 795 | SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const; |
| 796 | SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const; |
| 797 | SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const; |
| 798 | SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const; |
| 799 | SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const; |
| 800 | SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const; |
| 801 | SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const; |
| 802 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
| 803 | SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; |
| 804 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; |
| 805 | SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const; |
| 806 | SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const; |
| 807 | SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) const; |
| 808 | SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const; |
| 809 | SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const; |
| 810 | SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const; |
| 811 | SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const; |
Nate Begeman | bdcb5af | 2010-07-27 22:37:06 +0000 | [diff] [blame] | 812 | SDValue LowerSHL(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 813 | SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const; |
Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 814 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 815 | SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const; |
| 816 | SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const; |
| 817 | SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const; |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 818 | SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const; |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 819 | |
Bruno Cardoso Lopes | bf8154a | 2010-08-21 01:32:18 +0000 | [diff] [blame] | 820 | // Utility functions to help LowerVECTOR_SHUFFLE |
| 821 | SDValue LowerVECTOR_SHUFFLEv8i16(SDValue Op, SelectionDAG &DAG) const; |
| 822 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 823 | virtual SDValue |
| 824 | LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 825 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 826 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 827 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 828 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 829 | virtual SDValue |
Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 830 | LowerCall(SDValue Chain, SDValue Callee, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 831 | CallingConv::ID CallConv, bool isVarArg, bool &isTailCall, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 832 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 833 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 834 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 835 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 836 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 837 | |
| 838 | virtual SDValue |
| 839 | LowerReturn(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 840 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 841 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 842 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 843 | DebugLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 844 | |
Evan Cheng | 3d2125c | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 845 | virtual bool isUsedByReturnOnly(SDNode *N) const; |
| 846 | |
Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 847 | virtual bool |
| 848 | CanLowerReturn(CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 849 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c9af33c | 2010-07-06 22:19:37 +0000 | [diff] [blame] | 850 | LLVMContext &Context) const; |
Kenneth Uildriks | b4997ae | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 851 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 852 | void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 853 | SelectionDAG &DAG, unsigned NewOp) const; |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 854 | |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 855 | /// Utility function to emit string processing sse4.2 instructions |
| 856 | /// that return in xmm0. |
Evan Cheng | 431f775 | 2009-09-19 10:09:15 +0000 | [diff] [blame] | 857 | /// This takes the instruction to expand, the associated machine basic |
| 858 | /// block, the number of args, and whether or not the second arg is |
| 859 | /// in memory or not. |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 860 | MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB, |
Mon P Wang | 20adc9d | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 861 | unsigned argNum, bool inMem) const; |
Eric Christopher | b120ab4 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 862 | |
Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 863 | /// Utility functions to emit monitor and mwait instructions. These |
| 864 | /// need to make sure that the arguments to the intrinsic are in the |
| 865 | /// correct registers. |
Eric Christopher | 82be220 | 2010-11-30 08:10:28 +0000 | [diff] [blame] | 866 | MachineBasicBlock *EmitMonitor(MachineInstr *MI, |
| 867 | MachineBasicBlock *BB) const; |
Eric Christopher | 228232b | 2010-11-30 07:20:12 +0000 | [diff] [blame] | 868 | MachineBasicBlock *EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const; |
| 869 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 870 | /// Utility function to emit atomic bitwise operations (and, or, xor). |
Evan Cheng | 431f775 | 2009-09-19 10:09:15 +0000 | [diff] [blame] | 871 | /// It takes the bitwise instruction to expand, the associated machine basic |
| 872 | /// block, and the associated X86 opcodes for reg/reg and reg/imm. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 873 | MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter( |
| 874 | MachineInstr *BInstr, |
| 875 | MachineBasicBlock *BB, |
| 876 | unsigned regOpc, |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 877 | unsigned immOpc, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 878 | unsigned loadOpc, |
| 879 | unsigned cxchgOpc, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 880 | unsigned notOpc, |
| 881 | unsigned EAXreg, |
| 882 | TargetRegisterClass *RC, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 883 | bool invSrc = false) const; |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 884 | |
| 885 | MachineBasicBlock *EmitAtomicBit6432WithCustomInserter( |
| 886 | MachineInstr *BInstr, |
| 887 | MachineBasicBlock *BB, |
| 888 | unsigned regOpcL, |
| 889 | unsigned regOpcH, |
| 890 | unsigned immOpcL, |
| 891 | unsigned immOpcH, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 892 | bool invSrc = false) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 893 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 894 | /// Utility function to emit atomic min and max. It takes the min/max |
Bill Wendling | bddc442 | 2009-03-26 01:46:56 +0000 | [diff] [blame] | 895 | /// instruction to expand, the associated basic block, and the associated |
| 896 | /// cmov opcode for moving the min or max value. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 897 | MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr, |
| 898 | MachineBasicBlock *BB, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 899 | unsigned cmovOpc) const; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 900 | |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 901 | // Utility function to emit the low-level va_arg code for X86-64. |
| 902 | MachineBasicBlock *EmitVAARG64WithCustomInserter( |
| 903 | MachineInstr *MI, |
| 904 | MachineBasicBlock *MBB) const; |
| 905 | |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 906 | /// Utility function to emit the xmm reg save portion of va_start. |
| 907 | MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter( |
| 908 | MachineInstr *BInstr, |
| 909 | MachineBasicBlock *BB) const; |
| 910 | |
Chris Lattner | 5260097 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 911 | MachineBasicBlock *EmitLoweredSelect(MachineInstr *I, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 912 | MachineBasicBlock *BB) const; |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 913 | |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 914 | MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 915 | MachineBasicBlock *BB) const; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 916 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 917 | MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI, |
| 918 | MachineBasicBlock *BB) const; |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 919 | |
Rafael Espindola | 5bf7c53 | 2010-11-27 20:43:02 +0000 | [diff] [blame] | 920 | MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI, |
| 921 | MachineBasicBlock *BB) const; |
| 922 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 923 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 924 | /// equivalent, for use with the given x86 condition code. |
Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 925 | SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 926 | |
| 927 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 928 | /// equivalent, for use with the given x86 condition code. |
Evan Cheng | 552f09a | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 929 | SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 930 | SelectionDAG &DAG) const; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 931 | }; |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 932 | |
| 933 | namespace X86 { |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 934 | FastISel *createFastISel(FunctionLoweringInfo &funcInfo); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 935 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 936 | } |
| 937 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 938 | #endif // X86ISELLOWERING_H |