blob: 1d12b4fa4f99088bafdee23e28281ce75a83e872 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach837c28a2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000029#include "llvm/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000031#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000032#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Micah Villmow3574eca2012-10-08 16:38:25 +000045#include "llvm/DataLayout.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Chris Lattner97f06932009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000050#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000051#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053using namespace llvm;
54
Chris Lattner95b2c7d2006-12-19 22:59:26 +000055namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000056
57 // Per section and per symbol attributes are not supported.
58 // To implement them we would need the ability to delay this emission
59 // until the assembly file is fully parsed/generated as only then do we
60 // know the symbol and section numbers.
61 class AttributeEmitter {
62 public:
63 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
64 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000065 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000066 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000067 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000068 };
69
70 class AsmAttributeEmitter : public AttributeEmitter {
71 MCStreamer &Streamer;
72
73 public:
74 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
75 void MaybeSwitchVendor(StringRef Vendor) { }
76
77 void EmitAttribute(unsigned Attribute, unsigned Value) {
78 Streamer.EmitRawText("\t.eabi_attribute " +
79 Twine(Attribute) + ", " + Twine(Value));
80 }
81
Jason W Kimf009a962011-02-07 00:49:53 +000082 void EmitTextAttribute(unsigned Attribute, StringRef String) {
83 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000084 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000085 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000086 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000087 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000088 /* GAS requires .fpu to be emitted regardless of EABI attribute */
89 case ARMBuildAttrs::Advanced_SIMD_arch:
90 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000091 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000092 break;
Jason W Kimf009a962011-02-07 00:49:53 +000093 }
94 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000095 void Finish() { }
96 };
97
98 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +000099 // This structure holds all attributes, accounting for
100 // their string/numeric value, so we can later emmit them
101 // in declaration order, keeping all in the same vector
102 struct AttributeItemType {
103 enum {
104 HiddenAttribute = 0,
105 NumericAttribute,
106 TextAttribute
107 } Type;
108 unsigned Tag;
109 unsigned IntValue;
110 StringRef StringValue;
111 } AttributeItem;
112
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000113 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000114 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000115 SmallVector<AttributeItemType, 64> Contents;
116
117 // Account for the ULEB/String size of each item,
118 // not just the number of items
119 size_t ContentsSize;
120 // FIXME: this should be in a more generic place, but
121 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
122 size_t getULEBSize(int Value) {
123 size_t Size = 0;
124 do {
125 Value >>= 7;
126 Size += sizeof(int8_t); // Is this really necessary?
127 } while (Value);
128 return Size;
129 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000130
131 public:
132 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000133 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000134
135 void MaybeSwitchVendor(StringRef Vendor) {
136 assert(!Vendor.empty() && "Vendor cannot be empty.");
137
138 if (CurrentVendor.empty())
139 CurrentVendor = Vendor;
140 else if (CurrentVendor == Vendor)
141 return;
142 else
143 Finish();
144
145 CurrentVendor = Vendor;
146
Rafael Espindola33363842010-10-25 22:26:55 +0000147 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000148 }
149
150 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000151 AttributeItemType attr = {
152 AttributeItemType::NumericAttribute,
153 Attribute,
154 Value,
155 StringRef("")
156 };
157 ContentsSize += getULEBSize(Attribute);
158 ContentsSize += getULEBSize(Value);
159 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000160 }
161
Jason W Kimf009a962011-02-07 00:49:53 +0000162 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000163 AttributeItemType attr = {
164 AttributeItemType::TextAttribute,
165 Attribute,
166 0,
167 String
168 };
169 ContentsSize += getULEBSize(Attribute);
170 // String + \0
171 ContentsSize += String.size()+1;
172
173 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000174 }
175
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000176 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000177 // Vendor size + Vendor name + '\0'
178 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Tag + Tag Size
181 const size_t TagHeaderSize = 1 + 4;
182
183 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
184 Streamer.EmitBytes(CurrentVendor, 0);
185 Streamer.EmitIntValue(0, 1); // '\0'
186
187 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
188 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000189
Renato Golin719927a2011-08-09 09:50:10 +0000190 // Size should have been accounted for already, now
191 // emit each field as its type (ULEB or String)
192 for (unsigned int i=0; i<Contents.size(); ++i) {
193 AttributeItemType item = Contents[i];
194 Streamer.EmitULEB128IntValue(item.Tag, 0);
195 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000196 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000197 case AttributeItemType::NumericAttribute:
198 Streamer.EmitULEB128IntValue(item.IntValue, 0);
199 break;
200 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000201 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000202 Streamer.EmitIntValue(0, 1); // '\0'
203 break;
Renato Golin719927a2011-08-09 09:50:10 +0000204 }
205 }
Rafael Espindola33363842010-10-25 22:26:55 +0000206
207 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000208 }
209 };
210
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000211} // end of anonymous namespace
212
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000213MachineLocation ARMAsmPrinter::
214getDebugValueLocation(const MachineInstr *MI) const {
215 MachineLocation Location;
216 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
217 // Frame address. Currently handles register +- offset only.
218 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
219 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
220 else {
221 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
222 }
223 return Location;
224}
225
Devang Patel27f5acb2011-04-21 22:48:26 +0000226/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000227void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000228 const TargetRegisterInfo *RI = TM.getRegisterInfo();
229 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000230 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000231 else {
232 unsigned Reg = MLoc.getReg();
233 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000234 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000235 // S registers are described as bit-pieces of a register
236 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
237 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000238
Devang Patel27f5acb2011-04-21 22:48:26 +0000239 unsigned SReg = Reg - ARM::S0;
240 bool odd = SReg & 0x1;
241 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000242
243 OutStreamer.AddComment("DW_OP_regx for S register");
244 EmitInt8(dwarf::DW_OP_regx);
245
246 OutStreamer.AddComment(Twine(SReg));
247 EmitULEB128(Rx);
248
249 if (odd) {
250 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
251 EmitInt8(dwarf::DW_OP_bit_piece);
252 EmitULEB128(32);
253 EmitULEB128(32);
254 } else {
255 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
256 EmitInt8(dwarf::DW_OP_bit_piece);
257 EmitULEB128(32);
258 EmitULEB128(0);
259 }
Devang Patel71f3f112011-04-21 23:22:35 +0000260 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000261 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000262 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000263 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
264 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000265
266 unsigned QReg = Reg - ARM::Q0;
267 unsigned D1 = 256 + 2 * QReg;
268 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000269
Devang Patel71f3f112011-04-21 23:22:35 +0000270 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
271 EmitInt8(dwarf::DW_OP_regx);
272 EmitULEB128(D1);
273 OutStreamer.AddComment("DW_OP_piece 8");
274 EmitInt8(dwarf::DW_OP_piece);
275 EmitULEB128(8);
276
277 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
278 EmitInt8(dwarf::DW_OP_regx);
279 EmitULEB128(D2);
280 OutStreamer.AddComment("DW_OP_piece 8");
281 EmitInt8(dwarf::DW_OP_piece);
282 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000283 }
284 }
285}
286
Jim Grosbach3e965312012-05-18 19:12:01 +0000287void ARMAsmPrinter::EmitFunctionBodyEnd() {
288 // Make sure to terminate any constant pools that were at the end
289 // of the function.
290 if (!InConstantPool)
291 return;
292 InConstantPool = false;
293 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
294}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000295
Jim Grosbach3e965312012-05-18 19:12:01 +0000296void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000297 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000298 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000299 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000300 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000301
Chris Lattner953ebb72010-01-27 23:58:11 +0000302 OutStreamer.EmitLabel(CurrentFnSym);
303}
304
James Molloy34982572012-01-26 09:25:43 +0000305void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000306 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy34982572012-01-26 09:25:43 +0000307 assert(Size && "C++ constructor pointer had zero size!");
308
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000309 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000310 assert(GV && "C++ constructor pointer was not a GlobalValue!");
311
312 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
313 (Subtarget->isTargetDarwin()
314 ? MCSymbolRefExpr::VK_None
315 : MCSymbolRefExpr::VK_ARM_TARGET1),
316 OutContext);
317
318 OutStreamer.EmitValue(E, Size);
319}
320
Jim Grosbach2317e402010-09-30 01:57:53 +0000321/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000322/// method to print assembly for each instruction.
323///
324bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000325 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000326 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000327
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000328 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000329}
330
Evan Cheng055b0312009-06-29 07:51:04 +0000331void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000332 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000333 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000334 unsigned TF = MO.getTargetFlags();
335
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000336 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000337 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000338 case MachineOperand::MO_Register: {
339 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000340 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000341 assert(!MO.getSubReg() && "Subregs should be eliminated!");
342 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000343 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000344 }
Evan Chenga8e29892007-01-19 07:51:42 +0000345 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000346 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000347 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000348 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000349 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000350 O << ":lower16:";
351 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000352 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000353 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000354 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000355 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000356 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000357 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000358 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000359 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000360 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000361 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000362 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
363 (TF & ARMII::MO_LO16))
364 O << ":lower16:";
365 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
366 (TF & ARMII::MO_HI16))
367 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000368 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000369
Chris Lattner0c08d092010-04-03 22:28:33 +0000370 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000371 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000372 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000373 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000374 }
Evan Chenga8e29892007-01-19 07:51:42 +0000375 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000376 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000377 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000378 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000379 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000380 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000381 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000382 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000383 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000384 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000385 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000386 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000387 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000388}
389
Evan Cheng055b0312009-06-29 07:51:04 +0000390//===--------------------------------------------------------------------===//
391
Chris Lattner0890cf12010-01-25 19:51:38 +0000392MCSymbol *ARMAsmPrinter::
Chris Lattner0890cf12010-01-25 19:51:38 +0000393GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
394 SmallString<60> Name;
395 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000396 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000397 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000398}
399
Jim Grosbach433a5782010-09-24 20:47:58 +0000400
401MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
402 SmallString<60> Name;
403 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
404 << getFunctionNumber();
405 return OutContext.GetOrCreateSymbol(Name.str());
406}
407
Evan Cheng055b0312009-06-29 07:51:04 +0000408bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000409 unsigned AsmVariant, const char *ExtraCode,
410 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000411 // Does this asm operand have a single letter operand modifier?
412 if (ExtraCode && ExtraCode[0]) {
413 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000414
Evan Chenga8e29892007-01-19 07:51:42 +0000415 switch (ExtraCode[0]) {
Jack Carter0518fca2012-06-26 13:49:27 +0000416 default:
417 // See if this is a generic print operand
418 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000419 case 'a': // Print as a memory address.
420 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000421 O << "["
422 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
423 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000424 return false;
425 }
426 // Fallthrough
427 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000428 if (!MI->getOperand(OpNum).isImm())
429 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000430 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000431 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000432 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000433 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000434 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000435 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000436 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher0628d382011-05-24 22:10:34 +0000437 if (MI->getOperand(OpNum).isReg()) {
438 unsigned Reg = MI->getOperand(OpNum).getReg();
439 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen4c91bda2012-05-30 23:00:43 +0000440 // Find the 'd' register that has this 's' register as a sub-register,
441 // and determine the lane number.
442 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
443 if (!ARM::DPRRegClass.contains(*SR))
444 continue;
445 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
446 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
447 return false;
448 }
Eric Christopher0628d382011-05-24 22:10:34 +0000449 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000450 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000451 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000452 if (!MI->getOperand(OpNum).isImm())
453 return true;
454 O << ~(MI->getOperand(OpNum).getImm());
455 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000456 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000457 if (!MI->getOperand(OpNum).isImm())
458 return true;
459 O << (MI->getOperand(OpNum).getImm() & 0xffff);
460 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000461 case 'M': { // A register range suitable for LDM/STM.
462 if (!MI->getOperand(OpNum).isReg())
463 return true;
464 const MachineOperand &MO = MI->getOperand(OpNum);
465 unsigned RegBegin = MO.getReg();
466 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
467 // already got the operands in registers that are operands to the
468 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000469
Eric Christopher3c14f242011-05-28 01:40:44 +0000470 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000471
Eric Christopher3c14f242011-05-28 01:40:44 +0000472 // FIXME: The register allocator not only may not have given us the
473 // registers in sequence, but may not be in ascending registers. This
474 // will require changes in the register allocator that'll need to be
475 // propagated down here if the operands change.
476 unsigned RegOps = OpNum + 1;
477 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000478 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000479 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
480 RegOps++;
481 }
482
483 O << "}";
484
485 return false;
486 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000487 case 'R': // The most significant register of a pair.
488 case 'Q': { // The least significant register of a pair.
489 if (OpNum == 0)
490 return true;
491 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
492 if (!FlagsOP.isImm())
493 return true;
494 unsigned Flags = FlagsOP.getImm();
495 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
496 if (NumVals != 2)
497 return true;
498 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
499 if (RegOp >= MI->getNumOperands())
500 return true;
501 const MachineOperand &MO = MI->getOperand(RegOp);
502 if (!MO.isReg())
503 return true;
504 unsigned Reg = MO.getReg();
505 O << ARMInstPrinter::getRegisterName(Reg);
506 return false;
507 }
508
Eric Christopherfef50062011-05-24 22:27:43 +0000509 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000510 case 'f': { // The high doubleword register of a NEON quad register.
511 if (!MI->getOperand(OpNum).isReg())
512 return true;
513 unsigned Reg = MI->getOperand(OpNum).getReg();
514 if (!ARM::QPRRegClass.contains(Reg))
515 return true;
516 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
517 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
518 ARM::dsub_0 : ARM::dsub_1);
519 O << ARMInstPrinter::getRegisterName(SubReg);
520 return false;
521 }
522
Eric Christopher001d2192012-08-13 18:18:52 +0000523 // This modifier is not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000524 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilsond984eb62010-05-27 20:23:42 +0000525 return true;
Eric Christopher6eef0e22012-08-14 23:32:15 +0000526 case 'H': { // The highest-numbered register of a pair.
Eric Christopher001d2192012-08-13 18:18:52 +0000527 const MachineOperand &MO = MI->getOperand(OpNum);
528 if (!MO.isReg())
529 return true;
530 const TargetRegisterClass &RC = ARM::GPRRegClass;
531 const MachineFunction &MF = *MI->getParent()->getParent();
532 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
533
534 unsigned RegIdx = TRI->getEncodingValue(MO.getReg());
535 RegIdx |= 1; //The odd register is also the higher-numbered one of a pair.
536
537 unsigned Reg = RC.getRegister(RegIdx);
538 O << ARMInstPrinter::getRegisterName(Reg);
539 return false;
Evan Cheng84f60b72010-05-27 22:08:38 +0000540 }
Eric Christopher6eef0e22012-08-14 23:32:15 +0000541 }
Evan Chenga8e29892007-01-19 07:51:42 +0000542 }
Jim Grosbache9952212009-09-04 01:38:51 +0000543
Chris Lattner35c33bd2010-04-04 04:47:45 +0000544 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000545 return false;
546}
547
Bob Wilson224c2442009-05-19 05:53:42 +0000548bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000549 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000550 const char *ExtraCode,
551 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000552 // Does this asm operand have a single letter operand modifier?
553 if (ExtraCode && ExtraCode[0]) {
554 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000555
Eric Christopher8f894632011-05-25 20:51:58 +0000556 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000557 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000558 default: return true; // Unknown modifier.
559 case 'm': // The base register of a memory operand.
560 if (!MI->getOperand(OpNum).isReg())
561 return true;
562 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
563 return false;
564 }
565 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000566
Bob Wilson765cc0b2009-10-13 20:50:28 +0000567 const MachineOperand &MO = MI->getOperand(OpNum);
568 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000569 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000570 return false;
571}
572
Bob Wilson812209a2009-09-30 22:06:26 +0000573void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000574 if (Subtarget->isTargetDarwin()) {
575 Reloc::Model RelocM = TM.getRelocationModel();
576 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
577 // Declare all the text sections up front (before the DWARF sections
578 // emitted by AsmPrinter::doInitialization) so the assembler will keep
579 // them together at the beginning of the object file. This helps
580 // avoid out-of-range branches that are due a fundamental limitation of
581 // the way symbol offsets are encoded with the current Darwin ARM
582 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000583 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000584 static_cast<const TargetLoweringObjectFileMachO &>(
585 getObjFileLowering());
Jim Grosbach837c28a2012-10-04 21:33:24 +0000586
587 // Collect the set of sections our functions will go into.
588 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
589 SmallPtrSet<const MCSection *, 8> > TextSections;
590 // Default text section comes first.
591 TextSections.insert(TLOFMacho.getTextSection());
592 // Now any user defined text sections from function attributes.
593 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
594 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
595 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
596 // Now the coalescable sections.
597 TextSections.insert(TLOFMacho.getTextCoalSection());
598 TextSections.insert(TLOFMacho.getConstTextCoalSection());
599
600 // Emit the sections in the .s file header to fix the order.
601 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
602 OutStreamer.SwitchSection(TextSections[i]);
603
Bob Wilson29e06692009-09-30 22:25:37 +0000604 if (RelocM == Reloc::DynamicNoPIC) {
605 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000606 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
607 MCSectionMachO::S_SYMBOL_STUBS,
608 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000609 OutStreamer.SwitchSection(sect);
610 } else {
611 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000612 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
613 MCSectionMachO::S_SYMBOL_STUBS,
614 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000615 OutStreamer.SwitchSection(sect);
616 }
Bob Wilson63db5942010-07-30 19:55:47 +0000617 const MCSection *StaticInitSect =
618 OutContext.getMachOSection("__TEXT", "__StaticInit",
619 MCSectionMachO::S_REGULAR |
620 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
621 SectionKind::getText());
622 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000623 }
624 }
625
Jim Grosbache5165492009-11-09 00:11:35 +0000626 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000627 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000628
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000629 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000630 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000631 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000632}
633
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000634
Chris Lattner4a071d62009-10-19 17:59:19 +0000635void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000636 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000637 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000638 const TargetLoweringObjectFileMachO &TLOFMacho =
639 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000640 MachineModuleInfoMachO &MMIMacho =
641 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000642
Evan Chenga8e29892007-01-19 07:51:42 +0000643 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000644 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000645
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000646 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000647 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000648 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000649 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000650 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000651 // L_foo$stub:
652 OutStreamer.EmitLabel(Stubs[i].first);
653 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000654 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
655 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000656
Bill Wendling52a50e52010-03-11 01:18:13 +0000657 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000658 // External to current translation unit.
659 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
660 else
661 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000662 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000663 // When we place the LSDA into the TEXT section, the type info
664 // pointers need to be indirect and pc-rel. We accomplish this by
665 // using NLPs; however, sometimes the types are local to the file.
666 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000667 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
668 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000669 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000670 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000671
672 Stubs.clear();
673 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000674 }
675
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000676 Stubs = MMIMacho.GetHiddenGVStubList();
677 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000678 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000679 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000680 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
681 // L_foo$stub:
682 OutStreamer.EmitLabel(Stubs[i].first);
683 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000684 OutStreamer.EmitValue(MCSymbolRefExpr::
685 Create(Stubs[i].second.getPointer(),
686 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000687 4/*size*/, 0/*addrspace*/);
688 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000689
690 Stubs.clear();
691 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000692 }
693
Evan Chenga8e29892007-01-19 07:51:42 +0000694 // Funny Darwin hack: This flag tells the linker that no global symbols
695 // contain code that falls through to other global symbols (e.g. the obvious
696 // implementation of multiple entry points). If this doesn't occur, the
697 // linker can safely perform dead code stripping. Since LLVM never
698 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000699 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000700 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000701}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000702
Chris Lattner97f06932009-10-19 20:20:46 +0000703//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000704// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
705// FIXME:
706// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000707// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000708// Instead of subclassing the MCELFStreamer, we do the work here.
709
710void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000711
Jason W Kim17b443d2010-10-11 23:01:44 +0000712 emitARMAttributeSection();
713
Renato Golin728ff0d2011-02-28 22:04:27 +0000714 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
715 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000716 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000717 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000718 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000719 emitFPU = true;
720 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000721 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
722 AttrEmitter = new ObjectAttributeEmitter(O);
723 }
724
725 AttrEmitter->MaybeSwitchVendor("aeabi");
726
Jason W Kimdef9ac42010-10-06 22:36:46 +0000727 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000728
729 if (CPUString == "cortex-a8" ||
730 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000731 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000732 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
733 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
734 ARMBuildAttrs::ApplicationProfile);
735 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
736 ARMBuildAttrs::Allowed);
737 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
738 ARMBuildAttrs::AllowThumb32);
739 // Fixme: figure out when this is emitted.
740 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
741 // ARMBuildAttrs::AllowWMMXv1);
742 //
743
744 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000745 } else if (CPUString == "xscale") {
746 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
748 ARMBuildAttrs::Allowed);
749 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
750 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000751 } else if (CPUString == "generic") {
Amara Emerson19a1fcf2012-11-07 18:01:03 +0000752 // For a generic CPU, we assume a standard v7a architecture in Subtarget.
753 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
754 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
755 ARMBuildAttrs::ApplicationProfile);
Jason W Kimf009a962011-02-07 00:49:53 +0000756 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
757 ARMBuildAttrs::Allowed);
758 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
Amara Emerson19a1fcf2012-11-07 18:01:03 +0000759 ARMBuildAttrs::AllowThumb32);
760 } else if (Subtarget->hasV7Ops()) {
761 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
762 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
763 ARMBuildAttrs::AllowThumb32);
764 } else if (Subtarget->hasV6T2Ops())
765 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6T2);
766 else if (Subtarget->hasV6Ops())
767 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6);
768 else if (Subtarget->hasV5TEOps())
769 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TE);
770 else if (Subtarget->hasV5TOps())
771 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5T);
772 else if (Subtarget->hasV4TOps())
773 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
774 else
775 llvm_unreachable("No target ARM architecture detected.");
Jason W Kimdef9ac42010-10-06 22:36:46 +0000776
Renato Goline89a0532011-03-02 21:20:09 +0000777 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000778 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000779 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000780 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000781 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
782 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000783 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000784 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000785 /* If emitted for NEON, omit from VFP below, since you can have both
786 * NEON and VFP in build attributes but only one .fpu */
787 emitFPU = false;
788 }
789
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000790 /* VFPv4 + .fpu */
791 if (Subtarget->hasVFP4()) {
792 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
793 ARMBuildAttrs::AllowFPv4A);
794 if (emitFPU)
795 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
796
Renato Golin728ff0d2011-02-28 22:04:27 +0000797 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000798 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000799 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
800 ARMBuildAttrs::AllowFPv3A);
801 if (emitFPU)
802 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
803
804 /* VFPv2 + .fpu */
805 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000806 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
807 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000808 if (emitFPU)
809 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
810 }
811
812 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000813 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000814 if (Subtarget->hasNEON()) {
815 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
816 ARMBuildAttrs::Allowed);
817 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000818
819 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000820 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000821 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
822 ARMBuildAttrs::Allowed);
823 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
824 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000825 }
826
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000827 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000828 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
829 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000830 else
Jason W Kimf009a962011-02-07 00:49:53 +0000831 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
832 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000833
Jason W Kimf009a962011-02-07 00:49:53 +0000834 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000835 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000836 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
837 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000838
839 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000840 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000841 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
842 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000843 }
844 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000845
Jason W Kimf009a962011-02-07 00:49:53 +0000846 if (Subtarget->hasDivide())
847 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000848
849 AttrEmitter->Finish();
850 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000851}
852
Jason W Kim17b443d2010-10-11 23:01:44 +0000853void ARMAsmPrinter::emitARMAttributeSection() {
854 // <format-version>
855 // [ <section-length> "vendor-name"
856 // [ <file-tag> <size> <attribute>*
857 // | <section-tag> <size> <section-number>* 0 <attribute>*
858 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
859 // ]+
860 // ]*
861
862 if (OutStreamer.hasRawTextSupport())
863 return;
864
865 const ARMElfTargetObjectFile &TLOFELF =
866 static_cast<const ARMElfTargetObjectFile &>
867 (getObjFileLowering());
868
869 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000870
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000871 // Format version
872 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000873}
874
Jason W Kimdef9ac42010-10-06 22:36:46 +0000875//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000876
Jim Grosbach988ce092010-09-18 00:05:05 +0000877static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
878 unsigned LabelId, MCContext &Ctx) {
879
880 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
881 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
882 return Label;
883}
884
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000885static MCSymbolRefExpr::VariantKind
886getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
887 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000888 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
889 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
890 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
891 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
892 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
893 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
894 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000895 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000896}
897
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000898MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
899 bool isIndirect = Subtarget->isTargetDarwin() &&
900 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
901 if (!isIndirect)
902 return Mang->getSymbol(GV);
903
904 // FIXME: Remove this when Darwin transition to @GOT like syntax.
905 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
906 MachineModuleInfoMachO &MMIMachO =
907 MMI->getObjFileInfo<MachineModuleInfoMachO>();
908 MachineModuleInfoImpl::StubValueTy &StubSym =
909 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
910 MMIMachO.getGVStubEntry(MCSym);
911 if (StubSym.getPointer() == 0)
912 StubSym = MachineModuleInfoImpl::
913 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
914 return MCSym;
915}
916
Jim Grosbach5df08d82010-11-09 18:45:04 +0000917void ARMAsmPrinter::
918EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000919 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000920
921 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000922
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000923 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000924 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000925 SmallString<128> Str;
926 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000927 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000928 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000929 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000930 const BlockAddress *BA =
931 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
932 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000933 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000934 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000935 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000936 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000937 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000938 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000939 } else {
940 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000941 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
942 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000943 }
944
945 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000946 const MCExpr *Expr =
947 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
948 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000949
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000950 if (ACPV->getPCAdjustment()) {
951 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
952 getFunctionNumber(),
953 ACPV->getLabelId(),
954 OutContext);
955 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
956 PCRelExpr =
957 MCBinaryExpr::CreateAdd(PCRelExpr,
958 MCConstantExpr::Create(ACPV->getPCAdjustment(),
959 OutContext),
960 OutContext);
961 if (ACPV->mustAddCurrentAddress()) {
962 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
963 // label, so just emit a local label end reference that instead.
964 MCSymbol *DotSym = OutContext.CreateTempSymbol();
965 OutStreamer.EmitLabel(DotSym);
966 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
967 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000968 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000969 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000970 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000971 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000972}
973
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000974void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
975 unsigned Opcode = MI->getOpcode();
976 int OpNum = 1;
977 if (Opcode == ARM::BR_JTadd)
978 OpNum = 2;
979 else if (Opcode == ARM::BR_JTm)
980 OpNum = 3;
981
982 const MachineOperand &MO1 = MI->getOperand(OpNum);
983 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
984 unsigned JTI = MO1.getIndex();
985
986 // Emit a label for the jump table.
987 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
988 OutStreamer.EmitLabel(JTISymbol);
989
Jim Grosbach3e965312012-05-18 19:12:01 +0000990 // Mark the jump table as data-in-code.
991 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
992
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000993 // Emit each entry of the table.
994 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
995 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
996 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
997
998 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
999 MachineBasicBlock *MBB = JTBBs[i];
1000 // Construct an MCExpr for the entry. We want a value of the form:
1001 // (BasicBlockAddr - TableBeginAddr)
1002 //
1003 // For example, a table with entries jumping to basic blocks BB0 and BB1
1004 // would look like:
1005 // LJTI_0_0:
1006 // .word (LBB0 - LJTI_0_0)
1007 // .word (LBB1 - LJTI_0_0)
1008 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1009
1010 if (TM.getRelocationModel() == Reloc::PIC_)
1011 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1012 OutContext),
1013 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +00001014 // If we're generating a table of Thumb addresses in static relocation
1015 // model, we need to add one to keep interworking correctly.
1016 else if (AFI->isThumbFunction())
1017 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1018 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001019 OutStreamer.EmitValue(Expr, 4);
1020 }
Jim Grosbach3e965312012-05-18 19:12:01 +00001021 // Mark the end of jump table data-in-code region.
1022 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001023}
1024
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001025void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1026 unsigned Opcode = MI->getOpcode();
1027 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1028 const MachineOperand &MO1 = MI->getOperand(OpNum);
1029 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1030 unsigned JTI = MO1.getIndex();
1031
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001032 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1033 OutStreamer.EmitLabel(JTISymbol);
1034
1035 // Emit each entry of the table.
1036 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1037 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1038 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001039 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +00001040 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001041 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001042 // Mark the jump table as data-in-code.
1043 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1044 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001045 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001046 // Mark the jump table as data-in-code.
1047 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1048 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001049
1050 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1051 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001052 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1053 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001054 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001055 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001056 MCInst BrInst;
1057 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001058 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001059 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1060 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001061 OutStreamer.EmitInstruction(BrInst);
1062 continue;
1063 }
1064 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001065 // MCExpr for the entry. We want a value of the form:
1066 // (BasicBlockAddr - TableBeginAddr) / 2
1067 //
1068 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1069 // would look like:
1070 // LJTI_0_0:
1071 // .byte (LBB0 - LJTI_0_0) / 2
1072 // .byte (LBB1 - LJTI_0_0) / 2
1073 const MCExpr *Expr =
1074 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1075 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1076 OutContext);
1077 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1078 OutContext);
1079 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001080 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001081 // Mark the end of jump table data-in-code region. 32-bit offsets use
1082 // actual branch instructions here, so we don't mark those as a data-region
1083 // at all.
1084 if (OffsetWidth != 4)
1085 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001086}
1087
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001088void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1089 raw_ostream &OS) {
1090 unsigned NOps = MI->getNumOperands();
1091 assert(NOps==4);
1092 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1093 // cast away const; DIetc do not take const operands for some reason.
1094 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1095 OS << V.getName();
1096 OS << " <- ";
1097 // Frame address. Currently handles register +- offset only.
1098 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1099 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1100 OS << ']';
1101 OS << "+";
1102 printOperand(MI, NOps-2, OS);
1103}
1104
Jim Grosbach40edf732010-12-14 21:10:47 +00001105static void populateADROperands(MCInst &Inst, unsigned Dest,
1106 const MCSymbol *Label,
1107 unsigned pred, unsigned ccreg,
1108 MCContext &Ctx) {
1109 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1110 Inst.addOperand(MCOperand::CreateReg(Dest));
1111 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1112 // Add predicate operands.
1113 Inst.addOperand(MCOperand::CreateImm(pred));
1114 Inst.addOperand(MCOperand::CreateReg(ccreg));
1115}
1116
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001117void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1118 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1119 "Only instruction which are involved into frame setup code are allowed");
1120
1121 const MachineFunction &MF = *MI->getParent()->getParent();
1122 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001123 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001124
1125 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001126 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001127 unsigned SrcReg, DstReg;
1128
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001129 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1130 // Two special cases:
1131 // 1) tPUSH does not have src/dst regs.
1132 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1133 // load. Yes, this is pretty fragile, but for now I don't see better
1134 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001135 SrcReg = DstReg = ARM::SP;
1136 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001137 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001138 DstReg = MI->getOperand(0).getReg();
1139 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001140
1141 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001142 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001143 // Register saves.
1144 assert(DstReg == ARM::SP &&
1145 "Only stack pointer as a destination reg is supported");
1146
1147 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001148 // Skip src & dst reg, and pred ops.
1149 unsigned StartOp = 2 + 2;
1150 // Use all the operands.
1151 unsigned NumOffset = 0;
1152
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001153 switch (Opc) {
1154 default:
1155 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001156 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001157 case ARM::tPUSH:
1158 // Special case here: no src & dst reg, but two extra imp ops.
1159 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001160 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001161 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001162 case ARM::VSTMDDB_UPD:
1163 assert(SrcReg == ARM::SP &&
1164 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001165 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovad62e922012-08-04 13:25:58 +00001166 i != NumOps; ++i) {
1167 const MachineOperand &MO = MI->getOperand(i);
1168 // Actually, there should never be any impdef stuff here. Skip it
1169 // temporary to workaround PR11902.
1170 if (MO.isImplicit())
1171 continue;
1172 RegList.push_back(MO.getReg());
1173 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001174 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001175 case ARM::STR_PRE_IMM:
1176 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001177 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001178 assert(MI->getOperand(2).getReg() == ARM::SP &&
1179 "Only stack pointer as a source reg is supported");
1180 RegList.push_back(SrcReg);
1181 break;
1182 }
1183 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1184 } else {
1185 // Changes of stack / frame pointer.
1186 if (SrcReg == ARM::SP) {
1187 int64_t Offset = 0;
1188 switch (Opc) {
1189 default:
1190 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001191 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001192 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001193 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001194 Offset = 0;
1195 break;
1196 case ARM::ADDri:
1197 Offset = -MI->getOperand(2).getImm();
1198 break;
1199 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001200 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001201 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001202 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001203 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001204 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001205 break;
1206 case ARM::tADDspi:
1207 case ARM::tADDrSPi:
1208 Offset = -MI->getOperand(2).getImm()*4;
1209 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001210 case ARM::tLDRpci: {
1211 // Grab the constpool index and check, whether it corresponds to
1212 // original or cloned constpool entry.
1213 unsigned CPI = MI->getOperand(1).getIndex();
1214 const MachineConstantPool *MCP = MF.getConstantPool();
1215 if (CPI >= MCP->getConstants().size())
1216 CPI = AFI.getOriginalCPIdx(CPI);
1217 assert(CPI != -1U && "Invalid constpool index");
1218
1219 // Derive the actual offset.
1220 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1221 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1222 // FIXME: Check for user, it should be "add" instruction!
1223 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001224 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001225 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001226 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001227
1228 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001229 // Set-up of the frame pointer. Positive values correspond to "add"
1230 // instruction.
1231 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001232 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001233 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001234 // instruction.
1235 OutStreamer.EmitPad(Offset);
1236 } else {
1237 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001238 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001239 }
1240 } else if (DstReg == ARM::SP) {
1241 // FIXME: .movsp goes here
1242 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001243 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001244 }
1245 else {
1246 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001247 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001248 }
1249 }
1250}
1251
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001252extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001253
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001254// Simple pseudo-instructions have their lowering (with expansion to real
1255// instructions) auto-generated.
1256#include "ARMGenMCPseudoLowering.inc"
1257
Jim Grosbachb454cda2010-09-29 15:23:40 +00001258void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001259 // If we just ended a constant pool, mark it as such.
1260 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1261 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1262 InConstantPool = false;
1263 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001264
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001265 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001266 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001267 EmitUnwindingInstruction(MI);
1268
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001269 // Do any auto-generated pseudo lowerings.
1270 if (emitPseudoExpansionLowering(OutStreamer, MI))
1271 return;
1272
Andrew Trick3be654f2011-09-21 02:20:46 +00001273 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1274 "Pseudo flag setting opcode should be expanded early");
1275
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001276 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001277 unsigned Opc = MI->getOpcode();
1278 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001279 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001280 case ARM::DBG_VALUE: {
1281 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1282 SmallString<128> TmpStr;
1283 raw_svector_ostream OS(TmpStr);
1284 PrintDebugValueComment(MI, OS);
1285 OutStreamer.EmitRawText(StringRef(OS.str()));
1286 }
1287 return;
1288 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001289 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001290 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001291 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001292 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001293 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001294 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1295 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1296 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001297 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1298 GetCPISymbol(MI->getOperand(1).getIndex()),
1299 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1300 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001301 OutStreamer.EmitInstruction(TmpInst);
1302 return;
1303 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001304 case ARM::LEApcrelJT:
1305 case ARM::tLEApcrelJT:
1306 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001307 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001308 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1309 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1310 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001311 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1312 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1313 MI->getOperand(2).getImm()),
1314 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1315 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001316 OutStreamer.EmitInstruction(TmpInst);
1317 return;
1318 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001319 // Darwin call instructions are just normal call instructions with different
1320 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001321 case ARM::BX_CALL: {
1322 {
1323 MCInst TmpInst;
1324 TmpInst.setOpcode(ARM::MOVr);
1325 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1326 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1327 // Add predicate operands.
1328 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1329 TmpInst.addOperand(MCOperand::CreateReg(0));
1330 // Add 's' bit operand (always reg0 for this)
1331 TmpInst.addOperand(MCOperand::CreateReg(0));
1332 OutStreamer.EmitInstruction(TmpInst);
1333 }
1334 {
1335 MCInst TmpInst;
1336 TmpInst.setOpcode(ARM::BX);
1337 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1338 OutStreamer.EmitInstruction(TmpInst);
1339 }
1340 return;
1341 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001342 case ARM::tBX_CALL: {
1343 {
1344 MCInst TmpInst;
1345 TmpInst.setOpcode(ARM::tMOVr);
1346 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1347 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001348 // Add predicate operands.
1349 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1350 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001351 OutStreamer.EmitInstruction(TmpInst);
1352 }
1353 {
1354 MCInst TmpInst;
1355 TmpInst.setOpcode(ARM::tBX);
1356 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1357 // Add predicate operands.
1358 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1359 TmpInst.addOperand(MCOperand::CreateReg(0));
1360 OutStreamer.EmitInstruction(TmpInst);
1361 }
1362 return;
1363 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001364 case ARM::BMOVPCRX_CALL: {
1365 {
1366 MCInst TmpInst;
1367 TmpInst.setOpcode(ARM::MOVr);
1368 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1369 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1370 // Add predicate operands.
1371 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1372 TmpInst.addOperand(MCOperand::CreateReg(0));
1373 // Add 's' bit operand (always reg0 for this)
1374 TmpInst.addOperand(MCOperand::CreateReg(0));
1375 OutStreamer.EmitInstruction(TmpInst);
1376 }
1377 {
1378 MCInst TmpInst;
1379 TmpInst.setOpcode(ARM::MOVr);
1380 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1381 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1382 // Add predicate operands.
1383 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1384 TmpInst.addOperand(MCOperand::CreateReg(0));
1385 // Add 's' bit operand (always reg0 for this)
1386 TmpInst.addOperand(MCOperand::CreateReg(0));
1387 OutStreamer.EmitInstruction(TmpInst);
1388 }
1389 return;
1390 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001391 case ARM::BMOVPCB_CALL: {
1392 {
1393 MCInst TmpInst;
1394 TmpInst.setOpcode(ARM::MOVr);
1395 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1396 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1397 // Add predicate operands.
1398 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1399 TmpInst.addOperand(MCOperand::CreateReg(0));
1400 // Add 's' bit operand (always reg0 for this)
1401 TmpInst.addOperand(MCOperand::CreateReg(0));
1402 OutStreamer.EmitInstruction(TmpInst);
1403 }
1404 {
1405 MCInst TmpInst;
1406 TmpInst.setOpcode(ARM::Bcc);
1407 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1408 MCSymbol *GVSym = Mang->getSymbol(GV);
1409 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1410 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1411 // Add predicate operands.
1412 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1413 TmpInst.addOperand(MCOperand::CreateReg(0));
1414 OutStreamer.EmitInstruction(TmpInst);
1415 }
1416 return;
1417 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001418 case ARM::t2BMOVPCB_CALL: {
1419 {
1420 MCInst TmpInst;
1421 TmpInst.setOpcode(ARM::tMOVr);
1422 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1423 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1424 // Add predicate operands.
1425 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1426 TmpInst.addOperand(MCOperand::CreateReg(0));
1427 OutStreamer.EmitInstruction(TmpInst);
1428 }
1429 {
1430 MCInst TmpInst;
1431 TmpInst.setOpcode(ARM::t2B);
1432 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1433 MCSymbol *GVSym = Mang->getSymbol(GV);
1434 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1435 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1436 // Add predicate operands.
1437 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1438 TmpInst.addOperand(MCOperand::CreateReg(0));
1439 OutStreamer.EmitInstruction(TmpInst);
1440 }
1441 return;
1442 }
Evan Cheng53519f02011-01-21 18:55:51 +00001443 case ARM::MOVi16_ga_pcrel:
1444 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001445 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001446 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001447 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1448
Evan Cheng53519f02011-01-21 18:55:51 +00001449 unsigned TF = MI->getOperand(1).getTargetFlags();
1450 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001451 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1452 MCSymbol *GVSym = GetARMGVSymbol(GV);
1453 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001454 if (isPIC) {
1455 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1456 getFunctionNumber(),
1457 MI->getOperand(2).getImm(), OutContext);
1458 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1459 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1460 const MCExpr *PCRelExpr =
1461 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1462 MCBinaryExpr::CreateAdd(LabelSymExpr,
1463 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001464 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001465 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1466 } else {
1467 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1468 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1469 }
1470
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001471 // Add predicate operands.
1472 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1473 TmpInst.addOperand(MCOperand::CreateReg(0));
1474 // Add 's' bit operand (always reg0 for this)
1475 TmpInst.addOperand(MCOperand::CreateReg(0));
1476 OutStreamer.EmitInstruction(TmpInst);
1477 return;
1478 }
Evan Cheng53519f02011-01-21 18:55:51 +00001479 case ARM::MOVTi16_ga_pcrel:
1480 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001481 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001482 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1483 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001484 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1485 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1486
Evan Cheng53519f02011-01-21 18:55:51 +00001487 unsigned TF = MI->getOperand(2).getTargetFlags();
1488 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001489 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1490 MCSymbol *GVSym = GetARMGVSymbol(GV);
1491 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001492 if (isPIC) {
1493 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1494 getFunctionNumber(),
1495 MI->getOperand(3).getImm(), OutContext);
1496 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1497 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1498 const MCExpr *PCRelExpr =
1499 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1500 MCBinaryExpr::CreateAdd(LabelSymExpr,
1501 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001502 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001503 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1504 } else {
1505 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1506 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1507 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001508 // Add predicate operands.
1509 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1510 TmpInst.addOperand(MCOperand::CreateReg(0));
1511 // Add 's' bit operand (always reg0 for this)
1512 TmpInst.addOperand(MCOperand::CreateReg(0));
1513 OutStreamer.EmitInstruction(TmpInst);
1514 return;
1515 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001516 case ARM::tPICADD: {
1517 // This is a pseudo op for a label + instruction sequence, which looks like:
1518 // LPC0:
1519 // add r0, pc
1520 // This adds the address of LPC0 to r0.
1521
1522 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001523 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1524 getFunctionNumber(), MI->getOperand(2).getImm(),
1525 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001526
1527 // Form and emit the add.
1528 MCInst AddInst;
1529 AddInst.setOpcode(ARM::tADDhirr);
1530 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1531 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1532 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1533 // Add predicate operands.
1534 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1535 AddInst.addOperand(MCOperand::CreateReg(0));
1536 OutStreamer.EmitInstruction(AddInst);
1537 return;
1538 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001539 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001540 // This is a pseudo op for a label + instruction sequence, which looks like:
1541 // LPC0:
1542 // add r0, pc, r0
1543 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001544
Chris Lattner4d152222009-10-19 22:23:04 +00001545 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001546 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1547 getFunctionNumber(), MI->getOperand(2).getImm(),
1548 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001549
Jim Grosbachf3f09522010-09-14 21:05:34 +00001550 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001551 MCInst AddInst;
1552 AddInst.setOpcode(ARM::ADDrr);
1553 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1554 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1555 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001556 // Add predicate operands.
1557 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1558 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1559 // Add 's' bit operand (always reg0 for this)
1560 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001561 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001562 return;
1563 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001564 case ARM::PICSTR:
1565 case ARM::PICSTRB:
1566 case ARM::PICSTRH:
1567 case ARM::PICLDR:
1568 case ARM::PICLDRB:
1569 case ARM::PICLDRH:
1570 case ARM::PICLDRSB:
1571 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001572 // This is a pseudo op for a label + instruction sequence, which looks like:
1573 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001574 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001575 // The LCP0 label is referenced by a constant pool entry in order to get
1576 // a PC-relative address at the ldr instruction.
1577
1578 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001579 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1580 getFunctionNumber(), MI->getOperand(2).getImm(),
1581 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001582
1583 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001584 unsigned Opcode;
1585 switch (MI->getOpcode()) {
1586 default:
1587 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001588 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1589 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001590 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001591 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001592 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001593 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1594 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1595 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1596 }
1597 MCInst LdStInst;
1598 LdStInst.setOpcode(Opcode);
1599 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1600 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1601 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1602 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001603 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001604 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1605 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1606 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001607
1608 return;
1609 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001610 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001611 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1612 /// in the function. The first operand is the ID# for this instruction, the
1613 /// second is the index into the MachineConstantPool that this is, the third
1614 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001615 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001616 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1617 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1618
Jim Grosbach3e965312012-05-18 19:12:01 +00001619 // If this is the first entry of the pool, mark it.
1620 if (!InConstantPool) {
1621 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1622 InConstantPool = true;
1623 }
1624
Chris Lattner1b46f432010-01-23 07:00:21 +00001625 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001626
1627 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1628 if (MCPE.isMachineConstantPoolEntry())
1629 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1630 else
1631 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001632 return;
1633 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001634 case ARM::t2BR_JT: {
1635 // Lower and emit the instruction itself, then the jump table following it.
1636 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001637 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001638 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1639 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1640 // Add predicate operands.
1641 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1642 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001643 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001644 // Output the data for the jump table itself
1645 EmitJump2Table(MI);
1646 return;
1647 }
1648 case ARM::t2TBB_JT: {
1649 // Lower and emit the instruction itself, then the jump table following it.
1650 MCInst TmpInst;
1651
1652 TmpInst.setOpcode(ARM::t2TBB);
1653 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1654 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1655 // Add predicate operands.
1656 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1657 TmpInst.addOperand(MCOperand::CreateReg(0));
1658 OutStreamer.EmitInstruction(TmpInst);
1659 // Output the data for the jump table itself
1660 EmitJump2Table(MI);
1661 // Make sure the next instruction is 2-byte aligned.
1662 EmitAlignment(1);
1663 return;
1664 }
1665 case ARM::t2TBH_JT: {
1666 // Lower and emit the instruction itself, then the jump table following it.
1667 MCInst TmpInst;
1668
1669 TmpInst.setOpcode(ARM::t2TBH);
1670 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1671 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1672 // Add predicate operands.
1673 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1674 TmpInst.addOperand(MCOperand::CreateReg(0));
1675 OutStreamer.EmitInstruction(TmpInst);
1676 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001677 EmitJump2Table(MI);
1678 return;
1679 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001680 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001681 case ARM::BR_JTr: {
1682 // Lower and emit the instruction itself, then the jump table following it.
1683 // mov pc, target
1684 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001685 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001686 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001687 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001688 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1689 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1690 // Add predicate operands.
1691 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1692 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001693 // Add 's' bit operand (always reg0 for this)
1694 if (Opc == ARM::MOVr)
1695 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001696 OutStreamer.EmitInstruction(TmpInst);
1697
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001698 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001699 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001700 EmitAlignment(2);
1701
Jim Grosbach2dc77682010-11-29 18:37:44 +00001702 // Output the data for the jump table itself
1703 EmitJumpTable(MI);
1704 return;
1705 }
1706 case ARM::BR_JTm: {
1707 // Lower and emit the instruction itself, then the jump table following it.
1708 // ldr pc, target
1709 MCInst TmpInst;
1710 if (MI->getOperand(1).getReg() == 0) {
1711 // literal offset
1712 TmpInst.setOpcode(ARM::LDRi12);
1713 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1714 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1715 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1716 } else {
1717 TmpInst.setOpcode(ARM::LDRrs);
1718 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1719 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1720 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1721 TmpInst.addOperand(MCOperand::CreateImm(0));
1722 }
1723 // Add predicate operands.
1724 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1725 TmpInst.addOperand(MCOperand::CreateReg(0));
1726 OutStreamer.EmitInstruction(TmpInst);
1727
1728 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001729 EmitJumpTable(MI);
1730 return;
1731 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001732 case ARM::BR_JTadd: {
1733 // Lower and emit the instruction itself, then the jump table following it.
1734 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001735 MCInst TmpInst;
1736 TmpInst.setOpcode(ARM::ADDrr);
1737 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1738 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1739 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001740 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001741 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1742 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001743 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001744 TmpInst.addOperand(MCOperand::CreateReg(0));
1745 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001746
1747 // Output the data for the jump table itself
1748 EmitJumpTable(MI);
1749 return;
1750 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001751 case ARM::TRAP: {
1752 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1753 // FIXME: Remove this special case when they do.
1754 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001755 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001756 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001757 OutStreamer.AddComment("trap");
1758 OutStreamer.EmitIntValue(Val, 4);
1759 return;
1760 }
1761 break;
1762 }
1763 case ARM::tTRAP: {
1764 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1765 // FIXME: Remove this special case when they do.
1766 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001767 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001768 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001769 OutStreamer.AddComment("trap");
1770 OutStreamer.EmitIntValue(Val, 2);
1771 return;
1772 }
1773 break;
1774 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001775 case ARM::t2Int_eh_sjlj_setjmp:
1776 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001777 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001778 // Two incoming args: GPR:$src, GPR:$val
1779 // mov $val, pc
1780 // adds $val, #7
1781 // str $val, [$src, #4]
1782 // movs r0, #0
1783 // b 1f
1784 // movs r0, #1
1785 // 1:
1786 unsigned SrcReg = MI->getOperand(0).getReg();
1787 unsigned ValReg = MI->getOperand(1).getReg();
1788 MCSymbol *Label = GetARMSJLJEHLabel();
1789 {
1790 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001791 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001792 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1793 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001794 // Predicate.
1795 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1796 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001797 OutStreamer.AddComment("eh_setjmp begin");
1798 OutStreamer.EmitInstruction(TmpInst);
1799 }
1800 {
1801 MCInst TmpInst;
1802 TmpInst.setOpcode(ARM::tADDi3);
1803 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1804 // 's' bit operand
1805 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1806 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1807 TmpInst.addOperand(MCOperand::CreateImm(7));
1808 // Predicate.
1809 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1810 TmpInst.addOperand(MCOperand::CreateReg(0));
1811 OutStreamer.EmitInstruction(TmpInst);
1812 }
1813 {
1814 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001815 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001816 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1817 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1818 // The offset immediate is #4. The operand value is scaled by 4 for the
1819 // tSTR instruction.
1820 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001821 // Predicate.
1822 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1823 TmpInst.addOperand(MCOperand::CreateReg(0));
1824 OutStreamer.EmitInstruction(TmpInst);
1825 }
1826 {
1827 MCInst TmpInst;
1828 TmpInst.setOpcode(ARM::tMOVi8);
1829 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1830 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1831 TmpInst.addOperand(MCOperand::CreateImm(0));
1832 // Predicate.
1833 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1834 TmpInst.addOperand(MCOperand::CreateReg(0));
1835 OutStreamer.EmitInstruction(TmpInst);
1836 }
1837 {
1838 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1839 MCInst TmpInst;
1840 TmpInst.setOpcode(ARM::tB);
1841 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001842 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1843 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001844 OutStreamer.EmitInstruction(TmpInst);
1845 }
1846 {
1847 MCInst TmpInst;
1848 TmpInst.setOpcode(ARM::tMOVi8);
1849 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1850 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1851 TmpInst.addOperand(MCOperand::CreateImm(1));
1852 // Predicate.
1853 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1854 TmpInst.addOperand(MCOperand::CreateReg(0));
1855 OutStreamer.AddComment("eh_setjmp end");
1856 OutStreamer.EmitInstruction(TmpInst);
1857 }
1858 OutStreamer.EmitLabel(Label);
1859 return;
1860 }
1861
Jim Grosbach45390082010-09-23 23:33:56 +00001862 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001863 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001864 // Two incoming args: GPR:$src, GPR:$val
1865 // add $val, pc, #8
1866 // str $val, [$src, #+4]
1867 // mov r0, #0
1868 // add pc, pc, #0
1869 // mov r0, #1
1870 unsigned SrcReg = MI->getOperand(0).getReg();
1871 unsigned ValReg = MI->getOperand(1).getReg();
1872
1873 {
1874 MCInst TmpInst;
1875 TmpInst.setOpcode(ARM::ADDri);
1876 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1877 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1878 TmpInst.addOperand(MCOperand::CreateImm(8));
1879 // Predicate.
1880 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1881 TmpInst.addOperand(MCOperand::CreateReg(0));
1882 // 's' bit operand (always reg0 for this).
1883 TmpInst.addOperand(MCOperand::CreateReg(0));
1884 OutStreamer.AddComment("eh_setjmp begin");
1885 OutStreamer.EmitInstruction(TmpInst);
1886 }
1887 {
1888 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001889 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001890 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1891 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001892 TmpInst.addOperand(MCOperand::CreateImm(4));
1893 // Predicate.
1894 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1895 TmpInst.addOperand(MCOperand::CreateReg(0));
1896 OutStreamer.EmitInstruction(TmpInst);
1897 }
1898 {
1899 MCInst TmpInst;
1900 TmpInst.setOpcode(ARM::MOVi);
1901 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1902 TmpInst.addOperand(MCOperand::CreateImm(0));
1903 // Predicate.
1904 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1905 TmpInst.addOperand(MCOperand::CreateReg(0));
1906 // 's' bit operand (always reg0 for this).
1907 TmpInst.addOperand(MCOperand::CreateReg(0));
1908 OutStreamer.EmitInstruction(TmpInst);
1909 }
1910 {
1911 MCInst TmpInst;
1912 TmpInst.setOpcode(ARM::ADDri);
1913 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1914 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1915 TmpInst.addOperand(MCOperand::CreateImm(0));
1916 // Predicate.
1917 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1918 TmpInst.addOperand(MCOperand::CreateReg(0));
1919 // 's' bit operand (always reg0 for this).
1920 TmpInst.addOperand(MCOperand::CreateReg(0));
1921 OutStreamer.EmitInstruction(TmpInst);
1922 }
1923 {
1924 MCInst TmpInst;
1925 TmpInst.setOpcode(ARM::MOVi);
1926 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1927 TmpInst.addOperand(MCOperand::CreateImm(1));
1928 // Predicate.
1929 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1930 TmpInst.addOperand(MCOperand::CreateReg(0));
1931 // 's' bit operand (always reg0 for this).
1932 TmpInst.addOperand(MCOperand::CreateReg(0));
1933 OutStreamer.AddComment("eh_setjmp end");
1934 OutStreamer.EmitInstruction(TmpInst);
1935 }
1936 return;
1937 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001938 case ARM::Int_eh_sjlj_longjmp: {
1939 // ldr sp, [$src, #8]
1940 // ldr $scratch, [$src, #4]
1941 // ldr r7, [$src]
1942 // bx $scratch
1943 unsigned SrcReg = MI->getOperand(0).getReg();
1944 unsigned ScratchReg = MI->getOperand(1).getReg();
1945 {
1946 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001947 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001948 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1949 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001950 TmpInst.addOperand(MCOperand::CreateImm(8));
1951 // Predicate.
1952 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1953 TmpInst.addOperand(MCOperand::CreateReg(0));
1954 OutStreamer.EmitInstruction(TmpInst);
1955 }
1956 {
1957 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001958 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001959 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1960 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001961 TmpInst.addOperand(MCOperand::CreateImm(4));
1962 // Predicate.
1963 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1964 TmpInst.addOperand(MCOperand::CreateReg(0));
1965 OutStreamer.EmitInstruction(TmpInst);
1966 }
1967 {
1968 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001969 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001970 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1971 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001972 TmpInst.addOperand(MCOperand::CreateImm(0));
1973 // Predicate.
1974 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1975 TmpInst.addOperand(MCOperand::CreateReg(0));
1976 OutStreamer.EmitInstruction(TmpInst);
1977 }
1978 {
1979 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001980 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001981 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1982 // Predicate.
1983 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1984 TmpInst.addOperand(MCOperand::CreateReg(0));
1985 OutStreamer.EmitInstruction(TmpInst);
1986 }
1987 return;
1988 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001989 case ARM::tInt_eh_sjlj_longjmp: {
1990 // ldr $scratch, [$src, #8]
1991 // mov sp, $scratch
1992 // ldr $scratch, [$src, #4]
1993 // ldr r7, [$src]
1994 // bx $scratch
1995 unsigned SrcReg = MI->getOperand(0).getReg();
1996 unsigned ScratchReg = MI->getOperand(1).getReg();
1997 {
1998 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001999 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002000 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2001 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
2002 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00002003 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002004 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002005 // Predicate.
2006 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2007 TmpInst.addOperand(MCOperand::CreateReg(0));
2008 OutStreamer.EmitInstruction(TmpInst);
2009 }
2010 {
2011 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00002012 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002013 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
2014 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2015 // Predicate.
2016 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2017 TmpInst.addOperand(MCOperand::CreateReg(0));
2018 OutStreamer.EmitInstruction(TmpInst);
2019 }
2020 {
2021 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00002022 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002023 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2024 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
2025 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002026 // Predicate.
2027 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2028 TmpInst.addOperand(MCOperand::CreateReg(0));
2029 OutStreamer.EmitInstruction(TmpInst);
2030 }
2031 {
2032 MCInst TmpInst;
Bob Wilson93abbc22012-04-07 16:51:59 +00002033 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002034 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
2035 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Bob Wilson93abbc22012-04-07 16:51:59 +00002036 TmpInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002037 // Predicate.
2038 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2039 TmpInst.addOperand(MCOperand::CreateReg(0));
2040 OutStreamer.EmitInstruction(TmpInst);
2041 }
2042 {
2043 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00002044 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002045 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2046 // Predicate.
2047 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2048 TmpInst.addOperand(MCOperand::CreateReg(0));
2049 OutStreamer.EmitInstruction(TmpInst);
2050 }
2051 return;
2052 }
Chris Lattner97f06932009-10-19 20:20:46 +00002053 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00002054
Chris Lattner97f06932009-10-19 20:20:46 +00002055 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00002056 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00002057
Chris Lattner850d2e22010-02-03 01:16:28 +00002058 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00002059}
Daniel Dunbar2685a292009-10-20 05:15:36 +00002060
2061//===----------------------------------------------------------------------===//
2062// Target Registry Stuff
2063//===----------------------------------------------------------------------===//
2064
Daniel Dunbar2685a292009-10-20 05:15:36 +00002065// Force static initialization.
2066extern "C" void LLVMInitializeARMAsmPrinter() {
2067 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
2068 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00002069}