blob: fc398db11faa66c5aad5ef7d110e166b9ff3aced [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson1a913ed2010-06-11 21:34:50 +0000101def nModImm : Operand<i32> {
102 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000103}
104
Bob Wilson5bafff32009-06-22 23:27:02 +0000105//===----------------------------------------------------------------------===//
106// NEON load / store instructions
107//===----------------------------------------------------------------------===//
108
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000109let mayLoad = 1, neverHasSideEffects = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000110// Use vldmia to load a Q register as a D register pair.
111// This is equivalent to VLDMD except that it has a Q register operand
112// instead of a pair of D registers.
113def VLDMQ
114 : AXDI5<(outs QPR:$dst), (ins addrmode5:$addr, pred:$p),
115 IndexModeNone, IIC_fpLoadm,
116 "vldm${addr:submode}${p}\t${addr:base}, ${dst:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000117
118// Use vld1 to load a Q register as a D register pair.
119// This alternative to VLDMQ allows an alignment to be specified.
120// This is equivalent to VLD1q64 except that it has a Q register operand.
121def VLD1q
122 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
123 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000124} // mayLoad = 1, neverHasSideEffects = 1
Bob Wilson621f1952010-03-23 05:25:43 +0000125
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000126let mayStore = 1, neverHasSideEffects = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000127// Use vstmia to store a Q register as a D register pair.
128// This is equivalent to VSTMD except that it has a Q register operand
129// instead of a pair of D registers.
130def VSTMQ
131 : AXDI5<(outs), (ins QPR:$src, addrmode5:$addr, pred:$p),
132 IndexModeNone, IIC_fpStorem,
133 "vstm${addr:submode}${p}\t${addr:base}, ${src:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000134
135// Use vst1 to store a Q register as a D register pair.
136// This alternative to VSTMQ allows an alignment to be specified.
137// This is equivalent to VST1q64 except that it has a Q register operand.
138def VST1q
139 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
140 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000141} // mayStore = 1, neverHasSideEffects = 1
Bob Wilson11d98992010-03-23 06:20:33 +0000142
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000143let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000144
Bob Wilson205a5ca2009-07-08 18:11:30 +0000145// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000146class VLD1D<bits<4> op7_4, string Dt>
147 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
148 (ins addrmode6:$addr), IIC_VLD1,
149 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
150class VLD1Q<bits<4> op7_4, string Dt>
151 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
152 (ins addrmode6:$addr), IIC_VLD1,
153 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000154
Bob Wilson621f1952010-03-23 05:25:43 +0000155def VLD1d8 : VLD1D<0b0000, "8">;
156def VLD1d16 : VLD1D<0b0100, "16">;
157def VLD1d32 : VLD1D<0b1000, "32">;
158def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000159
Bob Wilson621f1952010-03-23 05:25:43 +0000160def VLD1q8 : VLD1Q<0b0000, "8">;
161def VLD1q16 : VLD1Q<0b0100, "16">;
162def VLD1q32 : VLD1Q<0b1000, "32">;
163def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000164
165// ...with address register writeback:
166class VLD1DWB<bits<4> op7_4, string Dt>
167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000168 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
169 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000170 "$addr.addr = $wb", []>;
171class VLD1QWB<bits<4> op7_4, string Dt>
172 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000173 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
174 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000175 "$addr.addr = $wb", []>;
176
177def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
178def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
179def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
180def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
181
182def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
183def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
184def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
185def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000186
Bob Wilson052ba452010-03-22 18:22:06 +0000187// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000188class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000189 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000190 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000191 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000192class VLD1D3WB<bits<4> op7_4, string Dt>
193 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000194 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000195 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000196
197def VLD1d8T : VLD1D3<0b0000, "8">;
198def VLD1d16T : VLD1D3<0b0100, "16">;
199def VLD1d32T : VLD1D3<0b1000, "32">;
200def VLD1d64T : VLD1D3<0b1100, "64">;
201
202def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
203def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
204def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000205def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000206
207// ...with 4 registers (some of these are only for the disassembler):
208class VLD1D4<bits<4> op7_4, string Dt>
209 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
210 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
211 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000212class VLD1D4WB<bits<4> op7_4, string Dt>
213 : NLdSt<0,0b10,0b0010,op7_4,
214 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000215 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
216 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000217 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000218
Bob Wilson052ba452010-03-22 18:22:06 +0000219def VLD1d8Q : VLD1D4<0b0000, "8">;
220def VLD1d16Q : VLD1D4<0b0100, "16">;
221def VLD1d32Q : VLD1D4<0b1000, "32">;
222def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000223
224def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
225def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
226def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000227def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000228
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000229// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000230class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
231 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000232 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000233 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
234class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000235 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000236 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000237 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000238 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000239
Bob Wilson00bf1d92010-03-20 18:14:26 +0000240def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
241def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
242def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000243
Bob Wilson95808322010-03-18 20:18:39 +0000244def VLD2q8 : VLD2Q<0b0000, "8">;
245def VLD2q16 : VLD2Q<0b0100, "16">;
246def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000247
Bob Wilson92cb9322010-03-20 20:10:51 +0000248// ...with address register writeback:
249class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
250 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000251 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
252 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000253 "$addr.addr = $wb", []>;
254class VLD2QWB<bits<4> op7_4, string Dt>
255 : NLdSt<0, 0b10, 0b0011, op7_4,
256 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000257 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
258 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000259 "$addr.addr = $wb", []>;
260
261def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
262def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
263def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000264
265def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
266def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
267def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
268
Bob Wilson00bf1d92010-03-20 18:14:26 +0000269// ...with double-spaced registers (for disassembly only):
270def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
271def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
272def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000273def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
274def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
275def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000276
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000277// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000278class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
279 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000280 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000281 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000282
Bob Wilson00bf1d92010-03-20 18:14:26 +0000283def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
284def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
285def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000286
Bob Wilson92cb9322010-03-20 20:10:51 +0000287// ...with address register writeback:
288class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
289 : NLdSt<0, 0b10, op11_8, op7_4,
290 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000291 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
292 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000293 "$addr.addr = $wb", []>;
294
295def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
296def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
297def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000298
299// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000300def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
301def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
302def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000303def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
304def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
305def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000306
Bob Wilson92cb9322010-03-20 20:10:51 +0000307// ...alternate versions to be allocated odd register numbers:
308def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
309def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
310def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000311
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000312// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000313class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
314 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000315 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000316 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000317 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000318
Bob Wilson00bf1d92010-03-20 18:14:26 +0000319def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
320def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
321def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000322
Bob Wilson92cb9322010-03-20 20:10:51 +0000323// ...with address register writeback:
324class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
325 : NLdSt<0, 0b10, op11_8, op7_4,
326 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000327 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
328 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000329 "$addr.addr = $wb", []>;
330
331def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
332def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
333def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000334
335// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000336def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
337def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
338def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000339def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
340def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
341def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000342
Bob Wilson92cb9322010-03-20 20:10:51 +0000343// ...alternate versions to be allocated odd register numbers:
344def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
345def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
346def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000347
348// VLD1LN : Vector Load (single element to one lane)
349// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000350
Bob Wilson243fcc52009-09-01 04:26:28 +0000351// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000352class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
353 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000354 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
355 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
356 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000357
Bob Wilson39842552010-03-22 16:43:10 +0000358def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
359def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
360def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000361
Bob Wilson41315282010-03-20 20:39:53 +0000362// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000363def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
364def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000365
Bob Wilson41315282010-03-20 20:39:53 +0000366// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000367def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
368def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000369
Bob Wilsona1023642010-03-20 20:47:18 +0000370// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000371class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
372 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000373 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000374 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000375 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000376 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
377
Bob Wilson39842552010-03-22 16:43:10 +0000378def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
379def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
380def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000381
Bob Wilson39842552010-03-22 16:43:10 +0000382def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
383def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000384
Bob Wilson243fcc52009-09-01 04:26:28 +0000385// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000386class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
387 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000388 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
389 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
390 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
391 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000392
Bob Wilson39842552010-03-22 16:43:10 +0000393def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
394def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
395def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000396
Bob Wilson41315282010-03-20 20:39:53 +0000397// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000398def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
399def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000400
Bob Wilson41315282010-03-20 20:39:53 +0000401// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000402def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
403def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000404
Bob Wilsona1023642010-03-20 20:47:18 +0000405// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000406class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
407 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000408 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000409 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000410 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
411 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000412 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000413 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
414 []>;
415
Bob Wilson39842552010-03-22 16:43:10 +0000416def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
417def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
418def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000419
Bob Wilson39842552010-03-22 16:43:10 +0000420def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
421def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000422
Bob Wilson243fcc52009-09-01 04:26:28 +0000423// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000424class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
425 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000426 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
427 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
428 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000429 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000430 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000431
Bob Wilson39842552010-03-22 16:43:10 +0000432def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
433def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
434def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000435
Bob Wilson41315282010-03-20 20:39:53 +0000436// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000437def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
438def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000439
Bob Wilson41315282010-03-20 20:39:53 +0000440// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000441def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
442def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000443
Bob Wilsona1023642010-03-20 20:47:18 +0000444// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000445class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
446 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000447 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000448 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000449 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
450 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000451"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000452"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
453 []>;
454
Bob Wilson39842552010-03-22 16:43:10 +0000455def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
456def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
457def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000458
Bob Wilson39842552010-03-22 16:43:10 +0000459def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
460def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000461
Bob Wilsonb07c1712009-10-07 21:53:04 +0000462// VLD1DUP : Vector Load (single element to all lanes)
463// VLD2DUP : Vector Load (single 2-element structure to all lanes)
464// VLD3DUP : Vector Load (single 3-element structure to all lanes)
465// VLD4DUP : Vector Load (single 4-element structure to all lanes)
466// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000467} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000468
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000469let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000470
Bob Wilson11d98992010-03-23 06:20:33 +0000471// VST1 : Vector Store (multiple single elements)
472class VST1D<bits<4> op7_4, string Dt>
473 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
474 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
475class VST1Q<bits<4> op7_4, string Dt>
476 : NLdSt<0,0b00,0b1010,op7_4, (outs),
477 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
478 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
479
480def VST1d8 : VST1D<0b0000, "8">;
481def VST1d16 : VST1D<0b0100, "16">;
482def VST1d32 : VST1D<0b1000, "32">;
483def VST1d64 : VST1D<0b1100, "64">;
484
485def VST1q8 : VST1Q<0b0000, "8">;
486def VST1q16 : VST1Q<0b0100, "16">;
487def VST1q32 : VST1Q<0b1000, "32">;
488def VST1q64 : VST1Q<0b1100, "64">;
489
Bob Wilson25eb5012010-03-20 20:54:36 +0000490// ...with address register writeback:
491class VST1DWB<bits<4> op7_4, string Dt>
492 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000493 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
494 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000495class VST1QWB<bits<4> op7_4, string Dt>
496 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000497 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
498 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000499
500def VST1d8_UPD : VST1DWB<0b0000, "8">;
501def VST1d16_UPD : VST1DWB<0b0100, "16">;
502def VST1d32_UPD : VST1DWB<0b1000, "32">;
503def VST1d64_UPD : VST1DWB<0b1100, "64">;
504
505def VST1q8_UPD : VST1QWB<0b0000, "8">;
506def VST1q16_UPD : VST1QWB<0b0100, "16">;
507def VST1q32_UPD : VST1QWB<0b1000, "32">;
508def VST1q64_UPD : VST1QWB<0b1100, "64">;
509
Bob Wilson052ba452010-03-22 18:22:06 +0000510// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000511class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000512 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000513 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000514 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000515class VST1D3WB<bits<4> op7_4, string Dt>
516 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000517 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000518 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000519 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000520 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000521
522def VST1d8T : VST1D3<0b0000, "8">;
523def VST1d16T : VST1D3<0b0100, "16">;
524def VST1d32T : VST1D3<0b1000, "32">;
525def VST1d64T : VST1D3<0b1100, "64">;
526
527def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
528def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
529def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
530def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
531
532// ...with 4 registers (some of these are only for the disassembler):
533class VST1D4<bits<4> op7_4, string Dt>
534 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
535 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
536 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
537 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000538class VST1D4WB<bits<4> op7_4, string Dt>
539 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000540 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000541 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000542 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000543 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000544
Bob Wilson052ba452010-03-22 18:22:06 +0000545def VST1d8Q : VST1D4<0b0000, "8">;
546def VST1d16Q : VST1D4<0b0100, "16">;
547def VST1d32Q : VST1D4<0b1000, "32">;
548def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000549
550def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
551def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
552def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000553def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000554
Bob Wilsonb36ec862009-08-06 18:47:44 +0000555// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000556class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
557 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
558 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
559 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000560class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000561 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000562 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000563 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000564 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000565
Bob Wilson068b18b2010-03-20 21:15:48 +0000566def VST2d8 : VST2D<0b1000, 0b0000, "8">;
567def VST2d16 : VST2D<0b1000, 0b0100, "16">;
568def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000569
Bob Wilson95808322010-03-18 20:18:39 +0000570def VST2q8 : VST2Q<0b0000, "8">;
571def VST2q16 : VST2Q<0b0100, "16">;
572def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000573
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000574// ...with address register writeback:
575class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
576 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000577 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
578 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000579 "$addr.addr = $wb", []>;
580class VST2QWB<bits<4> op7_4, string Dt>
581 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000582 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000583 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000584 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000585 "$addr.addr = $wb", []>;
586
587def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
588def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
589def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000590
591def VST2q8_UPD : VST2QWB<0b0000, "8">;
592def VST2q16_UPD : VST2QWB<0b0100, "16">;
593def VST2q32_UPD : VST2QWB<0b1000, "32">;
594
Bob Wilson068b18b2010-03-20 21:15:48 +0000595// ...with double-spaced registers (for disassembly only):
596def VST2b8 : VST2D<0b1001, 0b0000, "8">;
597def VST2b16 : VST2D<0b1001, 0b0100, "16">;
598def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000599def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
600def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
601def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000602
Bob Wilsonb36ec862009-08-06 18:47:44 +0000603// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000604class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
605 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000606 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000607 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000608
Bob Wilson068b18b2010-03-20 21:15:48 +0000609def VST3d8 : VST3D<0b0100, 0b0000, "8">;
610def VST3d16 : VST3D<0b0100, 0b0100, "16">;
611def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000612
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000613// ...with address register writeback:
614class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
615 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000616 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000617 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000618 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000619 "$addr.addr = $wb", []>;
620
621def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
622def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
623def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000624
625// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000626def VST3q8 : VST3D<0b0101, 0b0000, "8">;
627def VST3q16 : VST3D<0b0101, 0b0100, "16">;
628def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000629def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
630def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
631def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000632
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000633// ...alternate versions to be allocated odd register numbers:
634def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">;
635def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">;
636def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000637
Bob Wilsonb36ec862009-08-06 18:47:44 +0000638// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000639class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
640 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000641 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000642 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000643 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000644
Bob Wilson068b18b2010-03-20 21:15:48 +0000645def VST4d8 : VST4D<0b0000, 0b0000, "8">;
646def VST4d16 : VST4D<0b0000, 0b0100, "16">;
647def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000648
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000649// ...with address register writeback:
650class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
651 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000652 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000653 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000654 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000655 "$addr.addr = $wb", []>;
656
657def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
658def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
659def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000660
661// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000662def VST4q8 : VST4D<0b0001, 0b0000, "8">;
663def VST4q16 : VST4D<0b0001, 0b0100, "16">;
664def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000665def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
666def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
667def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000668
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000669// ...alternate versions to be allocated odd register numbers:
670def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">;
671def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">;
672def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000673
674// VST1LN : Vector Store (single element from one lane)
675// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000676
Bob Wilson8a3198b2009-09-01 18:51:56 +0000677// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000678class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
679 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000680 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000681 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000682 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000683
Bob Wilson39842552010-03-22 16:43:10 +0000684def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
685def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
686def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000687
Bob Wilson41315282010-03-20 20:39:53 +0000688// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000689def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
690def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000691
Bob Wilson41315282010-03-20 20:39:53 +0000692// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000693def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
694def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000695
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000696// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000697class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
698 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000699 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000700 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000701 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000702 "$addr.addr = $wb", []>;
703
Bob Wilson39842552010-03-22 16:43:10 +0000704def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
705def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
706def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000707
Bob Wilson39842552010-03-22 16:43:10 +0000708def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
709def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000710
Bob Wilson8a3198b2009-09-01 18:51:56 +0000711// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000712class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
713 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000714 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000715 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000716 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000717
Bob Wilson39842552010-03-22 16:43:10 +0000718def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
719def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
720def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000721
Bob Wilson41315282010-03-20 20:39:53 +0000722// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000723def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
724def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000725
Bob Wilson41315282010-03-20 20:39:53 +0000726// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000727def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
728def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000729
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000730// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000731class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
732 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000733 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000734 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
735 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000736 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000737 "$addr.addr = $wb", []>;
738
Bob Wilson39842552010-03-22 16:43:10 +0000739def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
740def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
741def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000742
Bob Wilson39842552010-03-22 16:43:10 +0000743def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
744def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000745
Bob Wilson8a3198b2009-09-01 18:51:56 +0000746// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000747class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
748 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000749 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000750 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000751 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000752 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000753
Bob Wilson39842552010-03-22 16:43:10 +0000754def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
755def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
756def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000757
Bob Wilson41315282010-03-20 20:39:53 +0000758// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000759def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
760def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000761
Bob Wilson41315282010-03-20 20:39:53 +0000762// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000763def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
764def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000765
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000766// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000767class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
768 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000769 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000770 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
771 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000772 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000773 "$addr.addr = $wb", []>;
774
Bob Wilson39842552010-03-22 16:43:10 +0000775def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
776def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
777def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000778
Bob Wilson39842552010-03-22 16:43:10 +0000779def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
780def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000781
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000782} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000783
Bob Wilson205a5ca2009-07-08 18:11:30 +0000784
Bob Wilson5bafff32009-06-22 23:27:02 +0000785//===----------------------------------------------------------------------===//
786// NEON pattern fragments
787//===----------------------------------------------------------------------===//
788
789// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000790def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000791 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
792 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000793}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000794def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000795 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
796 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000797}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000798def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000799 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
800 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000801}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000802def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000803 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
804 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000805}]>;
806
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000807// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000808def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000809 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
810 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000811}]>;
812
Bob Wilson5bafff32009-06-22 23:27:02 +0000813// Translate lane numbers from Q registers to D subregs.
814def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000816}]>;
817def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000819}]>;
820def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000822}]>;
823
824//===----------------------------------------------------------------------===//
825// Instruction Classes
826//===----------------------------------------------------------------------===//
827
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000828// Basic 2-register operations: single-, double- and quad-register.
829class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
830 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
831 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000832 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
833 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
834 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000835class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000836 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
837 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000838 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
839 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
840 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000841class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000842 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
843 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000844 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
845 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
846 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000847
Bob Wilson69bfbd62010-02-17 22:42:54 +0000848// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000849class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000850 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000851 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000852 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
853 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000854 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000855 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
856class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000857 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000858 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000859 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
860 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000861 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000862 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
863
864// Narrow 2-register intrinsics.
865class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
866 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000867 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000868 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000870 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000871 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
872
Bob Wilson507df402009-10-21 02:15:46 +0000873// Long 2-register intrinsics (currently only used for VMOVL).
874class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
875 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000876 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000877 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000878 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000879 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000880 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
881
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000882// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000883class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000884 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000885 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000886 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000887 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000888class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000889 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000890 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000891 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000892 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000893
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000894// Basic 3-register operations: single-, double- and quad-register.
895class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
896 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
897 SDNode OpNode, bit Commutable>
898 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000899 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
900 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000901 let isCommutable = Commutable;
902}
903
Bob Wilson5bafff32009-06-22 23:27:02 +0000904class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000905 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000906 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000907 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000908 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000909 OpcodeStr, Dt, "$dst, $src1, $src2", "",
910 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
911 let isCommutable = Commutable;
912}
913// Same as N3VD but no data type.
914class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
915 InstrItinClass itin, string OpcodeStr,
916 ValueType ResTy, ValueType OpTy,
917 SDNode OpNode, bit Commutable>
918 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000919 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000920 OpcodeStr, "$dst, $src1, $src2", "",
921 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000922 let isCommutable = Commutable;
923}
Johnny Chen897dd0c2010-03-27 01:03:13 +0000924
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000925class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000926 InstrItinClass itin, string OpcodeStr, string Dt,
927 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000928 : N3V<0, 1, op21_20, op11_8, 1, 0,
929 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
930 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
931 [(set (Ty DPR:$dst),
932 (Ty (ShOp (Ty DPR:$src1),
933 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000934 let isCommutable = 0;
935}
936class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000937 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000938 : N3V<0, 1, op21_20, op11_8, 1, 0,
939 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
940 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
941 [(set (Ty DPR:$dst),
942 (Ty (ShOp (Ty DPR:$src1),
943 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000944 let isCommutable = 0;
945}
946
Bob Wilson5bafff32009-06-22 23:27:02 +0000947class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000948 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000949 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000950 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000951 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000952 OpcodeStr, Dt, "$dst, $src1, $src2", "",
953 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
954 let isCommutable = Commutable;
955}
956class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
957 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000958 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000959 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000960 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000961 OpcodeStr, "$dst, $src1, $src2", "",
962 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000963 let isCommutable = Commutable;
964}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000965class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000966 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000967 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000968 : N3V<1, 1, op21_20, op11_8, 1, 0,
969 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
970 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
971 [(set (ResTy QPR:$dst),
972 (ResTy (ShOp (ResTy QPR:$src1),
973 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
974 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000975 let isCommutable = 0;
976}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000977class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000978 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000979 : N3V<1, 1, op21_20, op11_8, 1, 0,
980 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
981 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
982 [(set (ResTy QPR:$dst),
983 (ResTy (ShOp (ResTy QPR:$src1),
984 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
985 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000986 let isCommutable = 0;
987}
Bob Wilson5bafff32009-06-22 23:27:02 +0000988
989// Basic 3-register intrinsics, both double- and quad-register.
990class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +0000991 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000992 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000993 : N3V<op24, op23, op21_20, op11_8, 0, op4,
994 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
995 OpcodeStr, Dt, "$dst, $src1, $src2", "",
996 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 let isCommutable = Commutable;
998}
David Goodwin658ea602009-09-25 18:38:29 +0000999class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001000 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001001 : N3V<0, 1, op21_20, op11_8, 1, 0,
1002 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1003 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1004 [(set (Ty DPR:$dst),
1005 (Ty (IntOp (Ty DPR:$src1),
1006 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1007 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001008 let isCommutable = 0;
1009}
David Goodwin658ea602009-09-25 18:38:29 +00001010class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001011 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001012 : N3V<0, 1, op21_20, op11_8, 1, 0,
1013 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1014 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1015 [(set (Ty DPR:$dst),
1016 (Ty (IntOp (Ty DPR:$src1),
1017 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001018 let isCommutable = 0;
1019}
1020
Bob Wilson5bafff32009-06-22 23:27:02 +00001021class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001022 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001023 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001024 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1025 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1026 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1027 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001028 let isCommutable = Commutable;
1029}
David Goodwin658ea602009-09-25 18:38:29 +00001030class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001031 string OpcodeStr, string Dt,
1032 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001033 : N3V<1, 1, op21_20, op11_8, 1, 0,
1034 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1035 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1036 [(set (ResTy QPR:$dst),
1037 (ResTy (IntOp (ResTy QPR:$src1),
1038 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1039 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001040 let isCommutable = 0;
1041}
David Goodwin658ea602009-09-25 18:38:29 +00001042class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001043 string OpcodeStr, string Dt,
1044 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001045 : N3V<1, 1, op21_20, op11_8, 1, 0,
1046 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1047 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1048 [(set (ResTy QPR:$dst),
1049 (ResTy (IntOp (ResTy QPR:$src1),
1050 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1051 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001052 let isCommutable = 0;
1053}
Bob Wilson5bafff32009-06-22 23:27:02 +00001054
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001055// Multiply-Add/Sub operations: single-, double- and quad-register.
1056class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1057 InstrItinClass itin, string OpcodeStr, string Dt,
1058 ValueType Ty, SDNode MulOp, SDNode OpNode>
1059 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1060 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001061 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001062 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1063
Bob Wilson5bafff32009-06-22 23:27:02 +00001064class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001065 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001066 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001067 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001068 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001069 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001070 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1071 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001072class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001073 string OpcodeStr, string Dt,
1074 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001075 : N3V<0, 1, op21_20, op11_8, 1, 0,
1076 (outs DPR:$dst),
1077 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1078 NVMulSLFrm, itin,
1079 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1080 [(set (Ty DPR:$dst),
1081 (Ty (ShOp (Ty DPR:$src1),
1082 (Ty (MulOp DPR:$src2,
1083 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1084 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001085class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001086 string OpcodeStr, string Dt,
1087 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001088 : N3V<0, 1, op21_20, op11_8, 1, 0,
1089 (outs DPR:$dst),
1090 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1091 NVMulSLFrm, itin,
1092 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1093 [(set (Ty DPR:$dst),
1094 (Ty (ShOp (Ty DPR:$src1),
1095 (Ty (MulOp DPR:$src2,
1096 (Ty (NEONvduplane (Ty DPR_8:$src3),
1097 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001098
Bob Wilson5bafff32009-06-22 23:27:02 +00001099class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001100 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001101 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001103 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001104 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001105 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1106 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001107class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001108 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001109 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001110 : N3V<1, 1, op21_20, op11_8, 1, 0,
1111 (outs QPR:$dst),
1112 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1113 NVMulSLFrm, itin,
1114 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1115 [(set (ResTy QPR:$dst),
1116 (ResTy (ShOp (ResTy QPR:$src1),
1117 (ResTy (MulOp QPR:$src2,
1118 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1119 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001120class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001121 string OpcodeStr, string Dt,
1122 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001123 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001124 : N3V<1, 1, op21_20, op11_8, 1, 0,
1125 (outs QPR:$dst),
1126 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1127 NVMulSLFrm, itin,
1128 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1129 [(set (ResTy QPR:$dst),
1130 (ResTy (ShOp (ResTy QPR:$src1),
1131 (ResTy (MulOp QPR:$src2,
1132 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1133 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001134
1135// Neon 3-argument intrinsics, both double- and quad-register.
1136// The destination register is also used as the first source operand register.
1137class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001138 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001139 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001140 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001141 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001142 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1144 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1145class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001146 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001147 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001148 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001149 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001150 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001151 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1152 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1153
1154// Neon Long 3-argument intrinsic. The destination register is
1155// a quad-register and is also used as the first source operand register.
1156class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001157 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001158 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001159 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001160 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001161 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001162 [(set QPR:$dst,
1163 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001164class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001165 string OpcodeStr, string Dt,
1166 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001167 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1168 (outs QPR:$dst),
1169 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1170 NVMulSLFrm, itin,
1171 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1172 [(set (ResTy QPR:$dst),
1173 (ResTy (IntOp (ResTy QPR:$src1),
1174 (OpTy DPR:$src2),
1175 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1176 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001177class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1178 InstrItinClass itin, string OpcodeStr, string Dt,
1179 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001180 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1181 (outs QPR:$dst),
1182 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1183 NVMulSLFrm, itin,
1184 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1185 [(set (ResTy QPR:$dst),
1186 (ResTy (IntOp (ResTy QPR:$src1),
1187 (OpTy DPR:$src2),
1188 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1189 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001190
Bob Wilson5bafff32009-06-22 23:27:02 +00001191// Narrowing 3-register intrinsics.
1192class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001193 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001194 Intrinsic IntOp, bit Commutable>
1195 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001196 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001197 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001198 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1199 let isCommutable = Commutable;
1200}
1201
1202// Long 3-register intrinsics.
1203class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001204 InstrItinClass itin, string OpcodeStr, string Dt,
1205 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001206 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001207 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001208 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001209 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1210 let isCommutable = Commutable;
1211}
David Goodwin658ea602009-09-25 18:38:29 +00001212class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001213 string OpcodeStr, string Dt,
1214 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001215 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1216 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1217 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1218 [(set (ResTy QPR:$dst),
1219 (ResTy (IntOp (OpTy DPR:$src1),
1220 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1221 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001222class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1223 InstrItinClass itin, string OpcodeStr, string Dt,
1224 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001225 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1226 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1227 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1228 [(set (ResTy QPR:$dst),
1229 (ResTy (IntOp (OpTy DPR:$src1),
1230 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1231 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001232
1233// Wide 3-register intrinsics.
1234class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001235 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001236 Intrinsic IntOp, bit Commutable>
1237 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001238 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001239 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001240 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1241 let isCommutable = Commutable;
1242}
1243
1244// Pairwise long 2-register intrinsics, both double- and quad-register.
1245class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001246 bits<2> op17_16, bits<5> op11_7, bit op4,
1247 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001248 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1249 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001250 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001251 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1252class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001253 bits<2> op17_16, bits<5> op11_7, bit op4,
1254 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001255 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1256 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001257 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1259
1260// Pairwise long 2-register accumulate intrinsics,
1261// both double- and quad-register.
1262// The destination register is also used as the first source operand register.
1263class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001264 bits<2> op17_16, bits<5> op11_7, bit op4,
1265 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001266 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1267 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001268 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001269 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001270 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1271class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001272 bits<2> op17_16, bits<5> op11_7, bit op4,
1273 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001274 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1275 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001276 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001277 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001278 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1279
1280// Shift by immediate,
1281// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001282class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001283 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001284 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001285 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001286 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001287 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001288 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001289class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001290 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001291 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001292 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001293 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001294 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001295 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1296
Johnny Chen6c8648b2010-03-17 23:26:50 +00001297// Long shift by immediate.
1298class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1299 string OpcodeStr, string Dt,
1300 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1301 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001302 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001303 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001304 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1305 (i32 imm:$SIMM))))]>;
1306
Bob Wilson5bafff32009-06-22 23:27:02 +00001307// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001308class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001309 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001310 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001311 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001312 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001313 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001314 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1315 (i32 imm:$SIMM))))]>;
1316
1317// Shift right by immediate and accumulate,
1318// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001319class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001320 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001321 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001322 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001323 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001324 [(set DPR:$dst, (Ty (add DPR:$src1,
1325 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001326class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001327 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001328 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001329 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001330 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001331 [(set QPR:$dst, (Ty (add QPR:$src1,
1332 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1333
1334// Shift by immediate and insert,
1335// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001336class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001337 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001338 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001339 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001340 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001341 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001342class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001343 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001344 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001345 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001346 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001347 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1348
1349// Convert, with fractional bits immediate,
1350// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001351class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001352 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001353 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001354 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001355 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1356 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001357 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001358class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001359 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001360 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001361 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001362 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1363 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001364 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1365
1366//===----------------------------------------------------------------------===//
1367// Multiclasses
1368//===----------------------------------------------------------------------===//
1369
Bob Wilson916ac5b2009-10-03 04:44:16 +00001370// Abbreviations used in multiclass suffixes:
1371// Q = quarter int (8 bit) elements
1372// H = half int (16 bit) elements
1373// S = single int (32 bit) elements
1374// D = double int (64 bit) elements
1375
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001376// Neon 2-register vector operations -- for disassembly only.
1377
1378// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001379multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1380 bits<5> op11_7, bit op4, string opc, string Dt,
1381 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001382 // 64-bit vector types.
1383 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1384 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001385 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001386 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1387 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001388 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001389 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1390 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001391 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001392 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1393 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1394 opc, "f32", asm, "", []> {
1395 let Inst{10} = 1; // overwrite F = 1
1396 }
1397
1398 // 128-bit vector types.
1399 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1400 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001401 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001402 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1403 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001404 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001405 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1406 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001407 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001408 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1409 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1410 opc, "f32", asm, "", []> {
1411 let Inst{10} = 1; // overwrite F = 1
1412 }
1413}
1414
Bob Wilson5bafff32009-06-22 23:27:02 +00001415// Neon 3-register vector operations.
1416
1417// First with only element sizes of 8, 16 and 32 bits:
1418multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001419 InstrItinClass itinD16, InstrItinClass itinD32,
1420 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001421 string OpcodeStr, string Dt,
1422 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001423 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001424 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001425 OpcodeStr, !strconcat(Dt, "8"),
1426 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001427 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001428 OpcodeStr, !strconcat(Dt, "16"),
1429 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001430 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001431 OpcodeStr, !strconcat(Dt, "32"),
1432 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001433
1434 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001435 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001436 OpcodeStr, !strconcat(Dt, "8"),
1437 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001438 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001439 OpcodeStr, !strconcat(Dt, "16"),
1440 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001441 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001442 OpcodeStr, !strconcat(Dt, "32"),
1443 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001444}
1445
Evan Chengf81bf152009-11-23 21:57:23 +00001446multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1447 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1448 v4i16, ShOp>;
1449 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001450 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001451 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001452 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001453 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001454 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001455}
1456
Bob Wilson5bafff32009-06-22 23:27:02 +00001457// ....then also with element size 64 bits:
1458multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001459 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001460 string OpcodeStr, string Dt,
1461 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001462 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001463 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001464 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001465 OpcodeStr, !strconcat(Dt, "64"),
1466 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001467 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001468 OpcodeStr, !strconcat(Dt, "64"),
1469 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001470}
1471
1472
1473// Neon Narrowing 2-register vector intrinsics,
1474// source operand element sizes of 16, 32 and 64 bits:
1475multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001476 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001477 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001478 Intrinsic IntOp> {
1479 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001480 itin, OpcodeStr, !strconcat(Dt, "16"),
1481 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001482 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001483 itin, OpcodeStr, !strconcat(Dt, "32"),
1484 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001485 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001486 itin, OpcodeStr, !strconcat(Dt, "64"),
1487 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001488}
1489
1490
1491// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1492// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001493multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001494 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001495 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001496 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001497 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001499 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001500 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001501}
1502
1503
1504// Neon 3-register vector intrinsics.
1505
1506// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001507multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001508 InstrItinClass itinD16, InstrItinClass itinD32,
1509 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001510 string OpcodeStr, string Dt,
1511 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001512 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001513 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001514 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001515 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001516 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001517 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001518 v2i32, v2i32, IntOp, Commutable>;
1519
1520 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001521 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001522 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001524 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001525 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001526 v4i32, v4i32, IntOp, Commutable>;
1527}
1528
David Goodwin658ea602009-09-25 18:38:29 +00001529multiclass N3VIntSL_HS<bits<4> op11_8,
1530 InstrItinClass itinD16, InstrItinClass itinD32,
1531 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001533 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001534 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001535 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001536 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001537 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001538 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001539 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001540 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001541}
1542
Bob Wilson5bafff32009-06-22 23:27:02 +00001543// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001544multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001545 InstrItinClass itinD16, InstrItinClass itinD32,
1546 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 string OpcodeStr, string Dt,
1548 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001549 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001550 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001551 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001552 OpcodeStr, !strconcat(Dt, "8"),
1553 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001554 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001555 OpcodeStr, !strconcat(Dt, "8"),
1556 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001557}
1558
1559// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001560multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001561 InstrItinClass itinD16, InstrItinClass itinD32,
1562 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001563 string OpcodeStr, string Dt,
1564 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001565 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001566 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001567 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001568 OpcodeStr, !strconcat(Dt, "64"),
1569 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001570 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001571 OpcodeStr, !strconcat(Dt, "64"),
1572 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001573}
1574
Bob Wilson5bafff32009-06-22 23:27:02 +00001575// Neon Narrowing 3-register vector intrinsics,
1576// source operand element sizes of 16, 32 and 64 bits:
1577multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001578 string OpcodeStr, string Dt,
1579 Intrinsic IntOp, bit Commutable = 0> {
1580 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1581 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001583 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1584 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001585 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001586 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1587 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001588 v2i32, v2i64, IntOp, Commutable>;
1589}
1590
1591
1592// Neon Long 3-register vector intrinsics.
1593
1594// First with only element sizes of 16 and 32 bits:
1595multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001596 InstrItinClass itin16, InstrItinClass itin32,
1597 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001598 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001599 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 OpcodeStr, !strconcat(Dt, "16"),
1601 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001602 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001603 OpcodeStr, !strconcat(Dt, "32"),
1604 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001605}
1606
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001607multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001608 InstrItinClass itin, string OpcodeStr, string Dt,
1609 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001610 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001611 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001612 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001613 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001614}
1615
Bob Wilson5bafff32009-06-22 23:27:02 +00001616// ....then also with element size of 8 bits:
1617multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001618 InstrItinClass itin16, InstrItinClass itin32,
1619 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001620 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001621 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001622 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001623 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001624 OpcodeStr, !strconcat(Dt, "8"),
1625 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001626}
1627
1628
1629// Neon Wide 3-register vector intrinsics,
1630// source operand element sizes of 8, 16 and 32 bits:
1631multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001632 string OpcodeStr, string Dt,
1633 Intrinsic IntOp, bit Commutable = 0> {
1634 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1635 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001636 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001637 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1638 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001639 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001640 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1641 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001642 v2i64, v2i32, IntOp, Commutable>;
1643}
1644
1645
1646// Neon Multiply-Op vector operations,
1647// element sizes of 8, 16 and 32 bits:
1648multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001649 InstrItinClass itinD16, InstrItinClass itinD32,
1650 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001651 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001652 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001653 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001654 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001655 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001656 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001657 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001659
1660 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001661 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001662 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001663 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001664 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001665 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001666 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001667}
1668
David Goodwin658ea602009-09-25 18:38:29 +00001669multiclass N3VMulOpSL_HS<bits<4> op11_8,
1670 InstrItinClass itinD16, InstrItinClass itinD32,
1671 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001672 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001673 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001674 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001675 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001676 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001677 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001678 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1679 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001680 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001681 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1682 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001683}
Bob Wilson5bafff32009-06-22 23:27:02 +00001684
1685// Neon 3-argument intrinsics,
1686// element sizes of 8, 16 and 32 bits:
1687multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001688 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001689 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001690 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001691 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001692 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001693 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001694 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001695 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001696 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001697
1698 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001699 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001700 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001701 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001702 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001703 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001704 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001705}
1706
1707
1708// Neon Long 3-argument intrinsics.
1709
1710// First with only element sizes of 16 and 32 bits:
1711multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001712 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001713 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00001714 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00001716 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001718}
1719
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001720multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001721 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001722 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001724 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001726}
1727
Bob Wilson5bafff32009-06-22 23:27:02 +00001728// ....then also with element size of 8 bits:
1729multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001730 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001731 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00001732 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
1733 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001735}
1736
1737
1738// Neon 2-register vector intrinsics,
1739// element sizes of 8, 16 and 32 bits:
1740multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001741 bits<5> op11_7, bit op4,
1742 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001744 // 64-bit vector types.
1745 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001746 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001748 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001749 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001750 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001751
1752 // 128-bit vector types.
1753 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001754 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001755 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001756 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001757 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001758 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001759}
1760
1761
1762// Neon Pairwise long 2-register intrinsics,
1763// element sizes of 8, 16 and 32 bits:
1764multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1765 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001766 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001767 // 64-bit vector types.
1768 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001769 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001770 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001771 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001772 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001773 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001774
1775 // 128-bit vector types.
1776 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001777 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001778 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001779 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001780 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001781 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001782}
1783
1784
1785// Neon Pairwise long 2-register accumulate intrinsics,
1786// element sizes of 8, 16 and 32 bits:
1787multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1788 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001789 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001790 // 64-bit vector types.
1791 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001792 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001793 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001794 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001795 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001796 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001797
1798 // 128-bit vector types.
1799 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001800 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001801 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001803 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001804 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001805}
1806
1807
1808// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001809// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001810// element sizes of 8, 16, 32 and 64 bits:
1811multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001812 InstrItinClass itin, string OpcodeStr, string Dt,
1813 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001814 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001815 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001816 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001817 let Inst{21-19} = 0b001; // imm6 = 001xxx
1818 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001819 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001820 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001821 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1822 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001823 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001824 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001825 let Inst{21} = 0b1; // imm6 = 1xxxxx
1826 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001827 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001828 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001829 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001830
1831 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001832 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001833 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001834 let Inst{21-19} = 0b001; // imm6 = 001xxx
1835 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001836 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001838 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1839 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001840 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001842 let Inst{21} = 0b1; // imm6 = 1xxxxx
1843 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001844 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001845 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001846 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001847}
1848
Bob Wilson5bafff32009-06-22 23:27:02 +00001849// Neon Shift-Accumulate vector operations,
1850// element sizes of 8, 16, 32 and 64 bits:
1851multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001852 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001853 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001854 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001855 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001856 let Inst{21-19} = 0b001; // imm6 = 001xxx
1857 }
1858 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001859 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001860 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1861 }
1862 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001863 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001864 let Inst{21} = 0b1; // imm6 = 1xxxxx
1865 }
1866 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001867 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001868 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001869
1870 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001871 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001873 let Inst{21-19} = 0b001; // imm6 = 001xxx
1874 }
1875 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001877 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1878 }
1879 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001880 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001881 let Inst{21} = 0b1; // imm6 = 1xxxxx
1882 }
1883 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001884 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001885 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001886}
1887
1888
1889// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001890// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001891// element sizes of 8, 16, 32 and 64 bits:
1892multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001893 string OpcodeStr, SDNode ShOp,
1894 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001895 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001896 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001897 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001898 let Inst{21-19} = 0b001; // imm6 = 001xxx
1899 }
1900 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001901 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001902 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1903 }
1904 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001905 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001906 let Inst{21} = 0b1; // imm6 = 1xxxxx
1907 }
1908 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001909 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001910 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001911
1912 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001913 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001914 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001915 let Inst{21-19} = 0b001; // imm6 = 001xxx
1916 }
1917 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001918 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001919 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1920 }
1921 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001922 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001923 let Inst{21} = 0b1; // imm6 = 1xxxxx
1924 }
1925 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001926 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001927 // imm6 = xxxxxx
1928}
1929
1930// Neon Shift Long operations,
1931// element sizes of 8, 16, 32 bits:
1932multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001933 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001934 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001936 let Inst{21-19} = 0b001; // imm6 = 001xxx
1937 }
1938 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001939 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001940 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1941 }
1942 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001943 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001944 let Inst{21} = 0b1; // imm6 = 1xxxxx
1945 }
1946}
1947
1948// Neon Shift Narrow operations,
1949// element sizes of 16, 32, 64 bits:
1950multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001952 SDNode OpNode> {
1953 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001954 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001955 let Inst{21-19} = 0b001; // imm6 = 001xxx
1956 }
1957 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001958 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001959 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1960 }
1961 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001962 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001963 let Inst{21} = 0b1; // imm6 = 1xxxxx
1964 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001965}
1966
1967//===----------------------------------------------------------------------===//
1968// Instruction Definitions.
1969//===----------------------------------------------------------------------===//
1970
1971// Vector Add Operations.
1972
1973// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001974defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001975 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001976def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001977 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001978def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001979 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001980// VADDL : Vector Add Long (Q = D + D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001981defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
1982 "vaddl", "s", int_arm_neon_vaddls, 1>;
1983defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
1984 "vaddl", "u", int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001985// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001986defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1987defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001988// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001989defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
1990 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
1991 "vhadd", "s", int_arm_neon_vhadds, 1>;
1992defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
1993 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
1994 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001995// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001996defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
1997 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
1998 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
1999defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2000 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2001 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002002// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002003defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2004 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2005 "vqadd", "s", int_arm_neon_vqadds, 1>;
2006defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2007 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2008 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002009// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002010defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2011 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002012// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002013defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2014 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002015
2016// Vector Multiply Operations.
2017
2018// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002019defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002020 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002021def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2022 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2023def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2024 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002025def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002026 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002027def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002028 v4f32, v4f32, fmul, 1>;
2029defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2030def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2031def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2032 v2f32, fmul>;
2033
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002034def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2035 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2036 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2037 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002038 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002039 (SubReg_i16_lane imm:$lane)))>;
2040def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2041 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2042 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2043 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002044 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002045 (SubReg_i32_lane imm:$lane)))>;
2046def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2047 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2048 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2049 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002050 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002051 (SubReg_i32_lane imm:$lane)))>;
2052
Bob Wilson5bafff32009-06-22 23:27:02 +00002053// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002054defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002055 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002056 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002057defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2058 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002059 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002060def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002061 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2062 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002063 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2064 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002065 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002066 (SubReg_i16_lane imm:$lane)))>;
2067def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002068 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2069 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002070 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2071 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002072 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002073 (SubReg_i32_lane imm:$lane)))>;
2074
Bob Wilson5bafff32009-06-22 23:27:02 +00002075// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002076defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2077 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002078 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002079defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2080 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002082def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002083 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2084 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002085 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2086 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002087 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002088 (SubReg_i16_lane imm:$lane)))>;
2089def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002090 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2091 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002092 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2093 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002094 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002095 (SubReg_i32_lane imm:$lane)))>;
2096
Bob Wilson5bafff32009-06-22 23:27:02 +00002097// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002098defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2099 "vmull", "s", int_arm_neon_vmulls, 1>;
2100defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2101 "vmull", "u", int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002102def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002103 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002104defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002105 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002106defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002107 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002108
Bob Wilson5bafff32009-06-22 23:27:02 +00002109// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002110defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2111 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2112defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2113 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002114
2115// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2116
2117// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002118defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002119 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2120def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002121 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002122def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002123 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002124defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002125 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2126def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002127 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002128def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002129 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002130
2131def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002132 (mul (v8i16 QPR:$src2),
2133 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2134 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002135 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002136 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002137 (SubReg_i16_lane imm:$lane)))>;
2138
2139def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002140 (mul (v4i32 QPR:$src2),
2141 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2142 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002143 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002144 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002145 (SubReg_i32_lane imm:$lane)))>;
2146
2147def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002148 (fmul (v4f32 QPR:$src2),
2149 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002150 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2151 (v4f32 QPR:$src2),
2152 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002153 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002154 (SubReg_i32_lane imm:$lane)))>;
2155
Bob Wilson5bafff32009-06-22 23:27:02 +00002156// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002157defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002158 "vmlal", "s", int_arm_neon_vmlals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002159defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002160 "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002161
Evan Chengf81bf152009-11-23 21:57:23 +00002162defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2163defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002164
Bob Wilson5bafff32009-06-22 23:27:02 +00002165// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002166defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002167 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002168defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002169
Bob Wilson5bafff32009-06-22 23:27:02 +00002170// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002171defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002172 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2173def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002174 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002175def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002176 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002177defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002178 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2179def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002180 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002181def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002182 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002183
2184def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002185 (mul (v8i16 QPR:$src2),
2186 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2187 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002188 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002189 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002190 (SubReg_i16_lane imm:$lane)))>;
2191
2192def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002193 (mul (v4i32 QPR:$src2),
2194 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2195 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002196 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002197 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002198 (SubReg_i32_lane imm:$lane)))>;
2199
2200def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002201 (fmul (v4f32 QPR:$src2),
2202 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2203 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002204 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002205 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002206 (SubReg_i32_lane imm:$lane)))>;
2207
Bob Wilson5bafff32009-06-22 23:27:02 +00002208// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002209defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002210 "vmlsl", "s", int_arm_neon_vmlsls>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002211defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002212 "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002213
Evan Chengf81bf152009-11-23 21:57:23 +00002214defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2215defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002216
Bob Wilson5bafff32009-06-22 23:27:02 +00002217// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002218defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002219 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002220defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002221
2222// Vector Subtract Operations.
2223
2224// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002225defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002226 "vsub", "i", sub, 0>;
2227def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002228 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002229def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002230 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002231// VSUBL : Vector Subtract Long (Q = D - D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002232defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2233 "vsubl", "s", int_arm_neon_vsubls, 1>;
2234defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2235 "vsubl", "u", int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002236// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002237defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2238defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002239// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002240defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002241 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002242 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002243defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002244 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002245 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002246// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002247defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002248 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002249 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002250defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002251 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002253// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002254defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2255 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002256// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002257defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2258 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002259
2260// Vector Comparisons.
2261
2262// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002263defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2264 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002265def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002266 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002267def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002268 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002269// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002270defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2271 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002272
Bob Wilson5bafff32009-06-22 23:27:02 +00002273// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002274defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2275 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2276defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2277 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002278def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2279 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002280def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002281 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002282// For disassembly only.
2283defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2284 "$dst, $src, #0">;
2285// For disassembly only.
2286defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2287 "$dst, $src, #0">;
2288
Bob Wilson5bafff32009-06-22 23:27:02 +00002289// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002290defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2291 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2292defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2293 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002294def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002295 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002296def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002297 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002298// For disassembly only.
2299defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2300 "$dst, $src, #0">;
2301// For disassembly only.
2302defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2303 "$dst, $src, #0">;
2304
Bob Wilson5bafff32009-06-22 23:27:02 +00002305// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002306def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2307 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2308def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2309 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002310// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002311def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2312 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2313def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2314 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002315// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002316defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002317 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002318
2319// Vector Bitwise Operations.
2320
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002321def vnot8 : PatFrag<(ops node:$in),
2322 (xor node:$in, (bitconvert (v8i8 immAllOnesV)))>;
2323def vnot16 : PatFrag<(ops node:$in),
2324 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
2325
2326
Bob Wilson5bafff32009-06-22 23:27:02 +00002327// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002328def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2329 v2i32, v2i32, and, 1>;
2330def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2331 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002332
2333// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002334def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2335 v2i32, v2i32, xor, 1>;
2336def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2337 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002338
2339// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002340def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2341 v2i32, v2i32, or, 1>;
2342def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2343 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002344
2345// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002346def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002347 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2348 "vbic", "$dst, $src1, $src2", "",
2349 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002350 (vnot8 DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002351def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002352 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2353 "vbic", "$dst, $src1, $src2", "",
2354 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002355 (vnot16 QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002356
2357// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002358def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002359 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2360 "vorn", "$dst, $src1, $src2", "",
2361 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002362 (vnot8 DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002363def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002364 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2365 "vorn", "$dst, $src1, $src2", "",
2366 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002367 (vnot16 QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002368
2369// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002370def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002371 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002372 "vmvn", "$dst, $src", "",
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002373 [(set DPR:$dst, (v2i32 (vnot8 DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002374def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002375 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002376 "vmvn", "$dst, $src", "",
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002377 [(set QPR:$dst, (v4i32 (vnot16 QPR:$src)))]>;
2378def : Pat<(v2i32 (vnot8 DPR:$src)), (VMVNd DPR:$src)>;
2379def : Pat<(v4i32 (vnot16 QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002380
2381// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002382def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002383 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2384 N3RegFrm, IIC_VCNTiD,
2385 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2386 [(set DPR:$dst,
2387 (v2i32 (or (and DPR:$src2, DPR:$src1),
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002388 (and DPR:$src3, (vnot8 DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002389def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002390 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2391 N3RegFrm, IIC_VCNTiQ,
2392 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2393 [(set QPR:$dst,
2394 (v4i32 (or (and QPR:$src2, QPR:$src1),
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002395 (and QPR:$src3, (vnot16 QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002396
2397// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002398// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002399def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2400 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002401 N3RegFrm, IIC_VBINiD,
2402 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002403 [/* For disassembly only; pattern left blank */]>;
2404def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2405 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002406 N3RegFrm, IIC_VBINiQ,
2407 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002408 [/* For disassembly only; pattern left blank */]>;
2409
Bob Wilson5bafff32009-06-22 23:27:02 +00002410// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002411// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002412def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2413 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002414 N3RegFrm, IIC_VBINiD,
2415 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002416 [/* For disassembly only; pattern left blank */]>;
2417def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2418 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002419 N3RegFrm, IIC_VBINiQ,
2420 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002421 [/* For disassembly only; pattern left blank */]>;
2422
2423// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002424// for equivalent operations with different register constraints; it just
2425// inserts copies.
2426
2427// Vector Absolute Differences.
2428
2429// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002430defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002431 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002432 "vabd", "s", int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002433defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002434 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002435 "vabd", "u", int_arm_neon_vabdu, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002436def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002438def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002440
2441// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002442defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002443 "vabdl", "s", int_arm_neon_vabdls, 0>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002444defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002445 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002446
2447// VABA : Vector Absolute Difference and Accumulate
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002448defm VABAs : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2449 "vaba", "s", int_arm_neon_vabas>;
2450defm VABAu : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2451 "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002452
2453// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002454defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002455 "vabal", "s", int_arm_neon_vabals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002456defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002457 "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002458
2459// Vector Maximum and Minimum.
2460
2461// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002462defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002463 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002464 "vmax", "s", int_arm_neon_vmaxs, 1>;
2465defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002466 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002467 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002468def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2469 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002470 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002471def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2472 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002473 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2474
2475// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002476defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2477 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2478 "vmin", "s", int_arm_neon_vmins, 1>;
2479defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2480 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2481 "vmin", "u", int_arm_neon_vminu, 1>;
2482def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2483 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002484 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002485def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2486 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002487 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002488
2489// Vector Pairwise Operations.
2490
2491// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002492def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2493 "vpadd", "i8",
2494 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2495def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2496 "vpadd", "i16",
2497 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2498def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2499 "vpadd", "i32",
2500 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002501def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2502 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002503 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002504
2505// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002506defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002507 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002508defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002509 int_arm_neon_vpaddlu>;
2510
2511// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002512defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002513 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002514defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002515 int_arm_neon_vpadalu>;
2516
2517// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002518def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002519 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002520def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002521 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002522def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002523 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002524def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002525 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002526def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002527 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002528def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002529 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002530def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002531 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002532
2533// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002534def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002535 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002536def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002537 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002538def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002539 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002540def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002541 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002542def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002543 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002544def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002545 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002546def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002547 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002548
2549// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2550
2551// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002552def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002553 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002554 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002555def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002556 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002557 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002558def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002559 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002560 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002561def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002562 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002563 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002564
2565// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002566def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002567 IIC_VRECSD, "vrecps", "f32",
2568 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002569def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 IIC_VRECSQ, "vrecps", "f32",
2571 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002572
2573// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002574def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002575 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002576 v2i32, v2i32, int_arm_neon_vrsqrte>;
2577def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002578 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002579 v4i32, v4i32, int_arm_neon_vrsqrte>;
2580def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002581 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002582 v2f32, v2f32, int_arm_neon_vrsqrte>;
2583def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002585 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002586
2587// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002588def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002589 IIC_VRECSD, "vrsqrts", "f32",
2590 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002591def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 IIC_VRECSQ, "vrsqrts", "f32",
2593 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002594
2595// Vector Shifts.
2596
2597// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002598defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
2599 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2600 "vshl", "s", int_arm_neon_vshifts, 0>;
2601defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
2602 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2603 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002604// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002605defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2606 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002607// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002608defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2609 N2RegVShRFrm>;
2610defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2611 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002612
2613// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002614defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2615defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002616
2617// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002618class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002619 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002620 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002621 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2622 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002623 let Inst{21-16} = op21_16;
2624}
Evan Chengf81bf152009-11-23 21:57:23 +00002625def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002626 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002627def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002628 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002629def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002630 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002631
2632// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002633defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2634 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002635
2636// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002637defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
2638 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2639 "vrshl", "s", int_arm_neon_vrshifts, 0>;
2640defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
2641 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2642 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002643// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002644defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2645 N2RegVShRFrm>;
2646defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2647 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002648
2649// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002650defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002651 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652
2653// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002654defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
2655 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2656 "vqshl", "s", int_arm_neon_vqshifts, 0>;
2657defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
2658 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2659 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002661defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2662 N2RegVShLFrm>;
2663defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
2664 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002665// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002666defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
2667 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002668
2669// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002670defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002671 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002672defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002673 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002674
2675// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002676defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002677 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002678
2679// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002680defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
2681 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2682 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
2683defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
2684 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2685 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002686
2687// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002688defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002689 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002690defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002691 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002692
2693// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002694defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002695 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002696
2697// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002698defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2699defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002700// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002701defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2702defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002703
2704// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002705defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002706// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002707defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002708
2709// Vector Absolute and Saturating Absolute.
2710
2711// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002712defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002713 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002714 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002715def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002716 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002717 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002718def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002720 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002721
2722// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002723defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002725 int_arm_neon_vqabs>;
2726
2727// Vector Negate.
2728
Chris Lattner0a00ed92010-03-28 08:39:10 +00002729def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2730def vneg8 : PatFrag<(ops node:$in),
2731 (sub (bitconvert (v8i8 immAllZerosV)), node:$in)>;
2732def vneg16 : PatFrag<(ops node:$in),
2733 (sub (bitconvert (v16i8 immAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002734
Evan Chengf81bf152009-11-23 21:57:23 +00002735class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002736 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002737 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Chris Lattner0a00ed92010-03-28 08:39:10 +00002738 [(set DPR:$dst, (Ty (vneg8 DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002739class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002740 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002741 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Chris Lattner0a00ed92010-03-28 08:39:10 +00002742 [(set QPR:$dst, (Ty (vneg16 QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743
Chris Lattner0a00ed92010-03-28 08:39:10 +00002744// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00002745def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2746def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2747def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2748def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2749def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2750def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002751
2752// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002753def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002754 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002755 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2757def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002758 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002759 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002760 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2761
Chris Lattner0a00ed92010-03-28 08:39:10 +00002762def : Pat<(v8i8 (vneg8 DPR:$src)), (VNEGs8d DPR:$src)>;
2763def : Pat<(v4i16 (vneg8 DPR:$src)), (VNEGs16d DPR:$src)>;
2764def : Pat<(v2i32 (vneg8 DPR:$src)), (VNEGs32d DPR:$src)>;
2765def : Pat<(v16i8 (vneg16 QPR:$src)), (VNEGs8q QPR:$src)>;
2766def : Pat<(v8i16 (vneg16 QPR:$src)), (VNEGs16q QPR:$src)>;
2767def : Pat<(v4i32 (vneg16 QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002768
2769// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002770defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002771 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002772 int_arm_neon_vqneg>;
2773
2774// Vector Bit Counting Operations.
2775
2776// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002777defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002778 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002779 int_arm_neon_vcls>;
2780// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002781defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002782 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002783 int_arm_neon_vclz>;
2784// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002785def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002786 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002787 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002788def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002790 v16i8, v16i8, int_arm_neon_vcnt>;
2791
Johnny Chend8836042010-02-24 20:06:07 +00002792// Vector Swap -- for disassembly only.
2793def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2794 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2795 "vswp", "$dst, $src", "", []>;
2796def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2797 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2798 "vswp", "$dst, $src", "", []>;
2799
Bob Wilson5bafff32009-06-22 23:27:02 +00002800// Vector Move Operations.
2801
2802// VMOV : Vector Move (Register)
2803
Evan Cheng020cc1b2010-05-13 00:16:46 +00002804let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00002805def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002806 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00002807def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002808 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002809
Evan Cheng22c687b2010-05-14 02:13:41 +00002810// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00002811// be expanded after register allocation is completed.
2812def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002813 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00002814
2815def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002816 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00002817} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00002818
Bob Wilson5bafff32009-06-22 23:27:02 +00002819// VMOV : Vector Move (Immediate)
2820
2821// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2822def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2823 return ARM::getVMOVImm(N, 1, *CurDAG);
2824}]>;
2825def vmovImm8 : PatLeaf<(build_vector), [{
2826 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2827}], VMOV_get_imm8>;
2828
2829// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2830def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2831 return ARM::getVMOVImm(N, 2, *CurDAG);
2832}]>;
2833def vmovImm16 : PatLeaf<(build_vector), [{
2834 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2835}], VMOV_get_imm16>;
2836
2837// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2838def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2839 return ARM::getVMOVImm(N, 4, *CurDAG);
2840}]>;
2841def vmovImm32 : PatLeaf<(build_vector), [{
2842 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2843}], VMOV_get_imm32>;
2844
2845// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2846def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2847 return ARM::getVMOVImm(N, 8, *CurDAG);
2848}]>;
2849def vmovImm64 : PatLeaf<(build_vector), [{
2850 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2851}], VMOV_get_imm64>;
2852
2853// Note: Some of the cmode bits in the following VMOV instructions need to
2854// be encoded based on the immed values.
2855
Evan Cheng47006be2010-05-17 21:54:50 +00002856let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00002857def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002858 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002859 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002860 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2861def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002862 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002863 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002864 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2865
Bob Wilson1a913ed2010-06-11 21:34:50 +00002866def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
2867 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002869 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002870def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
2871 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002872 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002873 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2874
Bob Wilson1a913ed2010-06-11 21:34:50 +00002875def VMOVv2i32 : N1ModImm<1, 0b000, {0,?,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
2876 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002879def VMOVv4i32 : N1ModImm<1, 0b000, {0,?,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
2880 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2883
2884def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002885 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002887 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2888def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002889 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002890 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002891 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00002892} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00002893
2894// VMOV : Vector Get Lane (move scalar to ARM core register)
2895
Johnny Chen131c4a52009-11-23 17:48:17 +00002896def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002897 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002898 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002899 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2900 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002901def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002902 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002903 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002904 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2905 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002906def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002907 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002908 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002909 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2910 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002911def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002912 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002913 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002914 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2915 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002916def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002917 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002918 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002919 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2920 imm:$lane))]>;
2921// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2922def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2923 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002924 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002925 (SubReg_i8_lane imm:$lane))>;
2926def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2927 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002928 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002929 (SubReg_i16_lane imm:$lane))>;
2930def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2931 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002932 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002933 (SubReg_i8_lane imm:$lane))>;
2934def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2935 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002936 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 (SubReg_i16_lane imm:$lane))>;
2938def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2939 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002940 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002941 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002942def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002943 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002944 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002945def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002946 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002947 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002948//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002949// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002950def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002951 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002952
2953
2954// VMOV : Vector Set Lane (move ARM core register to scalar)
2955
2956let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002957def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002958 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002959 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002960 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2961 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002962def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002963 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002964 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002965 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2966 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002967def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002968 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002969 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002970 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2971 GPR:$src2, imm:$lane))]>;
2972}
2973def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2974 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002975 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002976 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002977 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002978 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002979def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2980 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002981 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002982 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002983 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002984 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002985def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2986 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002987 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002988 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002989 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002990 (DSubReg_i32_reg imm:$lane)))>;
2991
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002992def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002993 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2994 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002995def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002996 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2997 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002998
2999//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003000// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003002 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003003
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003004def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003005 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003006def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003007 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003008def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003009 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003010
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003011def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3012 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3013def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3014 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3015def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3016 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3017
3018def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3019 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3020 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003021 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003022def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3023 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3024 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003025 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003026def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3027 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3028 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003029 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003030
Bob Wilson5bafff32009-06-22 23:27:02 +00003031// VDUP : Vector Duplicate (from ARM core register to all elements)
3032
Evan Chengf81bf152009-11-23 21:57:23 +00003033class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003034 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003035 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003036 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003037class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003039 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003040 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003041
Evan Chengf81bf152009-11-23 21:57:23 +00003042def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3043def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3044def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3045def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3046def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3047def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003048
3049def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003050 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003051 [(set DPR:$dst, (v2f32 (NEONvdup
3052 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003053def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003054 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003055 [(set QPR:$dst, (v4f32 (NEONvdup
3056 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003057
3058// VDUP : Vector Duplicate Lane (from scalar to all elements)
3059
Johnny Chene4614f72010-03-25 17:01:27 +00003060class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3061 ValueType Ty>
3062 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3063 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3064 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003065
Johnny Chene4614f72010-03-25 17:01:27 +00003066class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003067 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003068 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3069 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3070 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3071 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003072
Bob Wilson507df402009-10-21 02:15:46 +00003073// Inst{19-16} is partially specified depending on the element size.
3074
Johnny Chene4614f72010-03-25 17:01:27 +00003075def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3076def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3077def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3078def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3079def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3080def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3081def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3082def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003083
Bob Wilson0ce37102009-08-14 05:08:32 +00003084def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3085 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3086 (DSubReg_i8_reg imm:$lane))),
3087 (SubReg_i8_lane imm:$lane)))>;
3088def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3089 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3090 (DSubReg_i16_reg imm:$lane))),
3091 (SubReg_i16_lane imm:$lane)))>;
3092def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3093 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3094 (DSubReg_i32_reg imm:$lane))),
3095 (SubReg_i32_lane imm:$lane)))>;
3096def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3097 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3098 (DSubReg_i32_reg imm:$lane))),
3099 (SubReg_i32_lane imm:$lane)))>;
3100
Johnny Chenda1aea42009-11-23 21:00:43 +00003101def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3102 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003103 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003104 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003105
Johnny Chenda1aea42009-11-23 21:00:43 +00003106def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3107 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003108 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003109 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003110
Bob Wilson5bafff32009-06-22 23:27:02 +00003111// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003112defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3113 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003114// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003115defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3116 "vqmovn", "s", int_arm_neon_vqmovns>;
3117defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3118 "vqmovn", "u", int_arm_neon_vqmovnu>;
3119defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3120 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003121// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003122defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3123 int_arm_neon_vmovls>;
3124defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3125 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003126
3127// Vector Conversions.
3128
Johnny Chen9e088762010-03-17 17:52:21 +00003129// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003130def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3131 v2i32, v2f32, fp_to_sint>;
3132def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3133 v2i32, v2f32, fp_to_uint>;
3134def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3135 v2f32, v2i32, sint_to_fp>;
3136def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3137 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003138
Johnny Chen6c8648b2010-03-17 23:26:50 +00003139def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3140 v4i32, v4f32, fp_to_sint>;
3141def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3142 v4i32, v4f32, fp_to_uint>;
3143def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3144 v4f32, v4i32, sint_to_fp>;
3145def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3146 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003147
3148// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003149def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003150 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003151def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003152 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003153def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003154 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003155def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003156 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3157
Evan Chengf81bf152009-11-23 21:57:23 +00003158def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003159 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003160def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003161 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003162def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003163 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003164def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003165 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3166
Bob Wilsond8e17572009-08-12 22:31:50 +00003167// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003168
3169// VREV64 : Vector Reverse elements within 64-bit doublewords
3170
Evan Chengf81bf152009-11-23 21:57:23 +00003171class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003172 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003173 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003174 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003175 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003176class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003177 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003178 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003179 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003180 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003181
Evan Chengf81bf152009-11-23 21:57:23 +00003182def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3183def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3184def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3185def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003186
Evan Chengf81bf152009-11-23 21:57:23 +00003187def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3188def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3189def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3190def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003191
3192// VREV32 : Vector Reverse elements within 32-bit words
3193
Evan Chengf81bf152009-11-23 21:57:23 +00003194class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003195 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003196 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003198 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003199class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003200 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003201 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003203 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003204
Evan Chengf81bf152009-11-23 21:57:23 +00003205def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3206def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003207
Evan Chengf81bf152009-11-23 21:57:23 +00003208def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3209def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003210
3211// VREV16 : Vector Reverse elements within 16-bit halfwords
3212
Evan Chengf81bf152009-11-23 21:57:23 +00003213class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003214 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003215 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003217 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003218class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003219 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003220 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003221 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003222 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003223
Evan Chengf81bf152009-11-23 21:57:23 +00003224def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3225def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003226
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003227// Other Vector Shuffles.
3228
3229// VEXT : Vector Extract
3230
Evan Chengf81bf152009-11-23 21:57:23 +00003231class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003232 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3233 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3234 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3235 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3236 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003237
Evan Chengf81bf152009-11-23 21:57:23 +00003238class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003239 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3240 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3241 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3242 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3243 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003244
Evan Chengf81bf152009-11-23 21:57:23 +00003245def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3246def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3247def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3248def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003249
Evan Chengf81bf152009-11-23 21:57:23 +00003250def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3251def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3252def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3253def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003254
Bob Wilson64efd902009-08-08 05:53:00 +00003255// VTRN : Vector Transpose
3256
Evan Chengf81bf152009-11-23 21:57:23 +00003257def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3258def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3259def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003260
Evan Chengf81bf152009-11-23 21:57:23 +00003261def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3262def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3263def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003264
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003265// VUZP : Vector Unzip (Deinterleave)
3266
Evan Chengf81bf152009-11-23 21:57:23 +00003267def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3268def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3269def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003270
Evan Chengf81bf152009-11-23 21:57:23 +00003271def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3272def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3273def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003274
3275// VZIP : Vector Zip (Interleave)
3276
Evan Chengf81bf152009-11-23 21:57:23 +00003277def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3278def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3279def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003280
Evan Chengf81bf152009-11-23 21:57:23 +00003281def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3282def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3283def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003284
Bob Wilson114a2662009-08-12 20:51:55 +00003285// Vector Table Lookup and Table Extension.
3286
3287// VTBL : Vector Table Lookup
3288def VTBL1
3289 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003290 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003291 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003292 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003293let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003294def VTBL2
3295 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003296 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003297 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003298 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3299 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3300def VTBL3
3301 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003302 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003303 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003304 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3305 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3306def VTBL4
3307 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003308 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003309 NVTBLFrm, IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003310 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003311 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3312 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003313} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003314
3315// VTBX : Vector Table Extension
3316def VTBX1
3317 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003318 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003319 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003320 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3321 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003322let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003323def VTBX2
3324 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003325 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003326 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003327 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3328 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3329def VTBX3
3330 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003331 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003332 NVTBLFrm, IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003333 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003334 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3335 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3336def VTBX4
3337 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003338 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003339 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3340 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003341 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3342 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003343} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003344
Bob Wilson5bafff32009-06-22 23:27:02 +00003345//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003346// NEON instructions for single-precision FP math
3347//===----------------------------------------------------------------------===//
3348
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003349class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3350 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003351 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003352 SPR:$a, ssub_0))),
3353 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003354
3355class N3VSPat<SDNode OpNode, NeonI Inst>
3356 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003357 (EXTRACT_SUBREG (v2f32
3358 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003359 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003360 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003361 SPR:$b, ssub_0))),
3362 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003363
3364class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3365 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3366 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003367 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003368 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003369 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003370 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003371 SPR:$b, ssub_0)),
3372 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003373
Evan Cheng1d2426c2009-08-07 19:30:41 +00003374// These need separate instructions because they must use DPR_VFP2 register
3375// class which have SPR sub-registers.
3376
3377// Vector Add Operations used for single-precision FP
3378let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003379def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3380def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003381
David Goodwin338268c2009-08-10 22:17:39 +00003382// Vector Sub Operations used for single-precision FP
3383let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003384def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3385def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003386
Evan Cheng1d2426c2009-08-07 19:30:41 +00003387// Vector Multiply Operations used for single-precision FP
3388let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003389def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3390def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003391
3392// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003393// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3394// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003395
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003396//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003397//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003398// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003399//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003400
3401//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003402//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003403// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003404//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003405
David Goodwin338268c2009-08-10 22:17:39 +00003406// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003407let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003408def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3409 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3410 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003411def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003412
David Goodwin338268c2009-08-10 22:17:39 +00003413// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003414let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003415def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3416 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3417 "vneg", "f32", "$dst, $src", "", []>;
3418def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003419
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003420// Vector Maximum used for single-precision FP
3421let neverHasSideEffects = 1 in
3422def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003423 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003424 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3425def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3426
3427// Vector Minimum used for single-precision FP
3428let neverHasSideEffects = 1 in
3429def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003430 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003431 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3432def : N3VSPat<NEONfmin, VMINfd_sfp>;
3433
David Goodwin338268c2009-08-10 22:17:39 +00003434// Vector Convert between single-precision FP and integer
3435let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003436def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3437 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003438def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003439
3440let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003441def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3442 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003443def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003444
3445let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003446def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3447 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003448def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003449
3450let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003451def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3452 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003453def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003454
Evan Cheng1d2426c2009-08-07 19:30:41 +00003455//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003456// Non-Instruction Patterns
3457//===----------------------------------------------------------------------===//
3458
3459// bit_convert
3460def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3461def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3462def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3463def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3464def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3465def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3466def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3467def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3468def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3469def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3470def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3471def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3472def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3473def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3474def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3475def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3476def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3477def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3478def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3479def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3480def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3481def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3482def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3483def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3484def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3485def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3486def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3487def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3488def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3489def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3490
3491def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3492def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3493def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3494def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3495def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3496def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3497def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3498def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3499def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3500def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3501def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3502def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3503def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3504def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3505def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3506def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3507def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3508def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3509def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3510def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3511def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3512def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3513def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3514def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3515def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3516def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3517def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3518def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3519def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3520def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;