blob: 437d8e477f9d2e43281e9ad006f234fbcef719c1 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach837c28a2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000029#include "llvm/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000031#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000032#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Micah Villmow3574eca2012-10-08 16:38:25 +000045#include "llvm/DataLayout.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Chris Lattner97f06932009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000050#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000051#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053using namespace llvm;
54
Chris Lattner95b2c7d2006-12-19 22:59:26 +000055namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000056
57 // Per section and per symbol attributes are not supported.
58 // To implement them we would need the ability to delay this emission
59 // until the assembly file is fully parsed/generated as only then do we
60 // know the symbol and section numbers.
61 class AttributeEmitter {
62 public:
63 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
64 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000065 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000066 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000067 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000068 };
69
70 class AsmAttributeEmitter : public AttributeEmitter {
71 MCStreamer &Streamer;
72
73 public:
74 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
75 void MaybeSwitchVendor(StringRef Vendor) { }
76
77 void EmitAttribute(unsigned Attribute, unsigned Value) {
78 Streamer.EmitRawText("\t.eabi_attribute " +
79 Twine(Attribute) + ", " + Twine(Value));
80 }
81
Jason W Kimf009a962011-02-07 00:49:53 +000082 void EmitTextAttribute(unsigned Attribute, StringRef String) {
83 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000084 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000085 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000086 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000087 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000088 /* GAS requires .fpu to be emitted regardless of EABI attribute */
89 case ARMBuildAttrs::Advanced_SIMD_arch:
90 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000091 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000092 break;
Jason W Kimf009a962011-02-07 00:49:53 +000093 }
94 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000095 void Finish() { }
96 };
97
98 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +000099 // This structure holds all attributes, accounting for
100 // their string/numeric value, so we can later emmit them
101 // in declaration order, keeping all in the same vector
102 struct AttributeItemType {
103 enum {
104 HiddenAttribute = 0,
105 NumericAttribute,
106 TextAttribute
107 } Type;
108 unsigned Tag;
109 unsigned IntValue;
110 StringRef StringValue;
111 } AttributeItem;
112
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000113 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000114 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000115 SmallVector<AttributeItemType, 64> Contents;
116
117 // Account for the ULEB/String size of each item,
118 // not just the number of items
119 size_t ContentsSize;
120 // FIXME: this should be in a more generic place, but
121 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
122 size_t getULEBSize(int Value) {
123 size_t Size = 0;
124 do {
125 Value >>= 7;
126 Size += sizeof(int8_t); // Is this really necessary?
127 } while (Value);
128 return Size;
129 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000130
131 public:
132 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000133 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000134
135 void MaybeSwitchVendor(StringRef Vendor) {
136 assert(!Vendor.empty() && "Vendor cannot be empty.");
137
138 if (CurrentVendor.empty())
139 CurrentVendor = Vendor;
140 else if (CurrentVendor == Vendor)
141 return;
142 else
143 Finish();
144
145 CurrentVendor = Vendor;
146
Rafael Espindola33363842010-10-25 22:26:55 +0000147 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000148 }
149
150 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000151 AttributeItemType attr = {
152 AttributeItemType::NumericAttribute,
153 Attribute,
154 Value,
155 StringRef("")
156 };
157 ContentsSize += getULEBSize(Attribute);
158 ContentsSize += getULEBSize(Value);
159 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000160 }
161
Jason W Kimf009a962011-02-07 00:49:53 +0000162 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000163 AttributeItemType attr = {
164 AttributeItemType::TextAttribute,
165 Attribute,
166 0,
167 String
168 };
169 ContentsSize += getULEBSize(Attribute);
170 // String + \0
171 ContentsSize += String.size()+1;
172
173 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000174 }
175
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000176 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000177 // Vendor size + Vendor name + '\0'
178 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Tag + Tag Size
181 const size_t TagHeaderSize = 1 + 4;
182
183 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
184 Streamer.EmitBytes(CurrentVendor, 0);
185 Streamer.EmitIntValue(0, 1); // '\0'
186
187 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
188 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000189
Renato Golin719927a2011-08-09 09:50:10 +0000190 // Size should have been accounted for already, now
191 // emit each field as its type (ULEB or String)
192 for (unsigned int i=0; i<Contents.size(); ++i) {
193 AttributeItemType item = Contents[i];
194 Streamer.EmitULEB128IntValue(item.Tag, 0);
195 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000196 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000197 case AttributeItemType::NumericAttribute:
198 Streamer.EmitULEB128IntValue(item.IntValue, 0);
199 break;
200 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000201 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000202 Streamer.EmitIntValue(0, 1); // '\0'
203 break;
Renato Golin719927a2011-08-09 09:50:10 +0000204 }
205 }
Rafael Espindola33363842010-10-25 22:26:55 +0000206
207 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000208 }
209 };
210
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000211} // end of anonymous namespace
212
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000213MachineLocation ARMAsmPrinter::
214getDebugValueLocation(const MachineInstr *MI) const {
215 MachineLocation Location;
216 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
217 // Frame address. Currently handles register +- offset only.
218 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
219 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
220 else {
221 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
222 }
223 return Location;
224}
225
Devang Patel27f5acb2011-04-21 22:48:26 +0000226/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000227void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000228 const TargetRegisterInfo *RI = TM.getRegisterInfo();
229 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000230 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000231 else {
232 unsigned Reg = MLoc.getReg();
233 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000234 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000235 // S registers are described as bit-pieces of a register
236 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
237 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000238
Devang Patel27f5acb2011-04-21 22:48:26 +0000239 unsigned SReg = Reg - ARM::S0;
240 bool odd = SReg & 0x1;
241 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000242
243 OutStreamer.AddComment("DW_OP_regx for S register");
244 EmitInt8(dwarf::DW_OP_regx);
245
246 OutStreamer.AddComment(Twine(SReg));
247 EmitULEB128(Rx);
248
249 if (odd) {
250 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
251 EmitInt8(dwarf::DW_OP_bit_piece);
252 EmitULEB128(32);
253 EmitULEB128(32);
254 } else {
255 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
256 EmitInt8(dwarf::DW_OP_bit_piece);
257 EmitULEB128(32);
258 EmitULEB128(0);
259 }
Devang Patel71f3f112011-04-21 23:22:35 +0000260 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000261 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000262 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000263 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
264 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000265
266 unsigned QReg = Reg - ARM::Q0;
267 unsigned D1 = 256 + 2 * QReg;
268 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000269
Devang Patel71f3f112011-04-21 23:22:35 +0000270 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
271 EmitInt8(dwarf::DW_OP_regx);
272 EmitULEB128(D1);
273 OutStreamer.AddComment("DW_OP_piece 8");
274 EmitInt8(dwarf::DW_OP_piece);
275 EmitULEB128(8);
276
277 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
278 EmitInt8(dwarf::DW_OP_regx);
279 EmitULEB128(D2);
280 OutStreamer.AddComment("DW_OP_piece 8");
281 EmitInt8(dwarf::DW_OP_piece);
282 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000283 }
284 }
285}
286
Jim Grosbach3e965312012-05-18 19:12:01 +0000287void ARMAsmPrinter::EmitFunctionBodyEnd() {
288 // Make sure to terminate any constant pools that were at the end
289 // of the function.
290 if (!InConstantPool)
291 return;
292 InConstantPool = false;
293 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
294}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000295
Jim Grosbach3e965312012-05-18 19:12:01 +0000296void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000297 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000298 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000299 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000300 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000301
Chris Lattner953ebb72010-01-27 23:58:11 +0000302 OutStreamer.EmitLabel(CurrentFnSym);
303}
304
James Molloy34982572012-01-26 09:25:43 +0000305void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000306 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy34982572012-01-26 09:25:43 +0000307 assert(Size && "C++ constructor pointer had zero size!");
308
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000309 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000310 assert(GV && "C++ constructor pointer was not a GlobalValue!");
311
312 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
313 (Subtarget->isTargetDarwin()
314 ? MCSymbolRefExpr::VK_None
315 : MCSymbolRefExpr::VK_ARM_TARGET1),
316 OutContext);
317
318 OutStreamer.EmitValue(E, Size);
319}
320
Jim Grosbach2317e402010-09-30 01:57:53 +0000321/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000322/// method to print assembly for each instruction.
323///
324bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000325 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000326 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000327
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000328 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000329}
330
Evan Cheng055b0312009-06-29 07:51:04 +0000331void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000332 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000333 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000334 unsigned TF = MO.getTargetFlags();
335
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000336 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000337 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000338 case MachineOperand::MO_Register: {
339 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000340 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000341 assert(!MO.getSubReg() && "Subregs should be eliminated!");
342 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000343 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000344 }
Evan Chenga8e29892007-01-19 07:51:42 +0000345 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000346 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000347 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000348 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000349 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000350 O << ":lower16:";
351 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000352 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000353 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000354 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000355 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000356 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000357 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000358 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000359 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000360 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000361 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000362 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
363 (TF & ARMII::MO_LO16))
364 O << ":lower16:";
365 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
366 (TF & ARMII::MO_HI16))
367 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000368 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000369
Chris Lattner0c08d092010-04-03 22:28:33 +0000370 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000371 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000372 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000373 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000374 }
Evan Chenga8e29892007-01-19 07:51:42 +0000375 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000376 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000377 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000378 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000379 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000380 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000381 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000382 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000383 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000384 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000385 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000386 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000387 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000388}
389
Evan Cheng055b0312009-06-29 07:51:04 +0000390//===--------------------------------------------------------------------===//
391
Chris Lattner0890cf12010-01-25 19:51:38 +0000392MCSymbol *ARMAsmPrinter::
Chris Lattner0890cf12010-01-25 19:51:38 +0000393GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
394 SmallString<60> Name;
395 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000396 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000397 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000398}
399
Jim Grosbach433a5782010-09-24 20:47:58 +0000400
401MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
402 SmallString<60> Name;
403 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
404 << getFunctionNumber();
405 return OutContext.GetOrCreateSymbol(Name.str());
406}
407
Evan Cheng055b0312009-06-29 07:51:04 +0000408bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000409 unsigned AsmVariant, const char *ExtraCode,
410 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000411 // Does this asm operand have a single letter operand modifier?
412 if (ExtraCode && ExtraCode[0]) {
413 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000414
Evan Chenga8e29892007-01-19 07:51:42 +0000415 switch (ExtraCode[0]) {
Jack Carter0518fca2012-06-26 13:49:27 +0000416 default:
417 // See if this is a generic print operand
418 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000419 case 'a': // Print as a memory address.
420 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000421 O << "["
422 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
423 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000424 return false;
425 }
426 // Fallthrough
427 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000428 if (!MI->getOperand(OpNum).isImm())
429 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000430 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000431 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000432 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000433 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000434 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000435 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000436 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher0628d382011-05-24 22:10:34 +0000437 if (MI->getOperand(OpNum).isReg()) {
438 unsigned Reg = MI->getOperand(OpNum).getReg();
439 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen4c91bda2012-05-30 23:00:43 +0000440 // Find the 'd' register that has this 's' register as a sub-register,
441 // and determine the lane number.
442 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
443 if (!ARM::DPRRegClass.contains(*SR))
444 continue;
445 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
446 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
447 return false;
448 }
Eric Christopher0628d382011-05-24 22:10:34 +0000449 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000450 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000451 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000452 if (!MI->getOperand(OpNum).isImm())
453 return true;
454 O << ~(MI->getOperand(OpNum).getImm());
455 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000456 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000457 if (!MI->getOperand(OpNum).isImm())
458 return true;
459 O << (MI->getOperand(OpNum).getImm() & 0xffff);
460 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000461 case 'M': { // A register range suitable for LDM/STM.
462 if (!MI->getOperand(OpNum).isReg())
463 return true;
464 const MachineOperand &MO = MI->getOperand(OpNum);
465 unsigned RegBegin = MO.getReg();
466 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
467 // already got the operands in registers that are operands to the
468 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000469
Eric Christopher3c14f242011-05-28 01:40:44 +0000470 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000471
Eric Christopher3c14f242011-05-28 01:40:44 +0000472 // FIXME: The register allocator not only may not have given us the
473 // registers in sequence, but may not be in ascending registers. This
474 // will require changes in the register allocator that'll need to be
475 // propagated down here if the operands change.
476 unsigned RegOps = OpNum + 1;
477 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000478 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000479 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
480 RegOps++;
481 }
482
483 O << "}";
484
485 return false;
486 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000487 case 'R': // The most significant register of a pair.
488 case 'Q': { // The least significant register of a pair.
489 if (OpNum == 0)
490 return true;
491 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
492 if (!FlagsOP.isImm())
493 return true;
494 unsigned Flags = FlagsOP.getImm();
495 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
496 if (NumVals != 2)
497 return true;
498 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
499 if (RegOp >= MI->getNumOperands())
500 return true;
501 const MachineOperand &MO = MI->getOperand(RegOp);
502 if (!MO.isReg())
503 return true;
504 unsigned Reg = MO.getReg();
505 O << ARMInstPrinter::getRegisterName(Reg);
506 return false;
507 }
508
Eric Christopherfef50062011-05-24 22:27:43 +0000509 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000510 case 'f': { // The high doubleword register of a NEON quad register.
511 if (!MI->getOperand(OpNum).isReg())
512 return true;
513 unsigned Reg = MI->getOperand(OpNum).getReg();
514 if (!ARM::QPRRegClass.contains(Reg))
515 return true;
516 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
517 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
518 ARM::dsub_0 : ARM::dsub_1);
519 O << ARMInstPrinter::getRegisterName(SubReg);
520 return false;
521 }
522
Eric Christopher001d2192012-08-13 18:18:52 +0000523 // This modifier is not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000524 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilsond984eb62010-05-27 20:23:42 +0000525 return true;
Eric Christopher6eef0e22012-08-14 23:32:15 +0000526 case 'H': { // The highest-numbered register of a pair.
Eric Christopher001d2192012-08-13 18:18:52 +0000527 const MachineOperand &MO = MI->getOperand(OpNum);
528 if (!MO.isReg())
529 return true;
530 const TargetRegisterClass &RC = ARM::GPRRegClass;
531 const MachineFunction &MF = *MI->getParent()->getParent();
532 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
533
534 unsigned RegIdx = TRI->getEncodingValue(MO.getReg());
535 RegIdx |= 1; //The odd register is also the higher-numbered one of a pair.
536
537 unsigned Reg = RC.getRegister(RegIdx);
538 O << ARMInstPrinter::getRegisterName(Reg);
539 return false;
Evan Cheng84f60b72010-05-27 22:08:38 +0000540 }
Eric Christopher6eef0e22012-08-14 23:32:15 +0000541 }
Evan Chenga8e29892007-01-19 07:51:42 +0000542 }
Jim Grosbache9952212009-09-04 01:38:51 +0000543
Chris Lattner35c33bd2010-04-04 04:47:45 +0000544 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000545 return false;
546}
547
Bob Wilson224c2442009-05-19 05:53:42 +0000548bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000549 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000550 const char *ExtraCode,
551 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000552 // Does this asm operand have a single letter operand modifier?
553 if (ExtraCode && ExtraCode[0]) {
554 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000555
Eric Christopher8f894632011-05-25 20:51:58 +0000556 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000557 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000558 default: return true; // Unknown modifier.
559 case 'm': // The base register of a memory operand.
560 if (!MI->getOperand(OpNum).isReg())
561 return true;
562 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
563 return false;
564 }
565 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000566
Bob Wilson765cc0b2009-10-13 20:50:28 +0000567 const MachineOperand &MO = MI->getOperand(OpNum);
568 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000569 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000570 return false;
571}
572
Bob Wilson812209a2009-09-30 22:06:26 +0000573void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000574 if (Subtarget->isTargetDarwin()) {
575 Reloc::Model RelocM = TM.getRelocationModel();
576 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
577 // Declare all the text sections up front (before the DWARF sections
578 // emitted by AsmPrinter::doInitialization) so the assembler will keep
579 // them together at the beginning of the object file. This helps
580 // avoid out-of-range branches that are due a fundamental limitation of
581 // the way symbol offsets are encoded with the current Darwin ARM
582 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000583 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000584 static_cast<const TargetLoweringObjectFileMachO &>(
585 getObjFileLowering());
Jim Grosbach837c28a2012-10-04 21:33:24 +0000586
587 // Collect the set of sections our functions will go into.
588 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
589 SmallPtrSet<const MCSection *, 8> > TextSections;
590 // Default text section comes first.
591 TextSections.insert(TLOFMacho.getTextSection());
592 // Now any user defined text sections from function attributes.
593 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
594 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
595 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
596 // Now the coalescable sections.
597 TextSections.insert(TLOFMacho.getTextCoalSection());
598 TextSections.insert(TLOFMacho.getConstTextCoalSection());
599
600 // Emit the sections in the .s file header to fix the order.
601 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
602 OutStreamer.SwitchSection(TextSections[i]);
603
Bob Wilson29e06692009-09-30 22:25:37 +0000604 if (RelocM == Reloc::DynamicNoPIC) {
605 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000606 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
607 MCSectionMachO::S_SYMBOL_STUBS,
608 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000609 OutStreamer.SwitchSection(sect);
610 } else {
611 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000612 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
613 MCSectionMachO::S_SYMBOL_STUBS,
614 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000615 OutStreamer.SwitchSection(sect);
616 }
Bob Wilson63db5942010-07-30 19:55:47 +0000617 const MCSection *StaticInitSect =
618 OutContext.getMachOSection("__TEXT", "__StaticInit",
619 MCSectionMachO::S_REGULAR |
620 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
621 SectionKind::getText());
622 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000623 }
624 }
625
Jim Grosbache5165492009-11-09 00:11:35 +0000626 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000627 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000628
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000629 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000630 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000631 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000632}
633
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000634
Chris Lattner4a071d62009-10-19 17:59:19 +0000635void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000636 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000637 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000638 const TargetLoweringObjectFileMachO &TLOFMacho =
639 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000640 MachineModuleInfoMachO &MMIMacho =
641 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000642
Evan Chenga8e29892007-01-19 07:51:42 +0000643 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000644 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000645
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000646 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000647 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000648 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000649 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000650 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000651 // L_foo$stub:
652 OutStreamer.EmitLabel(Stubs[i].first);
653 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000654 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
655 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000656
Bill Wendling52a50e52010-03-11 01:18:13 +0000657 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000658 // External to current translation unit.
659 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
660 else
661 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000662 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000663 // When we place the LSDA into the TEXT section, the type info
664 // pointers need to be indirect and pc-rel. We accomplish this by
665 // using NLPs; however, sometimes the types are local to the file.
666 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000667 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
668 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000669 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000670 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000671
672 Stubs.clear();
673 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000674 }
675
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000676 Stubs = MMIMacho.GetHiddenGVStubList();
677 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000678 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000679 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000680 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
681 // L_foo$stub:
682 OutStreamer.EmitLabel(Stubs[i].first);
683 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000684 OutStreamer.EmitValue(MCSymbolRefExpr::
685 Create(Stubs[i].second.getPointer(),
686 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000687 4/*size*/, 0/*addrspace*/);
688 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000689
690 Stubs.clear();
691 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000692 }
693
Evan Chenga8e29892007-01-19 07:51:42 +0000694 // Funny Darwin hack: This flag tells the linker that no global symbols
695 // contain code that falls through to other global symbols (e.g. the obvious
696 // implementation of multiple entry points). If this doesn't occur, the
697 // linker can safely perform dead code stripping. Since LLVM never
698 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000699 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000700 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000701}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000702
Chris Lattner97f06932009-10-19 20:20:46 +0000703//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000704// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
705// FIXME:
706// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000707// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000708// Instead of subclassing the MCELFStreamer, we do the work here.
709
710void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000711
Jason W Kim17b443d2010-10-11 23:01:44 +0000712 emitARMAttributeSection();
713
Renato Golin728ff0d2011-02-28 22:04:27 +0000714 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
715 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000716 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000717 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000718 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000719 emitFPU = true;
720 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000721 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
722 AttrEmitter = new ObjectAttributeEmitter(O);
723 }
724
725 AttrEmitter->MaybeSwitchVendor("aeabi");
726
Jason W Kimdef9ac42010-10-06 22:36:46 +0000727 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000728
729 if (CPUString == "cortex-a8" ||
730 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000731 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000732 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
733 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
734 ARMBuildAttrs::ApplicationProfile);
735 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
736 ARMBuildAttrs::Allowed);
737 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
738 ARMBuildAttrs::AllowThumb32);
739 // Fixme: figure out when this is emitted.
740 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
741 // ARMBuildAttrs::AllowWMMXv1);
742 //
743
744 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000745 } else if (CPUString == "xscale") {
746 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
748 ARMBuildAttrs::Allowed);
749 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
750 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000751 } else if (CPUString == "generic") {
Amara Emerson162d91c2012-11-07 18:57:14 +0000752 // FIXME: Why these defaults?
753 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000754 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
755 ARMBuildAttrs::Allowed);
756 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
Amara Emerson162d91c2012-11-07 18:57:14 +0000757 ARMBuildAttrs::Allowed);
758 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000759
Renato Goline89a0532011-03-02 21:20:09 +0000760 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000761 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000762 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000763 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000764 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
765 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000766 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000767 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000768 /* If emitted for NEON, omit from VFP below, since you can have both
769 * NEON and VFP in build attributes but only one .fpu */
770 emitFPU = false;
771 }
772
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000773 /* VFPv4 + .fpu */
774 if (Subtarget->hasVFP4()) {
775 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
776 ARMBuildAttrs::AllowFPv4A);
777 if (emitFPU)
778 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
779
Renato Golin728ff0d2011-02-28 22:04:27 +0000780 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000781 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000782 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
783 ARMBuildAttrs::AllowFPv3A);
784 if (emitFPU)
785 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
786
787 /* VFPv2 + .fpu */
788 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000789 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
790 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000791 if (emitFPU)
792 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
793 }
794
795 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000796 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000797 if (Subtarget->hasNEON()) {
798 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
799 ARMBuildAttrs::Allowed);
800 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000801
802 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000803 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000804 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
805 ARMBuildAttrs::Allowed);
806 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
807 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000808 }
809
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000810 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000811 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
812 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000813 else
Jason W Kimf009a962011-02-07 00:49:53 +0000814 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
815 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000816
Jason W Kimf009a962011-02-07 00:49:53 +0000817 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000818 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000819 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
820 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000821
822 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000823 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000824 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
825 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000826 }
827 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000828
Jason W Kimf009a962011-02-07 00:49:53 +0000829 if (Subtarget->hasDivide())
830 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000831
832 AttrEmitter->Finish();
833 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000834}
835
Jason W Kim17b443d2010-10-11 23:01:44 +0000836void ARMAsmPrinter::emitARMAttributeSection() {
837 // <format-version>
838 // [ <section-length> "vendor-name"
839 // [ <file-tag> <size> <attribute>*
840 // | <section-tag> <size> <section-number>* 0 <attribute>*
841 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
842 // ]+
843 // ]*
844
845 if (OutStreamer.hasRawTextSupport())
846 return;
847
848 const ARMElfTargetObjectFile &TLOFELF =
849 static_cast<const ARMElfTargetObjectFile &>
850 (getObjFileLowering());
851
852 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000853
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000854 // Format version
855 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000856}
857
Jason W Kimdef9ac42010-10-06 22:36:46 +0000858//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000859
Jim Grosbach988ce092010-09-18 00:05:05 +0000860static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
861 unsigned LabelId, MCContext &Ctx) {
862
863 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
864 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
865 return Label;
866}
867
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000868static MCSymbolRefExpr::VariantKind
869getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
870 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000871 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
872 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
873 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
874 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
875 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
876 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
877 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000878 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000879}
880
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000881MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
882 bool isIndirect = Subtarget->isTargetDarwin() &&
883 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
884 if (!isIndirect)
885 return Mang->getSymbol(GV);
886
887 // FIXME: Remove this when Darwin transition to @GOT like syntax.
888 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
889 MachineModuleInfoMachO &MMIMachO =
890 MMI->getObjFileInfo<MachineModuleInfoMachO>();
891 MachineModuleInfoImpl::StubValueTy &StubSym =
892 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
893 MMIMachO.getGVStubEntry(MCSym);
894 if (StubSym.getPointer() == 0)
895 StubSym = MachineModuleInfoImpl::
896 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
897 return MCSym;
898}
899
Jim Grosbach5df08d82010-11-09 18:45:04 +0000900void ARMAsmPrinter::
901EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000902 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000903
904 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000905
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000906 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000907 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000908 SmallString<128> Str;
909 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000910 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000911 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000912 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000913 const BlockAddress *BA =
914 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
915 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000916 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000917 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000918 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000919 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000920 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000921 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000922 } else {
923 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000924 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
925 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000926 }
927
928 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000929 const MCExpr *Expr =
930 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
931 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000932
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000933 if (ACPV->getPCAdjustment()) {
934 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
935 getFunctionNumber(),
936 ACPV->getLabelId(),
937 OutContext);
938 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
939 PCRelExpr =
940 MCBinaryExpr::CreateAdd(PCRelExpr,
941 MCConstantExpr::Create(ACPV->getPCAdjustment(),
942 OutContext),
943 OutContext);
944 if (ACPV->mustAddCurrentAddress()) {
945 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
946 // label, so just emit a local label end reference that instead.
947 MCSymbol *DotSym = OutContext.CreateTempSymbol();
948 OutStreamer.EmitLabel(DotSym);
949 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
950 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000951 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000952 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000953 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000954 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000955}
956
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000957void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
958 unsigned Opcode = MI->getOpcode();
959 int OpNum = 1;
960 if (Opcode == ARM::BR_JTadd)
961 OpNum = 2;
962 else if (Opcode == ARM::BR_JTm)
963 OpNum = 3;
964
965 const MachineOperand &MO1 = MI->getOperand(OpNum);
966 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
967 unsigned JTI = MO1.getIndex();
968
969 // Emit a label for the jump table.
970 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
971 OutStreamer.EmitLabel(JTISymbol);
972
Jim Grosbach3e965312012-05-18 19:12:01 +0000973 // Mark the jump table as data-in-code.
974 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
975
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000976 // Emit each entry of the table.
977 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
978 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
979 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
980
981 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
982 MachineBasicBlock *MBB = JTBBs[i];
983 // Construct an MCExpr for the entry. We want a value of the form:
984 // (BasicBlockAddr - TableBeginAddr)
985 //
986 // For example, a table with entries jumping to basic blocks BB0 and BB1
987 // would look like:
988 // LJTI_0_0:
989 // .word (LBB0 - LJTI_0_0)
990 // .word (LBB1 - LJTI_0_0)
991 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
992
993 if (TM.getRelocationModel() == Reloc::PIC_)
994 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
995 OutContext),
996 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000997 // If we're generating a table of Thumb addresses in static relocation
998 // model, we need to add one to keep interworking correctly.
999 else if (AFI->isThumbFunction())
1000 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1001 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001002 OutStreamer.EmitValue(Expr, 4);
1003 }
Jim Grosbach3e965312012-05-18 19:12:01 +00001004 // Mark the end of jump table data-in-code region.
1005 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001006}
1007
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001008void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1009 unsigned Opcode = MI->getOpcode();
1010 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1011 const MachineOperand &MO1 = MI->getOperand(OpNum);
1012 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1013 unsigned JTI = MO1.getIndex();
1014
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001015 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1016 OutStreamer.EmitLabel(JTISymbol);
1017
1018 // Emit each entry of the table.
1019 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1020 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1021 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001022 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +00001023 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001024 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001025 // Mark the jump table as data-in-code.
1026 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1027 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001028 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001029 // Mark the jump table as data-in-code.
1030 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1031 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001032
1033 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1034 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001035 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1036 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001037 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001038 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001039 MCInst BrInst;
1040 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001041 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001042 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1043 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001044 OutStreamer.EmitInstruction(BrInst);
1045 continue;
1046 }
1047 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001048 // MCExpr for the entry. We want a value of the form:
1049 // (BasicBlockAddr - TableBeginAddr) / 2
1050 //
1051 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1052 // would look like:
1053 // LJTI_0_0:
1054 // .byte (LBB0 - LJTI_0_0) / 2
1055 // .byte (LBB1 - LJTI_0_0) / 2
1056 const MCExpr *Expr =
1057 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1058 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1059 OutContext);
1060 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1061 OutContext);
1062 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001063 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001064 // Mark the end of jump table data-in-code region. 32-bit offsets use
1065 // actual branch instructions here, so we don't mark those as a data-region
1066 // at all.
1067 if (OffsetWidth != 4)
1068 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001069}
1070
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001071void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1072 raw_ostream &OS) {
1073 unsigned NOps = MI->getNumOperands();
1074 assert(NOps==4);
1075 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1076 // cast away const; DIetc do not take const operands for some reason.
1077 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1078 OS << V.getName();
1079 OS << " <- ";
1080 // Frame address. Currently handles register +- offset only.
1081 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1082 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1083 OS << ']';
1084 OS << "+";
1085 printOperand(MI, NOps-2, OS);
1086}
1087
Jim Grosbach40edf732010-12-14 21:10:47 +00001088static void populateADROperands(MCInst &Inst, unsigned Dest,
1089 const MCSymbol *Label,
1090 unsigned pred, unsigned ccreg,
1091 MCContext &Ctx) {
1092 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1093 Inst.addOperand(MCOperand::CreateReg(Dest));
1094 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1095 // Add predicate operands.
1096 Inst.addOperand(MCOperand::CreateImm(pred));
1097 Inst.addOperand(MCOperand::CreateReg(ccreg));
1098}
1099
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001100void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1101 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1102 "Only instruction which are involved into frame setup code are allowed");
1103
1104 const MachineFunction &MF = *MI->getParent()->getParent();
1105 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001106 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001107
1108 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001109 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001110 unsigned SrcReg, DstReg;
1111
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001112 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1113 // Two special cases:
1114 // 1) tPUSH does not have src/dst regs.
1115 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1116 // load. Yes, this is pretty fragile, but for now I don't see better
1117 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001118 SrcReg = DstReg = ARM::SP;
1119 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001120 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001121 DstReg = MI->getOperand(0).getReg();
1122 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001123
1124 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001125 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001126 // Register saves.
1127 assert(DstReg == ARM::SP &&
1128 "Only stack pointer as a destination reg is supported");
1129
1130 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001131 // Skip src & dst reg, and pred ops.
1132 unsigned StartOp = 2 + 2;
1133 // Use all the operands.
1134 unsigned NumOffset = 0;
1135
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001136 switch (Opc) {
1137 default:
1138 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001139 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001140 case ARM::tPUSH:
1141 // Special case here: no src & dst reg, but two extra imp ops.
1142 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001143 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001144 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001145 case ARM::VSTMDDB_UPD:
1146 assert(SrcReg == ARM::SP &&
1147 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001148 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovad62e922012-08-04 13:25:58 +00001149 i != NumOps; ++i) {
1150 const MachineOperand &MO = MI->getOperand(i);
1151 // Actually, there should never be any impdef stuff here. Skip it
1152 // temporary to workaround PR11902.
1153 if (MO.isImplicit())
1154 continue;
1155 RegList.push_back(MO.getReg());
1156 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001157 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001158 case ARM::STR_PRE_IMM:
1159 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001160 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001161 assert(MI->getOperand(2).getReg() == ARM::SP &&
1162 "Only stack pointer as a source reg is supported");
1163 RegList.push_back(SrcReg);
1164 break;
1165 }
1166 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1167 } else {
1168 // Changes of stack / frame pointer.
1169 if (SrcReg == ARM::SP) {
1170 int64_t Offset = 0;
1171 switch (Opc) {
1172 default:
1173 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001174 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001175 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001176 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001177 Offset = 0;
1178 break;
1179 case ARM::ADDri:
1180 Offset = -MI->getOperand(2).getImm();
1181 break;
1182 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001183 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001184 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001185 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001186 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001187 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001188 break;
1189 case ARM::tADDspi:
1190 case ARM::tADDrSPi:
1191 Offset = -MI->getOperand(2).getImm()*4;
1192 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001193 case ARM::tLDRpci: {
1194 // Grab the constpool index and check, whether it corresponds to
1195 // original or cloned constpool entry.
1196 unsigned CPI = MI->getOperand(1).getIndex();
1197 const MachineConstantPool *MCP = MF.getConstantPool();
1198 if (CPI >= MCP->getConstants().size())
1199 CPI = AFI.getOriginalCPIdx(CPI);
1200 assert(CPI != -1U && "Invalid constpool index");
1201
1202 // Derive the actual offset.
1203 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1204 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1205 // FIXME: Check for user, it should be "add" instruction!
1206 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001207 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001208 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001209 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001210
1211 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001212 // Set-up of the frame pointer. Positive values correspond to "add"
1213 // instruction.
1214 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001215 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001216 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001217 // instruction.
1218 OutStreamer.EmitPad(Offset);
1219 } else {
1220 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001221 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001222 }
1223 } else if (DstReg == ARM::SP) {
1224 // FIXME: .movsp goes here
1225 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001226 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001227 }
1228 else {
1229 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001230 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001231 }
1232 }
1233}
1234
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001235extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001236
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001237// Simple pseudo-instructions have their lowering (with expansion to real
1238// instructions) auto-generated.
1239#include "ARMGenMCPseudoLowering.inc"
1240
Jim Grosbachb454cda2010-09-29 15:23:40 +00001241void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001242 // If we just ended a constant pool, mark it as such.
1243 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1244 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1245 InConstantPool = false;
1246 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001247
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001248 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001249 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001250 EmitUnwindingInstruction(MI);
1251
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001252 // Do any auto-generated pseudo lowerings.
1253 if (emitPseudoExpansionLowering(OutStreamer, MI))
1254 return;
1255
Andrew Trick3be654f2011-09-21 02:20:46 +00001256 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1257 "Pseudo flag setting opcode should be expanded early");
1258
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001259 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001260 unsigned Opc = MI->getOpcode();
1261 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001262 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001263 case ARM::DBG_VALUE: {
1264 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1265 SmallString<128> TmpStr;
1266 raw_svector_ostream OS(TmpStr);
1267 PrintDebugValueComment(MI, OS);
1268 OutStreamer.EmitRawText(StringRef(OS.str()));
1269 }
1270 return;
1271 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001272 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001273 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001274 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001275 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001276 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001277 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1278 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1279 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001280 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1281 GetCPISymbol(MI->getOperand(1).getIndex()),
1282 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1283 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001284 OutStreamer.EmitInstruction(TmpInst);
1285 return;
1286 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001287 case ARM::LEApcrelJT:
1288 case ARM::tLEApcrelJT:
1289 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001290 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001291 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1292 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1293 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001294 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1295 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1296 MI->getOperand(2).getImm()),
1297 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1298 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001299 OutStreamer.EmitInstruction(TmpInst);
1300 return;
1301 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001302 // Darwin call instructions are just normal call instructions with different
1303 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001304 case ARM::BX_CALL: {
1305 {
1306 MCInst TmpInst;
1307 TmpInst.setOpcode(ARM::MOVr);
1308 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1309 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1310 // Add predicate operands.
1311 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1312 TmpInst.addOperand(MCOperand::CreateReg(0));
1313 // Add 's' bit operand (always reg0 for this)
1314 TmpInst.addOperand(MCOperand::CreateReg(0));
1315 OutStreamer.EmitInstruction(TmpInst);
1316 }
1317 {
1318 MCInst TmpInst;
1319 TmpInst.setOpcode(ARM::BX);
1320 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1321 OutStreamer.EmitInstruction(TmpInst);
1322 }
1323 return;
1324 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001325 case ARM::tBX_CALL: {
1326 {
1327 MCInst TmpInst;
1328 TmpInst.setOpcode(ARM::tMOVr);
1329 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1330 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001331 // Add predicate operands.
1332 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1333 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001334 OutStreamer.EmitInstruction(TmpInst);
1335 }
1336 {
1337 MCInst TmpInst;
1338 TmpInst.setOpcode(ARM::tBX);
1339 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1340 // Add predicate operands.
1341 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1342 TmpInst.addOperand(MCOperand::CreateReg(0));
1343 OutStreamer.EmitInstruction(TmpInst);
1344 }
1345 return;
1346 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001347 case ARM::BMOVPCRX_CALL: {
1348 {
1349 MCInst TmpInst;
1350 TmpInst.setOpcode(ARM::MOVr);
1351 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1352 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1353 // Add predicate operands.
1354 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1355 TmpInst.addOperand(MCOperand::CreateReg(0));
1356 // Add 's' bit operand (always reg0 for this)
1357 TmpInst.addOperand(MCOperand::CreateReg(0));
1358 OutStreamer.EmitInstruction(TmpInst);
1359 }
1360 {
1361 MCInst TmpInst;
1362 TmpInst.setOpcode(ARM::MOVr);
1363 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1364 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1365 // Add predicate operands.
1366 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1367 TmpInst.addOperand(MCOperand::CreateReg(0));
1368 // Add 's' bit operand (always reg0 for this)
1369 TmpInst.addOperand(MCOperand::CreateReg(0));
1370 OutStreamer.EmitInstruction(TmpInst);
1371 }
1372 return;
1373 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001374 case ARM::BMOVPCB_CALL: {
1375 {
1376 MCInst TmpInst;
1377 TmpInst.setOpcode(ARM::MOVr);
1378 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1379 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1380 // Add predicate operands.
1381 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1382 TmpInst.addOperand(MCOperand::CreateReg(0));
1383 // Add 's' bit operand (always reg0 for this)
1384 TmpInst.addOperand(MCOperand::CreateReg(0));
1385 OutStreamer.EmitInstruction(TmpInst);
1386 }
1387 {
1388 MCInst TmpInst;
1389 TmpInst.setOpcode(ARM::Bcc);
1390 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1391 MCSymbol *GVSym = Mang->getSymbol(GV);
1392 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1393 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1394 // Add predicate operands.
1395 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1396 TmpInst.addOperand(MCOperand::CreateReg(0));
1397 OutStreamer.EmitInstruction(TmpInst);
1398 }
1399 return;
1400 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001401 case ARM::t2BMOVPCB_CALL: {
1402 {
1403 MCInst TmpInst;
1404 TmpInst.setOpcode(ARM::tMOVr);
1405 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1406 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1407 // Add predicate operands.
1408 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1409 TmpInst.addOperand(MCOperand::CreateReg(0));
1410 OutStreamer.EmitInstruction(TmpInst);
1411 }
1412 {
1413 MCInst TmpInst;
1414 TmpInst.setOpcode(ARM::t2B);
1415 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1416 MCSymbol *GVSym = Mang->getSymbol(GV);
1417 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1418 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1419 // Add predicate operands.
1420 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1421 TmpInst.addOperand(MCOperand::CreateReg(0));
1422 OutStreamer.EmitInstruction(TmpInst);
1423 }
1424 return;
1425 }
Evan Cheng53519f02011-01-21 18:55:51 +00001426 case ARM::MOVi16_ga_pcrel:
1427 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001428 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001429 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001430 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1431
Evan Cheng53519f02011-01-21 18:55:51 +00001432 unsigned TF = MI->getOperand(1).getTargetFlags();
1433 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001434 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1435 MCSymbol *GVSym = GetARMGVSymbol(GV);
1436 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001437 if (isPIC) {
1438 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1439 getFunctionNumber(),
1440 MI->getOperand(2).getImm(), OutContext);
1441 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1442 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1443 const MCExpr *PCRelExpr =
1444 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1445 MCBinaryExpr::CreateAdd(LabelSymExpr,
1446 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001447 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001448 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1449 } else {
1450 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1451 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1452 }
1453
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001454 // Add predicate operands.
1455 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1456 TmpInst.addOperand(MCOperand::CreateReg(0));
1457 // Add 's' bit operand (always reg0 for this)
1458 TmpInst.addOperand(MCOperand::CreateReg(0));
1459 OutStreamer.EmitInstruction(TmpInst);
1460 return;
1461 }
Evan Cheng53519f02011-01-21 18:55:51 +00001462 case ARM::MOVTi16_ga_pcrel:
1463 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001464 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001465 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1466 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001467 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1468 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1469
Evan Cheng53519f02011-01-21 18:55:51 +00001470 unsigned TF = MI->getOperand(2).getTargetFlags();
1471 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001472 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1473 MCSymbol *GVSym = GetARMGVSymbol(GV);
1474 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001475 if (isPIC) {
1476 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1477 getFunctionNumber(),
1478 MI->getOperand(3).getImm(), OutContext);
1479 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1480 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1481 const MCExpr *PCRelExpr =
1482 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1483 MCBinaryExpr::CreateAdd(LabelSymExpr,
1484 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001485 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001486 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1487 } else {
1488 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1489 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1490 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001491 // Add predicate operands.
1492 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1493 TmpInst.addOperand(MCOperand::CreateReg(0));
1494 // Add 's' bit operand (always reg0 for this)
1495 TmpInst.addOperand(MCOperand::CreateReg(0));
1496 OutStreamer.EmitInstruction(TmpInst);
1497 return;
1498 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001499 case ARM::tPICADD: {
1500 // This is a pseudo op for a label + instruction sequence, which looks like:
1501 // LPC0:
1502 // add r0, pc
1503 // This adds the address of LPC0 to r0.
1504
1505 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001506 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1507 getFunctionNumber(), MI->getOperand(2).getImm(),
1508 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001509
1510 // Form and emit the add.
1511 MCInst AddInst;
1512 AddInst.setOpcode(ARM::tADDhirr);
1513 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1514 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1515 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1516 // Add predicate operands.
1517 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1518 AddInst.addOperand(MCOperand::CreateReg(0));
1519 OutStreamer.EmitInstruction(AddInst);
1520 return;
1521 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001522 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001523 // This is a pseudo op for a label + instruction sequence, which looks like:
1524 // LPC0:
1525 // add r0, pc, r0
1526 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001527
Chris Lattner4d152222009-10-19 22:23:04 +00001528 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001529 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1530 getFunctionNumber(), MI->getOperand(2).getImm(),
1531 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001532
Jim Grosbachf3f09522010-09-14 21:05:34 +00001533 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001534 MCInst AddInst;
1535 AddInst.setOpcode(ARM::ADDrr);
1536 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1537 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1538 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001539 // Add predicate operands.
1540 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1541 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1542 // Add 's' bit operand (always reg0 for this)
1543 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001544 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001545 return;
1546 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001547 case ARM::PICSTR:
1548 case ARM::PICSTRB:
1549 case ARM::PICSTRH:
1550 case ARM::PICLDR:
1551 case ARM::PICLDRB:
1552 case ARM::PICLDRH:
1553 case ARM::PICLDRSB:
1554 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001555 // This is a pseudo op for a label + instruction sequence, which looks like:
1556 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001557 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001558 // The LCP0 label is referenced by a constant pool entry in order to get
1559 // a PC-relative address at the ldr instruction.
1560
1561 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001562 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1563 getFunctionNumber(), MI->getOperand(2).getImm(),
1564 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001565
1566 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001567 unsigned Opcode;
1568 switch (MI->getOpcode()) {
1569 default:
1570 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001571 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1572 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001573 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001574 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001575 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001576 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1577 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1578 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1579 }
1580 MCInst LdStInst;
1581 LdStInst.setOpcode(Opcode);
1582 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1583 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1584 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1585 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001586 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001587 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1588 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1589 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001590
1591 return;
1592 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001593 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001594 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1595 /// in the function. The first operand is the ID# for this instruction, the
1596 /// second is the index into the MachineConstantPool that this is, the third
1597 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001598 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001599 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1600 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1601
Jim Grosbach3e965312012-05-18 19:12:01 +00001602 // If this is the first entry of the pool, mark it.
1603 if (!InConstantPool) {
1604 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1605 InConstantPool = true;
1606 }
1607
Chris Lattner1b46f432010-01-23 07:00:21 +00001608 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001609
1610 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1611 if (MCPE.isMachineConstantPoolEntry())
1612 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1613 else
1614 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001615 return;
1616 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001617 case ARM::t2BR_JT: {
1618 // Lower and emit the instruction itself, then the jump table following it.
1619 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001620 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001621 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1622 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1623 // Add predicate operands.
1624 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1625 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001626 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001627 // Output the data for the jump table itself
1628 EmitJump2Table(MI);
1629 return;
1630 }
1631 case ARM::t2TBB_JT: {
1632 // Lower and emit the instruction itself, then the jump table following it.
1633 MCInst TmpInst;
1634
1635 TmpInst.setOpcode(ARM::t2TBB);
1636 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1637 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1638 // Add predicate operands.
1639 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1640 TmpInst.addOperand(MCOperand::CreateReg(0));
1641 OutStreamer.EmitInstruction(TmpInst);
1642 // Output the data for the jump table itself
1643 EmitJump2Table(MI);
1644 // Make sure the next instruction is 2-byte aligned.
1645 EmitAlignment(1);
1646 return;
1647 }
1648 case ARM::t2TBH_JT: {
1649 // Lower and emit the instruction itself, then the jump table following it.
1650 MCInst TmpInst;
1651
1652 TmpInst.setOpcode(ARM::t2TBH);
1653 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1654 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1655 // Add predicate operands.
1656 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1657 TmpInst.addOperand(MCOperand::CreateReg(0));
1658 OutStreamer.EmitInstruction(TmpInst);
1659 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001660 EmitJump2Table(MI);
1661 return;
1662 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001663 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001664 case ARM::BR_JTr: {
1665 // Lower and emit the instruction itself, then the jump table following it.
1666 // mov pc, target
1667 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001668 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001669 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001670 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001671 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1672 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1673 // Add predicate operands.
1674 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1675 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001676 // Add 's' bit operand (always reg0 for this)
1677 if (Opc == ARM::MOVr)
1678 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001679 OutStreamer.EmitInstruction(TmpInst);
1680
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001681 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001682 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001683 EmitAlignment(2);
1684
Jim Grosbach2dc77682010-11-29 18:37:44 +00001685 // Output the data for the jump table itself
1686 EmitJumpTable(MI);
1687 return;
1688 }
1689 case ARM::BR_JTm: {
1690 // Lower and emit the instruction itself, then the jump table following it.
1691 // ldr pc, target
1692 MCInst TmpInst;
1693 if (MI->getOperand(1).getReg() == 0) {
1694 // literal offset
1695 TmpInst.setOpcode(ARM::LDRi12);
1696 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1697 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1698 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1699 } else {
1700 TmpInst.setOpcode(ARM::LDRrs);
1701 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1702 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1703 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1704 TmpInst.addOperand(MCOperand::CreateImm(0));
1705 }
1706 // Add predicate operands.
1707 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1708 TmpInst.addOperand(MCOperand::CreateReg(0));
1709 OutStreamer.EmitInstruction(TmpInst);
1710
1711 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001712 EmitJumpTable(MI);
1713 return;
1714 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001715 case ARM::BR_JTadd: {
1716 // Lower and emit the instruction itself, then the jump table following it.
1717 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001718 MCInst TmpInst;
1719 TmpInst.setOpcode(ARM::ADDrr);
1720 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1721 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1722 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001723 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001724 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1725 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001726 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001727 TmpInst.addOperand(MCOperand::CreateReg(0));
1728 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001729
1730 // Output the data for the jump table itself
1731 EmitJumpTable(MI);
1732 return;
1733 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001734 case ARM::TRAP: {
1735 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1736 // FIXME: Remove this special case when they do.
1737 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001738 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001739 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001740 OutStreamer.AddComment("trap");
1741 OutStreamer.EmitIntValue(Val, 4);
1742 return;
1743 }
1744 break;
1745 }
1746 case ARM::tTRAP: {
1747 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1748 // FIXME: Remove this special case when they do.
1749 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001750 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001751 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001752 OutStreamer.AddComment("trap");
1753 OutStreamer.EmitIntValue(Val, 2);
1754 return;
1755 }
1756 break;
1757 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001758 case ARM::t2Int_eh_sjlj_setjmp:
1759 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001760 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001761 // Two incoming args: GPR:$src, GPR:$val
1762 // mov $val, pc
1763 // adds $val, #7
1764 // str $val, [$src, #4]
1765 // movs r0, #0
1766 // b 1f
1767 // movs r0, #1
1768 // 1:
1769 unsigned SrcReg = MI->getOperand(0).getReg();
1770 unsigned ValReg = MI->getOperand(1).getReg();
1771 MCSymbol *Label = GetARMSJLJEHLabel();
1772 {
1773 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001774 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001775 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1776 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001777 // Predicate.
1778 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1779 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001780 OutStreamer.AddComment("eh_setjmp begin");
1781 OutStreamer.EmitInstruction(TmpInst);
1782 }
1783 {
1784 MCInst TmpInst;
1785 TmpInst.setOpcode(ARM::tADDi3);
1786 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1787 // 's' bit operand
1788 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1789 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1790 TmpInst.addOperand(MCOperand::CreateImm(7));
1791 // Predicate.
1792 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1793 TmpInst.addOperand(MCOperand::CreateReg(0));
1794 OutStreamer.EmitInstruction(TmpInst);
1795 }
1796 {
1797 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001798 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001799 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1800 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1801 // The offset immediate is #4. The operand value is scaled by 4 for the
1802 // tSTR instruction.
1803 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001804 // Predicate.
1805 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1806 TmpInst.addOperand(MCOperand::CreateReg(0));
1807 OutStreamer.EmitInstruction(TmpInst);
1808 }
1809 {
1810 MCInst TmpInst;
1811 TmpInst.setOpcode(ARM::tMOVi8);
1812 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1813 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1814 TmpInst.addOperand(MCOperand::CreateImm(0));
1815 // Predicate.
1816 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1817 TmpInst.addOperand(MCOperand::CreateReg(0));
1818 OutStreamer.EmitInstruction(TmpInst);
1819 }
1820 {
1821 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1822 MCInst TmpInst;
1823 TmpInst.setOpcode(ARM::tB);
1824 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001825 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1826 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001827 OutStreamer.EmitInstruction(TmpInst);
1828 }
1829 {
1830 MCInst TmpInst;
1831 TmpInst.setOpcode(ARM::tMOVi8);
1832 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1833 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1834 TmpInst.addOperand(MCOperand::CreateImm(1));
1835 // Predicate.
1836 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1837 TmpInst.addOperand(MCOperand::CreateReg(0));
1838 OutStreamer.AddComment("eh_setjmp end");
1839 OutStreamer.EmitInstruction(TmpInst);
1840 }
1841 OutStreamer.EmitLabel(Label);
1842 return;
1843 }
1844
Jim Grosbach45390082010-09-23 23:33:56 +00001845 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001846 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001847 // Two incoming args: GPR:$src, GPR:$val
1848 // add $val, pc, #8
1849 // str $val, [$src, #+4]
1850 // mov r0, #0
1851 // add pc, pc, #0
1852 // mov r0, #1
1853 unsigned SrcReg = MI->getOperand(0).getReg();
1854 unsigned ValReg = MI->getOperand(1).getReg();
1855
1856 {
1857 MCInst TmpInst;
1858 TmpInst.setOpcode(ARM::ADDri);
1859 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1860 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1861 TmpInst.addOperand(MCOperand::CreateImm(8));
1862 // Predicate.
1863 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1864 TmpInst.addOperand(MCOperand::CreateReg(0));
1865 // 's' bit operand (always reg0 for this).
1866 TmpInst.addOperand(MCOperand::CreateReg(0));
1867 OutStreamer.AddComment("eh_setjmp begin");
1868 OutStreamer.EmitInstruction(TmpInst);
1869 }
1870 {
1871 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001872 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001873 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1874 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001875 TmpInst.addOperand(MCOperand::CreateImm(4));
1876 // Predicate.
1877 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1878 TmpInst.addOperand(MCOperand::CreateReg(0));
1879 OutStreamer.EmitInstruction(TmpInst);
1880 }
1881 {
1882 MCInst TmpInst;
1883 TmpInst.setOpcode(ARM::MOVi);
1884 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1885 TmpInst.addOperand(MCOperand::CreateImm(0));
1886 // Predicate.
1887 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1888 TmpInst.addOperand(MCOperand::CreateReg(0));
1889 // 's' bit operand (always reg0 for this).
1890 TmpInst.addOperand(MCOperand::CreateReg(0));
1891 OutStreamer.EmitInstruction(TmpInst);
1892 }
1893 {
1894 MCInst TmpInst;
1895 TmpInst.setOpcode(ARM::ADDri);
1896 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1897 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1898 TmpInst.addOperand(MCOperand::CreateImm(0));
1899 // Predicate.
1900 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1901 TmpInst.addOperand(MCOperand::CreateReg(0));
1902 // 's' bit operand (always reg0 for this).
1903 TmpInst.addOperand(MCOperand::CreateReg(0));
1904 OutStreamer.EmitInstruction(TmpInst);
1905 }
1906 {
1907 MCInst TmpInst;
1908 TmpInst.setOpcode(ARM::MOVi);
1909 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1910 TmpInst.addOperand(MCOperand::CreateImm(1));
1911 // Predicate.
1912 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1913 TmpInst.addOperand(MCOperand::CreateReg(0));
1914 // 's' bit operand (always reg0 for this).
1915 TmpInst.addOperand(MCOperand::CreateReg(0));
1916 OutStreamer.AddComment("eh_setjmp end");
1917 OutStreamer.EmitInstruction(TmpInst);
1918 }
1919 return;
1920 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001921 case ARM::Int_eh_sjlj_longjmp: {
1922 // ldr sp, [$src, #8]
1923 // ldr $scratch, [$src, #4]
1924 // ldr r7, [$src]
1925 // bx $scratch
1926 unsigned SrcReg = MI->getOperand(0).getReg();
1927 unsigned ScratchReg = MI->getOperand(1).getReg();
1928 {
1929 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001930 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001931 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1932 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001933 TmpInst.addOperand(MCOperand::CreateImm(8));
1934 // Predicate.
1935 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1936 TmpInst.addOperand(MCOperand::CreateReg(0));
1937 OutStreamer.EmitInstruction(TmpInst);
1938 }
1939 {
1940 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001941 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001942 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1943 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001944 TmpInst.addOperand(MCOperand::CreateImm(4));
1945 // Predicate.
1946 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1947 TmpInst.addOperand(MCOperand::CreateReg(0));
1948 OutStreamer.EmitInstruction(TmpInst);
1949 }
1950 {
1951 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001952 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001953 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1954 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001955 TmpInst.addOperand(MCOperand::CreateImm(0));
1956 // Predicate.
1957 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1958 TmpInst.addOperand(MCOperand::CreateReg(0));
1959 OutStreamer.EmitInstruction(TmpInst);
1960 }
1961 {
1962 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001963 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001964 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1965 // Predicate.
1966 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1967 TmpInst.addOperand(MCOperand::CreateReg(0));
1968 OutStreamer.EmitInstruction(TmpInst);
1969 }
1970 return;
1971 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001972 case ARM::tInt_eh_sjlj_longjmp: {
1973 // ldr $scratch, [$src, #8]
1974 // mov sp, $scratch
1975 // ldr $scratch, [$src, #4]
1976 // ldr r7, [$src]
1977 // bx $scratch
1978 unsigned SrcReg = MI->getOperand(0).getReg();
1979 unsigned ScratchReg = MI->getOperand(1).getReg();
1980 {
1981 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001982 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001983 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1984 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1985 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001986 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001987 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001988 // Predicate.
1989 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1990 TmpInst.addOperand(MCOperand::CreateReg(0));
1991 OutStreamer.EmitInstruction(TmpInst);
1992 }
1993 {
1994 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001995 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001996 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1997 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1998 // Predicate.
1999 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2000 TmpInst.addOperand(MCOperand::CreateReg(0));
2001 OutStreamer.EmitInstruction(TmpInst);
2002 }
2003 {
2004 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00002005 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002006 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2007 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
2008 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002009 // Predicate.
2010 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2011 TmpInst.addOperand(MCOperand::CreateReg(0));
2012 OutStreamer.EmitInstruction(TmpInst);
2013 }
2014 {
2015 MCInst TmpInst;
Bob Wilson93abbc22012-04-07 16:51:59 +00002016 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002017 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
2018 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Bob Wilson93abbc22012-04-07 16:51:59 +00002019 TmpInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002020 // Predicate.
2021 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2022 TmpInst.addOperand(MCOperand::CreateReg(0));
2023 OutStreamer.EmitInstruction(TmpInst);
2024 }
2025 {
2026 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00002027 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002028 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2029 // Predicate.
2030 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2031 TmpInst.addOperand(MCOperand::CreateReg(0));
2032 OutStreamer.EmitInstruction(TmpInst);
2033 }
2034 return;
2035 }
Chris Lattner97f06932009-10-19 20:20:46 +00002036 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00002037
Chris Lattner97f06932009-10-19 20:20:46 +00002038 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00002039 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00002040
Chris Lattner850d2e22010-02-03 01:16:28 +00002041 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00002042}
Daniel Dunbar2685a292009-10-20 05:15:36 +00002043
2044//===----------------------------------------------------------------------===//
2045// Target Registry Stuff
2046//===----------------------------------------------------------------------===//
2047
Daniel Dunbar2685a292009-10-20 05:15:36 +00002048// Force static initialization.
2049extern "C" void LLVMInitializeARMAsmPrinter() {
2050 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
2051 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00002052}