blob: 2c8939fdf0fb82cc14235fb463ff831ef5e2c209 [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Dan Gohman3fb150a2010-04-17 17:42:52 +000068 : MachineFunctionPass(&ID), JTI(0),
69 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
77 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000104
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000105 unsigned getAddrModeSBit(const MachineInstr &MI,
106 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000109 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000111
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000113 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
117 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000118
119 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
120
Evan Chengfbc9d412008-11-06 01:21:28 +0000121 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000122
Evan Cheng97f48c32008-11-06 22:15:19 +0000123 void emitExtendInstruction(const MachineInstr &MI);
124
Evan Cheng8b59db32008-11-07 01:41:35 +0000125 void emitMiscArithInstruction(const MachineInstr &MI);
126
Evan Chengedda31c2008-11-05 18:35:52 +0000127 void emitBranchInstruction(const MachineInstr &MI);
128
Evan Cheng437c1732008-11-07 22:30:53 +0000129 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000130
Evan Chengedda31c2008-11-05 18:35:52 +0000131 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000132
Evan Cheng96581d32008-11-11 02:11:05 +0000133 void emitVFPArithInstruction(const MachineInstr &MI);
134
Evan Cheng78be83d2008-11-11 19:40:26 +0000135 void emitVFPConversionInstruction(const MachineInstr &MI);
136
Evan Chengcd8e66a2008-11-11 21:48:44 +0000137 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
138
139 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
140
141 void emitMiscInstruction(const MachineInstr &MI);
142
Bob Wilsond5a563d2010-06-29 17:34:07 +0000143 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000151 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
152 return getMachineOpValue(MI, MI.getOperand(OpIdx));
153 }
Evan Cheng7602e112008-09-02 06:52:38 +0000154
Shih-wei Liao5170b712010-05-26 00:02:28 +0000155 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000156 /// machine operand requires relocation, record the relocation and return
157 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000158 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000159 unsigned Reloc);
Shih-wei Liao5170b712010-05-26 00:02:28 +0000160 unsigned getMovi32Value(const MachineInstr &MI, unsigned OpIdx,
Zonr Changf86399b2010-05-25 08:42:45 +0000161 unsigned Reloc) {
162 return getMovi32Value(MI, MI.getOperand(OpIdx), Reloc);
163 }
164
Evan Cheng83b5cf02008-11-05 23:22:34 +0000165 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000166 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000167 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000168
169 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000170 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000171 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000172 bool MayNeedFarStub, bool Indirect,
173 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000174 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000175 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
176 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
177 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
178 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000179 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000180}
181
Chris Lattner33fabd72010-02-02 21:48:51 +0000182char ARMCodeEmitter::ID = 0;
183
Bob Wilson87949d42010-03-17 21:16:45 +0000184/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000185/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000186FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
187 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000188 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000189}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000190
Chris Lattner33fabd72010-02-02 21:48:51 +0000191bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000192 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
193 MF.getTarget().getRelocationModel() != Reloc::Static) &&
194 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000195 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
196 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
197 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000198 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000199 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000200 MJTEs = 0;
201 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000202 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000203 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000204 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000205 MMI = &getAnalysis<MachineModuleInfo>();
206 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000207
208 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000209 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000210 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000211 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000212 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000213 MBB != E; ++MBB) {
214 MCE.StartMachineBasicBlock(MBB);
215 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
216 I != E; ++I)
217 emitInstruction(*I);
218 }
219 } while (MCE.finishFunction(MF));
220
221 return false;
222}
223
Evan Cheng83b5cf02008-11-05 23:22:34 +0000224/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000225///
Chris Lattner33fabd72010-02-02 21:48:51 +0000226unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000227 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000228 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000229 case ARM_AM::asr: return 2;
230 case ARM_AM::lsl: return 0;
231 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000232 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000233 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000234 }
Evan Cheng7602e112008-09-02 06:52:38 +0000235 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000236}
237
Shih-wei Liao5170b712010-05-26 00:02:28 +0000238/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000239/// machine operand requires relocation, record the relocation and return zero.
240unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000241 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000242 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000243 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000244 && "Relocation to this function should be for movt or movw");
245
246 if (MO.isImm())
247 return static_cast<unsigned>(MO.getImm());
248 else if (MO.isGlobal())
249 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
250 else if (MO.isSymbol())
251 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
252 else if (MO.isMBB())
253 emitMachineBasicBlock(MO.getMBB(), Reloc);
254 else {
255#ifndef NDEBUG
256 errs() << MO;
257#endif
258 llvm_unreachable("Unsupported operand type for movw/movt");
259 }
260 return 0;
261}
262
Evan Cheng7602e112008-09-02 06:52:38 +0000263/// getMachineOpValue - Return binary encoding of operand. If the machine
264/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000265unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
266 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000267 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000268 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000269 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000270 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000271 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000272 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000273 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000274 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000275 else if (MO.isCPI()) {
276 const TargetInstrDesc &TID = MI.getDesc();
277 // For VFP load, the immediate offset is multiplied by 4.
278 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
279 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
280 emitConstPoolAddress(MO.getIndex(), Reloc);
281 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000282 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000283 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000284 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000285 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000286#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000287 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000288#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000290 }
Evan Cheng7602e112008-09-02 06:52:38 +0000291 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000292}
293
Evan Cheng057d0c32008-09-18 07:28:19 +0000294/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000295///
Dan Gohman46510a72010-04-15 01:51:59 +0000296void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000297 bool MayNeedFarStub, bool Indirect,
298 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000299 MachineRelocation MR = Indirect
300 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000301 const_cast<GlobalValue *>(GV),
302 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000303 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000304 const_cast<GlobalValue *>(GV), ACPV,
305 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000306 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000307}
308
309/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
310/// be emitted to the current location in the function, and allow it to be PC
311/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000312void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000313 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
314 Reloc, ES));
315}
316
317/// emitConstPoolAddress - Arrange for the address of an constant pool
318/// to be emitted to the current location in the function, and allow it to be PC
319/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000320void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000321 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000322 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000323 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000324}
325
326/// emitJumpTableAddress - Arrange for the address of a jump table to
327/// be emitted to the current location in the function, and allow it to be PC
328/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000329void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000330 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000331 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000332}
333
Raul Herbster9c1a3822007-08-30 23:29:26 +0000334/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000335void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
336 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000337 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000338 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000339}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000340
Chris Lattner33fabd72010-02-02 21:48:51 +0000341void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000342 DEBUG(errs() << " 0x";
343 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000344 MCE.emitWordLE(Binary);
345}
346
Chris Lattner33fabd72010-02-02 21:48:51 +0000347void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000348 DEBUG(errs() << " 0x";
349 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000350 MCE.emitDWordLE(Binary);
351}
352
Chris Lattner33fabd72010-02-02 21:48:51 +0000353void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000354 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000355
Devang Patelaf0e2722009-10-06 02:19:11 +0000356 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000357
Dan Gohmanfe601042010-06-22 15:08:57 +0000358 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000359 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000360 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000361 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000362 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000363 }
Evan Chengedda31c2008-11-05 18:35:52 +0000364 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000365 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000366 break;
367 case ARMII::DPFrm:
368 case ARMII::DPSoRegFrm:
369 emitDataProcessingInstruction(MI);
370 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000371 case ARMII::LdFrm:
372 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000373 emitLoadStoreInstruction(MI);
374 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000375 case ARMII::LdMiscFrm:
376 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000377 emitMiscLoadStoreInstruction(MI);
378 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000379 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000380 emitLoadStoreMultipleInstruction(MI);
381 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000382 case ARMII::MulFrm:
383 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000384 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000385 case ARMII::ExtFrm:
386 emitExtendInstruction(MI);
387 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000388 case ARMII::ArithMiscFrm:
389 emitMiscArithInstruction(MI);
390 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000391 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000392 emitBranchInstruction(MI);
393 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000394 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000395 emitMiscBranchInstruction(MI);
396 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000397 // VFP instructions.
398 case ARMII::VFPUnaryFrm:
399 case ARMII::VFPBinaryFrm:
400 emitVFPArithInstruction(MI);
401 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000402 case ARMII::VFPConv1Frm:
403 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000404 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000405 case ARMII::VFPConv4Frm:
406 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000407 emitVFPConversionInstruction(MI);
408 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000409 case ARMII::VFPLdStFrm:
410 emitVFPLoadStoreInstruction(MI);
411 break;
412 case ARMII::VFPLdStMulFrm:
413 emitVFPLoadStoreMultipleInstruction(MI);
414 break;
415 case ARMII::VFPMiscFrm:
416 emitMiscInstruction(MI);
417 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000418 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000419 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000420 case ARMII::NSetLnFrm:
421 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000422 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000423 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000424 emitNEON1RegModImmInstruction(MI);
425 break;
426 case ARMII::N2RegFrm:
427 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000428 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000429 case ARMII::N3RegFrm:
430 emitNEON3RegInstruction(MI);
431 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000432 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000433 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000434}
435
Chris Lattner33fabd72010-02-02 21:48:51 +0000436void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000437 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
438 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000439 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000440
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000441 // Remember the CONSTPOOL_ENTRY address for later relocation.
442 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
443
444 // Emit constpool island entry. In most cases, the actual values will be
445 // resolved and relocated after code emission.
446 if (MCPE.isMachineConstantPoolEntry()) {
447 ARMConstantPoolValue *ACPV =
448 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
449
Chris Lattner705e07f2009-08-23 03:41:05 +0000450 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
451 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000452
Bob Wilson28989a82009-11-02 16:59:06 +0000453 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000454 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000455 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000456 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000457 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000458 isa<Function>(GV),
459 Subtarget->GVIsIndirectSymbol(GV, RelocM),
460 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000461 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000462 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
463 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000464 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000465 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000466 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000467
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000468 DEBUG({
469 errs() << " ** Constant pool #" << CPI << " @ "
470 << (void*)MCE.getCurrentPCValue() << " ";
471 if (const Function *F = dyn_cast<Function>(CV))
472 errs() << F->getName();
473 else
474 errs() << *CV;
475 errs() << '\n';
476 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000477
Dan Gohman46510a72010-04-15 01:51:59 +0000478 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000479 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000480 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000481 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000482 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000483 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000484 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000485 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000486 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000487 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000488 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
489 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000490 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000491 }
492 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000493 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000494 }
495 }
496}
497
Zonr Changf86399b2010-05-25 08:42:45 +0000498void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
499 const MachineOperand &MO0 = MI.getOperand(0);
500 const MachineOperand &MO1 = MI.getOperand(1);
501
502 // Emit the 'movw' instruction.
503 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
504
505 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
506
507 // Set the conditional execution predicate.
508 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
509
510 // Encode Rd.
511 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
512
513 // Encode imm16 as imm4:imm12
514 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
515 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
516 emitWordLE(Binary);
517
518 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
519 // Emit the 'movt' instruction.
520 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
521
522 // Set the conditional execution predicate.
523 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
524
525 // Encode Rd.
526 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
527
528 // Encode imm16 as imm4:imm1, same as movw above.
529 Binary |= Hi16 & 0xFFF;
530 Binary |= ((Hi16 >> 12) & 0xF) << 16;
531 emitWordLE(Binary);
532}
533
Chris Lattner33fabd72010-02-02 21:48:51 +0000534void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000535 const MachineOperand &MO0 = MI.getOperand(0);
536 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000537 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
538 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000539 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
540 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
541
542 // Emit the 'mov' instruction.
543 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
544
545 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000546 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000547
548 // Encode Rd.
549 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
550
551 // Encode so_imm.
552 // Set bit I(25) to identify this is the immediate form of <shifter_op>
553 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000554 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000555 emitWordLE(Binary);
556
557 // Now the 'orr' instruction.
558 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
559
560 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000561 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000562
563 // Encode Rd.
564 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
565
566 // Encode Rn.
567 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
568
569 // Encode so_imm.
570 // Set bit I(25) to identify this is the immediate form of <shifter_op>
571 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000572 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000573 emitWordLE(Binary);
574}
575
Chris Lattner33fabd72010-02-02 21:48:51 +0000576void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000577 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000578
Evan Cheng4df60f52008-11-07 09:06:08 +0000579 const TargetInstrDesc &TID = MI.getDesc();
580
581 // Emit the 'add' instruction.
582 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
583
584 // Set the conditional execution predicate
585 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
586
587 // Encode S bit if MI modifies CPSR.
588 Binary |= getAddrModeSBit(MI, TID);
589
590 // Encode Rd.
591 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
592
593 // Encode Rn which is PC.
594 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
595
596 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000597 Binary |= 1 << ARMII::I_BitShift;
598 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
599
600 emitWordLE(Binary);
601}
602
Chris Lattner33fabd72010-02-02 21:48:51 +0000603void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000604 unsigned Opcode = MI.getDesc().Opcode;
605
606 // Part of binary is determined by TableGn.
607 unsigned Binary = getBinaryCodeForInstr(MI);
608
609 // Set the conditional execution predicate
610 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
611
612 // Encode S bit if MI modifies CPSR.
613 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
614 Binary |= 1 << ARMII::S_BitShift;
615
616 // Encode register def if there is one.
617 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
618
619 // Encode the shift operation.
620 switch (Opcode) {
621 default: break;
622 case ARM::MOVrx:
623 // rrx
624 Binary |= 0x6 << 4;
625 break;
626 case ARM::MOVsrl_flag:
627 // lsr #1
628 Binary |= (0x2 << 4) | (1 << 7);
629 break;
630 case ARM::MOVsra_flag:
631 // asr #1
632 Binary |= (0x4 << 4) | (1 << 7);
633 break;
634 }
635
636 // Encode register Rm.
637 Binary |= getMachineOpValue(MI, 1);
638
639 emitWordLE(Binary);
640}
641
Chris Lattner33fabd72010-02-02 21:48:51 +0000642void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000643 DEBUG(errs() << " ** LPC" << LabelID << " @ "
644 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000645 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
646}
647
Chris Lattner33fabd72010-02-02 21:48:51 +0000648void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000649 unsigned Opcode = MI.getDesc().Opcode;
650 switch (Opcode) {
651 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000652 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Chris Lattner518bb532010-02-09 19:54:29 +0000653 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000654 // We allow inline assembler nodes with empty bodies - they can
655 // implicitly define registers, which is ok for JIT.
656 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000657 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000658 }
Evan Chengffa6d962008-11-13 23:36:57 +0000659 break;
660 }
Chris Lattner518bb532010-02-09 19:54:29 +0000661 case TargetOpcode::DBG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000662 case TargetOpcode::EH_LABEL:
663 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
664 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000665 case TargetOpcode::IMPLICIT_DEF:
666 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000667 // Do nothing.
668 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000669 case ARM::CONSTPOOL_ENTRY:
670 emitConstPoolInstruction(MI);
671 break;
672 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000673 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000674 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000675 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000676 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000677 break;
678 }
679 case ARM::PICLDR:
680 case ARM::PICLDRB:
681 case ARM::PICSTR:
682 case ARM::PICSTRB: {
683 // Remember of the address of the PC label for relocation later.
684 addPCLabel(MI.getOperand(2).getImm());
685 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000686 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000687 break;
688 }
689 case ARM::PICLDRH:
690 case ARM::PICLDRSH:
691 case ARM::PICLDRSB:
692 case ARM::PICSTRH: {
693 // Remember of the address of the PC label for relocation later.
694 addPCLabel(MI.getOperand(2).getImm());
695 // These are just load / store instructions that implicitly read pc.
696 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000697 break;
698 }
Zonr Changf86399b2010-05-25 08:42:45 +0000699
700 case ARM::MOVi32imm:
701 emitMOVi32immInstruction(MI);
702 break;
703
Evan Cheng90922132008-11-06 02:25:39 +0000704 case ARM::MOVi2pieces:
705 // Two instructions to materialize a constant.
706 emitMOVi2piecesInstruction(MI);
707 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000708 case ARM::LEApcrelJT:
709 // Materialize jumptable address.
710 emitLEApcrelJTInstruction(MI);
711 break;
Evan Chenga9562552008-11-14 20:09:11 +0000712 case ARM::MOVrx:
713 case ARM::MOVsrl_flag:
714 case ARM::MOVsra_flag:
715 emitPseudoMoveInstruction(MI);
716 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000717 }
718}
719
Bob Wilson87949d42010-03-17 21:16:45 +0000720unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000721 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000722 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000723 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000724 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000725
726 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
727 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
728 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
729
730 // Encode the shift opcode.
731 unsigned SBits = 0;
732 unsigned Rs = MO1.getReg();
733 if (Rs) {
734 // Set shift operand (bit[7:4]).
735 // LSL - 0001
736 // LSR - 0011
737 // ASR - 0101
738 // ROR - 0111
739 // RRX - 0110 and bit[11:8] clear.
740 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000741 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000742 case ARM_AM::lsl: SBits = 0x1; break;
743 case ARM_AM::lsr: SBits = 0x3; break;
744 case ARM_AM::asr: SBits = 0x5; break;
745 case ARM_AM::ror: SBits = 0x7; break;
746 case ARM_AM::rrx: SBits = 0x6; break;
747 }
748 } else {
749 // Set shift operand (bit[6:4]).
750 // LSL - 000
751 // LSR - 010
752 // ASR - 100
753 // ROR - 110
754 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000755 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000756 case ARM_AM::lsl: SBits = 0x0; break;
757 case ARM_AM::lsr: SBits = 0x2; break;
758 case ARM_AM::asr: SBits = 0x4; break;
759 case ARM_AM::ror: SBits = 0x6; break;
760 }
761 }
762 Binary |= SBits << 4;
763 if (SOpc == ARM_AM::rrx)
764 return Binary;
765
766 // Encode the shift operation Rs or shift_imm (except rrx).
767 if (Rs) {
768 // Encode Rs bit[11:8].
769 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
770 return Binary |
771 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
772 }
773
774 // Encode shift_imm bit[11:7].
775 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
776}
777
Chris Lattner33fabd72010-02-02 21:48:51 +0000778unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000779 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
780 assert(SoImmVal != -1 && "Not a valid so_imm value!");
781
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000782 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000783 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000784 << ARMII::SoRotImmShift;
785
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000786 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000787 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000788 return Binary;
789}
790
Chris Lattner33fabd72010-02-02 21:48:51 +0000791unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000792 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000793 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000794 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000795 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000796 return 1 << ARMII::S_BitShift;
797 }
798 return 0;
799}
800
Bob Wilson87949d42010-03-17 21:16:45 +0000801void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000802 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000803 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000804 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000805
806 // Part of binary is determined by TableGn.
807 unsigned Binary = getBinaryCodeForInstr(MI);
808
Jim Grosbach33412622008-10-07 19:05:35 +0000809 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000810 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000811
Evan Cheng49a9f292008-09-12 22:45:55 +0000812 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000813 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000814
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000815 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000816 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000817 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000818 if (NumDefs)
819 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
820 else if (ImplicitRd)
821 // Special handling for implicit use (e.g. PC).
822 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
823 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000824
Zonr Changf86399b2010-05-25 08:42:45 +0000825 if (TID.Opcode == ARM::MOVi16) {
826 // Get immediate from MI.
827 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
828 ARM::reloc_arm_movw);
829 // Encode imm which is the same as in emitMOVi32immInstruction().
830 Binary |= Lo16 & 0xFFF;
831 Binary |= ((Lo16 >> 12) & 0xF) << 16;
832 emitWordLE(Binary);
833 return;
834 } else if(TID.Opcode == ARM::MOVTi16) {
835 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
836 ARM::reloc_arm_movt) >> 16);
837 Binary |= Hi16 & 0xFFF;
838 Binary |= ((Hi16 >> 12) & 0xF) << 16;
839 emitWordLE(Binary);
840 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000841 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000842 uint32_t v = ~MI.getOperand(2).getImm();
843 int32_t lsb = CountTrailingZeros_32(v);
844 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000845 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000846 Binary |= (msb & 0x1F) << 16;
847 Binary |= (lsb & 0x1F) << 7;
848 emitWordLE(Binary);
849 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000850 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
851 // Encode Rn in Instr{0-3}
852 Binary |= getMachineOpValue(MI, OpIdx++);
853
854 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
855 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
856
857 // Instr{20-16} = widthm1, Instr{11-7} = lsb
858 Binary |= (widthm1 & 0x1F) << 16;
859 Binary |= (lsb & 0x1F) << 7;
860 emitWordLE(Binary);
861 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000862 }
863
Evan Chengd87293c2008-11-06 08:47:38 +0000864 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
865 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
866 ++OpIdx;
867
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000868 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000869 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
870 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000871 if (ImplicitRn)
872 // Special handling for implicit use (e.g. PC).
873 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000874 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000875 else {
876 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
877 ++OpIdx;
878 }
Evan Cheng7602e112008-09-02 06:52:38 +0000879 }
880
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000881 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000882 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000883 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000884 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000885 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000886 return;
887 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000888
Evan Chengedda31c2008-11-05 18:35:52 +0000889 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000890 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000891 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000892 return;
893 }
Evan Cheng7602e112008-09-02 06:52:38 +0000894
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000895 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000896 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000897
Evan Cheng83b5cf02008-11-05 23:22:34 +0000898 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000899}
900
Bob Wilson87949d42010-03-17 21:16:45 +0000901void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000902 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000903 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000904 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000905 unsigned Form = TID.TSFlags & ARMII::FormMask;
906 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000907
Evan Chengedda31c2008-11-05 18:35:52 +0000908 // Part of binary is determined by TableGn.
909 unsigned Binary = getBinaryCodeForInstr(MI);
910
Jim Grosbach33412622008-10-07 19:05:35 +0000911 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000912 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000913
Evan Cheng4df60f52008-11-07 09:06:08 +0000914 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000915
916 // Operand 0 of a pre- and post-indexed store is the address base
917 // writeback. Skip it.
918 bool Skipped = false;
919 if (IsPrePost && Form == ARMII::StFrm) {
920 ++OpIdx;
921 Skipped = true;
922 }
923
924 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000925 if (ImplicitRd)
926 // Special handling for implicit use (e.g. PC).
927 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
928 << ARMII::RegRdShift);
929 else
930 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000931
932 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000933 if (ImplicitRn)
934 // Special handling for implicit use (e.g. PC).
935 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
936 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000937 else
938 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000939
Evan Cheng05c356e2008-11-08 01:44:13 +0000940 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000941 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000942 ++OpIdx;
943
Evan Cheng83b5cf02008-11-05 23:22:34 +0000944 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000945 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000946 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000947
Evan Chenge7de7e32008-09-13 01:44:01 +0000948 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000949 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000950 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000951 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000952 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000953 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000954 Binary |= ARM_AM::getAM2Offset(AM2Opc);
955 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000956 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000957 }
958
959 // Set bit I(25), because this is not in immediate enconding.
960 Binary |= 1 << ARMII::I_BitShift;
961 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
962 // Set bit[3:0] to the corresponding Rm register
963 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
964
Evan Cheng70632912008-11-12 07:34:37 +0000965 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000966 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000967 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000968 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
969 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000970 }
971
Evan Cheng83b5cf02008-11-05 23:22:34 +0000972 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000973}
974
Chris Lattner33fabd72010-02-02 21:48:51 +0000975void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000976 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000977 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000978 unsigned Form = TID.TSFlags & ARMII::FormMask;
979 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000980
Evan Chengedda31c2008-11-05 18:35:52 +0000981 // Part of binary is determined by TableGn.
982 unsigned Binary = getBinaryCodeForInstr(MI);
983
Jim Grosbach33412622008-10-07 19:05:35 +0000984 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000985 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000986
Evan Cheng148cad82008-11-13 07:34:59 +0000987 unsigned OpIdx = 0;
988
989 // Operand 0 of a pre- and post-indexed store is the address base
990 // writeback. Skip it.
991 bool Skipped = false;
992 if (IsPrePost && Form == ARMII::StMiscFrm) {
993 ++OpIdx;
994 Skipped = true;
995 }
996
Evan Cheng7602e112008-09-02 06:52:38 +0000997 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000998 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000999
Evan Cheng358dec52009-06-15 08:28:29 +00001000 // Skip LDRD and STRD's second operand.
1001 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1002 ++OpIdx;
1003
Evan Cheng7602e112008-09-02 06:52:38 +00001004 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001005 if (ImplicitRn)
1006 // Special handling for implicit use (e.g. PC).
1007 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
1008 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001009 else
1010 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001011
Evan Cheng05c356e2008-11-08 01:44:13 +00001012 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001013 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001014 ++OpIdx;
1015
Evan Cheng83b5cf02008-11-05 23:22:34 +00001016 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001017 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001018 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001019
Evan Chenge7de7e32008-09-13 01:44:01 +00001020 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001021 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001022 ARMII::U_BitShift);
1023
1024 // If this instr is in register offset/index encoding, set bit[3:0]
1025 // to the corresponding Rm register.
1026 if (MO2.getReg()) {
1027 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001028 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001029 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001030 }
1031
Evan Chengd87293c2008-11-06 08:47:38 +00001032 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001033 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001034 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001035 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001036 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1037 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001038 }
1039
Evan Cheng83b5cf02008-11-05 23:22:34 +00001040 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001041}
1042
Evan Chengcd8e66a2008-11-11 21:48:44 +00001043static unsigned getAddrModeUPBits(unsigned Mode) {
1044 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001045
1046 // Set addressing mode by modifying bits U(23) and P(24)
1047 // IA - Increment after - bit U = 1 and bit P = 0
1048 // IB - Increment before - bit U = 1 and bit P = 1
1049 // DA - Decrement after - bit U = 0 and bit P = 0
1050 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001051 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001052 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001053 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001054 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1055 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1056 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001057 }
1058
Evan Chengcd8e66a2008-11-11 21:48:44 +00001059 return Binary;
1060}
1061
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001062void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1063 const TargetInstrDesc &TID = MI.getDesc();
1064 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1065
Evan Chengcd8e66a2008-11-11 21:48:44 +00001066 // Part of binary is determined by TableGn.
1067 unsigned Binary = getBinaryCodeForInstr(MI);
1068
1069 // Set the conditional execution predicate
1070 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1071
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001072 // Skip operand 0 of an instruction with base register update.
1073 unsigned OpIdx = 0;
1074 if (IsUpdating)
1075 ++OpIdx;
1076
Evan Chengcd8e66a2008-11-11 21:48:44 +00001077 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001078 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001079
1080 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001081 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001082 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1083
Evan Cheng7602e112008-09-02 06:52:38 +00001084 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001085 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001086 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001087
1088 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001089 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001090 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001091 if (!MO.isReg() || MO.isImplicit())
1092 break;
Evan Cheng7602e112008-09-02 06:52:38 +00001093 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
1094 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1095 RegNum < 16);
1096 Binary |= 0x1 << RegNum;
1097 }
1098
Evan Cheng83b5cf02008-11-05 23:22:34 +00001099 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001100}
1101
Chris Lattner33fabd72010-02-02 21:48:51 +00001102void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001103 const TargetInstrDesc &TID = MI.getDesc();
1104
1105 // Part of binary is determined by TableGn.
1106 unsigned Binary = getBinaryCodeForInstr(MI);
1107
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001108 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001109 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001110
1111 // Encode S bit if MI modifies CPSR.
1112 Binary |= getAddrModeSBit(MI, TID);
1113
1114 // 32x32->64bit operations have two destination registers. The number
1115 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001116 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001117 if (TID.getNumDefs() == 2)
1118 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1119
1120 // Encode Rd
1121 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1122
1123 // Encode Rm
1124 Binary |= getMachineOpValue(MI, OpIdx++);
1125
1126 // Encode Rs
1127 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1128
Evan Chengfbc9d412008-11-06 01:21:28 +00001129 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1130 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001131 if (TID.getNumOperands() > OpIdx &&
1132 !TID.OpInfo[OpIdx].isPredicate() &&
1133 !TID.OpInfo[OpIdx].isOptionalDef())
1134 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1135
1136 emitWordLE(Binary);
1137}
1138
Chris Lattner33fabd72010-02-02 21:48:51 +00001139void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001140 const TargetInstrDesc &TID = MI.getDesc();
1141
1142 // Part of binary is determined by TableGn.
1143 unsigned Binary = getBinaryCodeForInstr(MI);
1144
1145 // Set the conditional execution predicate
1146 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1147
1148 unsigned OpIdx = 0;
1149
1150 // Encode Rd
1151 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1152
1153 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1154 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1155 if (MO2.isReg()) {
1156 // Two register operand form.
1157 // Encode Rn.
1158 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1159
1160 // Encode Rm.
1161 Binary |= getMachineOpValue(MI, MO2);
1162 ++OpIdx;
1163 } else {
1164 Binary |= getMachineOpValue(MI, MO1);
1165 }
1166
1167 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1168 if (MI.getOperand(OpIdx).isImm() &&
1169 !TID.OpInfo[OpIdx].isPredicate() &&
1170 !TID.OpInfo[OpIdx].isOptionalDef())
1171 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001172
Evan Cheng83b5cf02008-11-05 23:22:34 +00001173 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001174}
1175
Chris Lattner33fabd72010-02-02 21:48:51 +00001176void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001177 const TargetInstrDesc &TID = MI.getDesc();
1178
1179 // Part of binary is determined by TableGn.
1180 unsigned Binary = getBinaryCodeForInstr(MI);
1181
1182 // Set the conditional execution predicate
1183 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1184
1185 unsigned OpIdx = 0;
1186
1187 // Encode Rd
1188 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1189
1190 const MachineOperand &MO = MI.getOperand(OpIdx++);
1191 if (OpIdx == TID.getNumOperands() ||
1192 TID.OpInfo[OpIdx].isPredicate() ||
1193 TID.OpInfo[OpIdx].isOptionalDef()) {
1194 // Encode Rm and it's done.
1195 Binary |= getMachineOpValue(MI, MO);
1196 emitWordLE(Binary);
1197 return;
1198 }
1199
1200 // Encode Rn.
1201 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1202
1203 // Encode Rm.
1204 Binary |= getMachineOpValue(MI, OpIdx++);
1205
1206 // Encode shift_imm.
1207 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
1208 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1209 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001210
Evan Cheng8b59db32008-11-07 01:41:35 +00001211 emitWordLE(Binary);
1212}
1213
Chris Lattner33fabd72010-02-02 21:48:51 +00001214void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001215 const TargetInstrDesc &TID = MI.getDesc();
1216
Torok Edwindac237e2009-07-08 20:53:28 +00001217 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001218 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001219 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001220
Evan Cheng7602e112008-09-02 06:52:38 +00001221 // Part of binary is determined by TableGn.
1222 unsigned Binary = getBinaryCodeForInstr(MI);
1223
Evan Chengedda31c2008-11-05 18:35:52 +00001224 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001225 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001226
1227 // Set signed_immed_24 field
1228 Binary |= getMachineOpValue(MI, 0);
1229
Evan Cheng83b5cf02008-11-05 23:22:34 +00001230 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001231}
1232
Chris Lattner33fabd72010-02-02 21:48:51 +00001233void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001234 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001235 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001236 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001237 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1238 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001239
1240 // Now emit the jump table entries.
1241 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1242 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1243 if (IsPIC)
1244 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001245 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001246 else
1247 // Absolute DestBB address.
1248 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1249 emitWordLE(0);
1250 }
1251}
1252
Chris Lattner33fabd72010-02-02 21:48:51 +00001253void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001254 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001255
Evan Cheng437c1732008-11-07 22:30:53 +00001256 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001257 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001258 // First emit a ldr pc, [] instruction.
1259 emitDataProcessingInstruction(MI, ARM::PC);
1260
1261 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001262 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001263 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001264 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1265 emitInlineJumpTable(JTIndex);
1266 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001267 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001268 // First emit a ldr pc, [] instruction.
1269 emitLoadStoreInstruction(MI, ARM::PC);
1270
1271 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001272 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001273 return;
1274 }
1275
Evan Chengedda31c2008-11-05 18:35:52 +00001276 // Part of binary is determined by TableGn.
1277 unsigned Binary = getBinaryCodeForInstr(MI);
1278
1279 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001280 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001281
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001282 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001283 // The return register is LR.
1284 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001285 else
Evan Chengedda31c2008-11-05 18:35:52 +00001286 // otherwise, set the return register
1287 Binary |= getMachineOpValue(MI, 0);
1288
Evan Cheng83b5cf02008-11-05 23:22:34 +00001289 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001290}
Evan Cheng7602e112008-09-02 06:52:38 +00001291
Evan Cheng80a11982008-11-12 06:41:41 +00001292static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001293 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001294 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001295 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001296 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001297 if (!isSPVFP)
1298 Binary |= RegD << ARMII::RegRdShift;
1299 else {
1300 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1301 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1302 }
Evan Cheng80a11982008-11-12 06:41:41 +00001303 return Binary;
1304}
Evan Cheng78be83d2008-11-11 19:40:26 +00001305
Evan Cheng80a11982008-11-12 06:41:41 +00001306static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001307 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001308 unsigned Binary = 0;
1309 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001310 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001311 if (!isSPVFP)
1312 Binary |= RegN << ARMII::RegRnShift;
1313 else {
1314 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1315 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1316 }
Evan Cheng80a11982008-11-12 06:41:41 +00001317 return Binary;
1318}
Evan Chengd06d48d2008-11-12 02:19:38 +00001319
Evan Cheng80a11982008-11-12 06:41:41 +00001320static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1321 unsigned RegM = MI.getOperand(OpIdx).getReg();
1322 unsigned Binary = 0;
1323 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001324 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP);
Evan Cheng80a11982008-11-12 06:41:41 +00001325 if (!isSPVFP)
1326 Binary |= RegM;
1327 else {
1328 Binary |= ((RegM & 0x1E) >> 1);
1329 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001330 }
Evan Cheng80a11982008-11-12 06:41:41 +00001331 return Binary;
1332}
1333
Chris Lattner33fabd72010-02-02 21:48:51 +00001334void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001335 const TargetInstrDesc &TID = MI.getDesc();
1336
1337 // Part of binary is determined by TableGn.
1338 unsigned Binary = getBinaryCodeForInstr(MI);
1339
1340 // Set the conditional execution predicate
1341 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1342
1343 unsigned OpIdx = 0;
1344 assert((Binary & ARMII::D_BitShift) == 0 &&
1345 (Binary & ARMII::N_BitShift) == 0 &&
1346 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1347
1348 // Encode Dd / Sd.
1349 Binary |= encodeVFPRd(MI, OpIdx++);
1350
1351 // If this is a two-address operand, skip it, e.g. FMACD.
1352 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1353 ++OpIdx;
1354
1355 // Encode Dn / Sn.
1356 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001357 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001358
1359 if (OpIdx == TID.getNumOperands() ||
1360 TID.OpInfo[OpIdx].isPredicate() ||
1361 TID.OpInfo[OpIdx].isOptionalDef()) {
1362 // FCMPEZD etc. has only one operand.
1363 emitWordLE(Binary);
1364 return;
1365 }
1366
1367 // Encode Dm / Sm.
1368 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001369
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001370 emitWordLE(Binary);
1371}
1372
Bob Wilson87949d42010-03-17 21:16:45 +00001373void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001374 const TargetInstrDesc &TID = MI.getDesc();
1375 unsigned Form = TID.TSFlags & ARMII::FormMask;
1376
1377 // Part of binary is determined by TableGn.
1378 unsigned Binary = getBinaryCodeForInstr(MI);
1379
1380 // Set the conditional execution predicate
1381 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1382
1383 switch (Form) {
1384 default: break;
1385 case ARMII::VFPConv1Frm:
1386 case ARMII::VFPConv2Frm:
1387 case ARMII::VFPConv3Frm:
1388 // Encode Dd / Sd.
1389 Binary |= encodeVFPRd(MI, 0);
1390 break;
1391 case ARMII::VFPConv4Frm:
1392 // Encode Dn / Sn.
1393 Binary |= encodeVFPRn(MI, 0);
1394 break;
1395 case ARMII::VFPConv5Frm:
1396 // Encode Dm / Sm.
1397 Binary |= encodeVFPRm(MI, 0);
1398 break;
1399 }
1400
1401 switch (Form) {
1402 default: break;
1403 case ARMII::VFPConv1Frm:
1404 // Encode Dm / Sm.
1405 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001406 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001407 case ARMII::VFPConv2Frm:
1408 case ARMII::VFPConv3Frm:
1409 // Encode Dn / Sn.
1410 Binary |= encodeVFPRn(MI, 1);
1411 break;
1412 case ARMII::VFPConv4Frm:
1413 case ARMII::VFPConv5Frm:
1414 // Encode Dd / Sd.
1415 Binary |= encodeVFPRd(MI, 1);
1416 break;
1417 }
1418
1419 if (Form == ARMII::VFPConv5Frm)
1420 // Encode Dn / Sn.
1421 Binary |= encodeVFPRn(MI, 2);
1422 else if (Form == ARMII::VFPConv3Frm)
1423 // Encode Dm / Sm.
1424 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001425
1426 emitWordLE(Binary);
1427}
1428
Chris Lattner33fabd72010-02-02 21:48:51 +00001429void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001430 // Part of binary is determined by TableGn.
1431 unsigned Binary = getBinaryCodeForInstr(MI);
1432
1433 // Set the conditional execution predicate
1434 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1435
1436 unsigned OpIdx = 0;
1437
1438 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001439 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001440
1441 // Encode address base.
1442 const MachineOperand &Base = MI.getOperand(OpIdx++);
1443 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1444
1445 // If there is a non-zero immediate offset, encode it.
1446 if (Base.isReg()) {
1447 const MachineOperand &Offset = MI.getOperand(OpIdx);
1448 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1449 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1450 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001451 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001452 emitWordLE(Binary);
1453 return;
1454 }
1455 }
1456
1457 // If immediate offset is omitted, default to +0.
1458 Binary |= 1 << ARMII::U_BitShift;
1459
1460 emitWordLE(Binary);
1461}
1462
Bob Wilson87949d42010-03-17 21:16:45 +00001463void
1464ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001465 const TargetInstrDesc &TID = MI.getDesc();
1466 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1467
Evan Chengcd8e66a2008-11-11 21:48:44 +00001468 // Part of binary is determined by TableGn.
1469 unsigned Binary = getBinaryCodeForInstr(MI);
1470
1471 // Set the conditional execution predicate
1472 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1473
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001474 // Skip operand 0 of an instruction with base register update.
1475 unsigned OpIdx = 0;
1476 if (IsUpdating)
1477 ++OpIdx;
1478
Evan Chengcd8e66a2008-11-11 21:48:44 +00001479 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001480 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001481
1482 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001483 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001484 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1485
1486 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001487 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001488 Binary |= 0x1 << ARMII::W_BitShift;
1489
1490 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001491 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001492
1493 // Number of registers are encoded in offset field.
1494 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001495 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001496 const MachineOperand &MO = MI.getOperand(i);
1497 if (!MO.isReg() || MO.isImplicit())
1498 break;
1499 ++NumRegs;
1500 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001501 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1502 // Otherwise, it will be 0, in the case of 32-bit registers.
1503 if(Binary & 0x100)
1504 Binary |= NumRegs * 2;
1505 else
1506 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001507
1508 emitWordLE(Binary);
1509}
1510
Chris Lattner33fabd72010-02-02 21:48:51 +00001511void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001512 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001513 // Part of binary is determined by TableGn.
1514 unsigned Binary = getBinaryCodeForInstr(MI);
1515
1516 // Set the conditional execution predicate
1517 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1518
Zonr Changf3c770a2010-05-25 10:23:52 +00001519 switch(Opcode) {
1520 default:
1521 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1522
1523 case ARM::FMSTAT:
1524 // No further encoding needed.
1525 break;
1526
1527 case ARM::VMRS:
1528 case ARM::VMSR: {
1529 const MachineOperand &MO0 = MI.getOperand(0);
1530 // Encode Rt.
1531 Binary |= ARMRegisterInfo::getRegisterNumbering(MO0.getReg())
1532 << ARMII::RegRdShift;
1533 break;
1534 }
1535
1536 case ARM::FCONSTD:
1537 case ARM::FCONSTS: {
1538 // Encode Dd / Sd.
1539 Binary |= encodeVFPRd(MI, 0);
1540
1541 // Encode imm., Table A7-18 VFP modified immediate constants
1542 const MachineOperand &MO1 = MI.getOperand(1);
1543 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1544 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1545 unsigned ModifiedImm;
1546
1547 if(Opcode == ARM::FCONSTS)
1548 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1549 (Imm & 0x03F80000) >> 19; // bcdefgh
1550 else // Opcode == ARM::FCONSTD
1551 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1552 (Imm & 0x007F0000) >> 16; // bcdefgh
1553
1554 // Insts{19-16} = abcd, Insts{3-0} = efgh
1555 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1556 Binary |= (ModifiedImm & 0xF);
1557 break;
1558 }
1559 }
1560
Evan Chengcd8e66a2008-11-11 21:48:44 +00001561 emitWordLE(Binary);
1562}
1563
Bob Wilson1a913ed2010-06-11 21:34:50 +00001564static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1565 unsigned RegD = MI.getOperand(OpIdx).getReg();
1566 unsigned Binary = 0;
1567 RegD = ARMRegisterInfo::getRegisterNumbering(RegD);
1568 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1569 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1570 return Binary;
1571}
1572
Bob Wilson5e7b6072010-06-25 22:40:46 +00001573static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1574 unsigned RegN = MI.getOperand(OpIdx).getReg();
1575 unsigned Binary = 0;
1576 RegN = ARMRegisterInfo::getRegisterNumbering(RegN);
1577 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1578 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1579 return Binary;
1580}
1581
Bob Wilson583a2a02010-06-25 21:17:19 +00001582static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1583 unsigned RegM = MI.getOperand(OpIdx).getReg();
1584 unsigned Binary = 0;
1585 RegM = ARMRegisterInfo::getRegisterNumbering(RegM);
1586 Binary |= (RegM & 0xf);
1587 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1588 return Binary;
1589}
1590
Bob Wilsond896a972010-06-28 21:12:19 +00001591/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1592/// data-processing instruction to the corresponding Thumb encoding.
1593static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1594 assert((Binary & 0xfe000000) == 0xf2000000 &&
1595 "not an ARM NEON data-processing instruction");
1596 unsigned UBit = (Binary >> 24) & 1;
1597 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1598}
1599
Bob Wilsond5a563d2010-06-29 17:34:07 +00001600void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001601 unsigned Binary = getBinaryCodeForInstr(MI);
1602
Bob Wilsond5a563d2010-06-29 17:34:07 +00001603 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1604 const TargetInstrDesc &TID = MI.getDesc();
1605 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1606 RegTOpIdx = 0;
1607 RegNOpIdx = 1;
1608 LnOpIdx = 2;
1609 } else { // ARMII::NSetLnFrm
1610 RegTOpIdx = 2;
1611 RegNOpIdx = 0;
1612 LnOpIdx = 3;
1613 }
1614
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001615 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001616 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001617
Bob Wilsond5a563d2010-06-29 17:34:07 +00001618 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001619 RegT = ARMRegisterInfo::getRegisterNumbering(RegT);
1620 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001621 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001622
1623 unsigned LaneShift;
1624 if ((Binary & (1 << 22)) != 0)
1625 LaneShift = 0; // 8-bit elements
1626 else if ((Binary & (1 << 5)) != 0)
1627 LaneShift = 1; // 16-bit elements
1628 else
1629 LaneShift = 2; // 32-bit elements
1630
Bob Wilsond5a563d2010-06-29 17:34:07 +00001631 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001632 unsigned Opc1 = Lane >> 2;
1633 unsigned Opc2 = Lane & 3;
1634 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1635 Binary |= (Opc1 << 21);
1636 Binary |= (Opc2 << 5);
1637
1638 emitWordLE(Binary);
1639}
1640
Bob Wilson583a2a02010-06-25 21:17:19 +00001641void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001642 unsigned Binary = getBinaryCodeForInstr(MI);
1643 // Destination register is encoded in Dd.
1644 Binary |= encodeNEONRd(MI, 0);
1645 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1646 unsigned Imm = MI.getOperand(1).getImm();
1647 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001648 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001649 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001650 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001651 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001652 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001653 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001654 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001655 emitWordLE(Binary);
1656}
1657
Bob Wilson583a2a02010-06-25 21:17:19 +00001658void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001659 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001660 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001661 // Destination register is encoded in Dd; source register in Dm.
1662 unsigned OpIdx = 0;
1663 Binary |= encodeNEONRd(MI, OpIdx++);
1664 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1665 ++OpIdx;
1666 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001667 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001668 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001669 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1670 emitWordLE(Binary);
1671}
1672
Bob Wilson5e7b6072010-06-25 22:40:46 +00001673void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1674 const TargetInstrDesc &TID = MI.getDesc();
1675 unsigned Binary = getBinaryCodeForInstr(MI);
1676 // Destination register is encoded in Dd; source registers in Dn and Dm.
1677 unsigned OpIdx = 0;
1678 Binary |= encodeNEONRd(MI, OpIdx++);
1679 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1680 ++OpIdx;
1681 Binary |= encodeNEONRn(MI, OpIdx++);
1682 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1683 ++OpIdx;
1684 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001685 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001686 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001687 // FIXME: This does not handle VMOVDneon or VMOVQ.
1688 emitWordLE(Binary);
1689}
1690
Evan Cheng7602e112008-09-02 06:52:38 +00001691#include "ARMGenCodeEmitter.inc"