blob: f26074d358a03a1d6cee8162d22242de8692d826 [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Dan Gohman3fb150a2010-04-17 17:42:52 +000068 : MachineFunctionPass(&ID), JTI(0),
69 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
77 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000104
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000105 unsigned getAddrModeSBit(const MachineInstr &MI,
106 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000109 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000111
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000113 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
117 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000118
119 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
120
Evan Chengfbc9d412008-11-06 01:21:28 +0000121 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000122
Evan Cheng97f48c32008-11-06 22:15:19 +0000123 void emitExtendInstruction(const MachineInstr &MI);
124
Evan Cheng8b59db32008-11-07 01:41:35 +0000125 void emitMiscArithInstruction(const MachineInstr &MI);
126
Evan Chengedda31c2008-11-05 18:35:52 +0000127 void emitBranchInstruction(const MachineInstr &MI);
128
Evan Cheng437c1732008-11-07 22:30:53 +0000129 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000130
Evan Chengedda31c2008-11-05 18:35:52 +0000131 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000132
Evan Cheng96581d32008-11-11 02:11:05 +0000133 void emitVFPArithInstruction(const MachineInstr &MI);
134
Evan Cheng78be83d2008-11-11 19:40:26 +0000135 void emitVFPConversionInstruction(const MachineInstr &MI);
136
Evan Chengcd8e66a2008-11-11 21:48:44 +0000137 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
138
139 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
140
141 void emitMiscInstruction(const MachineInstr &MI);
142
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000143 void emitNEONGetLaneInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000151 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
152 return getMachineOpValue(MI, MI.getOperand(OpIdx));
153 }
Evan Cheng7602e112008-09-02 06:52:38 +0000154
Shih-wei Liao5170b712010-05-26 00:02:28 +0000155 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000156 /// machine operand requires relocation, record the relocation and return
157 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000158 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000159 unsigned Reloc);
Shih-wei Liao5170b712010-05-26 00:02:28 +0000160 unsigned getMovi32Value(const MachineInstr &MI, unsigned OpIdx,
Zonr Changf86399b2010-05-25 08:42:45 +0000161 unsigned Reloc) {
162 return getMovi32Value(MI, MI.getOperand(OpIdx), Reloc);
163 }
164
Evan Cheng83b5cf02008-11-05 23:22:34 +0000165 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000166 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000167 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000168
169 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000170 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000171 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000172 bool MayNeedFarStub, bool Indirect,
173 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000174 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000175 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
176 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
177 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
178 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000179 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000180}
181
Chris Lattner33fabd72010-02-02 21:48:51 +0000182char ARMCodeEmitter::ID = 0;
183
Bob Wilson87949d42010-03-17 21:16:45 +0000184/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000185/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000186FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
187 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000188 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000189}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000190
Chris Lattner33fabd72010-02-02 21:48:51 +0000191bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000192 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
193 MF.getTarget().getRelocationModel() != Reloc::Static) &&
194 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000195 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
196 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
197 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000198 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000199 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000200 MJTEs = 0;
201 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000202 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000203 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000204 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000205 MMI = &getAnalysis<MachineModuleInfo>();
206 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000207
208 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000209 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000210 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000211 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000212 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000213 MBB != E; ++MBB) {
214 MCE.StartMachineBasicBlock(MBB);
215 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
216 I != E; ++I)
217 emitInstruction(*I);
218 }
219 } while (MCE.finishFunction(MF));
220
221 return false;
222}
223
Evan Cheng83b5cf02008-11-05 23:22:34 +0000224/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000225///
Chris Lattner33fabd72010-02-02 21:48:51 +0000226unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000227 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000228 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000229 case ARM_AM::asr: return 2;
230 case ARM_AM::lsl: return 0;
231 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000232 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000233 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000234 }
Evan Cheng7602e112008-09-02 06:52:38 +0000235 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000236}
237
Shih-wei Liao5170b712010-05-26 00:02:28 +0000238/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000239/// machine operand requires relocation, record the relocation and return zero.
240unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000241 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000242 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000243 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000244 && "Relocation to this function should be for movt or movw");
245
246 if (MO.isImm())
247 return static_cast<unsigned>(MO.getImm());
248 else if (MO.isGlobal())
249 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
250 else if (MO.isSymbol())
251 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
252 else if (MO.isMBB())
253 emitMachineBasicBlock(MO.getMBB(), Reloc);
254 else {
255#ifndef NDEBUG
256 errs() << MO;
257#endif
258 llvm_unreachable("Unsupported operand type for movw/movt");
259 }
260 return 0;
261}
262
Evan Cheng7602e112008-09-02 06:52:38 +0000263/// getMachineOpValue - Return binary encoding of operand. If the machine
264/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000265unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
266 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000267 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000268 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000269 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000270 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000271 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000272 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000273 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000274 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000275 else if (MO.isCPI()) {
276 const TargetInstrDesc &TID = MI.getDesc();
277 // For VFP load, the immediate offset is multiplied by 4.
278 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
279 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
280 emitConstPoolAddress(MO.getIndex(), Reloc);
281 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000282 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000283 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000284 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000285 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000286#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000287 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000288#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000290 }
Evan Cheng7602e112008-09-02 06:52:38 +0000291 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000292}
293
Evan Cheng057d0c32008-09-18 07:28:19 +0000294/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000295///
Dan Gohman46510a72010-04-15 01:51:59 +0000296void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000297 bool MayNeedFarStub, bool Indirect,
298 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000299 MachineRelocation MR = Indirect
300 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000301 const_cast<GlobalValue *>(GV),
302 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000303 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000304 const_cast<GlobalValue *>(GV), ACPV,
305 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000306 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000307}
308
309/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
310/// be emitted to the current location in the function, and allow it to be PC
311/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000312void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000313 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
314 Reloc, ES));
315}
316
317/// emitConstPoolAddress - Arrange for the address of an constant pool
318/// to be emitted to the current location in the function, and allow it to be PC
319/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000320void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000321 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000322 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000323 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000324}
325
326/// emitJumpTableAddress - Arrange for the address of a jump table to
327/// be emitted to the current location in the function, and allow it to be PC
328/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000329void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000330 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000331 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000332}
333
Raul Herbster9c1a3822007-08-30 23:29:26 +0000334/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000335void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
336 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000337 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000338 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000339}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000340
Chris Lattner33fabd72010-02-02 21:48:51 +0000341void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000342 DEBUG(errs() << " 0x";
343 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000344 MCE.emitWordLE(Binary);
345}
346
Chris Lattner33fabd72010-02-02 21:48:51 +0000347void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000348 DEBUG(errs() << " 0x";
349 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000350 MCE.emitDWordLE(Binary);
351}
352
Chris Lattner33fabd72010-02-02 21:48:51 +0000353void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000354 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000355
Devang Patelaf0e2722009-10-06 02:19:11 +0000356 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000357
Dan Gohmanfe601042010-06-22 15:08:57 +0000358 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000359 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000360 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000361 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000362 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000363 }
Evan Chengedda31c2008-11-05 18:35:52 +0000364 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000365 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000366 break;
367 case ARMII::DPFrm:
368 case ARMII::DPSoRegFrm:
369 emitDataProcessingInstruction(MI);
370 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000371 case ARMII::LdFrm:
372 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000373 emitLoadStoreInstruction(MI);
374 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000375 case ARMII::LdMiscFrm:
376 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000377 emitMiscLoadStoreInstruction(MI);
378 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000379 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000380 emitLoadStoreMultipleInstruction(MI);
381 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000382 case ARMII::MulFrm:
383 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000384 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000385 case ARMII::ExtFrm:
386 emitExtendInstruction(MI);
387 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000388 case ARMII::ArithMiscFrm:
389 emitMiscArithInstruction(MI);
390 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000391 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000392 emitBranchInstruction(MI);
393 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000394 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000395 emitMiscBranchInstruction(MI);
396 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000397 // VFP instructions.
398 case ARMII::VFPUnaryFrm:
399 case ARMII::VFPBinaryFrm:
400 emitVFPArithInstruction(MI);
401 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000402 case ARMII::VFPConv1Frm:
403 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000404 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000405 case ARMII::VFPConv4Frm:
406 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000407 emitVFPConversionInstruction(MI);
408 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000409 case ARMII::VFPLdStFrm:
410 emitVFPLoadStoreInstruction(MI);
411 break;
412 case ARMII::VFPLdStMulFrm:
413 emitVFPLoadStoreMultipleInstruction(MI);
414 break;
415 case ARMII::VFPMiscFrm:
416 emitMiscInstruction(MI);
417 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000418 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000419 case ARMII::NGetLnFrm:
420 emitNEONGetLaneInstruction(MI);
421 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000422 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000423 emitNEON1RegModImmInstruction(MI);
424 break;
425 case ARMII::N2RegFrm:
426 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000427 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000428 case ARMII::N3RegFrm:
429 emitNEON3RegInstruction(MI);
430 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000431 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000432 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000433}
434
Chris Lattner33fabd72010-02-02 21:48:51 +0000435void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000436 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
437 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000438 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000439
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000440 // Remember the CONSTPOOL_ENTRY address for later relocation.
441 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
442
443 // Emit constpool island entry. In most cases, the actual values will be
444 // resolved and relocated after code emission.
445 if (MCPE.isMachineConstantPoolEntry()) {
446 ARMConstantPoolValue *ACPV =
447 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
448
Chris Lattner705e07f2009-08-23 03:41:05 +0000449 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
450 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000451
Bob Wilson28989a82009-11-02 16:59:06 +0000452 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000453 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000454 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000455 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000456 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000457 isa<Function>(GV),
458 Subtarget->GVIsIndirectSymbol(GV, RelocM),
459 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000460 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000461 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
462 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000463 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000464 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000465 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000466
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000467 DEBUG({
468 errs() << " ** Constant pool #" << CPI << " @ "
469 << (void*)MCE.getCurrentPCValue() << " ";
470 if (const Function *F = dyn_cast<Function>(CV))
471 errs() << F->getName();
472 else
473 errs() << *CV;
474 errs() << '\n';
475 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000476
Dan Gohman46510a72010-04-15 01:51:59 +0000477 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000478 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000479 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000480 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000481 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000482 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000483 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000484 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000485 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000486 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000487 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
488 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000489 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000490 }
491 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000492 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000493 }
494 }
495}
496
Zonr Changf86399b2010-05-25 08:42:45 +0000497void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
498 const MachineOperand &MO0 = MI.getOperand(0);
499 const MachineOperand &MO1 = MI.getOperand(1);
500
501 // Emit the 'movw' instruction.
502 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
503
504 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
505
506 // Set the conditional execution predicate.
507 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
508
509 // Encode Rd.
510 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
511
512 // Encode imm16 as imm4:imm12
513 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
514 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
515 emitWordLE(Binary);
516
517 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
518 // Emit the 'movt' instruction.
519 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
520
521 // Set the conditional execution predicate.
522 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
523
524 // Encode Rd.
525 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
526
527 // Encode imm16 as imm4:imm1, same as movw above.
528 Binary |= Hi16 & 0xFFF;
529 Binary |= ((Hi16 >> 12) & 0xF) << 16;
530 emitWordLE(Binary);
531}
532
Chris Lattner33fabd72010-02-02 21:48:51 +0000533void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000534 const MachineOperand &MO0 = MI.getOperand(0);
535 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000536 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
537 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000538 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
539 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
540
541 // Emit the 'mov' instruction.
542 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
543
544 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000545 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000546
547 // Encode Rd.
548 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
549
550 // Encode so_imm.
551 // Set bit I(25) to identify this is the immediate form of <shifter_op>
552 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000553 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000554 emitWordLE(Binary);
555
556 // Now the 'orr' instruction.
557 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
558
559 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000560 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000561
562 // Encode Rd.
563 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
564
565 // Encode Rn.
566 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
567
568 // Encode so_imm.
569 // Set bit I(25) to identify this is the immediate form of <shifter_op>
570 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000571 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000572 emitWordLE(Binary);
573}
574
Chris Lattner33fabd72010-02-02 21:48:51 +0000575void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000576 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000577
Evan Cheng4df60f52008-11-07 09:06:08 +0000578 const TargetInstrDesc &TID = MI.getDesc();
579
580 // Emit the 'add' instruction.
581 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
582
583 // Set the conditional execution predicate
584 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
585
586 // Encode S bit if MI modifies CPSR.
587 Binary |= getAddrModeSBit(MI, TID);
588
589 // Encode Rd.
590 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
591
592 // Encode Rn which is PC.
593 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
594
595 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000596 Binary |= 1 << ARMII::I_BitShift;
597 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
598
599 emitWordLE(Binary);
600}
601
Chris Lattner33fabd72010-02-02 21:48:51 +0000602void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000603 unsigned Opcode = MI.getDesc().Opcode;
604
605 // Part of binary is determined by TableGn.
606 unsigned Binary = getBinaryCodeForInstr(MI);
607
608 // Set the conditional execution predicate
609 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
610
611 // Encode S bit if MI modifies CPSR.
612 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
613 Binary |= 1 << ARMII::S_BitShift;
614
615 // Encode register def if there is one.
616 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
617
618 // Encode the shift operation.
619 switch (Opcode) {
620 default: break;
621 case ARM::MOVrx:
622 // rrx
623 Binary |= 0x6 << 4;
624 break;
625 case ARM::MOVsrl_flag:
626 // lsr #1
627 Binary |= (0x2 << 4) | (1 << 7);
628 break;
629 case ARM::MOVsra_flag:
630 // asr #1
631 Binary |= (0x4 << 4) | (1 << 7);
632 break;
633 }
634
635 // Encode register Rm.
636 Binary |= getMachineOpValue(MI, 1);
637
638 emitWordLE(Binary);
639}
640
Chris Lattner33fabd72010-02-02 21:48:51 +0000641void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000642 DEBUG(errs() << " ** LPC" << LabelID << " @ "
643 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000644 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
645}
646
Chris Lattner33fabd72010-02-02 21:48:51 +0000647void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000648 unsigned Opcode = MI.getDesc().Opcode;
649 switch (Opcode) {
650 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000651 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Chris Lattner518bb532010-02-09 19:54:29 +0000652 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000653 // We allow inline assembler nodes with empty bodies - they can
654 // implicitly define registers, which is ok for JIT.
655 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000656 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000657 }
Evan Chengffa6d962008-11-13 23:36:57 +0000658 break;
659 }
Chris Lattner518bb532010-02-09 19:54:29 +0000660 case TargetOpcode::DBG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000661 case TargetOpcode::EH_LABEL:
662 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
663 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000664 case TargetOpcode::IMPLICIT_DEF:
665 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000666 // Do nothing.
667 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000668 case ARM::CONSTPOOL_ENTRY:
669 emitConstPoolInstruction(MI);
670 break;
671 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000672 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000673 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000674 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000675 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000676 break;
677 }
678 case ARM::PICLDR:
679 case ARM::PICLDRB:
680 case ARM::PICSTR:
681 case ARM::PICSTRB: {
682 // Remember of the address of the PC label for relocation later.
683 addPCLabel(MI.getOperand(2).getImm());
684 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000685 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000686 break;
687 }
688 case ARM::PICLDRH:
689 case ARM::PICLDRSH:
690 case ARM::PICLDRSB:
691 case ARM::PICSTRH: {
692 // Remember of the address of the PC label for relocation later.
693 addPCLabel(MI.getOperand(2).getImm());
694 // These are just load / store instructions that implicitly read pc.
695 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000696 break;
697 }
Zonr Changf86399b2010-05-25 08:42:45 +0000698
699 case ARM::MOVi32imm:
700 emitMOVi32immInstruction(MI);
701 break;
702
Evan Cheng90922132008-11-06 02:25:39 +0000703 case ARM::MOVi2pieces:
704 // Two instructions to materialize a constant.
705 emitMOVi2piecesInstruction(MI);
706 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000707 case ARM::LEApcrelJT:
708 // Materialize jumptable address.
709 emitLEApcrelJTInstruction(MI);
710 break;
Evan Chenga9562552008-11-14 20:09:11 +0000711 case ARM::MOVrx:
712 case ARM::MOVsrl_flag:
713 case ARM::MOVsra_flag:
714 emitPseudoMoveInstruction(MI);
715 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000716 }
717}
718
Bob Wilson87949d42010-03-17 21:16:45 +0000719unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000720 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000721 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000722 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000723 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000724
725 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
726 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
727 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
728
729 // Encode the shift opcode.
730 unsigned SBits = 0;
731 unsigned Rs = MO1.getReg();
732 if (Rs) {
733 // Set shift operand (bit[7:4]).
734 // LSL - 0001
735 // LSR - 0011
736 // ASR - 0101
737 // ROR - 0111
738 // RRX - 0110 and bit[11:8] clear.
739 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000740 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000741 case ARM_AM::lsl: SBits = 0x1; break;
742 case ARM_AM::lsr: SBits = 0x3; break;
743 case ARM_AM::asr: SBits = 0x5; break;
744 case ARM_AM::ror: SBits = 0x7; break;
745 case ARM_AM::rrx: SBits = 0x6; break;
746 }
747 } else {
748 // Set shift operand (bit[6:4]).
749 // LSL - 000
750 // LSR - 010
751 // ASR - 100
752 // ROR - 110
753 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000754 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000755 case ARM_AM::lsl: SBits = 0x0; break;
756 case ARM_AM::lsr: SBits = 0x2; break;
757 case ARM_AM::asr: SBits = 0x4; break;
758 case ARM_AM::ror: SBits = 0x6; break;
759 }
760 }
761 Binary |= SBits << 4;
762 if (SOpc == ARM_AM::rrx)
763 return Binary;
764
765 // Encode the shift operation Rs or shift_imm (except rrx).
766 if (Rs) {
767 // Encode Rs bit[11:8].
768 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
769 return Binary |
770 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
771 }
772
773 // Encode shift_imm bit[11:7].
774 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
775}
776
Chris Lattner33fabd72010-02-02 21:48:51 +0000777unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000778 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
779 assert(SoImmVal != -1 && "Not a valid so_imm value!");
780
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000781 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000782 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000783 << ARMII::SoRotImmShift;
784
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000785 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000786 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000787 return Binary;
788}
789
Chris Lattner33fabd72010-02-02 21:48:51 +0000790unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000791 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000792 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000793 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000794 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000795 return 1 << ARMII::S_BitShift;
796 }
797 return 0;
798}
799
Bob Wilson87949d42010-03-17 21:16:45 +0000800void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000801 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000802 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000803 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000804
805 // Part of binary is determined by TableGn.
806 unsigned Binary = getBinaryCodeForInstr(MI);
807
Jim Grosbach33412622008-10-07 19:05:35 +0000808 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000809 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000810
Evan Cheng49a9f292008-09-12 22:45:55 +0000811 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000812 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000813
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000814 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000815 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000816 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000817 if (NumDefs)
818 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
819 else if (ImplicitRd)
820 // Special handling for implicit use (e.g. PC).
821 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
822 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000823
Zonr Changf86399b2010-05-25 08:42:45 +0000824 if (TID.Opcode == ARM::MOVi16) {
825 // Get immediate from MI.
826 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
827 ARM::reloc_arm_movw);
828 // Encode imm which is the same as in emitMOVi32immInstruction().
829 Binary |= Lo16 & 0xFFF;
830 Binary |= ((Lo16 >> 12) & 0xF) << 16;
831 emitWordLE(Binary);
832 return;
833 } else if(TID.Opcode == ARM::MOVTi16) {
834 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
835 ARM::reloc_arm_movt) >> 16);
836 Binary |= Hi16 & 0xFFF;
837 Binary |= ((Hi16 >> 12) & 0xF) << 16;
838 emitWordLE(Binary);
839 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000840 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000841 uint32_t v = ~MI.getOperand(2).getImm();
842 int32_t lsb = CountTrailingZeros_32(v);
843 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000844 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000845 Binary |= (msb & 0x1F) << 16;
846 Binary |= (lsb & 0x1F) << 7;
847 emitWordLE(Binary);
848 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000849 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
850 // Encode Rn in Instr{0-3}
851 Binary |= getMachineOpValue(MI, OpIdx++);
852
853 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
854 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
855
856 // Instr{20-16} = widthm1, Instr{11-7} = lsb
857 Binary |= (widthm1 & 0x1F) << 16;
858 Binary |= (lsb & 0x1F) << 7;
859 emitWordLE(Binary);
860 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000861 }
862
Evan Chengd87293c2008-11-06 08:47:38 +0000863 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
864 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
865 ++OpIdx;
866
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000867 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000868 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
869 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000870 if (ImplicitRn)
871 // Special handling for implicit use (e.g. PC).
872 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000873 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000874 else {
875 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
876 ++OpIdx;
877 }
Evan Cheng7602e112008-09-02 06:52:38 +0000878 }
879
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000880 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000881 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000882 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000883 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000884 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000885 return;
886 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000887
Evan Chengedda31c2008-11-05 18:35:52 +0000888 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000889 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000890 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000891 return;
892 }
Evan Cheng7602e112008-09-02 06:52:38 +0000893
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000894 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000895 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000896
Evan Cheng83b5cf02008-11-05 23:22:34 +0000897 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000898}
899
Bob Wilson87949d42010-03-17 21:16:45 +0000900void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000901 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000902 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000903 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000904 unsigned Form = TID.TSFlags & ARMII::FormMask;
905 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000906
Evan Chengedda31c2008-11-05 18:35:52 +0000907 // Part of binary is determined by TableGn.
908 unsigned Binary = getBinaryCodeForInstr(MI);
909
Jim Grosbach33412622008-10-07 19:05:35 +0000910 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000911 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000912
Evan Cheng4df60f52008-11-07 09:06:08 +0000913 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000914
915 // Operand 0 of a pre- and post-indexed store is the address base
916 // writeback. Skip it.
917 bool Skipped = false;
918 if (IsPrePost && Form == ARMII::StFrm) {
919 ++OpIdx;
920 Skipped = true;
921 }
922
923 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000924 if (ImplicitRd)
925 // Special handling for implicit use (e.g. PC).
926 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
927 << ARMII::RegRdShift);
928 else
929 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000930
931 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000932 if (ImplicitRn)
933 // Special handling for implicit use (e.g. PC).
934 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
935 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000936 else
937 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000938
Evan Cheng05c356e2008-11-08 01:44:13 +0000939 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000940 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000941 ++OpIdx;
942
Evan Cheng83b5cf02008-11-05 23:22:34 +0000943 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000944 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000945 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000946
Evan Chenge7de7e32008-09-13 01:44:01 +0000947 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000948 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000949 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000950 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000951 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000952 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000953 Binary |= ARM_AM::getAM2Offset(AM2Opc);
954 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000955 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000956 }
957
958 // Set bit I(25), because this is not in immediate enconding.
959 Binary |= 1 << ARMII::I_BitShift;
960 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
961 // Set bit[3:0] to the corresponding Rm register
962 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
963
Evan Cheng70632912008-11-12 07:34:37 +0000964 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000965 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000966 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000967 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
968 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000969 }
970
Evan Cheng83b5cf02008-11-05 23:22:34 +0000971 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000972}
973
Chris Lattner33fabd72010-02-02 21:48:51 +0000974void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000975 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000976 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000977 unsigned Form = TID.TSFlags & ARMII::FormMask;
978 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000979
Evan Chengedda31c2008-11-05 18:35:52 +0000980 // Part of binary is determined by TableGn.
981 unsigned Binary = getBinaryCodeForInstr(MI);
982
Jim Grosbach33412622008-10-07 19:05:35 +0000983 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000984 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000985
Evan Cheng148cad82008-11-13 07:34:59 +0000986 unsigned OpIdx = 0;
987
988 // Operand 0 of a pre- and post-indexed store is the address base
989 // writeback. Skip it.
990 bool Skipped = false;
991 if (IsPrePost && Form == ARMII::StMiscFrm) {
992 ++OpIdx;
993 Skipped = true;
994 }
995
Evan Cheng7602e112008-09-02 06:52:38 +0000996 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000997 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000998
Evan Cheng358dec52009-06-15 08:28:29 +0000999 // Skip LDRD and STRD's second operand.
1000 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1001 ++OpIdx;
1002
Evan Cheng7602e112008-09-02 06:52:38 +00001003 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001004 if (ImplicitRn)
1005 // Special handling for implicit use (e.g. PC).
1006 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
1007 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001008 else
1009 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001010
Evan Cheng05c356e2008-11-08 01:44:13 +00001011 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001012 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001013 ++OpIdx;
1014
Evan Cheng83b5cf02008-11-05 23:22:34 +00001015 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001016 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001017 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001018
Evan Chenge7de7e32008-09-13 01:44:01 +00001019 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001020 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001021 ARMII::U_BitShift);
1022
1023 // If this instr is in register offset/index encoding, set bit[3:0]
1024 // to the corresponding Rm register.
1025 if (MO2.getReg()) {
1026 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001027 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001028 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001029 }
1030
Evan Chengd87293c2008-11-06 08:47:38 +00001031 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001032 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001033 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001034 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001035 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1036 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001037 }
1038
Evan Cheng83b5cf02008-11-05 23:22:34 +00001039 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001040}
1041
Evan Chengcd8e66a2008-11-11 21:48:44 +00001042static unsigned getAddrModeUPBits(unsigned Mode) {
1043 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001044
1045 // Set addressing mode by modifying bits U(23) and P(24)
1046 // IA - Increment after - bit U = 1 and bit P = 0
1047 // IB - Increment before - bit U = 1 and bit P = 1
1048 // DA - Decrement after - bit U = 0 and bit P = 0
1049 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001050 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001051 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001052 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001053 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1054 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1055 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001056 }
1057
Evan Chengcd8e66a2008-11-11 21:48:44 +00001058 return Binary;
1059}
1060
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001061void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1062 const TargetInstrDesc &TID = MI.getDesc();
1063 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1064
Evan Chengcd8e66a2008-11-11 21:48:44 +00001065 // Part of binary is determined by TableGn.
1066 unsigned Binary = getBinaryCodeForInstr(MI);
1067
1068 // Set the conditional execution predicate
1069 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1070
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001071 // Skip operand 0 of an instruction with base register update.
1072 unsigned OpIdx = 0;
1073 if (IsUpdating)
1074 ++OpIdx;
1075
Evan Chengcd8e66a2008-11-11 21:48:44 +00001076 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001077 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001078
1079 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001080 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001081 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1082
Evan Cheng7602e112008-09-02 06:52:38 +00001083 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001084 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001085 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001086
1087 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001088 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001089 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001090 if (!MO.isReg() || MO.isImplicit())
1091 break;
Evan Cheng7602e112008-09-02 06:52:38 +00001092 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
1093 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1094 RegNum < 16);
1095 Binary |= 0x1 << RegNum;
1096 }
1097
Evan Cheng83b5cf02008-11-05 23:22:34 +00001098 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001099}
1100
Chris Lattner33fabd72010-02-02 21:48:51 +00001101void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001102 const TargetInstrDesc &TID = MI.getDesc();
1103
1104 // Part of binary is determined by TableGn.
1105 unsigned Binary = getBinaryCodeForInstr(MI);
1106
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001107 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001108 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001109
1110 // Encode S bit if MI modifies CPSR.
1111 Binary |= getAddrModeSBit(MI, TID);
1112
1113 // 32x32->64bit operations have two destination registers. The number
1114 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001115 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001116 if (TID.getNumDefs() == 2)
1117 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1118
1119 // Encode Rd
1120 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1121
1122 // Encode Rm
1123 Binary |= getMachineOpValue(MI, OpIdx++);
1124
1125 // Encode Rs
1126 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1127
Evan Chengfbc9d412008-11-06 01:21:28 +00001128 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1129 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001130 if (TID.getNumOperands() > OpIdx &&
1131 !TID.OpInfo[OpIdx].isPredicate() &&
1132 !TID.OpInfo[OpIdx].isOptionalDef())
1133 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1134
1135 emitWordLE(Binary);
1136}
1137
Chris Lattner33fabd72010-02-02 21:48:51 +00001138void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001139 const TargetInstrDesc &TID = MI.getDesc();
1140
1141 // Part of binary is determined by TableGn.
1142 unsigned Binary = getBinaryCodeForInstr(MI);
1143
1144 // Set the conditional execution predicate
1145 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1146
1147 unsigned OpIdx = 0;
1148
1149 // Encode Rd
1150 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1151
1152 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1153 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1154 if (MO2.isReg()) {
1155 // Two register operand form.
1156 // Encode Rn.
1157 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1158
1159 // Encode Rm.
1160 Binary |= getMachineOpValue(MI, MO2);
1161 ++OpIdx;
1162 } else {
1163 Binary |= getMachineOpValue(MI, MO1);
1164 }
1165
1166 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1167 if (MI.getOperand(OpIdx).isImm() &&
1168 !TID.OpInfo[OpIdx].isPredicate() &&
1169 !TID.OpInfo[OpIdx].isOptionalDef())
1170 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001171
Evan Cheng83b5cf02008-11-05 23:22:34 +00001172 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001173}
1174
Chris Lattner33fabd72010-02-02 21:48:51 +00001175void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001176 const TargetInstrDesc &TID = MI.getDesc();
1177
1178 // Part of binary is determined by TableGn.
1179 unsigned Binary = getBinaryCodeForInstr(MI);
1180
1181 // Set the conditional execution predicate
1182 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1183
1184 unsigned OpIdx = 0;
1185
1186 // Encode Rd
1187 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1188
1189 const MachineOperand &MO = MI.getOperand(OpIdx++);
1190 if (OpIdx == TID.getNumOperands() ||
1191 TID.OpInfo[OpIdx].isPredicate() ||
1192 TID.OpInfo[OpIdx].isOptionalDef()) {
1193 // Encode Rm and it's done.
1194 Binary |= getMachineOpValue(MI, MO);
1195 emitWordLE(Binary);
1196 return;
1197 }
1198
1199 // Encode Rn.
1200 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1201
1202 // Encode Rm.
1203 Binary |= getMachineOpValue(MI, OpIdx++);
1204
1205 // Encode shift_imm.
1206 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
1207 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1208 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001209
Evan Cheng8b59db32008-11-07 01:41:35 +00001210 emitWordLE(Binary);
1211}
1212
Chris Lattner33fabd72010-02-02 21:48:51 +00001213void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001214 const TargetInstrDesc &TID = MI.getDesc();
1215
Torok Edwindac237e2009-07-08 20:53:28 +00001216 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001217 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001218 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001219
Evan Cheng7602e112008-09-02 06:52:38 +00001220 // Part of binary is determined by TableGn.
1221 unsigned Binary = getBinaryCodeForInstr(MI);
1222
Evan Chengedda31c2008-11-05 18:35:52 +00001223 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001224 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001225
1226 // Set signed_immed_24 field
1227 Binary |= getMachineOpValue(MI, 0);
1228
Evan Cheng83b5cf02008-11-05 23:22:34 +00001229 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001230}
1231
Chris Lattner33fabd72010-02-02 21:48:51 +00001232void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001233 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001234 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001235 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001236 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1237 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001238
1239 // Now emit the jump table entries.
1240 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1241 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1242 if (IsPIC)
1243 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001244 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001245 else
1246 // Absolute DestBB address.
1247 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1248 emitWordLE(0);
1249 }
1250}
1251
Chris Lattner33fabd72010-02-02 21:48:51 +00001252void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001253 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001254
Evan Cheng437c1732008-11-07 22:30:53 +00001255 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001256 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001257 // First emit a ldr pc, [] instruction.
1258 emitDataProcessingInstruction(MI, ARM::PC);
1259
1260 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001261 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001262 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001263 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1264 emitInlineJumpTable(JTIndex);
1265 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001266 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001267 // First emit a ldr pc, [] instruction.
1268 emitLoadStoreInstruction(MI, ARM::PC);
1269
1270 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001271 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001272 return;
1273 }
1274
Evan Chengedda31c2008-11-05 18:35:52 +00001275 // Part of binary is determined by TableGn.
1276 unsigned Binary = getBinaryCodeForInstr(MI);
1277
1278 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001279 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001280
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001282 // The return register is LR.
1283 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001284 else
Evan Chengedda31c2008-11-05 18:35:52 +00001285 // otherwise, set the return register
1286 Binary |= getMachineOpValue(MI, 0);
1287
Evan Cheng83b5cf02008-11-05 23:22:34 +00001288 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001289}
Evan Cheng7602e112008-09-02 06:52:38 +00001290
Evan Cheng80a11982008-11-12 06:41:41 +00001291static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001292 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001293 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001294 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001295 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001296 if (!isSPVFP)
1297 Binary |= RegD << ARMII::RegRdShift;
1298 else {
1299 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1300 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1301 }
Evan Cheng80a11982008-11-12 06:41:41 +00001302 return Binary;
1303}
Evan Cheng78be83d2008-11-11 19:40:26 +00001304
Evan Cheng80a11982008-11-12 06:41:41 +00001305static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001306 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001307 unsigned Binary = 0;
1308 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001309 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001310 if (!isSPVFP)
1311 Binary |= RegN << ARMII::RegRnShift;
1312 else {
1313 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1314 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1315 }
Evan Cheng80a11982008-11-12 06:41:41 +00001316 return Binary;
1317}
Evan Chengd06d48d2008-11-12 02:19:38 +00001318
Evan Cheng80a11982008-11-12 06:41:41 +00001319static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1320 unsigned RegM = MI.getOperand(OpIdx).getReg();
1321 unsigned Binary = 0;
1322 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001323 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP);
Evan Cheng80a11982008-11-12 06:41:41 +00001324 if (!isSPVFP)
1325 Binary |= RegM;
1326 else {
1327 Binary |= ((RegM & 0x1E) >> 1);
1328 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001329 }
Evan Cheng80a11982008-11-12 06:41:41 +00001330 return Binary;
1331}
1332
Chris Lattner33fabd72010-02-02 21:48:51 +00001333void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001334 const TargetInstrDesc &TID = MI.getDesc();
1335
1336 // Part of binary is determined by TableGn.
1337 unsigned Binary = getBinaryCodeForInstr(MI);
1338
1339 // Set the conditional execution predicate
1340 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1341
1342 unsigned OpIdx = 0;
1343 assert((Binary & ARMII::D_BitShift) == 0 &&
1344 (Binary & ARMII::N_BitShift) == 0 &&
1345 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1346
1347 // Encode Dd / Sd.
1348 Binary |= encodeVFPRd(MI, OpIdx++);
1349
1350 // If this is a two-address operand, skip it, e.g. FMACD.
1351 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1352 ++OpIdx;
1353
1354 // Encode Dn / Sn.
1355 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001356 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001357
1358 if (OpIdx == TID.getNumOperands() ||
1359 TID.OpInfo[OpIdx].isPredicate() ||
1360 TID.OpInfo[OpIdx].isOptionalDef()) {
1361 // FCMPEZD etc. has only one operand.
1362 emitWordLE(Binary);
1363 return;
1364 }
1365
1366 // Encode Dm / Sm.
1367 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001368
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001369 emitWordLE(Binary);
1370}
1371
Bob Wilson87949d42010-03-17 21:16:45 +00001372void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001373 const TargetInstrDesc &TID = MI.getDesc();
1374 unsigned Form = TID.TSFlags & ARMII::FormMask;
1375
1376 // Part of binary is determined by TableGn.
1377 unsigned Binary = getBinaryCodeForInstr(MI);
1378
1379 // Set the conditional execution predicate
1380 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1381
1382 switch (Form) {
1383 default: break;
1384 case ARMII::VFPConv1Frm:
1385 case ARMII::VFPConv2Frm:
1386 case ARMII::VFPConv3Frm:
1387 // Encode Dd / Sd.
1388 Binary |= encodeVFPRd(MI, 0);
1389 break;
1390 case ARMII::VFPConv4Frm:
1391 // Encode Dn / Sn.
1392 Binary |= encodeVFPRn(MI, 0);
1393 break;
1394 case ARMII::VFPConv5Frm:
1395 // Encode Dm / Sm.
1396 Binary |= encodeVFPRm(MI, 0);
1397 break;
1398 }
1399
1400 switch (Form) {
1401 default: break;
1402 case ARMII::VFPConv1Frm:
1403 // Encode Dm / Sm.
1404 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001405 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001406 case ARMII::VFPConv2Frm:
1407 case ARMII::VFPConv3Frm:
1408 // Encode Dn / Sn.
1409 Binary |= encodeVFPRn(MI, 1);
1410 break;
1411 case ARMII::VFPConv4Frm:
1412 case ARMII::VFPConv5Frm:
1413 // Encode Dd / Sd.
1414 Binary |= encodeVFPRd(MI, 1);
1415 break;
1416 }
1417
1418 if (Form == ARMII::VFPConv5Frm)
1419 // Encode Dn / Sn.
1420 Binary |= encodeVFPRn(MI, 2);
1421 else if (Form == ARMII::VFPConv3Frm)
1422 // Encode Dm / Sm.
1423 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001424
1425 emitWordLE(Binary);
1426}
1427
Chris Lattner33fabd72010-02-02 21:48:51 +00001428void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001429 // Part of binary is determined by TableGn.
1430 unsigned Binary = getBinaryCodeForInstr(MI);
1431
1432 // Set the conditional execution predicate
1433 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1434
1435 unsigned OpIdx = 0;
1436
1437 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001438 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001439
1440 // Encode address base.
1441 const MachineOperand &Base = MI.getOperand(OpIdx++);
1442 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1443
1444 // If there is a non-zero immediate offset, encode it.
1445 if (Base.isReg()) {
1446 const MachineOperand &Offset = MI.getOperand(OpIdx);
1447 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1448 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1449 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001450 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001451 emitWordLE(Binary);
1452 return;
1453 }
1454 }
1455
1456 // If immediate offset is omitted, default to +0.
1457 Binary |= 1 << ARMII::U_BitShift;
1458
1459 emitWordLE(Binary);
1460}
1461
Bob Wilson87949d42010-03-17 21:16:45 +00001462void
1463ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001464 const TargetInstrDesc &TID = MI.getDesc();
1465 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1466
Evan Chengcd8e66a2008-11-11 21:48:44 +00001467 // Part of binary is determined by TableGn.
1468 unsigned Binary = getBinaryCodeForInstr(MI);
1469
1470 // Set the conditional execution predicate
1471 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1472
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001473 // Skip operand 0 of an instruction with base register update.
1474 unsigned OpIdx = 0;
1475 if (IsUpdating)
1476 ++OpIdx;
1477
Evan Chengcd8e66a2008-11-11 21:48:44 +00001478 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001479 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001480
1481 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001482 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001483 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1484
1485 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001486 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001487 Binary |= 0x1 << ARMII::W_BitShift;
1488
1489 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001490 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001491
1492 // Number of registers are encoded in offset field.
1493 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001494 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001495 const MachineOperand &MO = MI.getOperand(i);
1496 if (!MO.isReg() || MO.isImplicit())
1497 break;
1498 ++NumRegs;
1499 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001500 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1501 // Otherwise, it will be 0, in the case of 32-bit registers.
1502 if(Binary & 0x100)
1503 Binary |= NumRegs * 2;
1504 else
1505 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001506
1507 emitWordLE(Binary);
1508}
1509
Chris Lattner33fabd72010-02-02 21:48:51 +00001510void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001511 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001512 // Part of binary is determined by TableGn.
1513 unsigned Binary = getBinaryCodeForInstr(MI);
1514
1515 // Set the conditional execution predicate
1516 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1517
Zonr Changf3c770a2010-05-25 10:23:52 +00001518 switch(Opcode) {
1519 default:
1520 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1521
1522 case ARM::FMSTAT:
1523 // No further encoding needed.
1524 break;
1525
1526 case ARM::VMRS:
1527 case ARM::VMSR: {
1528 const MachineOperand &MO0 = MI.getOperand(0);
1529 // Encode Rt.
1530 Binary |= ARMRegisterInfo::getRegisterNumbering(MO0.getReg())
1531 << ARMII::RegRdShift;
1532 break;
1533 }
1534
1535 case ARM::FCONSTD:
1536 case ARM::FCONSTS: {
1537 // Encode Dd / Sd.
1538 Binary |= encodeVFPRd(MI, 0);
1539
1540 // Encode imm., Table A7-18 VFP modified immediate constants
1541 const MachineOperand &MO1 = MI.getOperand(1);
1542 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1543 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1544 unsigned ModifiedImm;
1545
1546 if(Opcode == ARM::FCONSTS)
1547 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1548 (Imm & 0x03F80000) >> 19; // bcdefgh
1549 else // Opcode == ARM::FCONSTD
1550 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1551 (Imm & 0x007F0000) >> 16; // bcdefgh
1552
1553 // Insts{19-16} = abcd, Insts{3-0} = efgh
1554 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1555 Binary |= (ModifiedImm & 0xF);
1556 break;
1557 }
1558 }
1559
Evan Chengcd8e66a2008-11-11 21:48:44 +00001560 emitWordLE(Binary);
1561}
1562
Bob Wilson1a913ed2010-06-11 21:34:50 +00001563static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1564 unsigned RegD = MI.getOperand(OpIdx).getReg();
1565 unsigned Binary = 0;
1566 RegD = ARMRegisterInfo::getRegisterNumbering(RegD);
1567 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1568 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1569 return Binary;
1570}
1571
Bob Wilson5e7b6072010-06-25 22:40:46 +00001572static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1573 unsigned RegN = MI.getOperand(OpIdx).getReg();
1574 unsigned Binary = 0;
1575 RegN = ARMRegisterInfo::getRegisterNumbering(RegN);
1576 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1577 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1578 return Binary;
1579}
1580
Bob Wilson583a2a02010-06-25 21:17:19 +00001581static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1582 unsigned RegM = MI.getOperand(OpIdx).getReg();
1583 unsigned Binary = 0;
1584 RegM = ARMRegisterInfo::getRegisterNumbering(RegM);
1585 Binary |= (RegM & 0xf);
1586 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1587 return Binary;
1588}
1589
Bob Wilsond896a972010-06-28 21:12:19 +00001590/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1591/// data-processing instruction to the corresponding Thumb encoding.
1592static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1593 assert((Binary & 0xfe000000) == 0xf2000000 &&
1594 "not an ARM NEON data-processing instruction");
1595 unsigned UBit = (Binary >> 24) & 1;
1596 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1597}
1598
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001599void ARMCodeEmitter::emitNEONGetLaneInstruction(const MachineInstr &MI) {
1600 unsigned Binary = getBinaryCodeForInstr(MI);
1601
1602 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001603 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001604
1605 unsigned RegT = MI.getOperand(0).getReg();
1606 RegT = ARMRegisterInfo::getRegisterNumbering(RegT);
1607 Binary |= (RegT << ARMII::RegRdShift);
1608 Binary |= encodeNEONRn(MI, 1);
1609
1610 unsigned LaneShift;
1611 if ((Binary & (1 << 22)) != 0)
1612 LaneShift = 0; // 8-bit elements
1613 else if ((Binary & (1 << 5)) != 0)
1614 LaneShift = 1; // 16-bit elements
1615 else
1616 LaneShift = 2; // 32-bit elements
1617
1618 unsigned Lane = MI.getOperand(2).getImm() << LaneShift;
1619 unsigned Opc1 = Lane >> 2;
1620 unsigned Opc2 = Lane & 3;
1621 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1622 Binary |= (Opc1 << 21);
1623 Binary |= (Opc2 << 5);
1624
1625 emitWordLE(Binary);
1626}
1627
Bob Wilson583a2a02010-06-25 21:17:19 +00001628void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001629 unsigned Binary = getBinaryCodeForInstr(MI);
1630 // Destination register is encoded in Dd.
1631 Binary |= encodeNEONRd(MI, 0);
1632 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1633 unsigned Imm = MI.getOperand(1).getImm();
1634 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001635 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001636 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001637 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001638 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001639 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001640 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001641 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001642 emitWordLE(Binary);
1643}
1644
Bob Wilson583a2a02010-06-25 21:17:19 +00001645void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001646 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001647 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001648 // Destination register is encoded in Dd; source register in Dm.
1649 unsigned OpIdx = 0;
1650 Binary |= encodeNEONRd(MI, OpIdx++);
1651 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1652 ++OpIdx;
1653 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001654 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001655 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001656 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1657 emitWordLE(Binary);
1658}
1659
Bob Wilson5e7b6072010-06-25 22:40:46 +00001660void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1661 const TargetInstrDesc &TID = MI.getDesc();
1662 unsigned Binary = getBinaryCodeForInstr(MI);
1663 // Destination register is encoded in Dd; source registers in Dn and Dm.
1664 unsigned OpIdx = 0;
1665 Binary |= encodeNEONRd(MI, OpIdx++);
1666 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1667 ++OpIdx;
1668 Binary |= encodeNEONRn(MI, OpIdx++);
1669 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1670 ++OpIdx;
1671 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001672 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001673 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001674 // FIXME: This does not handle VMOVDneon or VMOVQ.
1675 emitWordLE(Binary);
1676}
1677
Evan Cheng7602e112008-09-02 06:52:38 +00001678#include "ARMGenCodeEmitter.inc"