blob: 7b5974ff1496b6004b26f3ed8ce7a558371052b4 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000039def X86pextrb : SDNode<"X86ISD::PEXTRB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pextrw : SDNode<"X86ISD::PEXTRW",
42 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
43def X86pinsrb : SDNode<"X86ISD::PINSRB",
44 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
45 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
46def X86pinsrw : SDNode<"X86ISD::PINSRW",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86insrtps : SDNode<"X86ISD::INSERTPS",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000052def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
53 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
54def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
55 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000056def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
57def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000058def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
59def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
60def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
61def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
62def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
63def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
65def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
66def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
67def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070// SSE Complex Patterns
71//===----------------------------------------------------------------------===//
72
73// These are 'extloads' from a scalar to the low element of a vector, zeroing
74// the top elements. These are used for the SSE 'ss' and 'sd' instruction
75// forms.
76def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000077 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000079 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ssmem : Operand<v4f32> {
82 let PrintMethod = "printf32mem";
83 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
84}
85def sdmem : Operand<v2f64> {
86 let PrintMethod = "printf64mem";
87 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
88}
89
90//===----------------------------------------------------------------------===//
91// SSE pattern fragments
92//===----------------------------------------------------------------------===//
93
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
95def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
96def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
97def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
98
Dan Gohman11821702007-07-27 17:16:43 +000099// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000100def alignedstore : PatFrag<(ops node:$val, node:$ptr),
101 (st node:$val, node:$ptr), [{
102 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
103 return !ST->isTruncatingStore() &&
104 ST->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000105 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106 return false;
107}]>;
108
Dan Gohman11821702007-07-27 17:16:43 +0000109// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000110def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
111 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
112 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
113 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000114 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000115 return false;
116}]>;
117
Dan Gohman11821702007-07-27 17:16:43 +0000118def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
119def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000120def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
121def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
122def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
123def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
124
125// Like 'load', but uses special alignment checks suitable for use in
126// memory operands in most SSE instructions, which are required to
127// be naturally aligned on some targets but not on others.
128// FIXME: Actually implement support for targets that don't require the
129// alignment. This probably wants a subtarget predicate.
130def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
131 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
132 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
133 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000134 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000135 return false;
136}]>;
137
Dan Gohman11821702007-07-27 17:16:43 +0000138def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
139def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000140def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
141def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
142def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
143def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000144def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000145
Bill Wendling3b15d722007-08-11 09:52:53 +0000146// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
147// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000148// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000149def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
150 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
151 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
152 LD->getAddressingMode() == ISD::UNINDEXED &&
153 LD->getAlignment() >= 8;
154 return false;
155}]>;
156
157def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000158def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
159def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
160def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
161
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
163def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
164def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
165def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
166def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
167def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
168
169def fp32imm0 : PatLeaf<(f32 fpimm), [{
170 return N->isExactlyValue(+0.0);
171}]>;
172
173def PSxLDQ_imm : SDNodeXForm<imm, [{
174 // Transformation function: imm >> 3
175 return getI32Imm(N->getValue() >> 3);
176}]>;
177
178// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
179// SHUFP* etc. imm.
180def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
181 return getI8Imm(X86::getShuffleSHUFImmediate(N));
182}]>;
183
184// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
185// PSHUFHW imm.
186def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
187 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
188}]>;
189
190// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
191// PSHUFLW imm.
192def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
193 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
194}]>;
195
196def SSE_splat_mask : PatLeaf<(build_vector), [{
197 return X86::isSplatMask(N);
198}], SHUFFLE_get_shuf_imm>;
199
200def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
201 return X86::isSplatLoMask(N);
202}]>;
203
204def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
205 return X86::isMOVHLPSMask(N);
206}]>;
207
208def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
209 return X86::isMOVHLPS_v_undef_Mask(N);
210}]>;
211
212def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
213 return X86::isMOVHPMask(N);
214}]>;
215
216def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
217 return X86::isMOVLPMask(N);
218}]>;
219
220def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
221 return X86::isMOVLMask(N);
222}]>;
223
224def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
225 return X86::isMOVSHDUPMask(N);
226}]>;
227
228def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
229 return X86::isMOVSLDUPMask(N);
230}]>;
231
232def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
233 return X86::isUNPCKLMask(N);
234}]>;
235
236def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
237 return X86::isUNPCKHMask(N);
238}]>;
239
240def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
241 return X86::isUNPCKL_v_undef_Mask(N);
242}]>;
243
244def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
245 return X86::isUNPCKH_v_undef_Mask(N);
246}]>;
247
248def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
249 return X86::isPSHUFDMask(N);
250}], SHUFFLE_get_shuf_imm>;
251
252def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
253 return X86::isPSHUFHWMask(N);
254}], SHUFFLE_get_pshufhw_imm>;
255
256def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
257 return X86::isPSHUFLWMask(N);
258}], SHUFFLE_get_pshuflw_imm>;
259
260def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
261 return X86::isPSHUFDMask(N);
262}], SHUFFLE_get_shuf_imm>;
263
264def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
265 return X86::isSHUFPMask(N);
266}], SHUFFLE_get_shuf_imm>;
267
268def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
269 return X86::isSHUFPMask(N);
270}], SHUFFLE_get_shuf_imm>;
271
Nate Begeman061db5f2008-05-12 20:34:32 +0000272
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273//===----------------------------------------------------------------------===//
274// SSE scalar FP Instructions
275//===----------------------------------------------------------------------===//
276
277// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
278// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000279// These are expanded by the scheduler.
280let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000282 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000284 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
285 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000287 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000289 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
290 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000292 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 "#CMOV_V4F32 PSEUDO!",
294 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000295 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
296 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000298 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 "#CMOV_V2F64 PSEUDO!",
300 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000301 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
302 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000304 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 "#CMOV_V2I64 PSEUDO!",
306 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000307 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000308 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309}
310
311//===----------------------------------------------------------------------===//
312// SSE1 Instructions
313//===----------------------------------------------------------------------===//
314
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000316let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000317def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000318 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000319let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000320def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000321 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000323def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000324 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 [(store FR32:$src, addr:$dst)]>;
326
327// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000328def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000329 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000331def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000332 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000334def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000335 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000337def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000338 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
340
341// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000342def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000343 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000345def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000346 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 [(set GR32:$dst, (int_x86_sse_cvtss2si
348 (load addr:$src)))]>;
349
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000350// Match intrinisics which expect MM and XMM operand(s).
351def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
352 "cvtps2pi\t{$src, $dst|$dst, $src}",
353 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
354def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
355 "cvtps2pi\t{$src, $dst|$dst, $src}",
356 [(set VR64:$dst, (int_x86_sse_cvtps2pi
357 (load addr:$src)))]>;
358def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
359 "cvttps2pi\t{$src, $dst|$dst, $src}",
360 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
361def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
362 "cvttps2pi\t{$src, $dst|$dst, $src}",
363 [(set VR64:$dst, (int_x86_sse_cvttps2pi
364 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000365let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000366 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
367 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
368 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
369 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
370 VR64:$src2))]>;
371 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
372 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
373 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
374 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
375 (load addr:$src2)))]>;
376}
377
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000379def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000380 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 [(set GR32:$dst,
382 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000383def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000384 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 [(set GR32:$dst,
386 (int_x86_sse_cvttss2si(load addr:$src)))]>;
387
Evan Cheng3ea4d672008-03-05 08:19:16 +0000388let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000390 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
393 GR32:$src2))]>;
394 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000395 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000396 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
398 (loadi32 addr:$src2)))]>;
399}
400
401// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000402let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000403let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000404 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000405 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000406 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000407let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000408 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000409 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000410 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411}
412
Evan Cheng55687072007-09-14 21:48:26 +0000413let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000414def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000415 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000416 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000417def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000418 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000419 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000420 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000421} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422
423// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000424let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000425 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000426 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000427 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
429 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000430 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000431 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000432 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
434 (load addr:$src), imm:$cc))]>;
435}
436
Evan Cheng55687072007-09-14 21:48:26 +0000437let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000438def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000439 (ins VR128:$src1, VR128:$src2),
440 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000441 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000442 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000443def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000444 (ins VR128:$src1, f128mem:$src2),
445 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000446 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000447 (implicit EFLAGS)]>;
448
Evan Cheng621216e2007-09-29 00:00:36 +0000449def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000450 (ins VR128:$src1, VR128:$src2),
451 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000452 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000453 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000454def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000455 (ins VR128:$src1, f128mem:$src2),
456 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000457 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000458 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000459} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460
461// Aliases of packed SSE1 instructions for scalar use. These all have names that
462// start with 'Fs'.
463
464// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000465let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000466def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000467 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 Requires<[HasSSE1]>, TB, OpSize;
469
470// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
471// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000472let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000473def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000474 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475
476// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
477// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000478let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000479def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000480 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000481 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482
483// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000484let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000486 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000487 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000489 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000492 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000493 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
495}
496
Evan Chengb783fa32007-07-19 01:14:50 +0000497def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000500 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000501def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000502 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000504 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000505def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000506 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000508 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000509let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000511 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000512 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000513
514let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000516 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000517 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000519}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520
521/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
522///
523/// In addition, we also have a special variant of the scalar form here to
524/// represent the associated intrinsic operation. This form is unlike the
525/// plain scalar form, in that it takes an entire vector (instead of a scalar)
526/// and leaves the top elements undefined.
527///
528/// These three forms can each be reg+reg or reg+mem, so there are a total of
529/// six "instructions".
530///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000531let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
533 SDNode OpNode, Intrinsic F32Int,
534 bit Commutable = 0> {
535 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000536 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000537 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
539 let isCommutable = Commutable;
540 }
541
542 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000543 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
544 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
547
548 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000549 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
550 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000551 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
553 let isCommutable = Commutable;
554 }
555
556 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000557 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
558 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000560 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561
562 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000563 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
564 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000565 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
567 let isCommutable = Commutable;
568 }
569
570 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000571 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
572 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000573 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574 [(set VR128:$dst, (F32Int VR128:$src1,
575 sse_load_f32:$src2))]>;
576}
577}
578
579// Arithmetic instructions
580defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
581defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
582defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
583defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
584
585/// sse1_fp_binop_rm - Other SSE1 binops
586///
587/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
588/// instructions for a full-vector intrinsic form. Operations that map
589/// onto C operators don't use this form since they just use the plain
590/// vector form instead of having a separate vector intrinsic form.
591///
592/// This provides a total of eight "instructions".
593///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000594let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
596 SDNode OpNode,
597 Intrinsic F32Int,
598 Intrinsic V4F32Int,
599 bit Commutable = 0> {
600
601 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000602 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
605 let isCommutable = Commutable;
606 }
607
608 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000609 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
610 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000611 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
613
614 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000615 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
616 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
619 let isCommutable = Commutable;
620 }
621
622 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000623 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
624 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000625 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000626 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627
628 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000629 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
630 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000631 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
633 let isCommutable = Commutable;
634 }
635
636 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000637 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
638 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000639 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 [(set VR128:$dst, (F32Int VR128:$src1,
641 sse_load_f32:$src2))]>;
642
643 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000644 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
645 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000646 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
648 let isCommutable = Commutable;
649 }
650
651 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000652 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
653 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000654 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000655 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656}
657}
658
659defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
660 int_x86_sse_max_ss, int_x86_sse_max_ps>;
661defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
662 int_x86_sse_min_ss, int_x86_sse_min_ps>;
663
664//===----------------------------------------------------------------------===//
665// SSE packed FP Instructions
666
667// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000668let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000669def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000670 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000671let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000672def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000673 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000674 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675
Evan Chengb783fa32007-07-19 01:14:50 +0000676def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000677 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000678 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000680let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000681def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000682 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000683let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000684def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000685 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000686 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000687def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000689 [(store (v4f32 VR128:$src), addr:$dst)]>;
690
691// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000692let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000693def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000694 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000695 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000696def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000697 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000698 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699
Evan Cheng3ea4d672008-03-05 08:19:16 +0000700let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 let AddedComplexity = 20 in {
702 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000703 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000704 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000705 [(set VR128:$dst,
706 (v4f32 (vector_shuffle VR128:$src1,
707 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
708 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000710 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000711 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000712 [(set VR128:$dst,
713 (v4f32 (vector_shuffle VR128:$src1,
714 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
715 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000717} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718
Evan Chengd743a5f2008-05-10 00:59:18 +0000719
Evan Chengb783fa32007-07-19 01:14:50 +0000720def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000721 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
723 (iPTR 0))), addr:$dst)]>;
724
725// v2f64 extract element 1 is always custom lowered to unpack high to low
726// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000727def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000728 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 [(store (f64 (vector_extract
730 (v2f64 (vector_shuffle
731 (bc_v2f64 (v4f32 VR128:$src)), (undef),
732 UNPCKH_shuffle_mask)), (iPTR 0))),
733 addr:$dst)]>;
734
Evan Cheng3ea4d672008-03-05 08:19:16 +0000735let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000737def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000738 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 [(set VR128:$dst,
740 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
741 MOVHP_shuffle_mask)))]>;
742
Evan Chengb783fa32007-07-19 01:14:50 +0000743def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000744 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 [(set VR128:$dst,
746 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
747 MOVHLPS_shuffle_mask)))]>;
748} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000749} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750
751
752
753// Arithmetic
754
755/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
756///
757/// In addition, we also have a special variant of the scalar form here to
758/// represent the associated intrinsic operation. This form is unlike the
759/// plain scalar form, in that it takes an entire vector (instead of a
760/// scalar) and leaves the top elements undefined.
761///
762/// And, we have a special variant form for a full-vector intrinsic form.
763///
764/// These four forms can each have a reg or a mem operand, so there are a
765/// total of eight "instructions".
766///
767multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
768 SDNode OpNode,
769 Intrinsic F32Int,
770 Intrinsic V4F32Int,
771 bit Commutable = 0> {
772 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000773 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000774 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 [(set FR32:$dst, (OpNode FR32:$src))]> {
776 let isCommutable = Commutable;
777 }
778
779 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000780 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000781 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
783
784 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000785 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000786 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
788 let isCommutable = Commutable;
789 }
790
791 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000792 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000794 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795
796 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000797 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000798 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799 [(set VR128:$dst, (F32Int VR128:$src))]> {
800 let isCommutable = Commutable;
801 }
802
803 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000804 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
807
808 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000809 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
812 let isCommutable = Commutable;
813 }
814
815 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000816 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000818 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819}
820
821// Square root.
822defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
823 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
824
825// Reciprocal approximations. Note that these typically require refinement
826// in order to obtain suitable precision.
827defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
828 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
829defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
830 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
831
832// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000833let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834 let isCommutable = 1 in {
835 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000836 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000837 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 [(set VR128:$dst, (v2i64
839 (and VR128:$src1, VR128:$src2)))]>;
840 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000841 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 [(set VR128:$dst, (v2i64
844 (or VR128:$src1, VR128:$src2)))]>;
845 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000846 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000847 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 [(set VR128:$dst, (v2i64
849 (xor VR128:$src1, VR128:$src2)))]>;
850 }
851
852 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000853 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000854 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000855 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
856 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000860 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
861 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000863 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000864 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000865 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
866 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000868 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000869 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 [(set VR128:$dst,
871 (v2i64 (and (xor VR128:$src1,
872 (bc_v2i64 (v4i32 immAllOnesV))),
873 VR128:$src2)))]>;
874 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000875 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000876 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000878 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000880 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881}
882
Evan Cheng3ea4d672008-03-05 08:19:16 +0000883let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000885 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
886 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
887 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
888 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000890 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
891 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
892 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000893 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894}
Nate Begeman03605a02008-07-17 16:51:19 +0000895def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
896 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
897def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
898 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899
900// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000901let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
903 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000904 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000906 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 [(set VR128:$dst,
908 (v4f32 (vector_shuffle
909 VR128:$src1, VR128:$src2,
910 SHUFP_shuffle_mask:$src3)))]>;
911 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000912 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000914 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915 [(set VR128:$dst,
916 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000917 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 SHUFP_shuffle_mask:$src3)))]>;
919
920 let AddedComplexity = 10 in {
921 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000922 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000923 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 [(set VR128:$dst,
925 (v4f32 (vector_shuffle
926 VR128:$src1, VR128:$src2,
927 UNPCKH_shuffle_mask)))]>;
928 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000929 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000930 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 [(set VR128:$dst,
932 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000933 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 UNPCKH_shuffle_mask)))]>;
935
936 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000937 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000938 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 [(set VR128:$dst,
940 (v4f32 (vector_shuffle
941 VR128:$src1, VR128:$src2,
942 UNPCKL_shuffle_mask)))]>;
943 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000944 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000945 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 [(set VR128:$dst,
947 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000948 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949 UNPCKL_shuffle_mask)))]>;
950 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000951} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952
953// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000954def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000955 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000957def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000958 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
960
Evan Chengd1d68072008-03-08 00:58:38 +0000961// Prefetch intrinsic.
962def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
963 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
964def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
965 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
966def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
967 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
968def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
969 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970
971// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000972def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000973 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
975
976// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000977def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978
979// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000980def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000981 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000982def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000983 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984
985// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000986let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000987def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000989 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990
Evan Chenga15896e2008-03-12 07:02:50 +0000991let Predicates = [HasSSE1] in {
992 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
993 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
994 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
995 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
996 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
997}
998
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00001000def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001001 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 [(set VR128:$dst,
1003 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001004def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001005 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 [(set VR128:$dst,
1007 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1008
1009// FIXME: may not be able to eliminate this movss with coalescing the src and
1010// dest register classes are different. We really want to write this pattern
1011// like this:
1012// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1013// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00001014def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001015 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1017 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001018def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001019 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 [(store (f32 (vector_extract (v4f32 VR128:$src),
1021 (iPTR 0))), addr:$dst)]>;
1022
1023
1024// Move to lower bits of a VR128, leaving upper bits alone.
1025// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001026let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001027let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001029 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001030 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031
1032 let AddedComplexity = 15 in
1033 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001034 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001035 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 [(set VR128:$dst,
1037 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1038 MOVL_shuffle_mask)))]>;
1039}
1040
1041// Move to lower bits of a VR128 and zeroing upper bits.
1042// Loading from memory automatically zeroing upper bits.
1043let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001044def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001045 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001046 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001047 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048
Evan Cheng056afe12008-05-20 18:24:47 +00001049def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001050 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051
1052//===----------------------------------------------------------------------===//
1053// SSE2 Instructions
1054//===----------------------------------------------------------------------===//
1055
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001057let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001058def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001060let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001061def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001062 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001064def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001065 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 [(store FR64:$src, addr:$dst)]>;
1067
1068// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001069def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001070 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001072def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001073 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001075def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001076 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001078def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001079 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001081def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001082 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001084def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001085 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1087
1088// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001089def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001090 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1092 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001093def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001094 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1096 Requires<[HasSSE2]>;
1097
1098// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001099def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001100 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001102def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001103 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1105 (load addr:$src)))]>;
1106
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001107// Match intrinisics which expect MM and XMM operand(s).
1108def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1109 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1110 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1111def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1112 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1113 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001114 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001115def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1116 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1117 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1118def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1119 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1120 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001121 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001122def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1123 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1124 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1125def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1126 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1127 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1128 (load addr:$src)))]>;
1129
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001131def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001132 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 [(set GR32:$dst,
1134 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001135def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001136 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1138 (load addr:$src)))]>;
1139
1140// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001141let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001142 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001143 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001144 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001145let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001146 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001147 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001148 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149}
1150
Evan Cheng950aac02007-09-25 01:57:46 +00001151let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001152def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001153 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001154 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001155def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001156 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001157 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001158 (implicit EFLAGS)]>;
1159}
1160
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001162let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001163 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001164 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001165 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1167 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001168 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001169 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001170 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1172 (load addr:$src), imm:$cc))]>;
1173}
1174
Evan Cheng950aac02007-09-25 01:57:46 +00001175let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001176def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001178 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1179 (implicit EFLAGS)]>;
1180def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001181 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001182 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1183 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184
Evan Chengb783fa32007-07-19 01:14:50 +00001185def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001186 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001187 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1188 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001189def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001190 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001191 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001192 (implicit EFLAGS)]>;
1193} // Defs = EFLAGS]
1194
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195// Aliases of packed SSE2 instructions for scalar use. These all have names that
1196// start with 'Fs'.
1197
1198// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001199let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001200def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001201 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 Requires<[HasSSE2]>, TB, OpSize;
1203
1204// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1205// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001206let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001207def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001208 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209
1210// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1211// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001212let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001213def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001214 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001215 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216
1217// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001218let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001220 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1221 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001222 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001224 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1225 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001226 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001228 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1229 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001230 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1232}
1233
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001234def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1235 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001236 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001238 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001239def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1240 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001241 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001243 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001244def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1245 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001246 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001248 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001250let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001252 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001253 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001254let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001256 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001257 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001259}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260
1261/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1262///
1263/// In addition, we also have a special variant of the scalar form here to
1264/// represent the associated intrinsic operation. This form is unlike the
1265/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1266/// and leaves the top elements undefined.
1267///
1268/// These three forms can each be reg+reg or reg+mem, so there are a total of
1269/// six "instructions".
1270///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001271let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1273 SDNode OpNode, Intrinsic F64Int,
1274 bit Commutable = 0> {
1275 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001276 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001277 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1279 let isCommutable = Commutable;
1280 }
1281
1282 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001283 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001284 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1286
1287 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001288 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001289 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1291 let isCommutable = Commutable;
1292 }
1293
1294 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001295 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001296 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001297 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298
1299 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001300 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001301 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1303 let isCommutable = Commutable;
1304 }
1305
1306 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001307 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001308 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309 [(set VR128:$dst, (F64Int VR128:$src1,
1310 sse_load_f64:$src2))]>;
1311}
1312}
1313
1314// Arithmetic instructions
1315defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1316defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1317defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1318defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1319
1320/// sse2_fp_binop_rm - Other SSE2 binops
1321///
1322/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1323/// instructions for a full-vector intrinsic form. Operations that map
1324/// onto C operators don't use this form since they just use the plain
1325/// vector form instead of having a separate vector intrinsic form.
1326///
1327/// This provides a total of eight "instructions".
1328///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001329let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001330multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1331 SDNode OpNode,
1332 Intrinsic F64Int,
1333 Intrinsic V2F64Int,
1334 bit Commutable = 0> {
1335
1336 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001337 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001338 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1340 let isCommutable = Commutable;
1341 }
1342
1343 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001344 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1345 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001346 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1348
1349 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001350 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1351 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001352 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1354 let isCommutable = Commutable;
1355 }
1356
1357 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001358 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1359 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001360 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001361 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001362
1363 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001364 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1365 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001366 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1368 let isCommutable = Commutable;
1369 }
1370
1371 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001372 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1373 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001374 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 [(set VR128:$dst, (F64Int VR128:$src1,
1376 sse_load_f64:$src2))]>;
1377
1378 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001379 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1380 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001381 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1383 let isCommutable = Commutable;
1384 }
1385
1386 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001387 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1388 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001389 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001390 [(set VR128:$dst, (V2F64Int VR128:$src1,
1391 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392}
1393}
1394
1395defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1396 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1397defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1398 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1399
1400//===----------------------------------------------------------------------===//
1401// SSE packed FP Instructions
1402
1403// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001404let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001405def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001406 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001407let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001408def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001409 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001410 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411
Evan Chengb783fa32007-07-19 01:14:50 +00001412def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001413 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001414 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001416let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001417def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001418 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001419let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001420def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001421 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001422 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001423def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001424 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001425 [(store (v2f64 VR128:$src), addr:$dst)]>;
1426
1427// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001428def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001429 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001430 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001431def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001432 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001433 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001434
Evan Cheng3ea4d672008-03-05 08:19:16 +00001435let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436 let AddedComplexity = 20 in {
1437 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001438 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001439 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440 [(set VR128:$dst,
1441 (v2f64 (vector_shuffle VR128:$src1,
1442 (scalar_to_vector (loadf64 addr:$src2)),
1443 MOVLP_shuffle_mask)))]>;
1444 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001445 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001446 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 [(set VR128:$dst,
1448 (v2f64 (vector_shuffle VR128:$src1,
1449 (scalar_to_vector (loadf64 addr:$src2)),
1450 MOVHP_shuffle_mask)))]>;
1451 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001452} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453
Evan Chengb783fa32007-07-19 01:14:50 +00001454def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001455 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 [(store (f64 (vector_extract (v2f64 VR128:$src),
1457 (iPTR 0))), addr:$dst)]>;
1458
1459// v2f64 extract element 1 is always custom lowered to unpack high to low
1460// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001461def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001462 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001463 [(store (f64 (vector_extract
1464 (v2f64 (vector_shuffle VR128:$src, (undef),
1465 UNPCKH_shuffle_mask)), (iPTR 0))),
1466 addr:$dst)]>;
1467
1468// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001469def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001470 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001471 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1472 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001473def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001474 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1475 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1476 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 TB, Requires<[HasSSE2]>;
1478
1479// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001480def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001481 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1483 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001484def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001485 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1486 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1487 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 XS, Requires<[HasSSE2]>;
1489
Evan Chengb783fa32007-07-19 01:14:50 +00001490def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001491 "cvtps2dq\t{$src, $dst|$dst, $src}",
1492 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001493def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001494 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001496 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001497// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001498def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001499 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1501 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001502def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001503 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001505 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 XS, Requires<[HasSSE2]>;
1507
1508// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001509def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001510 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1512 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001513def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001514 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001516 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 XD, Requires<[HasSSE2]>;
1518
Evan Chengb783fa32007-07-19 01:14:50 +00001519def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001520 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001522def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001523 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001525 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526
1527// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001528def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001529 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1531 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001532def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001533 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001534 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1535 (load addr:$src)))]>,
1536 TB, Requires<[HasSSE2]>;
1537
Evan Chengb783fa32007-07-19 01:14:50 +00001538def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001539 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001541def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001542 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001544 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545
1546// Match intrinsics which expect XMM operand(s).
1547// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001548let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001550 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001551 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1553 GR32:$src2))]>;
1554def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001555 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001556 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1558 (loadi32 addr:$src2)))]>;
1559def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001560 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001561 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1563 VR128:$src2))]>;
1564def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001565 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001566 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001567 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1568 (load addr:$src2)))]>;
1569def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001570 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001571 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1573 VR128:$src2))]>, XS,
1574 Requires<[HasSSE2]>;
1575def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001576 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001577 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1579 (load addr:$src2)))]>, XS,
1580 Requires<[HasSSE2]>;
1581}
1582
1583// Arithmetic
1584
1585/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1586///
1587/// In addition, we also have a special variant of the scalar form here to
1588/// represent the associated intrinsic operation. This form is unlike the
1589/// plain scalar form, in that it takes an entire vector (instead of a
1590/// scalar) and leaves the top elements undefined.
1591///
1592/// And, we have a special variant form for a full-vector intrinsic form.
1593///
1594/// These four forms can each have a reg or a mem operand, so there are a
1595/// total of eight "instructions".
1596///
1597multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1598 SDNode OpNode,
1599 Intrinsic F64Int,
1600 Intrinsic V2F64Int,
1601 bit Commutable = 0> {
1602 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001603 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001604 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001605 [(set FR64:$dst, (OpNode FR64:$src))]> {
1606 let isCommutable = Commutable;
1607 }
1608
1609 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001610 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001611 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001612 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1613
1614 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001615 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001616 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1618 let isCommutable = Commutable;
1619 }
1620
1621 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001622 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001623 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001624 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001625
1626 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001627 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 [(set VR128:$dst, (F64Int VR128:$src))]> {
1630 let isCommutable = Commutable;
1631 }
1632
1633 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001634 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001635 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001636 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1637
1638 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001639 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001640 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1642 let isCommutable = Commutable;
1643 }
1644
1645 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001646 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001647 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001648 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649}
1650
1651// Square root.
1652defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1653 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1654
1655// There is no f64 version of the reciprocal approximation instructions.
1656
1657// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001658let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659 let isCommutable = 1 in {
1660 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001661 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001662 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663 [(set VR128:$dst,
1664 (and (bc_v2i64 (v2f64 VR128:$src1)),
1665 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1666 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001667 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001668 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001669 [(set VR128:$dst,
1670 (or (bc_v2i64 (v2f64 VR128:$src1)),
1671 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1672 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001673 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001674 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 [(set VR128:$dst,
1676 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1677 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1678 }
1679
1680 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001681 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001682 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001683 [(set VR128:$dst,
1684 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001685 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001686 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001687 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001688 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001689 [(set VR128:$dst,
1690 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001691 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001693 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001694 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695 [(set VR128:$dst,
1696 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001697 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001699 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001700 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 [(set VR128:$dst,
1702 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1703 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1704 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001705 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001706 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001707 [(set VR128:$dst,
1708 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001709 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710}
1711
Evan Cheng3ea4d672008-03-05 08:19:16 +00001712let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001714 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1715 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1716 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001717 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001719 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1720 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1721 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001722 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723}
Nate Begeman03605a02008-07-17 16:51:19 +00001724def : Pat<(v2i64 (X86cmppd VR128:$src1, VR128:$src2, imm:$cc)),
1725 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1726def : Pat<(v2i64 (X86cmppd VR128:$src1, (memop addr:$src2), imm:$cc)),
1727 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001728
1729// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001730let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001732 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1733 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1734 [(set VR128:$dst, (v2f64 (vector_shuffle
1735 VR128:$src1, VR128:$src2,
1736 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001738 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001739 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001740 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 [(set VR128:$dst,
1742 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001743 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001744 SHUFP_shuffle_mask:$src3)))]>;
1745
1746 let AddedComplexity = 10 in {
1747 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001748 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001749 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750 [(set VR128:$dst,
1751 (v2f64 (vector_shuffle
1752 VR128:$src1, VR128:$src2,
1753 UNPCKH_shuffle_mask)))]>;
1754 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001755 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001756 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 [(set VR128:$dst,
1758 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001759 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 UNPCKH_shuffle_mask)))]>;
1761
1762 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001763 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001764 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001765 [(set VR128:$dst,
1766 (v2f64 (vector_shuffle
1767 VR128:$src1, VR128:$src2,
1768 UNPCKL_shuffle_mask)))]>;
1769 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001770 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001771 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 [(set VR128:$dst,
1773 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001774 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001775 UNPCKL_shuffle_mask)))]>;
1776 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001777} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001778
1779
1780//===----------------------------------------------------------------------===//
1781// SSE integer instructions
1782
1783// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001784let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001785def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001786 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001787let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001788def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001789 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001790 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001791let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001792def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001794 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001795let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001796def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001797 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001798 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001799 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001800let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001801def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001802 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001803 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001804 XS, Requires<[HasSSE2]>;
1805
Dan Gohman4a4f1512007-07-18 20:23:34 +00001806// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001807let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001808def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001810 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1811 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001812def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001813 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001814 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1815 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001816
Evan Cheng88004752008-03-05 08:11:27 +00001817let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818
1819multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1820 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001821 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001822 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001823 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1824 let isCommutable = Commutable;
1825 }
Evan Chengb783fa32007-07-19 01:14:50 +00001826 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001827 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001829 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830}
1831
Evan Chengf90f8f82008-05-03 00:52:09 +00001832multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1833 string OpcodeStr,
1834 Intrinsic IntId, Intrinsic IntId2> {
1835 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1836 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1837 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1838 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1839 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1840 [(set VR128:$dst, (IntId VR128:$src1,
1841 (bitconvert (memopv2i64 addr:$src2))))]>;
1842 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1843 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1844 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1845}
1846
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001847/// PDI_binop_rm - Simple SSE2 binary operator.
1848multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1849 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001850 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001851 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001852 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1853 let isCommutable = Commutable;
1854 }
Evan Chengb783fa32007-07-19 01:14:50 +00001855 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001856 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001857 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001858 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001859}
1860
1861/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1862///
1863/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1864/// to collapse (bitconvert VT to VT) into its operand.
1865///
1866multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1867 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001868 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001869 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001870 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1871 let isCommutable = Commutable;
1872 }
Evan Chengb783fa32007-07-19 01:14:50 +00001873 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001874 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001875 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001876}
1877
Evan Cheng3ea4d672008-03-05 08:19:16 +00001878} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001879
1880// 128-bit Integer Arithmetic
1881
1882defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1883defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1884defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1885defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1886
1887defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1888defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1889defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1890defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1891
1892defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1893defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1894defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1895defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1896
1897defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1898defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1899defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1900defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1901
1902defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1903
1904defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1905defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1906defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1907
1908defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1909
1910defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1911defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1912
1913
1914defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1915defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1916defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1917defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1918defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1919
1920
Evan Chengf90f8f82008-05-03 00:52:09 +00001921defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1922 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1923defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1924 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1925defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1926 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001927
Evan Chengf90f8f82008-05-03 00:52:09 +00001928defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1929 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1930defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1931 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001932defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001933 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934
Evan Chengf90f8f82008-05-03 00:52:09 +00001935defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1936 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001937defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001938 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001939
1940// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001941let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001942 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001943 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001944 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001946 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001947 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001948 // PSRADQri doesn't exist in SSE[1-3].
1949}
1950
1951let Predicates = [HasSSE2] in {
1952 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1953 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1954 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1955 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1956 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1957 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001958
1959 // Shift up / down and insert zero's.
1960 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1961 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1962 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1963 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964}
1965
1966// Logical
1967defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1968defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1969defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1970
Evan Cheng3ea4d672008-03-05 08:19:16 +00001971let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001973 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001974 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1976 VR128:$src2)))]>;
1977
1978 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001979 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001980 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001981 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001982 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983}
1984
1985// SSE2 Integer comparison
1986defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1987defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1988defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1989defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1990defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1991defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1992
Nate Begeman03605a02008-07-17 16:51:19 +00001993def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001994 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001995def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001996 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001997def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001998 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001999def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002000 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002001def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002002 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002003def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002004 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2005
Nate Begeman03605a02008-07-17 16:51:19 +00002006def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002007 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002008def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002009 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002010def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002011 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002012def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002013 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002014def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002015 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002016def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002017 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2018
2019
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020// Pack instructions
2021defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2022defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2023defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2024
2025// Shuffle and unpack instructions
2026def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002027 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002028 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002029 [(set VR128:$dst, (v4i32 (vector_shuffle
2030 VR128:$src1, (undef),
2031 PSHUFD_shuffle_mask:$src2)))]>;
2032def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002033 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002034 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002035 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002036 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 (undef),
2038 PSHUFD_shuffle_mask:$src2)))]>;
2039
2040// SSE2 with ImmT == Imm8 and XS prefix.
2041def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002042 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002043 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 [(set VR128:$dst, (v8i16 (vector_shuffle
2045 VR128:$src1, (undef),
2046 PSHUFHW_shuffle_mask:$src2)))]>,
2047 XS, Requires<[HasSSE2]>;
2048def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002049 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002050 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002052 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 (undef),
2054 PSHUFHW_shuffle_mask:$src2)))]>,
2055 XS, Requires<[HasSSE2]>;
2056
2057// SSE2 with ImmT == Imm8 and XD prefix.
2058def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002059 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002060 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061 [(set VR128:$dst, (v8i16 (vector_shuffle
2062 VR128:$src1, (undef),
2063 PSHUFLW_shuffle_mask:$src2)))]>,
2064 XD, Requires<[HasSSE2]>;
2065def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002066 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002067 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002069 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 (undef),
2071 PSHUFLW_shuffle_mask:$src2)))]>,
2072 XD, Requires<[HasSSE2]>;
2073
2074
Evan Cheng3ea4d672008-03-05 08:19:16 +00002075let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002077 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002078 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 [(set VR128:$dst,
2080 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2081 UNPCKL_shuffle_mask)))]>;
2082 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002083 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002084 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002085 [(set VR128:$dst,
2086 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002087 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 UNPCKL_shuffle_mask)))]>;
2089 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002090 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002091 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 [(set VR128:$dst,
2093 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2094 UNPCKL_shuffle_mask)))]>;
2095 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002096 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002097 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002098 [(set VR128:$dst,
2099 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002100 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 UNPCKL_shuffle_mask)))]>;
2102 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002103 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002104 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 [(set VR128:$dst,
2106 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2107 UNPCKL_shuffle_mask)))]>;
2108 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002109 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002110 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 [(set VR128:$dst,
2112 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002113 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 UNPCKL_shuffle_mask)))]>;
2115 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002116 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002118 [(set VR128:$dst,
2119 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2120 UNPCKL_shuffle_mask)))]>;
2121 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002122 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002123 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002124 [(set VR128:$dst,
2125 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002126 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127 UNPCKL_shuffle_mask)))]>;
2128
2129 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002130 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002131 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002132 [(set VR128:$dst,
2133 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2134 UNPCKH_shuffle_mask)))]>;
2135 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002136 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002137 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002138 [(set VR128:$dst,
2139 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002140 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002141 UNPCKH_shuffle_mask)))]>;
2142 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002143 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002144 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 [(set VR128:$dst,
2146 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2147 UNPCKH_shuffle_mask)))]>;
2148 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002149 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002150 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 [(set VR128:$dst,
2152 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002153 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 UNPCKH_shuffle_mask)))]>;
2155 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002156 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002157 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 [(set VR128:$dst,
2159 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2160 UNPCKH_shuffle_mask)))]>;
2161 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002162 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002163 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002164 [(set VR128:$dst,
2165 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002166 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 UNPCKH_shuffle_mask)))]>;
2168 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002169 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002170 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002171 [(set VR128:$dst,
2172 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2173 UNPCKH_shuffle_mask)))]>;
2174 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002175 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002176 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002177 [(set VR128:$dst,
2178 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002179 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002180 UNPCKH_shuffle_mask)))]>;
2181}
2182
2183// Extract / Insert
2184def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002185 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002186 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002188 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002189let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002191 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002193 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002195 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002196 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002197 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002199 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002200 [(set VR128:$dst,
2201 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2202 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203}
2204
2205// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002206def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2209
2210// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002211let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002212def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002213 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002214 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215
2216// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002217def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002218 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002220def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002221 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002222 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002223def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002224 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002225 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2226 TB, Requires<[HasSSE2]>;
2227
2228// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002229def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002230 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002231 TB, Requires<[HasSSE2]>;
2232
2233// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002234def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002236def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2238
Andrew Lenharth785610d2008-02-16 01:24:58 +00002239//TODO: custom lower this so as to never even generate the noop
2240def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2241 (i8 0)), (NOOP)>;
2242def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2243def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2244def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2245 (i8 1)), (MFENCE)>;
2246
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002247// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00002248let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002249 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002250 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002251 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252
2253// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002254def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002255 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 [(set VR128:$dst,
2257 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002258def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002259 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260 [(set VR128:$dst,
2261 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2262
Evan Chengb783fa32007-07-19 01:14:50 +00002263def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002264 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002265 [(set VR128:$dst,
2266 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002267def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002268 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002269 [(set VR128:$dst,
2270 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2271
Evan Chengb783fa32007-07-19 01:14:50 +00002272def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002273 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2275
Evan Chengb783fa32007-07-19 01:14:50 +00002276def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002277 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002278 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2279
2280// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002281def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002282 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002283 [(set VR128:$dst,
2284 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2285 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002286def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002287 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002288 [(store (i64 (vector_extract (v2i64 VR128:$src),
2289 (iPTR 0))), addr:$dst)]>;
2290
2291// FIXME: may not be able to eliminate this movss with coalescing the src and
2292// dest register classes are different. We really want to write this pattern
2293// like this:
2294// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2295// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002296def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2299 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002300def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 [(store (f64 (vector_extract (v2f64 VR128:$src),
2303 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002304def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2307 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002308def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002309 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002310 [(store (i32 (vector_extract (v4i32 VR128:$src),
2311 (iPTR 0))), addr:$dst)]>;
2312
Evan Chengb783fa32007-07-19 01:14:50 +00002313def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002314 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002315 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002316def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002317 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2319
2320
2321// Move to lower bits of a VR128, leaving upper bits alone.
2322// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002323let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002324 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002325 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002326 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002327 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002328
2329 let AddedComplexity = 15 in
2330 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002331 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002332 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002333 [(set VR128:$dst,
2334 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2335 MOVL_shuffle_mask)))]>;
2336}
2337
2338// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002339def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002340 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002341 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2342
2343// Move to lower bits of a VR128 and zeroing upper bits.
2344// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002345let AddedComplexity = 20 in {
2346def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2347 "movsd\t{$src, $dst|$dst, $src}",
2348 [(set VR128:$dst,
2349 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2350 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002351
Evan Cheng056afe12008-05-20 18:24:47 +00002352def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2353 (MOVZSD2PDrm addr:$src)>;
2354def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002355 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002356def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002357}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002359// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002360let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002361def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002362 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002363 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002364 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002365// This is X86-64 only.
2366def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2367 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002368 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002369 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002370}
2371
2372let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002373def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002374 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002375 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002376 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002377 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002378
2379def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2380 (MOVZDI2PDIrm addr:$src)>;
2381def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2382 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002383def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2384 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002385
Evan Chengb783fa32007-07-19 01:14:50 +00002386def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002387 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002388 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002389 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002390 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002391 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002392
Evan Cheng3ad16c42008-05-22 18:56:56 +00002393def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2394 (MOVZQI2PQIrm addr:$src)>;
2395def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2396 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002397def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002398}
Evan Chenge9b9c672008-05-09 21:53:03 +00002399
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002400// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2401// IA32 document. movq xmm1, xmm2 does clear the high bits.
2402let AddedComplexity = 15 in
2403def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2404 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002405 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002406 XS, Requires<[HasSSE2]>;
2407
Evan Cheng056afe12008-05-20 18:24:47 +00002408let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002409def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2410 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002411 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002412 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002413 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002414
Evan Cheng056afe12008-05-20 18:24:47 +00002415def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2416 (MOVZPQILo2PQIrm addr:$src)>;
2417}
2418
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419//===----------------------------------------------------------------------===//
2420// SSE3 Instructions
2421//===----------------------------------------------------------------------===//
2422
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002423// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002424def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002425 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002426 [(set VR128:$dst, (v4f32 (vector_shuffle
2427 VR128:$src, (undef),
2428 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002429def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002430 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002431 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002432 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002433 MOVSHDUP_shuffle_mask)))]>;
2434
Evan Chengb783fa32007-07-19 01:14:50 +00002435def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002436 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002437 [(set VR128:$dst, (v4f32 (vector_shuffle
2438 VR128:$src, (undef),
2439 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002440def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002441 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002442 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002443 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444 MOVSLDUP_shuffle_mask)))]>;
2445
Evan Chengb783fa32007-07-19 01:14:50 +00002446def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002447 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002448 [(set VR128:$dst, (v2f64 (vector_shuffle
2449 VR128:$src, (undef),
2450 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002451def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002452 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002453 [(set VR128:$dst,
2454 (v2f64 (vector_shuffle
2455 (scalar_to_vector (loadf64 addr:$src)),
2456 (undef),
2457 SSE_splat_lo_mask)))]>;
2458
2459// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002460let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002461 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002462 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002463 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002464 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2465 VR128:$src2))]>;
2466 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002467 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002468 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002470 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002472 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002473 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002474 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2475 VR128:$src2))]>;
2476 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002477 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002478 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002480 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002481}
2482
Evan Chengb783fa32007-07-19 01:14:50 +00002483def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002484 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002485 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2486
2487// Horizontal ops
2488class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002489 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002490 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002491 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2492class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002493 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002494 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002495 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002497 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2500class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002501 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002502 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002503 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002504
Evan Cheng3ea4d672008-03-05 08:19:16 +00002505let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2507 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2508 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2509 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2510 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2511 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2512 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2513 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2514}
2515
2516// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002517def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002519def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002520 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2521
2522// vector_shuffle v1, <undef> <1, 1, 3, 3>
2523let AddedComplexity = 15 in
2524def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2525 MOVSHDUP_shuffle_mask)),
2526 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2527let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002528def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002529 MOVSHDUP_shuffle_mask)),
2530 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2531
2532// vector_shuffle v1, <undef> <0, 0, 2, 2>
2533let AddedComplexity = 15 in
2534 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2535 MOVSLDUP_shuffle_mask)),
2536 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2537let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002538 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002539 MOVSLDUP_shuffle_mask)),
2540 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2541
2542//===----------------------------------------------------------------------===//
2543// SSSE3 Instructions
2544//===----------------------------------------------------------------------===//
2545
Bill Wendling98680292007-08-10 06:22:27 +00002546/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002547multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2548 Intrinsic IntId64, Intrinsic IntId128> {
2549 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2551 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002552
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002553 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2554 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2555 [(set VR64:$dst,
2556 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2557
2558 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2559 (ins VR128:$src),
2560 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2561 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2562 OpSize;
2563
2564 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2565 (ins i128mem:$src),
2566 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2567 [(set VR128:$dst,
2568 (IntId128
2569 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002570}
2571
Bill Wendling98680292007-08-10 06:22:27 +00002572/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002573multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2574 Intrinsic IntId64, Intrinsic IntId128> {
2575 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2576 (ins VR64:$src),
2577 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2578 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002579
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002580 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2581 (ins i64mem:$src),
2582 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2583 [(set VR64:$dst,
2584 (IntId64
2585 (bitconvert (memopv4i16 addr:$src))))]>;
2586
2587 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2588 (ins VR128:$src),
2589 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2590 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2591 OpSize;
2592
2593 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2594 (ins i128mem:$src),
2595 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2596 [(set VR128:$dst,
2597 (IntId128
2598 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002599}
2600
2601/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002602multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2603 Intrinsic IntId64, Intrinsic IntId128> {
2604 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2605 (ins VR64:$src),
2606 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2607 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002608
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002609 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2610 (ins i64mem:$src),
2611 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2612 [(set VR64:$dst,
2613 (IntId64
2614 (bitconvert (memopv2i32 addr:$src))))]>;
2615
2616 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2617 (ins VR128:$src),
2618 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2619 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2620 OpSize;
2621
2622 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2623 (ins i128mem:$src),
2624 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2625 [(set VR128:$dst,
2626 (IntId128
2627 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002628}
2629
2630defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2631 int_x86_ssse3_pabs_b,
2632 int_x86_ssse3_pabs_b_128>;
2633defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2634 int_x86_ssse3_pabs_w,
2635 int_x86_ssse3_pabs_w_128>;
2636defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2637 int_x86_ssse3_pabs_d,
2638 int_x86_ssse3_pabs_d_128>;
2639
2640/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002641let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002642 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2643 Intrinsic IntId64, Intrinsic IntId128,
2644 bit Commutable = 0> {
2645 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2646 (ins VR64:$src1, VR64:$src2),
2647 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2648 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2649 let isCommutable = Commutable;
2650 }
2651 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2652 (ins VR64:$src1, i64mem:$src2),
2653 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2654 [(set VR64:$dst,
2655 (IntId64 VR64:$src1,
2656 (bitconvert (memopv8i8 addr:$src2))))]>;
2657
2658 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2659 (ins VR128:$src1, VR128:$src2),
2660 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2661 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2662 OpSize {
2663 let isCommutable = Commutable;
2664 }
2665 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2666 (ins VR128:$src1, i128mem:$src2),
2667 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2668 [(set VR128:$dst,
2669 (IntId128 VR128:$src1,
2670 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2671 }
2672}
2673
2674/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002675let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002676 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2677 Intrinsic IntId64, Intrinsic IntId128,
2678 bit Commutable = 0> {
2679 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2680 (ins VR64:$src1, VR64:$src2),
2681 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2682 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2683 let isCommutable = Commutable;
2684 }
2685 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2686 (ins VR64:$src1, i64mem:$src2),
2687 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2688 [(set VR64:$dst,
2689 (IntId64 VR64:$src1,
2690 (bitconvert (memopv4i16 addr:$src2))))]>;
2691
2692 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2693 (ins VR128:$src1, VR128:$src2),
2694 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2695 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2696 OpSize {
2697 let isCommutable = Commutable;
2698 }
2699 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2700 (ins VR128:$src1, i128mem:$src2),
2701 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2702 [(set VR128:$dst,
2703 (IntId128 VR128:$src1,
2704 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2705 }
2706}
2707
2708/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002709let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002710 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2711 Intrinsic IntId64, Intrinsic IntId128,
2712 bit Commutable = 0> {
2713 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2714 (ins VR64:$src1, VR64:$src2),
2715 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2716 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2717 let isCommutable = Commutable;
2718 }
2719 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2720 (ins VR64:$src1, i64mem:$src2),
2721 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2722 [(set VR64:$dst,
2723 (IntId64 VR64:$src1,
2724 (bitconvert (memopv2i32 addr:$src2))))]>;
2725
2726 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2727 (ins VR128:$src1, VR128:$src2),
2728 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2729 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2730 OpSize {
2731 let isCommutable = Commutable;
2732 }
2733 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2734 (ins VR128:$src1, i128mem:$src2),
2735 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2736 [(set VR128:$dst,
2737 (IntId128 VR128:$src1,
2738 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2739 }
2740}
2741
2742defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2743 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002744 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002745defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2746 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002747 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002748defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2749 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002750 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002751defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2752 int_x86_ssse3_phsub_w,
2753 int_x86_ssse3_phsub_w_128>;
2754defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2755 int_x86_ssse3_phsub_d,
2756 int_x86_ssse3_phsub_d_128>;
2757defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2758 int_x86_ssse3_phsub_sw,
2759 int_x86_ssse3_phsub_sw_128>;
2760defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2761 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002762 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002763defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2764 int_x86_ssse3_pmul_hr_sw,
2765 int_x86_ssse3_pmul_hr_sw_128, 1>;
2766defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2767 int_x86_ssse3_pshuf_b,
2768 int_x86_ssse3_pshuf_b_128>;
2769defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2770 int_x86_ssse3_psign_b,
2771 int_x86_ssse3_psign_b_128>;
2772defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2773 int_x86_ssse3_psign_w,
2774 int_x86_ssse3_psign_w_128>;
2775defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2776 int_x86_ssse3_psign_d,
2777 int_x86_ssse3_psign_d_128>;
2778
Evan Cheng3ea4d672008-03-05 08:19:16 +00002779let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002780 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2781 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002782 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002783 [(set VR64:$dst,
2784 (int_x86_ssse3_palign_r
2785 VR64:$src1, VR64:$src2,
2786 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002787 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002788 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002789 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002790 [(set VR64:$dst,
2791 (int_x86_ssse3_palign_r
2792 VR64:$src1,
2793 (bitconvert (memopv2i32 addr:$src2)),
2794 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002795
Bill Wendling1dc817c2007-08-10 09:00:17 +00002796 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2797 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002798 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002799 [(set VR128:$dst,
2800 (int_x86_ssse3_palign_r_128
2801 VR128:$src1, VR128:$src2,
2802 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002803 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002804 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002805 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002806 [(set VR128:$dst,
2807 (int_x86_ssse3_palign_r_128
2808 VR128:$src1,
2809 (bitconvert (memopv4i32 addr:$src2)),
2810 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002811}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002812
2813//===----------------------------------------------------------------------===//
2814// Non-Instruction Patterns
2815//===----------------------------------------------------------------------===//
2816
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002817// extload f32 -> f64. This matches load+fextend because we have a hack in
2818// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2819// Since these loads aren't folded into the fextend, we have to match it
2820// explicitly here.
2821let Predicates = [HasSSE2] in
2822 def : Pat<(fextend (loadf32 addr:$src)),
2823 (CVTSS2SDrm addr:$src)>;
2824
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002825// bit_convert
2826let Predicates = [HasSSE2] in {
2827 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2828 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2829 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2830 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2831 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2832 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2833 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2834 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2835 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2836 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2837 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2838 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2839 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2840 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2841 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2842 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2843 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2844 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2845 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2846 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2847 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2848 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2849 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2850 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2851 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2852 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2853 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2854 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2855 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2856 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2857}
2858
2859// Move scalar to XMM zero-extended
2860// movd to XMM register zero-extends
2861let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002862// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002863def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002865def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002866 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Chenge259e872008-05-09 23:37:55 +00002867def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
2868 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002869def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
2870 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871}
2872
2873// Splat v2f64 / v2i64
2874let AddedComplexity = 10 in {
2875def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2876 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2877def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2878 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2879def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2880 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2881def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2882 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2883}
2884
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002885// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002886def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2887 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2889 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002890// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002891def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2892 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002893 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2894 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002895// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002896def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002897 SHUFP_unary_shuffle_mask:$sm),
2898 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2899 Requires<[HasSSE2]>;
2900// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002901def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2902 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002903 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2904 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002905def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2906 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002907 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2908 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002909// Special binary v2i64 shuffle cases using SHUFPDrri.
2910def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2911 SHUFP_shuffle_mask:$sm)),
2912 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2913 Requires<[HasSSE2]>;
2914// Special unary SHUFPDrri case.
2915def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2916 SHUFP_unary_shuffle_mask:$sm)),
2917 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2918 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002919
2920// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2921let AddedComplexity = 10 in {
2922def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2923 UNPCKL_v_undef_shuffle_mask)),
2924 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2925def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2926 UNPCKL_v_undef_shuffle_mask)),
2927 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2928def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2929 UNPCKL_v_undef_shuffle_mask)),
2930 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2931def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2932 UNPCKL_v_undef_shuffle_mask)),
2933 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2934}
2935
2936// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2937let AddedComplexity = 10 in {
2938def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2939 UNPCKH_v_undef_shuffle_mask)),
2940 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2941def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2942 UNPCKH_v_undef_shuffle_mask)),
2943 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2944def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2945 UNPCKH_v_undef_shuffle_mask)),
2946 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2947def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2948 UNPCKH_v_undef_shuffle_mask)),
2949 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2950}
2951
2952let AddedComplexity = 15 in {
2953// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2954def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2955 MOVHP_shuffle_mask)),
2956 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2957
2958// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2959def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2960 MOVHLPS_shuffle_mask)),
2961 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2962
2963// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2964def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2965 MOVHLPS_v_undef_shuffle_mask)),
2966 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2967def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2968 MOVHLPS_v_undef_shuffle_mask)),
2969 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2970}
2971
2972let AddedComplexity = 20 in {
2973// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2974// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng00b66ef2008-05-23 00:37:07 +00002975def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002976 MOVLP_shuffle_mask)),
2977 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002978def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979 MOVLP_shuffle_mask)),
2980 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002981def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002982 MOVHP_shuffle_mask)),
2983 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002984def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002985 MOVHP_shuffle_mask)),
2986 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2987
Evan Cheng2b2a7012008-05-23 21:23:16 +00002988def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2989 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990 MOVLP_shuffle_mask)),
2991 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002992def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002993 MOVLP_shuffle_mask)),
2994 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2b2a7012008-05-23 21:23:16 +00002995def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2996 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002997 MOVHP_shuffle_mask)),
2998 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002999def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00003000 MOVHP_shuffle_mask)),
3001 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003002}
3003
Evan Cheng2b2a7012008-05-23 21:23:16 +00003004// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3005// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
3006def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3007 MOVLP_shuffle_mask)), addr:$src1),
3008 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3009def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3010 MOVLP_shuffle_mask)), addr:$src1),
3011 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3012def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3013 MOVHP_shuffle_mask)), addr:$src1),
3014 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3015def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3016 MOVHP_shuffle_mask)), addr:$src1),
3017 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3018
3019def : Pat<(store (v4i32 (vector_shuffle
3020 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3021 MOVLP_shuffle_mask)), addr:$src1),
3022 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3023def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3024 MOVLP_shuffle_mask)), addr:$src1),
3025 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3026def : Pat<(store (v4i32 (vector_shuffle
3027 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3028 MOVHP_shuffle_mask)), addr:$src1),
3029 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3030def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3031 MOVHP_shuffle_mask)), addr:$src1),
3032 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3033
3034
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003035let AddedComplexity = 15 in {
3036// Setting the lowest element in the vector.
3037def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3038 MOVL_shuffle_mask)),
3039 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3040def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3041 MOVL_shuffle_mask)),
3042 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3043
3044// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3045def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3046 MOVLP_shuffle_mask)),
3047 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3048def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3049 MOVLP_shuffle_mask)),
3050 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3051}
3052
3053// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003054let AddedComplexity = 15 in
3055def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3056 MOVL_shuffle_mask)),
3057 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003058def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003059 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003060
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003061// Some special case pandn patterns.
3062def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3063 VR128:$src2)),
3064 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3065def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3066 VR128:$src2)),
3067 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3068def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3069 VR128:$src2)),
3070 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3071
3072def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003073 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003074 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3075def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003076 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003077 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3078def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003079 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003080 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3081
Nate Begeman78246ca2007-11-17 03:58:34 +00003082// vector -> vector casts
3083def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3084 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3085def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3086 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
3087
Evan Cheng51a49b22007-07-20 00:27:43 +00003088// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003089def : Pat<(alignedloadv4i32 addr:$src),
3090 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3091def : Pat<(loadv4i32 addr:$src),
3092 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003093def : Pat<(alignedloadv2i64 addr:$src),
3094 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3095def : Pat<(loadv2i64 addr:$src),
3096 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3097
3098def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3099 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3100def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3101 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3102def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3103 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3104def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3105 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3106def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3107 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3108def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3109 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3110def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3111 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3112def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3113 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003114
3115//===----------------------------------------------------------------------===//
3116// SSE4.1 Instructions
3117//===----------------------------------------------------------------------===//
3118
Nate Begemanb2975562008-02-03 07:18:54 +00003119multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3120 bits<8> opcsd, bits<8> opcpd,
3121 string OpcodeStr,
3122 Intrinsic F32Int,
3123 Intrinsic V4F32Int,
3124 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003125 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003126 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003127 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003128 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003129 !strconcat(OpcodeStr,
3130 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003131 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3132 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003133
3134 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003135 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003136 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003137 !strconcat(OpcodeStr,
3138 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003139 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3140 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003141
3142 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003143 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003144 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003145 !strconcat(OpcodeStr,
3146 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003147 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3148 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003149
3150 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003151 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003152 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003153 !strconcat(OpcodeStr,
3154 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003155 [(set VR128:$dst,
3156 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003157 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003158
3159 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003160 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003161 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003162 !strconcat(OpcodeStr,
3163 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003164 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3165 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003166
3167 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003168 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003169 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003170 !strconcat(OpcodeStr,
3171 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003172 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3173 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003174
3175 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003176 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003177 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003178 !strconcat(OpcodeStr,
3179 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003180 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3181 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003182
3183 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003184 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003185 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003186 !strconcat(OpcodeStr,
3187 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003188 [(set VR128:$dst,
3189 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003190 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003191}
3192
3193// FP round - roundss, roundps, roundsd, roundpd
3194defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3195 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3196 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003197
3198// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3199multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3200 Intrinsic IntId128> {
3201 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3202 (ins VR128:$src),
3203 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3204 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3205 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3206 (ins i128mem:$src),
3207 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3208 [(set VR128:$dst,
3209 (IntId128
3210 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3211}
3212
3213defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3214 int_x86_sse41_phminposuw>;
3215
3216/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003217let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003218 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3219 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003220 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3221 (ins VR128:$src1, VR128:$src2),
3222 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3223 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3224 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003225 let isCommutable = Commutable;
3226 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003227 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3228 (ins VR128:$src1, i128mem:$src2),
3229 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3230 [(set VR128:$dst,
3231 (IntId128 VR128:$src1,
3232 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003233 }
3234}
3235
3236defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3237 int_x86_sse41_pcmpeqq, 1>;
3238defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3239 int_x86_sse41_packusdw, 0>;
3240defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3241 int_x86_sse41_pminsb, 1>;
3242defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3243 int_x86_sse41_pminsd, 1>;
3244defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3245 int_x86_sse41_pminud, 1>;
3246defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3247 int_x86_sse41_pminuw, 1>;
3248defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3249 int_x86_sse41_pmaxsb, 1>;
3250defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3251 int_x86_sse41_pmaxsd, 1>;
3252defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3253 int_x86_sse41_pmaxud, 1>;
3254defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3255 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003256
Nate Begeman03605a02008-07-17 16:51:19 +00003257def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3258 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3259def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3260 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3261
Nate Begeman58057962008-02-09 01:38:08 +00003262
3263/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003264let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003265 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3266 SDNode OpNode, Intrinsic IntId128,
3267 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003268 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3269 (ins VR128:$src1, VR128:$src2),
3270 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003271 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3272 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003273 let isCommutable = Commutable;
3274 }
3275 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3276 (ins VR128:$src1, VR128:$src2),
3277 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3278 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3279 OpSize {
3280 let isCommutable = Commutable;
3281 }
3282 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3283 (ins VR128:$src1, i128mem:$src2),
3284 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3285 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003286 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003287 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3288 (ins VR128:$src1, i128mem:$src2),
3289 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3290 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003291 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003292 OpSize;
3293 }
3294}
Dan Gohmane3731f52008-05-23 17:49:40 +00003295defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003296 int_x86_sse41_pmulld, 1>;
Dan Gohmane3731f52008-05-23 17:49:40 +00003297defm PMULDQ : SS41I_binop_patint<0x28, "pmuldq", v2i64, mul,
3298 int_x86_sse41_pmuldq, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003299
3300
Evan Cheng78d00612008-03-14 07:39:27 +00003301/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003302let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003303 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3304 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003305 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003306 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3307 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003308 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003309 [(set VR128:$dst,
3310 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3311 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003312 let isCommutable = Commutable;
3313 }
Evan Cheng78d00612008-03-14 07:39:27 +00003314 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003315 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3316 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003317 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003318 [(set VR128:$dst,
3319 (IntId128 VR128:$src1,
3320 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3321 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003322 }
3323}
3324
3325defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3326 int_x86_sse41_blendps, 0>;
3327defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3328 int_x86_sse41_blendpd, 0>;
3329defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3330 int_x86_sse41_pblendw, 0>;
3331defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3332 int_x86_sse41_dpps, 1>;
3333defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3334 int_x86_sse41_dppd, 1>;
3335defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003336 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003337
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003338
Evan Cheng78d00612008-03-14 07:39:27 +00003339/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003340let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003341 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3342 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3343 (ins VR128:$src1, VR128:$src2),
3344 !strconcat(OpcodeStr,
3345 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3346 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3347 OpSize;
3348
3349 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3350 (ins VR128:$src1, i128mem:$src2),
3351 !strconcat(OpcodeStr,
3352 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3353 [(set VR128:$dst,
3354 (IntId VR128:$src1,
3355 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3356 }
3357}
3358
3359defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3360defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3361defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3362
3363
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003364multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3365 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3366 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3367 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3368
3369 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3370 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3371 [(set VR128:$dst,
3372 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3373}
3374
3375defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3376defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3377defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3378defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3379defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3380defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3381
3382multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3383 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3384 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3385 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3386
3387 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3388 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3389 [(set VR128:$dst,
3390 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3391}
3392
3393defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3394defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3395defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3396defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3397
3398multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3399 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3400 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3401 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3402
3403 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3404 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3405 [(set VR128:$dst,
3406 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3407}
3408
3409defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3410defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3411
3412
Nate Begemand77e59e2008-02-11 04:19:36 +00003413/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3414multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003415 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003416 (ins VR128:$src1, i32i8imm:$src2),
3417 !strconcat(OpcodeStr,
3418 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003419 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3420 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003421 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003422 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3423 !strconcat(OpcodeStr,
3424 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003425 []>, OpSize;
3426// FIXME:
3427// There's an AssertZext in the way of writing the store pattern
3428// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003429}
3430
Nate Begemand77e59e2008-02-11 04:19:36 +00003431defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003432
Nate Begemand77e59e2008-02-11 04:19:36 +00003433
3434/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3435multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003436 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003437 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3438 !strconcat(OpcodeStr,
3439 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3440 []>, OpSize;
3441// FIXME:
3442// There's an AssertZext in the way of writing the store pattern
3443// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3444}
3445
3446defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3447
3448
3449/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3450multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003451 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003452 (ins VR128:$src1, i32i8imm:$src2),
3453 !strconcat(OpcodeStr,
3454 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3455 [(set GR32:$dst,
3456 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003457 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003458 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3459 !strconcat(OpcodeStr,
3460 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3461 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3462 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003463}
3464
Nate Begemand77e59e2008-02-11 04:19:36 +00003465defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003466
Nate Begemand77e59e2008-02-11 04:19:36 +00003467
Evan Cheng6c249332008-03-24 21:52:23 +00003468/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3469/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003470multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003471 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003472 (ins VR128:$src1, i32i8imm:$src2),
3473 !strconcat(OpcodeStr,
3474 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003475 [(set GR32:$dst,
3476 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003477 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003478 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003479 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3480 !strconcat(OpcodeStr,
3481 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003482 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003483 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003484}
3485
Nate Begemand77e59e2008-02-11 04:19:36 +00003486defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003487
Evan Cheng3ea4d672008-03-05 08:19:16 +00003488let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003489 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003490 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003491 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3492 !strconcat(OpcodeStr,
3493 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3494 [(set VR128:$dst,
3495 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003496 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003497 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3498 !strconcat(OpcodeStr,
3499 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3500 [(set VR128:$dst,
3501 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3502 imm:$src3))]>, OpSize;
3503 }
3504}
3505
3506defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3507
Evan Cheng3ea4d672008-03-05 08:19:16 +00003508let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003509 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003510 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003511 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3512 !strconcat(OpcodeStr,
3513 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3514 [(set VR128:$dst,
3515 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3516 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003517 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003518 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3519 !strconcat(OpcodeStr,
3520 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3521 [(set VR128:$dst,
3522 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3523 imm:$src3)))]>, OpSize;
3524 }
3525}
3526
3527defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3528
Evan Cheng3ea4d672008-03-05 08:19:16 +00003529let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003530 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003531 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003532 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3533 !strconcat(OpcodeStr,
3534 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3535 [(set VR128:$dst,
3536 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003537 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003538 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3539 !strconcat(OpcodeStr,
3540 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3541 [(set VR128:$dst,
3542 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3543 imm:$src3))]>, OpSize;
3544 }
3545}
3546
Evan Chengc2054be2008-03-26 08:11:49 +00003547defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003548
3549let Defs = [EFLAGS] in {
3550def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3551 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3552def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3553 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3554}
3555
3556def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3557 "movntdqa\t{$src, $dst|$dst, $src}",
3558 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003559
3560/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3561let Constraints = "$src1 = $dst" in {
3562 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3563 Intrinsic IntId128, bit Commutable = 0> {
3564 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3565 (ins VR128:$src1, VR128:$src2),
3566 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3567 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3568 OpSize {
3569 let isCommutable = Commutable;
3570 }
3571 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3572 (ins VR128:$src1, i128mem:$src2),
3573 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3574 [(set VR128:$dst,
3575 (IntId128 VR128:$src1,
3576 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3577 }
3578}
3579
Nate Begeman235666b2008-07-17 17:04:58 +00003580defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003581
3582def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3583 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3584def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3585 (PCMPGTQrm VR128:$src1, addr:$src2)>;