blob: f3879628c5c599db31d3355d9b273857cd71573d [file] [log] [blame]
Chris Lattner87be16a2010-10-05 06:04:14 +00001//===- X86InstrCompiler.td - Compiler Pseudos and Patterns -*- tablegen -*-===//
Michael J. Spencer6e56b182010-10-20 23:40:27 +00002//
Chris Lattner87be16a2010-10-05 06:04:14 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencer6e56b182010-10-20 23:40:27 +00007//
Chris Lattner87be16a2010-10-05 06:04:14 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the various pseudo instructions used by the compiler,
11// as well as Pat patterns used during instruction selection.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner41efbfa2010-10-05 06:37:31 +000015//===----------------------------------------------------------------------===//
16// Pattern Matching Support
17
18def GetLo32XForm : SDNodeXForm<imm, [{
19 // Transformation function: get the low 32 bits.
20 return getI32Imm((unsigned)N->getZExtValue());
21}]>;
22
Rafael Espindoladba81cf2010-10-13 13:31:20 +000023def GetLo8XForm : SDNodeXForm<imm, [{
24 // Transformation function: get the low 8 bits.
25 return getI8Imm((uint8_t)N->getZExtValue());
26}]>;
27
Chris Lattner41efbfa2010-10-05 06:37:31 +000028
29//===----------------------------------------------------------------------===//
30// Random Pseudo Instructions.
31
Chris Lattner8af88ef2010-10-05 06:10:16 +000032// PIC base construction. This expands to code that looks like this:
33// call $next_inst
34// popl %destreg"
35let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
36 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins i32imm:$label),
37 "", []>;
38
39
40// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
41// a stack adjustment and the codegen must know that they may modify the stack
42// pointer before prolog-epilog rewriting occurs.
43// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
44// sub / add which can clobber EFLAGS.
45let Defs = [ESP, EFLAGS], Uses = [ESP] in {
46def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
47 "#ADJCALLSTACKDOWN",
48 [(X86callseq_start timm:$amt)]>,
49 Requires<[In32BitMode]>;
50def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
51 "#ADJCALLSTACKUP",
52 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
53 Requires<[In32BitMode]>;
54}
55
56// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
57// a stack adjustment and the codegen must know that they may modify the stack
58// pointer before prolog-epilog rewriting occurs.
59// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
60// sub / add which can clobber EFLAGS.
61let Defs = [RSP, EFLAGS], Uses = [RSP] in {
62def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
63 "#ADJCALLSTACKDOWN",
64 [(X86callseq_start timm:$amt)]>,
65 Requires<[In64BitMode]>;
66def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
67 "#ADJCALLSTACKUP",
68 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
69 Requires<[In64BitMode]>;
70}
71
72
73
74// x86-64 va_start lowering magic.
75let usesCustomInserter = 1 in {
76def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
77 (outs),
78 (ins GR8:$al,
79 i64imm:$regsavefi, i64imm:$offset,
80 variable_ops),
81 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
82 [(X86vastart_save_xmm_regs GR8:$al,
83 imm:$regsavefi,
84 imm:$offset)]>;
85
Dan Gohman320afb82010-10-12 18:00:49 +000086// The VAARG_64 pseudo-instruction takes the address of the va_list,
87// and places the address of the next argument into a register.
88let Defs = [EFLAGS] in
89def VAARG_64 : I<0, Pseudo,
90 (outs GR64:$dst),
91 (ins i8mem:$ap, i32imm:$size, i8imm:$mode, i32imm:$align),
92 "#VAARG_64 $dst, $ap, $size, $mode, $align",
93 [(set GR64:$dst,
94 (X86vaarg64 addr:$ap, imm:$size, imm:$mode, imm:$align)),
95 (implicit EFLAGS)]>;
96
Michael J. Spencere9c253e2010-10-21 01:41:01 +000097// Dynamic stack allocation yields a _chkstk or _alloca call for all Windows
98// targets. These calls are needed to probe the stack when allocating more than
99// 4k bytes in one go. Touching the stack at 4K increments is necessary to
100// ensure that the guard pages used by the OS virtual memory manager are
101// allocated in correct sequence.
Chris Lattner8af88ef2010-10-05 06:10:16 +0000102// The main point of having separate instruction are extra unmodelled effects
103// (compared to ordinary calls) like stack pointer change.
104
105let Defs = [EAX, ESP, EFLAGS], Uses = [ESP] in
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000106 def WIN_ALLOCA : I<0, Pseudo, (outs), (ins),
107 "# dynamic stack allocation",
108 [(X86WinAlloca)]>;
Rafael Espindolad07b7ec2011-08-30 19:43:21 +0000109
110// When using segmented stacks these are lowered into instructions which first
111// check if the current stacklet has enough free memory. If it does, memory is
112// allocated by bumping the stack pointer. Otherwise memory is allocated from
113// the heap.
114
Rafael Espindola66bf7432011-10-26 21:16:41 +0000115let Defs = [EAX, ESP, EFLAGS], Uses = [ESP] in
Rafael Espindolad07b7ec2011-08-30 19:43:21 +0000116def SEG_ALLOCA_32 : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$size),
117 "# variable sized alloca for segmented stacks",
118 [(set GR32:$dst,
119 (X86SegAlloca GR32:$size))]>,
120 Requires<[In32BitMode]>;
121
Rafael Espindola66bf7432011-10-26 21:16:41 +0000122let Defs = [RAX, RSP, EFLAGS], Uses = [RSP] in
Rafael Espindolad07b7ec2011-08-30 19:43:21 +0000123def SEG_ALLOCA_64 : I<0, Pseudo, (outs GR64:$dst), (ins GR64:$size),
124 "# variable sized alloca for segmented stacks",
125 [(set GR64:$dst,
126 (X86SegAlloca GR64:$size))]>,
127 Requires<[In64BitMode]>;
Chris Lattner8af88ef2010-10-05 06:10:16 +0000128}
129
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000130// The MSVC runtime contains an _ftol2 routine for converting floating-point
131// to integer values. It has a strange calling convention: the input is
132// popped from the x87 stack, and the return value is given in EDX:EAX. No
133// other registers (aside from flags) are touched.
134// Microsoft toolchains do not support 80-bit precision, so a WIN_FTOL_80
135// variant is unnecessary.
Chris Lattner8af88ef2010-10-05 06:10:16 +0000136
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000137let Defs = [EAX, EDX, EFLAGS], FPForm = SpecialFP in {
138 def WIN_FTOL_32 : I<0, Pseudo, (outs), (ins RFP32:$src),
139 "# win32 fptoui",
140 [(X86WinFTOL RFP32:$src)]>,
141 Requires<[In32BitMode]>;
142
143 def WIN_FTOL_64 : I<0, Pseudo, (outs), (ins RFP64:$src),
144 "# win32 fptoui",
145 [(X86WinFTOL RFP64:$src)]>,
146 Requires<[In32BitMode]>;
147}
Chris Lattner87be16a2010-10-05 06:04:14 +0000148
149//===----------------------------------------------------------------------===//
150// EH Pseudo Instructions
151//
152let isTerminator = 1, isReturn = 1, isBarrier = 1,
153 hasCtrlDep = 1, isCodeGenOnly = 1 in {
154def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
155 "ret\t#eh_return, addr: $addr",
Preston Gurd3e99b712012-03-19 14:10:12 +0000156 [(X86ehret GR32:$addr)], IIC_RET>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000157
158}
159
160let isTerminator = 1, isReturn = 1, isBarrier = 1,
161 hasCtrlDep = 1, isCodeGenOnly = 1 in {
162def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
163 "ret\t#eh_return, addr: $addr",
Preston Gurd3e99b712012-03-19 14:10:12 +0000164 [(X86ehret GR64:$addr)], IIC_RET>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000165
166}
167
Michael Liao6c0e04c2012-10-15 22:39:43 +0000168let hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
169 usesCustomInserter = 1 in {
170 def EH_SjLj_SetJmp32 : I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$buf),
171 "#EH_SJLJ_SETJMP32",
172 [(set GR32:$dst, (X86eh_sjlj_setjmp addr:$buf))]>,
173 Requires<[In32BitMode]>;
174 def EH_SjLj_SetJmp64 : I<0, Pseudo, (outs GR32:$dst), (ins i64mem:$buf),
175 "#EH_SJLJ_SETJMP64",
176 [(set GR32:$dst, (X86eh_sjlj_setjmp addr:$buf))]>,
177 Requires<[In64BitMode]>;
178 let isTerminator = 1 in {
179 def EH_SjLj_LongJmp32 : I<0, Pseudo, (outs), (ins i32mem:$buf),
180 "#EH_SJLJ_LONGJMP32",
181 [(X86eh_sjlj_longjmp addr:$buf)]>,
182 Requires<[In32BitMode]>;
183 def EH_SjLj_LongJmp64 : I<0, Pseudo, (outs), (ins i64mem:$buf),
184 "#EH_SJLJ_LONGJMP64",
185 [(X86eh_sjlj_longjmp addr:$buf)]>,
186 Requires<[In64BitMode]>;
187 }
188}
189
190let isBranch = 1, isTerminator = 1, isCodeGenOnly = 1 in {
191 def EH_SjLj_Setup : I<0, Pseudo, (outs), (ins brtarget:$dst),
192 "#EH_SjLj_Setup\t$dst", []>;
193}
194
Chris Lattner8af88ef2010-10-05 06:10:16 +0000195//===----------------------------------------------------------------------===//
Rafael Espindolae840e882011-10-26 21:12:27 +0000196// Pseudo instructions used by segmented stacks.
197//
198
199// This is lowered into a RET instruction by MCInstLower. We need
200// this so that we don't have to have a MachineBasicBlock which ends
201// with a RET and also has successors.
202let isPseudo = 1 in {
203def MORESTACK_RET: I<0, Pseudo, (outs), (ins),
204 "", []>;
205
206// This instruction is lowered to a RET followed by a MOV. The two
207// instructions are not generated on a higher level since then the
208// verifier sees a MachineBasicBlock ending with a non-terminator.
209def MORESTACK_RET_RESTORE_R10 : I<0, Pseudo, (outs), (ins),
210 "", []>;
211}
212
213//===----------------------------------------------------------------------===//
Chris Lattner8af88ef2010-10-05 06:10:16 +0000214// Alias Instructions
215//===----------------------------------------------------------------------===//
216
217// Alias instructions that map movr0 to xor.
218// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
219// FIXME: Set encoding to pseudo.
220let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
221 isCodeGenOnly = 1 in {
222def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000223 [(set GR8:$dst, 0)], IIC_ALU_NONMEM>;
Chris Lattner8af88ef2010-10-05 06:10:16 +0000224
225// We want to rewrite MOV16r0 in terms of MOV32r0, because it's a smaller
226// encoding and avoids a partial-register update sometimes, but doing so
227// at isel time interferes with rematerialization in the current register
228// allocator. For now, this is rewritten when the instruction is lowered
229// to an MCInst.
230def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
231 "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000232 [(set GR16:$dst, 0)], IIC_ALU_NONMEM>, OpSize;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000233
Chris Lattner8af88ef2010-10-05 06:10:16 +0000234// FIXME: Set encoding to pseudo.
235def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000236 [(set GR32:$dst, 0)], IIC_ALU_NONMEM>;
Chris Lattner8af88ef2010-10-05 06:10:16 +0000237}
238
Chris Lattner010496c2010-10-05 06:22:35 +0000239// We want to rewrite MOV64r0 in terms of MOV32r0, because it's sometimes a
240// smaller encoding, but doing so at isel time interferes with rematerialization
241// in the current register allocator. For now, this is rewritten when the
242// instruction is lowered to an MCInst.
243// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
244// when we have a better way to specify isel priority.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000245let Defs = [EFLAGS], isCodeGenOnly=1,
Chris Lattner010496c2010-10-05 06:22:35 +0000246 AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
247def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins), "",
Preston Gurd3e99b712012-03-19 14:10:12 +0000248 [(set GR64:$dst, 0)], IIC_ALU_NONMEM>;
Chris Lattner010496c2010-10-05 06:22:35 +0000249
250// Materialize i64 constant where top 32-bits are zero. This could theoretically
251// use MOV32ri with a SUBREG_TO_REG to represent the zero-extension, however
252// that would make it more difficult to rematerialize.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000253let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1,
254 isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000255def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Preston Gurd3e99b712012-03-19 14:10:12 +0000256 "", [(set GR64:$dst, i64immZExt32:$src)],
257 IIC_ALU_NONMEM>;
Chris Lattner010496c2010-10-05 06:22:35 +0000258
Chris Lattner2c383d82010-10-05 21:18:04 +0000259// Use sbb to materialize carry bit.
Craig Topperff9d51b2012-10-05 06:05:15 +0000260let Uses = [EFLAGS], Defs = [EFLAGS], isPseudo = 1 in {
Chris Lattner2c383d82010-10-05 21:18:04 +0000261// FIXME: These are pseudo ops that should be replaced with Pat<> patterns.
Chris Lattner35649fc2010-10-05 06:33:16 +0000262// However, Pat<> can't replicate the destination reg into the inputs of the
263// result.
Craig Topperff9d51b2012-10-05 06:05:15 +0000264def SETB_C8r : I<0, Pseudo, (outs GR8:$dst), (ins), "",
265 [(set GR8:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
266def SETB_C16r : I<0, Pseudo, (outs GR16:$dst), (ins), "",
Craig Topper7a922302012-10-05 06:11:52 +0000267 [(set GR16:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Craig Topperff9d51b2012-10-05 06:05:15 +0000268def SETB_C32r : I<0, Pseudo, (outs GR32:$dst), (ins), "",
269 [(set GR32:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Craig Topper7a922302012-10-05 06:11:52 +0000270def SETB_C64r : I<0, Pseudo, (outs GR64:$dst), (ins), "",
Craig Topperff9d51b2012-10-05 06:05:15 +0000271 [(set GR64:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattner2c383d82010-10-05 21:18:04 +0000272} // isCodeGenOnly
273
Chris Lattner35649fc2010-10-05 06:33:16 +0000274
Chris Lattnerc19d1c32010-12-19 22:08:31 +0000275def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
276 (SETB_C16r)>;
277def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
278 (SETB_C32r)>;
Chris Lattner35649fc2010-10-05 06:33:16 +0000279def : Pat<(i64 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
280 (SETB_C64r)>;
281
Chris Lattnerc19d1c32010-12-19 22:08:31 +0000282def : Pat<(i16 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
283 (SETB_C16r)>;
284def : Pat<(i32 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
285 (SETB_C32r)>;
286def : Pat<(i64 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
287 (SETB_C64r)>;
288
Chris Lattner39ffcb72010-12-20 01:16:03 +0000289// We canonicalize 'setb' to "(and (sbb reg,reg), 1)" on the hope that the and
290// will be eliminated and that the sbb can be extended up to a wider type. When
291// this happens, it is great. However, if we are left with an 8-bit sbb and an
292// and, we might as well just match it as a setb.
293def : Pat<(and (i8 (X86setcc_c X86_COND_B, EFLAGS)), 1),
294 (SETBr)>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000295
Benjamin Kramerf51190b2011-05-08 18:36:07 +0000296// (add OP, SETB) -> (adc OP, 0)
297def : Pat<(add (and (i8 (X86setcc_c X86_COND_B, EFLAGS)), 1), GR8:$op),
298 (ADC8ri GR8:$op, 0)>;
299def : Pat<(add (and (i32 (X86setcc_c X86_COND_B, EFLAGS)), 1), GR32:$op),
300 (ADC32ri8 GR32:$op, 0)>;
301def : Pat<(add (and (i64 (X86setcc_c X86_COND_B, EFLAGS)), 1), GR64:$op),
302 (ADC64ri8 GR64:$op, 0)>;
303
304// (sub OP, SETB) -> (sbb OP, 0)
305def : Pat<(sub GR8:$op, (and (i8 (X86setcc_c X86_COND_B, EFLAGS)), 1)),
306 (SBB8ri GR8:$op, 0)>;
307def : Pat<(sub GR32:$op, (and (i32 (X86setcc_c X86_COND_B, EFLAGS)), 1)),
308 (SBB32ri8 GR32:$op, 0)>;
309def : Pat<(sub GR64:$op, (and (i64 (X86setcc_c X86_COND_B, EFLAGS)), 1)),
310 (SBB64ri8 GR64:$op, 0)>;
311
312// (sub OP, SETCC_CARRY) -> (adc OP, 0)
313def : Pat<(sub GR8:$op, (i8 (X86setcc_c X86_COND_B, EFLAGS))),
314 (ADC8ri GR8:$op, 0)>;
315def : Pat<(sub GR32:$op, (i32 (X86setcc_c X86_COND_B, EFLAGS))),
316 (ADC32ri8 GR32:$op, 0)>;
317def : Pat<(sub GR64:$op, (i64 (X86setcc_c X86_COND_B, EFLAGS))),
318 (ADC64ri8 GR64:$op, 0)>;
319
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000320//===----------------------------------------------------------------------===//
321// String Pseudo Instructions
322//
323let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI], isCodeGenOnly = 1 in {
Lang Hames616c8412012-03-29 19:54:28 +0000324def REP_MOVSB_32 : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
325 [(X86rep_movs i8)], IIC_REP_MOVS>, REP,
326 Requires<[In32BitMode]>;
327def REP_MOVSW_32 : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
328 [(X86rep_movs i16)], IIC_REP_MOVS>, REP, OpSize,
329 Requires<[In32BitMode]>;
330def REP_MOVSD_32 : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
331 [(X86rep_movs i32)], IIC_REP_MOVS>, REP,
332 Requires<[In32BitMode]>;
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000333}
334
Lang Hames616c8412012-03-29 19:54:28 +0000335let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI], isCodeGenOnly = 1 in {
336def REP_MOVSB_64 : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
337 [(X86rep_movs i8)], IIC_REP_MOVS>, REP,
338 Requires<[In64BitMode]>;
339def REP_MOVSW_64 : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
340 [(X86rep_movs i16)], IIC_REP_MOVS>, REP, OpSize,
341 Requires<[In64BitMode]>;
342def REP_MOVSD_64 : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
343 [(X86rep_movs i32)], IIC_REP_MOVS>, REP,
344 Requires<[In64BitMode]>;
345def REP_MOVSQ_64 : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
346 [(X86rep_movs i64)], IIC_REP_MOVS>, REP,
347 Requires<[In64BitMode]>;
348}
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000349
350// FIXME: Should use "(X86rep_stos AL)" as the pattern.
Lang Hames616c8412012-03-29 19:54:28 +0000351let Defs = [ECX,EDI], isCodeGenOnly = 1 in {
352 let Uses = [AL,ECX,EDI] in
353 def REP_STOSB_32 : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
354 [(X86rep_stos i8)], IIC_REP_STOS>, REP,
355 Requires<[In32BitMode]>;
356 let Uses = [AX,ECX,EDI] in
357 def REP_STOSW_32 : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
358 [(X86rep_stos i16)], IIC_REP_STOS>, REP, OpSize,
359 Requires<[In32BitMode]>;
360 let Uses = [EAX,ECX,EDI] in
361 def REP_STOSD_32 : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
362 [(X86rep_stos i32)], IIC_REP_STOS>, REP,
363 Requires<[In32BitMode]>;
364}
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000365
Lang Hames616c8412012-03-29 19:54:28 +0000366let Defs = [RCX,RDI], isCodeGenOnly = 1 in {
367 let Uses = [AL,RCX,RDI] in
368 def REP_STOSB_64 : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
369 [(X86rep_stos i8)], IIC_REP_STOS>, REP,
370 Requires<[In64BitMode]>;
371 let Uses = [AX,RCX,RDI] in
372 def REP_STOSW_64 : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
373 [(X86rep_stos i16)], IIC_REP_STOS>, REP, OpSize,
374 Requires<[In64BitMode]>;
375 let Uses = [RAX,RCX,RDI] in
376 def REP_STOSD_64 : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
377 [(X86rep_stos i32)], IIC_REP_STOS>, REP,
378 Requires<[In64BitMode]>;
379
380 let Uses = [RAX,RCX,RDI] in
381 def REP_STOSQ_64 : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
382 [(X86rep_stos i64)], IIC_REP_STOS>, REP,
383 Requires<[In64BitMode]>;
384}
Chris Lattner010496c2010-10-05 06:22:35 +0000385
Chris Lattner8af88ef2010-10-05 06:10:16 +0000386//===----------------------------------------------------------------------===//
387// Thread Local Storage Instructions
388//
389
390// ELF TLS Support
391// All calls clobber the non-callee saved registers. ESP is marked as
392// a use to prevent stack-pointer assignments that appear immediately
393// before calls from potentially appearing dead.
394let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
395 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
396 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
397 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000398 Uses = [ESP] in {
Chris Lattner8af88ef2010-10-05 06:10:16 +0000399def TLS_addr32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000400 "# TLS_addr32",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000401 [(X86tlsaddr tls32addr:$sym)]>,
402 Requires<[In32BitMode]>;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000403def TLS_base_addr32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
404 "# TLS_base_addr32",
405 [(X86tlsbaseaddr tls32baseaddr:$sym)]>,
406 Requires<[In32BitMode]>;
407}
Chris Lattner8af88ef2010-10-05 06:10:16 +0000408
409// All calls clobber the non-callee saved registers. RSP is marked as
410// a use to prevent stack-pointer assignments that appear immediately
411// before calls from potentially appearing dead.
412let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
413 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
414 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
415 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
416 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000417 Uses = [RSP] in {
Chris Lattner8af88ef2010-10-05 06:10:16 +0000418def TLS_addr64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000419 "# TLS_addr64",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000420 [(X86tlsaddr tls64addr:$sym)]>,
421 Requires<[In64BitMode]>;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000422def TLS_base_addr64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
423 "# TLS_base_addr64",
424 [(X86tlsbaseaddr tls64baseaddr:$sym)]>,
425 Requires<[In64BitMode]>;
426}
Chris Lattner8af88ef2010-10-05 06:10:16 +0000427
428// Darwin TLS Support
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000429// For i386, the address of the thunk is passed on the stack, on return the
430// address of the variable is in %eax. %ecx is trashed during the function
Chris Lattner8af88ef2010-10-05 06:10:16 +0000431// call. All other registers are preserved.
Eric Christophercdfe3c32011-01-18 01:37:20 +0000432let Defs = [EAX, ECX, EFLAGS],
Chris Lattner8af88ef2010-10-05 06:10:16 +0000433 Uses = [ESP],
434 usesCustomInserter = 1 in
435def TLSCall_32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
436 "# TLSCall_32",
437 [(X86TLSCall addr:$sym)]>,
438 Requires<[In32BitMode]>;
439
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000440// For x86_64, the address of the thunk is passed in %rdi, on return
Chris Lattner8af88ef2010-10-05 06:10:16 +0000441// the address of the variable is in %rax. All other registers are preserved.
Eric Christophercdfe3c32011-01-18 01:37:20 +0000442let Defs = [RAX, EFLAGS],
Eric Christopher28717682010-12-09 00:26:41 +0000443 Uses = [RSP, RDI],
Chris Lattner8af88ef2010-10-05 06:10:16 +0000444 usesCustomInserter = 1 in
445def TLSCall_64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
446 "# TLSCall_64",
447 [(X86TLSCall addr:$sym)]>,
448 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000449
Chris Lattner6dbbff92010-10-05 23:09:10 +0000450
451//===----------------------------------------------------------------------===//
452// Conditional Move Pseudo Instructions
453
Chris Lattner6dbbff92010-10-05 23:09:10 +0000454// X86 doesn't have 8-bit conditional moves. Use a customInserter to
455// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
456// however that requires promoting the operands, and can induce additional
Jakob Stoklund Olesen5047d762011-09-02 23:52:55 +0000457// i8 register pressure.
458let usesCustomInserter = 1, Uses = [EFLAGS] in {
Chris Lattner6dbbff92010-10-05 23:09:10 +0000459def CMOV_GR8 : I<0, Pseudo,
460 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
461 "#CMOV_GR8 PSEUDO!",
462 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
463 imm:$cond, EFLAGS))]>;
464
465let Predicates = [NoCMov] in {
466def CMOV_GR32 : I<0, Pseudo,
467 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$cond),
468 "#CMOV_GR32* PSEUDO!",
469 [(set GR32:$dst,
470 (X86cmov GR32:$src1, GR32:$src2, imm:$cond, EFLAGS))]>;
471def CMOV_GR16 : I<0, Pseudo,
472 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$cond),
473 "#CMOV_GR16* PSEUDO!",
474 [(set GR16:$dst,
475 (X86cmov GR16:$src1, GR16:$src2, imm:$cond, EFLAGS))]>;
Benjamin Kramerdcf24202012-10-07 15:34:27 +0000476} // Predicates = [NoCMov]
477
478// fcmov doesn't handle all possible EFLAGS, provide a fallback if there is no
479// SSE1.
480let Predicates = [FPStackf32] in
Chris Lattner6dbbff92010-10-05 23:09:10 +0000481def CMOV_RFP32 : I<0, Pseudo,
482 (outs RFP32:$dst),
483 (ins RFP32:$src1, RFP32:$src2, i8imm:$cond),
484 "#CMOV_RFP32 PSEUDO!",
485 [(set RFP32:$dst,
486 (X86cmov RFP32:$src1, RFP32:$src2, imm:$cond,
487 EFLAGS))]>;
Benjamin Kramerdcf24202012-10-07 15:34:27 +0000488// fcmov doesn't handle all possible EFLAGS, provide a fallback if there is no
489// SSE2.
490let Predicates = [FPStackf64] in
Chris Lattner6dbbff92010-10-05 23:09:10 +0000491def CMOV_RFP64 : I<0, Pseudo,
492 (outs RFP64:$dst),
493 (ins RFP64:$src1, RFP64:$src2, i8imm:$cond),
494 "#CMOV_RFP64 PSEUDO!",
495 [(set RFP64:$dst,
496 (X86cmov RFP64:$src1, RFP64:$src2, imm:$cond,
497 EFLAGS))]>;
498def CMOV_RFP80 : I<0, Pseudo,
499 (outs RFP80:$dst),
500 (ins RFP80:$src1, RFP80:$src2, i8imm:$cond),
501 "#CMOV_RFP80 PSEUDO!",
502 [(set RFP80:$dst,
503 (X86cmov RFP80:$src1, RFP80:$src2, imm:$cond,
504 EFLAGS))]>;
Jakob Stoklund Olesen5047d762011-09-02 23:52:55 +0000505} // UsesCustomInserter = 1, Uses = [EFLAGS]
Chris Lattner6dbbff92010-10-05 23:09:10 +0000506
507
Chris Lattner87be16a2010-10-05 06:04:14 +0000508//===----------------------------------------------------------------------===//
Chris Lattner010496c2010-10-05 06:22:35 +0000509// Atomic Instruction Pseudo Instructions
510//===----------------------------------------------------------------------===//
511
Michael Liao08382492012-09-21 03:00:17 +0000512// Pseudo atomic instructions
513
514multiclass PSEUDO_ATOMIC_LOAD_BINOP<string mnemonic> {
515 let usesCustomInserter = 1, mayLoad = 1, mayStore = 1 in {
Michael Liao13d08bf2013-01-22 21:47:38 +0000516 let Defs = [EFLAGS, AL] in
Craig Topperc12979a2013-01-07 05:26:58 +0000517 def NAME#8 : I<0, Pseudo, (outs GR8:$dst),
518 (ins i8mem:$ptr, GR8:$val),
519 !strconcat(mnemonic, "8 PSEUDO!"), []>;
Michael Liao13d08bf2013-01-22 21:47:38 +0000520 let Defs = [EFLAGS, AX] in
Craig Topperc12979a2013-01-07 05:26:58 +0000521 def NAME#16 : I<0, Pseudo,(outs GR16:$dst),
522 (ins i16mem:$ptr, GR16:$val),
523 !strconcat(mnemonic, "16 PSEUDO!"), []>;
Michael Liao13d08bf2013-01-22 21:47:38 +0000524 let Defs = [EFLAGS, EAX] in
Craig Topperc12979a2013-01-07 05:26:58 +0000525 def NAME#32 : I<0, Pseudo, (outs GR32:$dst),
526 (ins i32mem:$ptr, GR32:$val),
527 !strconcat(mnemonic, "32 PSEUDO!"), []>;
Michael Liao13d08bf2013-01-22 21:47:38 +0000528 let Defs = [EFLAGS, RAX] in
Craig Topperc12979a2013-01-07 05:26:58 +0000529 def NAME#64 : I<0, Pseudo, (outs GR64:$dst),
530 (ins i64mem:$ptr, GR64:$val),
531 !strconcat(mnemonic, "64 PSEUDO!"), []>;
Michael Liao08382492012-09-21 03:00:17 +0000532 }
533}
534
535multiclass PSEUDO_ATOMIC_LOAD_BINOP_PATS<string name, string frag> {
536 def : Pat<(!cast<PatFrag>(frag # "_8") addr:$ptr, GR8:$val),
537 (!cast<Instruction>(name # "8") addr:$ptr, GR8:$val)>;
538 def : Pat<(!cast<PatFrag>(frag # "_16") addr:$ptr, GR16:$val),
539 (!cast<Instruction>(name # "16") addr:$ptr, GR16:$val)>;
540 def : Pat<(!cast<PatFrag>(frag # "_32") addr:$ptr, GR32:$val),
541 (!cast<Instruction>(name # "32") addr:$ptr, GR32:$val)>;
542 def : Pat<(!cast<PatFrag>(frag # "_64") addr:$ptr, GR64:$val),
543 (!cast<Instruction>(name # "64") addr:$ptr, GR64:$val)>;
544}
545
Chris Lattner010496c2010-10-05 06:22:35 +0000546// Atomic exchange, and, or, xor
Michael Liao08382492012-09-21 03:00:17 +0000547defm ATOMAND : PSEUDO_ATOMIC_LOAD_BINOP<"#ATOMAND">;
548defm ATOMOR : PSEUDO_ATOMIC_LOAD_BINOP<"#ATOMOR">;
549defm ATOMXOR : PSEUDO_ATOMIC_LOAD_BINOP<"#ATOMXOR">;
550defm ATOMNAND : PSEUDO_ATOMIC_LOAD_BINOP<"#ATOMNAND">;
551defm ATOMMAX : PSEUDO_ATOMIC_LOAD_BINOP<"#ATOMMAX">;
552defm ATOMMIN : PSEUDO_ATOMIC_LOAD_BINOP<"#ATOMMIN">;
553defm ATOMUMAX : PSEUDO_ATOMIC_LOAD_BINOP<"#ATOMUMAX">;
554defm ATOMUMIN : PSEUDO_ATOMIC_LOAD_BINOP<"#ATOMUMIN">;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000555
Michael Liao08382492012-09-21 03:00:17 +0000556defm : PSEUDO_ATOMIC_LOAD_BINOP_PATS<"ATOMAND", "atomic_load_and">;
557defm : PSEUDO_ATOMIC_LOAD_BINOP_PATS<"ATOMOR", "atomic_load_or">;
558defm : PSEUDO_ATOMIC_LOAD_BINOP_PATS<"ATOMXOR", "atomic_load_xor">;
559defm : PSEUDO_ATOMIC_LOAD_BINOP_PATS<"ATOMNAND", "atomic_load_nand">;
560defm : PSEUDO_ATOMIC_LOAD_BINOP_PATS<"ATOMMAX", "atomic_load_max">;
561defm : PSEUDO_ATOMIC_LOAD_BINOP_PATS<"ATOMMIN", "atomic_load_min">;
562defm : PSEUDO_ATOMIC_LOAD_BINOP_PATS<"ATOMUMAX", "atomic_load_umax">;
563defm : PSEUDO_ATOMIC_LOAD_BINOP_PATS<"ATOMUMIN", "atomic_load_umin">;
Chris Lattner010496c2010-10-05 06:22:35 +0000564
Michael Liao08382492012-09-21 03:00:17 +0000565multiclass PSEUDO_ATOMIC_LOAD_BINOP6432<string mnemonic> {
Michael Liao13d08bf2013-01-22 21:47:38 +0000566 let usesCustomInserter = 1, Defs = [EFLAGS, EAX, EDX],
567 mayLoad = 1, mayStore = 1, hasSideEffects = 0 in
Craig Topperc12979a2013-01-07 05:26:58 +0000568 def NAME#6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
569 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
570 !strconcat(mnemonic, "6432 PSEUDO!"), []>;
Chris Lattner010496c2010-10-05 06:22:35 +0000571}
572
Michael Liao23bd47c2012-09-22 05:41:15 +0000573defm ATOMAND : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMAND">;
574defm ATOMOR : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMOR">;
575defm ATOMXOR : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMXOR">;
576defm ATOMNAND : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMNAND">;
577defm ATOMADD : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMADD">;
578defm ATOMSUB : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMSUB">;
579defm ATOMMAX : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMMAX">;
580defm ATOMMIN : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMMIN">;
581defm ATOMUMAX : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMUMAX">;
582defm ATOMUMIN : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMUMIN">;
583defm ATOMSWAP : PSEUDO_ATOMIC_LOAD_BINOP6432<"#ATOMSWAP">;
Chris Lattner010496c2010-10-05 06:22:35 +0000584
585//===----------------------------------------------------------------------===//
586// Normal-Instructions-With-Lock-Prefix Pseudo Instructions
587//===----------------------------------------------------------------------===//
588
589// FIXME: Use normal instructions and add lock prefix dynamically.
590
591// Memory barriers
592
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000593// TODO: Get this to fold the constant into the instruction.
Eli Friedman1857b512012-01-16 16:42:21 +0000594let isCodeGenOnly = 1, Defs = [EFLAGS] in
Chris Lattner010496c2010-10-05 06:22:35 +0000595def OR32mrLocked : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$zero),
Chris Lattner010496c2010-10-05 06:22:35 +0000596 "or{l}\t{$zero, $dst|$dst, $zero}",
Preston Gurd3e99b712012-03-19 14:10:12 +0000597 [], IIC_ALU_MEM>, Requires<[In32BitMode]>, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000598
599let hasSideEffects = 1 in
600def Int_MemBarrier : I<0, Pseudo, (outs), (ins),
601 "#MEMBARRIER",
Eli Friedman84e7f7e2011-07-27 19:43:50 +0000602 [(X86MemBarrier)]>;
Chris Lattner010496c2010-10-05 06:22:35 +0000603
Eric Christopher988397d2011-05-10 18:36:16 +0000604// RegOpc corresponds to the mr version of the instruction
605// ImmOpc corresponds to the mi version of the instruction
606// ImmOpc8 corresponds to the mi8 version of the instruction
607// ImmMod corresponds to the instruction format of the mi and mi8 versions
608multiclass LOCK_ArithBinOp<bits<8> RegOpc, bits<8> ImmOpc, bits<8> ImmOpc8,
609 Format ImmMod, string mnemonic> {
610let Defs = [EFLAGS], mayLoad = 1, mayStore = 1, isCodeGenOnly = 1 in {
611
Craig Topperc12979a2013-01-07 05:26:58 +0000612def NAME#8mr : I<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
613 RegOpc{3}, RegOpc{2}, RegOpc{1}, 0 },
614 MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
615 !strconcat(mnemonic, "{b}\t",
616 "{$src2, $dst|$dst, $src2}"),
617 [], IIC_ALU_NONMEM>, LOCK;
618def NAME#16mr : I<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
619 RegOpc{3}, RegOpc{2}, RegOpc{1}, 1 },
620 MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
621 !strconcat(mnemonic, "{w}\t",
622 "{$src2, $dst|$dst, $src2}"),
623 [], IIC_ALU_NONMEM>, OpSize, LOCK;
624def NAME#32mr : I<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
625 RegOpc{3}, RegOpc{2}, RegOpc{1}, 1 },
626 MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
627 !strconcat(mnemonic, "{l}\t",
Eric Christopher988397d2011-05-10 18:36:16 +0000628 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000629 [], IIC_ALU_NONMEM>, LOCK;
Craig Topperc12979a2013-01-07 05:26:58 +0000630def NAME#64mr : RI<{RegOpc{7}, RegOpc{6}, RegOpc{5}, RegOpc{4},
Eric Christopher988397d2011-05-10 18:36:16 +0000631 RegOpc{3}, RegOpc{2}, RegOpc{1}, 1 },
Craig Topperc12979a2013-01-07 05:26:58 +0000632 MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
633 !strconcat(mnemonic, "{q}\t",
Eric Christopher988397d2011-05-10 18:36:16 +0000634 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000635 [], IIC_ALU_NONMEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000636
Craig Topperc12979a2013-01-07 05:26:58 +0000637def NAME#8mi : Ii8<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
638 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 0 },
639 ImmMod, (outs), (ins i8mem :$dst, i8imm :$src2),
640 !strconcat(mnemonic, "{b}\t",
641 "{$src2, $dst|$dst, $src2}"),
642 [], IIC_ALU_MEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000643
Craig Topperc12979a2013-01-07 05:26:58 +0000644def NAME#16mi : Ii16<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
645 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 1 },
646 ImmMod, (outs), (ins i16mem :$dst, i16imm :$src2),
647 !strconcat(mnemonic, "{w}\t",
648 "{$src2, $dst|$dst, $src2}"),
649 [], IIC_ALU_MEM>, OpSize, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000650
Craig Topperc12979a2013-01-07 05:26:58 +0000651def NAME#32mi : Ii32<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
652 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 1 },
653 ImmMod, (outs), (ins i32mem :$dst, i32imm :$src2),
654 !strconcat(mnemonic, "{l}\t",
655 "{$src2, $dst|$dst, $src2}"),
656 [], IIC_ALU_MEM>, LOCK;
657
658def NAME#64mi32 : RIi32<{ImmOpc{7}, ImmOpc{6}, ImmOpc{5}, ImmOpc{4},
659 ImmOpc{3}, ImmOpc{2}, ImmOpc{1}, 1 },
660 ImmMod, (outs), (ins i64mem :$dst, i64i32imm :$src2),
661 !strconcat(mnemonic, "{q}\t",
662 "{$src2, $dst|$dst, $src2}"),
663 [], IIC_ALU_MEM>, LOCK;
664
665def NAME#16mi8 : Ii8<{ImmOpc8{7}, ImmOpc8{6}, ImmOpc8{5}, ImmOpc8{4},
666 ImmOpc8{3}, ImmOpc8{2}, ImmOpc8{1}, 1 },
667 ImmMod, (outs), (ins i16mem :$dst, i16i8imm :$src2),
668 !strconcat(mnemonic, "{w}\t",
669 "{$src2, $dst|$dst, $src2}"),
670 [], IIC_ALU_MEM>, OpSize, LOCK;
671def NAME#32mi8 : Ii8<{ImmOpc8{7}, ImmOpc8{6}, ImmOpc8{5}, ImmOpc8{4},
672 ImmOpc8{3}, ImmOpc8{2}, ImmOpc8{1}, 1 },
673 ImmMod, (outs), (ins i32mem :$dst, i32i8imm :$src2),
674 !strconcat(mnemonic, "{l}\t",
675 "{$src2, $dst|$dst, $src2}"),
676 [], IIC_ALU_MEM>, LOCK;
677def NAME#64mi8 : RIi8<{ImmOpc8{7}, ImmOpc8{6}, ImmOpc8{5}, ImmOpc8{4},
678 ImmOpc8{3}, ImmOpc8{2}, ImmOpc8{1}, 1 },
679 ImmMod, (outs), (ins i64mem :$dst, i64i8imm :$src2),
680 !strconcat(mnemonic, "{q}\t",
Eric Christopher988397d2011-05-10 18:36:16 +0000681 "{$src2, $dst|$dst, $src2}"),
Preston Gurd3e99b712012-03-19 14:10:12 +0000682 [], IIC_ALU_MEM>, LOCK;
Eric Christopher988397d2011-05-10 18:36:16 +0000683
Eric Christopher988397d2011-05-10 18:36:16 +0000684}
685
686}
687
688defm LOCK_ADD : LOCK_ArithBinOp<0x00, 0x80, 0x83, MRM0m, "add">;
689defm LOCK_SUB : LOCK_ArithBinOp<0x28, 0x80, 0x83, MRM5m, "sub">;
Eric Christopherb38fe4b2011-05-10 23:57:45 +0000690defm LOCK_OR : LOCK_ArithBinOp<0x08, 0x80, 0x83, MRM1m, "or">;
Eli Friedmanfc430a62011-08-09 22:17:39 +0000691defm LOCK_AND : LOCK_ArithBinOp<0x20, 0x80, 0x83, MRM4m, "and">;
692defm LOCK_XOR : LOCK_ArithBinOp<0x30, 0x80, 0x83, MRM6m, "xor">;
Eric Christopher988397d2011-05-10 18:36:16 +0000693
Chris Lattner010496c2010-10-05 06:22:35 +0000694// Optimized codegen when the non-memory output is not used.
Michael Liao08382492012-09-21 03:00:17 +0000695multiclass LOCK_ArithUnOp<bits<8> Opc8, bits<8> Opc, Format Form,
696 string mnemonic> {
Chris Lattner4d1189f2010-11-01 00:46:16 +0000697let Defs = [EFLAGS], mayLoad = 1, mayStore = 1, isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000698
Craig Topperc12979a2013-01-07 05:26:58 +0000699def NAME#8m : I<Opc8, Form, (outs), (ins i8mem :$dst),
700 !strconcat(mnemonic, "{b}\t$dst"),
701 [], IIC_UNARY_MEM>, LOCK;
702def NAME#16m : I<Opc, Form, (outs), (ins i16mem:$dst),
703 !strconcat(mnemonic, "{w}\t$dst"),
704 [], IIC_UNARY_MEM>, OpSize, LOCK;
705def NAME#32m : I<Opc, Form, (outs), (ins i32mem:$dst),
706 !strconcat(mnemonic, "{l}\t$dst"),
707 [], IIC_UNARY_MEM>, LOCK;
708def NAME#64m : RI<Opc, Form, (outs), (ins i64mem:$dst),
709 !strconcat(mnemonic, "{q}\t$dst"),
Michael Liao08382492012-09-21 03:00:17 +0000710 [], IIC_UNARY_MEM>, LOCK;
Chris Lattner010496c2010-10-05 06:22:35 +0000711}
Michael Liao08382492012-09-21 03:00:17 +0000712}
713
714defm LOCK_INC : LOCK_ArithUnOp<0xFE, 0xFF, MRM0m, "inc">;
715defm LOCK_DEC : LOCK_ArithUnOp<0xFE, 0xFF, MRM1m, "dec">;
Chris Lattner010496c2010-10-05 06:22:35 +0000716
717// Atomic compare and swap.
Michael Liao08382492012-09-21 03:00:17 +0000718multiclass LCMPXCHG_UnOp<bits<8> Opc, Format Form, string mnemonic,
719 SDPatternOperator frag, X86MemOperand x86memop,
720 InstrItinClass itin> {
721let isCodeGenOnly = 1 in {
Craig Topperc12979a2013-01-07 05:26:58 +0000722 def NAME : I<Opc, Form, (outs), (ins x86memop:$ptr),
723 !strconcat(mnemonic, "\t$ptr"),
724 [(frag addr:$ptr)], itin>, TB, LOCK;
Michael Liao08382492012-09-21 03:00:17 +0000725}
726}
727
728multiclass LCMPXCHG_BinOp<bits<8> Opc8, bits<8> Opc, Format Form,
729 string mnemonic, SDPatternOperator frag,
730 InstrItinClass itin8, InstrItinClass itin> {
731let isCodeGenOnly = 1 in {
732 let Defs = [AL, EFLAGS], Uses = [AL] in
Craig Topperc12979a2013-01-07 05:26:58 +0000733 def NAME#8 : I<Opc8, Form, (outs), (ins i8mem:$ptr, GR8:$swap),
734 !strconcat(mnemonic, "{b}\t{$swap, $ptr|$ptr, $swap}"),
735 [(frag addr:$ptr, GR8:$swap, 1)], itin8>, TB, LOCK;
Michael Liao08382492012-09-21 03:00:17 +0000736 let Defs = [AX, EFLAGS], Uses = [AX] in
Craig Topperc12979a2013-01-07 05:26:58 +0000737 def NAME#16 : I<Opc, Form, (outs), (ins i16mem:$ptr, GR16:$swap),
738 !strconcat(mnemonic, "{w}\t{$swap, $ptr|$ptr, $swap}"),
739 [(frag addr:$ptr, GR16:$swap, 2)], itin>, TB, OpSize, LOCK;
Michael Liao08382492012-09-21 03:00:17 +0000740 let Defs = [EAX, EFLAGS], Uses = [EAX] in
Craig Topperc12979a2013-01-07 05:26:58 +0000741 def NAME#32 : I<Opc, Form, (outs), (ins i32mem:$ptr, GR32:$swap),
742 !strconcat(mnemonic, "{l}\t{$swap, $ptr|$ptr, $swap}"),
743 [(frag addr:$ptr, GR32:$swap, 4)], itin>, TB, LOCK;
Michael Liao08382492012-09-21 03:00:17 +0000744 let Defs = [RAX, EFLAGS], Uses = [RAX] in
Craig Topperc12979a2013-01-07 05:26:58 +0000745 def NAME#64 : RI<Opc, Form, (outs), (ins i64mem:$ptr, GR64:$swap),
746 !strconcat(mnemonic, "{q}\t{$swap, $ptr|$ptr, $swap}"),
747 [(frag addr:$ptr, GR64:$swap, 8)], itin>, TB, LOCK;
Michael Liao08382492012-09-21 03:00:17 +0000748}
749}
750
751let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
752defm LCMPXCHG8B : LCMPXCHG_UnOp<0xC7, MRM1m, "cmpxchg8b",
753 X86cas8, i64mem,
754 IIC_CMPX_LOCK_8B>;
755}
Eli Friedman43f51ae2011-08-26 21:21:21 +0000756
757let Defs = [RAX, RDX, EFLAGS], Uses = [RAX, RBX, RCX, RDX],
Michael Liao08382492012-09-21 03:00:17 +0000758 Predicates = [HasCmpxchg16b] in {
759defm LCMPXCHG16B : LCMPXCHG_UnOp<0xC7, MRM1m, "cmpxchg16b",
760 X86cas16, i128mem,
761 IIC_CMPX_LOCK_16B>, REX_W;
Chris Lattner010496c2010-10-05 06:22:35 +0000762}
763
Michael Liao08382492012-09-21 03:00:17 +0000764defm LCMPXCHG : LCMPXCHG_BinOp<0xB0, 0xB1, MRMDestMem, "cmpxchg",
765 X86cas, IIC_CMPX_LOCK_8, IIC_CMPX_LOCK>;
Chris Lattner010496c2010-10-05 06:22:35 +0000766
767// Atomic exchange and add
Michael Liao08382492012-09-21 03:00:17 +0000768multiclass ATOMIC_LOAD_BINOP<bits<8> opc8, bits<8> opc, string mnemonic,
769 string frag,
770 InstrItinClass itin8, InstrItinClass itin> {
771 let Constraints = "$val = $dst", Defs = [EFLAGS], isCodeGenOnly = 1 in {
Craig Topperc12979a2013-01-07 05:26:58 +0000772 def NAME#8 : I<opc8, MRMSrcMem, (outs GR8:$dst),
773 (ins GR8:$val, i8mem:$ptr),
774 !strconcat(mnemonic, "{b}\t{$val, $ptr|$ptr, $val}"),
775 [(set GR8:$dst,
776 (!cast<PatFrag>(frag # "_8") addr:$ptr, GR8:$val))],
777 itin8>;
778 def NAME#16 : I<opc, MRMSrcMem, (outs GR16:$dst),
779 (ins GR16:$val, i16mem:$ptr),
780 !strconcat(mnemonic, "{w}\t{$val, $ptr|$ptr, $val}"),
781 [(set
782 GR16:$dst,
783 (!cast<PatFrag>(frag # "_16") addr:$ptr, GR16:$val))],
784 itin>, OpSize;
785 def NAME#32 : I<opc, MRMSrcMem, (outs GR32:$dst),
786 (ins GR32:$val, i32mem:$ptr),
787 !strconcat(mnemonic, "{l}\t{$val, $ptr|$ptr, $val}"),
788 [(set
789 GR32:$dst,
790 (!cast<PatFrag>(frag # "_32") addr:$ptr, GR32:$val))],
791 itin>;
792 def NAME#64 : RI<opc, MRMSrcMem, (outs GR64:$dst),
793 (ins GR64:$val, i64mem:$ptr),
794 !strconcat(mnemonic, "{q}\t{$val, $ptr|$ptr, $val}"),
Michael Liao08382492012-09-21 03:00:17 +0000795 [(set
Craig Topperc12979a2013-01-07 05:26:58 +0000796 GR64:$dst,
797 (!cast<PatFrag>(frag # "_64") addr:$ptr, GR64:$val))],
Michael Liao08382492012-09-21 03:00:17 +0000798 itin>;
Michael Liao08382492012-09-21 03:00:17 +0000799 }
Chris Lattner010496c2010-10-05 06:22:35 +0000800}
801
Michael Liao08382492012-09-21 03:00:17 +0000802defm LXADD : ATOMIC_LOAD_BINOP<0xc0, 0xc1, "xadd", "atomic_load_add",
803 IIC_XADD_LOCK_MEM8, IIC_XADD_LOCK_MEM>,
804 TB, LOCK;
805
Eli Friedmand5ccb052011-09-07 18:48:32 +0000806def ACQUIRE_MOV8rm : I<0, Pseudo, (outs GR8 :$dst), (ins i8mem :$src),
807 "#ACQUIRE_MOV PSEUDO!",
808 [(set GR8:$dst, (atomic_load_8 addr:$src))]>;
809def ACQUIRE_MOV16rm : I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$src),
810 "#ACQUIRE_MOV PSEUDO!",
811 [(set GR16:$dst, (atomic_load_16 addr:$src))]>;
812def ACQUIRE_MOV32rm : I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$src),
813 "#ACQUIRE_MOV PSEUDO!",
814 [(set GR32:$dst, (atomic_load_32 addr:$src))]>;
815def ACQUIRE_MOV64rm : I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$src),
816 "#ACQUIRE_MOV PSEUDO!",
817 [(set GR64:$dst, (atomic_load_64 addr:$src))]>;
818
819def RELEASE_MOV8mr : I<0, Pseudo, (outs), (ins i8mem :$dst, GR8 :$src),
820 "#RELEASE_MOV PSEUDO!",
821 [(atomic_store_8 addr:$dst, GR8 :$src)]>;
822def RELEASE_MOV16mr : I<0, Pseudo, (outs), (ins i16mem:$dst, GR16:$src),
823 "#RELEASE_MOV PSEUDO!",
824 [(atomic_store_16 addr:$dst, GR16:$src)]>;
825def RELEASE_MOV32mr : I<0, Pseudo, (outs), (ins i32mem:$dst, GR32:$src),
826 "#RELEASE_MOV PSEUDO!",
827 [(atomic_store_32 addr:$dst, GR32:$src)]>;
828def RELEASE_MOV64mr : I<0, Pseudo, (outs), (ins i64mem:$dst, GR64:$src),
829 "#RELEASE_MOV PSEUDO!",
830 [(atomic_store_64 addr:$dst, GR64:$src)]>;
831
Chris Lattner5673e1d2010-10-05 06:41:40 +0000832//===----------------------------------------------------------------------===//
833// Conditional Move Pseudo Instructions.
834//===----------------------------------------------------------------------===//
835
836
837// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
838// instruction selection into a branch sequence.
839let Uses = [EFLAGS], usesCustomInserter = 1 in {
840 def CMOV_FR32 : I<0, Pseudo,
841 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
842 "#CMOV_FR32 PSEUDO!",
843 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
844 EFLAGS))]>;
845 def CMOV_FR64 : I<0, Pseudo,
846 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
847 "#CMOV_FR64 PSEUDO!",
848 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
849 EFLAGS))]>;
850 def CMOV_V4F32 : I<0, Pseudo,
851 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
852 "#CMOV_V4F32 PSEUDO!",
853 [(set VR128:$dst,
854 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
855 EFLAGS)))]>;
856 def CMOV_V2F64 : I<0, Pseudo,
857 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
858 "#CMOV_V2F64 PSEUDO!",
859 [(set VR128:$dst,
860 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
861 EFLAGS)))]>;
862 def CMOV_V2I64 : I<0, Pseudo,
863 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
864 "#CMOV_V2I64 PSEUDO!",
865 [(set VR128:$dst,
866 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
867 EFLAGS)))]>;
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +0000868 def CMOV_V8F32 : I<0, Pseudo,
869 (outs VR256:$dst), (ins VR256:$t, VR256:$f, i8imm:$cond),
870 "#CMOV_V8F32 PSEUDO!",
871 [(set VR256:$dst,
872 (v8f32 (X86cmov VR256:$t, VR256:$f, imm:$cond,
873 EFLAGS)))]>;
874 def CMOV_V4F64 : I<0, Pseudo,
875 (outs VR256:$dst), (ins VR256:$t, VR256:$f, i8imm:$cond),
876 "#CMOV_V4F64 PSEUDO!",
877 [(set VR256:$dst,
878 (v4f64 (X86cmov VR256:$t, VR256:$f, imm:$cond,
879 EFLAGS)))]>;
880 def CMOV_V4I64 : I<0, Pseudo,
881 (outs VR256:$dst), (ins VR256:$t, VR256:$f, i8imm:$cond),
882 "#CMOV_V4I64 PSEUDO!",
883 [(set VR256:$dst,
884 (v4i64 (X86cmov VR256:$t, VR256:$f, imm:$cond,
885 EFLAGS)))]>;
Chris Lattner5673e1d2010-10-05 06:41:40 +0000886}
887
Chris Lattner010496c2010-10-05 06:22:35 +0000888
889//===----------------------------------------------------------------------===//
890// DAG Pattern Matching Rules
Chris Lattner87be16a2010-10-05 06:04:14 +0000891//===----------------------------------------------------------------------===//
892
893// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
894def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
895def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
896def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
897def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
898def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
899def : Pat<(i32 (X86Wrapper tblockaddress:$dst)), (MOV32ri tblockaddress:$dst)>;
900
901def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
902 (ADD32ri GR32:$src1, tconstpool:$src2)>;
903def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
904 (ADD32ri GR32:$src1, tjumptable:$src2)>;
905def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
906 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
907def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
908 (ADD32ri GR32:$src1, texternalsym:$src2)>;
909def : Pat<(add GR32:$src1, (X86Wrapper tblockaddress:$src2)),
910 (ADD32ri GR32:$src1, tblockaddress:$src2)>;
911
912def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
913 (MOV32mi addr:$dst, tglobaladdr:$src)>;
914def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
915 (MOV32mi addr:$dst, texternalsym:$src)>;
916def : Pat<(store (i32 (X86Wrapper tblockaddress:$src)), addr:$dst),
917 (MOV32mi addr:$dst, tblockaddress:$src)>;
918
919
920
921// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
922// code model mode, should use 'movabs'. FIXME: This is really a hack, the
923// 'movabs' predicate should handle this sort of thing.
924def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
925 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
926def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
927 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
928def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
929 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
930def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
931 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
932def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
933 (MOV64ri tblockaddress:$dst)>, Requires<[FarData]>;
934
935// In static codegen with small code model, we can get the address of a label
936// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
937// the MOV64ri64i32 should accept these.
938def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
939 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
940def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
941 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
942def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
943 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
944def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
945 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
946def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
947 (MOV64ri64i32 tblockaddress:$dst)>, Requires<[SmallCode]>;
948
949// In kernel code model, we can get the address of a label
950// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
951// the MOV64ri32 should accept these.
952def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
953 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
954def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
955 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
956def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
957 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
958def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
959 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
960def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
961 (MOV64ri32 tblockaddress:$dst)>, Requires<[KernelCode]>;
962
963// If we have small model and -static mode, it is safe to store global addresses
964// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
965// for MOV64mi32 should handle this sort of thing.
966def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
967 (MOV64mi32 addr:$dst, tconstpool:$src)>,
968 Requires<[NearData, IsStatic]>;
969def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
970 (MOV64mi32 addr:$dst, tjumptable:$src)>,
971 Requires<[NearData, IsStatic]>;
972def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
973 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
974 Requires<[NearData, IsStatic]>;
975def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
976 (MOV64mi32 addr:$dst, texternalsym:$src)>,
977 Requires<[NearData, IsStatic]>;
978def : Pat<(store (i64 (X86Wrapper tblockaddress:$src)), addr:$dst),
979 (MOV64mi32 addr:$dst, tblockaddress:$src)>,
980 Requires<[NearData, IsStatic]>;
981
982
983
984// Calls
985
986// tls has some funny stuff here...
987// This corresponds to movabs $foo@tpoff, %rax
988def : Pat<(i64 (X86Wrapper tglobaltlsaddr :$dst)),
989 (MOV64ri tglobaltlsaddr :$dst)>;
990// This corresponds to add $foo@tpoff, %rax
991def : Pat<(add GR64:$src1, (X86Wrapper tglobaltlsaddr :$dst)),
992 (ADD64ri32 GR64:$src1, tglobaltlsaddr :$dst)>;
993// This corresponds to mov foo@tpoff(%rbx), %eax
994def : Pat<(load (i64 (X86Wrapper tglobaltlsaddr :$dst))),
995 (MOV64rm tglobaltlsaddr :$dst)>;
996
997
998// Direct PC relative function call for small code model. 32-bit displacement
999// sign extended to 64-bit.
1000def : Pat<(X86call (i64 tglobaladdr:$dst)),
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +00001001 (CALL64pcrel32 tglobaladdr:$dst)>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001002def : Pat<(X86call (i64 texternalsym:$dst)),
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +00001003 (CALL64pcrel32 texternalsym:$dst)>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001004
Jakob Stoklund Olesen7bba7d02012-09-13 18:31:27 +00001005// Tailcall stuff. The TCRETURN instructions execute after the epilog, so they
1006// can never use callee-saved registers. That is the purpose of the GR64_TC
1007// register classes.
1008//
1009// The only volatile register that is never used by the calling convention is
1010// %r11. This happens when calling a vararg function with 6 arguments.
1011//
1012// Match an X86tcret that uses less than 7 volatile registers.
1013def X86tcret_6regs : PatFrag<(ops node:$ptr, node:$off),
1014 (X86tcret node:$ptr, node:$off), [{
1015 // X86tcret args: (*chain, ptr, imm, regs..., glue)
1016 unsigned NumRegs = 0;
1017 for (unsigned i = 3, e = N->getNumOperands(); i != e; ++i)
1018 if (isa<RegisterSDNode>(N->getOperand(i)) && ++NumRegs > 6)
1019 return false;
1020 return true;
1021}]>;
1022
Jakob Stoklund Olesencf661a02012-05-09 01:50:09 +00001023def : Pat<(X86tcret ptr_rc_tailcall:$dst, imm:$off),
1024 (TCRETURNri ptr_rc_tailcall:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001025 Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001026
1027// FIXME: This is disabled for 32-bit PIC mode because the global base
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001028// register which is part of the address mode may be assigned a
Chris Lattner87be16a2010-10-05 06:04:14 +00001029// callee-saved register.
1030def : Pat<(X86tcret (load addr:$dst), imm:$off),
1031 (TCRETURNmi addr:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001032 Requires<[In32BitMode, IsNotPIC]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001033
1034def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
1035 (TCRETURNdi texternalsym:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001036 Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001037
1038def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
1039 (TCRETURNdi texternalsym:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001040 Requires<[In32BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001041
NAKAMURA Takumi7754f852011-01-26 02:04:09 +00001042def : Pat<(X86tcret ptr_rc_tailcall:$dst, imm:$off),
1043 (TCRETURNri64 ptr_rc_tailcall:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001044 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001045
Jakob Stoklund Olesen7bba7d02012-09-13 18:31:27 +00001046// Don't fold loads into X86tcret requiring more than 6 regs.
1047// There wouldn't be enough scratch registers for base+index.
1048def : Pat<(X86tcret_6regs (load addr:$dst), imm:$off),
Chris Lattner87be16a2010-10-05 06:04:14 +00001049 (TCRETURNmi64 addr:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001050 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001051
1052def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1053 (TCRETURNdi64 tglobaladdr:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001054 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001055
1056def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1057 (TCRETURNdi64 texternalsym:$dst, imm:$off)>,
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001058 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001059
1060// Normal calls, with various flavors of addresses.
1061def : Pat<(X86call (i32 tglobaladdr:$dst)),
1062 (CALLpcrel32 tglobaladdr:$dst)>;
1063def : Pat<(X86call (i32 texternalsym:$dst)),
1064 (CALLpcrel32 texternalsym:$dst)>;
1065def : Pat<(X86call (i32 imm:$dst)),
1066 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
1067
Chris Lattner87be16a2010-10-05 06:04:14 +00001068// Comparisons.
1069
1070// TEST R,R is smaller than CMP R,0
1071def : Pat<(X86cmp GR8:$src1, 0),
1072 (TEST8rr GR8:$src1, GR8:$src1)>;
1073def : Pat<(X86cmp GR16:$src1, 0),
1074 (TEST16rr GR16:$src1, GR16:$src1)>;
1075def : Pat<(X86cmp GR32:$src1, 0),
1076 (TEST32rr GR32:$src1, GR32:$src1)>;
1077def : Pat<(X86cmp GR64:$src1, 0),
1078 (TEST64rr GR64:$src1, GR64:$src1)>;
1079
1080// Conditional moves with folded loads with operands swapped and conditions
1081// inverted.
Chris Lattner286997c2010-10-05 22:42:54 +00001082multiclass CMOVmr<PatLeaf InvertedCond, Instruction Inst16, Instruction Inst32,
1083 Instruction Inst64> {
1084 def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, InvertedCond, EFLAGS),
1085 (Inst16 GR16:$src2, addr:$src1)>;
1086 def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, InvertedCond, EFLAGS),
1087 (Inst32 GR32:$src2, addr:$src1)>;
1088 def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, InvertedCond, EFLAGS),
1089 (Inst64 GR64:$src2, addr:$src1)>;
1090}
Chris Lattner87be16a2010-10-05 06:04:14 +00001091
Chris Lattnerdf72eae2010-10-05 22:51:56 +00001092defm : CMOVmr<X86_COND_B , CMOVAE16rm, CMOVAE32rm, CMOVAE64rm>;
1093defm : CMOVmr<X86_COND_AE, CMOVB16rm , CMOVB32rm , CMOVB64rm>;
1094defm : CMOVmr<X86_COND_E , CMOVNE16rm, CMOVNE32rm, CMOVNE64rm>;
1095defm : CMOVmr<X86_COND_NE, CMOVE16rm , CMOVE32rm , CMOVE64rm>;
1096defm : CMOVmr<X86_COND_BE, CMOVA16rm , CMOVA32rm , CMOVA64rm>;
Chris Lattner25cbf502010-10-05 23:00:14 +00001097defm : CMOVmr<X86_COND_A , CMOVBE16rm, CMOVBE32rm, CMOVBE64rm>;
Chris Lattnerdf72eae2010-10-05 22:51:56 +00001098defm : CMOVmr<X86_COND_L , CMOVGE16rm, CMOVGE32rm, CMOVGE64rm>;
1099defm : CMOVmr<X86_COND_GE, CMOVL16rm , CMOVL32rm , CMOVL64rm>;
1100defm : CMOVmr<X86_COND_LE, CMOVG16rm , CMOVG32rm , CMOVG64rm>;
1101defm : CMOVmr<X86_COND_G , CMOVLE16rm, CMOVLE32rm, CMOVLE64rm>;
1102defm : CMOVmr<X86_COND_P , CMOVNP16rm, CMOVNP32rm, CMOVNP64rm>;
1103defm : CMOVmr<X86_COND_NP, CMOVP16rm , CMOVP32rm , CMOVP64rm>;
1104defm : CMOVmr<X86_COND_S , CMOVNS16rm, CMOVNS32rm, CMOVNS64rm>;
1105defm : CMOVmr<X86_COND_NS, CMOVS16rm , CMOVS32rm , CMOVS64rm>;
1106defm : CMOVmr<X86_COND_O , CMOVNO16rm, CMOVNO32rm, CMOVNO64rm>;
1107defm : CMOVmr<X86_COND_NO, CMOVO16rm , CMOVO32rm , CMOVO64rm>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001108
1109// zextload bool -> zextload byte
1110def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
1111def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
1112def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
1113def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1114
1115// extload bool -> extload byte
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001116// When extloading from 16-bit and smaller memory locations into 64-bit
1117// registers, use zero-extending loads so that the entire 64-bit register is
Chris Lattner87be16a2010-10-05 06:04:14 +00001118// defined, avoiding partial-register updates.
1119
1120def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
1121def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
1122def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
1123def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
1124def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
1125def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
1126
1127def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1128def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1129def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1130// For other extloads, use subregs, since the high contents of the register are
1131// defined after an extload.
1132def : Pat<(extloadi64i32 addr:$src),
1133 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
1134 sub_32bit)>;
1135
1136// anyext. Define these to do an explicit zero-extend to
1137// avoid partial-register updates.
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001138def : Pat<(i16 (anyext GR8 :$src)), (EXTRACT_SUBREG
1139 (MOVZX32rr8 GR8 :$src), sub_16bit)>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001140def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
1141
1142// Except for i16 -> i32 since isel expect i16 ops to be promoted to i32.
1143def : Pat<(i32 (anyext GR16:$src)),
1144 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, sub_16bit)>;
1145
1146def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1147def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
1148def : Pat<(i64 (anyext GR32:$src)),
1149 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1150
Chris Lattnerd8cc2722010-10-05 06:47:35 +00001151
1152// Any instruction that defines a 32-bit result leaves the high half of the
1153// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
1154// be copying from a truncate. And x86's cmov doesn't do anything if the
1155// condition is false. But any other 32-bit operation will zero-extend
1156// up to 64 bits.
1157def def32 : PatLeaf<(i32 GR32:$src), [{
1158 return N->getOpcode() != ISD::TRUNCATE &&
1159 N->getOpcode() != TargetOpcode::EXTRACT_SUBREG &&
1160 N->getOpcode() != ISD::CopyFromReg &&
1161 N->getOpcode() != X86ISD::CMOV;
1162}]>;
1163
1164// In the case of a 32-bit def that is known to implicitly zero-extend,
1165// we can use a SUBREG_TO_REG.
1166def : Pat<(i64 (zext def32:$src)),
1167 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1168
Chris Lattner87be16a2010-10-05 06:04:14 +00001169//===----------------------------------------------------------------------===//
Chris Lattner99ae6652010-10-08 03:54:52 +00001170// Pattern match OR as ADD
1171//===----------------------------------------------------------------------===//
1172
1173// If safe, we prefer to pattern match OR as ADD at isel time. ADD can be
1174// 3-addressified into an LEA instruction to avoid copies. However, we also
1175// want to finally emit these instructions as an or at the end of the code
1176// generator to make the generated code easier to read. To do this, we select
1177// into "disjoint bits" pseudo ops.
1178
1179// Treat an 'or' node is as an 'add' if the or'ed bits are known to be zero.
1180def or_is_add : PatFrag<(ops node:$lhs, node:$rhs), (or node:$lhs, node:$rhs),[{
1181 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1182 return CurDAG->MaskedValueIsZero(N->getOperand(0), CN->getAPIntValue());
1183
Chris Lattner99ae6652010-10-08 03:54:52 +00001184 APInt KnownZero0, KnownOne0;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001185 CurDAG->ComputeMaskedBits(N->getOperand(0), KnownZero0, KnownOne0, 0);
Chris Lattner99ae6652010-10-08 03:54:52 +00001186 APInt KnownZero1, KnownOne1;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001187 CurDAG->ComputeMaskedBits(N->getOperand(1), KnownZero1, KnownOne1, 0);
Chris Lattner99ae6652010-10-08 03:54:52 +00001188 return (~KnownZero0 & ~KnownZero1) == 0;
1189}]>;
1190
1191
1192// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
1193let AddedComplexity = 5 in { // Try this before the selecting to OR
1194
Evan Chengf735f2d2010-12-15 22:57:36 +00001195let isConvertibleToThreeAddress = 1,
Chris Lattner99ae6652010-10-08 03:54:52 +00001196 Constraints = "$src1 = $dst", Defs = [EFLAGS] in {
Evan Chengf735f2d2010-12-15 22:57:36 +00001197let isCommutable = 1 in {
Chris Lattner99ae6652010-10-08 03:54:52 +00001198def ADD16rr_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1199 "", // orw/addw REG, REG
1200 [(set GR16:$dst, (or_is_add GR16:$src1, GR16:$src2))]>;
1201def ADD32rr_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1202 "", // orl/addl REG, REG
1203 [(set GR32:$dst, (or_is_add GR32:$src1, GR32:$src2))]>;
1204def ADD64rr_DB : I<0, Pseudo, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1205 "", // orq/addq REG, REG
1206 [(set GR64:$dst, (or_is_add GR64:$src1, GR64:$src2))]>;
Evan Chengf735f2d2010-12-15 22:57:36 +00001207} // isCommutable
Rafael Espindola6d862802010-10-13 17:14:25 +00001208
1209// NOTE: These are order specific, we want the ri8 forms to be listed
1210// first so that they are slightly preferred to the ri forms.
1211
Chris Lattner15df55d2010-10-08 03:57:25 +00001212def ADD16ri8_DB : I<0, Pseudo,
1213 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1214 "", // orw/addw REG, imm8
1215 [(set GR16:$dst,(or_is_add GR16:$src1,i16immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001216def ADD16ri_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1217 "", // orw/addw REG, imm
1218 [(set GR16:$dst, (or_is_add GR16:$src1, imm:$src2))]>;
1219
Chris Lattner15df55d2010-10-08 03:57:25 +00001220def ADD32ri8_DB : I<0, Pseudo,
1221 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1222 "", // orl/addl REG, imm8
1223 [(set GR32:$dst,(or_is_add GR32:$src1,i32immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001224def ADD32ri_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1225 "", // orl/addl REG, imm
1226 [(set GR32:$dst, (or_is_add GR32:$src1, imm:$src2))]>;
1227
1228
Chris Lattner15df55d2010-10-08 03:57:25 +00001229def ADD64ri8_DB : I<0, Pseudo,
1230 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
1231 "", // orq/addq REG, imm8
1232 [(set GR64:$dst, (or_is_add GR64:$src1,
1233 i64immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001234def ADD64ri32_DB : I<0, Pseudo,
1235 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
1236 "", // orq/addq REG, imm
1237 [(set GR64:$dst, (or_is_add GR64:$src1,
1238 i64immSExt32:$src2))]>;
Chris Lattner99ae6652010-10-08 03:54:52 +00001239}
Chris Lattner99ae6652010-10-08 03:54:52 +00001240} // AddedComplexity
1241
1242
1243//===----------------------------------------------------------------------===//
Chris Lattner87be16a2010-10-05 06:04:14 +00001244// Some peepholes
1245//===----------------------------------------------------------------------===//
1246
1247// Odd encoding trick: -128 fits into an 8-bit immediate field while
1248// +128 doesn't, so in this special case use a sub instead of an add.
1249def : Pat<(add GR16:$src1, 128),
1250 (SUB16ri8 GR16:$src1, -128)>;
1251def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
1252 (SUB16mi8 addr:$dst, -128)>;
1253
1254def : Pat<(add GR32:$src1, 128),
1255 (SUB32ri8 GR32:$src1, -128)>;
1256def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
1257 (SUB32mi8 addr:$dst, -128)>;
1258
1259def : Pat<(add GR64:$src1, 128),
1260 (SUB64ri8 GR64:$src1, -128)>;
1261def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1262 (SUB64mi8 addr:$dst, -128)>;
1263
1264// The same trick applies for 32-bit immediate fields in 64-bit
1265// instructions.
1266def : Pat<(add GR64:$src1, 0x0000000080000000),
1267 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1268def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1269 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1270
Rafael Espindoladba81cf2010-10-13 13:31:20 +00001271// To avoid needing to materialize an immediate in a register, use a 32-bit and
1272// with implicit zero-extension instead of a 64-bit and if the immediate has at
1273// least 32 bits of leading zeros. If in addition the last 32 bits can be
1274// represented with a sign extension of a 8 bit constant, use that.
1275
1276def : Pat<(and GR64:$src, i64immZExt32SExt8:$imm),
1277 (SUBREG_TO_REG
1278 (i64 0),
1279 (AND32ri8
1280 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1281 (i32 (GetLo8XForm imm:$imm))),
1282 sub_32bit)>;
1283
Chris Lattner87be16a2010-10-05 06:04:14 +00001284def : Pat<(and GR64:$src, i64immZExt32:$imm),
1285 (SUBREG_TO_REG
1286 (i64 0),
1287 (AND32ri
1288 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1289 (i32 (GetLo32XForm imm:$imm))),
1290 sub_32bit)>;
1291
1292
1293// r & (2^16-1) ==> movz
1294def : Pat<(and GR32:$src1, 0xffff),
1295 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, sub_16bit))>;
1296// r & (2^8-1) ==> movz
1297def : Pat<(and GR32:$src1, 0xff),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001298 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src1,
Chris Lattner87be16a2010-10-05 06:04:14 +00001299 GR32_ABCD)),
1300 sub_8bit))>,
1301 Requires<[In32BitMode]>;
1302// r & (2^8-1) ==> movz
1303def : Pat<(and GR16:$src1, 0xff),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001304 (EXTRACT_SUBREG (MOVZX32rr8 (EXTRACT_SUBREG
1305 (i16 (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD)), sub_8bit)),
1306 sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001307 Requires<[In32BitMode]>;
1308
1309// r & (2^32-1) ==> movz
1310def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
1311 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1312// r & (2^16-1) ==> movz
1313def : Pat<(and GR64:$src, 0xffff),
1314 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, sub_16bit)))>;
1315// r & (2^8-1) ==> movz
1316def : Pat<(and GR64:$src, 0xff),
1317 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, sub_8bit)))>;
1318// r & (2^8-1) ==> movz
1319def : Pat<(and GR32:$src1, 0xff),
1320 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, sub_8bit))>,
1321 Requires<[In64BitMode]>;
1322// r & (2^8-1) ==> movz
1323def : Pat<(and GR16:$src1, 0xff),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001324 (EXTRACT_SUBREG (MOVZX32rr8 (i8
1325 (EXTRACT_SUBREG GR16:$src1, sub_8bit))), sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001326 Requires<[In64BitMode]>;
1327
1328
1329// sext_inreg patterns
1330def : Pat<(sext_inreg GR32:$src, i16),
1331 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, sub_16bit))>;
1332def : Pat<(sext_inreg GR32:$src, i8),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001333 (MOVSX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001334 GR32_ABCD)),
1335 sub_8bit))>,
1336 Requires<[In32BitMode]>;
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001337
Chris Lattner87be16a2010-10-05 06:04:14 +00001338def : Pat<(sext_inreg GR16:$src, i8),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001339 (EXTRACT_SUBREG (i32 (MOVSX32rr8 (EXTRACT_SUBREG
1340 (i32 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)), sub_8bit))),
1341 sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001342 Requires<[In32BitMode]>;
1343
1344def : Pat<(sext_inreg GR64:$src, i32),
1345 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1346def : Pat<(sext_inreg GR64:$src, i16),
1347 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, sub_16bit))>;
1348def : Pat<(sext_inreg GR64:$src, i8),
1349 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, sub_8bit))>;
1350def : Pat<(sext_inreg GR32:$src, i8),
1351 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, sub_8bit))>,
1352 Requires<[In64BitMode]>;
1353def : Pat<(sext_inreg GR16:$src, i8),
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001354 (EXTRACT_SUBREG (MOVSX32rr8
1355 (EXTRACT_SUBREG GR16:$src, sub_8bit)), sub_16bit)>,
Chris Lattner87be16a2010-10-05 06:04:14 +00001356 Requires<[In64BitMode]>;
1357
Stuart Hastings0e29ed02011-05-20 19:04:40 +00001358// sext, sext_load, zext, zext_load
1359def: Pat<(i16 (sext GR8:$src)),
1360 (EXTRACT_SUBREG (MOVSX32rr8 GR8:$src), sub_16bit)>;
1361def: Pat<(sextloadi16i8 addr:$src),
1362 (EXTRACT_SUBREG (MOVSX32rm8 addr:$src), sub_16bit)>;
1363def: Pat<(i16 (zext GR8:$src)),
1364 (EXTRACT_SUBREG (MOVZX32rr8 GR8:$src), sub_16bit)>;
1365def: Pat<(zextloadi16i8 addr:$src),
1366 (EXTRACT_SUBREG (MOVZX32rm8 addr:$src), sub_16bit)>;
Stuart Hastingsd22f0362011-05-19 17:54:42 +00001367
Chris Lattner87be16a2010-10-05 06:04:14 +00001368// trunc patterns
1369def : Pat<(i16 (trunc GR32:$src)),
1370 (EXTRACT_SUBREG GR32:$src, sub_16bit)>;
1371def : Pat<(i8 (trunc GR32:$src)),
1372 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1373 sub_8bit)>,
1374 Requires<[In32BitMode]>;
1375def : Pat<(i8 (trunc GR16:$src)),
1376 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1377 sub_8bit)>,
1378 Requires<[In32BitMode]>;
1379def : Pat<(i32 (trunc GR64:$src)),
1380 (EXTRACT_SUBREG GR64:$src, sub_32bit)>;
1381def : Pat<(i16 (trunc GR64:$src)),
1382 (EXTRACT_SUBREG GR64:$src, sub_16bit)>;
1383def : Pat<(i8 (trunc GR64:$src)),
1384 (EXTRACT_SUBREG GR64:$src, sub_8bit)>;
1385def : Pat<(i8 (trunc GR32:$src)),
1386 (EXTRACT_SUBREG GR32:$src, sub_8bit)>,
1387 Requires<[In64BitMode]>;
1388def : Pat<(i8 (trunc GR16:$src)),
1389 (EXTRACT_SUBREG GR16:$src, sub_8bit)>,
1390 Requires<[In64BitMode]>;
1391
1392// h-register tricks
1393def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
1394 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1395 sub_8bit_hi)>,
1396 Requires<[In32BitMode]>;
1397def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
1398 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1399 sub_8bit_hi)>,
1400 Requires<[In32BitMode]>;
1401def : Pat<(srl GR16:$src, (i8 8)),
1402 (EXTRACT_SUBREG
1403 (MOVZX32rr8
1404 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1405 sub_8bit_hi)),
1406 sub_16bit)>,
1407 Requires<[In32BitMode]>;
1408def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001409 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001410 GR16_ABCD)),
1411 sub_8bit_hi))>,
1412 Requires<[In32BitMode]>;
1413def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001414 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001415 GR16_ABCD)),
1416 sub_8bit_hi))>,
1417 Requires<[In32BitMode]>;
1418def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001419 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001420 GR32_ABCD)),
1421 sub_8bit_hi))>,
1422 Requires<[In32BitMode]>;
1423def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001424 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001425 GR32_ABCD)),
1426 sub_8bit_hi))>,
1427 Requires<[In32BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001428
Chris Lattner87be16a2010-10-05 06:04:14 +00001429// h-register tricks.
1430// For now, be conservative on x86-64 and use an h-register extract only if the
1431// value is immediately zero-extended or stored, which are somewhat common
1432// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1433// from being allocated in the same instruction as the h register, as there's
1434// currently no way to describe this requirement to the register allocator.
1435
1436// h-register extract and zero-extend.
1437def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1438 (SUBREG_TO_REG
1439 (i64 0),
1440 (MOVZX32_NOREXrr8
1441 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1442 sub_8bit_hi)),
1443 sub_32bit)>;
1444def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1445 (MOVZX32_NOREXrr8
1446 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1447 sub_8bit_hi))>,
1448 Requires<[In64BitMode]>;
1449def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001450 (MOVZX32_NOREXrr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001451 GR32_ABCD)),
1452 sub_8bit_hi))>,
1453 Requires<[In64BitMode]>;
1454def : Pat<(srl GR16:$src, (i8 8)),
1455 (EXTRACT_SUBREG
1456 (MOVZX32_NOREXrr8
1457 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1458 sub_8bit_hi)),
1459 sub_16bit)>,
1460 Requires<[In64BitMode]>;
1461def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1462 (MOVZX32_NOREXrr8
1463 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1464 sub_8bit_hi))>,
1465 Requires<[In64BitMode]>;
1466def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
1467 (MOVZX32_NOREXrr8
1468 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1469 sub_8bit_hi))>,
1470 Requires<[In64BitMode]>;
1471def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1472 (SUBREG_TO_REG
1473 (i64 0),
1474 (MOVZX32_NOREXrr8
1475 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1476 sub_8bit_hi)),
1477 sub_32bit)>;
1478def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
1479 (SUBREG_TO_REG
1480 (i64 0),
1481 (MOVZX32_NOREXrr8
1482 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1483 sub_8bit_hi)),
1484 sub_32bit)>;
1485
1486// h-register extract and store.
1487def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1488 (MOV8mr_NOREX
1489 addr:$dst,
1490 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1491 sub_8bit_hi))>;
1492def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1493 (MOV8mr_NOREX
1494 addr:$dst,
1495 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1496 sub_8bit_hi))>,
1497 Requires<[In64BitMode]>;
1498def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1499 (MOV8mr_NOREX
1500 addr:$dst,
1501 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1502 sub_8bit_hi))>,
1503 Requires<[In64BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001504
1505
Chris Lattner87be16a2010-10-05 06:04:14 +00001506// (shl x, 1) ==> (add x, x)
Dan Gohmana0697a72011-06-16 15:55:48 +00001507// Note that if x is undef (immediate or otherwise), we could theoretically
1508// end up with the two uses of x getting different values, producing a result
1509// where the least significant bit is not 0. However, the probability of this
1510// happening is considered low enough that this is officially not a
1511// "real problem".
Chris Lattner87be16a2010-10-05 06:04:14 +00001512def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
1513def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
1514def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
1515def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1516
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001517// Helper imms that check if a mask doesn't change significant shift bits.
1518def immShift32 : ImmLeaf<i8, [{ return CountTrailingOnes_32(Imm) >= 5; }]>;
1519def immShift64 : ImmLeaf<i8, [{ return CountTrailingOnes_32(Imm) >= 6; }]>;
1520
Chris Lattner87be16a2010-10-05 06:04:14 +00001521// (shl x (and y, 31)) ==> (shl x, y)
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001522def : Pat<(shl GR8:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001523 (SHL8rCL GR8:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001524def : Pat<(shl GR16:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001525 (SHL16rCL GR16:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001526def : Pat<(shl GR32:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001527 (SHL32rCL GR32:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001528def : Pat<(store (shl (loadi8 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001529 (SHL8mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001530def : Pat<(store (shl (loadi16 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001531 (SHL16mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001532def : Pat<(store (shl (loadi32 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001533 (SHL32mCL addr:$dst)>;
1534
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001535def : Pat<(srl GR8:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001536 (SHR8rCL GR8:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001537def : Pat<(srl GR16:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001538 (SHR16rCL GR16:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001539def : Pat<(srl GR32:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001540 (SHR32rCL GR32:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001541def : Pat<(store (srl (loadi8 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001542 (SHR8mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001543def : Pat<(store (srl (loadi16 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001544 (SHR16mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001545def : Pat<(store (srl (loadi32 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001546 (SHR32mCL addr:$dst)>;
1547
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001548def : Pat<(sra GR8:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001549 (SAR8rCL GR8:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001550def : Pat<(sra GR16:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001551 (SAR16rCL GR16:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001552def : Pat<(sra GR32:$src1, (and CL, immShift32)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001553 (SAR32rCL GR32:$src1)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001554def : Pat<(store (sra (loadi8 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001555 (SAR8mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001556def : Pat<(store (sra (loadi16 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001557 (SAR16mCL addr:$dst)>;
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001558def : Pat<(store (sra (loadi32 addr:$dst), (and CL, immShift32)), addr:$dst),
Chris Lattner87be16a2010-10-05 06:04:14 +00001559 (SAR32mCL addr:$dst)>;
1560
1561// (shl x (and y, 63)) ==> (shl x, y)
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001562def : Pat<(shl GR64:$src1, (and CL, immShift64)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001563 (SHL64rCL GR64:$src1)>;
1564def : Pat<(store (shl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1565 (SHL64mCL addr:$dst)>;
1566
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001567def : Pat<(srl GR64:$src1, (and CL, immShift64)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001568 (SHR64rCL GR64:$src1)>;
1569def : Pat<(store (srl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1570 (SHR64mCL addr:$dst)>;
1571
Benjamin Kramerfb418ba2012-01-12 12:41:34 +00001572def : Pat<(sra GR64:$src1, (and CL, immShift64)),
Chris Lattner87be16a2010-10-05 06:04:14 +00001573 (SAR64rCL GR64:$src1)>;
1574def : Pat<(store (sra (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1575 (SAR64mCL addr:$dst)>;
1576
1577
1578// (anyext (setcc_carry)) -> (setcc_carry)
1579def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1580 (SETB_C16r)>;
1581def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1582 (SETB_C32r)>;
1583def : Pat<(i32 (anyext (i16 (X86setcc_c X86_COND_B, EFLAGS)))),
1584 (SETB_C32r)>;
1585
Chris Lattner99ae6652010-10-08 03:54:52 +00001586
1587
Chris Lattner87be16a2010-10-05 06:04:14 +00001588
1589//===----------------------------------------------------------------------===//
1590// EFLAGS-defining Patterns
1591//===----------------------------------------------------------------------===//
1592
1593// add reg, reg
1594def : Pat<(add GR8 :$src1, GR8 :$src2), (ADD8rr GR8 :$src1, GR8 :$src2)>;
1595def : Pat<(add GR16:$src1, GR16:$src2), (ADD16rr GR16:$src1, GR16:$src2)>;
1596def : Pat<(add GR32:$src1, GR32:$src2), (ADD32rr GR32:$src1, GR32:$src2)>;
1597
1598// add reg, mem
1599def : Pat<(add GR8:$src1, (loadi8 addr:$src2)),
1600 (ADD8rm GR8:$src1, addr:$src2)>;
1601def : Pat<(add GR16:$src1, (loadi16 addr:$src2)),
1602 (ADD16rm GR16:$src1, addr:$src2)>;
1603def : Pat<(add GR32:$src1, (loadi32 addr:$src2)),
1604 (ADD32rm GR32:$src1, addr:$src2)>;
1605
1606// add reg, imm
1607def : Pat<(add GR8 :$src1, imm:$src2), (ADD8ri GR8:$src1 , imm:$src2)>;
1608def : Pat<(add GR16:$src1, imm:$src2), (ADD16ri GR16:$src1, imm:$src2)>;
1609def : Pat<(add GR32:$src1, imm:$src2), (ADD32ri GR32:$src1, imm:$src2)>;
1610def : Pat<(add GR16:$src1, i16immSExt8:$src2),
1611 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
1612def : Pat<(add GR32:$src1, i32immSExt8:$src2),
1613 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
1614
1615// sub reg, reg
1616def : Pat<(sub GR8 :$src1, GR8 :$src2), (SUB8rr GR8 :$src1, GR8 :$src2)>;
1617def : Pat<(sub GR16:$src1, GR16:$src2), (SUB16rr GR16:$src1, GR16:$src2)>;
1618def : Pat<(sub GR32:$src1, GR32:$src2), (SUB32rr GR32:$src1, GR32:$src2)>;
1619
1620// sub reg, mem
1621def : Pat<(sub GR8:$src1, (loadi8 addr:$src2)),
1622 (SUB8rm GR8:$src1, addr:$src2)>;
1623def : Pat<(sub GR16:$src1, (loadi16 addr:$src2)),
1624 (SUB16rm GR16:$src1, addr:$src2)>;
1625def : Pat<(sub GR32:$src1, (loadi32 addr:$src2)),
1626 (SUB32rm GR32:$src1, addr:$src2)>;
1627
1628// sub reg, imm
1629def : Pat<(sub GR8:$src1, imm:$src2),
1630 (SUB8ri GR8:$src1, imm:$src2)>;
1631def : Pat<(sub GR16:$src1, imm:$src2),
1632 (SUB16ri GR16:$src1, imm:$src2)>;
1633def : Pat<(sub GR32:$src1, imm:$src2),
1634 (SUB32ri GR32:$src1, imm:$src2)>;
1635def : Pat<(sub GR16:$src1, i16immSExt8:$src2),
1636 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
1637def : Pat<(sub GR32:$src1, i32immSExt8:$src2),
1638 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
1639
Manman Rened579842012-05-07 18:06:23 +00001640// sub 0, reg
1641def : Pat<(X86sub_flag 0, GR8 :$src), (NEG8r GR8 :$src)>;
1642def : Pat<(X86sub_flag 0, GR16:$src), (NEG16r GR16:$src)>;
1643def : Pat<(X86sub_flag 0, GR32:$src), (NEG32r GR32:$src)>;
1644def : Pat<(X86sub_flag 0, GR64:$src), (NEG64r GR64:$src)>;
1645
Chris Lattner87be16a2010-10-05 06:04:14 +00001646// mul reg, reg
1647def : Pat<(mul GR16:$src1, GR16:$src2),
1648 (IMUL16rr GR16:$src1, GR16:$src2)>;
1649def : Pat<(mul GR32:$src1, GR32:$src2),
1650 (IMUL32rr GR32:$src1, GR32:$src2)>;
1651
1652// mul reg, mem
1653def : Pat<(mul GR16:$src1, (loadi16 addr:$src2)),
1654 (IMUL16rm GR16:$src1, addr:$src2)>;
1655def : Pat<(mul GR32:$src1, (loadi32 addr:$src2)),
1656 (IMUL32rm GR32:$src1, addr:$src2)>;
1657
1658// mul reg, imm
1659def : Pat<(mul GR16:$src1, imm:$src2),
1660 (IMUL16rri GR16:$src1, imm:$src2)>;
1661def : Pat<(mul GR32:$src1, imm:$src2),
1662 (IMUL32rri GR32:$src1, imm:$src2)>;
1663def : Pat<(mul GR16:$src1, i16immSExt8:$src2),
1664 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
1665def : Pat<(mul GR32:$src1, i32immSExt8:$src2),
1666 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
1667
1668// reg = mul mem, imm
1669def : Pat<(mul (loadi16 addr:$src1), imm:$src2),
1670 (IMUL16rmi addr:$src1, imm:$src2)>;
1671def : Pat<(mul (loadi32 addr:$src1), imm:$src2),
1672 (IMUL32rmi addr:$src1, imm:$src2)>;
1673def : Pat<(mul (loadi16 addr:$src1), i16immSExt8:$src2),
1674 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
1675def : Pat<(mul (loadi32 addr:$src1), i32immSExt8:$src2),
1676 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
1677
Chris Lattner87be16a2010-10-05 06:04:14 +00001678// Patterns for nodes that do not produce flags, for instructions that do.
1679
1680// addition
1681def : Pat<(add GR64:$src1, GR64:$src2),
1682 (ADD64rr GR64:$src1, GR64:$src2)>;
1683def : Pat<(add GR64:$src1, i64immSExt8:$src2),
1684 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1685def : Pat<(add GR64:$src1, i64immSExt32:$src2),
1686 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
1687def : Pat<(add GR64:$src1, (loadi64 addr:$src2)),
1688 (ADD64rm GR64:$src1, addr:$src2)>;
1689
1690// subtraction
1691def : Pat<(sub GR64:$src1, GR64:$src2),
1692 (SUB64rr GR64:$src1, GR64:$src2)>;
1693def : Pat<(sub GR64:$src1, (loadi64 addr:$src2)),
1694 (SUB64rm GR64:$src1, addr:$src2)>;
1695def : Pat<(sub GR64:$src1, i64immSExt8:$src2),
1696 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1697def : Pat<(sub GR64:$src1, i64immSExt32:$src2),
1698 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1699
1700// Multiply
1701def : Pat<(mul GR64:$src1, GR64:$src2),
1702 (IMUL64rr GR64:$src1, GR64:$src2)>;
1703def : Pat<(mul GR64:$src1, (loadi64 addr:$src2)),
1704 (IMUL64rm GR64:$src1, addr:$src2)>;
1705def : Pat<(mul GR64:$src1, i64immSExt8:$src2),
1706 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
1707def : Pat<(mul GR64:$src1, i64immSExt32:$src2),
1708 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
1709def : Pat<(mul (loadi64 addr:$src1), i64immSExt8:$src2),
1710 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
1711def : Pat<(mul (loadi64 addr:$src1), i64immSExt32:$src2),
1712 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
1713
1714// Increment reg.
1715def : Pat<(add GR8 :$src, 1), (INC8r GR8 :$src)>;
1716def : Pat<(add GR16:$src, 1), (INC16r GR16:$src)>, Requires<[In32BitMode]>;
1717def : Pat<(add GR16:$src, 1), (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1718def : Pat<(add GR32:$src, 1), (INC32r GR32:$src)>, Requires<[In32BitMode]>;
1719def : Pat<(add GR32:$src, 1), (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1720def : Pat<(add GR64:$src, 1), (INC64r GR64:$src)>;
1721
1722// Decrement reg.
1723def : Pat<(add GR8 :$src, -1), (DEC8r GR8 :$src)>;
1724def : Pat<(add GR16:$src, -1), (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
1725def : Pat<(add GR16:$src, -1), (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1726def : Pat<(add GR32:$src, -1), (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
1727def : Pat<(add GR32:$src, -1), (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1728def : Pat<(add GR64:$src, -1), (DEC64r GR64:$src)>;
1729
1730// or reg/reg.
1731def : Pat<(or GR8 :$src1, GR8 :$src2), (OR8rr GR8 :$src1, GR8 :$src2)>;
1732def : Pat<(or GR16:$src1, GR16:$src2), (OR16rr GR16:$src1, GR16:$src2)>;
1733def : Pat<(or GR32:$src1, GR32:$src2), (OR32rr GR32:$src1, GR32:$src2)>;
1734def : Pat<(or GR64:$src1, GR64:$src2), (OR64rr GR64:$src1, GR64:$src2)>;
1735
1736// or reg/mem
1737def : Pat<(or GR8:$src1, (loadi8 addr:$src2)),
1738 (OR8rm GR8:$src1, addr:$src2)>;
1739def : Pat<(or GR16:$src1, (loadi16 addr:$src2)),
1740 (OR16rm GR16:$src1, addr:$src2)>;
1741def : Pat<(or GR32:$src1, (loadi32 addr:$src2)),
1742 (OR32rm GR32:$src1, addr:$src2)>;
1743def : Pat<(or GR64:$src1, (loadi64 addr:$src2)),
1744 (OR64rm GR64:$src1, addr:$src2)>;
1745
1746// or reg/imm
1747def : Pat<(or GR8:$src1 , imm:$src2), (OR8ri GR8 :$src1, imm:$src2)>;
1748def : Pat<(or GR16:$src1, imm:$src2), (OR16ri GR16:$src1, imm:$src2)>;
1749def : Pat<(or GR32:$src1, imm:$src2), (OR32ri GR32:$src1, imm:$src2)>;
1750def : Pat<(or GR16:$src1, i16immSExt8:$src2),
1751 (OR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1752def : Pat<(or GR32:$src1, i32immSExt8:$src2),
1753 (OR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1754def : Pat<(or GR64:$src1, i64immSExt8:$src2),
1755 (OR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1756def : Pat<(or GR64:$src1, i64immSExt32:$src2),
1757 (OR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1758
1759// xor reg/reg
1760def : Pat<(xor GR8 :$src1, GR8 :$src2), (XOR8rr GR8 :$src1, GR8 :$src2)>;
1761def : Pat<(xor GR16:$src1, GR16:$src2), (XOR16rr GR16:$src1, GR16:$src2)>;
1762def : Pat<(xor GR32:$src1, GR32:$src2), (XOR32rr GR32:$src1, GR32:$src2)>;
1763def : Pat<(xor GR64:$src1, GR64:$src2), (XOR64rr GR64:$src1, GR64:$src2)>;
1764
1765// xor reg/mem
1766def : Pat<(xor GR8:$src1, (loadi8 addr:$src2)),
1767 (XOR8rm GR8:$src1, addr:$src2)>;
1768def : Pat<(xor GR16:$src1, (loadi16 addr:$src2)),
1769 (XOR16rm GR16:$src1, addr:$src2)>;
1770def : Pat<(xor GR32:$src1, (loadi32 addr:$src2)),
1771 (XOR32rm GR32:$src1, addr:$src2)>;
1772def : Pat<(xor GR64:$src1, (loadi64 addr:$src2)),
1773 (XOR64rm GR64:$src1, addr:$src2)>;
1774
1775// xor reg/imm
1776def : Pat<(xor GR8:$src1, imm:$src2),
1777 (XOR8ri GR8:$src1, imm:$src2)>;
1778def : Pat<(xor GR16:$src1, imm:$src2),
1779 (XOR16ri GR16:$src1, imm:$src2)>;
1780def : Pat<(xor GR32:$src1, imm:$src2),
1781 (XOR32ri GR32:$src1, imm:$src2)>;
1782def : Pat<(xor GR16:$src1, i16immSExt8:$src2),
1783 (XOR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1784def : Pat<(xor GR32:$src1, i32immSExt8:$src2),
1785 (XOR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1786def : Pat<(xor GR64:$src1, i64immSExt8:$src2),
1787 (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1788def : Pat<(xor GR64:$src1, i64immSExt32:$src2),
1789 (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1790
1791// and reg/reg
1792def : Pat<(and GR8 :$src1, GR8 :$src2), (AND8rr GR8 :$src1, GR8 :$src2)>;
1793def : Pat<(and GR16:$src1, GR16:$src2), (AND16rr GR16:$src1, GR16:$src2)>;
1794def : Pat<(and GR32:$src1, GR32:$src2), (AND32rr GR32:$src1, GR32:$src2)>;
1795def : Pat<(and GR64:$src1, GR64:$src2), (AND64rr GR64:$src1, GR64:$src2)>;
1796
1797// and reg/mem
1798def : Pat<(and GR8:$src1, (loadi8 addr:$src2)),
1799 (AND8rm GR8:$src1, addr:$src2)>;
1800def : Pat<(and GR16:$src1, (loadi16 addr:$src2)),
1801 (AND16rm GR16:$src1, addr:$src2)>;
1802def : Pat<(and GR32:$src1, (loadi32 addr:$src2)),
1803 (AND32rm GR32:$src1, addr:$src2)>;
1804def : Pat<(and GR64:$src1, (loadi64 addr:$src2)),
1805 (AND64rm GR64:$src1, addr:$src2)>;
1806
1807// and reg/imm
1808def : Pat<(and GR8:$src1, imm:$src2),
1809 (AND8ri GR8:$src1, imm:$src2)>;
1810def : Pat<(and GR16:$src1, imm:$src2),
1811 (AND16ri GR16:$src1, imm:$src2)>;
1812def : Pat<(and GR32:$src1, imm:$src2),
1813 (AND32ri GR32:$src1, imm:$src2)>;
1814def : Pat<(and GR16:$src1, i16immSExt8:$src2),
1815 (AND16ri8 GR16:$src1, i16immSExt8:$src2)>;
1816def : Pat<(and GR32:$src1, i32immSExt8:$src2),
1817 (AND32ri8 GR32:$src1, i32immSExt8:$src2)>;
1818def : Pat<(and GR64:$src1, i64immSExt8:$src2),
1819 (AND64ri8 GR64:$src1, i64immSExt8:$src2)>;
1820def : Pat<(and GR64:$src1, i64immSExt32:$src2),
1821 (AND64ri32 GR64:$src1, i64immSExt32:$src2)>;
Chandler Carruthf2d76932011-12-20 11:19:37 +00001822
1823// Bit scan instruction patterns to match explicit zero-undef behavior.
1824def : Pat<(cttz_zero_undef GR16:$src), (BSF16rr GR16:$src)>;
1825def : Pat<(cttz_zero_undef GR32:$src), (BSF32rr GR32:$src)>;
1826def : Pat<(cttz_zero_undef GR64:$src), (BSF64rr GR64:$src)>;
1827def : Pat<(cttz_zero_undef (loadi16 addr:$src)), (BSF16rm addr:$src)>;
1828def : Pat<(cttz_zero_undef (loadi32 addr:$src)), (BSF32rm addr:$src)>;
1829def : Pat<(cttz_zero_undef (loadi64 addr:$src)), (BSF64rm addr:$src)>;