blob: c5a777368778421369bcb085e50b7c8fe9898bbb [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000104
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000105 unsigned getAddrModeSBit(const MachineInstr &MI,
106 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000109 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000111
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000113 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
117 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000118
119 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
120
Evan Chengfbc9d412008-11-06 01:21:28 +0000121 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000122
Evan Cheng97f48c32008-11-06 22:15:19 +0000123 void emitExtendInstruction(const MachineInstr &MI);
124
Evan Cheng8b59db32008-11-07 01:41:35 +0000125 void emitMiscArithInstruction(const MachineInstr &MI);
126
Bob Wilson9a1c1892010-08-11 00:01:18 +0000127 void emitSaturateInstruction(const MachineInstr &MI);
128
Evan Chengedda31c2008-11-05 18:35:52 +0000129 void emitBranchInstruction(const MachineInstr &MI);
130
Evan Cheng437c1732008-11-07 22:30:53 +0000131 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000132
Evan Chengedda31c2008-11-05 18:35:52 +0000133 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000134
Evan Cheng96581d32008-11-11 02:11:05 +0000135 void emitVFPArithInstruction(const MachineInstr &MI);
136
Evan Cheng78be83d2008-11-11 19:40:26 +0000137 void emitVFPConversionInstruction(const MachineInstr &MI);
138
Evan Chengcd8e66a2008-11-11 21:48:44 +0000139 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
140
141 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
142
143 void emitMiscInstruction(const MachineInstr &MI);
144
Bob Wilsond5a563d2010-06-29 17:34:07 +0000145 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000146 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000147 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
148 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000149 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000150
Evan Cheng7602e112008-09-02 06:52:38 +0000151 /// getMachineOpValue - Return binary encoding of operand. If the machine
152 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000153 unsigned getMachineOpValue(const MachineInstr &MI,
154 const MachineOperand &MO) const;
155 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000156 return getMachineOpValue(MI, MI.getOperand(OpIdx));
157 }
Evan Cheng7602e112008-09-02 06:52:38 +0000158
Jim Grosbach08bd5492010-10-12 23:00:24 +0000159 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
160 // TableGen'erated getBinaryCodeForInstr() function to encode any
161 // operand values, instead querying getMachineOpValue() directly for
162 // each operand it needs to encode. Thus, any of the new encoder
163 // helper functions can simply return 0 as the values the return
164 // are already handled elsewhere. They are placeholders to allow this
165 // encoder to continue to function until the MC encoder is sufficiently
166 // far along that this one can be eliminated entirely.
167 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
168 const { return 0; }
169
Shih-wei Liao5170b712010-05-26 00:02:28 +0000170 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000171 /// machine operand requires relocation, record the relocation and return
172 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000173 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000174 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000175
Evan Cheng83b5cf02008-11-05 23:22:34 +0000176 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000177 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000178 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000179
180 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000181 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000182 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000183 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000184 intptr_t ACPV = 0) const;
185 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
186 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
187 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000188 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000189 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000190 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000191}
192
Chris Lattner33fabd72010-02-02 21:48:51 +0000193char ARMCodeEmitter::ID = 0;
194
Bob Wilson87949d42010-03-17 21:16:45 +0000195/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000196/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000197FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
198 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000199 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000200}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000201
Chris Lattner33fabd72010-02-02 21:48:51 +0000202bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000203 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
204 MF.getTarget().getRelocationModel() != Reloc::Static) &&
205 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000206 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
207 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
208 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000209 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000210 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000211 MJTEs = 0;
212 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000213 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000214 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000215 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000216 MMI = &getAnalysis<MachineModuleInfo>();
217 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000218
219 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000220 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000221 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000222 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000223 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000224 MBB != E; ++MBB) {
225 MCE.StartMachineBasicBlock(MBB);
226 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
227 I != E; ++I)
228 emitInstruction(*I);
229 }
230 } while (MCE.finishFunction(MF));
231
232 return false;
233}
234
Evan Cheng83b5cf02008-11-05 23:22:34 +0000235/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000236///
Chris Lattner33fabd72010-02-02 21:48:51 +0000237unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000238 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000239 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000240 case ARM_AM::asr: return 2;
241 case ARM_AM::lsl: return 0;
242 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000243 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000244 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000245 }
Evan Cheng7602e112008-09-02 06:52:38 +0000246 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000247}
248
Shih-wei Liao5170b712010-05-26 00:02:28 +0000249/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000250/// machine operand requires relocation, record the relocation and return zero.
251unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000252 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000253 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000254 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000255 && "Relocation to this function should be for movt or movw");
256
257 if (MO.isImm())
258 return static_cast<unsigned>(MO.getImm());
259 else if (MO.isGlobal())
260 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
261 else if (MO.isSymbol())
262 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
263 else if (MO.isMBB())
264 emitMachineBasicBlock(MO.getMBB(), Reloc);
265 else {
266#ifndef NDEBUG
267 errs() << MO;
268#endif
269 llvm_unreachable("Unsupported operand type for movw/movt");
270 }
271 return 0;
272}
273
Evan Cheng7602e112008-09-02 06:52:38 +0000274/// getMachineOpValue - Return binary encoding of operand. If the machine
275/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000276unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000277 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000278 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000279 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000280 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000281 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000282 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000283 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000284 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000285 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000286 else if (MO.isCPI()) {
287 const TargetInstrDesc &TID = MI.getDesc();
288 // For VFP load, the immediate offset is multiplied by 4.
289 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
290 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
291 emitConstPoolAddress(MO.getIndex(), Reloc);
292 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000293 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000294 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000295 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000296 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000297#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000298 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000299#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000300 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000301 }
Evan Cheng7602e112008-09-02 06:52:38 +0000302 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000303}
304
Evan Cheng057d0c32008-09-18 07:28:19 +0000305/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000306///
Dan Gohman46510a72010-04-15 01:51:59 +0000307void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000308 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000309 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000310 MachineRelocation MR = Indirect
311 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000312 const_cast<GlobalValue *>(GV),
313 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000314 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000315 const_cast<GlobalValue *>(GV), ACPV,
316 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000317 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000318}
319
320/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
321/// be emitted to the current location in the function, and allow it to be PC
322/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000323void ARMCodeEmitter::
324emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000325 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
326 Reloc, ES));
327}
328
329/// emitConstPoolAddress - Arrange for the address of an constant pool
330/// to be emitted to the current location in the function, and allow it to be PC
331/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000332void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000333 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000334 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000335 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000336}
337
338/// emitJumpTableAddress - Arrange for the address of a jump table to
339/// be emitted to the current location in the function, and allow it to be PC
340/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000341void ARMCodeEmitter::
342emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000343 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000344 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000345}
346
Raul Herbster9c1a3822007-08-30 23:29:26 +0000347/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000348void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000349 unsigned Reloc,
350 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000351 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000352 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000353}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000354
Chris Lattner33fabd72010-02-02 21:48:51 +0000355void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000356 DEBUG(errs() << " 0x";
357 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000358 MCE.emitWordLE(Binary);
359}
360
Chris Lattner33fabd72010-02-02 21:48:51 +0000361void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000362 DEBUG(errs() << " 0x";
363 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000364 MCE.emitDWordLE(Binary);
365}
366
Chris Lattner33fabd72010-02-02 21:48:51 +0000367void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000368 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000369
Devang Patelaf0e2722009-10-06 02:19:11 +0000370 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000371
Dan Gohmanfe601042010-06-22 15:08:57 +0000372 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000373 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000374 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000375 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000376 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000377 }
Evan Chengedda31c2008-11-05 18:35:52 +0000378 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000379 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000380 break;
381 case ARMII::DPFrm:
382 case ARMII::DPSoRegFrm:
383 emitDataProcessingInstruction(MI);
384 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000385 case ARMII::LdFrm:
386 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000387 emitLoadStoreInstruction(MI);
388 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000389 case ARMII::LdMiscFrm:
390 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000391 emitMiscLoadStoreInstruction(MI);
392 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000393 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000394 emitLoadStoreMultipleInstruction(MI);
395 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000396 case ARMII::MulFrm:
397 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000398 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000399 case ARMII::ExtFrm:
400 emitExtendInstruction(MI);
401 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000402 case ARMII::ArithMiscFrm:
403 emitMiscArithInstruction(MI);
404 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000405 case ARMII::SatFrm:
406 emitSaturateInstruction(MI);
407 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000408 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000409 emitBranchInstruction(MI);
410 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000411 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000412 emitMiscBranchInstruction(MI);
413 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000414 // VFP instructions.
415 case ARMII::VFPUnaryFrm:
416 case ARMII::VFPBinaryFrm:
417 emitVFPArithInstruction(MI);
418 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000419 case ARMII::VFPConv1Frm:
420 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000421 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000422 case ARMII::VFPConv4Frm:
423 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000424 emitVFPConversionInstruction(MI);
425 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000426 case ARMII::VFPLdStFrm:
427 emitVFPLoadStoreInstruction(MI);
428 break;
429 case ARMII::VFPLdStMulFrm:
430 emitVFPLoadStoreMultipleInstruction(MI);
431 break;
432 case ARMII::VFPMiscFrm:
433 emitMiscInstruction(MI);
434 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000435 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000436 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000437 case ARMII::NSetLnFrm:
438 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000439 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000440 case ARMII::NDupFrm:
441 emitNEONDupInstruction(MI);
442 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000443 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000444 emitNEON1RegModImmInstruction(MI);
445 break;
446 case ARMII::N2RegFrm:
447 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000448 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000449 case ARMII::N3RegFrm:
450 emitNEON3RegInstruction(MI);
451 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000452 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000453 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000454}
455
Chris Lattner33fabd72010-02-02 21:48:51 +0000456void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000457 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
458 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000459 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000460
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000461 // Remember the CONSTPOOL_ENTRY address for later relocation.
462 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
463
464 // Emit constpool island entry. In most cases, the actual values will be
465 // resolved and relocated after code emission.
466 if (MCPE.isMachineConstantPoolEntry()) {
467 ARMConstantPoolValue *ACPV =
468 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
469
Chris Lattner705e07f2009-08-23 03:41:05 +0000470 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
471 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000472
Bob Wilson28989a82009-11-02 16:59:06 +0000473 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000474 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000475 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000476 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000477 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000478 isa<Function>(GV),
479 Subtarget->GVIsIndirectSymbol(GV, RelocM),
480 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000481 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000482 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
483 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000484 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000485 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000486 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000487
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000488 DEBUG({
489 errs() << " ** Constant pool #" << CPI << " @ "
490 << (void*)MCE.getCurrentPCValue() << " ";
491 if (const Function *F = dyn_cast<Function>(CV))
492 errs() << F->getName();
493 else
494 errs() << *CV;
495 errs() << '\n';
496 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000497
Dan Gohman46510a72010-04-15 01:51:59 +0000498 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000499 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000500 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000501 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000502 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000503 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000504 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000505 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000506 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000507 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000508 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
509 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000510 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000511 }
512 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000513 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000514 }
515 }
516}
517
Zonr Changf86399b2010-05-25 08:42:45 +0000518void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
519 const MachineOperand &MO0 = MI.getOperand(0);
520 const MachineOperand &MO1 = MI.getOperand(1);
521
522 // Emit the 'movw' instruction.
523 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
524
525 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
526
527 // Set the conditional execution predicate.
528 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
529
530 // Encode Rd.
531 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
532
533 // Encode imm16 as imm4:imm12
534 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
535 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
536 emitWordLE(Binary);
537
538 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
539 // Emit the 'movt' instruction.
540 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
541
542 // Set the conditional execution predicate.
543 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
544
545 // Encode Rd.
546 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
547
548 // Encode imm16 as imm4:imm1, same as movw above.
549 Binary |= Hi16 & 0xFFF;
550 Binary |= ((Hi16 >> 12) & 0xF) << 16;
551 emitWordLE(Binary);
552}
553
Chris Lattner33fabd72010-02-02 21:48:51 +0000554void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000555 const MachineOperand &MO0 = MI.getOperand(0);
556 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000557 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
558 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000559 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
560 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
561
562 // Emit the 'mov' instruction.
563 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
564
565 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000566 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000567
568 // Encode Rd.
569 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
570
571 // Encode so_imm.
572 // Set bit I(25) to identify this is the immediate form of <shifter_op>
573 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000574 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000575 emitWordLE(Binary);
576
577 // Now the 'orr' instruction.
578 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
579
580 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000581 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000582
583 // Encode Rd.
584 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
585
586 // Encode Rn.
587 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
588
589 // Encode so_imm.
590 // Set bit I(25) to identify this is the immediate form of <shifter_op>
591 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000592 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000593 emitWordLE(Binary);
594}
595
Chris Lattner33fabd72010-02-02 21:48:51 +0000596void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000597 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000598
Evan Cheng4df60f52008-11-07 09:06:08 +0000599 const TargetInstrDesc &TID = MI.getDesc();
600
601 // Emit the 'add' instruction.
602 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
603
604 // Set the conditional execution predicate
605 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
606
607 // Encode S bit if MI modifies CPSR.
608 Binary |= getAddrModeSBit(MI, TID);
609
610 // Encode Rd.
611 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
612
613 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000614 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000615
616 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000617 Binary |= 1 << ARMII::I_BitShift;
618 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
619
620 emitWordLE(Binary);
621}
622
Chris Lattner33fabd72010-02-02 21:48:51 +0000623void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000624 unsigned Opcode = MI.getDesc().Opcode;
625
626 // Part of binary is determined by TableGn.
627 unsigned Binary = getBinaryCodeForInstr(MI);
628
629 // Set the conditional execution predicate
630 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
631
632 // Encode S bit if MI modifies CPSR.
633 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
634 Binary |= 1 << ARMII::S_BitShift;
635
636 // Encode register def if there is one.
637 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
638
639 // Encode the shift operation.
640 switch (Opcode) {
641 default: break;
642 case ARM::MOVrx:
643 // rrx
644 Binary |= 0x6 << 4;
645 break;
646 case ARM::MOVsrl_flag:
647 // lsr #1
648 Binary |= (0x2 << 4) | (1 << 7);
649 break;
650 case ARM::MOVsra_flag:
651 // asr #1
652 Binary |= (0x4 << 4) | (1 << 7);
653 break;
654 }
655
656 // Encode register Rm.
657 Binary |= getMachineOpValue(MI, 1);
658
659 emitWordLE(Binary);
660}
661
Chris Lattner33fabd72010-02-02 21:48:51 +0000662void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000663 DEBUG(errs() << " ** LPC" << LabelID << " @ "
664 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000665 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
666}
667
Chris Lattner33fabd72010-02-02 21:48:51 +0000668void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000669 unsigned Opcode = MI.getDesc().Opcode;
670 switch (Opcode) {
671 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000672 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000673 case ARM::BX:
674 case ARM::BMOVPCRX:
675 case ARM::BXr9:
676 case ARM::BMOVPCRXr9: {
677 // First emit mov lr, pc
678 unsigned Binary = 0x01a0e00f;
679 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
680 emitWordLE(Binary);
681
682 // and then emit the branch.
683 emitMiscBranchInstruction(MI);
684 break;
685 }
Chris Lattner518bb532010-02-09 19:54:29 +0000686 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000687 // We allow inline assembler nodes with empty bodies - they can
688 // implicitly define registers, which is ok for JIT.
689 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000690 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000691 }
Evan Chengffa6d962008-11-13 23:36:57 +0000692 break;
693 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000694 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000695 case TargetOpcode::EH_LABEL:
696 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
697 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000698 case TargetOpcode::IMPLICIT_DEF:
699 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000700 // Do nothing.
701 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000702 case ARM::CONSTPOOL_ENTRY:
703 emitConstPoolInstruction(MI);
704 break;
705 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000706 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000707 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000708 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000709 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000710 break;
711 }
712 case ARM::PICLDR:
713 case ARM::PICLDRB:
714 case ARM::PICSTR:
715 case ARM::PICSTRB: {
716 // Remember of the address of the PC label for relocation later.
717 addPCLabel(MI.getOperand(2).getImm());
718 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000719 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000720 break;
721 }
722 case ARM::PICLDRH:
723 case ARM::PICLDRSH:
724 case ARM::PICLDRSB:
725 case ARM::PICSTRH: {
726 // Remember of the address of the PC label for relocation later.
727 addPCLabel(MI.getOperand(2).getImm());
728 // These are just load / store instructions that implicitly read pc.
729 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000730 break;
731 }
Zonr Changf86399b2010-05-25 08:42:45 +0000732
733 case ARM::MOVi32imm:
734 emitMOVi32immInstruction(MI);
735 break;
736
Evan Cheng90922132008-11-06 02:25:39 +0000737 case ARM::MOVi2pieces:
738 // Two instructions to materialize a constant.
739 emitMOVi2piecesInstruction(MI);
740 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000741 case ARM::LEApcrelJT:
742 // Materialize jumptable address.
743 emitLEApcrelJTInstruction(MI);
744 break;
Evan Chenga9562552008-11-14 20:09:11 +0000745 case ARM::MOVrx:
746 case ARM::MOVsrl_flag:
747 case ARM::MOVsra_flag:
748 emitPseudoMoveInstruction(MI);
749 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000750 }
751}
752
Bob Wilson87949d42010-03-17 21:16:45 +0000753unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000754 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000755 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000756 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000757 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000758
759 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
760 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
761 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
762
763 // Encode the shift opcode.
764 unsigned SBits = 0;
765 unsigned Rs = MO1.getReg();
766 if (Rs) {
767 // Set shift operand (bit[7:4]).
768 // LSL - 0001
769 // LSR - 0011
770 // ASR - 0101
771 // ROR - 0111
772 // RRX - 0110 and bit[11:8] clear.
773 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000774 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000775 case ARM_AM::lsl: SBits = 0x1; break;
776 case ARM_AM::lsr: SBits = 0x3; break;
777 case ARM_AM::asr: SBits = 0x5; break;
778 case ARM_AM::ror: SBits = 0x7; break;
779 case ARM_AM::rrx: SBits = 0x6; break;
780 }
781 } else {
782 // Set shift operand (bit[6:4]).
783 // LSL - 000
784 // LSR - 010
785 // ASR - 100
786 // ROR - 110
787 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000788 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000789 case ARM_AM::lsl: SBits = 0x0; break;
790 case ARM_AM::lsr: SBits = 0x2; break;
791 case ARM_AM::asr: SBits = 0x4; break;
792 case ARM_AM::ror: SBits = 0x6; break;
793 }
794 }
795 Binary |= SBits << 4;
796 if (SOpc == ARM_AM::rrx)
797 return Binary;
798
799 // Encode the shift operation Rs or shift_imm (except rrx).
800 if (Rs) {
801 // Encode Rs bit[11:8].
802 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000803 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000804 }
805
806 // Encode shift_imm bit[11:7].
807 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
808}
809
Chris Lattner33fabd72010-02-02 21:48:51 +0000810unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000811 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
812 assert(SoImmVal != -1 && "Not a valid so_imm value!");
813
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000814 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000815 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000816 << ARMII::SoRotImmShift;
817
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000818 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000819 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000820 return Binary;
821}
822
Chris Lattner33fabd72010-02-02 21:48:51 +0000823unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000824 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000825 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000826 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000827 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000828 return 1 << ARMII::S_BitShift;
829 }
830 return 0;
831}
832
Bob Wilson87949d42010-03-17 21:16:45 +0000833void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000834 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000835 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000836 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000837
838 // Part of binary is determined by TableGn.
839 unsigned Binary = getBinaryCodeForInstr(MI);
840
Jim Grosbach33412622008-10-07 19:05:35 +0000841 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000842 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000843
Evan Cheng49a9f292008-09-12 22:45:55 +0000844 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000845 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000846
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000847 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000848 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000849 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000850 if (NumDefs)
851 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
852 else if (ImplicitRd)
853 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000854 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000855
Zonr Changf86399b2010-05-25 08:42:45 +0000856 if (TID.Opcode == ARM::MOVi16) {
857 // Get immediate from MI.
858 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
859 ARM::reloc_arm_movw);
860 // Encode imm which is the same as in emitMOVi32immInstruction().
861 Binary |= Lo16 & 0xFFF;
862 Binary |= ((Lo16 >> 12) & 0xF) << 16;
863 emitWordLE(Binary);
864 return;
865 } else if(TID.Opcode == ARM::MOVTi16) {
866 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
867 ARM::reloc_arm_movt) >> 16);
868 Binary |= Hi16 & 0xFFF;
869 Binary |= ((Hi16 >> 12) & 0xF) << 16;
870 emitWordLE(Binary);
871 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000872 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000873 uint32_t v = ~MI.getOperand(2).getImm();
874 int32_t lsb = CountTrailingZeros_32(v);
875 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000876 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000877 Binary |= (msb & 0x1F) << 16;
878 Binary |= (lsb & 0x1F) << 7;
879 emitWordLE(Binary);
880 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000881 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
882 // Encode Rn in Instr{0-3}
883 Binary |= getMachineOpValue(MI, OpIdx++);
884
885 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
886 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
887
888 // Instr{20-16} = widthm1, Instr{11-7} = lsb
889 Binary |= (widthm1 & 0x1F) << 16;
890 Binary |= (lsb & 0x1F) << 7;
891 emitWordLE(Binary);
892 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000893 }
894
Evan Chengd87293c2008-11-06 08:47:38 +0000895 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
896 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
897 ++OpIdx;
898
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000899 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000900 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
901 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000902 if (ImplicitRn)
903 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000904 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000905 else {
906 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
907 ++OpIdx;
908 }
Evan Cheng7602e112008-09-02 06:52:38 +0000909 }
910
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000911 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000912 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000913 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000914 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000915 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000916 return;
917 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000918
Evan Chengedda31c2008-11-05 18:35:52 +0000919 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000920 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000921 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000922 return;
923 }
Evan Cheng7602e112008-09-02 06:52:38 +0000924
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000925 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000926 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000927
Evan Cheng83b5cf02008-11-05 23:22:34 +0000928 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000929}
930
Bob Wilson87949d42010-03-17 21:16:45 +0000931void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000932 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000933 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000934 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000935 unsigned Form = TID.TSFlags & ARMII::FormMask;
936 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000937
Evan Chengedda31c2008-11-05 18:35:52 +0000938 // Part of binary is determined by TableGn.
939 unsigned Binary = getBinaryCodeForInstr(MI);
940
Jim Grosbach33412622008-10-07 19:05:35 +0000941 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000942 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000943
Evan Cheng4df60f52008-11-07 09:06:08 +0000944 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000945
946 // Operand 0 of a pre- and post-indexed store is the address base
947 // writeback. Skip it.
948 bool Skipped = false;
949 if (IsPrePost && Form == ARMII::StFrm) {
950 ++OpIdx;
951 Skipped = true;
952 }
953
954 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000955 if (ImplicitRd)
956 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000957 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000958 else
959 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000960
961 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000962 if (ImplicitRn)
963 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000964 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000965 else
966 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000967
Evan Cheng05c356e2008-11-08 01:44:13 +0000968 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000969 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000970 ++OpIdx;
971
Evan Cheng83b5cf02008-11-05 23:22:34 +0000972 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000973 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000974 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000975
Evan Chenge7de7e32008-09-13 01:44:01 +0000976 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000977 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000978 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000979 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000980 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000981 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000982 Binary |= ARM_AM::getAM2Offset(AM2Opc);
983 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000984 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000985 }
986
987 // Set bit I(25), because this is not in immediate enconding.
988 Binary |= 1 << ARMII::I_BitShift;
989 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
990 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000991 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +0000992
Evan Cheng70632912008-11-12 07:34:37 +0000993 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000994 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000995 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000996 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
997 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000998 }
999
Evan Cheng83b5cf02008-11-05 23:22:34 +00001000 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001001}
1002
Chris Lattner33fabd72010-02-02 21:48:51 +00001003void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001004 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001005 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001006 unsigned Form = TID.TSFlags & ARMII::FormMask;
1007 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001008
Evan Chengedda31c2008-11-05 18:35:52 +00001009 // Part of binary is determined by TableGn.
1010 unsigned Binary = getBinaryCodeForInstr(MI);
1011
Jim Grosbach33412622008-10-07 19:05:35 +00001012 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001013 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001014
Evan Cheng148cad82008-11-13 07:34:59 +00001015 unsigned OpIdx = 0;
1016
1017 // Operand 0 of a pre- and post-indexed store is the address base
1018 // writeback. Skip it.
1019 bool Skipped = false;
1020 if (IsPrePost && Form == ARMII::StMiscFrm) {
1021 ++OpIdx;
1022 Skipped = true;
1023 }
1024
Evan Cheng7602e112008-09-02 06:52:38 +00001025 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001026 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001027
Evan Cheng358dec52009-06-15 08:28:29 +00001028 // Skip LDRD and STRD's second operand.
1029 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1030 ++OpIdx;
1031
Evan Cheng7602e112008-09-02 06:52:38 +00001032 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001033 if (ImplicitRn)
1034 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001035 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001036 else
1037 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001038
Evan Cheng05c356e2008-11-08 01:44:13 +00001039 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001040 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001041 ++OpIdx;
1042
Evan Cheng83b5cf02008-11-05 23:22:34 +00001043 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001044 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001045 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001046
Evan Chenge7de7e32008-09-13 01:44:01 +00001047 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001048 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001049 ARMII::U_BitShift);
1050
1051 // If this instr is in register offset/index encoding, set bit[3:0]
1052 // to the corresponding Rm register.
1053 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001054 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001055 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001056 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001057 }
1058
Evan Chengd87293c2008-11-06 08:47:38 +00001059 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001060 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001061 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001062 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001063 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1064 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001065 }
1066
Evan Cheng83b5cf02008-11-05 23:22:34 +00001067 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001068}
1069
Evan Chengcd8e66a2008-11-11 21:48:44 +00001070static unsigned getAddrModeUPBits(unsigned Mode) {
1071 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001072
1073 // Set addressing mode by modifying bits U(23) and P(24)
1074 // IA - Increment after - bit U = 1 and bit P = 0
1075 // IB - Increment before - bit U = 1 and bit P = 1
1076 // DA - Decrement after - bit U = 0 and bit P = 0
1077 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001078 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001079 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001080 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001081 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1082 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1083 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001084 }
1085
Evan Chengcd8e66a2008-11-11 21:48:44 +00001086 return Binary;
1087}
1088
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001089void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1090 const TargetInstrDesc &TID = MI.getDesc();
1091 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1092
Evan Chengcd8e66a2008-11-11 21:48:44 +00001093 // Part of binary is determined by TableGn.
1094 unsigned Binary = getBinaryCodeForInstr(MI);
1095
1096 // Set the conditional execution predicate
1097 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1098
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001099 // Skip operand 0 of an instruction with base register update.
1100 unsigned OpIdx = 0;
1101 if (IsUpdating)
1102 ++OpIdx;
1103
Evan Chengcd8e66a2008-11-11 21:48:44 +00001104 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001105 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001106
1107 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001108 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001109 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1110
Evan Cheng7602e112008-09-02 06:52:38 +00001111 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001112 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001113 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001114
1115 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001116 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001117 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001118 if (!MO.isReg() || MO.isImplicit())
1119 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001120 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001121 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1122 RegNum < 16);
1123 Binary |= 0x1 << RegNum;
1124 }
1125
Evan Cheng83b5cf02008-11-05 23:22:34 +00001126 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001127}
1128
Chris Lattner33fabd72010-02-02 21:48:51 +00001129void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001130 const TargetInstrDesc &TID = MI.getDesc();
1131
1132 // Part of binary is determined by TableGn.
1133 unsigned Binary = getBinaryCodeForInstr(MI);
1134
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001135 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001136 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001137
1138 // Encode S bit if MI modifies CPSR.
1139 Binary |= getAddrModeSBit(MI, TID);
1140
1141 // 32x32->64bit operations have two destination registers. The number
1142 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001143 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001144 if (TID.getNumDefs() == 2)
1145 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1146
1147 // Encode Rd
1148 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1149
1150 // Encode Rm
1151 Binary |= getMachineOpValue(MI, OpIdx++);
1152
1153 // Encode Rs
1154 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1155
Evan Chengfbc9d412008-11-06 01:21:28 +00001156 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1157 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001158 if (TID.getNumOperands() > OpIdx &&
1159 !TID.OpInfo[OpIdx].isPredicate() &&
1160 !TID.OpInfo[OpIdx].isOptionalDef())
1161 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1162
1163 emitWordLE(Binary);
1164}
1165
Chris Lattner33fabd72010-02-02 21:48:51 +00001166void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001167 const TargetInstrDesc &TID = MI.getDesc();
1168
1169 // Part of binary is determined by TableGn.
1170 unsigned Binary = getBinaryCodeForInstr(MI);
1171
1172 // Set the conditional execution predicate
1173 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1174
1175 unsigned OpIdx = 0;
1176
1177 // Encode Rd
1178 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1179
1180 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1181 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1182 if (MO2.isReg()) {
1183 // Two register operand form.
1184 // Encode Rn.
1185 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1186
1187 // Encode Rm.
1188 Binary |= getMachineOpValue(MI, MO2);
1189 ++OpIdx;
1190 } else {
1191 Binary |= getMachineOpValue(MI, MO1);
1192 }
1193
1194 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1195 if (MI.getOperand(OpIdx).isImm() &&
1196 !TID.OpInfo[OpIdx].isPredicate() &&
1197 !TID.OpInfo[OpIdx].isOptionalDef())
1198 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001199
Evan Cheng83b5cf02008-11-05 23:22:34 +00001200 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001201}
1202
Chris Lattner33fabd72010-02-02 21:48:51 +00001203void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001204 const TargetInstrDesc &TID = MI.getDesc();
1205
1206 // Part of binary is determined by TableGn.
1207 unsigned Binary = getBinaryCodeForInstr(MI);
1208
1209 // Set the conditional execution predicate
1210 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1211
1212 unsigned OpIdx = 0;
1213
1214 // Encode Rd
1215 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1216
1217 const MachineOperand &MO = MI.getOperand(OpIdx++);
1218 if (OpIdx == TID.getNumOperands() ||
1219 TID.OpInfo[OpIdx].isPredicate() ||
1220 TID.OpInfo[OpIdx].isOptionalDef()) {
1221 // Encode Rm and it's done.
1222 Binary |= getMachineOpValue(MI, MO);
1223 emitWordLE(Binary);
1224 return;
1225 }
1226
1227 // Encode Rn.
1228 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1229
1230 // Encode Rm.
1231 Binary |= getMachineOpValue(MI, OpIdx++);
1232
1233 // Encode shift_imm.
1234 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001235 if (TID.Opcode == ARM::PKHTB) {
1236 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1237 if (ShiftAmt == 32)
1238 ShiftAmt = 0;
1239 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001240 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1241 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001242
Evan Cheng8b59db32008-11-07 01:41:35 +00001243 emitWordLE(Binary);
1244}
1245
Bob Wilson9a1c1892010-08-11 00:01:18 +00001246void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1247 const TargetInstrDesc &TID = MI.getDesc();
1248
1249 // Part of binary is determined by TableGen.
1250 unsigned Binary = getBinaryCodeForInstr(MI);
1251
1252 // Set the conditional execution predicate
1253 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1254
1255 // Encode Rd
1256 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1257
1258 // Encode saturate bit position.
1259 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001260 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001261 Pos -= 1;
1262 assert((Pos < 16 || (Pos < 32 &&
1263 TID.Opcode != ARM::SSAT16 &&
1264 TID.Opcode != ARM::USAT16)) &&
1265 "saturate bit position out of range");
1266 Binary |= Pos << 16;
1267
1268 // Encode Rm
1269 Binary |= getMachineOpValue(MI, 2);
1270
1271 // Encode shift_imm.
1272 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001273 unsigned ShiftOp = MI.getOperand(3).getImm();
1274 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1275 if (Opc == ARM_AM::asr)
1276 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001277 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001278 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001279 ShiftAmt = 0;
1280 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1281 Binary |= ShiftAmt << ARMII::ShiftShift;
1282 }
1283
1284 emitWordLE(Binary);
1285}
1286
Chris Lattner33fabd72010-02-02 21:48:51 +00001287void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001288 const TargetInstrDesc &TID = MI.getDesc();
1289
Torok Edwindac237e2009-07-08 20:53:28 +00001290 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001291 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001292 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001293
Evan Cheng7602e112008-09-02 06:52:38 +00001294 // Part of binary is determined by TableGn.
1295 unsigned Binary = getBinaryCodeForInstr(MI);
1296
Evan Chengedda31c2008-11-05 18:35:52 +00001297 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001298 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001299
1300 // Set signed_immed_24 field
1301 Binary |= getMachineOpValue(MI, 0);
1302
Evan Cheng83b5cf02008-11-05 23:22:34 +00001303 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001304}
1305
Chris Lattner33fabd72010-02-02 21:48:51 +00001306void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001307 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001308 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001309 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001310 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1311 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001312
1313 // Now emit the jump table entries.
1314 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1315 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1316 if (IsPIC)
1317 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001318 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001319 else
1320 // Absolute DestBB address.
1321 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1322 emitWordLE(0);
1323 }
1324}
1325
Chris Lattner33fabd72010-02-02 21:48:51 +00001326void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001327 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001328
Evan Cheng437c1732008-11-07 22:30:53 +00001329 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001330 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001331 // First emit a ldr pc, [] instruction.
1332 emitDataProcessingInstruction(MI, ARM::PC);
1333
1334 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001335 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001336 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001337 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1338 emitInlineJumpTable(JTIndex);
1339 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001340 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001341 // First emit a ldr pc, [] instruction.
1342 emitLoadStoreInstruction(MI, ARM::PC);
1343
1344 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001345 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001346 return;
1347 }
1348
Evan Chengedda31c2008-11-05 18:35:52 +00001349 // Part of binary is determined by TableGn.
1350 unsigned Binary = getBinaryCodeForInstr(MI);
1351
1352 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001353 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001354
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001355 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001356 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001357 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001358 else
Evan Chengedda31c2008-11-05 18:35:52 +00001359 // otherwise, set the return register
1360 Binary |= getMachineOpValue(MI, 0);
1361
Evan Cheng83b5cf02008-11-05 23:22:34 +00001362 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001363}
Evan Cheng7602e112008-09-02 06:52:38 +00001364
Evan Cheng80a11982008-11-12 06:41:41 +00001365static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001366 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001367 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001368 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001369 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001370 if (!isSPVFP)
1371 Binary |= RegD << ARMII::RegRdShift;
1372 else {
1373 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1374 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1375 }
Evan Cheng80a11982008-11-12 06:41:41 +00001376 return Binary;
1377}
Evan Cheng78be83d2008-11-11 19:40:26 +00001378
Evan Cheng80a11982008-11-12 06:41:41 +00001379static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001380 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001381 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001382 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001383 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001384 if (!isSPVFP)
1385 Binary |= RegN << ARMII::RegRnShift;
1386 else {
1387 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1388 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1389 }
Evan Cheng80a11982008-11-12 06:41:41 +00001390 return Binary;
1391}
Evan Chengd06d48d2008-11-12 02:19:38 +00001392
Evan Cheng80a11982008-11-12 06:41:41 +00001393static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1394 unsigned RegM = MI.getOperand(OpIdx).getReg();
1395 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001396 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001397 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001398 if (!isSPVFP)
1399 Binary |= RegM;
1400 else {
1401 Binary |= ((RegM & 0x1E) >> 1);
1402 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001403 }
Evan Cheng80a11982008-11-12 06:41:41 +00001404 return Binary;
1405}
1406
Chris Lattner33fabd72010-02-02 21:48:51 +00001407void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001408 const TargetInstrDesc &TID = MI.getDesc();
1409
1410 // Part of binary is determined by TableGn.
1411 unsigned Binary = getBinaryCodeForInstr(MI);
1412
1413 // Set the conditional execution predicate
1414 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1415
1416 unsigned OpIdx = 0;
1417 assert((Binary & ARMII::D_BitShift) == 0 &&
1418 (Binary & ARMII::N_BitShift) == 0 &&
1419 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1420
1421 // Encode Dd / Sd.
1422 Binary |= encodeVFPRd(MI, OpIdx++);
1423
1424 // If this is a two-address operand, skip it, e.g. FMACD.
1425 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1426 ++OpIdx;
1427
1428 // Encode Dn / Sn.
1429 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001430 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001431
1432 if (OpIdx == TID.getNumOperands() ||
1433 TID.OpInfo[OpIdx].isPredicate() ||
1434 TID.OpInfo[OpIdx].isOptionalDef()) {
1435 // FCMPEZD etc. has only one operand.
1436 emitWordLE(Binary);
1437 return;
1438 }
1439
1440 // Encode Dm / Sm.
1441 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001442
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001443 emitWordLE(Binary);
1444}
1445
Bob Wilson87949d42010-03-17 21:16:45 +00001446void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001447 const TargetInstrDesc &TID = MI.getDesc();
1448 unsigned Form = TID.TSFlags & ARMII::FormMask;
1449
1450 // Part of binary is determined by TableGn.
1451 unsigned Binary = getBinaryCodeForInstr(MI);
1452
1453 // Set the conditional execution predicate
1454 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1455
1456 switch (Form) {
1457 default: break;
1458 case ARMII::VFPConv1Frm:
1459 case ARMII::VFPConv2Frm:
1460 case ARMII::VFPConv3Frm:
1461 // Encode Dd / Sd.
1462 Binary |= encodeVFPRd(MI, 0);
1463 break;
1464 case ARMII::VFPConv4Frm:
1465 // Encode Dn / Sn.
1466 Binary |= encodeVFPRn(MI, 0);
1467 break;
1468 case ARMII::VFPConv5Frm:
1469 // Encode Dm / Sm.
1470 Binary |= encodeVFPRm(MI, 0);
1471 break;
1472 }
1473
1474 switch (Form) {
1475 default: break;
1476 case ARMII::VFPConv1Frm:
1477 // Encode Dm / Sm.
1478 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001479 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001480 case ARMII::VFPConv2Frm:
1481 case ARMII::VFPConv3Frm:
1482 // Encode Dn / Sn.
1483 Binary |= encodeVFPRn(MI, 1);
1484 break;
1485 case ARMII::VFPConv4Frm:
1486 case ARMII::VFPConv5Frm:
1487 // Encode Dd / Sd.
1488 Binary |= encodeVFPRd(MI, 1);
1489 break;
1490 }
1491
1492 if (Form == ARMII::VFPConv5Frm)
1493 // Encode Dn / Sn.
1494 Binary |= encodeVFPRn(MI, 2);
1495 else if (Form == ARMII::VFPConv3Frm)
1496 // Encode Dm / Sm.
1497 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001498
1499 emitWordLE(Binary);
1500}
1501
Chris Lattner33fabd72010-02-02 21:48:51 +00001502void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001503 // Part of binary is determined by TableGn.
1504 unsigned Binary = getBinaryCodeForInstr(MI);
1505
1506 // Set the conditional execution predicate
1507 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1508
1509 unsigned OpIdx = 0;
1510
1511 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001512 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001513
1514 // Encode address base.
1515 const MachineOperand &Base = MI.getOperand(OpIdx++);
1516 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1517
1518 // If there is a non-zero immediate offset, encode it.
1519 if (Base.isReg()) {
1520 const MachineOperand &Offset = MI.getOperand(OpIdx);
1521 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1522 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1523 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001524 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001525 emitWordLE(Binary);
1526 return;
1527 }
1528 }
1529
1530 // If immediate offset is omitted, default to +0.
1531 Binary |= 1 << ARMII::U_BitShift;
1532
1533 emitWordLE(Binary);
1534}
1535
Bob Wilson87949d42010-03-17 21:16:45 +00001536void
1537ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001538 const TargetInstrDesc &TID = MI.getDesc();
1539 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1540
Evan Chengcd8e66a2008-11-11 21:48:44 +00001541 // Part of binary is determined by TableGn.
1542 unsigned Binary = getBinaryCodeForInstr(MI);
1543
1544 // Set the conditional execution predicate
1545 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1546
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001547 // Skip operand 0 of an instruction with base register update.
1548 unsigned OpIdx = 0;
1549 if (IsUpdating)
1550 ++OpIdx;
1551
Evan Chengcd8e66a2008-11-11 21:48:44 +00001552 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001553 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001554
1555 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001556 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001557 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001558
1559 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001560 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001561 Binary |= 0x1 << ARMII::W_BitShift;
1562
1563 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001564 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001565
Bob Wilsond4bfd542010-08-27 23:18:17 +00001566 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001567 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001568 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001569 const MachineOperand &MO = MI.getOperand(i);
1570 if (!MO.isReg() || MO.isImplicit())
1571 break;
1572 ++NumRegs;
1573 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001574 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1575 // Otherwise, it will be 0, in the case of 32-bit registers.
1576 if(Binary & 0x100)
1577 Binary |= NumRegs * 2;
1578 else
1579 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001580
1581 emitWordLE(Binary);
1582}
1583
Chris Lattner33fabd72010-02-02 21:48:51 +00001584void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001585 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001586 // Part of binary is determined by TableGn.
1587 unsigned Binary = getBinaryCodeForInstr(MI);
1588
1589 // Set the conditional execution predicate
1590 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1591
Zonr Changf3c770a2010-05-25 10:23:52 +00001592 switch(Opcode) {
1593 default:
1594 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1595
1596 case ARM::FMSTAT:
1597 // No further encoding needed.
1598 break;
1599
1600 case ARM::VMRS:
1601 case ARM::VMSR: {
1602 const MachineOperand &MO0 = MI.getOperand(0);
1603 // Encode Rt.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001604 Binary |= getARMRegisterNumbering(MO0.getReg()) << ARMII::RegRdShift;
Zonr Changf3c770a2010-05-25 10:23:52 +00001605 break;
1606 }
1607
1608 case ARM::FCONSTD:
1609 case ARM::FCONSTS: {
1610 // Encode Dd / Sd.
1611 Binary |= encodeVFPRd(MI, 0);
1612
1613 // Encode imm., Table A7-18 VFP modified immediate constants
1614 const MachineOperand &MO1 = MI.getOperand(1);
1615 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1616 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1617 unsigned ModifiedImm;
1618
1619 if(Opcode == ARM::FCONSTS)
1620 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1621 (Imm & 0x03F80000) >> 19; // bcdefgh
1622 else // Opcode == ARM::FCONSTD
1623 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1624 (Imm & 0x007F0000) >> 16; // bcdefgh
1625
1626 // Insts{19-16} = abcd, Insts{3-0} = efgh
1627 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1628 Binary |= (ModifiedImm & 0xF);
1629 break;
1630 }
1631 }
1632
Evan Chengcd8e66a2008-11-11 21:48:44 +00001633 emitWordLE(Binary);
1634}
1635
Bob Wilson1a913ed2010-06-11 21:34:50 +00001636static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1637 unsigned RegD = MI.getOperand(OpIdx).getReg();
1638 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001639 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001640 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1641 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1642 return Binary;
1643}
1644
Bob Wilson5e7b6072010-06-25 22:40:46 +00001645static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1646 unsigned RegN = MI.getOperand(OpIdx).getReg();
1647 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001648 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001649 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1650 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1651 return Binary;
1652}
1653
Bob Wilson583a2a02010-06-25 21:17:19 +00001654static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1655 unsigned RegM = MI.getOperand(OpIdx).getReg();
1656 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001657 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001658 Binary |= (RegM & 0xf);
1659 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1660 return Binary;
1661}
1662
Bob Wilsond896a972010-06-28 21:12:19 +00001663/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1664/// data-processing instruction to the corresponding Thumb encoding.
1665static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1666 assert((Binary & 0xfe000000) == 0xf2000000 &&
1667 "not an ARM NEON data-processing instruction");
1668 unsigned UBit = (Binary >> 24) & 1;
1669 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1670}
1671
Bob Wilsond5a563d2010-06-29 17:34:07 +00001672void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001673 unsigned Binary = getBinaryCodeForInstr(MI);
1674
Bob Wilsond5a563d2010-06-29 17:34:07 +00001675 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1676 const TargetInstrDesc &TID = MI.getDesc();
1677 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1678 RegTOpIdx = 0;
1679 RegNOpIdx = 1;
1680 LnOpIdx = 2;
1681 } else { // ARMII::NSetLnFrm
1682 RegTOpIdx = 2;
1683 RegNOpIdx = 0;
1684 LnOpIdx = 3;
1685 }
1686
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001687 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001688 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001689
Bob Wilsond5a563d2010-06-29 17:34:07 +00001690 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001691 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001692 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001693 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001694
1695 unsigned LaneShift;
1696 if ((Binary & (1 << 22)) != 0)
1697 LaneShift = 0; // 8-bit elements
1698 else if ((Binary & (1 << 5)) != 0)
1699 LaneShift = 1; // 16-bit elements
1700 else
1701 LaneShift = 2; // 32-bit elements
1702
Bob Wilsond5a563d2010-06-29 17:34:07 +00001703 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001704 unsigned Opc1 = Lane >> 2;
1705 unsigned Opc2 = Lane & 3;
1706 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1707 Binary |= (Opc1 << 21);
1708 Binary |= (Opc2 << 5);
1709
1710 emitWordLE(Binary);
1711}
1712
Bob Wilson21773e72010-06-29 20:13:29 +00001713void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1714 unsigned Binary = getBinaryCodeForInstr(MI);
1715
1716 // Set the conditional execution predicate
1717 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1718
1719 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001720 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001721 Binary |= (RegT << ARMII::RegRdShift);
1722 Binary |= encodeNEONRn(MI, 0);
1723 emitWordLE(Binary);
1724}
1725
Bob Wilson583a2a02010-06-25 21:17:19 +00001726void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001727 unsigned Binary = getBinaryCodeForInstr(MI);
1728 // Destination register is encoded in Dd.
1729 Binary |= encodeNEONRd(MI, 0);
1730 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1731 unsigned Imm = MI.getOperand(1).getImm();
1732 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001733 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001734 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001735 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001736 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001737 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001738 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001739 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001740 emitWordLE(Binary);
1741}
1742
Bob Wilson583a2a02010-06-25 21:17:19 +00001743void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001744 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001745 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001746 // Destination register is encoded in Dd; source register in Dm.
1747 unsigned OpIdx = 0;
1748 Binary |= encodeNEONRd(MI, OpIdx++);
1749 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1750 ++OpIdx;
1751 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001752 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001753 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001754 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1755 emitWordLE(Binary);
1756}
1757
Bob Wilson5e7b6072010-06-25 22:40:46 +00001758void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1759 const TargetInstrDesc &TID = MI.getDesc();
1760 unsigned Binary = getBinaryCodeForInstr(MI);
1761 // Destination register is encoded in Dd; source registers in Dn and Dm.
1762 unsigned OpIdx = 0;
1763 Binary |= encodeNEONRd(MI, OpIdx++);
1764 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1765 ++OpIdx;
1766 Binary |= encodeNEONRn(MI, OpIdx++);
1767 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1768 ++OpIdx;
1769 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001770 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001771 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001772 // FIXME: This does not handle VMOVDneon or VMOVQ.
1773 emitWordLE(Binary);
1774}
1775
Evan Cheng7602e112008-09-02 06:52:38 +00001776#include "ARMGenCodeEmitter.inc"