blob: fe143af934a321ba789151c806cc3a517425cc81 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000130 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000132 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000133}
134
Owen Andersona838a252010-12-14 00:36:49 +0000135// ADR instruction labels.
136def t2adrlabel : Operand<i32> {
137 let EncoderMethod = "getT2AdrLabelOpValue";
138}
139
140
Johnny Chen0635fc52010-03-04 17:40:44 +0000141// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000142def t2addrmode_imm8 : Operand<i32>,
143 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
144 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000145 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000146 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000147 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000148}
149
Evan Cheng6d94f112009-07-03 00:06:39 +0000150def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000151 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
152 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000153 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000154 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000155 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000156}
157
Evan Cheng5c874172009-07-09 22:21:59 +0000158// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000159def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000160 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000161 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000162 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000163 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000164}
165
Johnny Chenae1757b2010-03-11 01:13:36 +0000166def t2am_imm8s4_offset : Operand<i32> {
167 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
168}
169
Evan Chengcba962d2009-07-09 20:40:44 +0000170// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000171def t2addrmode_so_reg : Operand<i32>,
172 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
173 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000174 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000175 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000176 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000177}
178
179
Anton Korobeynikov52237112009-06-17 18:13:58 +0000180//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000181// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000182//
183
Owen Andersona99e7782010-11-15 18:45:17 +0000184
185class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000186 string opc, string asm, list<dag> pattern>
187 : T2I<oops, iops, itin, opc, asm, pattern> {
188 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000189 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000190
Jim Grosbach86386922010-12-08 22:10:43 +0000191 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000192 let Inst{26} = imm{11};
193 let Inst{14-12} = imm{10-8};
194 let Inst{7-0} = imm{7-0};
195}
196
Owen Andersonbb6315d2010-11-15 19:58:36 +0000197
Owen Andersona99e7782010-11-15 18:45:17 +0000198class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
199 string opc, string asm, list<dag> pattern>
200 : T2sI<oops, iops, itin, opc, asm, pattern> {
201 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000202 bits<4> Rn;
203 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000204
Jim Grosbach86386922010-12-08 22:10:43 +0000205 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000206 let Inst{26} = imm{11};
207 let Inst{14-12} = imm{10-8};
208 let Inst{7-0} = imm{7-0};
209}
210
Owen Andersonbb6315d2010-11-15 19:58:36 +0000211class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rn;
215 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Jim Grosbach86386922010-12-08 22:10:43 +0000217 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000218 let Inst{26} = imm{11};
219 let Inst{14-12} = imm{10-8};
220 let Inst{7-0} = imm{7-0};
221}
222
223
Owen Andersona99e7782010-11-15 18:45:17 +0000224class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
226 : T2I<oops, iops, itin, opc, asm, pattern> {
227 bits<4> Rd;
228 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000229
Jim Grosbach86386922010-12-08 22:10:43 +0000230 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000231 let Inst{3-0} = ShiftedRm{3-0};
232 let Inst{5-4} = ShiftedRm{6-5};
233 let Inst{14-12} = ShiftedRm{11-9};
234 let Inst{7-6} = ShiftedRm{8-7};
235}
236
237class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000239 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000240 bits<4> Rd;
241 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Jim Grosbach86386922010-12-08 22:10:43 +0000243 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000244 let Inst{3-0} = ShiftedRm{3-0};
245 let Inst{5-4} = ShiftedRm{6-5};
246 let Inst{14-12} = ShiftedRm{11-9};
247 let Inst{7-6} = ShiftedRm{8-7};
248}
249
Owen Andersonbb6315d2010-11-15 19:58:36 +0000250class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
252 : T2I<oops, iops, itin, opc, asm, pattern> {
253 bits<4> Rn;
254 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Jim Grosbach86386922010-12-08 22:10:43 +0000256 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000257 let Inst{3-0} = ShiftedRm{3-0};
258 let Inst{5-4} = ShiftedRm{6-5};
259 let Inst{14-12} = ShiftedRm{11-9};
260 let Inst{7-6} = ShiftedRm{8-7};
261}
262
Owen Andersona99e7782010-11-15 18:45:17 +0000263class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
264 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000265 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000266 bits<4> Rd;
267 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000268
Jim Grosbach86386922010-12-08 22:10:43 +0000269 let Inst{11-8} = Rd;
270 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000271}
272
273class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
274 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000275 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000276 bits<4> Rd;
277 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000278
Jim Grosbach86386922010-12-08 22:10:43 +0000279 let Inst{11-8} = Rd;
280 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000281}
282
Owen Andersonbb6315d2010-11-15 19:58:36 +0000283class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000285 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000286 bits<4> Rn;
287 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Jim Grosbach86386922010-12-08 22:10:43 +0000289 let Inst{19-16} = Rn;
290 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000291}
292
Owen Andersona99e7782010-11-15 18:45:17 +0000293
294class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
295 string opc, string asm, list<dag> pattern>
296 : T2I<oops, iops, itin, opc, asm, pattern> {
297 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000298 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000299 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000300
Jim Grosbach86386922010-12-08 22:10:43 +0000301 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000302 let Inst{19-16} = Rn;
303 let Inst{26} = imm{11};
304 let Inst{14-12} = imm{10-8};
305 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000306}
307
Owen Anderson83da6cd2010-11-14 05:37:38 +0000308class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000309 string opc, string asm, list<dag> pattern>
310 : T2sI<oops, iops, itin, opc, asm, pattern> {
311 bits<4> Rd;
312 bits<4> Rn;
313 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000314
Jim Grosbach86386922010-12-08 22:10:43 +0000315 let Inst{11-8} = Rd;
316 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000317 let Inst{26} = imm{11};
318 let Inst{14-12} = imm{10-8};
319 let Inst{7-0} = imm{7-0};
320}
321
Owen Andersonbb6315d2010-11-15 19:58:36 +0000322class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
323 string opc, string asm, list<dag> pattern>
324 : T2I<oops, iops, itin, opc, asm, pattern> {
325 bits<4> Rd;
326 bits<4> Rm;
327 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{11-8} = Rd;
330 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331 let Inst{14-12} = imm{4-2};
332 let Inst{7-6} = imm{1-0};
333}
334
335class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
337 : T2sI<oops, iops, itin, opc, asm, pattern> {
338 bits<4> Rd;
339 bits<4> Rm;
340 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{11-8} = Rd;
343 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000344 let Inst{14-12} = imm{4-2};
345 let Inst{7-6} = imm{1-0};
346}
347
Owen Anderson5de6d842010-11-12 21:12:40 +0000348class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
349 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000350 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000351 bits<4> Rd;
352 bits<4> Rn;
353 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000354
Jim Grosbach86386922010-12-08 22:10:43 +0000355 let Inst{11-8} = Rd;
356 let Inst{19-16} = Rn;
357 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000358}
359
360class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
361 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000362 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000363 bits<4> Rd;
364 bits<4> Rn;
365 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000366
Jim Grosbach86386922010-12-08 22:10:43 +0000367 let Inst{11-8} = Rd;
368 let Inst{19-16} = Rn;
369 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000370}
371
372class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000374 : T2I<oops, iops, itin, opc, asm, pattern> {
375 bits<4> Rd;
376 bits<4> Rn;
377 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000378
Jim Grosbach86386922010-12-08 22:10:43 +0000379 let Inst{11-8} = Rd;
380 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000381 let Inst{3-0} = ShiftedRm{3-0};
382 let Inst{5-4} = ShiftedRm{6-5};
383 let Inst{14-12} = ShiftedRm{11-9};
384 let Inst{7-6} = ShiftedRm{8-7};
385}
386
387class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
388 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000389 : T2sI<oops, iops, itin, opc, asm, pattern> {
390 bits<4> Rd;
391 bits<4> Rn;
392 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000393
Jim Grosbach86386922010-12-08 22:10:43 +0000394 let Inst{11-8} = Rd;
395 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000396 let Inst{3-0} = ShiftedRm{3-0};
397 let Inst{5-4} = ShiftedRm{6-5};
398 let Inst{14-12} = ShiftedRm{11-9};
399 let Inst{7-6} = ShiftedRm{8-7};
400}
401
Owen Anderson35141a92010-11-18 01:08:42 +0000402class T2FourReg<dag oops, dag iops, InstrItinClass itin,
403 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000404 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000405 bits<4> Rd;
406 bits<4> Rn;
407 bits<4> Rm;
408 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000409
Jim Grosbach86386922010-12-08 22:10:43 +0000410 let Inst{19-16} = Rn;
411 let Inst{15-12} = Ra;
412 let Inst{11-8} = Rd;
413 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000414}
415
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000416class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
417 dag oops, dag iops, InstrItinClass itin,
418 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000419 : T2I<oops, iops, itin, opc, asm, pattern> {
420 bits<4> RdLo;
421 bits<4> RdHi;
422 bits<4> Rn;
423 bits<4> Rm;
424
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000425 let Inst{31-23} = 0b111110111;
426 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000427 let Inst{19-16} = Rn;
428 let Inst{15-12} = RdLo;
429 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000430 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000431 let Inst{3-0} = Rm;
432}
433
Owen Anderson35141a92010-11-18 01:08:42 +0000434
Evan Chenga67efd12009-06-23 19:39:13 +0000435/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000436/// unary operation that produces a value. These are predicable and can be
437/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000438multiclass T2I_un_irs<bits<4> opcod, string opc,
439 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
440 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000441 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000442 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
443 opc, "\t$Rd, $imm",
444 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000445 let isAsCheapAsAMove = Cheap;
446 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11110;
448 let Inst{25} = 0;
449 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000450 let Inst{19-16} = 0b1111; // Rn
451 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000452 }
453 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000454 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
455 opc, ".w\t$Rd, $Rm",
456 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{31-27} = 0b11101;
458 let Inst{26-25} = 0b01;
459 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000460 let Inst{19-16} = 0b1111; // Rn
461 let Inst{14-12} = 0b000; // imm3
462 let Inst{7-6} = 0b00; // imm2
463 let Inst{5-4} = 0b00; // type
464 }
Evan Chenga67efd12009-06-23 19:39:13 +0000465 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000466 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
467 opc, ".w\t$Rd, $ShiftedRm",
468 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000469 let Inst{31-27} = 0b11101;
470 let Inst{26-25} = 0b01;
471 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{19-16} = 0b1111; // Rn
473 }
Evan Chenga67efd12009-06-23 19:39:13 +0000474}
475
476/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000477/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000478/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000479multiclass T2I_bin_irs<bits<4> opcod, string opc,
480 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
481 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000482 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000483 def ri : T2sTwoRegImm<
484 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
485 opc, "\t$Rd, $Rn, $imm",
486 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000487 let Inst{31-27} = 0b11110;
488 let Inst{25} = 0;
489 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000490 let Inst{15} = 0;
491 }
Evan Chenga67efd12009-06-23 19:39:13 +0000492 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000493 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
494 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
495 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000496 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000497 let Inst{31-27} = 0b11101;
498 let Inst{26-25} = 0b01;
499 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000500 let Inst{14-12} = 0b000; // imm3
501 let Inst{7-6} = 0b00; // imm2
502 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000503 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000504 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000505 def rs : T2sTwoRegShiftedReg<
506 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
507 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
508 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000509 let Inst{31-27} = 0b11101;
510 let Inst{26-25} = 0b01;
511 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000512 }
513}
514
David Goodwin1f096272009-07-27 23:34:12 +0000515/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
516// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000517multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
518 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
519 PatFrag opnode, bit Commutable = 0> :
520 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000521
Evan Cheng1e249e32009-06-25 20:59:23 +0000522/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000523/// reversed. The 'rr' form is only defined for the disassembler; for codegen
524/// it is equivalent to the T2I_bin_irs counterpart.
525multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000526 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000527 def ri : T2sTwoRegImm<
528 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
529 opc, ".w\t$Rd, $Rn, $imm",
530 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000531 let Inst{31-27} = 0b11110;
532 let Inst{25} = 0;
533 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000534 let Inst{15} = 0;
535 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000536 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000537 def rr : T2sThreeReg<
538 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
539 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000540 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000541 let Inst{31-27} = 0b11101;
542 let Inst{26-25} = 0b01;
543 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000544 let Inst{14-12} = 0b000; // imm3
545 let Inst{7-6} = 0b00; // imm2
546 let Inst{5-4} = 0b00; // type
547 }
Evan Chengf49810c2009-06-23 17:48:47 +0000548 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000549 def rs : T2sTwoRegShiftedReg<
550 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
551 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
552 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000553 let Inst{31-27} = 0b11101;
554 let Inst{26-25} = 0b01;
555 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000556 }
Evan Chengf49810c2009-06-23 17:48:47 +0000557}
558
Evan Chenga67efd12009-06-23 19:39:13 +0000559/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000560/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000561let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000562multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
563 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
564 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000565 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000566 def ri : T2TwoRegImm<
567 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
568 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
569 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000570 let Inst{31-27} = 0b11110;
571 let Inst{25} = 0;
572 let Inst{24-21} = opcod;
573 let Inst{20} = 1; // The S bit.
574 let Inst{15} = 0;
575 }
Evan Chenga67efd12009-06-23 19:39:13 +0000576 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000577 def rr : T2ThreeReg<
578 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
579 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
580 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000581 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000582 let Inst{31-27} = 0b11101;
583 let Inst{26-25} = 0b01;
584 let Inst{24-21} = opcod;
585 let Inst{20} = 1; // The S bit.
586 let Inst{14-12} = 0b000; // imm3
587 let Inst{7-6} = 0b00; // imm2
588 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000589 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000590 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000591 def rs : T2TwoRegShiftedReg<
592 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
593 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
594 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000595 let Inst{31-27} = 0b11101;
596 let Inst{26-25} = 0b01;
597 let Inst{24-21} = opcod;
598 let Inst{20} = 1; // The S bit.
599 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000600}
601}
602
Evan Chenga67efd12009-06-23 19:39:13 +0000603/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
604/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000605multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
606 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000607 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000608 // The register-immediate version is re-materializable. This is useful
609 // in particular for taking the address of a local.
610 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000611 def ri : T2sTwoRegImm<
612 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
613 opc, ".w\t$Rd, $Rn, $imm",
614 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000615 let Inst{31-27} = 0b11110;
616 let Inst{25} = 0;
617 let Inst{24} = 1;
618 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000619 let Inst{15} = 0;
620 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000621 }
Evan Chengf49810c2009-06-23 17:48:47 +0000622 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000623 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000624 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
625 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
626 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000627 bits<4> Rd;
628 bits<4> Rn;
629 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000630 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000631 let Inst{26} = imm{11};
632 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{23-21} = op23_21;
634 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000635 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000636 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000637 let Inst{14-12} = imm{10-8};
638 let Inst{11-8} = Rd;
639 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000640 }
Evan Chenga67efd12009-06-23 19:39:13 +0000641 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000642 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
643 opc, ".w\t$Rd, $Rn, $Rm",
644 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000645 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000646 let Inst{31-27} = 0b11101;
647 let Inst{26-25} = 0b01;
648 let Inst{24} = 1;
649 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000650 let Inst{14-12} = 0b000; // imm3
651 let Inst{7-6} = 0b00; // imm2
652 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000653 }
Evan Chengf49810c2009-06-23 17:48:47 +0000654 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000655 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000656 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000657 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
658 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000659 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000660 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000661 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000662 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000663 }
Evan Chengf49810c2009-06-23 17:48:47 +0000664}
665
Jim Grosbach6935efc2009-11-24 00:20:27 +0000666/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000667/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000668/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000669let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000670multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
671 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000672 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000673 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000674 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
675 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000676 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{31-27} = 0b11110;
678 let Inst{25} = 0;
679 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000680 let Inst{15} = 0;
681 }
Evan Chenga67efd12009-06-23 19:39:13 +0000682 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000683 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000684 opc, ".w\t$Rd, $Rn, $Rm",
685 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000686 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000687 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000688 let Inst{31-27} = 0b11101;
689 let Inst{26-25} = 0b01;
690 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000691 let Inst{14-12} = 0b000; // imm3
692 let Inst{7-6} = 0b00; // imm2
693 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000694 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000695 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000696 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000697 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000698 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
699 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000700 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000701 let Inst{31-27} = 0b11101;
702 let Inst{26-25} = 0b01;
703 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000704 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000705}
706
707// Carry setting variants
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000708let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000709multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
710 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000711 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000712 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000713 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
714 opc, "\t$Rd, $Rn, $imm",
715 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000716 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000717 let Inst{31-27} = 0b11110;
718 let Inst{25} = 0;
719 let Inst{24-21} = opcod;
720 let Inst{20} = 1; // The S bit.
721 let Inst{15} = 0;
722 }
Evan Cheng62674222009-06-25 23:34:10 +0000723 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000724 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000725 opc, ".w\t$Rd, $Rn, $Rm",
726 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000727 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000728 let isCommutable = Commutable;
729 let Inst{31-27} = 0b11101;
730 let Inst{26-25} = 0b01;
731 let Inst{24-21} = opcod;
732 let Inst{20} = 1; // The S bit.
733 let Inst{14-12} = 0b000; // imm3
734 let Inst{7-6} = 0b00; // imm2
735 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000736 }
Evan Cheng62674222009-06-25 23:34:10 +0000737 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000738 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000739 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
740 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
741 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000742 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000743 let Inst{31-27} = 0b11101;
744 let Inst{26-25} = 0b01;
745 let Inst{24-21} = opcod;
746 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000747 }
Evan Chengf49810c2009-06-23 17:48:47 +0000748}
749}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000750}
Evan Chengf49810c2009-06-23 17:48:47 +0000751
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000752/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
753/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000754let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000755multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000756 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000757 def ri : T2TwoRegImm<
758 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
759 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
760 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000761 let Inst{31-27} = 0b11110;
762 let Inst{25} = 0;
763 let Inst{24-21} = opcod;
764 let Inst{20} = 1; // The S bit.
765 let Inst{15} = 0;
766 }
Evan Chengf49810c2009-06-23 17:48:47 +0000767 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000768 def rs : T2TwoRegShiftedReg<
769 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
770 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
771 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000772 let Inst{31-27} = 0b11101;
773 let Inst{26-25} = 0b01;
774 let Inst{24-21} = opcod;
775 let Inst{20} = 1; // The S bit.
776 }
Evan Chengf49810c2009-06-23 17:48:47 +0000777}
778}
779
Evan Chenga67efd12009-06-23 19:39:13 +0000780/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
781// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000782multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000783 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000784 def ri : T2sTwoRegShiftImm<
785 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
786 opc, ".w\t$Rd, $Rm, $imm",
787 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000788 let Inst{31-27} = 0b11101;
789 let Inst{26-21} = 0b010010;
790 let Inst{19-16} = 0b1111; // Rn
791 let Inst{5-4} = opcod;
792 }
Evan Chenga67efd12009-06-23 19:39:13 +0000793 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000794 def rr : T2sThreeReg<
795 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
796 opc, ".w\t$Rd, $Rn, $Rm",
797 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000798 let Inst{31-27} = 0b11111;
799 let Inst{26-23} = 0b0100;
800 let Inst{22-21} = opcod;
801 let Inst{15-12} = 0b1111;
802 let Inst{7-4} = 0b0000;
803 }
Evan Chenga67efd12009-06-23 19:39:13 +0000804}
Evan Chengf49810c2009-06-23 17:48:47 +0000805
Johnny Chend68e1192009-12-15 17:24:14 +0000806/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000807/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000808/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000809let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000810multiclass T2I_cmp_irs<bits<4> opcod, string opc,
811 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
812 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000813 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000814 def ri : T2OneRegCmpImm<
815 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
816 opc, ".w\t$Rn, $imm",
817 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000818 let Inst{31-27} = 0b11110;
819 let Inst{25} = 0;
820 let Inst{24-21} = opcod;
821 let Inst{20} = 1; // The S bit.
822 let Inst{15} = 0;
823 let Inst{11-8} = 0b1111; // Rd
824 }
Evan Chenga67efd12009-06-23 19:39:13 +0000825 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000826 def rr : T2TwoRegCmp<
827 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000828 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000829 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000830 let Inst{31-27} = 0b11101;
831 let Inst{26-25} = 0b01;
832 let Inst{24-21} = opcod;
833 let Inst{20} = 1; // The S bit.
834 let Inst{14-12} = 0b000; // imm3
835 let Inst{11-8} = 0b1111; // Rd
836 let Inst{7-6} = 0b00; // imm2
837 let Inst{5-4} = 0b00; // type
838 }
Evan Chengf49810c2009-06-23 17:48:47 +0000839 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000840 def rs : T2OneRegCmpShiftedReg<
841 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
842 opc, ".w\t$Rn, $ShiftedRm",
843 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000844 let Inst{31-27} = 0b11101;
845 let Inst{26-25} = 0b01;
846 let Inst{24-21} = opcod;
847 let Inst{20} = 1; // The S bit.
848 let Inst{11-8} = 0b1111; // Rd
849 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000850}
851}
852
Evan Chengf3c21b82009-06-30 02:15:48 +0000853/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000854multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000855 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000856 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
857 opc, ".w\t$Rt, $addr",
858 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000859 let Inst{31-27} = 0b11111;
860 let Inst{26-25} = 0b00;
861 let Inst{24} = signed;
862 let Inst{23} = 1;
863 let Inst{22-21} = opcod;
864 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000865
Owen Anderson75579f72010-11-29 22:44:32 +0000866 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000867 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000868
Owen Anderson80dd3e02010-11-30 22:45:47 +0000869 bits<17> addr;
870 let Inst{19-16} = addr{16-13}; // Rn
871 let Inst{23} = addr{12}; // U
872 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000873 }
Owen Anderson75579f72010-11-29 22:44:32 +0000874 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
875 opc, "\t$Rt, $addr",
876 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000877 let Inst{31-27} = 0b11111;
878 let Inst{26-25} = 0b00;
879 let Inst{24} = signed;
880 let Inst{23} = 0;
881 let Inst{22-21} = opcod;
882 let Inst{20} = 1; // load
883 let Inst{11} = 1;
884 // Offset: index==TRUE, wback==FALSE
885 let Inst{10} = 1; // The P bit.
886 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000887
Owen Anderson75579f72010-11-29 22:44:32 +0000888 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000889 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000890
Owen Anderson75579f72010-11-29 22:44:32 +0000891 bits<13> addr;
892 let Inst{19-16} = addr{12-9}; // Rn
893 let Inst{9} = addr{8}; // U
894 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000895 }
Owen Anderson75579f72010-11-29 22:44:32 +0000896 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
897 opc, ".w\t$Rt, $addr",
898 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000899 let Inst{31-27} = 0b11111;
900 let Inst{26-25} = 0b00;
901 let Inst{24} = signed;
902 let Inst{23} = 0;
903 let Inst{22-21} = opcod;
904 let Inst{20} = 1; // load
905 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000906
Owen Anderson75579f72010-11-29 22:44:32 +0000907 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000908 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000909
Owen Anderson75579f72010-11-29 22:44:32 +0000910 bits<10> addr;
911 let Inst{19-16} = addr{9-6}; // Rn
912 let Inst{3-0} = addr{5-2}; // Rm
913 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000914 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000915
Jim Grosbachd4811102010-12-15 19:03:16 +0000916 def pci : t2PseudoInst<(outs GPR:$Rt), (ins i32imm:$addr), Size4Bytes, iis,
Owen Andersoneb6779c2010-12-07 00:45:21 +0000917 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>;
Evan Chengf3c21b82009-06-30 02:15:48 +0000918}
919
David Goodwin73b8f162009-06-30 22:11:34 +0000920/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000921multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000922 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000923 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
924 opc, ".w\t$Rt, $addr",
925 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000926 let Inst{31-27} = 0b11111;
927 let Inst{26-23} = 0b0001;
928 let Inst{22-21} = opcod;
929 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000930
Owen Anderson75579f72010-11-29 22:44:32 +0000931 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000932 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000933
Owen Anderson80dd3e02010-11-30 22:45:47 +0000934 bits<17> addr;
935 let Inst{19-16} = addr{16-13}; // Rn
936 let Inst{23} = addr{12}; // U
937 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000938 }
Owen Anderson75579f72010-11-29 22:44:32 +0000939 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
940 opc, "\t$Rt, $addr",
941 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000942 let Inst{31-27} = 0b11111;
943 let Inst{26-23} = 0b0000;
944 let Inst{22-21} = opcod;
945 let Inst{20} = 0; // !load
946 let Inst{11} = 1;
947 // Offset: index==TRUE, wback==FALSE
948 let Inst{10} = 1; // The P bit.
949 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000950
Owen Anderson75579f72010-11-29 22:44:32 +0000951 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000952 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000953
Owen Anderson75579f72010-11-29 22:44:32 +0000954 bits<13> addr;
955 let Inst{19-16} = addr{12-9}; // Rn
956 let Inst{9} = addr{8}; // U
957 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000958 }
Owen Anderson75579f72010-11-29 22:44:32 +0000959 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
960 opc, ".w\t$Rt, $addr",
961 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000962 let Inst{31-27} = 0b11111;
963 let Inst{26-23} = 0b0000;
964 let Inst{22-21} = opcod;
965 let Inst{20} = 0; // !load
966 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000967
Owen Anderson75579f72010-11-29 22:44:32 +0000968 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000969 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000970
Owen Anderson75579f72010-11-29 22:44:32 +0000971 bits<10> addr;
972 let Inst{19-16} = addr{9-6}; // Rn
973 let Inst{3-0} = addr{5-2}; // Rm
974 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000975 }
David Goodwin73b8f162009-06-30 22:11:34 +0000976}
977
Evan Cheng0e55fd62010-09-30 01:08:25 +0000978/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000979/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000980multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000981 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
982 opc, ".w\t$Rd, $Rm",
983 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000984 let Inst{31-27} = 0b11111;
985 let Inst{26-23} = 0b0100;
986 let Inst{22-20} = opcod;
987 let Inst{19-16} = 0b1111; // Rn
988 let Inst{15-12} = 0b1111;
989 let Inst{7} = 1;
990 let Inst{5-4} = 0b00; // rotate
991 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000992 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000993 opc, ".w\t$Rd, $Rm, ror $rot",
994 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000995 let Inst{31-27} = 0b11111;
996 let Inst{26-23} = 0b0100;
997 let Inst{22-20} = opcod;
998 let Inst{19-16} = 0b1111; // Rn
999 let Inst{15-12} = 0b1111;
1000 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001001
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001002 bits<2> rot;
1003 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001004 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001005}
1006
Eli Friedman761fa7a2010-06-24 18:20:04 +00001007// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001008multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001009 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1010 opc, "\t$Rd, $Rm",
1011 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001012 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001013 let Inst{31-27} = 0b11111;
1014 let Inst{26-23} = 0b0100;
1015 let Inst{22-20} = opcod;
1016 let Inst{19-16} = 0b1111; // Rn
1017 let Inst{15-12} = 0b1111;
1018 let Inst{7} = 1;
1019 let Inst{5-4} = 0b00; // rotate
1020 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001021 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1022 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001023 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001024 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001025 let Inst{31-27} = 0b11111;
1026 let Inst{26-23} = 0b0100;
1027 let Inst{22-20} = opcod;
1028 let Inst{19-16} = 0b1111; // Rn
1029 let Inst{15-12} = 0b1111;
1030 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001031
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001032 bits<2> rot;
1033 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001034 }
1035}
1036
Eli Friedman761fa7a2010-06-24 18:20:04 +00001037// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1038// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001039multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001040 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1041 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001042 let Inst{31-27} = 0b11111;
1043 let Inst{26-23} = 0b0100;
1044 let Inst{22-20} = opcod;
1045 let Inst{19-16} = 0b1111; // Rn
1046 let Inst{15-12} = 0b1111;
1047 let Inst{7} = 1;
1048 let Inst{5-4} = 0b00; // rotate
1049 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001050 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1051 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001052 let Inst{31-27} = 0b11111;
1053 let Inst{26-23} = 0b0100;
1054 let Inst{22-20} = opcod;
1055 let Inst{19-16} = 0b1111; // Rn
1056 let Inst{15-12} = 0b1111;
1057 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001058
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001059 bits<2> rot;
1060 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001061 }
1062}
1063
Evan Cheng0e55fd62010-09-30 01:08:25 +00001064/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001065/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001066multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001067 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1068 opc, "\t$Rd, $Rn, $Rm",
1069 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001070 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001071 let Inst{31-27} = 0b11111;
1072 let Inst{26-23} = 0b0100;
1073 let Inst{22-20} = opcod;
1074 let Inst{15-12} = 0b1111;
1075 let Inst{7} = 1;
1076 let Inst{5-4} = 0b00; // rotate
1077 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001078 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1079 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001080 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1081 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1082 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001083 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001084 let Inst{31-27} = 0b11111;
1085 let Inst{26-23} = 0b0100;
1086 let Inst{22-20} = opcod;
1087 let Inst{15-12} = 0b1111;
1088 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001089
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001090 bits<2> rot;
1091 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001092 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001093}
1094
Johnny Chen93042d12010-03-02 18:14:57 +00001095// DO variant - disassembly only, no pattern
1096
Evan Cheng0e55fd62010-09-30 01:08:25 +00001097multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001098 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1099 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001100 let Inst{31-27} = 0b11111;
1101 let Inst{26-23} = 0b0100;
1102 let Inst{22-20} = opcod;
1103 let Inst{15-12} = 0b1111;
1104 let Inst{7} = 1;
1105 let Inst{5-4} = 0b00; // rotate
1106 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001107 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1108 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001109 let Inst{31-27} = 0b11111;
1110 let Inst{26-23} = 0b0100;
1111 let Inst{22-20} = opcod;
1112 let Inst{15-12} = 0b1111;
1113 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001114
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001115 bits<2> rot;
1116 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001117 }
1118}
1119
Anton Korobeynikov52237112009-06-17 18:13:58 +00001120//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001121// Instructions
1122//===----------------------------------------------------------------------===//
1123
1124//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001125// Miscellaneous Instructions.
1126//
1127
Owen Andersonda663f72010-11-15 21:30:39 +00001128class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1129 string asm, list<dag> pattern>
1130 : T2XI<oops, iops, itin, asm, pattern> {
1131 bits<4> Rd;
1132 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001133
Jim Grosbach86386922010-12-08 22:10:43 +00001134 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001135 let Inst{26} = label{11};
1136 let Inst{14-12} = label{10-8};
1137 let Inst{7-0} = label{7-0};
1138}
1139
Evan Chenga09b9ca2009-06-24 23:47:58 +00001140// LEApcrel - Load a pc-relative address into a register without offending the
1141// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001142def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1143 (ins t2adrlabel:$addr, pred:$p),
1144 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001145 let Inst{31-27} = 0b11110;
1146 let Inst{25-24} = 0b10;
1147 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1148 let Inst{22} = 0;
1149 let Inst{20} = 0;
1150 let Inst{19-16} = 0b1111; // Rn
1151 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001152
Owen Andersona838a252010-12-14 00:36:49 +00001153 bits<4> Rd;
1154 bits<13> addr;
1155 let Inst{11-8} = Rd;
1156 let Inst{23} = addr{12};
1157 let Inst{21} = addr{12};
1158 let Inst{26} = addr{11};
1159 let Inst{14-12} = addr{10-8};
1160 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001161}
Owen Andersona838a252010-12-14 00:36:49 +00001162
1163let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001164def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1165 Size4Bytes, IIC_iALUi, []>;
1166def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1167 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1168 Size4Bytes, IIC_iALUi,
1169 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001170
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001171
1172// FIXME: None of these add/sub SP special instructions should be necessary
1173// at all for thumb2 since they use the same encodings as the generic
1174// add/sub instructions. In thumb1 we need them since they have dedicated
1175// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001176// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001177let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001178def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1179 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001180 let Inst{31-27} = 0b11110;
1181 let Inst{25} = 0;
1182 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001183 let Inst{15} = 0;
1184}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001185def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1186 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001187 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001188 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001189 let Inst{15} = 0;
1190}
Evan Cheng86198642009-08-07 00:34:42 +00001191
1192// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001193def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001194 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1195 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001196 let Inst{31-27} = 0b11101;
1197 let Inst{26-25} = 0b01;
1198 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001199 let Inst{15} = 0;
1200}
Evan Cheng86198642009-08-07 00:34:42 +00001201
1202// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001203def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1204 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001205 let Inst{31-27} = 0b11110;
1206 let Inst{25} = 0;
1207 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001208 let Inst{15} = 0;
1209}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001210def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1211 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001212 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001213 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001214 let Inst{15} = 0;
1215}
Evan Cheng86198642009-08-07 00:34:42 +00001216
1217// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001218def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001219 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001220 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001221 let Inst{31-27} = 0b11101;
1222 let Inst{26-25} = 0b01;
1223 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001224 let Inst{19-16} = 0b1101; // Rn = sp
1225 let Inst{15} = 0;
1226}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001227} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001228
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001229// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001230def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001231 "sdiv", "\t$Rd, $Rn, $Rm",
1232 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001233 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001234 let Inst{31-27} = 0b11111;
1235 let Inst{26-21} = 0b011100;
1236 let Inst{20} = 0b1;
1237 let Inst{15-12} = 0b1111;
1238 let Inst{7-4} = 0b1111;
1239}
1240
Jim Grosbach7a088642010-11-19 17:11:02 +00001241def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001242 "udiv", "\t$Rd, $Rn, $Rm",
1243 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001244 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001245 let Inst{31-27} = 0b11111;
1246 let Inst{26-21} = 0b011101;
1247 let Inst{20} = 0b1;
1248 let Inst{15-12} = 0b1111;
1249 let Inst{7-4} = 0b1111;
1250}
1251
Evan Chenga09b9ca2009-06-24 23:47:58 +00001252//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001253// Load / store Instructions.
1254//
1255
Evan Cheng055b0312009-06-29 07:51:04 +00001256// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001257let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001258defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001259 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001260
Evan Chengf3c21b82009-06-30 02:15:48 +00001261// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001262defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001263 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001264defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001265 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001266
Evan Chengf3c21b82009-06-30 02:15:48 +00001267// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001268defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001269 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001270defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001271 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001272
Owen Anderson9d63d902010-12-01 19:18:46 +00001273let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001274// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001275def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001276 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001277 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001278} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001279
1280// zextload i1 -> zextload i8
1281def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1282 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1283def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1284 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1285def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1286 (t2LDRBs t2addrmode_so_reg:$addr)>;
1287def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1288 (t2LDRBpci tconstpool:$addr)>;
1289
1290// extload -> zextload
1291// FIXME: Reduce the number of patterns by legalizing extload to zextload
1292// earlier?
1293def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1294 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1295def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1296 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1297def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1298 (t2LDRBs t2addrmode_so_reg:$addr)>;
1299def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1300 (t2LDRBpci tconstpool:$addr)>;
1301
1302def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1303 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1304def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1305 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1306def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1307 (t2LDRBs t2addrmode_so_reg:$addr)>;
1308def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1309 (t2LDRBpci tconstpool:$addr)>;
1310
1311def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1312 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1313def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1314 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1315def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1316 (t2LDRHs t2addrmode_so_reg:$addr)>;
1317def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1318 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001319
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001320// FIXME: The destination register of the loads and stores can't be PC, but
1321// can be SP. We need another regclass (similar to rGPR) to represent
1322// that. Not a pressing issue since these are selected manually,
1323// not via pattern.
1324
Evan Chenge88d5ce2009-07-02 07:28:31 +00001325// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001326
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001327let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001328def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001329 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001330 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001331 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001332 []>;
1333
Owen Anderson6b0fa632010-12-09 02:56:12 +00001334def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1335 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001336 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001337 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001338 []>;
1339
Owen Anderson6b0fa632010-12-09 02:56:12 +00001340def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001341 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001343 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001344 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001345def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1346 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001348 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001349 []>;
1350
Owen Anderson6b0fa632010-12-09 02:56:12 +00001351def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001352 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001353 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001354 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001355 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001356def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1357 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001358 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001359 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001360 []>;
1361
Owen Anderson6b0fa632010-12-09 02:56:12 +00001362def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001363 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001364 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001365 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001366 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001367def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1368 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001369 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001370 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001371 []>;
1372
Owen Anderson6b0fa632010-12-09 02:56:12 +00001373def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001374 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001376 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001377 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001378def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1379 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001380 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001381 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001382 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001383} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001384
Johnny Chene54a3ef2010-03-03 18:45:36 +00001385// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1386// for disassembly only.
1387// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001388class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001389 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1390 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001391 let Inst{31-27} = 0b11111;
1392 let Inst{26-25} = 0b00;
1393 let Inst{24} = signed;
1394 let Inst{23} = 0;
1395 let Inst{22-21} = type;
1396 let Inst{20} = 1; // load
1397 let Inst{11} = 1;
1398 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001399
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001400 bits<4> Rt;
1401 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001402 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001403 let Inst{19-16} = addr{12-9};
1404 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001405}
1406
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1408def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1409def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1410def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1411def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001412
David Goodwin73b8f162009-06-30 22:11:34 +00001413// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001414defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001416defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001417 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001418defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001420
David Goodwin6647cea2009-06-30 22:50:01 +00001421// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001422let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001423def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001424 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1425 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001426
Evan Cheng6d94f112009-07-03 00:06:39 +00001427// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001428def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001429 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001430 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001431 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001432 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001433 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001434
Owen Anderson6b0fa632010-12-09 02:56:12 +00001435def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001436 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001437 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001438 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001439 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001440 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001441
Owen Anderson6b0fa632010-12-09 02:56:12 +00001442def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001443 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001444 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001445 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001446 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001447 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001448
Owen Anderson6b0fa632010-12-09 02:56:12 +00001449def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001450 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001451 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001452 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001453 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001454 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001455
Owen Anderson6b0fa632010-12-09 02:56:12 +00001456def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001457 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001458 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001459 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001460 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001461 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001462
Owen Anderson6b0fa632010-12-09 02:56:12 +00001463def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001464 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001465 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001466 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001467 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001468 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001469
Johnny Chene54a3ef2010-03-03 18:45:36 +00001470// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1471// only.
1472// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001473class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001474 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1475 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001476 let Inst{31-27} = 0b11111;
1477 let Inst{26-25} = 0b00;
1478 let Inst{24} = 0; // not signed
1479 let Inst{23} = 0;
1480 let Inst{22-21} = type;
1481 let Inst{20} = 0; // store
1482 let Inst{11} = 1;
1483 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001484
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001485 bits<4> Rt;
1486 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001487 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001488 let Inst{19-16} = addr{12-9};
1489 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001490}
1491
Evan Cheng0e55fd62010-09-30 01:08:25 +00001492def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1493def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1494def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001495
Johnny Chenae1757b2010-03-11 01:13:36 +00001496// ldrd / strd pre / post variants
1497// For disassembly only.
1498
Owen Anderson9d63d902010-12-01 19:18:46 +00001499def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001501 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001502
Owen Anderson9d63d902010-12-01 19:18:46 +00001503def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001504 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001505 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001506
1507def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001508 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1509 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001510
1511def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001512 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1513 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001514
Johnny Chen0635fc52010-03-04 17:40:44 +00001515// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1516// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001517// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1518// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001519multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001520
Evan Chengdfed19f2010-11-03 06:34:55 +00001521 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001522 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001523 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001524 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001525 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001526 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001527 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001528 let Inst{20} = 1;
1529 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001530
Owen Anderson80dd3e02010-11-30 22:45:47 +00001531 bits<17> addr;
1532 let Inst{19-16} = addr{16-13}; // Rn
1533 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001534 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001535 }
1536
Evan Chengdfed19f2010-11-03 06:34:55 +00001537 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001538 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001539 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001540 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001541 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001542 let Inst{23} = 0; // U = 0
1543 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001544 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001545 let Inst{20} = 1;
1546 let Inst{15-12} = 0b1111;
1547 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001548
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001549 bits<13> addr;
1550 let Inst{19-16} = addr{12-9}; // Rn
1551 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001552 }
1553
Evan Chengdfed19f2010-11-03 06:34:55 +00001554 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001555 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001556 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001557 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001558 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001559 let Inst{23} = 0; // add = TRUE for T1
1560 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001561 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001562 let Inst{20} = 1;
1563 let Inst{15-12} = 0b1111;
1564 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001565
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001566 bits<10> addr;
1567 let Inst{19-16} = addr{9-6}; // Rn
1568 let Inst{3-0} = addr{5-2}; // Rm
1569 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001570 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001571}
1572
Evan Cheng416941d2010-11-04 05:19:35 +00001573defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1574defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1575defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001576
Evan Cheng2889cce2009-07-03 00:18:36 +00001577//===----------------------------------------------------------------------===//
1578// Load / store multiple Instructions.
1579//
1580
Bill Wendling6c470b82010-11-13 09:09:38 +00001581multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1582 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001583 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001584 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001585 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001586 bits<4> Rn;
1587 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001588
Bill Wendling6c470b82010-11-13 09:09:38 +00001589 let Inst{31-27} = 0b11101;
1590 let Inst{26-25} = 0b00;
1591 let Inst{24-23} = 0b01; // Increment After
1592 let Inst{22} = 0;
1593 let Inst{21} = 0; // No writeback
1594 let Inst{20} = L_bit;
1595 let Inst{19-16} = Rn;
1596 let Inst{15-0} = regs;
1597 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001598 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001599 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001600 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001601 bits<4> Rn;
1602 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001603
Bill Wendling6c470b82010-11-13 09:09:38 +00001604 let Inst{31-27} = 0b11101;
1605 let Inst{26-25} = 0b00;
1606 let Inst{24-23} = 0b01; // Increment After
1607 let Inst{22} = 0;
1608 let Inst{21} = 1; // Writeback
1609 let Inst{20} = L_bit;
1610 let Inst{19-16} = Rn;
1611 let Inst{15-0} = regs;
1612 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001613 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001614 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1615 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1616 bits<4> Rn;
1617 bits<16> regs;
1618
1619 let Inst{31-27} = 0b11101;
1620 let Inst{26-25} = 0b00;
1621 let Inst{24-23} = 0b10; // Decrement Before
1622 let Inst{22} = 0;
1623 let Inst{21} = 0; // No writeback
1624 let Inst{20} = L_bit;
1625 let Inst{19-16} = Rn;
1626 let Inst{15-0} = regs;
1627 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001628 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001629 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1630 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1631 bits<4> Rn;
1632 bits<16> regs;
1633
1634 let Inst{31-27} = 0b11101;
1635 let Inst{26-25} = 0b00;
1636 let Inst{24-23} = 0b10; // Decrement Before
1637 let Inst{22} = 0;
1638 let Inst{21} = 1; // Writeback
1639 let Inst{20} = L_bit;
1640 let Inst{19-16} = Rn;
1641 let Inst{15-0} = regs;
1642 }
1643}
1644
Bill Wendlingc93989a2010-11-13 11:20:05 +00001645let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001646
1647let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1648defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1649
1650let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1651defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1652
1653} // neverHasSideEffects
1654
Bob Wilson815baeb2010-03-13 01:08:20 +00001655
Evan Cheng9cb9e672009-06-27 02:26:13 +00001656//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001657// Move Instructions.
1658//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001659
Evan Chengf49810c2009-06-23 17:48:47 +00001660let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001661def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1662 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001663 let Inst{31-27} = 0b11101;
1664 let Inst{26-25} = 0b01;
1665 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001666 let Inst{19-16} = 0b1111; // Rn
1667 let Inst{14-12} = 0b000;
1668 let Inst{7-4} = 0b0000;
1669}
Evan Chengf49810c2009-06-23 17:48:47 +00001670
Evan Cheng5adb66a2009-09-28 09:14:39 +00001671// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001672let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1673 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001674def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1675 "mov", ".w\t$Rd, $imm",
1676 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001677 let Inst{31-27} = 0b11110;
1678 let Inst{25} = 0;
1679 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001680 let Inst{19-16} = 0b1111; // Rn
1681 let Inst{15} = 0;
1682}
David Goodwin83b35932009-06-26 16:10:07 +00001683
Evan Chengc4af4632010-11-17 20:13:28 +00001684let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001685def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001686 "movw", "\t$Rd, $imm",
1687 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001688 let Inst{31-27} = 0b11110;
1689 let Inst{25} = 1;
1690 let Inst{24-21} = 0b0010;
1691 let Inst{20} = 0; // The S bit.
1692 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001693
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001694 bits<4> Rd;
1695 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001696
Jim Grosbach86386922010-12-08 22:10:43 +00001697 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001698 let Inst{19-16} = imm{15-12};
1699 let Inst{26} = imm{11};
1700 let Inst{14-12} = imm{10-8};
1701 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001702}
Evan Chengf49810c2009-06-23 17:48:47 +00001703
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001704def t2MOVi16_pic_ga : PseudoInst<(outs rGPR:$Rd),
1705 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1706
1707let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001708def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1709 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001710 "movt", "\t$Rd, $imm",
1711 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001712 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001713 let Inst{31-27} = 0b11110;
1714 let Inst{25} = 1;
1715 let Inst{24-21} = 0b0110;
1716 let Inst{20} = 0; // The S bit.
1717 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001718
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001719 bits<4> Rd;
1720 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001721
Jim Grosbach86386922010-12-08 22:10:43 +00001722 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001723 let Inst{19-16} = imm{15-12};
1724 let Inst{26} = imm{11};
1725 let Inst{14-12} = imm{10-8};
1726 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001727}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001728
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001729def t2MOVTi16_pic_ga : PseudoInst<(outs rGPR:$Rd),
1730 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1731} // Constraints
1732
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001733def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001734
Anton Korobeynikov52237112009-06-17 18:13:58 +00001735//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001736// Extend Instructions.
1737//
1738
1739// Sign extenders
1740
Evan Cheng0e55fd62010-09-30 01:08:25 +00001741defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001742 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001743defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001744 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001745defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001746
Evan Cheng0e55fd62010-09-30 01:08:25 +00001747defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001748 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001749defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001750 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001751defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001752
Johnny Chen93042d12010-03-02 18:14:57 +00001753// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001754
1755// Zero extenders
1756
1757let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001758defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001759 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001760defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001761 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001762defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001763 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001764
Jim Grosbach79464942010-07-28 23:17:45 +00001765// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1766// The transformation should probably be done as a combiner action
1767// instead so we can include a check for masking back in the upper
1768// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001769//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001770// (t2UXTB16r_rot rGPR:$Src, 24)>,
1771// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001772def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001773 (t2UXTB16r_rot rGPR:$Src, 8)>,
1774 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001775
Evan Cheng0e55fd62010-09-30 01:08:25 +00001776defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001777 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001778defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001779 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001780defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001781}
1782
1783//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001784// Arithmetic Instructions.
1785//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001786
Johnny Chend68e1192009-12-15 17:24:14 +00001787defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1788 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1789defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1790 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001791
Evan Chengf49810c2009-06-23 17:48:47 +00001792// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001793defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001794 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001795 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1796defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001797 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001798 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001799
Johnny Chend68e1192009-12-15 17:24:14 +00001800defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001801 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001802defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001803 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001804defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001805 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001806defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001807 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001808
David Goodwin752aa7d2009-07-27 16:39:05 +00001809// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001810defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001811 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1812defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1813 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001814
1815// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001816// The assume-no-carry-in form uses the negation of the input since add/sub
1817// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1818// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1819// details.
1820// The AddedComplexity preferences the first variant over the others since
1821// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001822let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001823def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1824 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1825def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1826 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1827def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1828 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1829let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001830def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1831 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1832def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1833 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001834// The with-carry-in form matches bitwise not instead of the negation.
1835// Effectively, the inverse interpretation of the carry flag already accounts
1836// for part of the negation.
1837let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001838def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1839 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1840def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1841 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001842
Johnny Chen93042d12010-03-02 18:14:57 +00001843// Select Bytes -- for disassembly only
1844
Owen Andersonc7373f82010-11-30 20:00:01 +00001845def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1846 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001847 let Inst{31-27} = 0b11111;
1848 let Inst{26-24} = 0b010;
1849 let Inst{23} = 0b1;
1850 let Inst{22-20} = 0b010;
1851 let Inst{15-12} = 0b1111;
1852 let Inst{7} = 0b1;
1853 let Inst{6-4} = 0b000;
1854}
1855
Johnny Chenadc77332010-02-26 22:04:29 +00001856// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1857// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001858class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1859 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001860 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1861 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001862 let Inst{31-27} = 0b11111;
1863 let Inst{26-23} = 0b0101;
1864 let Inst{22-20} = op22_20;
1865 let Inst{15-12} = 0b1111;
1866 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001867
Owen Anderson46c478e2010-11-17 19:57:38 +00001868 bits<4> Rd;
1869 bits<4> Rn;
1870 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001871
Jim Grosbach86386922010-12-08 22:10:43 +00001872 let Inst{11-8} = Rd;
1873 let Inst{19-16} = Rn;
1874 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001875}
1876
1877// Saturating add/subtract -- for disassembly only
1878
Nate Begeman692433b2010-07-29 17:56:55 +00001879def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001880 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001881def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1882def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1883def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1884def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1885def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1886def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001887def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001888 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001889def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1890def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1891def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1892def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1893def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1894def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1895def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1896def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1897
1898// Signed/Unsigned add/subtract -- for disassembly only
1899
1900def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1901def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1902def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1903def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1904def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1905def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1906def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1907def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1908def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1909def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1910def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1911def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1912
1913// Signed/Unsigned halving add/subtract -- for disassembly only
1914
1915def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1916def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1917def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1918def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1919def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1920def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1921def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1922def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1923def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1924def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1925def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1926def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1927
Owen Anderson821752e2010-11-18 20:32:18 +00001928// Helper class for disassembly only
1929// A6.3.16 & A6.3.17
1930// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1931class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1932 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1933 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1934 let Inst{31-27} = 0b11111;
1935 let Inst{26-24} = 0b011;
1936 let Inst{23} = long;
1937 let Inst{22-20} = op22_20;
1938 let Inst{7-4} = op7_4;
1939}
1940
1941class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1942 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1943 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1944 let Inst{31-27} = 0b11111;
1945 let Inst{26-24} = 0b011;
1946 let Inst{23} = long;
1947 let Inst{22-20} = op22_20;
1948 let Inst{7-4} = op7_4;
1949}
1950
Johnny Chenadc77332010-02-26 22:04:29 +00001951// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1952
Owen Anderson821752e2010-11-18 20:32:18 +00001953def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1954 (ins rGPR:$Rn, rGPR:$Rm),
1955 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001956 let Inst{15-12} = 0b1111;
1957}
Owen Anderson821752e2010-11-18 20:32:18 +00001958def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001959 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001960 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001961
1962// Signed/Unsigned saturate -- for disassembly only
1963
Owen Anderson46c478e2010-11-17 19:57:38 +00001964class T2SatI<dag oops, dag iops, InstrItinClass itin,
1965 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001966 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001967 bits<4> Rd;
1968 bits<4> Rn;
1969 bits<5> sat_imm;
1970 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001971
Jim Grosbach86386922010-12-08 22:10:43 +00001972 let Inst{11-8} = Rd;
1973 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001974 let Inst{4-0} = sat_imm{4-0};
1975 let Inst{21} = sh{6};
1976 let Inst{14-12} = sh{4-2};
1977 let Inst{7-6} = sh{1-0};
1978}
1979
Owen Andersonc7373f82010-11-30 20:00:01 +00001980def t2SSAT: T2SatI<
1981 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001982 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001983 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001984 let Inst{31-27} = 0b11110;
1985 let Inst{25-22} = 0b1100;
1986 let Inst{20} = 0;
1987 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001988}
1989
Owen Andersonc7373f82010-11-30 20:00:01 +00001990def t2SSAT16: T2SatI<
1991 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001992 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001993 [/* For disassembly only; pattern left blank */]> {
1994 let Inst{31-27} = 0b11110;
1995 let Inst{25-22} = 0b1100;
1996 let Inst{20} = 0;
1997 let Inst{15} = 0;
1998 let Inst{21} = 1; // sh = '1'
1999 let Inst{14-12} = 0b000; // imm3 = '000'
2000 let Inst{7-6} = 0b00; // imm2 = '00'
2001}
2002
Owen Andersonc7373f82010-11-30 20:00:01 +00002003def t2USAT: T2SatI<
2004 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
2005 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002006 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002007 let Inst{31-27} = 0b11110;
2008 let Inst{25-22} = 0b1110;
2009 let Inst{20} = 0;
2010 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002011}
2012
Owen Andersonc7373f82010-11-30 20:00:01 +00002013def t2USAT16: T2SatI<
2014 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2015 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002016 [/* For disassembly only; pattern left blank */]> {
2017 let Inst{31-27} = 0b11110;
2018 let Inst{25-22} = 0b1110;
2019 let Inst{20} = 0;
2020 let Inst{15} = 0;
2021 let Inst{21} = 1; // sh = '1'
2022 let Inst{14-12} = 0b000; // imm3 = '000'
2023 let Inst{7-6} = 0b00; // imm2 = '00'
2024}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002025
Bob Wilson38aa2872010-08-13 21:48:10 +00002026def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2027def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002028
Evan Chengf49810c2009-06-23 17:48:47 +00002029//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002030// Shift and rotate Instructions.
2031//
2032
Johnny Chend68e1192009-12-15 17:24:14 +00002033defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2034defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2035defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2036defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002037
David Goodwinca01a8d2009-09-01 18:32:09 +00002038let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002039def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2040 "rrx", "\t$Rd, $Rm",
2041 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002042 let Inst{31-27} = 0b11101;
2043 let Inst{26-25} = 0b01;
2044 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002045 let Inst{19-16} = 0b1111; // Rn
2046 let Inst{14-12} = 0b000;
2047 let Inst{7-4} = 0b0011;
2048}
David Goodwinca01a8d2009-09-01 18:32:09 +00002049}
Evan Chenga67efd12009-06-23 19:39:13 +00002050
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002051let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002052def t2MOVsrl_flag : T2TwoRegShiftImm<
2053 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2054 "lsrs", ".w\t$Rd, $Rm, #1",
2055 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002056 let Inst{31-27} = 0b11101;
2057 let Inst{26-25} = 0b01;
2058 let Inst{24-21} = 0b0010;
2059 let Inst{20} = 1; // The S bit.
2060 let Inst{19-16} = 0b1111; // Rn
2061 let Inst{5-4} = 0b01; // Shift type.
2062 // Shift amount = Inst{14-12:7-6} = 1.
2063 let Inst{14-12} = 0b000;
2064 let Inst{7-6} = 0b01;
2065}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002066def t2MOVsra_flag : T2TwoRegShiftImm<
2067 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2068 "asrs", ".w\t$Rd, $Rm, #1",
2069 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002070 let Inst{31-27} = 0b11101;
2071 let Inst{26-25} = 0b01;
2072 let Inst{24-21} = 0b0010;
2073 let Inst{20} = 1; // The S bit.
2074 let Inst{19-16} = 0b1111; // Rn
2075 let Inst{5-4} = 0b10; // Shift type.
2076 // Shift amount = Inst{14-12:7-6} = 1.
2077 let Inst{14-12} = 0b000;
2078 let Inst{7-6} = 0b01;
2079}
David Goodwin3583df72009-07-28 17:06:49 +00002080}
2081
Evan Chenga67efd12009-06-23 19:39:13 +00002082//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002083// Bitwise Instructions.
2084//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002085
Johnny Chend68e1192009-12-15 17:24:14 +00002086defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002087 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002088 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2089defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002090 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002091 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2092defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002093 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002094 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002095
Johnny Chend68e1192009-12-15 17:24:14 +00002096defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002097 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002098 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002099
Owen Anderson2f7aed32010-11-17 22:16:31 +00002100class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2101 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002102 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002103 bits<4> Rd;
2104 bits<5> msb;
2105 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002106
Jim Grosbach86386922010-12-08 22:10:43 +00002107 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002108 let Inst{4-0} = msb{4-0};
2109 let Inst{14-12} = lsb{4-2};
2110 let Inst{7-6} = lsb{1-0};
2111}
2112
2113class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2114 string opc, string asm, list<dag> pattern>
2115 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2116 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002117
Jim Grosbach86386922010-12-08 22:10:43 +00002118 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002119}
2120
2121let Constraints = "$src = $Rd" in
2122def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2123 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2124 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002125 let Inst{31-27} = 0b11110;
2126 let Inst{25} = 1;
2127 let Inst{24-20} = 0b10110;
2128 let Inst{19-16} = 0b1111; // Rn
2129 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002130
Owen Anderson2f7aed32010-11-17 22:16:31 +00002131 bits<10> imm;
2132 let msb{4-0} = imm{9-5};
2133 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002134}
Evan Chengf49810c2009-06-23 17:48:47 +00002135
Owen Anderson2f7aed32010-11-17 22:16:31 +00002136def t2SBFX: T2TwoRegBitFI<
2137 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2138 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002139 let Inst{31-27} = 0b11110;
2140 let Inst{25} = 1;
2141 let Inst{24-20} = 0b10100;
2142 let Inst{15} = 0;
2143}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002144
Owen Anderson2f7aed32010-11-17 22:16:31 +00002145def t2UBFX: T2TwoRegBitFI<
2146 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2147 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002148 let Inst{31-27} = 0b11110;
2149 let Inst{25} = 1;
2150 let Inst{24-20} = 0b11100;
2151 let Inst{15} = 0;
2152}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002153
Johnny Chen9474d552010-02-02 19:31:58 +00002154// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002155let Constraints = "$src = $Rd" in
2156def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2157 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2158 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2159 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002160 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002161 let Inst{31-27} = 0b11110;
2162 let Inst{25} = 1;
2163 let Inst{24-20} = 0b10110;
2164 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002165
Owen Anderson2f7aed32010-11-17 22:16:31 +00002166 bits<10> imm;
2167 let msb{4-0} = imm{9-5};
2168 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002169}
Evan Chengf49810c2009-06-23 17:48:47 +00002170
Evan Cheng7e1bf302010-09-29 00:27:46 +00002171defm t2ORN : T2I_bin_irs<0b0011, "orn",
2172 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2173 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002174
2175// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2176let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002177defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002178 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002179 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002180
2181
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002182let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002183def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2184 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002185
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002186// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002187def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2188 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002189 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002190
2191def : T2Pat<(t2_so_imm_not:$src),
2192 (t2MVNi t2_so_imm_not:$src)>;
2193
Evan Chengf49810c2009-06-23 17:48:47 +00002194//===----------------------------------------------------------------------===//
2195// Multiply Instructions.
2196//
Evan Cheng8de898a2009-06-26 00:19:44 +00002197let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002198def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2199 "mul", "\t$Rd, $Rn, $Rm",
2200 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002201 let Inst{31-27} = 0b11111;
2202 let Inst{26-23} = 0b0110;
2203 let Inst{22-20} = 0b000;
2204 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2205 let Inst{7-4} = 0b0000; // Multiply
2206}
Evan Chengf49810c2009-06-23 17:48:47 +00002207
Owen Anderson35141a92010-11-18 01:08:42 +00002208def t2MLA: T2FourReg<
2209 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2210 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2211 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002212 let Inst{31-27} = 0b11111;
2213 let Inst{26-23} = 0b0110;
2214 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002215 let Inst{7-4} = 0b0000; // Multiply
2216}
Evan Chengf49810c2009-06-23 17:48:47 +00002217
Owen Anderson35141a92010-11-18 01:08:42 +00002218def t2MLS: T2FourReg<
2219 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2220 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2221 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002222 let Inst{31-27} = 0b11111;
2223 let Inst{26-23} = 0b0110;
2224 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002225 let Inst{7-4} = 0b0001; // Multiply and Subtract
2226}
Evan Chengf49810c2009-06-23 17:48:47 +00002227
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002228// Extra precision multiplies with low / high results
2229let neverHasSideEffects = 1 in {
2230let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002231def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002232 (outs rGPR:$Rd, rGPR:$Ra),
2233 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002234 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002235
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002236def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002237 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002238 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002239 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002240} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002241
2242// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002243def t2SMLAL : T2MulLong<0b100, 0b0000,
2244 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002245 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002246 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002247
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002248def t2UMLAL : T2MulLong<0b110, 0b0000,
2249 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002250 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002251 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002252
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002253def t2UMAAL : T2MulLong<0b110, 0b0110,
2254 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002255 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002256 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002257} // neverHasSideEffects
2258
Johnny Chen93042d12010-03-02 18:14:57 +00002259// Rounding variants of the below included for disassembly only
2260
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002261// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002262def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2263 "smmul", "\t$Rd, $Rn, $Rm",
2264 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002265 let Inst{31-27} = 0b11111;
2266 let Inst{26-23} = 0b0110;
2267 let Inst{22-20} = 0b101;
2268 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2269 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2270}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002271
Owen Anderson821752e2010-11-18 20:32:18 +00002272def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2273 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002274 let Inst{31-27} = 0b11111;
2275 let Inst{26-23} = 0b0110;
2276 let Inst{22-20} = 0b101;
2277 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2278 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2279}
2280
Owen Anderson821752e2010-11-18 20:32:18 +00002281def t2SMMLA : T2FourReg<
2282 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2283 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2284 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002285 let Inst{31-27} = 0b11111;
2286 let Inst{26-23} = 0b0110;
2287 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002288 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2289}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002290
Owen Anderson821752e2010-11-18 20:32:18 +00002291def t2SMMLAR: T2FourReg<
2292 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2293 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002294 let Inst{31-27} = 0b11111;
2295 let Inst{26-23} = 0b0110;
2296 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002297 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2298}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002299
Owen Anderson821752e2010-11-18 20:32:18 +00002300def t2SMMLS: T2FourReg<
2301 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2302 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2303 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002304 let Inst{31-27} = 0b11111;
2305 let Inst{26-23} = 0b0110;
2306 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002307 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2308}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002309
Owen Anderson821752e2010-11-18 20:32:18 +00002310def t2SMMLSR:T2FourReg<
2311 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2312 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002313 let Inst{31-27} = 0b11111;
2314 let Inst{26-23} = 0b0110;
2315 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002316 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2317}
2318
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002319multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002320 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2321 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2322 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2323 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002324 let Inst{31-27} = 0b11111;
2325 let Inst{26-23} = 0b0110;
2326 let Inst{22-20} = 0b001;
2327 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2328 let Inst{7-6} = 0b00;
2329 let Inst{5-4} = 0b00;
2330 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002331
Owen Anderson821752e2010-11-18 20:32:18 +00002332 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2333 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2334 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2335 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002336 let Inst{31-27} = 0b11111;
2337 let Inst{26-23} = 0b0110;
2338 let Inst{22-20} = 0b001;
2339 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2340 let Inst{7-6} = 0b00;
2341 let Inst{5-4} = 0b01;
2342 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002343
Owen Anderson821752e2010-11-18 20:32:18 +00002344 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2345 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2346 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2347 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002348 let Inst{31-27} = 0b11111;
2349 let Inst{26-23} = 0b0110;
2350 let Inst{22-20} = 0b001;
2351 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2352 let Inst{7-6} = 0b00;
2353 let Inst{5-4} = 0b10;
2354 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002355
Owen Anderson821752e2010-11-18 20:32:18 +00002356 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2357 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2358 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2359 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002360 let Inst{31-27} = 0b11111;
2361 let Inst{26-23} = 0b0110;
2362 let Inst{22-20} = 0b001;
2363 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2364 let Inst{7-6} = 0b00;
2365 let Inst{5-4} = 0b11;
2366 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002367
Owen Anderson821752e2010-11-18 20:32:18 +00002368 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2369 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2370 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2371 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002372 let Inst{31-27} = 0b11111;
2373 let Inst{26-23} = 0b0110;
2374 let Inst{22-20} = 0b011;
2375 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2376 let Inst{7-6} = 0b00;
2377 let Inst{5-4} = 0b00;
2378 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002379
Owen Anderson821752e2010-11-18 20:32:18 +00002380 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2381 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2382 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2383 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002384 let Inst{31-27} = 0b11111;
2385 let Inst{26-23} = 0b0110;
2386 let Inst{22-20} = 0b011;
2387 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2388 let Inst{7-6} = 0b00;
2389 let Inst{5-4} = 0b01;
2390 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002391}
2392
2393
2394multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002395 def BB : T2FourReg<
2396 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2397 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2398 [(set rGPR:$Rd, (add rGPR:$Ra,
2399 (opnode (sext_inreg rGPR:$Rn, i16),
2400 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002401 let Inst{31-27} = 0b11111;
2402 let Inst{26-23} = 0b0110;
2403 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002404 let Inst{7-6} = 0b00;
2405 let Inst{5-4} = 0b00;
2406 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002407
Owen Anderson821752e2010-11-18 20:32:18 +00002408 def BT : T2FourReg<
2409 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2410 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2411 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2412 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{31-27} = 0b11111;
2414 let Inst{26-23} = 0b0110;
2415 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002416 let Inst{7-6} = 0b00;
2417 let Inst{5-4} = 0b01;
2418 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002419
Owen Anderson821752e2010-11-18 20:32:18 +00002420 def TB : T2FourReg<
2421 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2422 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2423 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2424 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002425 let Inst{31-27} = 0b11111;
2426 let Inst{26-23} = 0b0110;
2427 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002428 let Inst{7-6} = 0b00;
2429 let Inst{5-4} = 0b10;
2430 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002431
Owen Anderson821752e2010-11-18 20:32:18 +00002432 def TT : T2FourReg<
2433 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2434 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2435 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2436 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002437 let Inst{31-27} = 0b11111;
2438 let Inst{26-23} = 0b0110;
2439 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002440 let Inst{7-6} = 0b00;
2441 let Inst{5-4} = 0b11;
2442 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002443
Owen Anderson821752e2010-11-18 20:32:18 +00002444 def WB : T2FourReg<
2445 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2446 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2447 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2448 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002449 let Inst{31-27} = 0b11111;
2450 let Inst{26-23} = 0b0110;
2451 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002452 let Inst{7-6} = 0b00;
2453 let Inst{5-4} = 0b00;
2454 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002455
Owen Anderson821752e2010-11-18 20:32:18 +00002456 def WT : T2FourReg<
2457 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2458 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2459 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2460 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002461 let Inst{31-27} = 0b11111;
2462 let Inst{26-23} = 0b0110;
2463 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002464 let Inst{7-6} = 0b00;
2465 let Inst{5-4} = 0b01;
2466 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002467}
2468
2469defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2470defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2471
Johnny Chenadc77332010-02-26 22:04:29 +00002472// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002473def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2474 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002475 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2477 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002478 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002479def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2480 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002481 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002482def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2483 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002484 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002485
Johnny Chenadc77332010-02-26 22:04:29 +00002486// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2487// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002488
Owen Anderson821752e2010-11-18 20:32:18 +00002489def t2SMUAD: T2ThreeReg_mac<
2490 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2491 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002492 let Inst{15-12} = 0b1111;
2493}
Owen Anderson821752e2010-11-18 20:32:18 +00002494def t2SMUADX:T2ThreeReg_mac<
2495 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2496 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002497 let Inst{15-12} = 0b1111;
2498}
Owen Anderson821752e2010-11-18 20:32:18 +00002499def t2SMUSD: T2ThreeReg_mac<
2500 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2501 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002502 let Inst{15-12} = 0b1111;
2503}
Owen Anderson821752e2010-11-18 20:32:18 +00002504def t2SMUSDX:T2ThreeReg_mac<
2505 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2506 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002507 let Inst{15-12} = 0b1111;
2508}
Owen Anderson821752e2010-11-18 20:32:18 +00002509def t2SMLAD : T2ThreeReg_mac<
2510 0, 0b010, 0b0000, (outs rGPR:$Rd),
2511 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2512 "\t$Rd, $Rn, $Rm, $Ra", []>;
2513def t2SMLADX : T2FourReg_mac<
2514 0, 0b010, 0b0001, (outs rGPR:$Rd),
2515 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2516 "\t$Rd, $Rn, $Rm, $Ra", []>;
2517def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2518 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2519 "\t$Rd, $Rn, $Rm, $Ra", []>;
2520def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2521 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2522 "\t$Rd, $Rn, $Rm, $Ra", []>;
2523def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2524 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2525 "\t$Ra, $Rd, $Rm, $Rn", []>;
2526def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2527 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2528 "\t$Ra, $Rd, $Rm, $Rn", []>;
2529def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2530 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2531 "\t$Ra, $Rd, $Rm, $Rn", []>;
2532def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2533 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2534 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002535
2536//===----------------------------------------------------------------------===//
2537// Misc. Arithmetic Instructions.
2538//
2539
Jim Grosbach80dc1162010-02-16 21:23:02 +00002540class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2541 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002542 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002543 let Inst{31-27} = 0b11111;
2544 let Inst{26-22} = 0b01010;
2545 let Inst{21-20} = op1;
2546 let Inst{15-12} = 0b1111;
2547 let Inst{7-6} = 0b10;
2548 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002549 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002550}
Evan Chengf49810c2009-06-23 17:48:47 +00002551
Owen Anderson612fb5b2010-11-18 21:15:19 +00002552def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2553 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002554
Owen Anderson612fb5b2010-11-18 21:15:19 +00002555def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2556 "rbit", "\t$Rd, $Rm",
2557 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002558
Owen Anderson612fb5b2010-11-18 21:15:19 +00002559def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2560 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002561
Owen Anderson612fb5b2010-11-18 21:15:19 +00002562def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2563 "rev16", ".w\t$Rd, $Rm",
2564 [(set rGPR:$Rd,
2565 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2566 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2567 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2568 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002569
Owen Anderson612fb5b2010-11-18 21:15:19 +00002570def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2571 "revsh", ".w\t$Rd, $Rm",
2572 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002573 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002574 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2575 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002576
Owen Anderson612fb5b2010-11-18 21:15:19 +00002577def t2PKHBT : T2ThreeReg<
2578 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2579 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2580 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2581 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002582 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002583 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002584 let Inst{31-27} = 0b11101;
2585 let Inst{26-25} = 0b01;
2586 let Inst{24-20} = 0b01100;
2587 let Inst{5} = 0; // BT form
2588 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002589
Owen Anderson71c11822010-11-18 23:29:56 +00002590 bits<8> sh;
2591 let Inst{14-12} = sh{7-5};
2592 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002593}
Evan Cheng40289b02009-07-07 05:35:52 +00002594
2595// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002596def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2597 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002598 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002599def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2600 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002601 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002602
Bob Wilsondc66eda2010-08-16 22:26:55 +00002603// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2604// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002605def t2PKHTB : T2ThreeReg<
2606 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2607 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2608 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2609 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002610 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002611 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002612 let Inst{31-27} = 0b11101;
2613 let Inst{26-25} = 0b01;
2614 let Inst{24-20} = 0b01100;
2615 let Inst{5} = 1; // TB form
2616 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002617
Owen Anderson71c11822010-11-18 23:29:56 +00002618 bits<8> sh;
2619 let Inst{14-12} = sh{7-5};
2620 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002621}
Evan Cheng40289b02009-07-07 05:35:52 +00002622
2623// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2624// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002625def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002626 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002627 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002628def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002629 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2630 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002631 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002632
2633//===----------------------------------------------------------------------===//
2634// Comparison Instructions...
2635//
Johnny Chend68e1192009-12-15 17:24:14 +00002636defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002637 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002638 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002639
2640def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2641 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2642def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2643 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2644def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2645 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002646
Dan Gohman4b7dff92010-08-26 15:50:25 +00002647//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2648// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002649//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2650// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002651defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002652 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002653 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2654
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002655//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2656// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002657
2658def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2659 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002660
Johnny Chend68e1192009-12-15 17:24:14 +00002661defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002662 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002663 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002664defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002665 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002666 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002667
Evan Chenge253c952009-07-07 20:39:03 +00002668// Conditional moves
2669// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002670// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002671let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002672def t2MOVCCr : T2TwoReg<
2673 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2674 "mov", ".w\t$Rd, $Rm",
2675 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2676 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002677 let Inst{31-27} = 0b11101;
2678 let Inst{26-25} = 0b01;
2679 let Inst{24-21} = 0b0010;
2680 let Inst{20} = 0; // The S bit.
2681 let Inst{19-16} = 0b1111; // Rn
2682 let Inst{14-12} = 0b000;
2683 let Inst{7-4} = 0b0000;
2684}
Evan Chenge253c952009-07-07 20:39:03 +00002685
Evan Chengc4af4632010-11-17 20:13:28 +00002686let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002687def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2688 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2689[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2690 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002691 let Inst{31-27} = 0b11110;
2692 let Inst{25} = 0;
2693 let Inst{24-21} = 0b0010;
2694 let Inst{20} = 0; // The S bit.
2695 let Inst{19-16} = 0b1111; // Rn
2696 let Inst{15} = 0;
2697}
Evan Chengf49810c2009-06-23 17:48:47 +00002698
Evan Chengc4af4632010-11-17 20:13:28 +00002699let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002700def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002701 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002702 "movw", "\t$Rd, $imm", []>,
2703 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002704 let Inst{31-27} = 0b11110;
2705 let Inst{25} = 1;
2706 let Inst{24-21} = 0b0010;
2707 let Inst{20} = 0; // The S bit.
2708 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002709
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002710 bits<4> Rd;
2711 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002712
Jim Grosbach86386922010-12-08 22:10:43 +00002713 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002714 let Inst{19-16} = imm{15-12};
2715 let Inst{26} = imm{11};
2716 let Inst{14-12} = imm{10-8};
2717 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002718}
2719
Evan Chengc4af4632010-11-17 20:13:28 +00002720let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002721def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2722 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002723 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002724
Evan Chengc4af4632010-11-17 20:13:28 +00002725let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002726def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2727 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2728[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002729 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002730 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002731 let Inst{31-27} = 0b11110;
2732 let Inst{25} = 0;
2733 let Inst{24-21} = 0b0011;
2734 let Inst{20} = 0; // The S bit.
2735 let Inst{19-16} = 0b1111; // Rn
2736 let Inst{15} = 0;
2737}
2738
Johnny Chend68e1192009-12-15 17:24:14 +00002739class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2740 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002741 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002742 let Inst{31-27} = 0b11101;
2743 let Inst{26-25} = 0b01;
2744 let Inst{24-21} = 0b0010;
2745 let Inst{20} = 0; // The S bit.
2746 let Inst{19-16} = 0b1111; // Rn
2747 let Inst{5-4} = opcod; // Shift type.
2748}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002749def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2750 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2751 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2752 RegConstraint<"$false = $Rd">;
2753def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2754 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2755 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2756 RegConstraint<"$false = $Rd">;
2757def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2758 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2759 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2760 RegConstraint<"$false = $Rd">;
2761def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2762 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2763 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2764 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002765} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002766
David Goodwin5e47a9a2009-06-30 18:04:13 +00002767//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002768// Atomic operations intrinsics
2769//
2770
2771// memory barriers protect the atomic sequences
2772let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002773def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2774 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2775 Requires<[IsThumb, HasDB]> {
2776 bits<4> opt;
2777 let Inst{31-4} = 0xf3bf8f5;
2778 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002779}
2780}
2781
Bob Wilsonf74a4292010-10-30 00:54:37 +00002782def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2783 "dsb", "\t$opt",
2784 [/* For disassembly only; pattern left blank */]>,
2785 Requires<[IsThumb, HasDB]> {
2786 bits<4> opt;
2787 let Inst{31-4} = 0xf3bf8f4;
2788 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002789}
2790
Johnny Chena4339822010-03-03 00:16:28 +00002791// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002792def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2793 [/* For disassembly only; pattern left blank */]>,
2794 Requires<[IsThumb2, HasV7]> {
2795 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002796 let Inst{3-0} = 0b1111;
2797}
2798
Johnny Chend68e1192009-12-15 17:24:14 +00002799class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2800 InstrItinClass itin, string opc, string asm, string cstr,
2801 list<dag> pattern, bits<4> rt2 = 0b1111>
2802 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2803 let Inst{31-27} = 0b11101;
2804 let Inst{26-20} = 0b0001101;
2805 let Inst{11-8} = rt2;
2806 let Inst{7-6} = 0b01;
2807 let Inst{5-4} = opcod;
2808 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002809
Owen Anderson91a7c592010-11-19 00:28:38 +00002810 bits<4> Rn;
2811 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002812 let Inst{19-16} = Rn;
2813 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002814}
2815class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2816 InstrItinClass itin, string opc, string asm, string cstr,
2817 list<dag> pattern, bits<4> rt2 = 0b1111>
2818 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2819 let Inst{31-27} = 0b11101;
2820 let Inst{26-20} = 0b0001100;
2821 let Inst{11-8} = rt2;
2822 let Inst{7-6} = 0b01;
2823 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002824
Owen Anderson91a7c592010-11-19 00:28:38 +00002825 bits<4> Rd;
2826 bits<4> Rn;
2827 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002828 let Inst{11-8} = Rd;
2829 let Inst{19-16} = Rn;
2830 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002831}
2832
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002833let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002834def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2835 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002836 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002837def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2838 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002839 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002840def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002841 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002842 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002843 []> {
2844 let Inst{31-27} = 0b11101;
2845 let Inst{26-20} = 0b0000101;
2846 let Inst{11-8} = 0b1111;
2847 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002848
Owen Anderson808c7d12010-12-10 21:52:38 +00002849 bits<4> Rn;
2850 bits<4> Rt;
2851 let Inst{19-16} = Rn;
2852 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002853}
Owen Anderson91a7c592010-11-19 00:28:38 +00002854def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002855 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002856 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2857 [], {?, ?, ?, ?}> {
2858 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002859 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002860}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002861}
2862
Owen Anderson91a7c592010-11-19 00:28:38 +00002863let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2864def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002865 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002866 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2867def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002868 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002869 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2870def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002871 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002872 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002873 []> {
2874 let Inst{31-27} = 0b11101;
2875 let Inst{26-20} = 0b0000100;
2876 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002877
Owen Anderson808c7d12010-12-10 21:52:38 +00002878 bits<4> Rd;
2879 bits<4> Rn;
2880 bits<4> Rt;
2881 let Inst{11-8} = Rd;
2882 let Inst{19-16} = Rn;
2883 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002884}
Owen Anderson91a7c592010-11-19 00:28:38 +00002885def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2886 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002887 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002888 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2889 {?, ?, ?, ?}> {
2890 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002891 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002892}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002893}
2894
Johnny Chen10a77e12010-03-02 22:11:06 +00002895// Clear-Exclusive is for disassembly only.
2896def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2897 [/* For disassembly only; pattern left blank */]>,
2898 Requires<[IsARM, HasV7]> {
2899 let Inst{31-20} = 0xf3b;
2900 let Inst{15-14} = 0b10;
2901 let Inst{12} = 0;
2902 let Inst{7-4} = 0b0010;
2903}
2904
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002905//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002906// TLS Instructions
2907//
2908
2909// __aeabi_read_tp preserves the registers r1-r3.
2910let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002911 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002912 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002913 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002914 [(set R0, ARMthread_pointer)]> {
2915 let Inst{31-27} = 0b11110;
2916 let Inst{15-14} = 0b11;
2917 let Inst{12} = 1;
2918 }
David Goodwin334c2642009-07-08 16:09:28 +00002919}
2920
2921//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002922// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002923// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002924// address and save #0 in R0 for the non-longjmp case.
2925// Since by its nature we may be coming from some other function to get
2926// here, and we're using the stack frame for the containing function to
2927// save/restore registers, we can't keep anything live in regs across
2928// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2929// when we get here from a longjmp(). We force everthing out of registers
2930// except for our own input by listing the relevant registers in Defs. By
2931// doing so, we also cause the prologue/epilogue code to actively preserve
2932// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002933// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002934let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002935 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2936 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002937 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002938 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002939 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002940 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002941 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002942 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002943}
2944
Bob Wilsonec80e262010-04-09 20:41:18 +00002945let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002946 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002947 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002948 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002949 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002950 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002951 Requires<[IsThumb2, NoVFP]>;
2952}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002953
2954
2955//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002956// Control-Flow Instructions
2957//
2958
Evan Chengc50a1cb2009-07-09 22:58:39 +00002959// FIXME: remove when we have a way to marking a MI with these properties.
2960// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2961// operand list.
2962// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002963let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002964 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002965def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002966 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002967 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002968 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002969 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002970 bits<4> Rn;
2971 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002972
Bill Wendling7b718782010-11-16 02:08:45 +00002973 let Inst{31-27} = 0b11101;
2974 let Inst{26-25} = 0b00;
2975 let Inst{24-23} = 0b01; // Increment After
2976 let Inst{22} = 0;
2977 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002978 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002979 let Inst{19-16} = Rn;
2980 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002981}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002982
David Goodwin5e47a9a2009-06-30 18:04:13 +00002983let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2984let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002985def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002986 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002987 [(br bb:$target)]> {
2988 let Inst{31-27} = 0b11110;
2989 let Inst{15-14} = 0b10;
2990 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002991
2992 bits<20> target;
2993 let Inst{26} = target{19};
2994 let Inst{11} = target{18};
2995 let Inst{13} = target{17};
2996 let Inst{21-16} = target{16-11};
2997 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002998}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002999
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003000let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003001def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003002 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003003 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003004 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003005
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003006// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003007def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003008 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3009 SizeSpecial, IIC_Br, []>;
3010
Jim Grosbachd4811102010-12-15 19:03:16 +00003011def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003012 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3013 SizeSpecial, IIC_Br, []>;
3014
3015def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3016 "tbb", "\t[$Rn, $Rm]", []> {
3017 bits<4> Rn;
3018 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003019 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003020 let Inst{19-16} = Rn;
3021 let Inst{15-5} = 0b11110000000;
3022 let Inst{4} = 0; // B form
3023 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003024}
Evan Cheng5657c012009-07-29 02:18:14 +00003025
Jim Grosbach5ca66692010-11-29 22:37:40 +00003026def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3027 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3028 bits<4> Rn;
3029 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003030 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003031 let Inst{19-16} = Rn;
3032 let Inst{15-5} = 0b11110000000;
3033 let Inst{4} = 1; // H form
3034 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003035}
Evan Cheng5657c012009-07-29 02:18:14 +00003036} // isNotDuplicable, isIndirectBranch
3037
David Goodwinc9a59b52009-06-30 19:50:22 +00003038} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003039
3040// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3041// a two-value operand where a dag node expects two operands. :(
3042let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003043def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003044 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003045 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3046 let Inst{31-27} = 0b11110;
3047 let Inst{15-14} = 0b10;
3048 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003049
Owen Andersonfb20d892010-12-09 00:27:41 +00003050 bits<4> p;
3051 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003052
Owen Andersonfb20d892010-12-09 00:27:41 +00003053 bits<21> target;
3054 let Inst{26} = target{20};
3055 let Inst{11} = target{19};
3056 let Inst{13} = target{18};
3057 let Inst{21-16} = target{17-12};
3058 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003059}
Evan Chengf49810c2009-06-23 17:48:47 +00003060
Evan Cheng06e16582009-07-10 01:54:42 +00003061
3062// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003063let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003064def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003065 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003066 "it$mask\t$cc", "", []> {
3067 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003068 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003069 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003070
3071 bits<4> cc;
3072 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003073 let Inst{7-4} = cc;
3074 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003075}
Evan Cheng06e16582009-07-10 01:54:42 +00003076
Johnny Chence6275f2010-02-25 19:05:29 +00003077// Branch and Exchange Jazelle -- for disassembly only
3078// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003079def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003080 [/* For disassembly only; pattern left blank */]> {
3081 let Inst{31-27} = 0b11110;
3082 let Inst{26} = 0;
3083 let Inst{25-20} = 0b111100;
3084 let Inst{15-14} = 0b10;
3085 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003086
Owen Anderson05bf5952010-11-29 18:54:38 +00003087 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003088 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003089}
3090
Johnny Chen93042d12010-03-02 18:14:57 +00003091// Change Processor State is a system instruction -- for disassembly only.
3092// The singleton $opt operand contains the following information:
3093// opt{4-0} = mode from Inst{4-0}
3094// opt{5} = changemode from Inst{17}
3095// opt{8-6} = AIF from Inst{8-6}
3096// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003097def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003098 [/* For disassembly only; pattern left blank */]> {
3099 let Inst{31-27} = 0b11110;
3100 let Inst{26} = 0;
3101 let Inst{25-20} = 0b111010;
3102 let Inst{15-14} = 0b10;
3103 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003104
Owen Andersond18a9c92010-11-29 19:22:08 +00003105 bits<11> opt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003106
Owen Andersond18a9c92010-11-29 19:22:08 +00003107 // mode number
3108 let Inst{4-0} = opt{4-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003109
Owen Andersond18a9c92010-11-29 19:22:08 +00003110 // M flag
3111 let Inst{8} = opt{5};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003112
Owen Andersond18a9c92010-11-29 19:22:08 +00003113 // F flag
3114 let Inst{5} = opt{6};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003115
Owen Andersond18a9c92010-11-29 19:22:08 +00003116 // I flag
3117 let Inst{6} = opt{7};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003118
Owen Andersond18a9c92010-11-29 19:22:08 +00003119 // A flag
3120 let Inst{7} = opt{8};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003121
Owen Andersond18a9c92010-11-29 19:22:08 +00003122 // imod flag
3123 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003124}
3125
Johnny Chen0f7866e2010-03-03 02:09:43 +00003126// A6.3.4 Branches and miscellaneous control
3127// Table A6-14 Change Processor State, and hint instructions
3128// Helper class for disassembly only.
3129class T2I_hint<bits<8> op7_0, string opc, string asm>
3130 : T2I<(outs), (ins), NoItinerary, opc, asm,
3131 [/* For disassembly only; pattern left blank */]> {
3132 let Inst{31-20} = 0xf3a;
3133 let Inst{15-14} = 0b10;
3134 let Inst{12} = 0;
3135 let Inst{10-8} = 0b000;
3136 let Inst{7-0} = op7_0;
3137}
3138
3139def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3140def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3141def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3142def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3143def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3144
3145def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3146 [/* For disassembly only; pattern left blank */]> {
3147 let Inst{31-20} = 0xf3a;
3148 let Inst{15-14} = 0b10;
3149 let Inst{12} = 0;
3150 let Inst{10-8} = 0b000;
3151 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003152
Owen Andersonc7373f82010-11-30 20:00:01 +00003153 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003154 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003155}
3156
Johnny Chen6341c5a2010-02-25 20:25:24 +00003157// Secure Monitor Call is a system instruction -- for disassembly only
3158// Option = Inst{19-16}
3159def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3160 [/* For disassembly only; pattern left blank */]> {
3161 let Inst{31-27} = 0b11110;
3162 let Inst{26-20} = 0b1111111;
3163 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003164
Owen Andersond18a9c92010-11-29 19:22:08 +00003165 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003166 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003167}
3168
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003169class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003170 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003171 string opc, string asm, list<dag> pattern>
3172 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003173 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003174
Owen Andersond18a9c92010-11-29 19:22:08 +00003175 bits<5> mode;
3176 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003177}
3178
3179// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003180def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003181 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003182 [/* For disassembly only; pattern left blank */]>;
3183def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003184 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003185 [/* For disassembly only; pattern left blank */]>;
3186def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003187 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003188 [/* For disassembly only; pattern left blank */]>;
3189def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003190 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003191 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003192
3193// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003194
Owen Anderson5404c2b2010-11-29 20:38:48 +00003195class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003196 string opc, string asm, list<dag> pattern>
3197 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003198 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003199
Owen Andersond18a9c92010-11-29 19:22:08 +00003200 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003201 let Inst{19-16} = Rn;
Owen Andersond18a9c92010-11-29 19:22:08 +00003202}
3203
Owen Anderson5404c2b2010-11-29 20:38:48 +00003204def t2RFEDBW : T2RFE<0b111010000011,
3205 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3206 [/* For disassembly only; pattern left blank */]>;
3207def t2RFEDB : T2RFE<0b111010000001,
3208 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3209 [/* For disassembly only; pattern left blank */]>;
3210def t2RFEIAW : T2RFE<0b111010011011,
3211 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3212 [/* For disassembly only; pattern left blank */]>;
3213def t2RFEIA : T2RFE<0b111010011001,
3214 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3215 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003216
Evan Chengf49810c2009-06-23 17:48:47 +00003217//===----------------------------------------------------------------------===//
3218// Non-Instruction Patterns
3219//
3220
Evan Cheng5adb66a2009-09-28 09:14:39 +00003221// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003222// This is a single pseudo instruction to make it re-materializable.
3223// FIXME: Remove this when we can do generalized remat.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003224let isReMaterializable = 1, isMoveImm = 1 in {
Jim Grosbach3c38f962010-10-06 22:01:26 +00003225def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003226 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003227 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003228
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003229def t2MOV_pic_ga : PseudoInst<(outs rGPR:$dst),
3230 (ins i32imm:$addr, pclabel:$id), IIC_iMOVix2,
3231 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr, imm:$id))]>,
3232 Requires<[IsThumb2, UseMovt]>;
3233} // isReMaterializable = 1, isMoveImm = 1 in
3234
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003235// ConstantPool, GlobalAddress, and JumpTable
3236def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3237 Requires<[IsThumb2, DontUseMovt]>;
3238def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3239def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3240 Requires<[IsThumb2, UseMovt]>;
3241
3242def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3243 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3244
Evan Chengb9803a82009-11-06 23:52:48 +00003245// Pseudo instruction that combines ldr from constpool and add pc. This should
3246// be expanded into two instructions late to allow if-conversion and
3247// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003248let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003249def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003250 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003251 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3252 imm:$cp))]>,
3253 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003254
3255//===----------------------------------------------------------------------===//
3256// Move between special register and ARM core register -- for disassembly only
3257//
3258
Owen Anderson5404c2b2010-11-29 20:38:48 +00003259class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3260 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003261 string opc, string asm, list<dag> pattern>
3262 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003263 let Inst{31-20} = op31_20{11-0};
3264 let Inst{15-14} = op15_14{1-0};
3265 let Inst{12} = op12{0};
3266}
3267
3268class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3269 dag oops, dag iops, InstrItinClass itin,
3270 string opc, string asm, list<dag> pattern>
3271 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003272 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003273 let Inst{11-8} = Rd;
Owen Anderson00a035f2010-11-29 19:29:15 +00003274}
3275
Owen Anderson5404c2b2010-11-29 20:38:48 +00003276def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3277 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3278 [/* For disassembly only; pattern left blank */]>;
3279def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003280 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003281 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003282
Owen Anderson5404c2b2010-11-29 20:38:48 +00003283class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3284 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003285 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003286 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003287 bits<4> Rn;
3288 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003289 let Inst{19-16} = Rn;
3290 let Inst{11-8} = mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003291}
3292
Owen Anderson5404c2b2010-11-29 20:38:48 +00003293def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3294 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003295 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003296 [/* For disassembly only; pattern left blank */]>;
3297def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003298 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3299 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003300 [/* For disassembly only; pattern left blank */]>;