blob: d14c10e163bc3fd04c0bfc437eafe9b268e46614 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach837c28a2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000029#include "llvm/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000031#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000032#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Chris Lattner97f06932009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000050#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000051#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053using namespace llvm;
54
Chris Lattner95b2c7d2006-12-19 22:59:26 +000055namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000056
57 // Per section and per symbol attributes are not supported.
58 // To implement them we would need the ability to delay this emission
59 // until the assembly file is fully parsed/generated as only then do we
60 // know the symbol and section numbers.
61 class AttributeEmitter {
62 public:
63 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
64 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000065 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000066 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000067 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000068 };
69
70 class AsmAttributeEmitter : public AttributeEmitter {
71 MCStreamer &Streamer;
72
73 public:
74 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
75 void MaybeSwitchVendor(StringRef Vendor) { }
76
77 void EmitAttribute(unsigned Attribute, unsigned Value) {
78 Streamer.EmitRawText("\t.eabi_attribute " +
79 Twine(Attribute) + ", " + Twine(Value));
80 }
81
Jason W Kimf009a962011-02-07 00:49:53 +000082 void EmitTextAttribute(unsigned Attribute, StringRef String) {
83 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000084 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000085 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000086 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000087 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000088 /* GAS requires .fpu to be emitted regardless of EABI attribute */
89 case ARMBuildAttrs::Advanced_SIMD_arch:
90 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000091 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000092 break;
Jason W Kimf009a962011-02-07 00:49:53 +000093 }
94 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000095 void Finish() { }
96 };
97
98 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +000099 // This structure holds all attributes, accounting for
100 // their string/numeric value, so we can later emmit them
101 // in declaration order, keeping all in the same vector
102 struct AttributeItemType {
103 enum {
104 HiddenAttribute = 0,
105 NumericAttribute,
106 TextAttribute
107 } Type;
108 unsigned Tag;
109 unsigned IntValue;
110 StringRef StringValue;
111 } AttributeItem;
112
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000113 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000114 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000115 SmallVector<AttributeItemType, 64> Contents;
116
117 // Account for the ULEB/String size of each item,
118 // not just the number of items
119 size_t ContentsSize;
120 // FIXME: this should be in a more generic place, but
121 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
122 size_t getULEBSize(int Value) {
123 size_t Size = 0;
124 do {
125 Value >>= 7;
126 Size += sizeof(int8_t); // Is this really necessary?
127 } while (Value);
128 return Size;
129 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000130
131 public:
132 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000133 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000134
135 void MaybeSwitchVendor(StringRef Vendor) {
136 assert(!Vendor.empty() && "Vendor cannot be empty.");
137
138 if (CurrentVendor.empty())
139 CurrentVendor = Vendor;
140 else if (CurrentVendor == Vendor)
141 return;
142 else
143 Finish();
144
145 CurrentVendor = Vendor;
146
Rafael Espindola33363842010-10-25 22:26:55 +0000147 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000148 }
149
150 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000151 AttributeItemType attr = {
152 AttributeItemType::NumericAttribute,
153 Attribute,
154 Value,
155 StringRef("")
156 };
157 ContentsSize += getULEBSize(Attribute);
158 ContentsSize += getULEBSize(Value);
159 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000160 }
161
Jason W Kimf009a962011-02-07 00:49:53 +0000162 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000163 AttributeItemType attr = {
164 AttributeItemType::TextAttribute,
165 Attribute,
166 0,
167 String
168 };
169 ContentsSize += getULEBSize(Attribute);
170 // String + \0
171 ContentsSize += String.size()+1;
172
173 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000174 }
175
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000176 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000177 // Vendor size + Vendor name + '\0'
178 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Tag + Tag Size
181 const size_t TagHeaderSize = 1 + 4;
182
183 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
184 Streamer.EmitBytes(CurrentVendor, 0);
185 Streamer.EmitIntValue(0, 1); // '\0'
186
187 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
188 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000189
Renato Golin719927a2011-08-09 09:50:10 +0000190 // Size should have been accounted for already, now
191 // emit each field as its type (ULEB or String)
192 for (unsigned int i=0; i<Contents.size(); ++i) {
193 AttributeItemType item = Contents[i];
194 Streamer.EmitULEB128IntValue(item.Tag, 0);
195 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000196 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000197 case AttributeItemType::NumericAttribute:
198 Streamer.EmitULEB128IntValue(item.IntValue, 0);
199 break;
200 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000201 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000202 Streamer.EmitIntValue(0, 1); // '\0'
203 break;
Renato Golin719927a2011-08-09 09:50:10 +0000204 }
205 }
Rafael Espindola33363842010-10-25 22:26:55 +0000206
207 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000208 }
209 };
210
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000211} // end of anonymous namespace
212
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000213MachineLocation ARMAsmPrinter::
214getDebugValueLocation(const MachineInstr *MI) const {
215 MachineLocation Location;
216 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
217 // Frame address. Currently handles register +- offset only.
218 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
219 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
220 else {
221 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
222 }
223 return Location;
224}
225
Devang Patel27f5acb2011-04-21 22:48:26 +0000226/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000227void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000228 const TargetRegisterInfo *RI = TM.getRegisterInfo();
229 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000230 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000231 else {
232 unsigned Reg = MLoc.getReg();
233 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000234 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000235 // S registers are described as bit-pieces of a register
236 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
237 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000238
Devang Patel27f5acb2011-04-21 22:48:26 +0000239 unsigned SReg = Reg - ARM::S0;
240 bool odd = SReg & 0x1;
241 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000242
243 OutStreamer.AddComment("DW_OP_regx for S register");
244 EmitInt8(dwarf::DW_OP_regx);
245
246 OutStreamer.AddComment(Twine(SReg));
247 EmitULEB128(Rx);
248
249 if (odd) {
250 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
251 EmitInt8(dwarf::DW_OP_bit_piece);
252 EmitULEB128(32);
253 EmitULEB128(32);
254 } else {
255 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
256 EmitInt8(dwarf::DW_OP_bit_piece);
257 EmitULEB128(32);
258 EmitULEB128(0);
259 }
Devang Patel71f3f112011-04-21 23:22:35 +0000260 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000261 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000262 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000263 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
264 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000265
266 unsigned QReg = Reg - ARM::Q0;
267 unsigned D1 = 256 + 2 * QReg;
268 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000269
Devang Patel71f3f112011-04-21 23:22:35 +0000270 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
271 EmitInt8(dwarf::DW_OP_regx);
272 EmitULEB128(D1);
273 OutStreamer.AddComment("DW_OP_piece 8");
274 EmitInt8(dwarf::DW_OP_piece);
275 EmitULEB128(8);
276
277 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
278 EmitInt8(dwarf::DW_OP_regx);
279 EmitULEB128(D2);
280 OutStreamer.AddComment("DW_OP_piece 8");
281 EmitInt8(dwarf::DW_OP_piece);
282 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000283 }
284 }
285}
286
Jim Grosbach3e965312012-05-18 19:12:01 +0000287void ARMAsmPrinter::EmitFunctionBodyEnd() {
288 // Make sure to terminate any constant pools that were at the end
289 // of the function.
290 if (!InConstantPool)
291 return;
292 InConstantPool = false;
293 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
294}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000295
Jim Grosbach3e965312012-05-18 19:12:01 +0000296void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000297 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000298 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000299 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000300 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000301
Chris Lattner953ebb72010-01-27 23:58:11 +0000302 OutStreamer.EmitLabel(CurrentFnSym);
303}
304
James Molloy34982572012-01-26 09:25:43 +0000305void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
306 uint64_t Size = TM.getTargetData()->getTypeAllocSize(CV->getType());
307 assert(Size && "C++ constructor pointer had zero size!");
308
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000309 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000310 assert(GV && "C++ constructor pointer was not a GlobalValue!");
311
312 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
313 (Subtarget->isTargetDarwin()
314 ? MCSymbolRefExpr::VK_None
315 : MCSymbolRefExpr::VK_ARM_TARGET1),
316 OutContext);
317
318 OutStreamer.EmitValue(E, Size);
319}
320
Jim Grosbach2317e402010-09-30 01:57:53 +0000321/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000322/// method to print assembly for each instruction.
323///
324bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000325 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000326 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000327
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000328 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000329}
330
Evan Cheng055b0312009-06-29 07:51:04 +0000331void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000332 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000333 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000334 unsigned TF = MO.getTargetFlags();
335
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000336 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000337 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000338 case MachineOperand::MO_Register: {
339 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000340 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000341 assert(!MO.getSubReg() && "Subregs should be eliminated!");
342 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000343 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000344 }
Evan Chenga8e29892007-01-19 07:51:42 +0000345 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000346 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000347 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000348 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000349 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000350 O << ":lower16:";
351 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000352 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000353 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000354 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000355 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000356 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000357 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000358 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000359 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000360 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000361 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000362 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
363 (TF & ARMII::MO_LO16))
364 O << ":lower16:";
365 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
366 (TF & ARMII::MO_HI16))
367 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000368 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000369
Chris Lattner0c08d092010-04-03 22:28:33 +0000370 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000371 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000372 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000373 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000374 }
Evan Chenga8e29892007-01-19 07:51:42 +0000375 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000376 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000377 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000378 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000379 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000380 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000381 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000382 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000383 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000384 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000385 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000386 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000387 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000388}
389
Evan Cheng055b0312009-06-29 07:51:04 +0000390//===--------------------------------------------------------------------===//
391
Chris Lattner0890cf12010-01-25 19:51:38 +0000392MCSymbol *ARMAsmPrinter::
393GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
394 const MachineBasicBlock *MBB) const {
395 SmallString<60> Name;
396 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000397 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000398 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000399 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000400}
401
402MCSymbol *ARMAsmPrinter::
403GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
404 SmallString<60> Name;
405 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000406 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000407 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000408}
409
Jim Grosbach433a5782010-09-24 20:47:58 +0000410
411MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
412 SmallString<60> Name;
413 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
414 << getFunctionNumber();
415 return OutContext.GetOrCreateSymbol(Name.str());
416}
417
Evan Cheng055b0312009-06-29 07:51:04 +0000418bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000419 unsigned AsmVariant, const char *ExtraCode,
420 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000421 // Does this asm operand have a single letter operand modifier?
422 if (ExtraCode && ExtraCode[0]) {
423 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000424
Evan Chenga8e29892007-01-19 07:51:42 +0000425 switch (ExtraCode[0]) {
Jack Carter0518fca2012-06-26 13:49:27 +0000426 default:
427 // See if this is a generic print operand
428 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000429 case 'a': // Print as a memory address.
430 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000431 O << "["
432 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
433 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000434 return false;
435 }
436 // Fallthrough
437 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000438 if (!MI->getOperand(OpNum).isImm())
439 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000440 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000441 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000442 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000443 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000444 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000445 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000446 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher0628d382011-05-24 22:10:34 +0000447 if (MI->getOperand(OpNum).isReg()) {
448 unsigned Reg = MI->getOperand(OpNum).getReg();
449 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen4c91bda2012-05-30 23:00:43 +0000450 // Find the 'd' register that has this 's' register as a sub-register,
451 // and determine the lane number.
452 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
453 if (!ARM::DPRRegClass.contains(*SR))
454 continue;
455 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
456 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
457 return false;
458 }
Eric Christopher0628d382011-05-24 22:10:34 +0000459 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000460 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000461 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000462 if (!MI->getOperand(OpNum).isImm())
463 return true;
464 O << ~(MI->getOperand(OpNum).getImm());
465 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000466 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000467 if (!MI->getOperand(OpNum).isImm())
468 return true;
469 O << (MI->getOperand(OpNum).getImm() & 0xffff);
470 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000471 case 'M': { // A register range suitable for LDM/STM.
472 if (!MI->getOperand(OpNum).isReg())
473 return true;
474 const MachineOperand &MO = MI->getOperand(OpNum);
475 unsigned RegBegin = MO.getReg();
476 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
477 // already got the operands in registers that are operands to the
478 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000479
Eric Christopher3c14f242011-05-28 01:40:44 +0000480 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000481
Eric Christopher3c14f242011-05-28 01:40:44 +0000482 // FIXME: The register allocator not only may not have given us the
483 // registers in sequence, but may not be in ascending registers. This
484 // will require changes in the register allocator that'll need to be
485 // propagated down here if the operands change.
486 unsigned RegOps = OpNum + 1;
487 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000488 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000489 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
490 RegOps++;
491 }
492
493 O << "}";
494
495 return false;
496 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000497 case 'R': // The most significant register of a pair.
498 case 'Q': { // The least significant register of a pair.
499 if (OpNum == 0)
500 return true;
501 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
502 if (!FlagsOP.isImm())
503 return true;
504 unsigned Flags = FlagsOP.getImm();
505 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
506 if (NumVals != 2)
507 return true;
508 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
509 if (RegOp >= MI->getNumOperands())
510 return true;
511 const MachineOperand &MO = MI->getOperand(RegOp);
512 if (!MO.isReg())
513 return true;
514 unsigned Reg = MO.getReg();
515 O << ARMInstPrinter::getRegisterName(Reg);
516 return false;
517 }
518
Eric Christopherfef50062011-05-24 22:27:43 +0000519 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000520 case 'f': { // The high doubleword register of a NEON quad register.
521 if (!MI->getOperand(OpNum).isReg())
522 return true;
523 unsigned Reg = MI->getOperand(OpNum).getReg();
524 if (!ARM::QPRRegClass.contains(Reg))
525 return true;
526 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
527 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
528 ARM::dsub_0 : ARM::dsub_1);
529 O << ARMInstPrinter::getRegisterName(SubReg);
530 return false;
531 }
532
Eric Christopher001d2192012-08-13 18:18:52 +0000533 // This modifier is not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000534 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilsond984eb62010-05-27 20:23:42 +0000535 return true;
Eric Christopher6eef0e22012-08-14 23:32:15 +0000536 case 'H': { // The highest-numbered register of a pair.
Eric Christopher001d2192012-08-13 18:18:52 +0000537 const MachineOperand &MO = MI->getOperand(OpNum);
538 if (!MO.isReg())
539 return true;
540 const TargetRegisterClass &RC = ARM::GPRRegClass;
541 const MachineFunction &MF = *MI->getParent()->getParent();
542 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
543
544 unsigned RegIdx = TRI->getEncodingValue(MO.getReg());
545 RegIdx |= 1; //The odd register is also the higher-numbered one of a pair.
546
547 unsigned Reg = RC.getRegister(RegIdx);
548 O << ARMInstPrinter::getRegisterName(Reg);
549 return false;
Evan Cheng84f60b72010-05-27 22:08:38 +0000550 }
Eric Christopher6eef0e22012-08-14 23:32:15 +0000551 }
Evan Chenga8e29892007-01-19 07:51:42 +0000552 }
Jim Grosbache9952212009-09-04 01:38:51 +0000553
Chris Lattner35c33bd2010-04-04 04:47:45 +0000554 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000555 return false;
556}
557
Bob Wilson224c2442009-05-19 05:53:42 +0000558bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000559 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000560 const char *ExtraCode,
561 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000562 // Does this asm operand have a single letter operand modifier?
563 if (ExtraCode && ExtraCode[0]) {
564 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000565
Eric Christopher8f894632011-05-25 20:51:58 +0000566 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000567 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000568 default: return true; // Unknown modifier.
569 case 'm': // The base register of a memory operand.
570 if (!MI->getOperand(OpNum).isReg())
571 return true;
572 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
573 return false;
574 }
575 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000576
Bob Wilson765cc0b2009-10-13 20:50:28 +0000577 const MachineOperand &MO = MI->getOperand(OpNum);
578 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000579 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000580 return false;
581}
582
Bob Wilson812209a2009-09-30 22:06:26 +0000583void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000584 if (Subtarget->isTargetDarwin()) {
585 Reloc::Model RelocM = TM.getRelocationModel();
586 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
587 // Declare all the text sections up front (before the DWARF sections
588 // emitted by AsmPrinter::doInitialization) so the assembler will keep
589 // them together at the beginning of the object file. This helps
590 // avoid out-of-range branches that are due a fundamental limitation of
591 // the way symbol offsets are encoded with the current Darwin ARM
592 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000593 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000594 static_cast<const TargetLoweringObjectFileMachO &>(
595 getObjFileLowering());
Jim Grosbach837c28a2012-10-04 21:33:24 +0000596
597 // Collect the set of sections our functions will go into.
598 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
599 SmallPtrSet<const MCSection *, 8> > TextSections;
600 // Default text section comes first.
601 TextSections.insert(TLOFMacho.getTextSection());
602 // Now any user defined text sections from function attributes.
603 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
604 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
605 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
606 // Now the coalescable sections.
607 TextSections.insert(TLOFMacho.getTextCoalSection());
608 TextSections.insert(TLOFMacho.getConstTextCoalSection());
609
610 // Emit the sections in the .s file header to fix the order.
611 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
612 OutStreamer.SwitchSection(TextSections[i]);
613
Bob Wilson29e06692009-09-30 22:25:37 +0000614 if (RelocM == Reloc::DynamicNoPIC) {
615 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000616 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
617 MCSectionMachO::S_SYMBOL_STUBS,
618 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000619 OutStreamer.SwitchSection(sect);
620 } else {
621 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000622 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
623 MCSectionMachO::S_SYMBOL_STUBS,
624 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000625 OutStreamer.SwitchSection(sect);
626 }
Bob Wilson63db5942010-07-30 19:55:47 +0000627 const MCSection *StaticInitSect =
628 OutContext.getMachOSection("__TEXT", "__StaticInit",
629 MCSectionMachO::S_REGULAR |
630 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
631 SectionKind::getText());
632 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000633 }
634 }
635
Jim Grosbache5165492009-11-09 00:11:35 +0000636 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000637 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000638
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000639 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000640 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000641 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000642}
643
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000644
Chris Lattner4a071d62009-10-19 17:59:19 +0000645void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000646 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000647 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000648 const TargetLoweringObjectFileMachO &TLOFMacho =
649 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000650 MachineModuleInfoMachO &MMIMacho =
651 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000652
Evan Chenga8e29892007-01-19 07:51:42 +0000653 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000654 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000655
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000656 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000657 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000658 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000659 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000660 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000661 // L_foo$stub:
662 OutStreamer.EmitLabel(Stubs[i].first);
663 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000664 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
665 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000666
Bill Wendling52a50e52010-03-11 01:18:13 +0000667 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000668 // External to current translation unit.
669 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
670 else
671 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000672 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000673 // When we place the LSDA into the TEXT section, the type info
674 // pointers need to be indirect and pc-rel. We accomplish this by
675 // using NLPs; however, sometimes the types are local to the file.
676 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000677 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
678 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000679 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000680 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000681
682 Stubs.clear();
683 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000684 }
685
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000686 Stubs = MMIMacho.GetHiddenGVStubList();
687 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000688 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000689 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000690 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
691 // L_foo$stub:
692 OutStreamer.EmitLabel(Stubs[i].first);
693 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000694 OutStreamer.EmitValue(MCSymbolRefExpr::
695 Create(Stubs[i].second.getPointer(),
696 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000697 4/*size*/, 0/*addrspace*/);
698 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000699
700 Stubs.clear();
701 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000702 }
703
Evan Chenga8e29892007-01-19 07:51:42 +0000704 // Funny Darwin hack: This flag tells the linker that no global symbols
705 // contain code that falls through to other global symbols (e.g. the obvious
706 // implementation of multiple entry points). If this doesn't occur, the
707 // linker can safely perform dead code stripping. Since LLVM never
708 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000709 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000710 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000711}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000712
Chris Lattner97f06932009-10-19 20:20:46 +0000713//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000714// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
715// FIXME:
716// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000717// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000718// Instead of subclassing the MCELFStreamer, we do the work here.
719
720void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000721
Jason W Kim17b443d2010-10-11 23:01:44 +0000722 emitARMAttributeSection();
723
Renato Golin728ff0d2011-02-28 22:04:27 +0000724 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
725 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000726 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000727 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000728 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000729 emitFPU = true;
730 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000731 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
732 AttrEmitter = new ObjectAttributeEmitter(O);
733 }
734
735 AttrEmitter->MaybeSwitchVendor("aeabi");
736
Jason W Kimdef9ac42010-10-06 22:36:46 +0000737 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000738
739 if (CPUString == "cortex-a8" ||
740 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000741 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000742 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
743 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
744 ARMBuildAttrs::ApplicationProfile);
745 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
746 ARMBuildAttrs::Allowed);
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
748 ARMBuildAttrs::AllowThumb32);
749 // Fixme: figure out when this is emitted.
750 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
751 // ARMBuildAttrs::AllowWMMXv1);
752 //
753
754 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000755 } else if (CPUString == "xscale") {
756 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
757 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
758 ARMBuildAttrs::Allowed);
759 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
760 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000761 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000762 // FIXME: Why these defaults?
763 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000764 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
765 ARMBuildAttrs::Allowed);
766 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
767 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000768 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000769
Renato Goline89a0532011-03-02 21:20:09 +0000770 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000771 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000772 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000773 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000774 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
775 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000776 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000777 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000778 /* If emitted for NEON, omit from VFP below, since you can have both
779 * NEON and VFP in build attributes but only one .fpu */
780 emitFPU = false;
781 }
782
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000783 /* VFPv4 + .fpu */
784 if (Subtarget->hasVFP4()) {
785 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
786 ARMBuildAttrs::AllowFPv4A);
787 if (emitFPU)
788 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
789
Renato Golin728ff0d2011-02-28 22:04:27 +0000790 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000791 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000792 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
793 ARMBuildAttrs::AllowFPv3A);
794 if (emitFPU)
795 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
796
797 /* VFPv2 + .fpu */
798 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000799 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
800 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000801 if (emitFPU)
802 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
803 }
804
805 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000806 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000807 if (Subtarget->hasNEON()) {
808 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
809 ARMBuildAttrs::Allowed);
810 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000811
812 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000813 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000814 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
815 ARMBuildAttrs::Allowed);
816 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
817 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000818 }
819
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000820 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000821 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
822 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000823 else
Jason W Kimf009a962011-02-07 00:49:53 +0000824 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
825 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000826
Jason W Kimf009a962011-02-07 00:49:53 +0000827 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000828 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000829 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
830 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000831
832 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000833 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000834 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
835 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000836 }
837 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000838
Jason W Kimf009a962011-02-07 00:49:53 +0000839 if (Subtarget->hasDivide())
840 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000841
842 AttrEmitter->Finish();
843 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000844}
845
Jason W Kim17b443d2010-10-11 23:01:44 +0000846void ARMAsmPrinter::emitARMAttributeSection() {
847 // <format-version>
848 // [ <section-length> "vendor-name"
849 // [ <file-tag> <size> <attribute>*
850 // | <section-tag> <size> <section-number>* 0 <attribute>*
851 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
852 // ]+
853 // ]*
854
855 if (OutStreamer.hasRawTextSupport())
856 return;
857
858 const ARMElfTargetObjectFile &TLOFELF =
859 static_cast<const ARMElfTargetObjectFile &>
860 (getObjFileLowering());
861
862 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000863
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000864 // Format version
865 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000866}
867
Jason W Kimdef9ac42010-10-06 22:36:46 +0000868//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000869
Jim Grosbach988ce092010-09-18 00:05:05 +0000870static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
871 unsigned LabelId, MCContext &Ctx) {
872
873 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
874 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
875 return Label;
876}
877
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000878static MCSymbolRefExpr::VariantKind
879getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
880 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000881 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
882 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
883 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
884 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
885 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
886 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
887 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000888 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000889}
890
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000891MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
892 bool isIndirect = Subtarget->isTargetDarwin() &&
893 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
894 if (!isIndirect)
895 return Mang->getSymbol(GV);
896
897 // FIXME: Remove this when Darwin transition to @GOT like syntax.
898 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
899 MachineModuleInfoMachO &MMIMachO =
900 MMI->getObjFileInfo<MachineModuleInfoMachO>();
901 MachineModuleInfoImpl::StubValueTy &StubSym =
902 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
903 MMIMachO.getGVStubEntry(MCSym);
904 if (StubSym.getPointer() == 0)
905 StubSym = MachineModuleInfoImpl::
906 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
907 return MCSym;
908}
909
Jim Grosbach5df08d82010-11-09 18:45:04 +0000910void ARMAsmPrinter::
911EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
912 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
913
914 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000915
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000916 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000917 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000918 SmallString<128> Str;
919 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000920 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000921 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000922 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000923 const BlockAddress *BA =
924 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
925 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000926 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000927 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000928 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000929 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000930 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000931 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000932 } else {
933 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000934 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
935 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000936 }
937
938 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000939 const MCExpr *Expr =
940 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
941 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000942
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000943 if (ACPV->getPCAdjustment()) {
944 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
945 getFunctionNumber(),
946 ACPV->getLabelId(),
947 OutContext);
948 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
949 PCRelExpr =
950 MCBinaryExpr::CreateAdd(PCRelExpr,
951 MCConstantExpr::Create(ACPV->getPCAdjustment(),
952 OutContext),
953 OutContext);
954 if (ACPV->mustAddCurrentAddress()) {
955 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
956 // label, so just emit a local label end reference that instead.
957 MCSymbol *DotSym = OutContext.CreateTempSymbol();
958 OutStreamer.EmitLabel(DotSym);
959 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
960 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000961 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000962 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000963 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000964 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000965}
966
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000967void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
968 unsigned Opcode = MI->getOpcode();
969 int OpNum = 1;
970 if (Opcode == ARM::BR_JTadd)
971 OpNum = 2;
972 else if (Opcode == ARM::BR_JTm)
973 OpNum = 3;
974
975 const MachineOperand &MO1 = MI->getOperand(OpNum);
976 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
977 unsigned JTI = MO1.getIndex();
978
979 // Emit a label for the jump table.
980 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
981 OutStreamer.EmitLabel(JTISymbol);
982
Jim Grosbach3e965312012-05-18 19:12:01 +0000983 // Mark the jump table as data-in-code.
984 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
985
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000986 // Emit each entry of the table.
987 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
988 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
989 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
990
991 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
992 MachineBasicBlock *MBB = JTBBs[i];
993 // Construct an MCExpr for the entry. We want a value of the form:
994 // (BasicBlockAddr - TableBeginAddr)
995 //
996 // For example, a table with entries jumping to basic blocks BB0 and BB1
997 // would look like:
998 // LJTI_0_0:
999 // .word (LBB0 - LJTI_0_0)
1000 // .word (LBB1 - LJTI_0_0)
1001 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1002
1003 if (TM.getRelocationModel() == Reloc::PIC_)
1004 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1005 OutContext),
1006 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +00001007 // If we're generating a table of Thumb addresses in static relocation
1008 // model, we need to add one to keep interworking correctly.
1009 else if (AFI->isThumbFunction())
1010 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1011 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001012 OutStreamer.EmitValue(Expr, 4);
1013 }
Jim Grosbach3e965312012-05-18 19:12:01 +00001014 // Mark the end of jump table data-in-code region.
1015 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001016}
1017
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001018void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1019 unsigned Opcode = MI->getOpcode();
1020 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1021 const MachineOperand &MO1 = MI->getOperand(OpNum);
1022 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1023 unsigned JTI = MO1.getIndex();
1024
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001025 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1026 OutStreamer.EmitLabel(JTISymbol);
1027
1028 // Emit each entry of the table.
1029 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1030 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1031 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001032 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +00001033 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001034 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001035 // Mark the jump table as data-in-code.
1036 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1037 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001038 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001039 // Mark the jump table as data-in-code.
1040 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1041 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001042
1043 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1044 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001045 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1046 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001047 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001048 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001049 MCInst BrInst;
1050 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001051 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001052 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1053 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001054 OutStreamer.EmitInstruction(BrInst);
1055 continue;
1056 }
1057 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001058 // MCExpr for the entry. We want a value of the form:
1059 // (BasicBlockAddr - TableBeginAddr) / 2
1060 //
1061 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1062 // would look like:
1063 // LJTI_0_0:
1064 // .byte (LBB0 - LJTI_0_0) / 2
1065 // .byte (LBB1 - LJTI_0_0) / 2
1066 const MCExpr *Expr =
1067 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1068 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1069 OutContext);
1070 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1071 OutContext);
1072 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001073 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001074 // Mark the end of jump table data-in-code region. 32-bit offsets use
1075 // actual branch instructions here, so we don't mark those as a data-region
1076 // at all.
1077 if (OffsetWidth != 4)
1078 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001079}
1080
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001081void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1082 raw_ostream &OS) {
1083 unsigned NOps = MI->getNumOperands();
1084 assert(NOps==4);
1085 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1086 // cast away const; DIetc do not take const operands for some reason.
1087 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1088 OS << V.getName();
1089 OS << " <- ";
1090 // Frame address. Currently handles register +- offset only.
1091 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1092 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1093 OS << ']';
1094 OS << "+";
1095 printOperand(MI, NOps-2, OS);
1096}
1097
Jim Grosbach40edf732010-12-14 21:10:47 +00001098static void populateADROperands(MCInst &Inst, unsigned Dest,
1099 const MCSymbol *Label,
1100 unsigned pred, unsigned ccreg,
1101 MCContext &Ctx) {
1102 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1103 Inst.addOperand(MCOperand::CreateReg(Dest));
1104 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1105 // Add predicate operands.
1106 Inst.addOperand(MCOperand::CreateImm(pred));
1107 Inst.addOperand(MCOperand::CreateReg(ccreg));
1108}
1109
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001110void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1111 unsigned Opcode) {
1112 MCInst TmpInst;
1113
1114 // Emit the instruction as usual, just patch the opcode.
1115 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1116 TmpInst.setOpcode(Opcode);
1117 OutStreamer.EmitInstruction(TmpInst);
1118}
1119
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001120void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1121 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1122 "Only instruction which are involved into frame setup code are allowed");
1123
1124 const MachineFunction &MF = *MI->getParent()->getParent();
1125 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001126 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001127
1128 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001129 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001130 unsigned SrcReg, DstReg;
1131
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001132 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1133 // Two special cases:
1134 // 1) tPUSH does not have src/dst regs.
1135 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1136 // load. Yes, this is pretty fragile, but for now I don't see better
1137 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001138 SrcReg = DstReg = ARM::SP;
1139 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001140 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001141 DstReg = MI->getOperand(0).getReg();
1142 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001143
1144 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001145 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001146 // Register saves.
1147 assert(DstReg == ARM::SP &&
1148 "Only stack pointer as a destination reg is supported");
1149
1150 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001151 // Skip src & dst reg, and pred ops.
1152 unsigned StartOp = 2 + 2;
1153 // Use all the operands.
1154 unsigned NumOffset = 0;
1155
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001156 switch (Opc) {
1157 default:
1158 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001159 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001160 case ARM::tPUSH:
1161 // Special case here: no src & dst reg, but two extra imp ops.
1162 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001163 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001164 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001165 case ARM::VSTMDDB_UPD:
1166 assert(SrcReg == ARM::SP &&
1167 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001168 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovad62e922012-08-04 13:25:58 +00001169 i != NumOps; ++i) {
1170 const MachineOperand &MO = MI->getOperand(i);
1171 // Actually, there should never be any impdef stuff here. Skip it
1172 // temporary to workaround PR11902.
1173 if (MO.isImplicit())
1174 continue;
1175 RegList.push_back(MO.getReg());
1176 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001177 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001178 case ARM::STR_PRE_IMM:
1179 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001180 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001181 assert(MI->getOperand(2).getReg() == ARM::SP &&
1182 "Only stack pointer as a source reg is supported");
1183 RegList.push_back(SrcReg);
1184 break;
1185 }
1186 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1187 } else {
1188 // Changes of stack / frame pointer.
1189 if (SrcReg == ARM::SP) {
1190 int64_t Offset = 0;
1191 switch (Opc) {
1192 default:
1193 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001194 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001195 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001196 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001197 Offset = 0;
1198 break;
1199 case ARM::ADDri:
1200 Offset = -MI->getOperand(2).getImm();
1201 break;
1202 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001203 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001204 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001205 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001206 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001207 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001208 break;
1209 case ARM::tADDspi:
1210 case ARM::tADDrSPi:
1211 Offset = -MI->getOperand(2).getImm()*4;
1212 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001213 case ARM::tLDRpci: {
1214 // Grab the constpool index and check, whether it corresponds to
1215 // original or cloned constpool entry.
1216 unsigned CPI = MI->getOperand(1).getIndex();
1217 const MachineConstantPool *MCP = MF.getConstantPool();
1218 if (CPI >= MCP->getConstants().size())
1219 CPI = AFI.getOriginalCPIdx(CPI);
1220 assert(CPI != -1U && "Invalid constpool index");
1221
1222 // Derive the actual offset.
1223 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1224 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1225 // FIXME: Check for user, it should be "add" instruction!
1226 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001227 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001228 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001229 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001230
1231 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001232 // Set-up of the frame pointer. Positive values correspond to "add"
1233 // instruction.
1234 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001235 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001236 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001237 // instruction.
1238 OutStreamer.EmitPad(Offset);
1239 } else {
1240 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001241 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001242 }
1243 } else if (DstReg == ARM::SP) {
1244 // FIXME: .movsp goes here
1245 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001246 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001247 }
1248 else {
1249 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001250 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001251 }
1252 }
1253}
1254
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001255extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001256
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001257// Simple pseudo-instructions have their lowering (with expansion to real
1258// instructions) auto-generated.
1259#include "ARMGenMCPseudoLowering.inc"
1260
Jim Grosbachb454cda2010-09-29 15:23:40 +00001261void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001262 // If we just ended a constant pool, mark it as such.
1263 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1264 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1265 InConstantPool = false;
1266 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001267
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001268 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001269 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001270 EmitUnwindingInstruction(MI);
1271
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001272 // Do any auto-generated pseudo lowerings.
1273 if (emitPseudoExpansionLowering(OutStreamer, MI))
1274 return;
1275
Andrew Trick3be654f2011-09-21 02:20:46 +00001276 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1277 "Pseudo flag setting opcode should be expanded early");
1278
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001279 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001280 unsigned Opc = MI->getOpcode();
1281 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001282 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001283 case ARM::DBG_VALUE: {
1284 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1285 SmallString<128> TmpStr;
1286 raw_svector_ostream OS(TmpStr);
1287 PrintDebugValueComment(MI, OS);
1288 OutStreamer.EmitRawText(StringRef(OS.str()));
1289 }
1290 return;
1291 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001292 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001293 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001294 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001295 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001296 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001297 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1298 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1299 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001300 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1301 GetCPISymbol(MI->getOperand(1).getIndex()),
1302 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1303 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001304 OutStreamer.EmitInstruction(TmpInst);
1305 return;
1306 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001307 case ARM::LEApcrelJT:
1308 case ARM::tLEApcrelJT:
1309 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001310 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001311 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1312 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1313 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001314 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1315 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1316 MI->getOperand(2).getImm()),
1317 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1318 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001319 OutStreamer.EmitInstruction(TmpInst);
1320 return;
1321 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001322 // Darwin call instructions are just normal call instructions with different
1323 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001324 case ARM::BX_CALL: {
1325 {
1326 MCInst TmpInst;
1327 TmpInst.setOpcode(ARM::MOVr);
1328 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1329 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1330 // Add predicate operands.
1331 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1332 TmpInst.addOperand(MCOperand::CreateReg(0));
1333 // Add 's' bit operand (always reg0 for this)
1334 TmpInst.addOperand(MCOperand::CreateReg(0));
1335 OutStreamer.EmitInstruction(TmpInst);
1336 }
1337 {
1338 MCInst TmpInst;
1339 TmpInst.setOpcode(ARM::BX);
1340 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1341 OutStreamer.EmitInstruction(TmpInst);
1342 }
1343 return;
1344 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001345 case ARM::tBX_CALL: {
1346 {
1347 MCInst TmpInst;
1348 TmpInst.setOpcode(ARM::tMOVr);
1349 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1350 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001351 // Add predicate operands.
1352 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1353 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001354 OutStreamer.EmitInstruction(TmpInst);
1355 }
1356 {
1357 MCInst TmpInst;
1358 TmpInst.setOpcode(ARM::tBX);
1359 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1360 // Add predicate operands.
1361 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1362 TmpInst.addOperand(MCOperand::CreateReg(0));
1363 OutStreamer.EmitInstruction(TmpInst);
1364 }
1365 return;
1366 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001367 case ARM::BMOVPCRX_CALL: {
1368 {
1369 MCInst TmpInst;
1370 TmpInst.setOpcode(ARM::MOVr);
1371 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1372 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1373 // Add predicate operands.
1374 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1375 TmpInst.addOperand(MCOperand::CreateReg(0));
1376 // Add 's' bit operand (always reg0 for this)
1377 TmpInst.addOperand(MCOperand::CreateReg(0));
1378 OutStreamer.EmitInstruction(TmpInst);
1379 }
1380 {
1381 MCInst TmpInst;
1382 TmpInst.setOpcode(ARM::MOVr);
1383 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1384 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1385 // Add predicate operands.
1386 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1387 TmpInst.addOperand(MCOperand::CreateReg(0));
1388 // Add 's' bit operand (always reg0 for this)
1389 TmpInst.addOperand(MCOperand::CreateReg(0));
1390 OutStreamer.EmitInstruction(TmpInst);
1391 }
1392 return;
1393 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001394 case ARM::BMOVPCB_CALL: {
1395 {
1396 MCInst TmpInst;
1397 TmpInst.setOpcode(ARM::MOVr);
1398 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1399 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1400 // Add predicate operands.
1401 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1402 TmpInst.addOperand(MCOperand::CreateReg(0));
1403 // Add 's' bit operand (always reg0 for this)
1404 TmpInst.addOperand(MCOperand::CreateReg(0));
1405 OutStreamer.EmitInstruction(TmpInst);
1406 }
1407 {
1408 MCInst TmpInst;
1409 TmpInst.setOpcode(ARM::Bcc);
1410 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1411 MCSymbol *GVSym = Mang->getSymbol(GV);
1412 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1413 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1414 // Add predicate operands.
1415 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1416 TmpInst.addOperand(MCOperand::CreateReg(0));
1417 OutStreamer.EmitInstruction(TmpInst);
1418 }
1419 return;
1420 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001421 case ARM::t2BMOVPCB_CALL: {
1422 {
1423 MCInst TmpInst;
1424 TmpInst.setOpcode(ARM::tMOVr);
1425 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1426 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1427 // Add predicate operands.
1428 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1429 TmpInst.addOperand(MCOperand::CreateReg(0));
1430 OutStreamer.EmitInstruction(TmpInst);
1431 }
1432 {
1433 MCInst TmpInst;
1434 TmpInst.setOpcode(ARM::t2B);
1435 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1436 MCSymbol *GVSym = Mang->getSymbol(GV);
1437 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
1438 TmpInst.addOperand(MCOperand::CreateExpr(GVSymExpr));
1439 // Add predicate operands.
1440 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1441 TmpInst.addOperand(MCOperand::CreateReg(0));
1442 OutStreamer.EmitInstruction(TmpInst);
1443 }
1444 return;
1445 }
Evan Cheng53519f02011-01-21 18:55:51 +00001446 case ARM::MOVi16_ga_pcrel:
1447 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001448 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001449 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001450 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1451
Evan Cheng53519f02011-01-21 18:55:51 +00001452 unsigned TF = MI->getOperand(1).getTargetFlags();
1453 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001454 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1455 MCSymbol *GVSym = GetARMGVSymbol(GV);
1456 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001457 if (isPIC) {
1458 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1459 getFunctionNumber(),
1460 MI->getOperand(2).getImm(), OutContext);
1461 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1462 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1463 const MCExpr *PCRelExpr =
1464 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1465 MCBinaryExpr::CreateAdd(LabelSymExpr,
1466 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001467 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001468 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1469 } else {
1470 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1471 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1472 }
1473
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001474 // Add predicate operands.
1475 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1476 TmpInst.addOperand(MCOperand::CreateReg(0));
1477 // Add 's' bit operand (always reg0 for this)
1478 TmpInst.addOperand(MCOperand::CreateReg(0));
1479 OutStreamer.EmitInstruction(TmpInst);
1480 return;
1481 }
Evan Cheng53519f02011-01-21 18:55:51 +00001482 case ARM::MOVTi16_ga_pcrel:
1483 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001484 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001485 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1486 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001487 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1488 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1489
Evan Cheng53519f02011-01-21 18:55:51 +00001490 unsigned TF = MI->getOperand(2).getTargetFlags();
1491 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001492 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1493 MCSymbol *GVSym = GetARMGVSymbol(GV);
1494 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001495 if (isPIC) {
1496 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1497 getFunctionNumber(),
1498 MI->getOperand(3).getImm(), OutContext);
1499 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1500 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1501 const MCExpr *PCRelExpr =
1502 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1503 MCBinaryExpr::CreateAdd(LabelSymExpr,
1504 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001505 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001506 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1507 } else {
1508 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1509 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1510 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001511 // Add predicate operands.
1512 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1513 TmpInst.addOperand(MCOperand::CreateReg(0));
1514 // Add 's' bit operand (always reg0 for this)
1515 TmpInst.addOperand(MCOperand::CreateReg(0));
1516 OutStreamer.EmitInstruction(TmpInst);
1517 return;
1518 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001519 case ARM::tPICADD: {
1520 // This is a pseudo op for a label + instruction sequence, which looks like:
1521 // LPC0:
1522 // add r0, pc
1523 // This adds the address of LPC0 to r0.
1524
1525 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001526 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1527 getFunctionNumber(), MI->getOperand(2).getImm(),
1528 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001529
1530 // Form and emit the add.
1531 MCInst AddInst;
1532 AddInst.setOpcode(ARM::tADDhirr);
1533 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1534 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1535 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1536 // Add predicate operands.
1537 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1538 AddInst.addOperand(MCOperand::CreateReg(0));
1539 OutStreamer.EmitInstruction(AddInst);
1540 return;
1541 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001542 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001543 // This is a pseudo op for a label + instruction sequence, which looks like:
1544 // LPC0:
1545 // add r0, pc, r0
1546 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001547
Chris Lattner4d152222009-10-19 22:23:04 +00001548 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001549 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1550 getFunctionNumber(), MI->getOperand(2).getImm(),
1551 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001552
Jim Grosbachf3f09522010-09-14 21:05:34 +00001553 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001554 MCInst AddInst;
1555 AddInst.setOpcode(ARM::ADDrr);
1556 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1557 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1558 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001559 // Add predicate operands.
1560 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1561 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1562 // Add 's' bit operand (always reg0 for this)
1563 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001564 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001565 return;
1566 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001567 case ARM::PICSTR:
1568 case ARM::PICSTRB:
1569 case ARM::PICSTRH:
1570 case ARM::PICLDR:
1571 case ARM::PICLDRB:
1572 case ARM::PICLDRH:
1573 case ARM::PICLDRSB:
1574 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001575 // This is a pseudo op for a label + instruction sequence, which looks like:
1576 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001577 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001578 // The LCP0 label is referenced by a constant pool entry in order to get
1579 // a PC-relative address at the ldr instruction.
1580
1581 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001582 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1583 getFunctionNumber(), MI->getOperand(2).getImm(),
1584 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001585
1586 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001587 unsigned Opcode;
1588 switch (MI->getOpcode()) {
1589 default:
1590 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001591 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1592 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001593 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001594 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001595 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001596 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1597 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1598 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1599 }
1600 MCInst LdStInst;
1601 LdStInst.setOpcode(Opcode);
1602 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1603 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1604 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1605 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001606 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001607 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1608 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1609 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001610
1611 return;
1612 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001613 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001614 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1615 /// in the function. The first operand is the ID# for this instruction, the
1616 /// second is the index into the MachineConstantPool that this is, the third
1617 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001618 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001619 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1620 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1621
Jim Grosbach3e965312012-05-18 19:12:01 +00001622 // If this is the first entry of the pool, mark it.
1623 if (!InConstantPool) {
1624 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1625 InConstantPool = true;
1626 }
1627
Chris Lattner1b46f432010-01-23 07:00:21 +00001628 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001629
1630 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1631 if (MCPE.isMachineConstantPoolEntry())
1632 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1633 else
1634 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001635 return;
1636 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001637 case ARM::t2BR_JT: {
1638 // Lower and emit the instruction itself, then the jump table following it.
1639 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001640 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001641 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1642 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1643 // Add predicate operands.
1644 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1645 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001646 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001647 // Output the data for the jump table itself
1648 EmitJump2Table(MI);
1649 return;
1650 }
1651 case ARM::t2TBB_JT: {
1652 // Lower and emit the instruction itself, then the jump table following it.
1653 MCInst TmpInst;
1654
1655 TmpInst.setOpcode(ARM::t2TBB);
1656 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1657 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1658 // Add predicate operands.
1659 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1660 TmpInst.addOperand(MCOperand::CreateReg(0));
1661 OutStreamer.EmitInstruction(TmpInst);
1662 // Output the data for the jump table itself
1663 EmitJump2Table(MI);
1664 // Make sure the next instruction is 2-byte aligned.
1665 EmitAlignment(1);
1666 return;
1667 }
1668 case ARM::t2TBH_JT: {
1669 // Lower and emit the instruction itself, then the jump table following it.
1670 MCInst TmpInst;
1671
1672 TmpInst.setOpcode(ARM::t2TBH);
1673 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1674 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1675 // Add predicate operands.
1676 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1677 TmpInst.addOperand(MCOperand::CreateReg(0));
1678 OutStreamer.EmitInstruction(TmpInst);
1679 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001680 EmitJump2Table(MI);
1681 return;
1682 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001683 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001684 case ARM::BR_JTr: {
1685 // Lower and emit the instruction itself, then the jump table following it.
1686 // mov pc, target
1687 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001688 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001689 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001690 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001691 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1692 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1693 // Add predicate operands.
1694 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1695 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001696 // Add 's' bit operand (always reg0 for this)
1697 if (Opc == ARM::MOVr)
1698 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001699 OutStreamer.EmitInstruction(TmpInst);
1700
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001701 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001702 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001703 EmitAlignment(2);
1704
Jim Grosbach2dc77682010-11-29 18:37:44 +00001705 // Output the data for the jump table itself
1706 EmitJumpTable(MI);
1707 return;
1708 }
1709 case ARM::BR_JTm: {
1710 // Lower and emit the instruction itself, then the jump table following it.
1711 // ldr pc, target
1712 MCInst TmpInst;
1713 if (MI->getOperand(1).getReg() == 0) {
1714 // literal offset
1715 TmpInst.setOpcode(ARM::LDRi12);
1716 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1717 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1718 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1719 } else {
1720 TmpInst.setOpcode(ARM::LDRrs);
1721 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1722 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1723 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1724 TmpInst.addOperand(MCOperand::CreateImm(0));
1725 }
1726 // Add predicate operands.
1727 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1728 TmpInst.addOperand(MCOperand::CreateReg(0));
1729 OutStreamer.EmitInstruction(TmpInst);
1730
1731 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001732 EmitJumpTable(MI);
1733 return;
1734 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001735 case ARM::BR_JTadd: {
1736 // Lower and emit the instruction itself, then the jump table following it.
1737 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001738 MCInst TmpInst;
1739 TmpInst.setOpcode(ARM::ADDrr);
1740 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1741 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1742 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001743 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001744 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1745 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001746 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001747 TmpInst.addOperand(MCOperand::CreateReg(0));
1748 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001749
1750 // Output the data for the jump table itself
1751 EmitJumpTable(MI);
1752 return;
1753 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001754 case ARM::TRAP: {
1755 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1756 // FIXME: Remove this special case when they do.
1757 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001758 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001759 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001760 OutStreamer.AddComment("trap");
1761 OutStreamer.EmitIntValue(Val, 4);
1762 return;
1763 }
1764 break;
1765 }
1766 case ARM::tTRAP: {
1767 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1768 // FIXME: Remove this special case when they do.
1769 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001770 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001771 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001772 OutStreamer.AddComment("trap");
1773 OutStreamer.EmitIntValue(Val, 2);
1774 return;
1775 }
1776 break;
1777 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001778 case ARM::t2Int_eh_sjlj_setjmp:
1779 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001780 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001781 // Two incoming args: GPR:$src, GPR:$val
1782 // mov $val, pc
1783 // adds $val, #7
1784 // str $val, [$src, #4]
1785 // movs r0, #0
1786 // b 1f
1787 // movs r0, #1
1788 // 1:
1789 unsigned SrcReg = MI->getOperand(0).getReg();
1790 unsigned ValReg = MI->getOperand(1).getReg();
1791 MCSymbol *Label = GetARMSJLJEHLabel();
1792 {
1793 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001794 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001795 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1796 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001797 // Predicate.
1798 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1799 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001800 OutStreamer.AddComment("eh_setjmp begin");
1801 OutStreamer.EmitInstruction(TmpInst);
1802 }
1803 {
1804 MCInst TmpInst;
1805 TmpInst.setOpcode(ARM::tADDi3);
1806 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1807 // 's' bit operand
1808 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1809 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1810 TmpInst.addOperand(MCOperand::CreateImm(7));
1811 // Predicate.
1812 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1813 TmpInst.addOperand(MCOperand::CreateReg(0));
1814 OutStreamer.EmitInstruction(TmpInst);
1815 }
1816 {
1817 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001818 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001819 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1820 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1821 // The offset immediate is #4. The operand value is scaled by 4 for the
1822 // tSTR instruction.
1823 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001824 // Predicate.
1825 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1826 TmpInst.addOperand(MCOperand::CreateReg(0));
1827 OutStreamer.EmitInstruction(TmpInst);
1828 }
1829 {
1830 MCInst TmpInst;
1831 TmpInst.setOpcode(ARM::tMOVi8);
1832 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1833 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1834 TmpInst.addOperand(MCOperand::CreateImm(0));
1835 // Predicate.
1836 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1837 TmpInst.addOperand(MCOperand::CreateReg(0));
1838 OutStreamer.EmitInstruction(TmpInst);
1839 }
1840 {
1841 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1842 MCInst TmpInst;
1843 TmpInst.setOpcode(ARM::tB);
1844 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001845 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1846 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001847 OutStreamer.EmitInstruction(TmpInst);
1848 }
1849 {
1850 MCInst TmpInst;
1851 TmpInst.setOpcode(ARM::tMOVi8);
1852 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1853 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1854 TmpInst.addOperand(MCOperand::CreateImm(1));
1855 // Predicate.
1856 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1857 TmpInst.addOperand(MCOperand::CreateReg(0));
1858 OutStreamer.AddComment("eh_setjmp end");
1859 OutStreamer.EmitInstruction(TmpInst);
1860 }
1861 OutStreamer.EmitLabel(Label);
1862 return;
1863 }
1864
Jim Grosbach45390082010-09-23 23:33:56 +00001865 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001866 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001867 // Two incoming args: GPR:$src, GPR:$val
1868 // add $val, pc, #8
1869 // str $val, [$src, #+4]
1870 // mov r0, #0
1871 // add pc, pc, #0
1872 // mov r0, #1
1873 unsigned SrcReg = MI->getOperand(0).getReg();
1874 unsigned ValReg = MI->getOperand(1).getReg();
1875
1876 {
1877 MCInst TmpInst;
1878 TmpInst.setOpcode(ARM::ADDri);
1879 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1880 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1881 TmpInst.addOperand(MCOperand::CreateImm(8));
1882 // Predicate.
1883 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1884 TmpInst.addOperand(MCOperand::CreateReg(0));
1885 // 's' bit operand (always reg0 for this).
1886 TmpInst.addOperand(MCOperand::CreateReg(0));
1887 OutStreamer.AddComment("eh_setjmp begin");
1888 OutStreamer.EmitInstruction(TmpInst);
1889 }
1890 {
1891 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001892 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001893 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1894 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001895 TmpInst.addOperand(MCOperand::CreateImm(4));
1896 // Predicate.
1897 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1898 TmpInst.addOperand(MCOperand::CreateReg(0));
1899 OutStreamer.EmitInstruction(TmpInst);
1900 }
1901 {
1902 MCInst TmpInst;
1903 TmpInst.setOpcode(ARM::MOVi);
1904 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1905 TmpInst.addOperand(MCOperand::CreateImm(0));
1906 // Predicate.
1907 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1908 TmpInst.addOperand(MCOperand::CreateReg(0));
1909 // 's' bit operand (always reg0 for this).
1910 TmpInst.addOperand(MCOperand::CreateReg(0));
1911 OutStreamer.EmitInstruction(TmpInst);
1912 }
1913 {
1914 MCInst TmpInst;
1915 TmpInst.setOpcode(ARM::ADDri);
1916 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1917 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1918 TmpInst.addOperand(MCOperand::CreateImm(0));
1919 // Predicate.
1920 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1921 TmpInst.addOperand(MCOperand::CreateReg(0));
1922 // 's' bit operand (always reg0 for this).
1923 TmpInst.addOperand(MCOperand::CreateReg(0));
1924 OutStreamer.EmitInstruction(TmpInst);
1925 }
1926 {
1927 MCInst TmpInst;
1928 TmpInst.setOpcode(ARM::MOVi);
1929 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1930 TmpInst.addOperand(MCOperand::CreateImm(1));
1931 // Predicate.
1932 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1933 TmpInst.addOperand(MCOperand::CreateReg(0));
1934 // 's' bit operand (always reg0 for this).
1935 TmpInst.addOperand(MCOperand::CreateReg(0));
1936 OutStreamer.AddComment("eh_setjmp end");
1937 OutStreamer.EmitInstruction(TmpInst);
1938 }
1939 return;
1940 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001941 case ARM::Int_eh_sjlj_longjmp: {
1942 // ldr sp, [$src, #8]
1943 // ldr $scratch, [$src, #4]
1944 // ldr r7, [$src]
1945 // bx $scratch
1946 unsigned SrcReg = MI->getOperand(0).getReg();
1947 unsigned ScratchReg = MI->getOperand(1).getReg();
1948 {
1949 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001950 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001951 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1952 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001953 TmpInst.addOperand(MCOperand::CreateImm(8));
1954 // Predicate.
1955 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1956 TmpInst.addOperand(MCOperand::CreateReg(0));
1957 OutStreamer.EmitInstruction(TmpInst);
1958 }
1959 {
1960 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001961 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001962 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1963 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001964 TmpInst.addOperand(MCOperand::CreateImm(4));
1965 // Predicate.
1966 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1967 TmpInst.addOperand(MCOperand::CreateReg(0));
1968 OutStreamer.EmitInstruction(TmpInst);
1969 }
1970 {
1971 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001972 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001973 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1974 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001975 TmpInst.addOperand(MCOperand::CreateImm(0));
1976 // Predicate.
1977 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1978 TmpInst.addOperand(MCOperand::CreateReg(0));
1979 OutStreamer.EmitInstruction(TmpInst);
1980 }
1981 {
1982 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001983 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001984 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1985 // Predicate.
1986 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1987 TmpInst.addOperand(MCOperand::CreateReg(0));
1988 OutStreamer.EmitInstruction(TmpInst);
1989 }
1990 return;
1991 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001992 case ARM::tInt_eh_sjlj_longjmp: {
1993 // ldr $scratch, [$src, #8]
1994 // mov sp, $scratch
1995 // ldr $scratch, [$src, #4]
1996 // ldr r7, [$src]
1997 // bx $scratch
1998 unsigned SrcReg = MI->getOperand(0).getReg();
1999 unsigned ScratchReg = MI->getOperand(1).getReg();
2000 {
2001 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00002002 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002003 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2004 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
2005 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00002006 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002007 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002008 // Predicate.
2009 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2010 TmpInst.addOperand(MCOperand::CreateReg(0));
2011 OutStreamer.EmitInstruction(TmpInst);
2012 }
2013 {
2014 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00002015 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002016 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
2017 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2018 // Predicate.
2019 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2020 TmpInst.addOperand(MCOperand::CreateReg(0));
2021 OutStreamer.EmitInstruction(TmpInst);
2022 }
2023 {
2024 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00002025 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002026 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2027 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
2028 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002029 // Predicate.
2030 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2031 TmpInst.addOperand(MCOperand::CreateReg(0));
2032 OutStreamer.EmitInstruction(TmpInst);
2033 }
2034 {
2035 MCInst TmpInst;
Bob Wilson93abbc22012-04-07 16:51:59 +00002036 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002037 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
2038 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Bob Wilson93abbc22012-04-07 16:51:59 +00002039 TmpInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002040 // Predicate.
2041 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2042 TmpInst.addOperand(MCOperand::CreateReg(0));
2043 OutStreamer.EmitInstruction(TmpInst);
2044 }
2045 {
2046 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00002047 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00002048 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2049 // Predicate.
2050 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2051 TmpInst.addOperand(MCOperand::CreateReg(0));
2052 OutStreamer.EmitInstruction(TmpInst);
2053 }
2054 return;
2055 }
Chris Lattner97f06932009-10-19 20:20:46 +00002056 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00002057
Chris Lattner97f06932009-10-19 20:20:46 +00002058 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00002059 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00002060
Chris Lattner850d2e22010-02-03 01:16:28 +00002061 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00002062}
Daniel Dunbar2685a292009-10-20 05:15:36 +00002063
2064//===----------------------------------------------------------------------===//
2065// Target Registry Stuff
2066//===----------------------------------------------------------------------===//
2067
Daniel Dunbar2685a292009-10-20 05:15:36 +00002068// Force static initialization.
2069extern "C" void LLVMInitializeARMAsmPrinter() {
2070 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
2071 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00002072}