blob: d7fc23e882689fecfcbfeb90b9c7fee2b6fd1283 [file] [log] [blame]
Sean Callanan2c48df22009-12-18 00:01:26 +00001
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Evan Chengedeb1692009-12-16 00:53:11 +000044def SDTX86SetCC_C : SDTypeProfile<1, 2,
45 [SDTCisInt<0>,
46 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
49 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000050def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000051
Dale Johannesenf160d802008-10-02 18:53:47 +000052def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
53 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000054def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
Sean Callanan2c8a2592009-06-23 23:25:37 +000056def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
57def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
58 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059
Dan Gohman3329ffe2008-05-29 19:57:41 +000060def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
Dan Gohman34228bf2009-08-15 01:38:56 +000062def SDT_X86VASTART_SAVE_XMM_REGS : SDTypeProfile<0, -1, [SDTCisVT<0, i8>,
63 SDTCisVT<1, iPTR>,
64 SDTCisVT<2, iPTR>]>;
65
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
67
68def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
69
70def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
71
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000072def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073
Rafael Espindolabca99f72009-04-08 21:14:34 +000074def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075
76def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
77
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000078def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
79
Evan Cheng48679f42007-12-14 02:13:44 +000080def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
81def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
83def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
84
Evan Cheng621216e2007-09-29 00:00:36 +000085def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000087def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
88
Evan Cheng621216e2007-09-29 00:00:36 +000089def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000091 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000092def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Evan Chengedeb1692009-12-16 00:53:11 +000093def X86setcc_c : SDNode<"X86ISD::SETCC_CARRY", SDTX86SetCC_C>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000095def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
96 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
97 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000098def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
100 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +0000101def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
102 [SDNPHasChain, SDNPMayStore,
103 SDNPMayLoad, SDNPMemOperand]>;
104def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
105 [SDNPHasChain, SDNPMayStore,
106 SDNPMayLoad, SDNPMemOperand]>;
107def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
108 [SDNPHasChain, SDNPMayStore,
109 SDNPMayLoad, SDNPMemOperand]>;
110def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
111 [SDNPHasChain, SDNPMayStore,
112 SDNPMayLoad, SDNPMemOperand]>;
113def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
114 [SDNPHasChain, SDNPMayStore,
115 SDNPMayLoad, SDNPMemOperand]>;
116def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
117 [SDNPHasChain, SDNPMayStore,
118 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000119def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
120 [SDNPHasChain, SDNPMayStore,
121 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
123 [SDNPHasChain, SDNPOptInFlag]>;
124
Dan Gohman34228bf2009-08-15 01:38:56 +0000125def X86vastart_save_xmm_regs :
126 SDNode<"X86ISD::VASTART_SAVE_XMM_REGS",
127 SDT_X86VASTART_SAVE_XMM_REGS,
128 [SDNPHasChain]>;
129
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130def X86callseq_start :
131 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
132 [SDNPHasChain, SDNPOutFlag]>;
133def X86callseq_end :
134 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000135 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136
137def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
138 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
139
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000141 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000143 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
144 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145
146def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000147 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148
149def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
150def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
151
152def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000153 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000154def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
155 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156
157def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
158 [SDNPHasChain]>;
159
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000160def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
161 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
Dan Gohmane8a1a482010-01-04 20:51:05 +0000163def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000164 [SDNPCommutative]>;
Dan Gohman99a12192009-03-04 19:44:21 +0000165def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000166def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000167 [SDNPCommutative]>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000168def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000169 [SDNPCommutative]>;
Dan Gohman99a12192009-03-04 19:44:21 +0000170def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
171def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000172def X86or_flag : SDNode<"X86ISD::OR", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000173 [SDNPCommutative]>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000174def X86xor_flag : SDNode<"X86ISD::XOR", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000175 [SDNPCommutative]>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000176def X86and_flag : SDNode<"X86ISD::AND", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000177 [SDNPCommutative]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000178
Evan Chengc3495762009-03-30 21:36:47 +0000179def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
180
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181//===----------------------------------------------------------------------===//
182// X86 Operand Definitions.
183//
184
Dan Gohmanfe606822009-07-30 01:56:29 +0000185// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
186// the index operand of an address, to conform to x86 encoding restrictions.
187def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000188
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189// *mem - Operand definitions for the funky X86 addressing mode operands.
190//
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000191def X86MemAsmOperand : AsmOperandClass {
192 let Name = "Mem";
Daniel Dunbar6e9ee792009-08-10 19:08:02 +0000193 let SuperClass = ?;
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000194}
Daniel Dunbar4dcefd72010-01-30 01:02:48 +0000195def X86AbsMemAsmOperand : AsmOperandClass {
196 let Name = "AbsMem";
197 let SuperClass = X86MemAsmOperand;
198}
Daniel Dunbarfc1b32a2010-01-30 00:24:00 +0000199def X86NoSegMemAsmOperand : AsmOperandClass {
200 let Name = "NoSegMem";
201 let SuperClass = X86MemAsmOperand;
202}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203class X86MemOperand<string printMethod> : Operand<iPTR> {
204 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000205 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000206 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207}
208
Sean Callanan66fdfa02009-09-03 00:04:47 +0000209def opaque32mem : X86MemOperand<"printopaquemem">;
210def opaque48mem : X86MemOperand<"printopaquemem">;
211def opaque80mem : X86MemOperand<"printopaquemem">;
Sean Callanan2c48df22009-12-18 00:01:26 +0000212def opaque512mem : X86MemOperand<"printopaquemem">;
213
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214def i8mem : X86MemOperand<"printi8mem">;
215def i16mem : X86MemOperand<"printi16mem">;
216def i32mem : X86MemOperand<"printi32mem">;
217def i64mem : X86MemOperand<"printi64mem">;
218def i128mem : X86MemOperand<"printi128mem">;
Chris Lattnerd6153b42009-09-20 07:17:49 +0000219//def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220def f32mem : X86MemOperand<"printf32mem">;
221def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000222def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223def f128mem : X86MemOperand<"printf128mem">;
Chris Lattnerd6153b42009-09-20 07:17:49 +0000224//def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225
Dan Gohman744d4622009-04-13 16:09:41 +0000226// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
227// plain GR64, so that it doesn't potentially require a REX prefix.
228def i8mem_NOREX : Operand<i64> {
229 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000230 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000231 let ParserMatchClass = X86MemAsmOperand;
Dan Gohman744d4622009-04-13 16:09:41 +0000232}
233
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000235 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000236 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbarfc1b32a2010-01-30 00:24:00 +0000237 let ParserMatchClass = X86NoSegMemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238}
239
Daniel Dunbar4dcefd72010-01-30 01:02:48 +0000240let ParserMatchClass = X86AbsMemAsmOperand,
241 PrintMethod = "print_pcrel_imm" in {
Daniel Dunbar3da218f2010-01-30 00:24:12 +0000242def i32imm_pcrel : Operand<i32>;
243
244def offset8 : Operand<i64>;
245def offset16 : Operand<i64>;
246def offset32 : Operand<i64>;
247def offset64 : Operand<i64>;
248
249// Branch targets have OtherVT type and print as pc-relative values.
250def brtarget : Operand<OtherVT>;
251def brtarget8 : Operand<OtherVT>;
252
253}
254
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255def SSECC : Operand<i8> {
256 let PrintMethod = "printSSECC";
257}
258
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000259def ImmSExt8AsmOperand : AsmOperandClass {
260 let Name = "ImmSExt8";
261 let SuperClass = ImmAsmOperand;
262}
263
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264// A couple of more descriptive operand definitions.
265// 16-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000266def i16i8imm : Operand<i16> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000267 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000268}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269// 32-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000270def i32i8imm : Operand<i32> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000271 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000272}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274//===----------------------------------------------------------------------===//
275// X86 Complex Pattern Definitions.
276//
277
278// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000279def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000281 [add, sub, mul, X86mul_imm, shl, or, frameindex],
282 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000283def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
284 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285
286//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287// X86 Instruction Predicate Definitions.
288def HasMMX : Predicate<"Subtarget->hasMMX()">;
289def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
290def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
291def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
292def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000293def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
294def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000295def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
296def HasAVX : Predicate<"Subtarget->hasAVX()">;
297def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
298def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000299def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
300def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
302def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000303def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
304def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000305def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
306def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">;
307def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000308 "TM.getCodeModel() != CodeModel::Kernel">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000309def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
310 "TM.getCodeModel() == CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Chengd53fca12009-12-22 17:47:23 +0000312def OptForSize : Predicate<"OptForSize">;
Evan Cheng13559d62008-09-26 23:41:32 +0000313def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000314def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000315def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316
317//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000318// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319//
320
Evan Cheng86ab7d32007-07-31 08:04:03 +0000321include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322
323//===----------------------------------------------------------------------===//
324// Pattern fragments...
325//
326
327// X86 specific condition code. These correspond to CondCode in
328// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000329def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
330def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
331def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
332def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
333def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
334def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
335def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
336def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
337def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
338def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000340def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000342def X86_COND_O : PatLeaf<(i8 13)>;
343def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
344def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345
346def i16immSExt8 : PatLeaf<(i16 imm), [{
347 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
348 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000349 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350}]>;
351
352def i32immSExt8 : PatLeaf<(i32 imm), [{
353 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
354 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000355 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356}]>;
357
358// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000359// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
360// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000361def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000362 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000363 if (const Value *Src = LD->getSrcValue())
364 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000365 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000366 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000367 ISD::LoadExtType ExtType = LD->getExtensionType();
368 if (ExtType == ISD::NON_EXTLOAD)
369 return true;
370 if (ExtType == ISD::EXTLOAD)
371 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000372 return false;
373}]>;
374
Sean Callanan2c48df22009-12-18 00:01:26 +0000375def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)),
376[{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000377 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000378 if (const Value *Src = LD->getSrcValue())
379 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000380 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000381 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000382 ISD::LoadExtType ExtType = LD->getExtensionType();
383 if (ExtType == ISD::EXTLOAD)
384 return LD->getAlignment() >= 2 && !LD->isVolatile();
385 return false;
386}]>;
387
Dan Gohman2a174122008-10-15 06:50:19 +0000388def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000389 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000390 if (const Value *Src = LD->getSrcValue())
391 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000392 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000393 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000394 ISD::LoadExtType ExtType = LD->getExtensionType();
395 if (ExtType == ISD::NON_EXTLOAD)
396 return true;
397 if (ExtType == ISD::EXTLOAD)
398 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000399 return false;
400}]>;
401
Dan Gohman2a174122008-10-15 06:50:19 +0000402def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000403 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000404 if (const Value *Src = LD->getSrcValue())
405 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000406 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000407 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000408 if (LD->isVolatile())
409 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000410 ISD::LoadExtType ExtType = LD->getExtensionType();
411 if (ExtType == ISD::NON_EXTLOAD)
412 return true;
413 if (ExtType == ISD::EXTLOAD)
414 return LD->getAlignment() >= 4;
415 return false;
416}]>;
417
sampo9cc09a32009-01-26 01:24:32 +0000418def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000419 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
420 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
421 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000422 return false;
423}]>;
424
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000425def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
426 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
427 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
428 return PT->getAddressSpace() == 257;
429 return false;
430}]>;
431
Chris Lattner12208612009-04-10 00:16:23 +0000432def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
433 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
434 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000435 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000436 return false;
437 return true;
438}]>;
439def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
440 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
441 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000442 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000443 return false;
444 return true;
445}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
Chris Lattner12208612009-04-10 00:16:23 +0000447def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
448 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
449 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000450 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000451 return false;
452 return true;
453}]>;
454def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
455 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
456 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000457 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000458 return false;
459 return true;
460}]>;
461def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
462 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
463 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000464 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000465 return false;
466 return true;
467}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
470def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
471def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
472
473def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
474def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
475def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
476def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
477def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
478def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
479
480def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
481def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
482def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
483def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
484def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
485def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
486
Chris Lattner21da6382008-02-19 17:37:35 +0000487
488// An 'and' node with a single use.
489def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000490 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000491}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000492// An 'srl' node with a single use.
493def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
494 return N->hasOneUse();
495}]>;
496// An 'trunc' node with a single use.
497def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
498 return N->hasOneUse();
499}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000500
Evan Cheng4621d272010-01-11 17:03:47 +0000501// Treat an 'or' node is as an 'add' if the or'ed bits are known to be zero.
502def or_is_add : PatFrag<(ops node:$lhs, node:$rhs), (or node:$lhs, node:$rhs),[{
503 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))
504 return CurDAG->MaskedValueIsZero(N->getOperand(0), CN->getAPIntValue());
Evan Cheng503d9c52010-01-11 22:03:29 +0000505 else {
506 unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
507 APInt Mask = APInt::getAllOnesValue(BitWidth);
508 APInt KnownZero0, KnownOne0;
509 CurDAG->ComputeMaskedBits(N->getOperand(0), Mask, KnownZero0, KnownOne0, 0);
510 APInt KnownZero1, KnownOne1;
511 CurDAG->ComputeMaskedBits(N->getOperand(1), Mask, KnownZero1, KnownOne1, 0);
512 return (~KnownZero0 & ~KnownZero1) == 0;
513 }
Evan Cheng4621d272010-01-11 17:03:47 +0000514}]>;
Evan Cheng4621d272010-01-11 17:03:47 +0000515
Dan Gohman921581d2008-10-17 01:23:35 +0000516// 'shld' and 'shrd' instruction patterns. Note that even though these have
517// the srl and shl in their patterns, the C++ code must still check for them,
518// because predicates are tested before children nodes are explored.
519
520def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
521 (or (srl node:$src1, node:$amt1),
522 (shl node:$src2, node:$amt2)), [{
523 assert(N->getOpcode() == ISD::OR);
524 return N->getOperand(0).getOpcode() == ISD::SRL &&
525 N->getOperand(1).getOpcode() == ISD::SHL &&
526 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
527 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
528 N->getOperand(0).getConstantOperandVal(1) ==
529 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
530}]>;
531
532def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
533 (or (shl node:$src1, node:$amt1),
534 (srl node:$src2, node:$amt2)), [{
535 assert(N->getOpcode() == ISD::OR);
536 return N->getOperand(0).getOpcode() == ISD::SHL &&
537 N->getOperand(1).getOpcode() == ISD::SRL &&
538 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
539 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
540 N->getOperand(0).getConstantOperandVal(1) ==
541 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
542}]>;
543
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545// Instruction list...
546//
547
548// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
549// a stack adjustment and the codegen must know that they may modify the stack
550// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000551// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
552// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000553let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000554def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
555 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000556 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000557 Requires<[In32BitMode]>;
558def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
559 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000560 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000561 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000562}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563
Dan Gohman34228bf2009-08-15 01:38:56 +0000564// x86-64 va_start lowering magic.
Dan Gohman30afe012009-10-29 18:10:34 +0000565let usesCustomInserter = 1 in
Dan Gohman34228bf2009-08-15 01:38:56 +0000566def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
567 (outs),
568 (ins GR8:$al,
569 i64imm:$regsavefi, i64imm:$offset,
570 variable_ops),
571 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
572 [(X86vastart_save_xmm_regs GR8:$al,
573 imm:$regsavefi,
574 imm:$offset)]>;
575
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000577let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000578 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000579 def NOOPW : I<0x1f, MRM0m, (outs), (ins i16mem:$zero),
580 "nop{w}\t$zero", []>, TB, OpSize;
Sean Callananf94a0542009-07-23 23:39:34 +0000581 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
Sean Callanan2c48df22009-12-18 00:01:26 +0000582 "nop{l}\t$zero", []>, TB;
Sean Callananf94a0542009-07-23 23:39:34 +0000583}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584
Sean Callanan9b195f82009-08-11 01:09:06 +0000585// Trap
Dan Gohman8112b942009-11-11 18:07:16 +0000586def INT3 : I<0xcc, RawFrm, (outs), (ins), "int\t3", []>;
Sean Callanan9b195f82009-08-11 01:09:06 +0000587def INT : I<0xcd, RawFrm, (outs), (ins i8imm:$trap), "int\t$trap", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000588def IRET16 : I<0xcf, RawFrm, (outs), (ins), "iret{w}", []>, OpSize;
589def IRET32 : I<0xcf, RawFrm, (outs), (ins), "iret{l}", []>;
Sean Callanan9b195f82009-08-11 01:09:06 +0000590
Chris Lattner2aa10da2009-09-20 07:32:00 +0000591// PIC base construction. This expands to code that looks like this:
592// call $next_inst
593// popl %destreg"
Dan Gohman9499cfe2008-10-01 04:14:30 +0000594let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnera7e959d2009-09-20 07:28:26 +0000595 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins i32imm:$label),
Chris Lattner2aa10da2009-09-20 07:32:00 +0000596 "", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597
598//===----------------------------------------------------------------------===//
599// Control Flow Instructions...
600//
601
602// Return instructions.
603let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000604 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000605 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000606 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000607 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000608 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
609 "ret\t$amt",
Dan Gohmane84197b2009-09-03 17:18:51 +0000610 [(X86retflag timm:$amt)]>;
Sean Callanan7a012572009-09-15 23:37:51 +0000611 def LRET : I <0xCB, RawFrm, (outs), (ins),
612 "lret", []>;
613 def LRETI : Ii16<0xCA, RawFrm, (outs), (ins i16imm:$amt),
614 "lret\t$amt", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615}
616
617// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000618let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000619 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
620 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621
Sean Callananc0608152009-07-22 01:05:20 +0000622let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000623 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000624 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
625}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626
Owen Andersonf8053082007-11-12 07:39:39 +0000627// Indirect branches
628let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000629 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000631 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 [(brind (loadi32 addr:$dst))]>;
Sean Callananb7e73392009-09-15 00:35:17 +0000633
634 def FARJMP16i : Iseg16<0xEA, RawFrm, (outs),
635 (ins i16imm:$seg, i16imm:$off),
636 "ljmp{w}\t$seg, $off", []>, OpSize;
637 def FARJMP32i : Iseg32<0xEA, RawFrm, (outs),
638 (ins i16imm:$seg, i32imm:$off),
639 "ljmp{l}\t$seg, $off", []>;
640
641 def FARJMP16m : I<0xFF, MRM5m, (outs), (ins opaque32mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000642 "ljmp{w}\t{*}$dst", []>, OpSize;
Sean Callananb7e73392009-09-15 00:35:17 +0000643 def FARJMP32m : I<0xFF, MRM5m, (outs), (ins opaque48mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000644 "ljmp{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645}
646
647// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000648let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000649// Short conditional jumps
650def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
651def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
652def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
653def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
654def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
655def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
656def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
657def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
658def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
659def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
660def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
661def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
662def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
663def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
664def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
665def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
666
667def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
668
Dan Gohman91888f02007-07-31 20:11:57 +0000669def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000670 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000671def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000672 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000673def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000674 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000675def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000676 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000677def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000678 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000679def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000680 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681
Dan Gohman91888f02007-07-31 20:11:57 +0000682def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000683 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000684def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000685 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000686def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000687 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000688def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000689 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690
Dan Gohman91888f02007-07-31 20:11:57 +0000691def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000692 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000693def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000694 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000695def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000696 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000697def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000698 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000699def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000700 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000701def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000702 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000703} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704
Sean Callanan503784b2009-09-16 21:50:07 +0000705// Loop instructions
706
707def LOOP : I<0xE2, RawFrm, (ins brtarget8:$dst), (outs), "loop\t$dst", []>;
708def LOOPE : I<0xE1, RawFrm, (ins brtarget8:$dst), (outs), "loope\t$dst", []>;
709def LOOPNE : I<0xE0, RawFrm, (ins brtarget8:$dst), (outs), "loopne\t$dst", []>;
710
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711//===----------------------------------------------------------------------===//
712// Call Instructions...
713//
Evan Cheng37e7c752007-07-21 00:34:19 +0000714let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000715 // All calls clobber the non-callee saved registers. ESP is marked as
716 // a use to prevent stack-pointer assignments that appear immediately
717 // before calls from potentially appearing dead. Uses for argument
718 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
720 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000721 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
722 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000723 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000724 def CALLpcrel32 : Ii32<0xE8, RawFrm,
725 (outs), (ins i32imm_pcrel:$dst,variable_ops),
726 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000727 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000728 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000729 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000730 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000731
Sean Callananb7e73392009-09-15 00:35:17 +0000732 def FARCALL16i : Iseg16<0x9A, RawFrm, (outs),
733 (ins i16imm:$seg, i16imm:$off),
734 "lcall{w}\t$seg, $off", []>, OpSize;
735 def FARCALL32i : Iseg32<0x9A, RawFrm, (outs),
736 (ins i16imm:$seg, i32imm:$off),
737 "lcall{l}\t$seg, $off", []>;
738
739 def FARCALL16m : I<0xFF, MRM3m, (outs), (ins opaque32mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000740 "lcall{w}\t{*}$dst", []>, OpSize;
Sean Callananb7e73392009-09-15 00:35:17 +0000741 def FARCALL32m : I<0xFF, MRM3m, (outs), (ins opaque48mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000742 "lcall{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743 }
744
Sean Callanan51b7a992009-09-16 02:57:13 +0000745// Constructing a stack frame.
746
747def ENTER : I<0xC8, RawFrm, (outs), (ins i16imm:$len, i8imm:$lvl),
748 "enter\t$len, $lvl", []>;
749
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000751
Evan Cheng37e7c752007-07-21 00:34:19 +0000752let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Sean Callanan2c48df22009-12-18 00:01:26 +0000753def TCRETURNdi : I<0, Pseudo, (outs),
754 (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000755 "#TC_RETURN $dst $offset",
756 []>;
757
758let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Sean Callanan2c48df22009-12-18 00:01:26 +0000759def TCRETURNri : I<0, Pseudo, (outs),
760 (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000761 "#TC_RETURN $dst $offset",
762 []>;
763
764let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng213b5be2010-01-31 07:28:44 +0000765 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst, variable_ops),
766 "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000768let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng213b5be2010-01-31 07:28:44 +0000769 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst, variable_ops),
Sean Callanan2c48df22009-12-18 00:01:26 +0000770 "jmp{l}\t{*}$dst # TAILCALL",
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000771 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000772let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng213b5be2010-01-31 07:28:44 +0000773 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000774 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775
776//===----------------------------------------------------------------------===//
777// Miscellaneous Instructions...
778//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000779let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000781 (outs), (ins), "leave", []>;
782
Sean Callanan2c48df22009-12-18 00:01:26 +0000783def POPCNT16rr : I<0xB8, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
784 "popcnt{w}\t{$src, $dst|$dst, $src}", []>, OpSize, XS;
785def POPCNT16rm : I<0xB8, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
786 "popcnt{w}\t{$src, $dst|$dst, $src}", []>, OpSize, XS;
787def POPCNT32rr : I<0xB8, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
788 "popcnt{l}\t{$src, $dst|$dst, $src}", []>, XS;
789def POPCNT32rm : I<0xB8, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
790 "popcnt{l}\t{$src, $dst|$dst, $src}", []>, XS;
791
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000792let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000793let mayLoad = 1 in {
794def POP16r : I<0x58, AddRegFrm, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
795 OpSize;
796def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
797def POP16rmr: I<0x8F, MRM0r, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
798 OpSize;
799def POP16rmm: I<0x8F, MRM0m, (outs i16mem:$dst), (ins), "pop{w}\t$dst", []>,
800 OpSize;
801def POP32rmr: I<0x8F, MRM0r, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
802def POP32rmm: I<0x8F, MRM0m, (outs i32mem:$dst), (ins), "pop{l}\t$dst", []>;
803}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000805let mayStore = 1 in {
806def PUSH16r : I<0x50, AddRegFrm, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
807 OpSize;
Evan Chengd8434332007-09-26 01:29:06 +0000808def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000809def PUSH16rmr: I<0xFF, MRM6r, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
810 OpSize;
811def PUSH16rmm: I<0xFF, MRM6m, (outs), (ins i16mem:$src), "push{w}\t$src",[]>,
812 OpSize;
813def PUSH32rmr: I<0xFF, MRM6r, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
814def PUSH32rmm: I<0xFF, MRM6m, (outs), (ins i32mem:$src), "push{l}\t$src",[]>;
815}
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000816}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000817
Bill Wendling4c2638c2009-06-15 19:39:04 +0000818let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
819def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000820 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000821def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000822 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000823def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000824 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000825}
826
Sean Callanan2c48df22009-12-18 00:01:26 +0000827let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in {
828def POPF : I<0x9D, RawFrm, (outs), (ins), "popf{w}", []>, OpSize;
829def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf{l}", []>;
830}
831let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in {
832def PUSHF : I<0x9C, RawFrm, (outs), (ins), "pushf{w}", []>, OpSize;
833def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf{l}", []>;
834}
Evan Chengd8434332007-09-26 01:29:06 +0000835
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836let isTwoAddress = 1 in // GR32 = bswap GR32
837 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000838 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000839 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
841
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842
Evan Cheng48679f42007-12-14 02:13:44 +0000843// Bit scan instructions.
844let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000845def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000846 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000847 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000848def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000849 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000850 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
851 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000852def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000853 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000854 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000855def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000856 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000857 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
858 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000859
Evan Cheng4e33de92007-12-14 18:49:43 +0000860def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000861 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000862 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000863def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000864 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000865 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
866 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000867def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000868 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000869 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000870def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000871 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000872 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
873 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000874} // Defs = [EFLAGS]
875
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000876let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengca348202009-12-12 18:51:56 +0000878 (outs GR16:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000879 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000880let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000882 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000883 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
885
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000886let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000887def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000888 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000889def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000890 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000891def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000892 [(X86rep_movs i32)]>, REP;
893}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000895let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000896def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000897 [(X86rep_stos i8)]>, REP;
898let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000899def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000900 [(X86rep_stos i16)]>, REP, OpSize;
901let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000902def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000903 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904
Sean Callanan481f06d2009-09-12 00:37:19 +0000905def SCAS8 : I<0xAE, RawFrm, (outs), (ins), "scas{b}", []>;
906def SCAS16 : I<0xAF, RawFrm, (outs), (ins), "scas{w}", []>, OpSize;
907def SCAS32 : I<0xAF, RawFrm, (outs), (ins), "scas{l}", []>;
908
Sean Callanan25220d62009-09-12 02:25:20 +0000909def CMPS8 : I<0xA6, RawFrm, (outs), (ins), "cmps{b}", []>;
910def CMPS16 : I<0xA7, RawFrm, (outs), (ins), "cmps{w}", []>, OpSize;
911def CMPS32 : I<0xA7, RawFrm, (outs), (ins), "cmps{l}", []>;
912
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000913let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000914def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000915 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000917let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000918def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000919}
920
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000921def SYSCALL : I<0x05, RawFrm,
922 (outs), (ins), "syscall", []>, TB;
923def SYSRET : I<0x07, RawFrm,
924 (outs), (ins), "sysret", []>, TB;
925def SYSENTER : I<0x34, RawFrm,
926 (outs), (ins), "sysenter", []>, TB;
927def SYSEXIT : I<0x35, RawFrm,
928 (outs), (ins), "sysexit", []>, TB;
929
Sean Callanan2c2313a2009-09-12 02:52:41 +0000930def WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", []>;
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000931
932
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933//===----------------------------------------------------------------------===//
934// Input/Output Instructions...
935//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000936let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000937def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000938 "in{b}\t{%dx, %al|%AL, %DX}", []>;
939let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000940def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000941 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
942let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000943def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000944 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000946let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000947def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000948 "in{b}\t{$port, %al|%AL, $port}", []>;
949let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000950def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000951 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
952let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000953def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000954 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000956let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000957def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000958 "out{b}\t{%al, %dx|%DX, %AL}", []>;
959let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000960def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000961 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
962let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000963def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000964 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000966let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000967def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000968 "out{b}\t{%al, $port|$port, %AL}", []>;
969let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000970def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000971 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
972let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000973def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000974 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975
Sean Callanan2c48df22009-12-18 00:01:26 +0000976def IN8 : I<0x6C, RawFrm, (outs), (ins),
977 "ins{b}", []>;
978def IN16 : I<0x6D, RawFrm, (outs), (ins),
979 "ins{w}", []>, OpSize;
980def IN32 : I<0x6D, RawFrm, (outs), (ins),
981 "ins{l}", []>;
982
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983//===----------------------------------------------------------------------===//
984// Move Instructions...
985//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000986let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000987def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000989def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000990 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000991def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000992 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000993}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000994let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000995def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000996 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000998def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001001def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001002 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 [(set GR32:$dst, imm:$src)]>;
1004}
Evan Chengb783fa32007-07-19 01:14:50 +00001005def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001006 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001008def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001009 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001011def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001012 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 [(store (i32 imm:$src), addr:$dst)]>;
1014
Sean Callanan2c48df22009-12-18 00:01:26 +00001015def MOV8o8a : Ii8 <0xA0, RawFrm, (outs), (ins offset8:$src),
Sean Callanan70953a52009-09-10 18:33:42 +00001016 "mov{b}\t{$src, %al|%al, $src}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001017def MOV16o16a : Ii16 <0xA1, RawFrm, (outs), (ins offset16:$src),
Sean Callanan70953a52009-09-10 18:33:42 +00001018 "mov{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001019def MOV32o32a : Ii32 <0xA1, RawFrm, (outs), (ins offset32:$src),
Sean Callanan70953a52009-09-10 18:33:42 +00001020 "mov{l}\t{$src, %eax|%eax, $src}", []>;
1021
Sean Callanan2c48df22009-12-18 00:01:26 +00001022def MOV8ao8 : Ii8 <0xA2, RawFrm, (outs offset8:$dst), (ins),
Sean Callanan70953a52009-09-10 18:33:42 +00001023 "mov{b}\t{%al, $dst|$dst, %al}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001024def MOV16ao16 : Ii16 <0xA3, RawFrm, (outs offset16:$dst), (ins),
Sean Callanan70953a52009-09-10 18:33:42 +00001025 "mov{w}\t{%ax, $dst|$dst, %ax}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001026def MOV32ao32 : Ii32 <0xA3, RawFrm, (outs offset32:$dst), (ins),
Sean Callanan70953a52009-09-10 18:33:42 +00001027 "mov{l}\t{%eax, $dst|$dst, %eax}", []>;
1028
Sean Callananad87a3a2009-09-15 18:47:29 +00001029// Moves to and from segment registers
1030def MOV16rs : I<0x8C, MRMDestReg, (outs GR16:$dst), (ins SEGMENT_REG:$src),
1031 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1032def MOV16ms : I<0x8C, MRMDestMem, (outs i16mem:$dst), (ins SEGMENT_REG:$src),
1033 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1034def MOV16sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR16:$src),
1035 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1036def MOV16sm : I<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i16mem:$src),
1037 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1038
Sean Callanan2c48df22009-12-18 00:01:26 +00001039def MOV8rr_REV : I<0x8A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src),
1040 "mov{b}\t{$src, $dst|$dst, $src}", []>;
1041def MOV16rr_REV : I<0x8B, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
1042 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
1043def MOV32rr_REV : I<0x8B, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
1044 "mov{l}\t{$src, $dst|$dst, $src}", []>;
1045
Dan Gohman5574cc72008-12-03 18:15:48 +00001046let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001047def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001048 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +00001049 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001050def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001051 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +00001052 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001053def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001054 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +00001055 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +00001056}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057
Evan Chengb783fa32007-07-19 01:14:50 +00001058def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001061def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001062 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001064def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001065 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +00001067
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001068// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
1069// that they can be used for copying and storing h registers, which can't be
1070// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +00001071let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +00001072def MOV8rr_NOREX : I<0x88, MRMDestReg,
1073 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +00001074 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +00001075let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +00001076def MOV8mr_NOREX : I<0x88, MRMDestMem,
1077 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
1078 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +00001079let mayLoad = 1,
1080 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001081def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
1082 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
1083 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +00001084
Sean Callanan2c48df22009-12-18 00:01:26 +00001085// Moves to and from debug registers
1086def MOV32rd : I<0x21, MRMDestReg, (outs GR32:$dst), (ins DEBUG_REG:$src),
1087 "mov{l}\t{$src, $dst|$dst, $src}", []>, TB;
1088def MOV32dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR32:$src),
1089 "mov{l}\t{$src, $dst|$dst, $src}", []>, TB;
1090
1091// Moves to and from control registers
1092def MOV32rc : I<0x20, MRMDestReg, (outs GR32:$dst), (ins CONTROL_REG_32:$src),
1093 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
1094def MOV32cr : I<0x22, MRMSrcReg, (outs CONTROL_REG_32:$dst), (ins GR32:$src),
1095 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
1096
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097//===----------------------------------------------------------------------===//
1098// Fixed-Register Multiplication and Division Instructions...
1099//
1100
1101// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +00001102let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +00001103def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
1105 // This probably ought to be moved to a def : Pat<> if the
1106 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +00001107 [(set AL, (mul AL, GR8:$src)),
1108 (implicit EFLAGS)]>; // AL,AH = AL*GR8
1109
Chris Lattnerc7e96e72008-01-11 07:18:17 +00001110let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +00001111def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
1112 "mul{w}\t$src",
1113 []>, OpSize; // AX,DX = AX*GR16
1114
Chris Lattnerc7e96e72008-01-11 07:18:17 +00001115let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +00001116def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
1117 "mul{l}\t$src",
1118 []>; // EAX,EDX = EAX*GR32
1119
Evan Cheng55687072007-09-14 21:48:26 +00001120let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001121def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001122 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001123 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
1124 // This probably ought to be moved to a def : Pat<> if the
1125 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +00001126 [(set AL, (mul AL, (loadi8 addr:$src))),
1127 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
1128
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001129let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001130let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001131def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +00001132 "mul{w}\t$src",
1133 []>, OpSize; // AX,DX = AX*[mem16]
1134
Evan Cheng55687072007-09-14 21:48:26 +00001135let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001136def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +00001137 "mul{l}\t$src",
1138 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001139}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001141let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001142let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001143def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
1144 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +00001145let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +00001146def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001147 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +00001148let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001149def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
1150 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001151let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001152let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001153def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001154 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +00001155let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001156def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001157 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
Eli Friedman3939db02009-12-26 20:08:30 +00001158let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001159def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001160 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001161}
Dan Gohmand44572d2008-11-18 21:29:14 +00001162} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163
1164// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +00001165let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001166def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001167 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001168let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001169def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001170 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001171let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001172def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001173 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001174let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001175let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001176def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001177 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001178let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001179def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001180 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001181let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001182 // EDX:EAX/[mem32] = EAX,EDX
1183def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001184 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001185}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186
1187// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +00001188let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001189def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001190 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001191let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001192def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001193 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001194let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001195def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001196 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001197let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001198let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001199def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001200 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001201let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001202def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001203 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001204let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001205def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
1206 // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001207 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001208}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209
1210//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001211// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001212//
1213let isTwoAddress = 1 in {
1214
1215// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001216let Uses = [EFLAGS] in {
Dan Gohman29b998f2009-08-27 00:14:12 +00001217
Dan Gohman30afe012009-10-29 18:10:34 +00001218// X86 doesn't have 8-bit conditional moves. Use a customInserter to
Dan Gohman29b998f2009-08-27 00:14:12 +00001219// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
1220// however that requires promoting the operands, and can induce additional
Dan Gohman1596dd22009-08-29 22:19:15 +00001221// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
1222// clobber EFLAGS, because if one of the operands is zero, the expansion
1223// could involve an xor.
Dan Gohman30afe012009-10-29 18:10:34 +00001224let usesCustomInserter = 1, isTwoAddress = 0, Defs = [EFLAGS] in
Dan Gohman29b998f2009-08-27 00:14:12 +00001225def CMOV_GR8 : I<0, Pseudo,
1226 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
1227 "#CMOV_GR8 PSEUDO!",
1228 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
1229 imm:$cond, EFLAGS))]>;
1230
Dan Gohman90adb6c2009-08-27 18:16:24 +00001231let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001233 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001234 "cmovb{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001236 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001239 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001240 "cmovb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001242 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001245 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001246 "cmovae{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001248 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001251 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001252 "cmovae{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001254 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001257 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001258 "cmove{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001260 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001263 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001264 "cmove{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001266 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001269 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001270 "cmovne{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001272 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001275 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001276 "cmovne{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001278 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001279 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001281 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001282 "cmovbe{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001284 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001287 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001288 "cmovbe{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001290 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001291 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001293 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001294 "cmova{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001296 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001299 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001300 "cmova{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001302 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001303 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001305 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001306 "cmovl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001307 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001308 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001310def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001311 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001312 "cmovl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001314 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001316def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001317 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001318 "cmovge{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001320 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001322def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001323 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001324 "cmovge{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001326 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001327 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001329 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001330 "cmovle{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001332 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001334def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001335 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001336 "cmovle{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001338 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001341 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001342 "cmovg{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001343 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001344 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001347 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001348 "cmovg{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001350 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001351 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001353 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001354 "cmovs{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001356 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001359 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001360 "cmovs{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001361 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001362 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001365 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001366 "cmovns{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001368 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001371 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001372 "cmovns{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001373 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001374 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001376def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001377 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001378 "cmovp{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001380 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001381 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001383 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001384 "cmovp{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001386 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001389 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001390 "cmovnp{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001392 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001394def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001395 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001396 "cmovnp{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001398 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001399 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001400def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1401 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001402 "cmovo{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001403 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1404 X86_COND_O, EFLAGS))]>,
1405 TB, OpSize;
1406def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1407 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001408 "cmovo{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001409 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1410 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001411 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001412def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1413 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001414 "cmovno{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001415 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1416 X86_COND_NO, EFLAGS))]>,
1417 TB, OpSize;
1418def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1419 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001420 "cmovno{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001421 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1422 X86_COND_NO, EFLAGS))]>,
1423 TB;
1424} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001425
1426def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1427 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001428 "cmovb{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001429 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1430 X86_COND_B, EFLAGS))]>,
1431 TB, OpSize;
1432def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1433 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001434 "cmovb{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001435 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1436 X86_COND_B, EFLAGS))]>,
1437 TB;
1438def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1439 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001440 "cmovae{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001441 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1442 X86_COND_AE, EFLAGS))]>,
1443 TB, OpSize;
1444def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1445 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001446 "cmovae{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001447 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1448 X86_COND_AE, EFLAGS))]>,
1449 TB;
1450def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1451 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001452 "cmove{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001453 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1454 X86_COND_E, EFLAGS))]>,
1455 TB, OpSize;
1456def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1457 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001458 "cmove{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001459 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1460 X86_COND_E, EFLAGS))]>,
1461 TB;
1462def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1463 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001464 "cmovne{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001465 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1466 X86_COND_NE, EFLAGS))]>,
1467 TB, OpSize;
1468def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1469 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001470 "cmovne{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001471 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1472 X86_COND_NE, EFLAGS))]>,
1473 TB;
1474def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1475 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001476 "cmovbe{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001477 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1478 X86_COND_BE, EFLAGS))]>,
1479 TB, OpSize;
1480def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1481 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001482 "cmovbe{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001483 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1484 X86_COND_BE, EFLAGS))]>,
1485 TB;
1486def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1487 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001488 "cmova{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001489 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1490 X86_COND_A, EFLAGS))]>,
1491 TB, OpSize;
1492def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1493 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001494 "cmova{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001495 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1496 X86_COND_A, EFLAGS))]>,
1497 TB;
1498def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1499 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001500 "cmovl{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001501 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1502 X86_COND_L, EFLAGS))]>,
1503 TB, OpSize;
1504def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1505 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001506 "cmovl{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001507 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1508 X86_COND_L, EFLAGS))]>,
1509 TB;
1510def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1511 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001512 "cmovge{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001513 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1514 X86_COND_GE, EFLAGS))]>,
1515 TB, OpSize;
1516def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1517 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001518 "cmovge{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001519 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1520 X86_COND_GE, EFLAGS))]>,
1521 TB;
1522def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1523 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001524 "cmovle{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001525 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1526 X86_COND_LE, EFLAGS))]>,
1527 TB, OpSize;
1528def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1529 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001530 "cmovle{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001531 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1532 X86_COND_LE, EFLAGS))]>,
1533 TB;
1534def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1535 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001536 "cmovg{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001537 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1538 X86_COND_G, EFLAGS))]>,
1539 TB, OpSize;
1540def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1541 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001542 "cmovg{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001543 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1544 X86_COND_G, EFLAGS))]>,
1545 TB;
1546def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1547 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001548 "cmovs{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001549 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1550 X86_COND_S, EFLAGS))]>,
1551 TB, OpSize;
1552def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1553 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001554 "cmovs{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001555 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1556 X86_COND_S, EFLAGS))]>,
1557 TB;
1558def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1559 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001560 "cmovns{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001561 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1562 X86_COND_NS, EFLAGS))]>,
1563 TB, OpSize;
1564def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1565 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001566 "cmovns{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001567 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1568 X86_COND_NS, EFLAGS))]>,
1569 TB;
1570def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1571 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001572 "cmovp{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001573 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1574 X86_COND_P, EFLAGS))]>,
1575 TB, OpSize;
1576def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1577 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001578 "cmovp{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001579 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1580 X86_COND_P, EFLAGS))]>,
1581 TB;
1582def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1583 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001584 "cmovnp{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001585 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1586 X86_COND_NP, EFLAGS))]>,
1587 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001588def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1589 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001590 "cmovnp{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001591 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1592 X86_COND_NP, EFLAGS))]>,
1593 TB;
1594def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1595 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001596 "cmovo{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001597 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1598 X86_COND_O, EFLAGS))]>,
1599 TB, OpSize;
1600def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1601 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001602 "cmovo{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001603 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1604 X86_COND_O, EFLAGS))]>,
1605 TB;
1606def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1607 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001608 "cmovno{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001609 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1610 X86_COND_NO, EFLAGS))]>,
1611 TB, OpSize;
1612def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1613 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001614 "cmovno{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001615 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1616 X86_COND_NO, EFLAGS))]>,
1617 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001618} // Uses = [EFLAGS]
1619
1620
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001621// unary instructions
1622let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001623let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001624def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001625 [(set GR8:$dst, (ineg GR8:$src)),
1626 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001627def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001628 [(set GR16:$dst, (ineg GR16:$src)),
1629 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001630def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001631 [(set GR32:$dst, (ineg GR32:$src)),
1632 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001633let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001634 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001635 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1636 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001637 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001638 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1639 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001640 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001641 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1642 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643}
Evan Cheng55687072007-09-14 21:48:26 +00001644} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001645
Evan Chengc6cee682009-01-21 02:09:05 +00001646// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1647let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001648def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001650def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001651 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001652def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001653 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001654}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001656 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001658 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001660 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1662}
1663} // CodeSize
1664
1665// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001666let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001668def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001669 [(set GR8:$dst, (add GR8:$src, 1)),
1670 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Sean Callanan2c48df22009-12-18 00:01:26 +00001672def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src),
1673 "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001674 [(set GR16:$dst, (add GR16:$src, 1)),
1675 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 OpSize, Requires<[In32BitMode]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001677def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src),
1678 "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001679 [(set GR32:$dst, (add GR32:$src, 1)),
1680 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681}
1682let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001683 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001684 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1685 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001686 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001687 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1688 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001689 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001690 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001691 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1692 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001693 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694}
1695
1696let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001697def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001698 [(set GR8:$dst, (add GR8:$src, -1)),
1699 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Sean Callanan2c48df22009-12-18 00:01:26 +00001701def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src),
1702 "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001703 [(set GR16:$dst, (add GR16:$src, -1)),
1704 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 OpSize, Requires<[In32BitMode]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001706def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src),
1707 "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001708 [(set GR32:$dst, (add GR32:$src, -1)),
1709 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710}
1711
1712let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001713 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001714 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1715 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001716 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001717 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1718 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001719 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001720 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001721 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1722 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001723 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724}
Evan Cheng55687072007-09-14 21:48:26 +00001725} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001726
1727// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001728let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1730def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001731 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001732 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001733 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1734 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001736 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001737 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001738 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1739 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001741 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001742 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001743 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1744 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745}
1746
Sean Callanan2c48df22009-12-18 00:01:26 +00001747// AND instructions with the destination register in REG and the source register
1748// in R/M. Included for the disassembler.
1749def AND8rr_REV : I<0x22, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1750 "and{b}\t{$src2, $dst|$dst, $src2}", []>;
1751def AND16rr_REV : I<0x23, MRMSrcReg, (outs GR16:$dst),
1752 (ins GR16:$src1, GR16:$src2),
1753 "and{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1754def AND32rr_REV : I<0x23, MRMSrcReg, (outs GR32:$dst),
1755 (ins GR32:$src1, GR32:$src2),
1756 "and{l}\t{$src2, $dst|$dst, $src2}", []>;
1757
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001759 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001760 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001761 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001762 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001763def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001764 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001765 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001766 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001767 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001768def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001769 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001770 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001771 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001772 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001773
1774def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001775 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001776 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001777 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1778 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001780 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001781 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001782 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1783 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001784def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001785 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001786 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001787 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1788 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001789def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001790 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001791 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001792 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1793 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001794 OpSize;
1795def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001796 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001797 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001798 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1799 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001800
1801let isTwoAddress = 0 in {
1802 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001803 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001804 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001805 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1806 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001808 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001810 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1811 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812 OpSize;
1813 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001814 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001815 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001816 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1817 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001819 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001820 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001821 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1822 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001823 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001824 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001825 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001826 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1827 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 OpSize;
1829 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001830 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001831 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001832 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1833 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001835 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001836 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001837 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1838 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001839 OpSize;
1840 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001841 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001842 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001843 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1844 (implicit EFLAGS)]>;
Sean Callanan251676e2009-09-02 00:55:49 +00001845
1846 def AND8i8 : Ii8<0x24, RawFrm, (outs), (ins i8imm:$src),
1847 "and{b}\t{$src, %al|%al, $src}", []>;
1848 def AND16i16 : Ii16<0x25, RawFrm, (outs), (ins i16imm:$src),
1849 "and{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1850 def AND32i32 : Ii32<0x25, RawFrm, (outs), (ins i32imm:$src),
1851 "and{l}\t{$src, %eax|%eax, $src}", []>;
1852
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853}
1854
1855
1856let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Sean Callanan2c48df22009-12-18 00:01:26 +00001857def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst),
1858 (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001859 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001860 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1861 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001862def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst),
1863 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001864 "or{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001865 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001866 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001867def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst),
1868 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001869 "or{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001870 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001871 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872}
Sean Callanan2c48df22009-12-18 00:01:26 +00001873
1874// OR instructions with the destination register in REG and the source register
1875// in R/M. Included for the disassembler.
1876def OR8rr_REV : I<0x0A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1877 "or{b}\t{$src2, $dst|$dst, $src2}", []>;
1878def OR16rr_REV : I<0x0B, MRMSrcReg, (outs GR16:$dst),
1879 (ins GR16:$src1, GR16:$src2),
1880 "or{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1881def OR32rr_REV : I<0x0B, MRMSrcReg, (outs GR32:$dst),
1882 (ins GR32:$src1, GR32:$src2),
1883 "or{l}\t{$src2, $dst|$dst, $src2}", []>;
1884
1885def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst),
1886 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001887 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001888 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1889 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001890def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst),
1891 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001892 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001893 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1894 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001895def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst),
1896 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001897 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001898 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1899 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001900
Sean Callanan2c48df22009-12-18 00:01:26 +00001901def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst),
1902 (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001903 "or{b}\t{$src2, $dst|$dst, $src2}",
Evan Cheng87516752010-01-11 20:18:04 +00001904 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001905 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001906def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst),
1907 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001908 "or{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001909 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001910 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001911def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst),
1912 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001913 "or{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001914 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001915 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001916
Sean Callanan2c48df22009-12-18 00:01:26 +00001917def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst),
1918 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001919 "or{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001920 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001921 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001922def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst),
1923 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001924 "or{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001925 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001926 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001927let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001928 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001929 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001930 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1931 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001932 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001933 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001934 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1935 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001936 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001937 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001938 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1939 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001940 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001941 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001942 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1943 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001944 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001945 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001946 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1947 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001948 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001949 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001950 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001951 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1952 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001953 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001954 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001955 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1956 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001957 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001958 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001959 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001960 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1961 (implicit EFLAGS)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00001962
1963 def OR8i8 : Ii8 <0x0C, RawFrm, (outs), (ins i8imm:$src),
1964 "or{b}\t{$src, %al|%al, $src}", []>;
1965 def OR16i16 : Ii16 <0x0D, RawFrm, (outs), (ins i16imm:$src),
1966 "or{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1967 def OR32i32 : Ii32 <0x0D, RawFrm, (outs), (ins i32imm:$src),
1968 "or{l}\t{$src, %eax|%eax, $src}", []>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001969} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001970
1971
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001972let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001973 def XOR8rr : I<0x30, MRMDestReg,
1974 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1975 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001976 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1977 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001978 def XOR16rr : I<0x31, MRMDestReg,
1979 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1980 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001981 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1982 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001983 def XOR32rr : I<0x31, MRMDestReg,
1984 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1985 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001986 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1987 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001988} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001989
Sean Callanan2c48df22009-12-18 00:01:26 +00001990// XOR instructions with the destination register in REG and the source register
1991// in R/M. Included for the disassembler.
1992def XOR8rr_REV : I<0x32, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1993 "xor{b}\t{$src2, $dst|$dst, $src2}", []>;
1994def XOR16rr_REV : I<0x33, MRMSrcReg, (outs GR16:$dst),
1995 (ins GR16:$src1, GR16:$src2),
1996 "xor{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1997def XOR32rr_REV : I<0x33, MRMSrcReg, (outs GR32:$dst),
1998 (ins GR32:$src1, GR32:$src2),
1999 "xor{l}\t{$src2, $dst|$dst, $src2}", []>;
2000
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002001def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00002002 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002003 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002004 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
2005 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002006def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00002007 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002008 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002009 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
2010 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002011 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00002013 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002014 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002015 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
2016 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002017
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002018def XOR8ri : Ii8<0x80, MRM6r,
2019 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2020 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002021 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
2022 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002023def XOR16ri : Ii16<0x81, MRM6r,
2024 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
2025 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002026 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
2027 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002028def XOR32ri : Ii32<0x81, MRM6r,
2029 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
2030 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002031 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
2032 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002033def XOR16ri8 : Ii8<0x83, MRM6r,
2034 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
2035 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002036 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
2037 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002038 OpSize;
2039def XOR32ri8 : Ii8<0x83, MRM6r,
2040 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
2041 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002042 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
2043 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002044
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002045let isTwoAddress = 0 in {
2046 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002047 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002048 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002049 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
2050 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002052 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002053 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002054 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
2055 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056 OpSize;
2057 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002058 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002059 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002060 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
2061 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002063 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002064 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002065 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
2066 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002067 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002068 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002069 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002070 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
2071 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 OpSize;
2073 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002074 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002075 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002076 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
2077 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002079 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002080 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002081 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
2082 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002083 OpSize;
2084 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002085 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002086 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002087 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
2088 (implicit EFLAGS)]>;
Sean Callanan794457a2009-09-10 19:52:26 +00002089
2090 def XOR8i8 : Ii8 <0x34, RawFrm, (outs), (ins i8imm:$src),
2091 "xor{b}\t{$src, %al|%al, $src}", []>;
2092 def XOR16i16 : Ii16 <0x35, RawFrm, (outs), (ins i16imm:$src),
2093 "xor{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2094 def XOR32i32 : Ii32 <0x35, RawFrm, (outs), (ins i32imm:$src),
2095 "xor{l}\t{$src, %eax|%eax, $src}", []>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002096} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00002097} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002098
2099// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00002100let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002101let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002102def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002103 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002104 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002105def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002106 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002107 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002108def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002109 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002110 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002111} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112
Evan Chengb783fa32007-07-19 01:14:50 +00002113def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002114 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002115 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
2116let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00002117def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002118 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002120def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002121 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Sean Callananca503e02009-09-16 02:28:43 +00002123
2124// NOTE: We don't include patterns for shifts of a register by one, because
2125// 'add reg,reg' is cheaper.
2126
2127def SHL8r1 : I<0xD0, MRM4r, (outs GR8:$dst), (ins GR8:$src1),
2128 "shl{b}\t$dst", []>;
2129def SHL16r1 : I<0xD1, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
2130 "shl{w}\t$dst", []>, OpSize;
2131def SHL32r1 : I<0xD1, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
2132 "shl{l}\t$dst", []>;
2133
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002134} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135
2136let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002137 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002138 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002139 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002140 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002141 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002142 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002143 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002144 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002145 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002146 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
2147 }
Evan Chengb783fa32007-07-19 01:14:50 +00002148 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002149 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002151 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002152 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002153 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2154 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002155 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002156 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002157 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2158
2159 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002160 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002161 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002162 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002163 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2166 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002167 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002168 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002169 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2170}
2171
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002172let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002173def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002174 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002175 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002176def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002177 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002178 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002179def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002180 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002181 [(set GR32:$dst, (srl GR32:$src, CL))]>;
2182}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183
Evan Chengb783fa32007-07-19 01:14:50 +00002184def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002185 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002186 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002187def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002188 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002190def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002191 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
2193
2194// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002195def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002196 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002198def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002199 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002201def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002202 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
2204
2205let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002206 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002207 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002208 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002209 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002210 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002211 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002213 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002214 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002215 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002216 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
2217 }
Evan Chengb783fa32007-07-19 01:14:50 +00002218 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002219 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002220 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002221 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002222 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2224 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002225 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002226 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002227 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2228
2229 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002230 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002231 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002232 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002233 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002236 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002237 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002238 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2239}
2240
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002241let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002242def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002243 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002244 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002245def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002246 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002247 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002248def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002249 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002250 [(set GR32:$dst, (sra GR32:$src, CL))]>;
2251}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252
Evan Chengb783fa32007-07-19 01:14:50 +00002253def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002254 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002256def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002257 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002258 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
2259 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002260def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002261 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002262 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
2263
2264// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002265def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002266 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002267 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002268def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002269 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002271def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002272 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002273 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
2274
2275let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002276 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002277 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002278 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002279 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002280 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002281 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002282 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002283 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002284 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002285 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
2286 }
Evan Chengb783fa32007-07-19 01:14:50 +00002287 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002288 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002289 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002290 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002291 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002292 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2293 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002294 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002295 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002296 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2297
2298 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002299 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002300 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002301 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002302 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002303 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2305 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002306 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002307 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2309}
2310
2311// Rotate instructions
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002312
2313def RCL8r1 : I<0xD0, MRM2r, (outs GR8:$dst), (ins GR8:$src),
2314 "rcl{b}\t{1, $dst|$dst, 1}", []>;
2315def RCL8m1 : I<0xD0, MRM2m, (outs i8mem:$dst), (ins i8mem:$src),
2316 "rcl{b}\t{1, $dst|$dst, 1}", []>;
2317let Uses = [CL] in {
2318def RCL8rCL : I<0xD2, MRM2r, (outs GR8:$dst), (ins GR8:$src),
2319 "rcl{b}\t{%cl, $dst|$dst, CL}", []>;
2320def RCL8mCL : I<0xD2, MRM2m, (outs i8mem:$dst), (ins i8mem:$src),
2321 "rcl{b}\t{%cl, $dst|$dst, CL}", []>;
2322}
2323def RCL8ri : Ii8<0xC0, MRM2r, (outs GR8:$dst), (ins GR8:$src, i8imm:$cnt),
2324 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2325def RCL8mi : Ii8<0xC0, MRM2m, (outs i8mem:$dst), (ins i8mem:$src, i8imm:$cnt),
2326 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2327
2328def RCL16r1 : I<0xD1, MRM2r, (outs GR16:$dst), (ins GR16:$src),
2329 "rcl{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2330def RCL16m1 : I<0xD1, MRM2m, (outs i16mem:$dst), (ins i16mem:$src),
2331 "rcl{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2332let Uses = [CL] in {
2333def RCL16rCL : I<0xD3, MRM2r, (outs GR16:$dst), (ins GR16:$src),
2334 "rcl{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2335def RCL16mCL : I<0xD3, MRM2m, (outs i16mem:$dst), (ins i16mem:$src),
2336 "rcl{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2337}
2338def RCL16ri : Ii8<0xC1, MRM2r, (outs GR16:$dst), (ins GR16:$src, i8imm:$cnt),
2339 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00002340def RCL16mi : Ii8<0xC1, MRM2m, (outs i16mem:$dst),
2341 (ins i16mem:$src, i8imm:$cnt),
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002342 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
2343
2344def RCL32r1 : I<0xD1, MRM2r, (outs GR32:$dst), (ins GR32:$src),
2345 "rcl{l}\t{1, $dst|$dst, 1}", []>;
2346def RCL32m1 : I<0xD1, MRM2m, (outs i32mem:$dst), (ins i32mem:$src),
2347 "rcl{l}\t{1, $dst|$dst, 1}", []>;
2348let Uses = [CL] in {
2349def RCL32rCL : I<0xD3, MRM2r, (outs GR32:$dst), (ins GR32:$src),
2350 "rcl{l}\t{%cl, $dst|$dst, CL}", []>;
2351def RCL32mCL : I<0xD3, MRM2m, (outs i32mem:$dst), (ins i32mem:$src),
2352 "rcl{l}\t{%cl, $dst|$dst, CL}", []>;
2353}
2354def RCL32ri : Ii8<0xC1, MRM2r, (outs GR32:$dst), (ins GR32:$src, i8imm:$cnt),
2355 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +00002356def RCL32mi : Ii8<0xC1, MRM2m, (outs i32mem:$dst),
2357 (ins i32mem:$src, i8imm:$cnt),
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002358 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", []>;
2359
2360def RCR8r1 : I<0xD0, MRM3r, (outs GR8:$dst), (ins GR8:$src),
2361 "rcr{b}\t{1, $dst|$dst, 1}", []>;
2362def RCR8m1 : I<0xD0, MRM3m, (outs i8mem:$dst), (ins i8mem:$src),
2363 "rcr{b}\t{1, $dst|$dst, 1}", []>;
2364let Uses = [CL] in {
2365def RCR8rCL : I<0xD2, MRM3r, (outs GR8:$dst), (ins GR8:$src),
2366 "rcr{b}\t{%cl, $dst|$dst, CL}", []>;
2367def RCR8mCL : I<0xD2, MRM3m, (outs i8mem:$dst), (ins i8mem:$src),
2368 "rcr{b}\t{%cl, $dst|$dst, CL}", []>;
2369}
2370def RCR8ri : Ii8<0xC0, MRM3r, (outs GR8:$dst), (ins GR8:$src, i8imm:$cnt),
2371 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2372def RCR8mi : Ii8<0xC0, MRM3m, (outs i8mem:$dst), (ins i8mem:$src, i8imm:$cnt),
2373 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2374
2375def RCR16r1 : I<0xD1, MRM3r, (outs GR16:$dst), (ins GR16:$src),
2376 "rcr{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2377def RCR16m1 : I<0xD1, MRM3m, (outs i16mem:$dst), (ins i16mem:$src),
2378 "rcr{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2379let Uses = [CL] in {
2380def RCR16rCL : I<0xD3, MRM3r, (outs GR16:$dst), (ins GR16:$src),
2381 "rcr{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2382def RCR16mCL : I<0xD3, MRM3m, (outs i16mem:$dst), (ins i16mem:$src),
2383 "rcr{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2384}
2385def RCR16ri : Ii8<0xC1, MRM3r, (outs GR16:$dst), (ins GR16:$src, i8imm:$cnt),
2386 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00002387def RCR16mi : Ii8<0xC1, MRM3m, (outs i16mem:$dst),
2388 (ins i16mem:$src, i8imm:$cnt),
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002389 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
2390
2391def RCR32r1 : I<0xD1, MRM3r, (outs GR32:$dst), (ins GR32:$src),
2392 "rcr{l}\t{1, $dst|$dst, 1}", []>;
2393def RCR32m1 : I<0xD1, MRM3m, (outs i32mem:$dst), (ins i32mem:$src),
2394 "rcr{l}\t{1, $dst|$dst, 1}", []>;
2395let Uses = [CL] in {
2396def RCR32rCL : I<0xD3, MRM3r, (outs GR32:$dst), (ins GR32:$src),
2397 "rcr{l}\t{%cl, $dst|$dst, CL}", []>;
2398def RCR32mCL : I<0xD3, MRM3m, (outs i32mem:$dst), (ins i32mem:$src),
2399 "rcr{l}\t{%cl, $dst|$dst, CL}", []>;
2400}
2401def RCR32ri : Ii8<0xC1, MRM3r, (outs GR32:$dst), (ins GR32:$src, i8imm:$cnt),
2402 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +00002403def RCR32mi : Ii8<0xC1, MRM3m, (outs i32mem:$dst),
2404 (ins i32mem:$src, i8imm:$cnt),
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002405 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", []>;
2406
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002407// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002408let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002409def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002410 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002411 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002412def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002413 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002414 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002415def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002416 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002417 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
2418}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419
Evan Chengb783fa32007-07-19 01:14:50 +00002420def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002421 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002423def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002424 "rol{w}\t{$src2, $dst|$dst, $src2}",
Sean Callanan2c48df22009-12-18 00:01:26 +00002425 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>,
2426 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002427def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002428 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002429 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2430
2431// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002432def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002433 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002434 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002435def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002436 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002437 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002438def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002439 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002440 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2441
2442let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002443 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002444 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002445 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002446 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002447 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002448 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002449 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002450 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002451 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002452 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2453 }
Evan Chengb783fa32007-07-19 01:14:50 +00002454 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002455 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002457 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002458 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002459 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2460 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002461 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002462 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002463 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2464
2465 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002466 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002467 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002469 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002470 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2472 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002473 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002474 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002475 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2476}
2477
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002478let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002479def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002480 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002481 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002482def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002483 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002484 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002485def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002486 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002487 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2488}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489
Evan Chengb783fa32007-07-19 01:14:50 +00002490def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002491 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002492 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002493def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002494 "ror{w}\t{$src2, $dst|$dst, $src2}",
Sean Callanan2c48df22009-12-18 00:01:26 +00002495 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>,
2496 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002497def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2500
2501// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002502def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002503 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002504 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002505def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002506 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002508def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002509 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002510 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2511
2512let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002513 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002514 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002515 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002516 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002517 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002518 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002519 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002520 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002521 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002522 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2523 }
Evan Chengb783fa32007-07-19 01:14:50 +00002524 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002525 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002526 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002527 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002528 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002529 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2530 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002531 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002532 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002533 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2534
2535 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002536 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002537 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002538 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002539 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002540 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002541 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2542 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002543 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002544 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002545 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2546}
2547
2548
2549
2550// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002551let Uses = [CL] in {
Sean Callanan2c48df22009-12-18 00:01:26 +00002552def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst),
2553 (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002554 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002555 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00002556def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst),
2557 (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002558 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002559 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00002560def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst),
2561 (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002562 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002564 TB, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00002565def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst),
2566 (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002567 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002568 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002569 TB, OpSize;
2570}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002571
2572let isCommutable = 1 in { // These instructions commute to each other.
2573def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002574 (outs GR32:$dst),
2575 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002576 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002577 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2578 (i8 imm:$src3)))]>,
2579 TB;
2580def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002581 (outs GR32:$dst),
2582 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002583 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002584 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2585 (i8 imm:$src3)))]>,
2586 TB;
2587def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002588 (outs GR16:$dst),
2589 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002590 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002591 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2592 (i8 imm:$src3)))]>,
2593 TB, OpSize;
2594def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002595 (outs GR16:$dst),
2596 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002597 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002598 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2599 (i8 imm:$src3)))]>,
2600 TB, OpSize;
2601}
2602
2603let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002604 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002605 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002606 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002607 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002608 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002609 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002610 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002611 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002612 addr:$dst)]>, TB;
2613 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002614 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002615 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002616 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002617 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2618 (i8 imm:$src3)), addr:$dst)]>,
2619 TB;
2620 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002621 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002622 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002623 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2624 (i8 imm:$src3)), addr:$dst)]>,
2625 TB;
2626
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002627 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002628 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002629 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002630 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002631 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002632 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002633 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002634 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002635 addr:$dst)]>, TB, OpSize;
2636 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002637 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002638 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002639 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002640 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2641 (i8 imm:$src3)), addr:$dst)]>,
2642 TB, OpSize;
2643 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002644 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002645 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002646 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2647 (i8 imm:$src3)), addr:$dst)]>,
2648 TB, OpSize;
2649}
Evan Cheng55687072007-09-14 21:48:26 +00002650} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002651
2652
2653// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002654let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002655let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002656// Register-Register Addition
2657def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2658 (ins GR8 :$src1, GR8 :$src2),
2659 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002660 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002661 (implicit EFLAGS)]>;
2662
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002663let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002664// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002665def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2666 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002667 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002668 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2669 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002670def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2671 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002672 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002673 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2674 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002675} // end isConvertibleToThreeAddress
2676} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002677
2678// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002679def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2680 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002681 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002682 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2683 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002684def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2685 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002686 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002687 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2688 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002689def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2690 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002691 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002692 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2693 (implicit EFLAGS)]>;
Sean Callanan7e7df0e2009-09-15 20:53:57 +00002694
Sean Callanan84df9312009-09-15 21:43:27 +00002695// Register-Register Addition - Equivalent to the normal rr forms (ADD8rr,
2696// ADD16rr, and ADD32rr), but differently encoded.
Sean Callanan7e7df0e2009-09-15 20:53:57 +00002697def ADD8mrmrr: I<0x02, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2698 "add{b}\t{$src2, $dst|$dst, $src2}", []>;
2699def ADD16mrmrr: I<0x03, MRMSrcReg,(outs GR16:$dst),(ins GR16:$src1, GR16:$src2),
2700 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
2701def ADD32mrmrr: I<0x03, MRMSrcReg,(outs GR16:$dst),(ins GR16:$src1, GR16:$src2),
2702 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703
Bill Wendlingae034ed2008-12-12 00:56:36 +00002704// Register-Integer Addition
2705def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2706 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002707 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2708 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002709
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002710let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002711// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002712def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2713 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002714 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002715 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2716 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002717def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2718 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002719 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002720 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2721 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002722def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2723 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002724 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002725 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2726 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002727def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2728 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002729 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002730 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2731 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002732}
2733
2734let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002735 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002736 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002737 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002738 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2739 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002740 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002741 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002742 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2743 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002744 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002745 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002746 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2747 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002748 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002749 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002750 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2751 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002752 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002753 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002754 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2755 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002756 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002757 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002758 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2759 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002760 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002761 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002762 [(store (add (load addr:$dst), i16immSExt8:$src2),
2763 addr:$dst),
2764 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002765 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002766 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002767 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002768 addr:$dst),
2769 (implicit EFLAGS)]>;
Sean Callanan0316b342009-08-11 21:26:06 +00002770
2771 // addition to rAX
2772 def ADD8i8 : Ii8<0x04, RawFrm, (outs), (ins i8imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002773 "add{b}\t{$src, %al|%al, $src}", []>;
Sean Callanan0316b342009-08-11 21:26:06 +00002774 def ADD16i16 : Ii16<0x05, RawFrm, (outs), (ins i16imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002775 "add{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
Sean Callanan0316b342009-08-11 21:26:06 +00002776 def ADD32i32 : Ii32<0x05, RawFrm, (outs), (ins i32imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002777 "add{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778}
2779
Evan Cheng259471d2007-10-05 17:59:57 +00002780let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002781let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002782def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002783 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002784 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002785def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2786 (ins GR16:$src1, GR16:$src2),
2787 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002788 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002789def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2790 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002791 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002792 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002793}
Sean Callanan2c48df22009-12-18 00:01:26 +00002794
2795def ADC8rr_REV : I<0x12, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2796 "adc{b}\t{$src2, $dst|$dst, $src2}", []>;
2797def ADC16rr_REV : I<0x13, MRMSrcReg, (outs GR16:$dst),
2798 (ins GR16:$src1, GR16:$src2),
2799 "adc{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
2800def ADC32rr_REV : I<0x13, MRMSrcReg, (outs GR32:$dst),
2801 (ins GR32:$src1, GR32:$src2),
2802 "adc{l}\t{$src2, $dst|$dst, $src2}", []>;
2803
Dale Johannesen06b83f12009-05-18 17:44:15 +00002804def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2805 (ins GR8:$src1, i8mem:$src2),
2806 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002807 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002808def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2809 (ins GR16:$src1, i16mem:$src2),
2810 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002811 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002812 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002813def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2814 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002815 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002816 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2817def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002818 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002819 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002820def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2821 (ins GR16:$src1, i16imm:$src2),
2822 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002823 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002824def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2825 (ins GR16:$src1, i16i8imm:$src2),
2826 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002827 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2828 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002829def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2830 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002831 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002832 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002833def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2834 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002835 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002836 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002837
2838let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002839 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002840 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002841 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2842 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002843 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002844 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2845 OpSize;
2846 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002847 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002848 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2849 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002850 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002851 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2852 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002853 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002854 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2855 OpSize;
2856 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002857 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002858 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2859 OpSize;
2860 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002861 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002862 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2863 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002864 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002865 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00002866
2867 def ADC8i8 : Ii8<0x14, RawFrm, (outs), (ins i8imm:$src),
2868 "adc{b}\t{$src, %al|%al, $src}", []>;
2869 def ADC16i16 : Ii16<0x15, RawFrm, (outs), (ins i16imm:$src),
2870 "adc{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2871 def ADC32i32 : Ii32<0x15, RawFrm, (outs), (ins i32imm:$src),
2872 "adc{l}\t{$src, %eax|%eax, $src}", []>;
Dale Johannesen747fe522009-06-02 03:12:52 +00002873}
Evan Cheng259471d2007-10-05 17:59:57 +00002874} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002875
Bill Wendlingae034ed2008-12-12 00:56:36 +00002876// Register-Register Subtraction
2877def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2878 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002879 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2880 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002881def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2882 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002883 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2884 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002885def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2886 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002887 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2888 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002889
Sean Callanan2c48df22009-12-18 00:01:26 +00002890def SUB8rr_REV : I<0x2A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2891 "sub{b}\t{$src2, $dst|$dst, $src2}", []>;
2892def SUB16rr_REV : I<0x2B, MRMSrcReg, (outs GR16:$dst),
2893 (ins GR16:$src1, GR16:$src2),
2894 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
2895def SUB32rr_REV : I<0x2B, MRMSrcReg, (outs GR32:$dst),
2896 (ins GR32:$src1, GR32:$src2),
2897 "sub{l}\t{$src2, $dst|$dst, $src2}", []>;
2898
Bill Wendlingae034ed2008-12-12 00:56:36 +00002899// Register-Memory Subtraction
2900def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2901 (ins GR8 :$src1, i8mem :$src2),
2902 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002903 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2904 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002905def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2906 (ins GR16:$src1, i16mem:$src2),
2907 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002908 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2909 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002910def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2911 (ins GR32:$src1, i32mem:$src2),
2912 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002913 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2914 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002915
2916// Register-Integer Subtraction
2917def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2918 (ins GR8:$src1, i8imm:$src2),
2919 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002920 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2921 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002922def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2923 (ins GR16:$src1, i16imm:$src2),
2924 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002925 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2926 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002927def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2928 (ins GR32:$src1, i32imm:$src2),
2929 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002930 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2931 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002932def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2933 (ins GR16:$src1, i16i8imm:$src2),
2934 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002935 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2936 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002937def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2938 (ins GR32:$src1, i32i8imm:$src2),
2939 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002940 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2941 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002942
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002943let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002944 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002945 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002946 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002947 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2948 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002949 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002950 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002951 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2952 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002953 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002954 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002955 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2956 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002957
2958 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002959 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002960 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002961 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2962 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002963 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002964 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002965 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2966 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002967 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002968 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002969 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2970 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002971 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002972 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002973 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002974 addr:$dst),
2975 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002976 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002977 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002978 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002979 addr:$dst),
2980 (implicit EFLAGS)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00002981
2982 def SUB8i8 : Ii8<0x2C, RawFrm, (outs), (ins i8imm:$src),
2983 "sub{b}\t{$src, %al|%al, $src}", []>;
2984 def SUB16i16 : Ii16<0x2D, RawFrm, (outs), (ins i16imm:$src),
2985 "sub{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2986 def SUB32i32 : Ii32<0x2D, RawFrm, (outs), (ins i32imm:$src),
2987 "sub{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002988}
2989
Evan Cheng259471d2007-10-05 17:59:57 +00002990let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002991def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2992 (ins GR8:$src1, GR8:$src2),
2993 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002994 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002995def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2996 (ins GR16:$src1, GR16:$src2),
2997 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002998 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002999def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
3000 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003001 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003002 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003003
3004let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00003005 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3006 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003007 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003008 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3009 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003010 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00003011 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003012 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003013 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003014 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003015 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003016 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003017 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003018 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
3019 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003020 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00003021 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003022 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3023 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003024 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00003025 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003026 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003027 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003028 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003029 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003030 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003031 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00003032
3033 def SBB8i8 : Ii8<0x1C, RawFrm, (outs), (ins i8imm:$src),
3034 "sbb{b}\t{$src, %al|%al, $src}", []>;
3035 def SBB16i16 : Ii16<0x1D, RawFrm, (outs), (ins i16imm:$src),
3036 "sbb{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3037 def SBB32i32 : Ii32<0x1D, RawFrm, (outs), (ins i32imm:$src),
3038 "sbb{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003039}
Sean Callanan2c48df22009-12-18 00:01:26 +00003040
3041def SBB8rr_REV : I<0x1A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
3042 "sbb{b}\t{$src2, $dst|$dst, $src2}", []>;
3043def SBB16rr_REV : I<0x1B, MRMSrcReg, (outs GR16:$dst),
3044 (ins GR16:$src1, GR16:$src2),
3045 "sbb{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
3046def SBB32rr_REV : I<0x1B, MRMSrcReg, (outs GR32:$dst),
3047 (ins GR32:$src1, GR32:$src2),
3048 "sbb{l}\t{$src2, $dst|$dst, $src2}", []>;
3049
Dale Johannesen06b83f12009-05-18 17:44:15 +00003050def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
3051 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003052 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003053def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
3054 (ins GR16:$src1, i16mem:$src2),
3055 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003056 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00003057 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003058def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
3059 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003060 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003061 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003062def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
3063 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003064 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003065def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
3066 (ins GR16:$src1, i16imm:$src2),
3067 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003068 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003069def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
3070 (ins GR16:$src1, i16i8imm:$src2),
3071 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003072 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
3073 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003074def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
3075 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003076 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003077 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003078def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
3079 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003080 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003081 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00003082} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00003083} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003084
Evan Cheng55687072007-09-14 21:48:26 +00003085let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003086let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00003087// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00003088def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003089 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003090 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
3091 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00003092def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003093 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003094 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
3095 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003096}
Bill Wendlingae034ed2008-12-12 00:56:36 +00003097
Bill Wendlingf5399032008-12-12 21:15:41 +00003098// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00003099def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
3100 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003101 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003102 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
3103 (implicit EFLAGS)]>, TB, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00003104def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
3105 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003106 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003107 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
3108 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00003109} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003110} // end Two Address instructions
3111
3112// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00003113let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00003114// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003115def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00003116 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003117 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003118 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
3119 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003120def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00003121 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003122 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003123 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
3124 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003125def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003126 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003127 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003128 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
3129 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003130def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003131 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003132 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003133 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
3134 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003135
Bill Wendlingf5399032008-12-12 21:15:41 +00003136// Memory-Integer Signed Integer Multiply
Sean Callanan2c48df22009-12-18 00:01:26 +00003137def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00003138 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003139 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003140 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
3141 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00003142def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00003143 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003144 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003145 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
3146 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003148 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003149 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00003150 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00003151 i16immSExt8:$src2)),
3152 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003153def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003154 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003155 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00003156 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00003157 i32immSExt8:$src2)),
3158 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00003159} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003160
3161//===----------------------------------------------------------------------===//
3162// Test instructions are just like AND, except they don't generate a result.
3163//
Evan Cheng950aac02007-09-25 01:57:46 +00003164let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003165let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00003166def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003167 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003168 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003169 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003170def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003171 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003172 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003173 (implicit EFLAGS)]>,
3174 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003175def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003176 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003177 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003178 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003179}
3180
Sean Callanan3e4b1a32009-09-01 18:14:18 +00003181def TEST8i8 : Ii8<0xA8, RawFrm, (outs), (ins i8imm:$src),
3182 "test{b}\t{$src, %al|%al, $src}", []>;
3183def TEST16i16 : Ii16<0xA9, RawFrm, (outs), (ins i16imm:$src),
3184 "test{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3185def TEST32i32 : Ii32<0xA9, RawFrm, (outs), (ins i32imm:$src),
3186 "test{l}\t{$src, %eax|%eax, $src}", []>;
3187
Evan Chengb783fa32007-07-19 01:14:50 +00003188def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003189 "test{b}\t{$src2, $src1|$src1, $src2}",
3190 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
3191 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003192def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003193 "test{w}\t{$src2, $src1|$src1, $src2}",
3194 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
3195 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003196def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003197 "test{l}\t{$src2, $src1|$src1, $src2}",
3198 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
3199 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003200
3201def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00003202 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003203 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003204 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003205 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003206def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00003207 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003208 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003209 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003210 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003211def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00003212 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003213 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003214 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003215 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003216
Evan Cheng621216e2007-09-29 00:00:36 +00003217def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00003218 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003219 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003220 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
3221 (implicit EFLAGS)]>;
3222def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00003223 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003224 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003225 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
3226 (implicit EFLAGS)]>, OpSize;
3227def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00003228 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003229 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003230 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00003231 (implicit EFLAGS)]>;
3232} // Defs = [EFLAGS]
3233
3234
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003235// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003236let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00003237def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003238let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00003239def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003240
Evan Cheng950aac02007-09-25 01:57:46 +00003241let Uses = [EFLAGS] in {
Evan Cheng834ae6b2009-12-15 00:53:42 +00003242// Use sbb to materialize carry bit.
3243
3244let Defs = [EFLAGS], isCodeGenOnly = 1 in {
3245def SETB_C8r : I<0x18, MRMInitReg, (outs GR8:$dst), (ins),
3246 "sbb{b}\t$dst, $dst",
3247 [(set GR8:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
3248def SETB_C16r : I<0x19, MRMInitReg, (outs GR16:$dst), (ins),
3249 "sbb{w}\t$dst, $dst",
Evan Chengedeb1692009-12-16 00:53:11 +00003250 [(set GR16:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>,
Evan Cheng834ae6b2009-12-15 00:53:42 +00003251 OpSize;
3252def SETB_C32r : I<0x19, MRMInitReg, (outs GR32:$dst), (ins),
3253 "sbb{l}\t$dst, $dst",
Evan Chengedeb1692009-12-16 00:53:11 +00003254 [(set GR32:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Evan Cheng834ae6b2009-12-15 00:53:42 +00003255} // isCodeGenOnly
3256
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003257def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003258 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003259 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003260 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003261 TB; // GR8 = ==
3262def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003263 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003264 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003265 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003266 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003267
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003268def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003269 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003270 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003271 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272 TB; // GR8 = !=
3273def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003274 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003275 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003276 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003277 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003278
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003279def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003280 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003281 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003282 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003283 TB; // GR8 = < signed
3284def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003285 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003286 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003287 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003288 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003289
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003290def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003291 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003292 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003293 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003294 TB; // GR8 = >= signed
3295def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003296 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003297 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003298 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003299 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003300
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003301def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003302 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003303 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003304 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003305 TB; // GR8 = <= signed
3306def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003307 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003308 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003309 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003310 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003311
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003312def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003313 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003314 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003315 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003316 TB; // GR8 = > signed
3317def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003318 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003319 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003320 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003321 TB; // [mem8] = > signed
3322
3323def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003324 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003325 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003326 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003327 TB; // GR8 = < unsign
3328def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003329 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003330 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003331 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003332 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003333
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003334def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003335 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003336 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003337 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003338 TB; // GR8 = >= unsign
3339def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003340 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003341 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003342 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003343 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003344
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003345def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003346 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003347 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003348 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003349 TB; // GR8 = <= unsign
3350def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003351 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003352 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003353 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003354 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003355
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003356def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003357 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003358 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003359 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003360 TB; // GR8 = > signed
3361def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003362 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003363 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003364 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003365 TB; // [mem8] = > signed
3366
3367def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003368 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003369 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003370 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003371 TB; // GR8 = <sign bit>
3372def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003373 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003374 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003375 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003376 TB; // [mem8] = <sign bit>
3377def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003378 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003379 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003380 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003381 TB; // GR8 = !<sign bit>
3382def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003383 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003384 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003385 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003386 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003387
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003388def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003389 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003390 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003391 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003392 TB; // GR8 = parity
3393def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003394 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003395 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003396 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003397 TB; // [mem8] = parity
3398def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003399 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003400 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003401 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003402 TB; // GR8 = not parity
3403def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003404 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003405 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003406 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003407 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003408
3409def SETOr : I<0x90, MRM0r,
3410 (outs GR8 :$dst), (ins),
3411 "seto\t$dst",
3412 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
3413 TB; // GR8 = overflow
3414def SETOm : I<0x90, MRM0m,
3415 (outs), (ins i8mem:$dst),
3416 "seto\t$dst",
3417 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
3418 TB; // [mem8] = overflow
3419def SETNOr : I<0x91, MRM0r,
3420 (outs GR8 :$dst), (ins),
3421 "setno\t$dst",
3422 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
3423 TB; // GR8 = not overflow
3424def SETNOm : I<0x91, MRM0m,
3425 (outs), (ins i8mem:$dst),
3426 "setno\t$dst",
3427 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
3428 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00003429} // Uses = [EFLAGS]
3430
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003431
3432// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00003433let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +00003434def CMP8i8 : Ii8<0x3C, RawFrm, (outs), (ins i8imm:$src),
3435 "cmp{b}\t{$src, %al|%al, $src}", []>;
3436def CMP16i16 : Ii16<0x3D, RawFrm, (outs), (ins i16imm:$src),
3437 "cmp{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3438def CMP32i32 : Ii32<0x3D, RawFrm, (outs), (ins i32imm:$src),
3439 "cmp{l}\t{$src, %eax|%eax, $src}", []>;
3440
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003441def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003442 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003443 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003444 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003445def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003446 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003447 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003448 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003449def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003450 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003451 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003452 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003453def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003454 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003455 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003456 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
3457 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003458def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003459 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003460 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003461 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
3462 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003463def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003464 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003465 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003466 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
3467 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003468def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003469 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003470 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003471 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
3472 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003473def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003474 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003475 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003476 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
3477 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003478def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003479 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003480 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003481 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
3482 (implicit EFLAGS)]>;
Sean Callanan11490dc2009-09-16 21:11:23 +00003483def CMP8mrmrr : I<0x3A, MRMSrcReg, (outs), (ins GR8:$src1, GR8:$src2),
3484 "cmp{b}\t{$src2, $src1|$src1, $src2}", []>;
3485def CMP16mrmrr : I<0x3B, MRMSrcReg, (outs), (ins GR16:$src1, GR16:$src2),
3486 "cmp{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize;
3487def CMP32mrmrr : I<0x3B, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
3488 "cmp{l}\t{$src2, $src1|$src1, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003489def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003490 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003491 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003492 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003493def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003494 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003495 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003496 [(X86cmp GR16:$src1, imm:$src2),
3497 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003498def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003499 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003500 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003501 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003502def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003503 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003504 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003505 [(X86cmp (loadi8 addr:$src1), imm:$src2),
3506 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003507def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003508 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003509 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003510 [(X86cmp (loadi16 addr:$src1), imm:$src2),
3511 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003512def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003513 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003514 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003515 [(X86cmp (loadi32 addr:$src1), imm:$src2),
3516 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003517def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003518 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003519 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003520 [(X86cmp GR16:$src1, i16immSExt8:$src2),
3521 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003522def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003523 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003524 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003525 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
3526 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003527def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003528 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003529 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003530 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
3531 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003532def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003533 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003534 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003535 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003536 (implicit EFLAGS)]>;
3537} // Defs = [EFLAGS]
3538
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003539// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003540// TODO: BTC, BTR, and BTS
3541let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003542def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003543 "bt{w}\t{$src2, $src1|$src1, $src2}",
3544 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003545 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003546def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003547 "bt{l}\t{$src2, $src1|$src1, $src2}",
3548 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003549 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003550
3551// Unlike with the register+register form, the memory+register form of the
3552// bt instruction does not ignore the high bits of the index. From ISel's
Sean Callanan2c48df22009-12-18 00:01:26 +00003553// perspective, this is pretty bizarre. Make these instructions disassembly
3554// only for now.
3555
3556def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3557 "bt{w}\t{$src2, $src1|$src1, $src2}",
Dan Gohman85a228c2009-01-13 23:23:30 +00003558// [(X86bt (loadi16 addr:$src1), GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00003559// (implicit EFLAGS)]
3560 []
3561 >, OpSize, TB, Requires<[FastBTMem]>;
3562def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3563 "bt{l}\t{$src2, $src1|$src1, $src2}",
Dan Gohman85a228c2009-01-13 23:23:30 +00003564// [(X86bt (loadi32 addr:$src1), GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00003565// (implicit EFLAGS)]
3566 []
3567 >, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003568
3569def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3570 "bt{w}\t{$src2, $src1|$src1, $src2}",
3571 [(X86bt GR16:$src1, i16immSExt8:$src2),
3572 (implicit EFLAGS)]>, OpSize, TB;
3573def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3574 "bt{l}\t{$src2, $src1|$src1, $src2}",
3575 [(X86bt GR32:$src1, i32immSExt8:$src2),
3576 (implicit EFLAGS)]>, TB;
3577// Note that these instructions don't need FastBTMem because that
3578// only applies when the other operand is in a register. When it's
3579// an immediate, bt is still fast.
3580def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3581 "bt{w}\t{$src2, $src1|$src1, $src2}",
3582 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3583 (implicit EFLAGS)]>, OpSize, TB;
3584def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3585 "bt{l}\t{$src2, $src1|$src1, $src2}",
3586 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3587 (implicit EFLAGS)]>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00003588
3589def BTC16rr : I<0xBB, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
3590 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3591def BTC32rr : I<0xBB, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
3592 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3593def BTC16mr : I<0xBB, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3594 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3595def BTC32mr : I<0xBB, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3596 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3597def BTC16ri8 : Ii8<0xBA, MRM7r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3598 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3599def BTC32ri8 : Ii8<0xBA, MRM7r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3600 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3601def BTC16mi8 : Ii8<0xBA, MRM7m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3602 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3603def BTC32mi8 : Ii8<0xBA, MRM7m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3604 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3605
3606def BTR16rr : I<0xB3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
3607 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3608def BTR32rr : I<0xB3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
3609 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3610def BTR16mr : I<0xB3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3611 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3612def BTR32mr : I<0xB3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3613 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3614def BTR16ri8 : Ii8<0xBA, MRM6r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3615 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3616def BTR32ri8 : Ii8<0xBA, MRM6r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3617 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3618def BTR16mi8 : Ii8<0xBA, MRM6m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3619 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3620def BTR32mi8 : Ii8<0xBA, MRM6m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3621 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3622
3623def BTS16rr : I<0xAB, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
3624 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3625def BTS32rr : I<0xAB, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
3626 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3627def BTS16mr : I<0xAB, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3628 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3629def BTS32mr : I<0xAB, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3630 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3631def BTS16ri8 : Ii8<0xBA, MRM5r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3632 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3633def BTS32ri8 : Ii8<0xBA, MRM5r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3634 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3635def BTS16mi8 : Ii8<0xBA, MRM5m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3636 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3637def BTS32mi8 : Ii8<0xBA, MRM5m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3638 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003639} // Defs = [EFLAGS]
3640
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003641// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003642// Use movsbl intead of movsbw; we don't care about the high 16 bits
3643// of the register here. This has a smaller encoding and avoids a
Sean Callanan2c48df22009-12-18 00:01:26 +00003644// partial-register update. Actual movsbw included for the disassembler.
3645def MOVSX16rr8W : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src),
3646 "movs{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3647def MOVSX16rm8W : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src),
3648 "movs{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003649def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003650 "", [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003651def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003652 "", [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003653def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003654 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003655 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003656def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003657 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003658 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003659def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003660 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003661 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003662def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003663 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003664 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3665
Dan Gohman9203ab42008-07-30 18:09:17 +00003666// Use movzbl intead of movzbw; we don't care about the high 16 bits
3667// of the register here. This has a smaller encoding and avoids a
Sean Callanan2c48df22009-12-18 00:01:26 +00003668// partial-register update. Actual movzbw included for the disassembler.
3669def MOVZX16rr8W : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src),
3670 "movz{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3671def MOVZX16rm8W : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src),
3672 "movz{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003673def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003674 "", [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003675def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003676 "", [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003677def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003678 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003679 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003680def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003681 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003682 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003683def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003684 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003685 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003686def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003687 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003688 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3689
Dan Gohman744d4622009-04-13 16:09:41 +00003690// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3691// except that they use GR32_NOREX for the output operand register class
3692// instead of GR32. This allows them to operate on h registers on x86-64.
3693def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3694 (outs GR32_NOREX:$dst), (ins GR8:$src),
3695 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3696 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003697let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003698def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3699 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3700 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3701 []>, TB;
3702
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003703let neverHasSideEffects = 1 in {
3704 let Defs = [AX], Uses = [AL] in
3705 def CBW : I<0x98, RawFrm, (outs), (ins),
3706 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3707 let Defs = [EAX], Uses = [AX] in
3708 def CWDE : I<0x98, RawFrm, (outs), (ins),
3709 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003710
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003711 let Defs = [AX,DX], Uses = [AX] in
3712 def CWD : I<0x99, RawFrm, (outs), (ins),
3713 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3714 let Defs = [EAX,EDX], Uses = [EAX] in
3715 def CDQ : I<0x99, RawFrm, (outs), (ins),
3716 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3717}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003718
3719//===----------------------------------------------------------------------===//
3720// Alias Instructions
3721//===----------------------------------------------------------------------===//
3722
3723// Alias instructions that map movr0 to xor.
3724// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Daniel Dunbara0e62002009-08-11 22:17:52 +00003725let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
3726 isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003727def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003728 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003729 [(set GR8:$dst, 0)]>;
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00003730
3731// We want to rewrite MOV16r0 in terms of MOV32r0, because it's a smaller
3732// encoding and avoids a partial-register update sometimes, but doing so
3733// at isel time interferes with rematerialization in the current register
3734// allocator. For now, this is rewritten when the instruction is lowered
3735// to an MCInst.
3736def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
3737 "",
3738 [(set GR16:$dst, 0)]>, OpSize;
Chris Lattnerb5b1b862009-12-23 01:30:26 +00003739
Chris Lattner2ba53dc2009-12-23 01:46:40 +00003740def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
3741 "xor{l}\t$dst, $dst",
3742 [(set GR32:$dst, 0)]>;
3743}
Chris Lattnerb5b1b862009-12-23 01:30:26 +00003744
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003745//===----------------------------------------------------------------------===//
3746// Thread Local Storage Instructions
3747//
3748
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003749// All calls clobber the non-callee saved registers. ESP is marked as
3750// a use to prevent stack-pointer assignments that appear immediately
3751// before calls from potentially appearing dead.
3752let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3753 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3754 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3755 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003756 Uses = [ESP] in
3757def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3758 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003759 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003760 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003761 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003762
Daniel Dunbar75a07302009-08-11 22:24:40 +00003763let AddedComplexity = 5, isCodeGenOnly = 1 in
sampo9cc09a32009-01-26 01:24:32 +00003764def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3765 "movl\t%gs:$src, $dst",
3766 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3767
Daniel Dunbar75a07302009-08-11 22:24:40 +00003768let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003769def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3770 "movl\t%fs:$src, $dst",
3771 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3772
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003773//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003774// EH Pseudo Instructions
3775//
3776let isTerminator = 1, isReturn = 1, isBarrier = 1,
Daniel Dunbar75513bd2009-08-27 07:58:05 +00003777 hasCtrlDep = 1, isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003778def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003779 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003780 [(X86ehret GR32:$addr)]>;
3781
3782}
3783
3784//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003785// Atomic support
3786//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003787
Evan Cheng3e171562008-04-19 01:20:30 +00003788// Atomic swap. These are just normal xchg instructions. But since a memory
3789// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003790let Constraints = "$val = $dst" in {
Sean Callanan2c48df22009-12-18 00:01:26 +00003791def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst),
3792 (ins GR32:$val, i32mem:$ptr),
Evan Cheng3e171562008-04-19 01:20:30 +00003793 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3794 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00003795def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst),
3796 (ins GR16:$val, i16mem:$ptr),
Evan Cheng3e171562008-04-19 01:20:30 +00003797 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3798 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3799 OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00003800def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
Evan Cheng3e171562008-04-19 01:20:30 +00003801 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3802 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00003803
3804def XCHG32rr : I<0x87, MRMSrcReg, (outs GR32:$dst), (ins GR32:$val, GR32:$src),
3805 "xchg{l}\t{$val, $src|$src, $val}", []>;
3806def XCHG16rr : I<0x87, MRMSrcReg, (outs GR16:$dst), (ins GR16:$val, GR16:$src),
3807 "xchg{w}\t{$val, $src|$src, $val}", []>, OpSize;
3808def XCHG8rr : I<0x86, MRMSrcReg, (outs GR8:$dst), (ins GR8:$val, GR8:$src),
3809 "xchg{b}\t{$val, $src|$src, $val}", []>;
Evan Cheng3e171562008-04-19 01:20:30 +00003810}
3811
Sean Callanan2c48df22009-12-18 00:01:26 +00003812def XCHG16ar : I<0x90, AddRegFrm, (outs), (ins GR16:$src),
3813 "xchg{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3814def XCHG32ar : I<0x90, AddRegFrm, (outs), (ins GR32:$src),
3815 "xchg{l}\t{$src, %eax|%eax, $src}", []>;
3816
Evan Chengd49dbb82008-04-18 20:55:36 +00003817// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003818let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003819def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003820 "lock\n\t"
3821 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003822 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003823}
Dale Johannesenf160d802008-10-02 18:53:47 +00003824let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Evan Cheng3896a6f2010-01-08 01:29:19 +00003825def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003826 "lock\n\t"
3827 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003828 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3829}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003830
3831let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003832def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003833 "lock\n\t"
3834 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003835 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003836}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003837let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003838def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003839 "lock\n\t"
3840 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003841 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003842}
3843
Evan Chengd49dbb82008-04-18 20:55:36 +00003844// Atomic exchange and add
3845let Constraints = "$val = $dst", Defs = [EFLAGS] in {
Sean Callanan2c48df22009-12-18 00:01:26 +00003846def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins GR32:$val, i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003847 "lock\n\t"
3848 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003849 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003850 TB, LOCK;
Sean Callanan2c48df22009-12-18 00:01:26 +00003851def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins GR16:$val, i16mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003852 "lock\n\t"
3853 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003854 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003855 TB, OpSize, LOCK;
Sean Callanan2c48df22009-12-18 00:01:26 +00003856def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003857 "lock\n\t"
3858 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003859 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003860 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003861}
3862
Sean Callanan2c48df22009-12-18 00:01:26 +00003863def XADD8rr : I<0xC0, MRMDestReg, (outs GR8:$dst), (ins GR8:$src),
3864 "xadd{b}\t{$src, $dst|$dst, $src}", []>, TB;
3865def XADD16rr : I<0xC1, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
3866 "xadd{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3867def XADD32rr : I<0xC1, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
3868 "xadd{l}\t{$src, $dst|$dst, $src}", []>, TB;
3869
3870def XADD8rm : I<0xC0, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
3871 "xadd{b}\t{$src, $dst|$dst, $src}", []>, TB;
3872def XADD16rm : I<0xC1, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
3873 "xadd{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3874def XADD32rm : I<0xC1, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
3875 "xadd{l}\t{$src, $dst|$dst, $src}", []>, TB;
3876
3877def CMPXCHG8rr : I<0xB0, MRMDestReg, (outs GR8:$dst), (ins GR8:$src),
3878 "cmpxchg{b}\t{$src, $dst|$dst, $src}", []>, TB;
3879def CMPXCHG16rr : I<0xB1, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
3880 "cmpxchg{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3881def CMPXCHG32rr : I<0xB1, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
3882 "cmpxchg{l}\t{$src, $dst|$dst, $src}", []>, TB;
3883
3884def CMPXCHG8rm : I<0xB0, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
3885 "cmpxchg{b}\t{$src, $dst|$dst, $src}", []>, TB;
3886def CMPXCHG16rm : I<0xB1, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
3887 "cmpxchg{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3888def CMPXCHG32rm : I<0xB1, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
3889 "cmpxchg{l}\t{$src, $dst|$dst, $src}", []>, TB;
3890
Evan Cheng3896a6f2010-01-08 01:29:19 +00003891let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00003892def CMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$dst),
3893 "cmpxchg8b\t$dst", []>, TB;
3894
Evan Chengb723fb52009-07-30 08:33:02 +00003895// Optimized codegen when the non-memory output is not used.
3896// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
Dan Gohman1c286992009-10-20 18:14:49 +00003897let Defs = [EFLAGS] in {
Evan Chengb723fb52009-07-30 08:33:02 +00003898def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3899 "lock\n\t"
3900 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3901def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3902 "lock\n\t"
3903 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3904def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3905 "lock\n\t"
3906 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3907def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3908 "lock\n\t"
3909 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3910def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3911 "lock\n\t"
3912 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3913def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3914 "lock\n\t"
3915 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3916def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3917 "lock\n\t"
3918 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3919def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3920 "lock\n\t"
3921 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3922
3923def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3924 "lock\n\t"
3925 "inc{b}\t$dst", []>, LOCK;
3926def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3927 "lock\n\t"
3928 "inc{w}\t$dst", []>, OpSize, LOCK;
3929def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3930 "lock\n\t"
3931 "inc{l}\t$dst", []>, LOCK;
3932
3933def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3934 "lock\n\t"
3935 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3936def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3937 "lock\n\t"
3938 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3939def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3940 "lock\n\t"
3941 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3942def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3943 "lock\n\t"
3944 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3945def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3946 "lock\n\t"
3947 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3948def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3949 "lock\n\t"
3950 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Sean Callanan2c48df22009-12-18 00:01:26 +00003951def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Evan Chengb723fb52009-07-30 08:33:02 +00003952 "lock\n\t"
3953 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3954def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3955 "lock\n\t"
3956 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3957
3958def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3959 "lock\n\t"
3960 "dec{b}\t$dst", []>, LOCK;
3961def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3962 "lock\n\t"
3963 "dec{w}\t$dst", []>, OpSize, LOCK;
3964def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3965 "lock\n\t"
3966 "dec{l}\t$dst", []>, LOCK;
Dan Gohman1c286992009-10-20 18:14:49 +00003967}
Evan Chengb723fb52009-07-30 08:33:02 +00003968
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003969// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003970let Constraints = "$val = $dst", Defs = [EFLAGS],
Dan Gohman30afe012009-10-29 18:10:34 +00003971 usesCustomInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003972def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003973 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003974 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003975def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003976 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003977 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003978def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003979 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003980 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003981def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003982 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003983 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003984def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003985 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003986 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003987def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003988 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003989 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003990def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003991 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003992 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003993def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003994 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003995 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003996
3997def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003998 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003999 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004000def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004001 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004002 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004003def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004004 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004005 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004006def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004007 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004008 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004009def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004010 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004011 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004012def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004013 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004014 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004015def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004016 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004017 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004018def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004019 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004020 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004021
4022def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004023 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004024 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004025def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004026 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004027 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004028def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004029 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004030 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004031def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004032 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004033 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00004034}
4035
Dale Johannesenf160d802008-10-02 18:53:47 +00004036let Constraints = "$val1 = $dst1, $val2 = $dst2",
4037 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
4038 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00004039 mayLoad = 1, mayStore = 1,
Dan Gohman30afe012009-10-29 18:10:34 +00004040 usesCustomInserter = 1 in {
Dale Johannesenf160d802008-10-02 18:53:47 +00004041def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4042 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004043 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004044def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4045 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004046 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004047def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4048 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004049 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004050def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4051 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004052 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004053def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4054 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004055 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004056def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4057 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004058 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00004059def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4060 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004061 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004062}
4063
Sean Callanan2eddf5d2009-09-16 21:55:34 +00004064// Segmentation support instructions.
4065
4066def LAR16rm : I<0x02, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
4067 "lar{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4068def LAR16rr : I<0x02, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
4069 "lar{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4070
4071// i16mem operand in LAR32rm and GR32 operand in LAR32rr is not a typo.
4072def LAR32rm : I<0x02, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
4073 "lar{l}\t{$src, $dst|$dst, $src}", []>, TB;
4074def LAR32rr : I<0x02, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4075 "lar{l}\t{$src, $dst|$dst, $src}", []>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00004076
4077def LSL16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
4078 "lsl{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4079def LSL16rr : I<0x03, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
4080 "lsl{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4081def LSL32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
4082 "lsl{l}\t{$src, $dst|$dst, $src}", []>, TB;
4083def LSL32rr : I<0x03, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4084 "lsl{l}\t{$src, $dst|$dst, $src}", []>, TB;
4085
4086def INVLPG : I<0x01, RawFrm, (outs), (ins), "invlpg", []>, TB;
4087
4088def STRr : I<0x00, MRM1r, (outs GR16:$dst), (ins),
4089 "str{w}\t{$dst}", []>, TB;
4090def STRm : I<0x00, MRM1m, (outs i16mem:$dst), (ins),
4091 "str{w}\t{$dst}", []>, TB;
4092def LTRr : I<0x00, MRM3r, (outs), (ins GR16:$src),
4093 "ltr{w}\t{$src}", []>, TB;
4094def LTRm : I<0x00, MRM3m, (outs), (ins i16mem:$src),
4095 "ltr{w}\t{$src}", []>, TB;
4096
4097def PUSHFS16 : I<0xa0, RawFrm, (outs), (ins),
4098 "push{w}\t%fs", []>, OpSize, TB;
4099def PUSHFS32 : I<0xa0, RawFrm, (outs), (ins),
4100 "push{l}\t%fs", []>, TB;
4101def PUSHGS16 : I<0xa8, RawFrm, (outs), (ins),
4102 "push{w}\t%gs", []>, OpSize, TB;
4103def PUSHGS32 : I<0xa8, RawFrm, (outs), (ins),
4104 "push{l}\t%gs", []>, TB;
4105
4106def POPFS16 : I<0xa1, RawFrm, (outs), (ins),
4107 "pop{w}\t%fs", []>, OpSize, TB;
4108def POPFS32 : I<0xa1, RawFrm, (outs), (ins),
4109 "pop{l}\t%fs", []>, TB;
4110def POPGS16 : I<0xa9, RawFrm, (outs), (ins),
4111 "pop{w}\t%gs", []>, OpSize, TB;
4112def POPGS32 : I<0xa9, RawFrm, (outs), (ins),
4113 "pop{l}\t%gs", []>, TB;
4114
4115def LDS16rm : I<0xc5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4116 "lds{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
4117def LDS32rm : I<0xc5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4118 "lds{l}\t{$src, $dst|$dst, $src}", []>;
4119def LSS16rm : I<0xb2, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4120 "lss{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4121def LSS32rm : I<0xb2, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4122 "lss{l}\t{$src, $dst|$dst, $src}", []>, TB;
4123def LES16rm : I<0xc4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4124 "les{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
4125def LES32rm : I<0xc4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4126 "les{l}\t{$src, $dst|$dst, $src}", []>;
4127def LFS16rm : I<0xb4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4128 "lfs{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4129def LFS32rm : I<0xb4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4130 "lfs{l}\t{$src, $dst|$dst, $src}", []>, TB;
4131def LGS16rm : I<0xb5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4132 "lgs{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4133def LGS32rm : I<0xb5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4134 "lgs{l}\t{$src, $dst|$dst, $src}", []>, TB;
4135
4136def VERRr : I<0x00, MRM4r, (outs), (ins GR16:$seg),
4137 "verr\t$seg", []>, TB;
4138def VERRm : I<0x00, MRM4m, (outs), (ins i16mem:$seg),
4139 "verr\t$seg", []>, TB;
4140def VERWr : I<0x00, MRM5r, (outs), (ins GR16:$seg),
4141 "verw\t$seg", []>, TB;
4142def VERWm : I<0x00, MRM5m, (outs), (ins i16mem:$seg),
4143 "verw\t$seg", []>, TB;
4144
4145// Descriptor-table support instructions
4146
4147def SGDTm : I<0x01, MRM0m, (outs opaque48mem:$dst), (ins),
4148 "sgdt\t$dst", []>, TB;
4149def SIDTm : I<0x01, MRM1m, (outs opaque48mem:$dst), (ins),
4150 "sidt\t$dst", []>, TB;
4151def SLDT16r : I<0x00, MRM0r, (outs GR16:$dst), (ins),
4152 "sldt{w}\t$dst", []>, TB;
4153def SLDT16m : I<0x00, MRM0m, (outs i16mem:$dst), (ins),
4154 "sldt{w}\t$dst", []>, TB;
4155def LGDTm : I<0x01, MRM2m, (outs), (ins opaque48mem:$src),
4156 "lgdt\t$src", []>, TB;
4157def LIDTm : I<0x01, MRM3m, (outs), (ins opaque48mem:$src),
4158 "lidt\t$src", []>, TB;
4159def LLDT16r : I<0x00, MRM2r, (outs), (ins GR16:$src),
4160 "lldt{w}\t$src", []>, TB;
4161def LLDT16m : I<0x00, MRM2m, (outs), (ins i16mem:$src),
4162 "lldt{w}\t$src", []>, TB;
Sean Callanan23f33d72009-09-16 22:59:28 +00004163
4164// String manipulation instructions
4165
4166def LODSB : I<0xAC, RawFrm, (outs), (ins), "lodsb", []>;
4167def LODSW : I<0xAD, RawFrm, (outs), (ins), "lodsw", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00004168def LODSD : I<0xAD, RawFrm, (outs), (ins), "lods{l|d}", []>;
4169
4170def OUTSB : I<0x6E, RawFrm, (outs), (ins), "outsb", []>;
4171def OUTSW : I<0x6F, RawFrm, (outs), (ins), "outsw", []>, OpSize;
4172def OUTSD : I<0x6F, RawFrm, (outs), (ins), "outs{l|d}", []>;
4173
4174// CPU flow control instructions
4175
4176def HLT : I<0xF4, RawFrm, (outs), (ins), "hlt", []>;
4177def RSM : I<0xAA, RawFrm, (outs), (ins), "rsm", []>, TB;
4178
4179// FPU control instructions
4180
4181def FNINIT : I<0xE3, RawFrm, (outs), (ins), "fninit", []>, DB;
4182
4183// Flag instructions
4184
4185def CLC : I<0xF8, RawFrm, (outs), (ins), "clc", []>;
4186def STC : I<0xF9, RawFrm, (outs), (ins), "stc", []>;
4187def CLI : I<0xFA, RawFrm, (outs), (ins), "cli", []>;
4188def STI : I<0xFB, RawFrm, (outs), (ins), "sti", []>;
4189def CLD : I<0xFC, RawFrm, (outs), (ins), "cld", []>;
4190def STD : I<0xFD, RawFrm, (outs), (ins), "std", []>;
4191def CMC : I<0xF5, RawFrm, (outs), (ins), "cmc", []>;
4192
4193def CLTS : I<0x06, RawFrm, (outs), (ins), "clts", []>, TB;
4194
4195// Table lookup instructions
4196
4197def XLAT : I<0xD7, RawFrm, (outs), (ins), "xlatb", []>;
4198
4199// Specialized register support
4200
4201def WRMSR : I<0x30, RawFrm, (outs), (ins), "wrmsr", []>, TB;
4202def RDMSR : I<0x32, RawFrm, (outs), (ins), "rdmsr", []>, TB;
4203def RDPMC : I<0x33, RawFrm, (outs), (ins), "rdpmc", []>, TB;
4204
4205def SMSW16r : I<0x01, MRM4r, (outs GR16:$dst), (ins),
4206 "smsw{w}\t$dst", []>, OpSize, TB;
4207def SMSW32r : I<0x01, MRM4r, (outs GR32:$dst), (ins),
4208 "smsw{l}\t$dst", []>, TB;
4209// For memory operands, there is only a 16-bit form
4210def SMSW16m : I<0x01, MRM4m, (outs i16mem:$dst), (ins),
4211 "smsw{w}\t$dst", []>, TB;
4212
4213def LMSW16r : I<0x01, MRM6r, (outs), (ins GR16:$src),
4214 "lmsw{w}\t$src", []>, TB;
4215def LMSW16m : I<0x01, MRM6m, (outs), (ins i16mem:$src),
4216 "lmsw{w}\t$src", []>, TB;
4217
4218def CPUID : I<0xA2, RawFrm, (outs), (ins), "cpuid", []>, TB;
4219
4220// Cache instructions
4221
4222def INVD : I<0x08, RawFrm, (outs), (ins), "invd", []>, TB;
4223def WBINVD : I<0x09, RawFrm, (outs), (ins), "wbinvd", []>, TB;
4224
4225// VMX instructions
4226
4227// 66 0F 38 80
4228def INVEPT : I<0x38, RawFrm, (outs), (ins), "invept", []>, OpSize, TB;
4229// 66 0F 38 81
4230def INVVPID : I<0x38, RawFrm, (outs), (ins), "invvpid", []>, OpSize, TB;
4231// 0F 01 C1
4232def VMCALL : I<0x01, RawFrm, (outs), (ins), "vmcall", []>, TB;
4233def VMCLEARm : I<0xC7, MRM6m, (outs), (ins i64mem:$vmcs),
4234 "vmclear\t$vmcs", []>, OpSize, TB;
4235// 0F 01 C2
4236def VMLAUNCH : I<0x01, RawFrm, (outs), (ins), "vmlaunch", []>, TB;
4237// 0F 01 C3
4238def VMRESUME : I<0x01, RawFrm, (outs), (ins), "vmresume", []>, TB;
4239def VMPTRLDm : I<0xC7, MRM6m, (outs), (ins i64mem:$vmcs),
4240 "vmptrld\t$vmcs", []>, TB;
4241def VMPTRSTm : I<0xC7, MRM7m, (outs i64mem:$vmcs), (ins),
4242 "vmptrst\t$vmcs", []>, TB;
4243def VMREAD64rm : I<0x78, MRMDestMem, (outs i64mem:$dst), (ins GR64:$src),
4244 "vmread{q}\t{$src, $dst|$dst, $src}", []>, TB;
4245def VMREAD64rr : I<0x78, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
4246 "vmread{q}\t{$src, $dst|$dst, $src}", []>, TB;
4247def VMREAD32rm : I<0x78, MRMDestMem, (outs i32mem:$dst), (ins GR32:$src),
4248 "vmread{l}\t{$src, $dst|$dst, $src}", []>, TB;
4249def VMREAD32rr : I<0x78, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
4250 "vmread{l}\t{$src, $dst|$dst, $src}", []>, TB;
4251def VMWRITE64rm : I<0x79, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
4252 "vmwrite{q}\t{$src, $dst|$dst, $src}", []>, TB;
4253def VMWRITE64rr : I<0x79, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
4254 "vmwrite{q}\t{$src, $dst|$dst, $src}", []>, TB;
4255def VMWRITE32rm : I<0x79, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
4256 "vmwrite{l}\t{$src, $dst|$dst, $src}", []>, TB;
4257def VMWRITE32rr : I<0x79, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4258 "vmwrite{l}\t{$src, $dst|$dst, $src}", []>, TB;
4259// 0F 01 C4
4260def VMXOFF : I<0x01, RawFrm, (outs), (ins), "vmxoff", []>, OpSize;
4261def VMXON : I<0xC7, MRM6m, (outs), (ins i64mem:$vmxon),
4262 "vmxon\t{$vmxon}", []>, XD;
Sean Callanan2eddf5d2009-09-16 21:55:34 +00004263
Andrew Lenharthe44f3902008-02-21 06:45:13 +00004264//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004265// Non-Instruction Patterns
4266//===----------------------------------------------------------------------===//
4267
Bill Wendlingfef06052008-09-16 21:48:12 +00004268// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004269def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
4270def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00004271def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004272def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
4273def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
Dan Gohman064403e2009-10-30 01:28:02 +00004274def : Pat<(i32 (X86Wrapper tblockaddress:$dst)), (MOV32ri tblockaddress:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004275
4276def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
4277 (ADD32ri GR32:$src1, tconstpool:$src2)>;
4278def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
4279 (ADD32ri GR32:$src1, tjumptable:$src2)>;
4280def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
4281 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
4282def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
4283 (ADD32ri GR32:$src1, texternalsym:$src2)>;
Dan Gohman064403e2009-10-30 01:28:02 +00004284def : Pat<(add GR32:$src1, (X86Wrapper tblockaddress:$src2)),
4285 (ADD32ri GR32:$src1, tblockaddress:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004286
4287def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
4288 (MOV32mi addr:$dst, tglobaladdr:$src)>;
4289def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
4290 (MOV32mi addr:$dst, texternalsym:$src)>;
Dan Gohman064403e2009-10-30 01:28:02 +00004291def : Pat<(store (i32 (X86Wrapper tblockaddress:$src)), addr:$dst),
4292 (MOV32mi addr:$dst, tblockaddress:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004293
4294// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004295// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004296def : Pat<(X86tcret GR32:$dst, imm:$off),
4297 (TCRETURNri GR32:$dst, imm:$off)>;
4298
4299def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
4300 (TCRETURNdi texternalsym:$dst, imm:$off)>;
4301
4302def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
4303 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004304
Dan Gohmance5dbff2009-08-02 16:10:01 +00004305// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004306def : Pat<(X86call (i32 tglobaladdr:$dst)),
4307 (CALLpcrel32 tglobaladdr:$dst)>;
4308def : Pat<(X86call (i32 texternalsym:$dst)),
4309 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00004310def : Pat<(X86call (i32 imm:$dst)),
4311 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004312
4313// X86 specific add which produces a flag.
4314def : Pat<(addc GR32:$src1, GR32:$src2),
4315 (ADD32rr GR32:$src1, GR32:$src2)>;
4316def : Pat<(addc GR32:$src1, (load addr:$src2)),
4317 (ADD32rm GR32:$src1, addr:$src2)>;
4318def : Pat<(addc GR32:$src1, imm:$src2),
4319 (ADD32ri GR32:$src1, imm:$src2)>;
4320def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
4321 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
4322
4323def : Pat<(subc GR32:$src1, GR32:$src2),
4324 (SUB32rr GR32:$src1, GR32:$src2)>;
4325def : Pat<(subc GR32:$src1, (load addr:$src2)),
4326 (SUB32rm GR32:$src1, addr:$src2)>;
4327def : Pat<(subc GR32:$src1, imm:$src2),
4328 (SUB32ri GR32:$src1, imm:$src2)>;
4329def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
4330 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
4331
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004332// Comparisons.
4333
4334// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00004335def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004336 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00004337def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004338 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00004339def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004340 (TEST32rr GR32:$src1, GR32:$src1)>;
4341
Dan Gohman0a3c5222009-01-07 01:00:24 +00004342// Conditional moves with folded loads with operands swapped and conditions
4343// inverted.
4344def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
4345 (CMOVAE16rm GR16:$src2, addr:$src1)>;
4346def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
4347 (CMOVAE32rm GR32:$src2, addr:$src1)>;
4348def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
4349 (CMOVB16rm GR16:$src2, addr:$src1)>;
4350def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
4351 (CMOVB32rm GR32:$src2, addr:$src1)>;
4352def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
4353 (CMOVNE16rm GR16:$src2, addr:$src1)>;
4354def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
4355 (CMOVNE32rm GR32:$src2, addr:$src1)>;
4356def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
4357 (CMOVE16rm GR16:$src2, addr:$src1)>;
4358def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
4359 (CMOVE32rm GR32:$src2, addr:$src1)>;
4360def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
4361 (CMOVA16rm GR16:$src2, addr:$src1)>;
4362def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
4363 (CMOVA32rm GR32:$src2, addr:$src1)>;
4364def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
4365 (CMOVBE16rm GR16:$src2, addr:$src1)>;
4366def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
4367 (CMOVBE32rm GR32:$src2, addr:$src1)>;
4368def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
4369 (CMOVGE16rm GR16:$src2, addr:$src1)>;
4370def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
4371 (CMOVGE32rm GR32:$src2, addr:$src1)>;
4372def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
4373 (CMOVL16rm GR16:$src2, addr:$src1)>;
4374def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
4375 (CMOVL32rm GR32:$src2, addr:$src1)>;
4376def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
4377 (CMOVG16rm GR16:$src2, addr:$src1)>;
4378def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
4379 (CMOVG32rm GR32:$src2, addr:$src1)>;
4380def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
4381 (CMOVLE16rm GR16:$src2, addr:$src1)>;
4382def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
4383 (CMOVLE32rm GR32:$src2, addr:$src1)>;
4384def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
4385 (CMOVNP16rm GR16:$src2, addr:$src1)>;
4386def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
4387 (CMOVNP32rm GR32:$src2, addr:$src1)>;
4388def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
4389 (CMOVP16rm GR16:$src2, addr:$src1)>;
4390def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
4391 (CMOVP32rm GR32:$src2, addr:$src1)>;
4392def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
4393 (CMOVNS16rm GR16:$src2, addr:$src1)>;
4394def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
4395 (CMOVNS32rm GR32:$src2, addr:$src1)>;
4396def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
4397 (CMOVS16rm GR16:$src2, addr:$src1)>;
4398def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
4399 (CMOVS32rm GR32:$src2, addr:$src1)>;
4400def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
4401 (CMOVNO16rm GR16:$src2, addr:$src1)>;
4402def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
4403 (CMOVNO32rm GR32:$src2, addr:$src1)>;
4404def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
4405 (CMOVO16rm GR16:$src2, addr:$src1)>;
4406def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
4407 (CMOVO32rm GR32:$src2, addr:$src1)>;
4408
Duncan Sands082524c2008-01-23 20:39:46 +00004409// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004410def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
4411def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
4412def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
4413
4414// extload bool -> extload byte
4415def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00004416def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004417def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00004418def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004419def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
4420def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
4421
Dan Gohman9959b052009-08-26 14:59:13 +00004422// anyext. Define these to do an explicit zero-extend to
4423// avoid partial-register updates.
4424def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
4425def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
4426def : Pat<(i32 (anyext GR16:$src)), (MOVZX32rr16 GR16:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004427
Evan Chengf2abee72007-12-13 00:43:27 +00004428// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00004429def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
4430 (MOVZX32rm8 addr:$src)>;
4431def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
4432 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00004433
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004434//===----------------------------------------------------------------------===//
4435// Some peepholes
4436//===----------------------------------------------------------------------===//
4437
Dan Gohman5a5e6e92008-10-17 01:33:43 +00004438// Odd encoding trick: -128 fits into an 8-bit immediate field while
4439// +128 doesn't, so in this special case use a sub instead of an add.
4440def : Pat<(add GR16:$src1, 128),
4441 (SUB16ri8 GR16:$src1, -128)>;
4442def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
4443 (SUB16mi8 addr:$dst, -128)>;
4444def : Pat<(add GR32:$src1, 128),
4445 (SUB32ri8 GR32:$src1, -128)>;
4446def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
4447 (SUB32mi8 addr:$dst, -128)>;
4448
Dan Gohman9203ab42008-07-30 18:09:17 +00004449// r & (2^16-1) ==> movz
4450def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00004451 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00004452// r & (2^8-1) ==> movz
4453def : Pat<(and GR32:$src1, 0xff),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004454 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src1,
4455 GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004456 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00004457 Requires<[In32BitMode]>;
4458// r & (2^8-1) ==> movz
4459def : Pat<(and GR16:$src1, 0xff),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004460 (MOVZX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src1,
4461 GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004462 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004463 Requires<[In32BitMode]>;
4464
4465// sext_inreg patterns
4466def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00004467 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00004468def : Pat<(sext_inreg GR32:$src, i8),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004469 (MOVSX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
4470 GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004471 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004472 Requires<[In32BitMode]>;
4473def : Pat<(sext_inreg GR16:$src, i8),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004474 (MOVSX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
4475 GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004476 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004477 Requires<[In32BitMode]>;
4478
4479// trunc patterns
4480def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00004481 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00004482def : Pat<(i8 (trunc GR32:$src)),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004483 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004484 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004485 Requires<[In32BitMode]>;
4486def : Pat<(i8 (trunc GR16:$src)),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004487 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004488 x86_subreg_8bit)>,
4489 Requires<[In32BitMode]>;
4490
4491// h-register tricks
4492def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004493 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004494 x86_subreg_8bit_hi)>,
4495 Requires<[In32BitMode]>;
4496def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004497 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004498 x86_subreg_8bit_hi)>,
4499 Requires<[In32BitMode]>;
Dan Gohman5d8f9df2010-01-11 17:21:05 +00004500def : Pat<(srl GR16:$src, (i8 8)),
Dan Gohman744d4622009-04-13 16:09:41 +00004501 (EXTRACT_SUBREG
4502 (MOVZX32rr8
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004503 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004504 x86_subreg_8bit_hi)),
4505 x86_subreg_16bit)>,
4506 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00004507def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
Sean Callanan2c48df22009-12-18 00:01:26 +00004508 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
4509 GR16_ABCD)),
Evan Cheng957ca282009-05-29 01:44:43 +00004510 x86_subreg_8bit_hi))>,
4511 Requires<[In32BitMode]>;
Dan Gohman9959b052009-08-26 14:59:13 +00004512def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
Sean Callanan2c48df22009-12-18 00:01:26 +00004513 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
4514 GR16_ABCD)),
Dan Gohman9959b052009-08-26 14:59:13 +00004515 x86_subreg_8bit_hi))>,
4516 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00004517def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Sean Callanan2c48df22009-12-18 00:01:26 +00004518 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
4519 GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004520 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00004521 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00004522
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004523// (shl x, 1) ==> (add x, x)
4524def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
4525def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
4526def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
4527
Evan Cheng76a64c72008-08-30 02:03:58 +00004528// (shl x (and y, 31)) ==> (shl x, y)
4529def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
4530 (SHL8rCL GR8:$src1)>;
4531def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
4532 (SHL16rCL GR16:$src1)>;
4533def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
4534 (SHL32rCL GR32:$src1)>;
4535def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4536 (SHL8mCL addr:$dst)>;
4537def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4538 (SHL16mCL addr:$dst)>;
4539def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4540 (SHL32mCL addr:$dst)>;
4541
4542def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
4543 (SHR8rCL GR8:$src1)>;
4544def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
4545 (SHR16rCL GR16:$src1)>;
4546def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
4547 (SHR32rCL GR32:$src1)>;
4548def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4549 (SHR8mCL addr:$dst)>;
4550def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4551 (SHR16mCL addr:$dst)>;
4552def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4553 (SHR32mCL addr:$dst)>;
4554
4555def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
4556 (SAR8rCL GR8:$src1)>;
4557def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
4558 (SAR16rCL GR16:$src1)>;
4559def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
4560 (SAR32rCL GR32:$src1)>;
4561def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4562 (SAR8mCL addr:$dst)>;
4563def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4564 (SAR16mCL addr:$dst)>;
4565def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4566 (SAR32mCL addr:$dst)>;
4567
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004568// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
4569def : Pat<(or (srl GR32:$src1, CL:$amt),
4570 (shl GR32:$src2, (sub 32, CL:$amt))),
4571 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
4572
4573def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
4574 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
4575 (SHRD32mrCL addr:$dst, GR32:$src2)>;
4576
Dan Gohman921581d2008-10-17 01:23:35 +00004577def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
4578 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4579 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
4580
4581def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
4582 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4583 addr:$dst),
4584 (SHRD32mrCL addr:$dst, GR32:$src2)>;
4585
4586def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
4587 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
4588
4589def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
4590 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
4591 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
4592
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004593// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
4594def : Pat<(or (shl GR32:$src1, CL:$amt),
4595 (srl GR32:$src2, (sub 32, CL:$amt))),
4596 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
4597
4598def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
4599 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
4600 (SHLD32mrCL addr:$dst, GR32:$src2)>;
4601
Dan Gohman921581d2008-10-17 01:23:35 +00004602def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
4603 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4604 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
4605
4606def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
4607 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4608 addr:$dst),
4609 (SHLD32mrCL addr:$dst, GR32:$src2)>;
4610
4611def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
4612 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
4613
4614def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
4615 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
4616 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
4617
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004618// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
4619def : Pat<(or (srl GR16:$src1, CL:$amt),
4620 (shl GR16:$src2, (sub 16, CL:$amt))),
4621 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
4622
4623def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
4624 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
4625 (SHRD16mrCL addr:$dst, GR16:$src2)>;
4626
Dan Gohman921581d2008-10-17 01:23:35 +00004627def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
4628 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4629 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
4630
4631def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
4632 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4633 addr:$dst),
4634 (SHRD16mrCL addr:$dst, GR16:$src2)>;
4635
4636def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
4637 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
4638
4639def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
4640 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
4641 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
4642
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004643// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
4644def : Pat<(or (shl GR16:$src1, CL:$amt),
4645 (srl GR16:$src2, (sub 16, CL:$amt))),
4646 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
4647
4648def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
4649 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
4650 (SHLD16mrCL addr:$dst, GR16:$src2)>;
4651
Dan Gohman921581d2008-10-17 01:23:35 +00004652def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
4653 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4654 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
4655
4656def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
4657 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4658 addr:$dst),
4659 (SHLD16mrCL addr:$dst, GR16:$src2)>;
4660
4661def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
4662 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
4663
4664def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
4665 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
4666 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
4667
Evan Chengedeb1692009-12-16 00:53:11 +00004668// (anyext (setcc_carry)) -> (setcc_carry)
4669def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
Evan Cheng834ae6b2009-12-15 00:53:42 +00004670 (SETB_C16r)>;
Evan Chengedeb1692009-12-16 00:53:11 +00004671def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
Evan Cheng834ae6b2009-12-15 00:53:42 +00004672 (SETB_C32r)>;
4673
Evan Cheng503d9c52010-01-11 22:03:29 +00004674// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
Evan Cheng44a441c2010-01-12 18:31:19 +00004675let AddedComplexity = 5 in { // Try this before the selecting to OR
Evan Cheng4621d272010-01-11 17:03:47 +00004676def : Pat<(parallel (or_is_add GR16:$src1, imm:$src2),
4677 (implicit EFLAGS)),
4678 (ADD16ri GR16:$src1, imm:$src2)>;
4679def : Pat<(parallel (or_is_add GR32:$src1, imm:$src2),
4680 (implicit EFLAGS)),
4681 (ADD32ri GR32:$src1, imm:$src2)>;
4682def : Pat<(parallel (or_is_add GR16:$src1, i16immSExt8:$src2),
4683 (implicit EFLAGS)),
4684 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
4685def : Pat<(parallel (or_is_add GR32:$src1, i32immSExt8:$src2),
4686 (implicit EFLAGS)),
4687 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
Evan Cheng503d9c52010-01-11 22:03:29 +00004688def : Pat<(parallel (or_is_add GR16:$src1, GR16:$src2),
4689 (implicit EFLAGS)),
4690 (ADD16rr GR16:$src1, GR16:$src2)>;
4691def : Pat<(parallel (or_is_add GR32:$src1, GR32:$src2),
4692 (implicit EFLAGS)),
4693 (ADD32rr GR32:$src1, GR32:$src2)>;
Evan Cheng44a441c2010-01-12 18:31:19 +00004694} // AddedComplexity
Evan Cheng4621d272010-01-11 17:03:47 +00004695
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004696//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00004697// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00004698//===----------------------------------------------------------------------===//
4699
Dan Gohman99a12192009-03-04 19:44:21 +00004700// Register-Register Addition with EFLAGS result
4701def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004702 (implicit EFLAGS)),
4703 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004704def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004705 (implicit EFLAGS)),
4706 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004707def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004708 (implicit EFLAGS)),
4709 (ADD32rr GR32:$src1, GR32:$src2)>;
4710
Dan Gohman99a12192009-03-04 19:44:21 +00004711// Register-Memory Addition with EFLAGS result
4712def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004713 (implicit EFLAGS)),
4714 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004715def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004716 (implicit EFLAGS)),
4717 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004718def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004719 (implicit EFLAGS)),
4720 (ADD32rm GR32:$src1, addr:$src2)>;
4721
Dan Gohman99a12192009-03-04 19:44:21 +00004722// Register-Integer Addition with EFLAGS result
4723def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004724 (implicit EFLAGS)),
4725 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004726def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004727 (implicit EFLAGS)),
4728 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004729def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004730 (implicit EFLAGS)),
4731 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004732def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004733 (implicit EFLAGS)),
4734 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004735def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004736 (implicit EFLAGS)),
4737 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
4738
Dan Gohman99a12192009-03-04 19:44:21 +00004739// Memory-Register Addition with EFLAGS result
4740def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004741 addr:$dst),
4742 (implicit EFLAGS)),
4743 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004744def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004745 addr:$dst),
4746 (implicit EFLAGS)),
4747 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004748def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004749 addr:$dst),
4750 (implicit EFLAGS)),
4751 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00004752
4753// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00004754def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004755 addr:$dst),
4756 (implicit EFLAGS)),
4757 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004758def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004759 addr:$dst),
4760 (implicit EFLAGS)),
4761 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004762def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004763 addr:$dst),
4764 (implicit EFLAGS)),
4765 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004766def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004767 addr:$dst),
4768 (implicit EFLAGS)),
4769 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004770def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004771 addr:$dst),
4772 (implicit EFLAGS)),
4773 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
4774
Dan Gohman99a12192009-03-04 19:44:21 +00004775// Register-Register Subtraction with EFLAGS result
4776def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004777 (implicit EFLAGS)),
4778 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004779def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004780 (implicit EFLAGS)),
4781 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004782def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004783 (implicit EFLAGS)),
4784 (SUB32rr GR32:$src1, GR32:$src2)>;
4785
Dan Gohman99a12192009-03-04 19:44:21 +00004786// Register-Memory Subtraction with EFLAGS result
4787def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004788 (implicit EFLAGS)),
4789 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004790def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004791 (implicit EFLAGS)),
4792 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004793def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004794 (implicit EFLAGS)),
4795 (SUB32rm GR32:$src1, addr:$src2)>;
4796
Dan Gohman99a12192009-03-04 19:44:21 +00004797// Register-Integer Subtraction with EFLAGS result
4798def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004799 (implicit EFLAGS)),
4800 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004801def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004802 (implicit EFLAGS)),
4803 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004804def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004805 (implicit EFLAGS)),
4806 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004807def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004808 (implicit EFLAGS)),
4809 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004810def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004811 (implicit EFLAGS)),
4812 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
4813
Dan Gohman99a12192009-03-04 19:44:21 +00004814// Memory-Register Subtraction with EFLAGS result
4815def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004816 addr:$dst),
4817 (implicit EFLAGS)),
4818 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004819def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004820 addr:$dst),
4821 (implicit EFLAGS)),
4822 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004823def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004824 addr:$dst),
4825 (implicit EFLAGS)),
4826 (SUB32mr addr:$dst, GR32:$src2)>;
4827
Dan Gohman99a12192009-03-04 19:44:21 +00004828// Memory-Integer Subtraction with EFLAGS result
4829def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004830 addr:$dst),
4831 (implicit EFLAGS)),
4832 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004833def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004834 addr:$dst),
4835 (implicit EFLAGS)),
4836 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004837def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004838 addr:$dst),
4839 (implicit EFLAGS)),
4840 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004841def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004842 addr:$dst),
4843 (implicit EFLAGS)),
4844 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004845def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004846 addr:$dst),
4847 (implicit EFLAGS)),
4848 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
4849
4850
Dan Gohman99a12192009-03-04 19:44:21 +00004851// Register-Register Signed Integer Multiply with EFLAGS result
4852def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004853 (implicit EFLAGS)),
4854 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004855def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004856 (implicit EFLAGS)),
4857 (IMUL32rr GR32:$src1, GR32:$src2)>;
4858
Dan Gohman99a12192009-03-04 19:44:21 +00004859// Register-Memory Signed Integer Multiply with EFLAGS result
4860def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004861 (implicit EFLAGS)),
4862 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004863def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004864 (implicit EFLAGS)),
4865 (IMUL32rm GR32:$src1, addr:$src2)>;
4866
Dan Gohman99a12192009-03-04 19:44:21 +00004867// Register-Integer Signed Integer Multiply with EFLAGS result
4868def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004869 (implicit EFLAGS)),
4870 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004871def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004872 (implicit EFLAGS)),
4873 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004874def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004875 (implicit EFLAGS)),
4876 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004877def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004878 (implicit EFLAGS)),
4879 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4880
Dan Gohman99a12192009-03-04 19:44:21 +00004881// Memory-Integer Signed Integer Multiply with EFLAGS result
4882def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004883 (implicit EFLAGS)),
4884 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004885def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004886 (implicit EFLAGS)),
4887 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004888def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004889 (implicit EFLAGS)),
4890 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004891def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004892 (implicit EFLAGS)),
4893 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4894
Dan Gohman99a12192009-03-04 19:44:21 +00004895// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004896let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004897def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004898 (implicit EFLAGS)),
4899 (ADD16rr GR16:$src1, GR16:$src1)>;
4900
Dan Gohman99a12192009-03-04 19:44:21 +00004901def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004902 (implicit EFLAGS)),
4903 (ADD32rr GR32:$src1, GR32:$src1)>;
4904}
4905
Dan Gohman99a12192009-03-04 19:44:21 +00004906// INC and DEC with EFLAGS result. Note that these do not set CF.
4907def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4908 (INC8r GR8:$src)>;
4909def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4910 (implicit EFLAGS)),
4911 (INC8m addr:$dst)>;
4912def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4913 (DEC8r GR8:$src)>;
4914def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4915 (implicit EFLAGS)),
4916 (DEC8m addr:$dst)>;
4917
4918def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004919 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004920def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4921 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004922 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004923def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004924 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004925def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4926 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004927 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004928
4929def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004930 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004931def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4932 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004933 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004934def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004935 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004936def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4937 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004938 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004939
Dan Gohman12e03292009-09-18 19:59:53 +00004940// Register-Register Or with EFLAGS result
4941def : Pat<(parallel (X86or_flag GR8:$src1, GR8:$src2),
4942 (implicit EFLAGS)),
4943 (OR8rr GR8:$src1, GR8:$src2)>;
4944def : Pat<(parallel (X86or_flag GR16:$src1, GR16:$src2),
4945 (implicit EFLAGS)),
4946 (OR16rr GR16:$src1, GR16:$src2)>;
4947def : Pat<(parallel (X86or_flag GR32:$src1, GR32:$src2),
4948 (implicit EFLAGS)),
4949 (OR32rr GR32:$src1, GR32:$src2)>;
4950
4951// Register-Memory Or with EFLAGS result
4952def : Pat<(parallel (X86or_flag GR8:$src1, (loadi8 addr:$src2)),
4953 (implicit EFLAGS)),
4954 (OR8rm GR8:$src1, addr:$src2)>;
4955def : Pat<(parallel (X86or_flag GR16:$src1, (loadi16 addr:$src2)),
4956 (implicit EFLAGS)),
4957 (OR16rm GR16:$src1, addr:$src2)>;
4958def : Pat<(parallel (X86or_flag GR32:$src1, (loadi32 addr:$src2)),
4959 (implicit EFLAGS)),
4960 (OR32rm GR32:$src1, addr:$src2)>;
4961
4962// Register-Integer Or with EFLAGS result
4963def : Pat<(parallel (X86or_flag GR8:$src1, imm:$src2),
4964 (implicit EFLAGS)),
4965 (OR8ri GR8:$src1, imm:$src2)>;
4966def : Pat<(parallel (X86or_flag GR16:$src1, imm:$src2),
4967 (implicit EFLAGS)),
4968 (OR16ri GR16:$src1, imm:$src2)>;
4969def : Pat<(parallel (X86or_flag GR32:$src1, imm:$src2),
4970 (implicit EFLAGS)),
4971 (OR32ri GR32:$src1, imm:$src2)>;
4972def : Pat<(parallel (X86or_flag GR16:$src1, i16immSExt8:$src2),
4973 (implicit EFLAGS)),
4974 (OR16ri8 GR16:$src1, i16immSExt8:$src2)>;
4975def : Pat<(parallel (X86or_flag GR32:$src1, i32immSExt8:$src2),
4976 (implicit EFLAGS)),
4977 (OR32ri8 GR32:$src1, i32immSExt8:$src2)>;
4978
4979// Memory-Register Or with EFLAGS result
4980def : Pat<(parallel (store (X86or_flag (loadi8 addr:$dst), GR8:$src2),
4981 addr:$dst),
4982 (implicit EFLAGS)),
4983 (OR8mr addr:$dst, GR8:$src2)>;
4984def : Pat<(parallel (store (X86or_flag (loadi16 addr:$dst), GR16:$src2),
4985 addr:$dst),
4986 (implicit EFLAGS)),
4987 (OR16mr addr:$dst, GR16:$src2)>;
4988def : Pat<(parallel (store (X86or_flag (loadi32 addr:$dst), GR32:$src2),
4989 addr:$dst),
4990 (implicit EFLAGS)),
4991 (OR32mr addr:$dst, GR32:$src2)>;
4992
4993// Memory-Integer Or with EFLAGS result
4994def : Pat<(parallel (store (X86or_flag (loadi8 addr:$dst), imm:$src2),
4995 addr:$dst),
4996 (implicit EFLAGS)),
4997 (OR8mi addr:$dst, imm:$src2)>;
4998def : Pat<(parallel (store (X86or_flag (loadi16 addr:$dst), imm:$src2),
4999 addr:$dst),
5000 (implicit EFLAGS)),
5001 (OR16mi addr:$dst, imm:$src2)>;
5002def : Pat<(parallel (store (X86or_flag (loadi32 addr:$dst), imm:$src2),
5003 addr:$dst),
5004 (implicit EFLAGS)),
5005 (OR32mi addr:$dst, imm:$src2)>;
5006def : Pat<(parallel (store (X86or_flag (loadi16 addr:$dst), i16immSExt8:$src2),
5007 addr:$dst),
5008 (implicit EFLAGS)),
5009 (OR16mi8 addr:$dst, i16immSExt8:$src2)>;
5010def : Pat<(parallel (store (X86or_flag (loadi32 addr:$dst), i32immSExt8:$src2),
5011 addr:$dst),
5012 (implicit EFLAGS)),
5013 (OR32mi8 addr:$dst, i32immSExt8:$src2)>;
5014
5015// Register-Register XOr with EFLAGS result
5016def : Pat<(parallel (X86xor_flag GR8:$src1, GR8:$src2),
5017 (implicit EFLAGS)),
5018 (XOR8rr GR8:$src1, GR8:$src2)>;
5019def : Pat<(parallel (X86xor_flag GR16:$src1, GR16:$src2),
5020 (implicit EFLAGS)),
5021 (XOR16rr GR16:$src1, GR16:$src2)>;
5022def : Pat<(parallel (X86xor_flag GR32:$src1, GR32:$src2),
5023 (implicit EFLAGS)),
5024 (XOR32rr GR32:$src1, GR32:$src2)>;
5025
5026// Register-Memory XOr with EFLAGS result
5027def : Pat<(parallel (X86xor_flag GR8:$src1, (loadi8 addr:$src2)),
5028 (implicit EFLAGS)),
5029 (XOR8rm GR8:$src1, addr:$src2)>;
5030def : Pat<(parallel (X86xor_flag GR16:$src1, (loadi16 addr:$src2)),
5031 (implicit EFLAGS)),
5032 (XOR16rm GR16:$src1, addr:$src2)>;
5033def : Pat<(parallel (X86xor_flag GR32:$src1, (loadi32 addr:$src2)),
5034 (implicit EFLAGS)),
5035 (XOR32rm GR32:$src1, addr:$src2)>;
5036
5037// Register-Integer XOr with EFLAGS result
5038def : Pat<(parallel (X86xor_flag GR8:$src1, imm:$src2),
5039 (implicit EFLAGS)),
5040 (XOR8ri GR8:$src1, imm:$src2)>;
5041def : Pat<(parallel (X86xor_flag GR16:$src1, imm:$src2),
5042 (implicit EFLAGS)),
5043 (XOR16ri GR16:$src1, imm:$src2)>;
5044def : Pat<(parallel (X86xor_flag GR32:$src1, imm:$src2),
5045 (implicit EFLAGS)),
5046 (XOR32ri GR32:$src1, imm:$src2)>;
5047def : Pat<(parallel (X86xor_flag GR16:$src1, i16immSExt8:$src2),
5048 (implicit EFLAGS)),
5049 (XOR16ri8 GR16:$src1, i16immSExt8:$src2)>;
5050def : Pat<(parallel (X86xor_flag GR32:$src1, i32immSExt8:$src2),
5051 (implicit EFLAGS)),
5052 (XOR32ri8 GR32:$src1, i32immSExt8:$src2)>;
5053
5054// Memory-Register XOr with EFLAGS result
5055def : Pat<(parallel (store (X86xor_flag (loadi8 addr:$dst), GR8:$src2),
5056 addr:$dst),
5057 (implicit EFLAGS)),
5058 (XOR8mr addr:$dst, GR8:$src2)>;
5059def : Pat<(parallel (store (X86xor_flag (loadi16 addr:$dst), GR16:$src2),
5060 addr:$dst),
5061 (implicit EFLAGS)),
5062 (XOR16mr addr:$dst, GR16:$src2)>;
5063def : Pat<(parallel (store (X86xor_flag (loadi32 addr:$dst), GR32:$src2),
5064 addr:$dst),
5065 (implicit EFLAGS)),
5066 (XOR32mr addr:$dst, GR32:$src2)>;
5067
5068// Memory-Integer XOr with EFLAGS result
5069def : Pat<(parallel (store (X86xor_flag (loadi8 addr:$dst), imm:$src2),
5070 addr:$dst),
5071 (implicit EFLAGS)),
5072 (XOR8mi addr:$dst, imm:$src2)>;
5073def : Pat<(parallel (store (X86xor_flag (loadi16 addr:$dst), imm:$src2),
5074 addr:$dst),
5075 (implicit EFLAGS)),
5076 (XOR16mi addr:$dst, imm:$src2)>;
5077def : Pat<(parallel (store (X86xor_flag (loadi32 addr:$dst), imm:$src2),
5078 addr:$dst),
5079 (implicit EFLAGS)),
5080 (XOR32mi addr:$dst, imm:$src2)>;
5081def : Pat<(parallel (store (X86xor_flag (loadi16 addr:$dst), i16immSExt8:$src2),
5082 addr:$dst),
5083 (implicit EFLAGS)),
5084 (XOR16mi8 addr:$dst, i16immSExt8:$src2)>;
5085def : Pat<(parallel (store (X86xor_flag (loadi32 addr:$dst), i32immSExt8:$src2),
5086 addr:$dst),
5087 (implicit EFLAGS)),
5088 (XOR32mi8 addr:$dst, i32immSExt8:$src2)>;
5089
5090// Register-Register And with EFLAGS result
5091def : Pat<(parallel (X86and_flag GR8:$src1, GR8:$src2),
5092 (implicit EFLAGS)),
5093 (AND8rr GR8:$src1, GR8:$src2)>;
5094def : Pat<(parallel (X86and_flag GR16:$src1, GR16:$src2),
5095 (implicit EFLAGS)),
5096 (AND16rr GR16:$src1, GR16:$src2)>;
5097def : Pat<(parallel (X86and_flag GR32:$src1, GR32:$src2),
5098 (implicit EFLAGS)),
5099 (AND32rr GR32:$src1, GR32:$src2)>;
5100
5101// Register-Memory And with EFLAGS result
5102def : Pat<(parallel (X86and_flag GR8:$src1, (loadi8 addr:$src2)),
5103 (implicit EFLAGS)),
5104 (AND8rm GR8:$src1, addr:$src2)>;
5105def : Pat<(parallel (X86and_flag GR16:$src1, (loadi16 addr:$src2)),
5106 (implicit EFLAGS)),
5107 (AND16rm GR16:$src1, addr:$src2)>;
5108def : Pat<(parallel (X86and_flag GR32:$src1, (loadi32 addr:$src2)),
5109 (implicit EFLAGS)),
5110 (AND32rm GR32:$src1, addr:$src2)>;
5111
5112// Register-Integer And with EFLAGS result
5113def : Pat<(parallel (X86and_flag GR8:$src1, imm:$src2),
5114 (implicit EFLAGS)),
5115 (AND8ri GR8:$src1, imm:$src2)>;
5116def : Pat<(parallel (X86and_flag GR16:$src1, imm:$src2),
5117 (implicit EFLAGS)),
5118 (AND16ri GR16:$src1, imm:$src2)>;
5119def : Pat<(parallel (X86and_flag GR32:$src1, imm:$src2),
5120 (implicit EFLAGS)),
5121 (AND32ri GR32:$src1, imm:$src2)>;
5122def : Pat<(parallel (X86and_flag GR16:$src1, i16immSExt8:$src2),
5123 (implicit EFLAGS)),
5124 (AND16ri8 GR16:$src1, i16immSExt8:$src2)>;
5125def : Pat<(parallel (X86and_flag GR32:$src1, i32immSExt8:$src2),
5126 (implicit EFLAGS)),
5127 (AND32ri8 GR32:$src1, i32immSExt8:$src2)>;
5128
5129// Memory-Register And with EFLAGS result
5130def : Pat<(parallel (store (X86and_flag (loadi8 addr:$dst), GR8:$src2),
5131 addr:$dst),
5132 (implicit EFLAGS)),
5133 (AND8mr addr:$dst, GR8:$src2)>;
5134def : Pat<(parallel (store (X86and_flag (loadi16 addr:$dst), GR16:$src2),
5135 addr:$dst),
5136 (implicit EFLAGS)),
5137 (AND16mr addr:$dst, GR16:$src2)>;
5138def : Pat<(parallel (store (X86and_flag (loadi32 addr:$dst), GR32:$src2),
5139 addr:$dst),
5140 (implicit EFLAGS)),
5141 (AND32mr addr:$dst, GR32:$src2)>;
5142
5143// Memory-Integer And with EFLAGS result
5144def : Pat<(parallel (store (X86and_flag (loadi8 addr:$dst), imm:$src2),
5145 addr:$dst),
5146 (implicit EFLAGS)),
5147 (AND8mi addr:$dst, imm:$src2)>;
5148def : Pat<(parallel (store (X86and_flag (loadi16 addr:$dst), imm:$src2),
5149 addr:$dst),
5150 (implicit EFLAGS)),
5151 (AND16mi addr:$dst, imm:$src2)>;
5152def : Pat<(parallel (store (X86and_flag (loadi32 addr:$dst), imm:$src2),
5153 addr:$dst),
5154 (implicit EFLAGS)),
5155 (AND32mi addr:$dst, imm:$src2)>;
5156def : Pat<(parallel (store (X86and_flag (loadi16 addr:$dst), i16immSExt8:$src2),
5157 addr:$dst),
5158 (implicit EFLAGS)),
5159 (AND16mi8 addr:$dst, i16immSExt8:$src2)>;
5160def : Pat<(parallel (store (X86and_flag (loadi32 addr:$dst), i32immSExt8:$src2),
5161 addr:$dst),
5162 (implicit EFLAGS)),
5163 (AND32mi8 addr:$dst, i32immSExt8:$src2)>;
5164
Dan Gohmane84197b2009-09-03 17:18:51 +00005165// -disable-16bit support.
5166def : Pat<(truncstorei16 (i32 imm:$src), addr:$dst),
5167 (MOV16mi addr:$dst, imm:$src)>;
5168def : Pat<(truncstorei16 GR32:$src, addr:$dst),
5169 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
5170def : Pat<(i32 (sextloadi16 addr:$dst)),
5171 (MOVSX32rm16 addr:$dst)>;
5172def : Pat<(i32 (zextloadi16 addr:$dst)),
5173 (MOVZX32rm16 addr:$dst)>;
5174def : Pat<(i32 (extloadi16 addr:$dst)),
5175 (MOVZX32rm16 addr:$dst)>;
5176
Bill Wendlingf5399032008-12-12 21:15:41 +00005177//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005178// Floating Point Stack Support
5179//===----------------------------------------------------------------------===//
5180
5181include "X86InstrFPStack.td"
5182
5183//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00005184// X86-64 Support
5185//===----------------------------------------------------------------------===//
5186
Chris Lattner2de8d2b2008-01-10 05:50:42 +00005187include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00005188
5189//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005190// XMM Floating point support (requires SSE / SSE2)
5191//===----------------------------------------------------------------------===//
5192
5193include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00005194
5195//===----------------------------------------------------------------------===//
5196// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
5197//===----------------------------------------------------------------------===//
5198
5199include "X86InstrMMX.td"