blob: c25e0ebd6bfb6cfd705a9ddf9b10cd381ae3922e [file] [log] [blame]
Sean Callanan2c48df22009-12-18 00:01:26 +00001
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Evan Chengedeb1692009-12-16 00:53:11 +000044def SDTX86SetCC_C : SDTypeProfile<1, 2,
45 [SDTCisInt<0>,
46 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
49 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000050def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000051
Dale Johannesenf160d802008-10-02 18:53:47 +000052def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
53 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000054def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
Sean Callanan2c8a2592009-06-23 23:25:37 +000056def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
57def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
58 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059
Dan Gohman3329ffe2008-05-29 19:57:41 +000060def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
Dan Gohman34228bf2009-08-15 01:38:56 +000062def SDT_X86VASTART_SAVE_XMM_REGS : SDTypeProfile<0, -1, [SDTCisVT<0, i8>,
63 SDTCisVT<1, iPTR>,
64 SDTCisVT<2, iPTR>]>;
65
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
67
68def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
69
70def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
71
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000072def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073
Rafael Espindolabca99f72009-04-08 21:14:34 +000074def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075
76def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
77
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000078def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
79
Evan Cheng48679f42007-12-14 02:13:44 +000080def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
81def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
83def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
84
Evan Cheng621216e2007-09-29 00:00:36 +000085def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000087def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
88
Evan Cheng621216e2007-09-29 00:00:36 +000089def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000091 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000092def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Evan Chengedeb1692009-12-16 00:53:11 +000093def X86setcc_c : SDNode<"X86ISD::SETCC_CARRY", SDTX86SetCC_C>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000095def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
96 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
97 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000098def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
100 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +0000101def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
102 [SDNPHasChain, SDNPMayStore,
103 SDNPMayLoad, SDNPMemOperand]>;
104def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
105 [SDNPHasChain, SDNPMayStore,
106 SDNPMayLoad, SDNPMemOperand]>;
107def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
108 [SDNPHasChain, SDNPMayStore,
109 SDNPMayLoad, SDNPMemOperand]>;
110def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
111 [SDNPHasChain, SDNPMayStore,
112 SDNPMayLoad, SDNPMemOperand]>;
113def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
114 [SDNPHasChain, SDNPMayStore,
115 SDNPMayLoad, SDNPMemOperand]>;
116def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
117 [SDNPHasChain, SDNPMayStore,
118 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000119def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
120 [SDNPHasChain, SDNPMayStore,
121 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
123 [SDNPHasChain, SDNPOptInFlag]>;
124
Dan Gohman34228bf2009-08-15 01:38:56 +0000125def X86vastart_save_xmm_regs :
126 SDNode<"X86ISD::VASTART_SAVE_XMM_REGS",
127 SDT_X86VASTART_SAVE_XMM_REGS,
128 [SDNPHasChain]>;
129
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130def X86callseq_start :
131 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
132 [SDNPHasChain, SDNPOutFlag]>;
133def X86callseq_end :
134 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000135 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136
137def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
138 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
139
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000141 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000143 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
144 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145
146def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000147 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148
149def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
150def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
151
152def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000153 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000154def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
155 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156
157def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
158 [SDNPHasChain]>;
159
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000160def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
161 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
Dan Gohman99a12192009-03-04 19:44:21 +0000163def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
164def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
165def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
166def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
167def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
168def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Dan Gohman12e03292009-09-18 19:59:53 +0000169def X86or_flag : SDNode<"X86ISD::OR", SDTBinaryArithWithFlags>;
170def X86xor_flag : SDNode<"X86ISD::XOR", SDTBinaryArithWithFlags>;
171def X86and_flag : SDNode<"X86ISD::AND", SDTBinaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000172
Evan Chengc3495762009-03-30 21:36:47 +0000173def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
174
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175//===----------------------------------------------------------------------===//
176// X86 Operand Definitions.
177//
178
Chris Lattner357a0ca2009-06-20 19:34:09 +0000179def i32imm_pcrel : Operand<i32> {
180 let PrintMethod = "print_pcrel_imm";
181}
182
Dan Gohmanfe606822009-07-30 01:56:29 +0000183// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
184// the index operand of an address, to conform to x86 encoding restrictions.
185def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000186
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187// *mem - Operand definitions for the funky X86 addressing mode operands.
188//
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000189def X86MemAsmOperand : AsmOperandClass {
190 let Name = "Mem";
Daniel Dunbar6e9ee792009-08-10 19:08:02 +0000191 let SuperClass = ?;
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000192}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193class X86MemOperand<string printMethod> : Operand<iPTR> {
194 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000195 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000196 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197}
198
Sean Callanan66fdfa02009-09-03 00:04:47 +0000199def opaque32mem : X86MemOperand<"printopaquemem">;
200def opaque48mem : X86MemOperand<"printopaquemem">;
201def opaque80mem : X86MemOperand<"printopaquemem">;
Sean Callanan2c48df22009-12-18 00:01:26 +0000202def opaque512mem : X86MemOperand<"printopaquemem">;
203
204def offset8 : Operand<i64> { let PrintMethod = "print_pcrel_imm"; }
205def offset16 : Operand<i64> { let PrintMethod = "print_pcrel_imm"; }
206def offset32 : Operand<i64> { let PrintMethod = "print_pcrel_imm"; }
207def offset64 : Operand<i64> { let PrintMethod = "print_pcrel_imm"; }
Sean Callanan66fdfa02009-09-03 00:04:47 +0000208
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209def i8mem : X86MemOperand<"printi8mem">;
210def i16mem : X86MemOperand<"printi16mem">;
211def i32mem : X86MemOperand<"printi32mem">;
212def i64mem : X86MemOperand<"printi64mem">;
213def i128mem : X86MemOperand<"printi128mem">;
Chris Lattnerd6153b42009-09-20 07:17:49 +0000214//def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215def f32mem : X86MemOperand<"printf32mem">;
216def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000217def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218def f128mem : X86MemOperand<"printf128mem">;
Chris Lattnerd6153b42009-09-20 07:17:49 +0000219//def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220
Dan Gohman744d4622009-04-13 16:09:41 +0000221// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
222// plain GR64, so that it doesn't potentially require a REX prefix.
223def i8mem_NOREX : Operand<i64> {
224 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000225 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000226 let ParserMatchClass = X86MemAsmOperand;
Dan Gohman744d4622009-04-13 16:09:41 +0000227}
228
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000230 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000231 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000232 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233}
234
235def SSECC : Operand<i8> {
236 let PrintMethod = "printSSECC";
237}
238
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000239def ImmSExt8AsmOperand : AsmOperandClass {
240 let Name = "ImmSExt8";
241 let SuperClass = ImmAsmOperand;
242}
243
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244// A couple of more descriptive operand definitions.
245// 16-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000246def i16i8imm : Operand<i16> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000247 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000248}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249// 32-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000250def i32i8imm : Operand<i32> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000251 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000252}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253
Chris Lattner357a0ca2009-06-20 19:34:09 +0000254// Branch targets have OtherVT type and print as pc-relative values.
255def brtarget : Operand<OtherVT> {
256 let PrintMethod = "print_pcrel_imm";
257}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258
Evan Chengd11052b2009-07-21 06:00:18 +0000259def brtarget8 : Operand<OtherVT> {
260 let PrintMethod = "print_pcrel_imm";
261}
262
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263//===----------------------------------------------------------------------===//
264// X86 Complex Pattern Definitions.
265//
266
267// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000268def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000270 [add, sub, mul, X86mul_imm, shl, or, frameindex],
271 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000272def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
273 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274
275//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276// X86 Instruction Predicate Definitions.
277def HasMMX : Predicate<"Subtarget->hasMMX()">;
278def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
279def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
280def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
281def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000282def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
283def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000284def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
285def HasAVX : Predicate<"Subtarget->hasAVX()">;
286def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
287def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000288def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
289def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
291def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000292def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
293def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000294def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
295def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">;
296def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000297 "TM.getCodeModel() != CodeModel::Kernel">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000298def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
299 "TM.getCodeModel() == CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Chengd53fca12009-12-22 17:47:23 +0000301def OptForSize : Predicate<"OptForSize">;
Evan Cheng13559d62008-09-26 23:41:32 +0000302def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000303def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000304def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305
306//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000307// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308//
309
Evan Cheng86ab7d32007-07-31 08:04:03 +0000310include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311
312//===----------------------------------------------------------------------===//
313// Pattern fragments...
314//
315
316// X86 specific condition code. These correspond to CondCode in
317// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000318def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
319def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
320def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
321def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
322def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
323def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
324def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
325def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
326def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
327def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000329def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000331def X86_COND_O : PatLeaf<(i8 13)>;
332def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
333def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334
335def i16immSExt8 : PatLeaf<(i16 imm), [{
336 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
337 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000338 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339}]>;
340
341def i32immSExt8 : PatLeaf<(i32 imm), [{
342 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
343 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000344 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345}]>;
346
347// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000348// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
349// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000350def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000351 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000352 if (const Value *Src = LD->getSrcValue())
353 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000354 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000355 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000356 ISD::LoadExtType ExtType = LD->getExtensionType();
357 if (ExtType == ISD::NON_EXTLOAD)
358 return true;
359 if (ExtType == ISD::EXTLOAD)
360 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000361 return false;
362}]>;
363
Sean Callanan2c48df22009-12-18 00:01:26 +0000364def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)),
365[{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000366 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000367 if (const Value *Src = LD->getSrcValue())
368 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000369 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000370 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000371 ISD::LoadExtType ExtType = LD->getExtensionType();
372 if (ExtType == ISD::EXTLOAD)
373 return LD->getAlignment() >= 2 && !LD->isVolatile();
374 return false;
375}]>;
376
Dan Gohman2a174122008-10-15 06:50:19 +0000377def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000378 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000379 if (const Value *Src = LD->getSrcValue())
380 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000381 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000382 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000383 ISD::LoadExtType ExtType = LD->getExtensionType();
384 if (ExtType == ISD::NON_EXTLOAD)
385 return true;
386 if (ExtType == ISD::EXTLOAD)
387 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000388 return false;
389}]>;
390
Dan Gohman2a174122008-10-15 06:50:19 +0000391def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000392 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000393 if (const Value *Src = LD->getSrcValue())
394 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000395 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000396 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000397 if (LD->isVolatile())
398 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000399 ISD::LoadExtType ExtType = LD->getExtensionType();
400 if (ExtType == ISD::NON_EXTLOAD)
401 return true;
402 if (ExtType == ISD::EXTLOAD)
403 return LD->getAlignment() >= 4;
404 return false;
405}]>;
406
sampo9cc09a32009-01-26 01:24:32 +0000407def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000408 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
409 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
410 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000411 return false;
412}]>;
413
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000414def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
415 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
416 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
417 return PT->getAddressSpace() == 257;
418 return false;
419}]>;
420
Chris Lattner12208612009-04-10 00:16:23 +0000421def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
422 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
423 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000424 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000425 return false;
426 return true;
427}]>;
428def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
429 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
430 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000431 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000432 return false;
433 return true;
434}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435
Chris Lattner12208612009-04-10 00:16:23 +0000436def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
437 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
438 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000439 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000440 return false;
441 return true;
442}]>;
443def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
444 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
445 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000446 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000447 return false;
448 return true;
449}]>;
450def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
451 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
452 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000453 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000454 return false;
455 return true;
456}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
459def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
460def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
461
462def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
463def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
464def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
465def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
466def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
467def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
468
469def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
470def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
471def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
472def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
473def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
474def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
475
Chris Lattner21da6382008-02-19 17:37:35 +0000476
477// An 'and' node with a single use.
478def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000479 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000480}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000481// An 'srl' node with a single use.
482def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
483 return N->hasOneUse();
484}]>;
485// An 'trunc' node with a single use.
486def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
487 return N->hasOneUse();
488}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000489
Dan Gohman921581d2008-10-17 01:23:35 +0000490// 'shld' and 'shrd' instruction patterns. Note that even though these have
491// the srl and shl in their patterns, the C++ code must still check for them,
492// because predicates are tested before children nodes are explored.
493
494def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
495 (or (srl node:$src1, node:$amt1),
496 (shl node:$src2, node:$amt2)), [{
497 assert(N->getOpcode() == ISD::OR);
498 return N->getOperand(0).getOpcode() == ISD::SRL &&
499 N->getOperand(1).getOpcode() == ISD::SHL &&
500 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
501 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
502 N->getOperand(0).getConstantOperandVal(1) ==
503 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
504}]>;
505
506def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
507 (or (shl node:$src1, node:$amt1),
508 (srl node:$src2, node:$amt2)), [{
509 assert(N->getOpcode() == ISD::OR);
510 return N->getOperand(0).getOpcode() == ISD::SHL &&
511 N->getOperand(1).getOpcode() == ISD::SRL &&
512 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
513 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
514 N->getOperand(0).getConstantOperandVal(1) ==
515 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
516}]>;
517
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519// Instruction list...
520//
521
522// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
523// a stack adjustment and the codegen must know that they may modify the stack
524// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000525// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
526// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000527let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000528def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
529 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000530 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000531 Requires<[In32BitMode]>;
532def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
533 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000534 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000535 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000536}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537
Dan Gohman34228bf2009-08-15 01:38:56 +0000538// x86-64 va_start lowering magic.
Dan Gohman30afe012009-10-29 18:10:34 +0000539let usesCustomInserter = 1 in
Dan Gohman34228bf2009-08-15 01:38:56 +0000540def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
541 (outs),
542 (ins GR8:$al,
543 i64imm:$regsavefi, i64imm:$offset,
544 variable_ops),
545 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
546 [(X86vastart_save_xmm_regs GR8:$al,
547 imm:$regsavefi,
548 imm:$offset)]>;
549
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000551let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000552 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000553 def NOOPW : I<0x1f, MRM0m, (outs), (ins i16mem:$zero),
554 "nop{w}\t$zero", []>, TB, OpSize;
Sean Callananf94a0542009-07-23 23:39:34 +0000555 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
Sean Callanan2c48df22009-12-18 00:01:26 +0000556 "nop{l}\t$zero", []>, TB;
Sean Callananf94a0542009-07-23 23:39:34 +0000557}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558
Sean Callanan9b195f82009-08-11 01:09:06 +0000559// Trap
Dan Gohman8112b942009-11-11 18:07:16 +0000560def INT3 : I<0xcc, RawFrm, (outs), (ins), "int\t3", []>;
Sean Callanan9b195f82009-08-11 01:09:06 +0000561def INT : I<0xcd, RawFrm, (outs), (ins i8imm:$trap), "int\t$trap", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000562def IRET16 : I<0xcf, RawFrm, (outs), (ins), "iret{w}", []>, OpSize;
563def IRET32 : I<0xcf, RawFrm, (outs), (ins), "iret{l}", []>;
Sean Callanan9b195f82009-08-11 01:09:06 +0000564
Chris Lattner2aa10da2009-09-20 07:32:00 +0000565// PIC base construction. This expands to code that looks like this:
566// call $next_inst
567// popl %destreg"
Dan Gohman9499cfe2008-10-01 04:14:30 +0000568let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnera7e959d2009-09-20 07:28:26 +0000569 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins i32imm:$label),
Chris Lattner2aa10da2009-09-20 07:32:00 +0000570 "", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571
572//===----------------------------------------------------------------------===//
573// Control Flow Instructions...
574//
575
576// Return instructions.
577let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000578 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000579 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000580 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000581 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000582 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
583 "ret\t$amt",
Dan Gohmane84197b2009-09-03 17:18:51 +0000584 [(X86retflag timm:$amt)]>;
Sean Callanan7a012572009-09-15 23:37:51 +0000585 def LRET : I <0xCB, RawFrm, (outs), (ins),
586 "lret", []>;
587 def LRETI : Ii16<0xCA, RawFrm, (outs), (ins i16imm:$amt),
588 "lret\t$amt", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589}
590
591// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000592let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000593 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
594 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595
Sean Callananc0608152009-07-22 01:05:20 +0000596let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000597 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000598 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
599}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600
Owen Andersonf8053082007-11-12 07:39:39 +0000601// Indirect branches
602let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000603 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000605 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 [(brind (loadi32 addr:$dst))]>;
Sean Callananb7e73392009-09-15 00:35:17 +0000607
608 def FARJMP16i : Iseg16<0xEA, RawFrm, (outs),
609 (ins i16imm:$seg, i16imm:$off),
610 "ljmp{w}\t$seg, $off", []>, OpSize;
611 def FARJMP32i : Iseg32<0xEA, RawFrm, (outs),
612 (ins i16imm:$seg, i32imm:$off),
613 "ljmp{l}\t$seg, $off", []>;
614
615 def FARJMP16m : I<0xFF, MRM5m, (outs), (ins opaque32mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000616 "ljmp{w}\t{*}$dst", []>, OpSize;
Sean Callananb7e73392009-09-15 00:35:17 +0000617 def FARJMP32m : I<0xFF, MRM5m, (outs), (ins opaque48mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000618 "ljmp{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619}
620
621// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000622let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000623// Short conditional jumps
624def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
625def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
626def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
627def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
628def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
629def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
630def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
631def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
632def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
633def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
634def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
635def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
636def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
637def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
638def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
639def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
640
641def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
642
Dan Gohman91888f02007-07-31 20:11:57 +0000643def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000644 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000645def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000646 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000647def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000648 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000649def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000650 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000651def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000652 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000653def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000654 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655
Dan Gohman91888f02007-07-31 20:11:57 +0000656def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000657 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000658def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000659 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000660def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000661 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000662def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000663 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000664
Dan Gohman91888f02007-07-31 20:11:57 +0000665def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000666 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000667def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000668 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000669def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000670 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000671def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000672 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000673def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000674 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000675def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000676 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000677} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678
Sean Callanan503784b2009-09-16 21:50:07 +0000679// Loop instructions
680
681def LOOP : I<0xE2, RawFrm, (ins brtarget8:$dst), (outs), "loop\t$dst", []>;
682def LOOPE : I<0xE1, RawFrm, (ins brtarget8:$dst), (outs), "loope\t$dst", []>;
683def LOOPNE : I<0xE0, RawFrm, (ins brtarget8:$dst), (outs), "loopne\t$dst", []>;
684
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685//===----------------------------------------------------------------------===//
686// Call Instructions...
687//
Evan Cheng37e7c752007-07-21 00:34:19 +0000688let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000689 // All calls clobber the non-callee saved registers. ESP is marked as
690 // a use to prevent stack-pointer assignments that appear immediately
691 // before calls from potentially appearing dead. Uses for argument
692 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
694 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000695 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
696 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000697 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000698 def CALLpcrel32 : Ii32<0xE8, RawFrm,
699 (outs), (ins i32imm_pcrel:$dst,variable_ops),
700 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000701 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000702 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000703 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000704 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000705
Sean Callananb7e73392009-09-15 00:35:17 +0000706 def FARCALL16i : Iseg16<0x9A, RawFrm, (outs),
707 (ins i16imm:$seg, i16imm:$off),
708 "lcall{w}\t$seg, $off", []>, OpSize;
709 def FARCALL32i : Iseg32<0x9A, RawFrm, (outs),
710 (ins i16imm:$seg, i32imm:$off),
711 "lcall{l}\t$seg, $off", []>;
712
713 def FARCALL16m : I<0xFF, MRM3m, (outs), (ins opaque32mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000714 "lcall{w}\t{*}$dst", []>, OpSize;
Sean Callananb7e73392009-09-15 00:35:17 +0000715 def FARCALL32m : I<0xFF, MRM3m, (outs), (ins opaque48mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000716 "lcall{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 }
718
Sean Callanan51b7a992009-09-16 02:57:13 +0000719// Constructing a stack frame.
720
721def ENTER : I<0xC8, RawFrm, (outs), (ins i16imm:$len, i8imm:$lvl),
722 "enter\t$len, $lvl", []>;
723
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000725
Evan Cheng37e7c752007-07-21 00:34:19 +0000726let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Sean Callanan2c48df22009-12-18 00:01:26 +0000727def TCRETURNdi : I<0, Pseudo, (outs),
728 (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000729 "#TC_RETURN $dst $offset",
730 []>;
731
732let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Sean Callanan2c48df22009-12-18 00:01:26 +0000733def TCRETURNri : I<0, Pseudo, (outs),
734 (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000735 "#TC_RETURN $dst $offset",
736 []>;
737
738let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Chris Lattner357a0ca2009-06-20 19:34:09 +0000739 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000741let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Sean Callanan2c48df22009-12-18 00:01:26 +0000742 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst),
743 "jmp{l}\t{*}$dst # TAILCALL",
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000744 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000745let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000746 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000747 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748
749//===----------------------------------------------------------------------===//
750// Miscellaneous Instructions...
751//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000752let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000754 (outs), (ins), "leave", []>;
755
Sean Callanan2c48df22009-12-18 00:01:26 +0000756def POPCNT16rr : I<0xB8, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
757 "popcnt{w}\t{$src, $dst|$dst, $src}", []>, OpSize, XS;
758def POPCNT16rm : I<0xB8, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
759 "popcnt{w}\t{$src, $dst|$dst, $src}", []>, OpSize, XS;
760def POPCNT32rr : I<0xB8, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
761 "popcnt{l}\t{$src, $dst|$dst, $src}", []>, XS;
762def POPCNT32rm : I<0xB8, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
763 "popcnt{l}\t{$src, $dst|$dst, $src}", []>, XS;
764
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000765let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000766let mayLoad = 1 in {
767def POP16r : I<0x58, AddRegFrm, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
768 OpSize;
769def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
770def POP16rmr: I<0x8F, MRM0r, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
771 OpSize;
772def POP16rmm: I<0x8F, MRM0m, (outs i16mem:$dst), (ins), "pop{w}\t$dst", []>,
773 OpSize;
774def POP32rmr: I<0x8F, MRM0r, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
775def POP32rmm: I<0x8F, MRM0m, (outs i32mem:$dst), (ins), "pop{l}\t$dst", []>;
776}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000778let mayStore = 1 in {
779def PUSH16r : I<0x50, AddRegFrm, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
780 OpSize;
Evan Chengd8434332007-09-26 01:29:06 +0000781def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000782def PUSH16rmr: I<0xFF, MRM6r, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
783 OpSize;
784def PUSH16rmm: I<0xFF, MRM6m, (outs), (ins i16mem:$src), "push{w}\t$src",[]>,
785 OpSize;
786def PUSH32rmr: I<0xFF, MRM6r, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
787def PUSH32rmm: I<0xFF, MRM6m, (outs), (ins i32mem:$src), "push{l}\t$src",[]>;
788}
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000789}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790
Bill Wendling4c2638c2009-06-15 19:39:04 +0000791let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
792def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000793 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000794def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000795 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000796def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000797 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000798}
799
Sean Callanan2c48df22009-12-18 00:01:26 +0000800let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in {
801def POPF : I<0x9D, RawFrm, (outs), (ins), "popf{w}", []>, OpSize;
802def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf{l}", []>;
803}
804let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in {
805def PUSHF : I<0x9C, RawFrm, (outs), (ins), "pushf{w}", []>, OpSize;
806def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf{l}", []>;
807}
Evan Chengd8434332007-09-26 01:29:06 +0000808
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809let isTwoAddress = 1 in // GR32 = bswap GR32
810 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000811 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000812 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
814
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815
Evan Cheng48679f42007-12-14 02:13:44 +0000816// Bit scan instructions.
817let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000818def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000819 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000820 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000821def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000822 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000823 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
824 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000825def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000826 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000827 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000828def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000829 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000830 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
831 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000832
Evan Cheng4e33de92007-12-14 18:49:43 +0000833def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000834 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000835 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000836def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000837 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000838 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
839 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000840def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000841 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000842 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000843def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000844 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000845 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
846 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000847} // Defs = [EFLAGS]
848
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000849let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengca348202009-12-12 18:51:56 +0000851 (outs GR16:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000852 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000853let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000855 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000856 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
858
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000859let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000860def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000861 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000862def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000863 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000864def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000865 [(X86rep_movs i32)]>, REP;
866}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000868let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000869def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000870 [(X86rep_stos i8)]>, REP;
871let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000872def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000873 [(X86rep_stos i16)]>, REP, OpSize;
874let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000875def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000876 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877
Sean Callanan481f06d2009-09-12 00:37:19 +0000878def SCAS8 : I<0xAE, RawFrm, (outs), (ins), "scas{b}", []>;
879def SCAS16 : I<0xAF, RawFrm, (outs), (ins), "scas{w}", []>, OpSize;
880def SCAS32 : I<0xAF, RawFrm, (outs), (ins), "scas{l}", []>;
881
Sean Callanan25220d62009-09-12 02:25:20 +0000882def CMPS8 : I<0xA6, RawFrm, (outs), (ins), "cmps{b}", []>;
883def CMPS16 : I<0xA7, RawFrm, (outs), (ins), "cmps{w}", []>, OpSize;
884def CMPS32 : I<0xA7, RawFrm, (outs), (ins), "cmps{l}", []>;
885
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000886let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000887def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000888 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000890let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000891def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000892}
893
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000894def SYSCALL : I<0x05, RawFrm,
895 (outs), (ins), "syscall", []>, TB;
896def SYSRET : I<0x07, RawFrm,
897 (outs), (ins), "sysret", []>, TB;
898def SYSENTER : I<0x34, RawFrm,
899 (outs), (ins), "sysenter", []>, TB;
900def SYSEXIT : I<0x35, RawFrm,
901 (outs), (ins), "sysexit", []>, TB;
902
Sean Callanan2c2313a2009-09-12 02:52:41 +0000903def WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", []>;
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000904
905
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906//===----------------------------------------------------------------------===//
907// Input/Output Instructions...
908//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000909let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000910def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000911 "in{b}\t{%dx, %al|%AL, %DX}", []>;
912let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000913def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000914 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
915let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000916def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000917 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000919let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000920def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000921 "in{b}\t{$port, %al|%AL, $port}", []>;
922let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000923def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000924 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
925let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000926def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000927 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000929let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000930def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000931 "out{b}\t{%al, %dx|%DX, %AL}", []>;
932let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000933def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000934 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
935let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000936def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000937 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000939let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000940def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000941 "out{b}\t{%al, $port|$port, %AL}", []>;
942let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000943def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000944 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
945let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000946def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000947 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948
Sean Callanan2c48df22009-12-18 00:01:26 +0000949def IN8 : I<0x6C, RawFrm, (outs), (ins),
950 "ins{b}", []>;
951def IN16 : I<0x6D, RawFrm, (outs), (ins),
952 "ins{w}", []>, OpSize;
953def IN32 : I<0x6D, RawFrm, (outs), (ins),
954 "ins{l}", []>;
955
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956//===----------------------------------------------------------------------===//
957// Move Instructions...
958//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000959let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000960def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000961 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000962def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000963 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000964def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000965 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000966}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000967let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000968def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000969 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000971def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000972 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000974def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000975 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 [(set GR32:$dst, imm:$src)]>;
977}
Evan Chengb783fa32007-07-19 01:14:50 +0000978def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000979 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000981def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000982 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000984def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000985 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 [(store (i32 imm:$src), addr:$dst)]>;
987
Sean Callanan2c48df22009-12-18 00:01:26 +0000988def MOV8o8a : Ii8 <0xA0, RawFrm, (outs), (ins offset8:$src),
Sean Callanan70953a52009-09-10 18:33:42 +0000989 "mov{b}\t{$src, %al|%al, $src}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000990def MOV16o16a : Ii16 <0xA1, RawFrm, (outs), (ins offset16:$src),
Sean Callanan70953a52009-09-10 18:33:42 +0000991 "mov{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +0000992def MOV32o32a : Ii32 <0xA1, RawFrm, (outs), (ins offset32:$src),
Sean Callanan70953a52009-09-10 18:33:42 +0000993 "mov{l}\t{$src, %eax|%eax, $src}", []>;
994
Sean Callanan2c48df22009-12-18 00:01:26 +0000995def MOV8ao8 : Ii8 <0xA2, RawFrm, (outs offset8:$dst), (ins),
Sean Callanan70953a52009-09-10 18:33:42 +0000996 "mov{b}\t{%al, $dst|$dst, %al}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000997def MOV16ao16 : Ii16 <0xA3, RawFrm, (outs offset16:$dst), (ins),
Sean Callanan70953a52009-09-10 18:33:42 +0000998 "mov{w}\t{%ax, $dst|$dst, %ax}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +0000999def MOV32ao32 : Ii32 <0xA3, RawFrm, (outs offset32:$dst), (ins),
Sean Callanan70953a52009-09-10 18:33:42 +00001000 "mov{l}\t{%eax, $dst|$dst, %eax}", []>;
1001
Sean Callananad87a3a2009-09-15 18:47:29 +00001002// Moves to and from segment registers
1003def MOV16rs : I<0x8C, MRMDestReg, (outs GR16:$dst), (ins SEGMENT_REG:$src),
1004 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1005def MOV16ms : I<0x8C, MRMDestMem, (outs i16mem:$dst), (ins SEGMENT_REG:$src),
1006 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1007def MOV16sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR16:$src),
1008 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1009def MOV16sm : I<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i16mem:$src),
1010 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1011
Sean Callanan2c48df22009-12-18 00:01:26 +00001012def MOV8rr_REV : I<0x8A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src),
1013 "mov{b}\t{$src, $dst|$dst, $src}", []>;
1014def MOV16rr_REV : I<0x8B, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
1015 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
1016def MOV32rr_REV : I<0x8B, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
1017 "mov{l}\t{$src, $dst|$dst, $src}", []>;
1018
Dan Gohman5574cc72008-12-03 18:15:48 +00001019let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001020def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001021 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +00001022 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001023def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001024 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +00001025 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001026def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001027 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +00001028 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +00001029}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030
Evan Chengb783fa32007-07-19 01:14:50 +00001031def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001032 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001034def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001035 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001037def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001038 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +00001040
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001041// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
1042// that they can be used for copying and storing h registers, which can't be
1043// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +00001044let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +00001045def MOV8rr_NOREX : I<0x88, MRMDestReg,
1046 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +00001047 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +00001048let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +00001049def MOV8mr_NOREX : I<0x88, MRMDestMem,
1050 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
1051 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +00001052let mayLoad = 1,
1053 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001054def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
1055 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
1056 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +00001057
Sean Callanan2c48df22009-12-18 00:01:26 +00001058// Moves to and from debug registers
1059def MOV32rd : I<0x21, MRMDestReg, (outs GR32:$dst), (ins DEBUG_REG:$src),
1060 "mov{l}\t{$src, $dst|$dst, $src}", []>, TB;
1061def MOV32dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR32:$src),
1062 "mov{l}\t{$src, $dst|$dst, $src}", []>, TB;
1063
1064// Moves to and from control registers
1065def MOV32rc : I<0x20, MRMDestReg, (outs GR32:$dst), (ins CONTROL_REG_32:$src),
1066 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
1067def MOV32cr : I<0x22, MRMSrcReg, (outs CONTROL_REG_32:$dst), (ins GR32:$src),
1068 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
1069
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070//===----------------------------------------------------------------------===//
1071// Fixed-Register Multiplication and Division Instructions...
1072//
1073
1074// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +00001075let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +00001076def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
1078 // This probably ought to be moved to a def : Pat<> if the
1079 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +00001080 [(set AL, (mul AL, GR8:$src)),
1081 (implicit EFLAGS)]>; // AL,AH = AL*GR8
1082
Chris Lattnerc7e96e72008-01-11 07:18:17 +00001083let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +00001084def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
1085 "mul{w}\t$src",
1086 []>, OpSize; // AX,DX = AX*GR16
1087
Chris Lattnerc7e96e72008-01-11 07:18:17 +00001088let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +00001089def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
1090 "mul{l}\t$src",
1091 []>; // EAX,EDX = EAX*GR32
1092
Evan Cheng55687072007-09-14 21:48:26 +00001093let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001094def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001095 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
1097 // This probably ought to be moved to a def : Pat<> if the
1098 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +00001099 [(set AL, (mul AL, (loadi8 addr:$src))),
1100 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
1101
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001102let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001103let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001104def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +00001105 "mul{w}\t$src",
1106 []>, OpSize; // AX,DX = AX*[mem16]
1107
Evan Cheng55687072007-09-14 21:48:26 +00001108let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001109def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +00001110 "mul{l}\t$src",
1111 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001112}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001114let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001115let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001116def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
1117 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +00001118let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +00001119def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001120 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +00001121let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001122def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
1123 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001124let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001125let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001126def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001127 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +00001128let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001129def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001130 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
1131let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001132def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001133 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001134}
Dan Gohmand44572d2008-11-18 21:29:14 +00001135} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136
1137// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +00001138let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001139def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001140 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001141let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001142def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001143 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001144let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001145def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001146 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001147let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001148let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001149def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001150 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001151let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001152def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001153 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001154let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001155 // EDX:EAX/[mem32] = EAX,EDX
1156def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001157 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001158}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159
1160// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +00001161let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001162def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001163 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001164let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001165def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001166 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001167let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001168def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001169 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001170let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001171let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001172def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001173 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001174let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001175def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001176 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001177let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001178def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
1179 // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001180 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001181}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182
1183//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001184// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001185//
1186let isTwoAddress = 1 in {
1187
1188// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001189let Uses = [EFLAGS] in {
Dan Gohman29b998f2009-08-27 00:14:12 +00001190
Dan Gohman30afe012009-10-29 18:10:34 +00001191// X86 doesn't have 8-bit conditional moves. Use a customInserter to
Dan Gohman29b998f2009-08-27 00:14:12 +00001192// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
1193// however that requires promoting the operands, and can induce additional
Dan Gohman1596dd22009-08-29 22:19:15 +00001194// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
1195// clobber EFLAGS, because if one of the operands is zero, the expansion
1196// could involve an xor.
Dan Gohman30afe012009-10-29 18:10:34 +00001197let usesCustomInserter = 1, isTwoAddress = 0, Defs = [EFLAGS] in
Dan Gohman29b998f2009-08-27 00:14:12 +00001198def CMOV_GR8 : I<0, Pseudo,
1199 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
1200 "#CMOV_GR8 PSEUDO!",
1201 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
1202 imm:$cond, EFLAGS))]>;
1203
Dan Gohman90adb6c2009-08-27 18:16:24 +00001204let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001206 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001207 "cmovb{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001209 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001212 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001213 "cmovb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001215 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001217def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001218 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001219 "cmovae{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001221 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001224 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001225 "cmovae{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001227 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001230 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001231 "cmove{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001233 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001236 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001237 "cmove{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001239 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001242 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001243 "cmovne{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001245 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001248 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001249 "cmovne{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001251 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001254 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001255 "cmovbe{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001257 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001260 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001261 "cmovbe{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001263 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001266 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001267 "cmova{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001269 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001272 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001273 "cmova{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001275 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001278 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001279 "cmovl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001281 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001284 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001285 "cmovl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001287 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001290 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001291 "cmovge{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001293 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001296 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001297 "cmovge{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001299 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001300 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001302 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001303 "cmovle{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001305 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001306 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001307def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001308 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001309 "cmovle{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001310 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001311 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001314 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001315 "cmovg{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001316 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001317 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001318 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001320 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001321 "cmovg{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001322 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001323 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001324 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001326 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001327 "cmovs{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001329 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001330 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001332 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001333 "cmovs{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001334 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001335 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001338 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001339 "cmovns{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001341 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001343def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001344 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001345 "cmovns{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001347 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001350 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001351 "cmovp{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001353 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001354 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001356 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001357 "cmovp{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001359 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001361def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001362 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001363 "cmovnp{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001365 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001366 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001368 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001369 "cmovnp{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001371 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001373def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1374 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001375 "cmovo{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001376 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1377 X86_COND_O, EFLAGS))]>,
1378 TB, OpSize;
1379def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1380 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001381 "cmovo{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001382 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1383 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001384 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001385def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1386 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001387 "cmovno{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001388 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1389 X86_COND_NO, EFLAGS))]>,
1390 TB, OpSize;
1391def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1392 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001393 "cmovno{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001394 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1395 X86_COND_NO, EFLAGS))]>,
1396 TB;
1397} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001398
1399def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1400 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001401 "cmovb{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001402 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1403 X86_COND_B, EFLAGS))]>,
1404 TB, OpSize;
1405def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1406 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001407 "cmovb{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001408 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1409 X86_COND_B, EFLAGS))]>,
1410 TB;
1411def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1412 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001413 "cmovae{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001414 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1415 X86_COND_AE, EFLAGS))]>,
1416 TB, OpSize;
1417def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1418 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001419 "cmovae{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001420 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1421 X86_COND_AE, EFLAGS))]>,
1422 TB;
1423def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1424 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001425 "cmove{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001426 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1427 X86_COND_E, EFLAGS))]>,
1428 TB, OpSize;
1429def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1430 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001431 "cmove{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001432 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1433 X86_COND_E, EFLAGS))]>,
1434 TB;
1435def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1436 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001437 "cmovne{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001438 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1439 X86_COND_NE, EFLAGS))]>,
1440 TB, OpSize;
1441def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1442 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001443 "cmovne{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001444 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1445 X86_COND_NE, EFLAGS))]>,
1446 TB;
1447def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1448 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001449 "cmovbe{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001450 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1451 X86_COND_BE, EFLAGS))]>,
1452 TB, OpSize;
1453def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1454 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001455 "cmovbe{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001456 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1457 X86_COND_BE, EFLAGS))]>,
1458 TB;
1459def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1460 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001461 "cmova{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001462 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1463 X86_COND_A, EFLAGS))]>,
1464 TB, OpSize;
1465def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1466 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001467 "cmova{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001468 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1469 X86_COND_A, EFLAGS))]>,
1470 TB;
1471def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1472 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001473 "cmovl{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001474 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1475 X86_COND_L, EFLAGS))]>,
1476 TB, OpSize;
1477def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1478 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001479 "cmovl{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001480 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1481 X86_COND_L, EFLAGS))]>,
1482 TB;
1483def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1484 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001485 "cmovge{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001486 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1487 X86_COND_GE, EFLAGS))]>,
1488 TB, OpSize;
1489def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1490 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001491 "cmovge{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001492 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1493 X86_COND_GE, EFLAGS))]>,
1494 TB;
1495def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1496 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001497 "cmovle{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001498 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1499 X86_COND_LE, EFLAGS))]>,
1500 TB, OpSize;
1501def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1502 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001503 "cmovle{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001504 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1505 X86_COND_LE, EFLAGS))]>,
1506 TB;
1507def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1508 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001509 "cmovg{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001510 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1511 X86_COND_G, EFLAGS))]>,
1512 TB, OpSize;
1513def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1514 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001515 "cmovg{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001516 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1517 X86_COND_G, EFLAGS))]>,
1518 TB;
1519def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1520 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001521 "cmovs{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001522 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1523 X86_COND_S, EFLAGS))]>,
1524 TB, OpSize;
1525def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1526 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001527 "cmovs{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001528 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1529 X86_COND_S, EFLAGS))]>,
1530 TB;
1531def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1532 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001533 "cmovns{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001534 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1535 X86_COND_NS, EFLAGS))]>,
1536 TB, OpSize;
1537def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1538 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001539 "cmovns{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001540 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1541 X86_COND_NS, EFLAGS))]>,
1542 TB;
1543def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1544 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001545 "cmovp{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001546 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1547 X86_COND_P, EFLAGS))]>,
1548 TB, OpSize;
1549def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1550 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001551 "cmovp{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001552 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1553 X86_COND_P, EFLAGS))]>,
1554 TB;
1555def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1556 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001557 "cmovnp{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001558 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1559 X86_COND_NP, EFLAGS))]>,
1560 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001561def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1562 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001563 "cmovnp{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001564 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1565 X86_COND_NP, EFLAGS))]>,
1566 TB;
1567def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1568 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001569 "cmovo{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001570 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1571 X86_COND_O, EFLAGS))]>,
1572 TB, OpSize;
1573def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1574 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001575 "cmovo{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001576 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1577 X86_COND_O, EFLAGS))]>,
1578 TB;
1579def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1580 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001581 "cmovno{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001582 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1583 X86_COND_NO, EFLAGS))]>,
1584 TB, OpSize;
1585def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1586 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001587 "cmovno{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001588 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1589 X86_COND_NO, EFLAGS))]>,
1590 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001591} // Uses = [EFLAGS]
1592
1593
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001594// unary instructions
1595let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001596let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001597def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001598 [(set GR8:$dst, (ineg GR8:$src)),
1599 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001600def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001601 [(set GR16:$dst, (ineg GR16:$src)),
1602 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001603def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001604 [(set GR32:$dst, (ineg GR32:$src)),
1605 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001607 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001608 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1609 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001610 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001611 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1612 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001613 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001614 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1615 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001616}
Evan Cheng55687072007-09-14 21:48:26 +00001617} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618
Evan Chengc6cee682009-01-21 02:09:05 +00001619// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1620let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001621def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001623def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001624 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001625def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001626 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001627}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001628let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001629 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001631 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001633 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1635}
1636} // CodeSize
1637
1638// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001639let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001641def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001642 [(set GR8:$dst, (add GR8:$src, 1)),
1643 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Sean Callanan2c48df22009-12-18 00:01:26 +00001645def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src),
1646 "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001647 [(set GR16:$dst, (add GR16:$src, 1)),
1648 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649 OpSize, Requires<[In32BitMode]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001650def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src),
1651 "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001652 [(set GR32:$dst, (add GR32:$src, 1)),
1653 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001654}
1655let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001656 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001657 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1658 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001659 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001660 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1661 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001662 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001663 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001664 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1665 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001666 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667}
1668
1669let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001670def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001671 [(set GR8:$dst, (add GR8:$src, -1)),
1672 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Sean Callanan2c48df22009-12-18 00:01:26 +00001674def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src),
1675 "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001676 [(set GR16:$dst, (add GR16:$src, -1)),
1677 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001678 OpSize, Requires<[In32BitMode]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001679def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src),
1680 "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001681 [(set GR32:$dst, (add GR32:$src, -1)),
1682 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001683}
1684
1685let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001686 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001687 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1688 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001689 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001690 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1691 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001692 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001693 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001694 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1695 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001696 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697}
Evan Cheng55687072007-09-14 21:48:26 +00001698} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699
1700// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001701let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001702let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1703def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001704 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001705 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001706 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1707 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001709 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001710 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001711 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1712 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001714 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001715 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001716 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1717 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718}
1719
Sean Callanan2c48df22009-12-18 00:01:26 +00001720// AND instructions with the destination register in REG and the source register
1721// in R/M. Included for the disassembler.
1722def AND8rr_REV : I<0x22, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1723 "and{b}\t{$src2, $dst|$dst, $src2}", []>;
1724def AND16rr_REV : I<0x23, MRMSrcReg, (outs GR16:$dst),
1725 (ins GR16:$src1, GR16:$src2),
1726 "and{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1727def AND32rr_REV : I<0x23, MRMSrcReg, (outs GR32:$dst),
1728 (ins GR32:$src1, GR32:$src2),
1729 "and{l}\t{$src2, $dst|$dst, $src2}", []>;
1730
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001732 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001733 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001734 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001735 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001736def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001737 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001738 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001739 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001740 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001742 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001743 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001744 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001745 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001746
1747def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001748 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001749 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001750 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1751 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001752def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001753 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001754 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001755 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1756 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001758 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001759 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001760 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1761 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001762def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001763 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001764 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001765 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1766 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 OpSize;
1768def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001769 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001770 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001771 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1772 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001773
1774let isTwoAddress = 0 in {
1775 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001776 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001777 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001778 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1779 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001781 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001782 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001783 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1784 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001785 OpSize;
1786 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001787 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001788 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001789 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1790 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001792 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001794 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1795 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001796 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001797 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001799 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1800 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801 OpSize;
1802 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001803 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001804 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001805 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1806 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001808 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001810 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1811 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812 OpSize;
1813 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001814 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001815 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001816 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1817 (implicit EFLAGS)]>;
Sean Callanan251676e2009-09-02 00:55:49 +00001818
1819 def AND8i8 : Ii8<0x24, RawFrm, (outs), (ins i8imm:$src),
1820 "and{b}\t{$src, %al|%al, $src}", []>;
1821 def AND16i16 : Ii16<0x25, RawFrm, (outs), (ins i16imm:$src),
1822 "and{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1823 def AND32i32 : Ii32<0x25, RawFrm, (outs), (ins i32imm:$src),
1824 "and{l}\t{$src, %eax|%eax, $src}", []>;
1825
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001826}
1827
1828
1829let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Sean Callanan2c48df22009-12-18 00:01:26 +00001830def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst),
1831 (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001832 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001833 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1834 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001835def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst),
1836 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001837 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001838 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1839 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001840def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst),
1841 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001842 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001843 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1844 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001845}
Sean Callanan2c48df22009-12-18 00:01:26 +00001846
1847// OR instructions with the destination register in REG and the source register
1848// in R/M. Included for the disassembler.
1849def OR8rr_REV : I<0x0A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1850 "or{b}\t{$src2, $dst|$dst, $src2}", []>;
1851def OR16rr_REV : I<0x0B, MRMSrcReg, (outs GR16:$dst),
1852 (ins GR16:$src1, GR16:$src2),
1853 "or{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1854def OR32rr_REV : I<0x0B, MRMSrcReg, (outs GR32:$dst),
1855 (ins GR32:$src1, GR32:$src2),
1856 "or{l}\t{$src2, $dst|$dst, $src2}", []>;
1857
1858def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst),
1859 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001860 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001861 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1862 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001863def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst),
1864 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001865 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001866 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1867 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001868def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst),
1869 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001870 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001871 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1872 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001873
Sean Callanan2c48df22009-12-18 00:01:26 +00001874def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst),
1875 (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001876 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001877 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1878 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001879def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst),
1880 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001881 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001882 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1883 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001884def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst),
1885 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001886 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001887 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1888 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001889
Sean Callanan2c48df22009-12-18 00:01:26 +00001890def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst),
1891 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001892 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001893 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1894 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001895def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst),
1896 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001897 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001898 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1899 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001900let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001901 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001902 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001903 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1904 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001905 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001906 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001907 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1908 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001909 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001910 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001911 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1912 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001913 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001914 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001915 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1916 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001917 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001918 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001919 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1920 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001921 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001922 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001923 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001924 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1925 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001926 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001927 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001928 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1929 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001930 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001931 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001932 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001933 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1934 (implicit EFLAGS)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00001935
1936 def OR8i8 : Ii8 <0x0C, RawFrm, (outs), (ins i8imm:$src),
1937 "or{b}\t{$src, %al|%al, $src}", []>;
1938 def OR16i16 : Ii16 <0x0D, RawFrm, (outs), (ins i16imm:$src),
1939 "or{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1940 def OR32i32 : Ii32 <0x0D, RawFrm, (outs), (ins i32imm:$src),
1941 "or{l}\t{$src, %eax|%eax, $src}", []>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001942} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001943
1944
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001945let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001946 def XOR8rr : I<0x30, MRMDestReg,
1947 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1948 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001949 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1950 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001951 def XOR16rr : I<0x31, MRMDestReg,
1952 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1953 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001954 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1955 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001956 def XOR32rr : I<0x31, MRMDestReg,
1957 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1958 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001959 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1960 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001961} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962
Sean Callanan2c48df22009-12-18 00:01:26 +00001963// XOR instructions with the destination register in REG and the source register
1964// in R/M. Included for the disassembler.
1965def XOR8rr_REV : I<0x32, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1966 "xor{b}\t{$src2, $dst|$dst, $src2}", []>;
1967def XOR16rr_REV : I<0x33, MRMSrcReg, (outs GR16:$dst),
1968 (ins GR16:$src1, GR16:$src2),
1969 "xor{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1970def XOR32rr_REV : I<0x33, MRMSrcReg, (outs GR32:$dst),
1971 (ins GR32:$src1, GR32:$src2),
1972 "xor{l}\t{$src2, $dst|$dst, $src2}", []>;
1973
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001974def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001975 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001976 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001977 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1978 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001980 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001981 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001982 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1983 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001984 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001985def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001986 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001987 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001988 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1989 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001991def XOR8ri : Ii8<0x80, MRM6r,
1992 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1993 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001994 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1995 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001996def XOR16ri : Ii16<0x81, MRM6r,
1997 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1998 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001999 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
2000 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002001def XOR32ri : Ii32<0x81, MRM6r,
2002 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
2003 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002004 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
2005 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002006def XOR16ri8 : Ii8<0x83, MRM6r,
2007 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
2008 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002009 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
2010 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002011 OpSize;
2012def XOR32ri8 : Ii8<0x83, MRM6r,
2013 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
2014 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002015 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
2016 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002017
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002018let isTwoAddress = 0 in {
2019 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002020 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002021 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002022 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
2023 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002024 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002025 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002026 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002027 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
2028 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002029 OpSize;
2030 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002031 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002032 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002033 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
2034 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002035 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002036 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002037 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002038 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
2039 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002040 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002041 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002042 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002043 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
2044 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002045 OpSize;
2046 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002047 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002048 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002049 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
2050 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002052 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002053 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002054 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
2055 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056 OpSize;
2057 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002058 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002059 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002060 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
2061 (implicit EFLAGS)]>;
Sean Callanan794457a2009-09-10 19:52:26 +00002062
2063 def XOR8i8 : Ii8 <0x34, RawFrm, (outs), (ins i8imm:$src),
2064 "xor{b}\t{$src, %al|%al, $src}", []>;
2065 def XOR16i16 : Ii16 <0x35, RawFrm, (outs), (ins i16imm:$src),
2066 "xor{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2067 def XOR32i32 : Ii32 <0x35, RawFrm, (outs), (ins i32imm:$src),
2068 "xor{l}\t{$src, %eax|%eax, $src}", []>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002069} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00002070} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071
2072// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00002073let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002074let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002075def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002076 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002077 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002078def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002079 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002080 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002081def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002082 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002083 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002084} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002085
Evan Chengb783fa32007-07-19 01:14:50 +00002086def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002087 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
2089let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00002090def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002091 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002093def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002094 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Sean Callananca503e02009-09-16 02:28:43 +00002096
2097// NOTE: We don't include patterns for shifts of a register by one, because
2098// 'add reg,reg' is cheaper.
2099
2100def SHL8r1 : I<0xD0, MRM4r, (outs GR8:$dst), (ins GR8:$src1),
2101 "shl{b}\t$dst", []>;
2102def SHL16r1 : I<0xD1, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
2103 "shl{w}\t$dst", []>, OpSize;
2104def SHL32r1 : I<0xD1, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
2105 "shl{l}\t$dst", []>;
2106
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002107} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108
2109let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002110 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002111 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002112 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002113 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002114 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002115 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002116 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002117 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002118 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002119 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
2120 }
Evan Chengb783fa32007-07-19 01:14:50 +00002121 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002124 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002125 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2127 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002128 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002129 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2131
2132 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002133 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002134 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002136 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002137 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002138 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2139 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002140 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002141 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2143}
2144
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002145let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002146def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002147 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002148 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002149def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002150 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002151 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002152def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002153 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002154 [(set GR32:$dst, (srl GR32:$src, CL))]>;
2155}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156
Evan Chengb783fa32007-07-19 01:14:50 +00002157def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002158 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002160def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002161 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002162 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002163def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
2166
2167// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002168def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002169 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002170 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002171def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002172 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002174def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002175 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
2177
2178let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002179 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002180 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002181 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002182 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002183 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002184 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002186 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002187 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002188 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002189 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
2190 }
Evan Chengb783fa32007-07-19 01:14:50 +00002191 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002192 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002194 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002195 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002196 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2197 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002198 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002199 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2201
2202 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002203 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002204 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002205 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002206 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002209 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002210 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2212}
2213
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002214let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002215def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002216 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002217 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002218def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002219 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002220 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002221def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002222 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002223 [(set GR32:$dst, (sra GR32:$src, CL))]>;
2224}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002225
Evan Chengb783fa32007-07-19 01:14:50 +00002226def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002227 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002228 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002229def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002230 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002231 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
2232 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002233def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
2236
2237// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002238def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002239 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002240 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002241def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002242 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002244def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002245 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
2247
2248let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002249 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002250 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002251 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002252 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002253 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002254 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002255 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002256 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002257 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002258 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
2259 }
Evan Chengb783fa32007-07-19 01:14:50 +00002260 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002261 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002262 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002263 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002264 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002265 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2266 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002267 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002268 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002269 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2270
2271 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002272 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002273 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002275 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002276 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2278 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002279 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002280 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002281 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2282}
2283
2284// Rotate instructions
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002285
2286def RCL8r1 : I<0xD0, MRM2r, (outs GR8:$dst), (ins GR8:$src),
2287 "rcl{b}\t{1, $dst|$dst, 1}", []>;
2288def RCL8m1 : I<0xD0, MRM2m, (outs i8mem:$dst), (ins i8mem:$src),
2289 "rcl{b}\t{1, $dst|$dst, 1}", []>;
2290let Uses = [CL] in {
2291def RCL8rCL : I<0xD2, MRM2r, (outs GR8:$dst), (ins GR8:$src),
2292 "rcl{b}\t{%cl, $dst|$dst, CL}", []>;
2293def RCL8mCL : I<0xD2, MRM2m, (outs i8mem:$dst), (ins i8mem:$src),
2294 "rcl{b}\t{%cl, $dst|$dst, CL}", []>;
2295}
2296def RCL8ri : Ii8<0xC0, MRM2r, (outs GR8:$dst), (ins GR8:$src, i8imm:$cnt),
2297 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2298def RCL8mi : Ii8<0xC0, MRM2m, (outs i8mem:$dst), (ins i8mem:$src, i8imm:$cnt),
2299 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2300
2301def RCL16r1 : I<0xD1, MRM2r, (outs GR16:$dst), (ins GR16:$src),
2302 "rcl{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2303def RCL16m1 : I<0xD1, MRM2m, (outs i16mem:$dst), (ins i16mem:$src),
2304 "rcl{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2305let Uses = [CL] in {
2306def RCL16rCL : I<0xD3, MRM2r, (outs GR16:$dst), (ins GR16:$src),
2307 "rcl{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2308def RCL16mCL : I<0xD3, MRM2m, (outs i16mem:$dst), (ins i16mem:$src),
2309 "rcl{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2310}
2311def RCL16ri : Ii8<0xC1, MRM2r, (outs GR16:$dst), (ins GR16:$src, i8imm:$cnt),
2312 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00002313def RCL16mi : Ii8<0xC1, MRM2m, (outs i16mem:$dst),
2314 (ins i16mem:$src, i8imm:$cnt),
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002315 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
2316
2317def RCL32r1 : I<0xD1, MRM2r, (outs GR32:$dst), (ins GR32:$src),
2318 "rcl{l}\t{1, $dst|$dst, 1}", []>;
2319def RCL32m1 : I<0xD1, MRM2m, (outs i32mem:$dst), (ins i32mem:$src),
2320 "rcl{l}\t{1, $dst|$dst, 1}", []>;
2321let Uses = [CL] in {
2322def RCL32rCL : I<0xD3, MRM2r, (outs GR32:$dst), (ins GR32:$src),
2323 "rcl{l}\t{%cl, $dst|$dst, CL}", []>;
2324def RCL32mCL : I<0xD3, MRM2m, (outs i32mem:$dst), (ins i32mem:$src),
2325 "rcl{l}\t{%cl, $dst|$dst, CL}", []>;
2326}
2327def RCL32ri : Ii8<0xC1, MRM2r, (outs GR32:$dst), (ins GR32:$src, i8imm:$cnt),
2328 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +00002329def RCL32mi : Ii8<0xC1, MRM2m, (outs i32mem:$dst),
2330 (ins i32mem:$src, i8imm:$cnt),
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002331 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", []>;
2332
2333def RCR8r1 : I<0xD0, MRM3r, (outs GR8:$dst), (ins GR8:$src),
2334 "rcr{b}\t{1, $dst|$dst, 1}", []>;
2335def RCR8m1 : I<0xD0, MRM3m, (outs i8mem:$dst), (ins i8mem:$src),
2336 "rcr{b}\t{1, $dst|$dst, 1}", []>;
2337let Uses = [CL] in {
2338def RCR8rCL : I<0xD2, MRM3r, (outs GR8:$dst), (ins GR8:$src),
2339 "rcr{b}\t{%cl, $dst|$dst, CL}", []>;
2340def RCR8mCL : I<0xD2, MRM3m, (outs i8mem:$dst), (ins i8mem:$src),
2341 "rcr{b}\t{%cl, $dst|$dst, CL}", []>;
2342}
2343def RCR8ri : Ii8<0xC0, MRM3r, (outs GR8:$dst), (ins GR8:$src, i8imm:$cnt),
2344 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2345def RCR8mi : Ii8<0xC0, MRM3m, (outs i8mem:$dst), (ins i8mem:$src, i8imm:$cnt),
2346 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2347
2348def RCR16r1 : I<0xD1, MRM3r, (outs GR16:$dst), (ins GR16:$src),
2349 "rcr{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2350def RCR16m1 : I<0xD1, MRM3m, (outs i16mem:$dst), (ins i16mem:$src),
2351 "rcr{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2352let Uses = [CL] in {
2353def RCR16rCL : I<0xD3, MRM3r, (outs GR16:$dst), (ins GR16:$src),
2354 "rcr{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2355def RCR16mCL : I<0xD3, MRM3m, (outs i16mem:$dst), (ins i16mem:$src),
2356 "rcr{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2357}
2358def RCR16ri : Ii8<0xC1, MRM3r, (outs GR16:$dst), (ins GR16:$src, i8imm:$cnt),
2359 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00002360def RCR16mi : Ii8<0xC1, MRM3m, (outs i16mem:$dst),
2361 (ins i16mem:$src, i8imm:$cnt),
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002362 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
2363
2364def RCR32r1 : I<0xD1, MRM3r, (outs GR32:$dst), (ins GR32:$src),
2365 "rcr{l}\t{1, $dst|$dst, 1}", []>;
2366def RCR32m1 : I<0xD1, MRM3m, (outs i32mem:$dst), (ins i32mem:$src),
2367 "rcr{l}\t{1, $dst|$dst, 1}", []>;
2368let Uses = [CL] in {
2369def RCR32rCL : I<0xD3, MRM3r, (outs GR32:$dst), (ins GR32:$src),
2370 "rcr{l}\t{%cl, $dst|$dst, CL}", []>;
2371def RCR32mCL : I<0xD3, MRM3m, (outs i32mem:$dst), (ins i32mem:$src),
2372 "rcr{l}\t{%cl, $dst|$dst, CL}", []>;
2373}
2374def RCR32ri : Ii8<0xC1, MRM3r, (outs GR32:$dst), (ins GR32:$src, i8imm:$cnt),
2375 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +00002376def RCR32mi : Ii8<0xC1, MRM3m, (outs i32mem:$dst),
2377 (ins i32mem:$src, i8imm:$cnt),
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002378 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", []>;
2379
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002380// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002381let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002382def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002383 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002384 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002385def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002386 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002387 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002388def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002389 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002390 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
2391}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002392
Evan Chengb783fa32007-07-19 01:14:50 +00002393def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002394 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002395 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002396def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002397 "rol{w}\t{$src2, $dst|$dst, $src2}",
Sean Callanan2c48df22009-12-18 00:01:26 +00002398 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>,
2399 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002400def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002401 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002402 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2403
2404// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002405def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002406 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002407 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002408def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002409 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002410 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002411def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002412 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002413 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2414
2415let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002416 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002417 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002418 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002419 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002420 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002421 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002422 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002423 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002424 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002425 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2426 }
Evan Chengb783fa32007-07-19 01:14:50 +00002427 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002428 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002429 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002430 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002431 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002432 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2433 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002434 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002435 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002436 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2437
2438 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002439 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002440 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002441 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002442 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002443 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2445 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002446 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002447 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002448 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2449}
2450
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002451let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002452def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002453 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002454 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002455def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002456 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002457 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002458def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002459 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002460 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2461}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462
Evan Chengb783fa32007-07-19 01:14:50 +00002463def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002464 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002465 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002466def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002467 "ror{w}\t{$src2, $dst|$dst, $src2}",
Sean Callanan2c48df22009-12-18 00:01:26 +00002468 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>,
2469 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002470def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002471 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002472 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2473
2474// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002475def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002476 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002477 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002478def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002479 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002480 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002481def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002482 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002483 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2484
2485let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002486 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002487 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002488 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002489 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002490 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002491 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002492 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002493 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002494 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002495 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2496 }
Evan Chengb783fa32007-07-19 01:14:50 +00002497 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002500 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002501 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002502 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2503 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002504 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002505 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2507
2508 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002509 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002510 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002511 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002512 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002513 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002514 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2515 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002516 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002517 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2519}
2520
2521
2522
2523// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002524let Uses = [CL] in {
Sean Callanan2c48df22009-12-18 00:01:26 +00002525def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst),
2526 (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002527 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002528 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00002529def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst),
2530 (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002531 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002532 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00002533def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst),
2534 (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002535 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002536 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002537 TB, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00002538def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst),
2539 (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002540 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002541 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002542 TB, OpSize;
2543}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002544
2545let isCommutable = 1 in { // These instructions commute to each other.
2546def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002547 (outs GR32:$dst),
2548 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002549 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002550 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2551 (i8 imm:$src3)))]>,
2552 TB;
2553def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002554 (outs GR32:$dst),
2555 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002556 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002557 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2558 (i8 imm:$src3)))]>,
2559 TB;
2560def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002561 (outs GR16:$dst),
2562 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002563 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002564 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2565 (i8 imm:$src3)))]>,
2566 TB, OpSize;
2567def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002568 (outs GR16:$dst),
2569 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002570 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002571 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2572 (i8 imm:$src3)))]>,
2573 TB, OpSize;
2574}
2575
2576let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002577 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002578 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002579 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002580 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002581 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002582 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002583 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002584 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002585 addr:$dst)]>, TB;
2586 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002587 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002588 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002589 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002590 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2591 (i8 imm:$src3)), addr:$dst)]>,
2592 TB;
2593 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002594 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002595 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002596 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2597 (i8 imm:$src3)), addr:$dst)]>,
2598 TB;
2599
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002600 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002601 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002602 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002603 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002604 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002605 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002606 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002607 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002608 addr:$dst)]>, TB, OpSize;
2609 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002610 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002611 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002612 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002613 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2614 (i8 imm:$src3)), addr:$dst)]>,
2615 TB, OpSize;
2616 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002617 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002618 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002619 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2620 (i8 imm:$src3)), addr:$dst)]>,
2621 TB, OpSize;
2622}
Evan Cheng55687072007-09-14 21:48:26 +00002623} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002624
2625
2626// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002627let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002628let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002629// Register-Register Addition
2630def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2631 (ins GR8 :$src1, GR8 :$src2),
2632 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002633 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002634 (implicit EFLAGS)]>;
2635
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002636let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002637// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002638def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2639 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002640 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002641 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2642 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002643def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2644 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002645 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002646 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2647 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002648} // end isConvertibleToThreeAddress
2649} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002650
2651// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002652def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2653 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002654 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002655 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2656 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002657def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2658 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002659 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002660 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2661 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002662def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2663 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002664 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002665 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2666 (implicit EFLAGS)]>;
Sean Callanan7e7df0e2009-09-15 20:53:57 +00002667
Sean Callanan84df9312009-09-15 21:43:27 +00002668// Register-Register Addition - Equivalent to the normal rr forms (ADD8rr,
2669// ADD16rr, and ADD32rr), but differently encoded.
Sean Callanan7e7df0e2009-09-15 20:53:57 +00002670def ADD8mrmrr: I<0x02, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2671 "add{b}\t{$src2, $dst|$dst, $src2}", []>;
2672def ADD16mrmrr: I<0x03, MRMSrcReg,(outs GR16:$dst),(ins GR16:$src1, GR16:$src2),
2673 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
2674def ADD32mrmrr: I<0x03, MRMSrcReg,(outs GR16:$dst),(ins GR16:$src1, GR16:$src2),
2675 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002676
Bill Wendlingae034ed2008-12-12 00:56:36 +00002677// Register-Integer Addition
2678def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2679 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002680 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2681 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002682
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002683let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002684// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002685def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2686 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002687 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002688 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2689 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002690def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2691 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002692 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002693 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2694 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002695def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2696 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002697 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002698 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2699 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002700def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2701 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002702 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002703 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2704 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002705}
2706
2707let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002708 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002709 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002710 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002711 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2712 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002713 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002714 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002715 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2716 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002717 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002718 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002719 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2720 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002721 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002722 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002723 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2724 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002725 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002726 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002727 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2728 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002729 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002730 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002731 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2732 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002733 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002734 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002735 [(store (add (load addr:$dst), i16immSExt8:$src2),
2736 addr:$dst),
2737 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002738 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002739 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002740 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002741 addr:$dst),
2742 (implicit EFLAGS)]>;
Sean Callanan0316b342009-08-11 21:26:06 +00002743
2744 // addition to rAX
2745 def ADD8i8 : Ii8<0x04, RawFrm, (outs), (ins i8imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002746 "add{b}\t{$src, %al|%al, $src}", []>;
Sean Callanan0316b342009-08-11 21:26:06 +00002747 def ADD16i16 : Ii16<0x05, RawFrm, (outs), (ins i16imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002748 "add{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
Sean Callanan0316b342009-08-11 21:26:06 +00002749 def ADD32i32 : Ii32<0x05, RawFrm, (outs), (ins i32imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002750 "add{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002751}
2752
Evan Cheng259471d2007-10-05 17:59:57 +00002753let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002754let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002755def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002756 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002757 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002758def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2759 (ins GR16:$src1, GR16:$src2),
2760 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002761 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002762def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2763 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002764 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002765 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002766}
Sean Callanan2c48df22009-12-18 00:01:26 +00002767
2768def ADC8rr_REV : I<0x12, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2769 "adc{b}\t{$src2, $dst|$dst, $src2}", []>;
2770def ADC16rr_REV : I<0x13, MRMSrcReg, (outs GR16:$dst),
2771 (ins GR16:$src1, GR16:$src2),
2772 "adc{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
2773def ADC32rr_REV : I<0x13, MRMSrcReg, (outs GR32:$dst),
2774 (ins GR32:$src1, GR32:$src2),
2775 "adc{l}\t{$src2, $dst|$dst, $src2}", []>;
2776
Dale Johannesen06b83f12009-05-18 17:44:15 +00002777def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2778 (ins GR8:$src1, i8mem:$src2),
2779 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002780 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002781def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2782 (ins GR16:$src1, i16mem:$src2),
2783 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002784 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002785 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002786def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2787 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002788 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002789 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2790def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002791 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002792 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002793def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2794 (ins GR16:$src1, i16imm:$src2),
2795 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002796 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002797def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2798 (ins GR16:$src1, i16i8imm:$src2),
2799 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002800 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2801 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002802def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2803 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002804 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002805 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002806def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2807 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002808 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002809 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002810
2811let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002812 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002813 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002814 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2815 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002816 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002817 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2818 OpSize;
2819 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002820 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002821 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2822 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002823 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002824 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2825 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002826 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002827 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2828 OpSize;
2829 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002830 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002831 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2832 OpSize;
2833 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002834 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002835 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2836 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002837 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002838 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00002839
2840 def ADC8i8 : Ii8<0x14, RawFrm, (outs), (ins i8imm:$src),
2841 "adc{b}\t{$src, %al|%al, $src}", []>;
2842 def ADC16i16 : Ii16<0x15, RawFrm, (outs), (ins i16imm:$src),
2843 "adc{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2844 def ADC32i32 : Ii32<0x15, RawFrm, (outs), (ins i32imm:$src),
2845 "adc{l}\t{$src, %eax|%eax, $src}", []>;
Dale Johannesen747fe522009-06-02 03:12:52 +00002846}
Evan Cheng259471d2007-10-05 17:59:57 +00002847} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848
Bill Wendlingae034ed2008-12-12 00:56:36 +00002849// Register-Register Subtraction
2850def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2851 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002852 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2853 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002854def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2855 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002856 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2857 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002858def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2859 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002860 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2861 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002862
Sean Callanan2c48df22009-12-18 00:01:26 +00002863def SUB8rr_REV : I<0x2A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2864 "sub{b}\t{$src2, $dst|$dst, $src2}", []>;
2865def SUB16rr_REV : I<0x2B, MRMSrcReg, (outs GR16:$dst),
2866 (ins GR16:$src1, GR16:$src2),
2867 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
2868def SUB32rr_REV : I<0x2B, MRMSrcReg, (outs GR32:$dst),
2869 (ins GR32:$src1, GR32:$src2),
2870 "sub{l}\t{$src2, $dst|$dst, $src2}", []>;
2871
Bill Wendlingae034ed2008-12-12 00:56:36 +00002872// Register-Memory Subtraction
2873def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2874 (ins GR8 :$src1, i8mem :$src2),
2875 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002876 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2877 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002878def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2879 (ins GR16:$src1, i16mem:$src2),
2880 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002881 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2882 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002883def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2884 (ins GR32:$src1, i32mem:$src2),
2885 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002886 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2887 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002888
2889// Register-Integer Subtraction
2890def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2891 (ins GR8:$src1, i8imm:$src2),
2892 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002893 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2894 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002895def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2896 (ins GR16:$src1, i16imm:$src2),
2897 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002898 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2899 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002900def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2901 (ins GR32:$src1, i32imm:$src2),
2902 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002903 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2904 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002905def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2906 (ins GR16:$src1, i16i8imm:$src2),
2907 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002908 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2909 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002910def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2911 (ins GR32:$src1, i32i8imm:$src2),
2912 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002913 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2914 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002915
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002917 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002918 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002919 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002920 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2921 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002922 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002923 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002924 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2925 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002926 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002927 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002928 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2929 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002930
2931 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002932 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002933 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002934 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2935 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002936 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002937 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002938 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2939 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002940 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002941 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002942 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2943 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002944 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002945 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002946 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002947 addr:$dst),
2948 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002949 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002950 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002951 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002952 addr:$dst),
2953 (implicit EFLAGS)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00002954
2955 def SUB8i8 : Ii8<0x2C, RawFrm, (outs), (ins i8imm:$src),
2956 "sub{b}\t{$src, %al|%al, $src}", []>;
2957 def SUB16i16 : Ii16<0x2D, RawFrm, (outs), (ins i16imm:$src),
2958 "sub{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2959 def SUB32i32 : Ii32<0x2D, RawFrm, (outs), (ins i32imm:$src),
2960 "sub{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002961}
2962
Evan Cheng259471d2007-10-05 17:59:57 +00002963let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002964def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2965 (ins GR8:$src1, GR8:$src2),
2966 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002967 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002968def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2969 (ins GR16:$src1, GR16:$src2),
2970 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002971 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002972def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2973 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002974 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002975 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002976
2977let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002978 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2979 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002980 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002981 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2982 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002983 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002984 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002985 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002986 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002987 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002988 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002989 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002990 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002991 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2992 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002993 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002994 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002995 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2996 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002997 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002998 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002999 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003000 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003001 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003002 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003003 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003004 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00003005
3006 def SBB8i8 : Ii8<0x1C, RawFrm, (outs), (ins i8imm:$src),
3007 "sbb{b}\t{$src, %al|%al, $src}", []>;
3008 def SBB16i16 : Ii16<0x1D, RawFrm, (outs), (ins i16imm:$src),
3009 "sbb{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3010 def SBB32i32 : Ii32<0x1D, RawFrm, (outs), (ins i32imm:$src),
3011 "sbb{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003012}
Sean Callanan2c48df22009-12-18 00:01:26 +00003013
3014def SBB8rr_REV : I<0x1A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
3015 "sbb{b}\t{$src2, $dst|$dst, $src2}", []>;
3016def SBB16rr_REV : I<0x1B, MRMSrcReg, (outs GR16:$dst),
3017 (ins GR16:$src1, GR16:$src2),
3018 "sbb{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
3019def SBB32rr_REV : I<0x1B, MRMSrcReg, (outs GR32:$dst),
3020 (ins GR32:$src1, GR32:$src2),
3021 "sbb{l}\t{$src2, $dst|$dst, $src2}", []>;
3022
Dale Johannesen06b83f12009-05-18 17:44:15 +00003023def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
3024 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003025 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003026def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
3027 (ins GR16:$src1, i16mem:$src2),
3028 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003029 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00003030 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003031def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
3032 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003033 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003034 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003035def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
3036 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003037 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003038def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
3039 (ins GR16:$src1, i16imm:$src2),
3040 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003041 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003042def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
3043 (ins GR16:$src1, i16i8imm:$src2),
3044 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003045 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
3046 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003047def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
3048 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003049 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003050 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003051def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
3052 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003053 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003054 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00003055} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00003056} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003057
Evan Cheng55687072007-09-14 21:48:26 +00003058let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003059let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00003060// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00003061def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003062 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003063 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
3064 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00003065def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003066 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003067 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
3068 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003069}
Bill Wendlingae034ed2008-12-12 00:56:36 +00003070
Bill Wendlingf5399032008-12-12 21:15:41 +00003071// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00003072def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
3073 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003074 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003075 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
3076 (implicit EFLAGS)]>, TB, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00003077def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
3078 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003079 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003080 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
3081 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00003082} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003083} // end Two Address instructions
3084
3085// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00003086let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00003087// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00003089 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003090 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003091 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
3092 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003093def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00003094 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003095 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003096 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
3097 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003098def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003099 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003100 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003101 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
3102 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003103def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003104 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003105 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003106 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
3107 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003108
Bill Wendlingf5399032008-12-12 21:15:41 +00003109// Memory-Integer Signed Integer Multiply
Sean Callanan2c48df22009-12-18 00:01:26 +00003110def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00003111 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003112 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003113 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
3114 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00003115def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00003116 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003117 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003118 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
3119 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003120def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003121 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003122 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00003123 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00003124 i16immSExt8:$src2)),
3125 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003126def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003127 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003128 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00003129 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00003130 i32immSExt8:$src2)),
3131 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00003132} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003133
3134//===----------------------------------------------------------------------===//
3135// Test instructions are just like AND, except they don't generate a result.
3136//
Evan Cheng950aac02007-09-25 01:57:46 +00003137let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003138let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00003139def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003140 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003141 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003142 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003143def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003144 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003145 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003146 (implicit EFLAGS)]>,
3147 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003148def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003149 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003150 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003151 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003152}
3153
Sean Callanan3e4b1a32009-09-01 18:14:18 +00003154def TEST8i8 : Ii8<0xA8, RawFrm, (outs), (ins i8imm:$src),
3155 "test{b}\t{$src, %al|%al, $src}", []>;
3156def TEST16i16 : Ii16<0xA9, RawFrm, (outs), (ins i16imm:$src),
3157 "test{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3158def TEST32i32 : Ii32<0xA9, RawFrm, (outs), (ins i32imm:$src),
3159 "test{l}\t{$src, %eax|%eax, $src}", []>;
3160
Evan Chengb783fa32007-07-19 01:14:50 +00003161def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003162 "test{b}\t{$src2, $src1|$src1, $src2}",
3163 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
3164 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003165def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003166 "test{w}\t{$src2, $src1|$src1, $src2}",
3167 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
3168 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003169def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003170 "test{l}\t{$src2, $src1|$src1, $src2}",
3171 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
3172 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003173
3174def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00003175 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003176 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003177 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003178 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003179def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00003180 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003181 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003182 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003183 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003184def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00003185 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003186 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003187 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003188 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003189
Evan Cheng621216e2007-09-29 00:00:36 +00003190def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00003191 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003192 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003193 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
3194 (implicit EFLAGS)]>;
3195def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00003196 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003197 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003198 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
3199 (implicit EFLAGS)]>, OpSize;
3200def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00003201 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003202 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003203 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00003204 (implicit EFLAGS)]>;
3205} // Defs = [EFLAGS]
3206
3207
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003208// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003209let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00003210def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003211let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00003212def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003213
Evan Cheng950aac02007-09-25 01:57:46 +00003214let Uses = [EFLAGS] in {
Evan Cheng834ae6b2009-12-15 00:53:42 +00003215// Use sbb to materialize carry bit.
3216
3217let Defs = [EFLAGS], isCodeGenOnly = 1 in {
3218def SETB_C8r : I<0x18, MRMInitReg, (outs GR8:$dst), (ins),
3219 "sbb{b}\t$dst, $dst",
3220 [(set GR8:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
3221def SETB_C16r : I<0x19, MRMInitReg, (outs GR16:$dst), (ins),
3222 "sbb{w}\t$dst, $dst",
Evan Chengedeb1692009-12-16 00:53:11 +00003223 [(set GR16:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>,
Evan Cheng834ae6b2009-12-15 00:53:42 +00003224 OpSize;
3225def SETB_C32r : I<0x19, MRMInitReg, (outs GR32:$dst), (ins),
3226 "sbb{l}\t$dst, $dst",
Evan Chengedeb1692009-12-16 00:53:11 +00003227 [(set GR32:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Evan Cheng834ae6b2009-12-15 00:53:42 +00003228} // isCodeGenOnly
3229
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003230def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003231 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003232 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003233 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003234 TB; // GR8 = ==
3235def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003236 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003237 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003238 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003239 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003240
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003241def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003242 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003243 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003244 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003245 TB; // GR8 = !=
3246def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003247 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003248 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003249 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003250 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003251
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003252def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003253 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003254 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003255 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003256 TB; // GR8 = < signed
3257def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003258 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003259 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003260 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003261 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003262
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003263def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003264 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003265 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003266 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003267 TB; // GR8 = >= signed
3268def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003269 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003270 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003271 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003273
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003274def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003275 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003276 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003277 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003278 TB; // GR8 = <= signed
3279def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003280 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003281 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003282 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003283 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003284
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003285def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003286 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003287 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003288 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003289 TB; // GR8 = > signed
3290def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003291 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003292 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003293 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003294 TB; // [mem8] = > signed
3295
3296def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003297 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003298 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003299 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003300 TB; // GR8 = < unsign
3301def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003302 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003303 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003304 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003305 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003306
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003307def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003308 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003309 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003310 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003311 TB; // GR8 = >= unsign
3312def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003313 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003314 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003315 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003316 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003317
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003318def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003319 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003320 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003321 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003322 TB; // GR8 = <= unsign
3323def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003324 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003325 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003326 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003327 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003328
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003329def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003330 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003331 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003332 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003333 TB; // GR8 = > signed
3334def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003335 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003336 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003337 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003338 TB; // [mem8] = > signed
3339
3340def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003341 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003342 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003343 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003344 TB; // GR8 = <sign bit>
3345def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003346 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003347 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003348 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003349 TB; // [mem8] = <sign bit>
3350def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003351 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003352 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003353 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003354 TB; // GR8 = !<sign bit>
3355def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003356 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003357 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003358 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003359 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003360
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003361def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003362 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003363 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003364 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003365 TB; // GR8 = parity
3366def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003367 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003368 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003369 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003370 TB; // [mem8] = parity
3371def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003372 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003373 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003374 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003375 TB; // GR8 = not parity
3376def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003377 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003378 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003379 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003380 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003381
3382def SETOr : I<0x90, MRM0r,
3383 (outs GR8 :$dst), (ins),
3384 "seto\t$dst",
3385 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
3386 TB; // GR8 = overflow
3387def SETOm : I<0x90, MRM0m,
3388 (outs), (ins i8mem:$dst),
3389 "seto\t$dst",
3390 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
3391 TB; // [mem8] = overflow
3392def SETNOr : I<0x91, MRM0r,
3393 (outs GR8 :$dst), (ins),
3394 "setno\t$dst",
3395 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
3396 TB; // GR8 = not overflow
3397def SETNOm : I<0x91, MRM0m,
3398 (outs), (ins i8mem:$dst),
3399 "setno\t$dst",
3400 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
3401 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00003402} // Uses = [EFLAGS]
3403
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003404
3405// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00003406let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +00003407def CMP8i8 : Ii8<0x3C, RawFrm, (outs), (ins i8imm:$src),
3408 "cmp{b}\t{$src, %al|%al, $src}", []>;
3409def CMP16i16 : Ii16<0x3D, RawFrm, (outs), (ins i16imm:$src),
3410 "cmp{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3411def CMP32i32 : Ii32<0x3D, RawFrm, (outs), (ins i32imm:$src),
3412 "cmp{l}\t{$src, %eax|%eax, $src}", []>;
3413
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003414def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003415 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003416 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003417 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003418def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003419 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003420 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003421 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003422def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003423 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003424 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003425 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003426def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003427 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003428 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003429 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
3430 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003431def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003432 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003433 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003434 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
3435 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003436def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003437 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003438 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003439 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
3440 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003441def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003442 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003443 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003444 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
3445 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003446def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003447 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003448 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003449 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
3450 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003451def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003452 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003453 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003454 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
3455 (implicit EFLAGS)]>;
Sean Callanan11490dc2009-09-16 21:11:23 +00003456def CMP8mrmrr : I<0x3A, MRMSrcReg, (outs), (ins GR8:$src1, GR8:$src2),
3457 "cmp{b}\t{$src2, $src1|$src1, $src2}", []>;
3458def CMP16mrmrr : I<0x3B, MRMSrcReg, (outs), (ins GR16:$src1, GR16:$src2),
3459 "cmp{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize;
3460def CMP32mrmrr : I<0x3B, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
3461 "cmp{l}\t{$src2, $src1|$src1, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003462def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003463 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003464 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003465 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003466def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003467 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003468 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003469 [(X86cmp GR16:$src1, imm:$src2),
3470 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003471def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003472 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003473 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003474 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003475def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003476 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003477 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003478 [(X86cmp (loadi8 addr:$src1), imm:$src2),
3479 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003480def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003481 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003482 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003483 [(X86cmp (loadi16 addr:$src1), imm:$src2),
3484 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003485def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003486 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003487 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003488 [(X86cmp (loadi32 addr:$src1), imm:$src2),
3489 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003490def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003491 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003492 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003493 [(X86cmp GR16:$src1, i16immSExt8:$src2),
3494 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003495def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003496 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003497 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003498 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
3499 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003500def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003501 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003502 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003503 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
3504 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003505def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003506 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003507 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003508 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003509 (implicit EFLAGS)]>;
3510} // Defs = [EFLAGS]
3511
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003512// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003513// TODO: BTC, BTR, and BTS
3514let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003515def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003516 "bt{w}\t{$src2, $src1|$src1, $src2}",
3517 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003518 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003519def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003520 "bt{l}\t{$src2, $src1|$src1, $src2}",
3521 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003522 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003523
3524// Unlike with the register+register form, the memory+register form of the
3525// bt instruction does not ignore the high bits of the index. From ISel's
Sean Callanan2c48df22009-12-18 00:01:26 +00003526// perspective, this is pretty bizarre. Make these instructions disassembly
3527// only for now.
3528
3529def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3530 "bt{w}\t{$src2, $src1|$src1, $src2}",
Dan Gohman85a228c2009-01-13 23:23:30 +00003531// [(X86bt (loadi16 addr:$src1), GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00003532// (implicit EFLAGS)]
3533 []
3534 >, OpSize, TB, Requires<[FastBTMem]>;
3535def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3536 "bt{l}\t{$src2, $src1|$src1, $src2}",
Dan Gohman85a228c2009-01-13 23:23:30 +00003537// [(X86bt (loadi32 addr:$src1), GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00003538// (implicit EFLAGS)]
3539 []
3540 >, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003541
3542def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3543 "bt{w}\t{$src2, $src1|$src1, $src2}",
3544 [(X86bt GR16:$src1, i16immSExt8:$src2),
3545 (implicit EFLAGS)]>, OpSize, TB;
3546def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3547 "bt{l}\t{$src2, $src1|$src1, $src2}",
3548 [(X86bt GR32:$src1, i32immSExt8:$src2),
3549 (implicit EFLAGS)]>, TB;
3550// Note that these instructions don't need FastBTMem because that
3551// only applies when the other operand is in a register. When it's
3552// an immediate, bt is still fast.
3553def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3554 "bt{w}\t{$src2, $src1|$src1, $src2}",
3555 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3556 (implicit EFLAGS)]>, OpSize, TB;
3557def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3558 "bt{l}\t{$src2, $src1|$src1, $src2}",
3559 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3560 (implicit EFLAGS)]>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00003561
3562def BTC16rr : I<0xBB, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
3563 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3564def BTC32rr : I<0xBB, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
3565 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3566def BTC16mr : I<0xBB, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3567 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3568def BTC32mr : I<0xBB, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3569 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3570def BTC16ri8 : Ii8<0xBA, MRM7r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3571 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3572def BTC32ri8 : Ii8<0xBA, MRM7r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3573 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3574def BTC16mi8 : Ii8<0xBA, MRM7m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3575 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3576def BTC32mi8 : Ii8<0xBA, MRM7m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3577 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3578
3579def BTR16rr : I<0xB3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
3580 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3581def BTR32rr : I<0xB3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
3582 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3583def BTR16mr : I<0xB3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3584 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3585def BTR32mr : I<0xB3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3586 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3587def BTR16ri8 : Ii8<0xBA, MRM6r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3588 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3589def BTR32ri8 : Ii8<0xBA, MRM6r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3590 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3591def BTR16mi8 : Ii8<0xBA, MRM6m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3592 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3593def BTR32mi8 : Ii8<0xBA, MRM6m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3594 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3595
3596def BTS16rr : I<0xAB, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
3597 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3598def BTS32rr : I<0xAB, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
3599 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3600def BTS16mr : I<0xAB, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3601 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3602def BTS32mr : I<0xAB, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3603 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3604def BTS16ri8 : Ii8<0xBA, MRM5r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3605 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3606def BTS32ri8 : Ii8<0xBA, MRM5r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3607 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3608def BTS16mi8 : Ii8<0xBA, MRM5m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3609 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3610def BTS32mi8 : Ii8<0xBA, MRM5m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3611 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003612} // Defs = [EFLAGS]
3613
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003614// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003615// Use movsbl intead of movsbw; we don't care about the high 16 bits
3616// of the register here. This has a smaller encoding and avoids a
Sean Callanan2c48df22009-12-18 00:01:26 +00003617// partial-register update. Actual movsbw included for the disassembler.
3618def MOVSX16rr8W : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src),
3619 "movs{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3620def MOVSX16rm8W : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src),
3621 "movs{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003622def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003623 "", [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003624def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003625 "", [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003626def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003627 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003628 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003629def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003630 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003631 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003632def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003633 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003634 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003635def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003636 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003637 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3638
Dan Gohman9203ab42008-07-30 18:09:17 +00003639// Use movzbl intead of movzbw; we don't care about the high 16 bits
3640// of the register here. This has a smaller encoding and avoids a
Sean Callanan2c48df22009-12-18 00:01:26 +00003641// partial-register update. Actual movzbw included for the disassembler.
3642def MOVZX16rr8W : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src),
3643 "movz{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3644def MOVZX16rm8W : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src),
3645 "movz{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003646def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003647 "", [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003648def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003649 "", [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003650def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003651 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003652 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003653def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003654 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003655 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003656def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003657 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003658 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003659def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003660 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003661 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3662
Dan Gohman744d4622009-04-13 16:09:41 +00003663// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3664// except that they use GR32_NOREX for the output operand register class
3665// instead of GR32. This allows them to operate on h registers on x86-64.
3666def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3667 (outs GR32_NOREX:$dst), (ins GR8:$src),
3668 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3669 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003670let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003671def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3672 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3673 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3674 []>, TB;
3675
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003676let neverHasSideEffects = 1 in {
3677 let Defs = [AX], Uses = [AL] in
3678 def CBW : I<0x98, RawFrm, (outs), (ins),
3679 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3680 let Defs = [EAX], Uses = [AX] in
3681 def CWDE : I<0x98, RawFrm, (outs), (ins),
3682 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003683
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003684 let Defs = [AX,DX], Uses = [AX] in
3685 def CWD : I<0x99, RawFrm, (outs), (ins),
3686 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3687 let Defs = [EAX,EDX], Uses = [EAX] in
3688 def CDQ : I<0x99, RawFrm, (outs), (ins),
3689 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3690}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003691
3692//===----------------------------------------------------------------------===//
3693// Alias Instructions
3694//===----------------------------------------------------------------------===//
3695
3696// Alias instructions that map movr0 to xor.
3697// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Daniel Dunbara0e62002009-08-11 22:17:52 +00003698let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
3699 isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003700def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003701 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003702 [(set GR8:$dst, 0)]>;
Chris Lattnerb5b1b862009-12-23 01:30:26 +00003703
3704 def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
3705 "xor{l}\t$dst, $dst",
3706 [(set GR32:$dst, 0)]>;
3707
Dan Gohman9203ab42008-07-30 18:09:17 +00003708// Use xorl instead of xorw since we don't care about the high 16 bits,
3709// it's smaller, and it avoids a partial-register update.
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003710def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Chris Lattnerb5b1b862009-12-23 01:30:26 +00003711 "", [/*(set GR16:$dst, 0)*/]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003712}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003713
Chris Lattnerb5b1b862009-12-23 01:30:26 +00003714let AddedComplexity = 1 in
3715def : Pat<(i16 0),
3716 (EXTRACT_SUBREG (MOV32r0), x86_subreg_16bit)>;
3717
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003718//===----------------------------------------------------------------------===//
3719// Thread Local Storage Instructions
3720//
3721
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003722// All calls clobber the non-callee saved registers. ESP is marked as
3723// a use to prevent stack-pointer assignments that appear immediately
3724// before calls from potentially appearing dead.
3725let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3726 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3727 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3728 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003729 Uses = [ESP] in
3730def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3731 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003732 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003733 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003734 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003735
Daniel Dunbar75a07302009-08-11 22:24:40 +00003736let AddedComplexity = 5, isCodeGenOnly = 1 in
sampo9cc09a32009-01-26 01:24:32 +00003737def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3738 "movl\t%gs:$src, $dst",
3739 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3740
Daniel Dunbar75a07302009-08-11 22:24:40 +00003741let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003742def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3743 "movl\t%fs:$src, $dst",
3744 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3745
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003746//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003747// EH Pseudo Instructions
3748//
3749let isTerminator = 1, isReturn = 1, isBarrier = 1,
Daniel Dunbar75513bd2009-08-27 07:58:05 +00003750 hasCtrlDep = 1, isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003751def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003752 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003753 [(X86ehret GR32:$addr)]>;
3754
3755}
3756
3757//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003758// Atomic support
3759//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003760
Evan Cheng3e171562008-04-19 01:20:30 +00003761// Atomic swap. These are just normal xchg instructions. But since a memory
3762// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003763let Constraints = "$val = $dst" in {
Sean Callanan2c48df22009-12-18 00:01:26 +00003764def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst),
3765 (ins GR32:$val, i32mem:$ptr),
Evan Cheng3e171562008-04-19 01:20:30 +00003766 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3767 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00003768def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst),
3769 (ins GR16:$val, i16mem:$ptr),
Evan Cheng3e171562008-04-19 01:20:30 +00003770 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3771 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3772 OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00003773def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
Evan Cheng3e171562008-04-19 01:20:30 +00003774 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3775 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00003776
3777def XCHG32rr : I<0x87, MRMSrcReg, (outs GR32:$dst), (ins GR32:$val, GR32:$src),
3778 "xchg{l}\t{$val, $src|$src, $val}", []>;
3779def XCHG16rr : I<0x87, MRMSrcReg, (outs GR16:$dst), (ins GR16:$val, GR16:$src),
3780 "xchg{w}\t{$val, $src|$src, $val}", []>, OpSize;
3781def XCHG8rr : I<0x86, MRMSrcReg, (outs GR8:$dst), (ins GR8:$val, GR8:$src),
3782 "xchg{b}\t{$val, $src|$src, $val}", []>;
Evan Cheng3e171562008-04-19 01:20:30 +00003783}
3784
Sean Callanan2c48df22009-12-18 00:01:26 +00003785def XCHG16ar : I<0x90, AddRegFrm, (outs), (ins GR16:$src),
3786 "xchg{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3787def XCHG32ar : I<0x90, AddRegFrm, (outs), (ins GR32:$src),
3788 "xchg{l}\t{$src, %eax|%eax, $src}", []>;
3789
Evan Chengd49dbb82008-04-18 20:55:36 +00003790// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003791let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003792def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003793 "lock\n\t"
3794 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003795 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003796}
Dale Johannesenf160d802008-10-02 18:53:47 +00003797let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003798def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003799 "lock\n\t"
3800 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003801 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3802}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003803
3804let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003805def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003806 "lock\n\t"
3807 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003808 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003809}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003810let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003811def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003812 "lock\n\t"
3813 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003814 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003815}
3816
Evan Chengd49dbb82008-04-18 20:55:36 +00003817// Atomic exchange and add
3818let Constraints = "$val = $dst", Defs = [EFLAGS] in {
Sean Callanan2c48df22009-12-18 00:01:26 +00003819def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins GR32:$val, i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003820 "lock\n\t"
3821 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003822 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003823 TB, LOCK;
Sean Callanan2c48df22009-12-18 00:01:26 +00003824def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins GR16:$val, i16mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003825 "lock\n\t"
3826 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003827 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003828 TB, OpSize, LOCK;
Sean Callanan2c48df22009-12-18 00:01:26 +00003829def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003830 "lock\n\t"
3831 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003832 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003833 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003834}
3835
Sean Callanan2c48df22009-12-18 00:01:26 +00003836def XADD8rr : I<0xC0, MRMDestReg, (outs GR8:$dst), (ins GR8:$src),
3837 "xadd{b}\t{$src, $dst|$dst, $src}", []>, TB;
3838def XADD16rr : I<0xC1, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
3839 "xadd{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3840def XADD32rr : I<0xC1, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
3841 "xadd{l}\t{$src, $dst|$dst, $src}", []>, TB;
3842
3843def XADD8rm : I<0xC0, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
3844 "xadd{b}\t{$src, $dst|$dst, $src}", []>, TB;
3845def XADD16rm : I<0xC1, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
3846 "xadd{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3847def XADD32rm : I<0xC1, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
3848 "xadd{l}\t{$src, $dst|$dst, $src}", []>, TB;
3849
3850def CMPXCHG8rr : I<0xB0, MRMDestReg, (outs GR8:$dst), (ins GR8:$src),
3851 "cmpxchg{b}\t{$src, $dst|$dst, $src}", []>, TB;
3852def CMPXCHG16rr : I<0xB1, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
3853 "cmpxchg{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3854def CMPXCHG32rr : I<0xB1, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
3855 "cmpxchg{l}\t{$src, $dst|$dst, $src}", []>, TB;
3856
3857def CMPXCHG8rm : I<0xB0, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
3858 "cmpxchg{b}\t{$src, $dst|$dst, $src}", []>, TB;
3859def CMPXCHG16rm : I<0xB1, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
3860 "cmpxchg{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3861def CMPXCHG32rm : I<0xB1, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
3862 "cmpxchg{l}\t{$src, $dst|$dst, $src}", []>, TB;
3863
3864def CMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$dst),
3865 "cmpxchg8b\t$dst", []>, TB;
3866
Evan Chengb723fb52009-07-30 08:33:02 +00003867// Optimized codegen when the non-memory output is not used.
3868// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
Dan Gohman1c286992009-10-20 18:14:49 +00003869let Defs = [EFLAGS] in {
Evan Chengb723fb52009-07-30 08:33:02 +00003870def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3871 "lock\n\t"
3872 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3873def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3874 "lock\n\t"
3875 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3876def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3877 "lock\n\t"
3878 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3879def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3880 "lock\n\t"
3881 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3882def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3883 "lock\n\t"
3884 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3885def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3886 "lock\n\t"
3887 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3888def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3889 "lock\n\t"
3890 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3891def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3892 "lock\n\t"
3893 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3894
3895def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3896 "lock\n\t"
3897 "inc{b}\t$dst", []>, LOCK;
3898def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3899 "lock\n\t"
3900 "inc{w}\t$dst", []>, OpSize, LOCK;
3901def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3902 "lock\n\t"
3903 "inc{l}\t$dst", []>, LOCK;
3904
3905def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3906 "lock\n\t"
3907 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3908def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3909 "lock\n\t"
3910 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3911def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3912 "lock\n\t"
3913 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3914def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3915 "lock\n\t"
3916 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3917def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3918 "lock\n\t"
3919 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3920def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3921 "lock\n\t"
3922 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Sean Callanan2c48df22009-12-18 00:01:26 +00003923def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Evan Chengb723fb52009-07-30 08:33:02 +00003924 "lock\n\t"
3925 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3926def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3927 "lock\n\t"
3928 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3929
3930def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3931 "lock\n\t"
3932 "dec{b}\t$dst", []>, LOCK;
3933def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3934 "lock\n\t"
3935 "dec{w}\t$dst", []>, OpSize, LOCK;
3936def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3937 "lock\n\t"
3938 "dec{l}\t$dst", []>, LOCK;
Dan Gohman1c286992009-10-20 18:14:49 +00003939}
Evan Chengb723fb52009-07-30 08:33:02 +00003940
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003941// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003942let Constraints = "$val = $dst", Defs = [EFLAGS],
Dan Gohman30afe012009-10-29 18:10:34 +00003943 usesCustomInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003944def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003945 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003946 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003947def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003948 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003949 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003950def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003951 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003952 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003953def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003954 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003955 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003956def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003957 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003958 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003959def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003960 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003961 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003962def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003963 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003964 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003965def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003966 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003967 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003968
3969def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003970 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003971 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003972def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003973 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003974 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003975def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003976 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003977 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003978def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003979 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003980 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003981def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003982 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003983 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003984def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003985 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003986 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003987def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003988 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003989 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003990def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003991 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003992 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003993
3994def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003995 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003996 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003997def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003998 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003999 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004000def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004001 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004002 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004003def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004004 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004005 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00004006}
4007
Dale Johannesenf160d802008-10-02 18:53:47 +00004008let Constraints = "$val1 = $dst1, $val2 = $dst2",
4009 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
4010 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00004011 mayLoad = 1, mayStore = 1,
Dan Gohman30afe012009-10-29 18:10:34 +00004012 usesCustomInserter = 1 in {
Dale Johannesenf160d802008-10-02 18:53:47 +00004013def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4014 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004015 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004016def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4017 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004018 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004019def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4020 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004021 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004022def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4023 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004024 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004025def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4026 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004027 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004028def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4029 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004030 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00004031def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4032 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004033 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004034}
4035
Sean Callanan2eddf5d2009-09-16 21:55:34 +00004036// Segmentation support instructions.
4037
4038def LAR16rm : I<0x02, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
4039 "lar{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4040def LAR16rr : I<0x02, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
4041 "lar{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4042
4043// i16mem operand in LAR32rm and GR32 operand in LAR32rr is not a typo.
4044def LAR32rm : I<0x02, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
4045 "lar{l}\t{$src, $dst|$dst, $src}", []>, TB;
4046def LAR32rr : I<0x02, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4047 "lar{l}\t{$src, $dst|$dst, $src}", []>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00004048
4049def LSL16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
4050 "lsl{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4051def LSL16rr : I<0x03, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
4052 "lsl{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4053def LSL32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
4054 "lsl{l}\t{$src, $dst|$dst, $src}", []>, TB;
4055def LSL32rr : I<0x03, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4056 "lsl{l}\t{$src, $dst|$dst, $src}", []>, TB;
4057
4058def INVLPG : I<0x01, RawFrm, (outs), (ins), "invlpg", []>, TB;
4059
4060def STRr : I<0x00, MRM1r, (outs GR16:$dst), (ins),
4061 "str{w}\t{$dst}", []>, TB;
4062def STRm : I<0x00, MRM1m, (outs i16mem:$dst), (ins),
4063 "str{w}\t{$dst}", []>, TB;
4064def LTRr : I<0x00, MRM3r, (outs), (ins GR16:$src),
4065 "ltr{w}\t{$src}", []>, TB;
4066def LTRm : I<0x00, MRM3m, (outs), (ins i16mem:$src),
4067 "ltr{w}\t{$src}", []>, TB;
4068
4069def PUSHFS16 : I<0xa0, RawFrm, (outs), (ins),
4070 "push{w}\t%fs", []>, OpSize, TB;
4071def PUSHFS32 : I<0xa0, RawFrm, (outs), (ins),
4072 "push{l}\t%fs", []>, TB;
4073def PUSHGS16 : I<0xa8, RawFrm, (outs), (ins),
4074 "push{w}\t%gs", []>, OpSize, TB;
4075def PUSHGS32 : I<0xa8, RawFrm, (outs), (ins),
4076 "push{l}\t%gs", []>, TB;
4077
4078def POPFS16 : I<0xa1, RawFrm, (outs), (ins),
4079 "pop{w}\t%fs", []>, OpSize, TB;
4080def POPFS32 : I<0xa1, RawFrm, (outs), (ins),
4081 "pop{l}\t%fs", []>, TB;
4082def POPGS16 : I<0xa9, RawFrm, (outs), (ins),
4083 "pop{w}\t%gs", []>, OpSize, TB;
4084def POPGS32 : I<0xa9, RawFrm, (outs), (ins),
4085 "pop{l}\t%gs", []>, TB;
4086
4087def LDS16rm : I<0xc5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4088 "lds{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
4089def LDS32rm : I<0xc5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4090 "lds{l}\t{$src, $dst|$dst, $src}", []>;
4091def LSS16rm : I<0xb2, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4092 "lss{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4093def LSS32rm : I<0xb2, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4094 "lss{l}\t{$src, $dst|$dst, $src}", []>, TB;
4095def LES16rm : I<0xc4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4096 "les{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
4097def LES32rm : I<0xc4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4098 "les{l}\t{$src, $dst|$dst, $src}", []>;
4099def LFS16rm : I<0xb4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4100 "lfs{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4101def LFS32rm : I<0xb4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4102 "lfs{l}\t{$src, $dst|$dst, $src}", []>, TB;
4103def LGS16rm : I<0xb5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4104 "lgs{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4105def LGS32rm : I<0xb5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4106 "lgs{l}\t{$src, $dst|$dst, $src}", []>, TB;
4107
4108def VERRr : I<0x00, MRM4r, (outs), (ins GR16:$seg),
4109 "verr\t$seg", []>, TB;
4110def VERRm : I<0x00, MRM4m, (outs), (ins i16mem:$seg),
4111 "verr\t$seg", []>, TB;
4112def VERWr : I<0x00, MRM5r, (outs), (ins GR16:$seg),
4113 "verw\t$seg", []>, TB;
4114def VERWm : I<0x00, MRM5m, (outs), (ins i16mem:$seg),
4115 "verw\t$seg", []>, TB;
4116
4117// Descriptor-table support instructions
4118
4119def SGDTm : I<0x01, MRM0m, (outs opaque48mem:$dst), (ins),
4120 "sgdt\t$dst", []>, TB;
4121def SIDTm : I<0x01, MRM1m, (outs opaque48mem:$dst), (ins),
4122 "sidt\t$dst", []>, TB;
4123def SLDT16r : I<0x00, MRM0r, (outs GR16:$dst), (ins),
4124 "sldt{w}\t$dst", []>, TB;
4125def SLDT16m : I<0x00, MRM0m, (outs i16mem:$dst), (ins),
4126 "sldt{w}\t$dst", []>, TB;
4127def LGDTm : I<0x01, MRM2m, (outs), (ins opaque48mem:$src),
4128 "lgdt\t$src", []>, TB;
4129def LIDTm : I<0x01, MRM3m, (outs), (ins opaque48mem:$src),
4130 "lidt\t$src", []>, TB;
4131def LLDT16r : I<0x00, MRM2r, (outs), (ins GR16:$src),
4132 "lldt{w}\t$src", []>, TB;
4133def LLDT16m : I<0x00, MRM2m, (outs), (ins i16mem:$src),
4134 "lldt{w}\t$src", []>, TB;
Sean Callanan23f33d72009-09-16 22:59:28 +00004135
4136// String manipulation instructions
4137
4138def LODSB : I<0xAC, RawFrm, (outs), (ins), "lodsb", []>;
4139def LODSW : I<0xAD, RawFrm, (outs), (ins), "lodsw", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00004140def LODSD : I<0xAD, RawFrm, (outs), (ins), "lods{l|d}", []>;
4141
4142def OUTSB : I<0x6E, RawFrm, (outs), (ins), "outsb", []>;
4143def OUTSW : I<0x6F, RawFrm, (outs), (ins), "outsw", []>, OpSize;
4144def OUTSD : I<0x6F, RawFrm, (outs), (ins), "outs{l|d}", []>;
4145
4146// CPU flow control instructions
4147
4148def HLT : I<0xF4, RawFrm, (outs), (ins), "hlt", []>;
4149def RSM : I<0xAA, RawFrm, (outs), (ins), "rsm", []>, TB;
4150
4151// FPU control instructions
4152
4153def FNINIT : I<0xE3, RawFrm, (outs), (ins), "fninit", []>, DB;
4154
4155// Flag instructions
4156
4157def CLC : I<0xF8, RawFrm, (outs), (ins), "clc", []>;
4158def STC : I<0xF9, RawFrm, (outs), (ins), "stc", []>;
4159def CLI : I<0xFA, RawFrm, (outs), (ins), "cli", []>;
4160def STI : I<0xFB, RawFrm, (outs), (ins), "sti", []>;
4161def CLD : I<0xFC, RawFrm, (outs), (ins), "cld", []>;
4162def STD : I<0xFD, RawFrm, (outs), (ins), "std", []>;
4163def CMC : I<0xF5, RawFrm, (outs), (ins), "cmc", []>;
4164
4165def CLTS : I<0x06, RawFrm, (outs), (ins), "clts", []>, TB;
4166
4167// Table lookup instructions
4168
4169def XLAT : I<0xD7, RawFrm, (outs), (ins), "xlatb", []>;
4170
4171// Specialized register support
4172
4173def WRMSR : I<0x30, RawFrm, (outs), (ins), "wrmsr", []>, TB;
4174def RDMSR : I<0x32, RawFrm, (outs), (ins), "rdmsr", []>, TB;
4175def RDPMC : I<0x33, RawFrm, (outs), (ins), "rdpmc", []>, TB;
4176
4177def SMSW16r : I<0x01, MRM4r, (outs GR16:$dst), (ins),
4178 "smsw{w}\t$dst", []>, OpSize, TB;
4179def SMSW32r : I<0x01, MRM4r, (outs GR32:$dst), (ins),
4180 "smsw{l}\t$dst", []>, TB;
4181// For memory operands, there is only a 16-bit form
4182def SMSW16m : I<0x01, MRM4m, (outs i16mem:$dst), (ins),
4183 "smsw{w}\t$dst", []>, TB;
4184
4185def LMSW16r : I<0x01, MRM6r, (outs), (ins GR16:$src),
4186 "lmsw{w}\t$src", []>, TB;
4187def LMSW16m : I<0x01, MRM6m, (outs), (ins i16mem:$src),
4188 "lmsw{w}\t$src", []>, TB;
4189
4190def CPUID : I<0xA2, RawFrm, (outs), (ins), "cpuid", []>, TB;
4191
4192// Cache instructions
4193
4194def INVD : I<0x08, RawFrm, (outs), (ins), "invd", []>, TB;
4195def WBINVD : I<0x09, RawFrm, (outs), (ins), "wbinvd", []>, TB;
4196
4197// VMX instructions
4198
4199// 66 0F 38 80
4200def INVEPT : I<0x38, RawFrm, (outs), (ins), "invept", []>, OpSize, TB;
4201// 66 0F 38 81
4202def INVVPID : I<0x38, RawFrm, (outs), (ins), "invvpid", []>, OpSize, TB;
4203// 0F 01 C1
4204def VMCALL : I<0x01, RawFrm, (outs), (ins), "vmcall", []>, TB;
4205def VMCLEARm : I<0xC7, MRM6m, (outs), (ins i64mem:$vmcs),
4206 "vmclear\t$vmcs", []>, OpSize, TB;
4207// 0F 01 C2
4208def VMLAUNCH : I<0x01, RawFrm, (outs), (ins), "vmlaunch", []>, TB;
4209// 0F 01 C3
4210def VMRESUME : I<0x01, RawFrm, (outs), (ins), "vmresume", []>, TB;
4211def VMPTRLDm : I<0xC7, MRM6m, (outs), (ins i64mem:$vmcs),
4212 "vmptrld\t$vmcs", []>, TB;
4213def VMPTRSTm : I<0xC7, MRM7m, (outs i64mem:$vmcs), (ins),
4214 "vmptrst\t$vmcs", []>, TB;
4215def VMREAD64rm : I<0x78, MRMDestMem, (outs i64mem:$dst), (ins GR64:$src),
4216 "vmread{q}\t{$src, $dst|$dst, $src}", []>, TB;
4217def VMREAD64rr : I<0x78, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
4218 "vmread{q}\t{$src, $dst|$dst, $src}", []>, TB;
4219def VMREAD32rm : I<0x78, MRMDestMem, (outs i32mem:$dst), (ins GR32:$src),
4220 "vmread{l}\t{$src, $dst|$dst, $src}", []>, TB;
4221def VMREAD32rr : I<0x78, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
4222 "vmread{l}\t{$src, $dst|$dst, $src}", []>, TB;
4223def VMWRITE64rm : I<0x79, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
4224 "vmwrite{q}\t{$src, $dst|$dst, $src}", []>, TB;
4225def VMWRITE64rr : I<0x79, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
4226 "vmwrite{q}\t{$src, $dst|$dst, $src}", []>, TB;
4227def VMWRITE32rm : I<0x79, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
4228 "vmwrite{l}\t{$src, $dst|$dst, $src}", []>, TB;
4229def VMWRITE32rr : I<0x79, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4230 "vmwrite{l}\t{$src, $dst|$dst, $src}", []>, TB;
4231// 0F 01 C4
4232def VMXOFF : I<0x01, RawFrm, (outs), (ins), "vmxoff", []>, OpSize;
4233def VMXON : I<0xC7, MRM6m, (outs), (ins i64mem:$vmxon),
4234 "vmxon\t{$vmxon}", []>, XD;
Sean Callanan2eddf5d2009-09-16 21:55:34 +00004235
Andrew Lenharthe44f3902008-02-21 06:45:13 +00004236//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004237// Non-Instruction Patterns
4238//===----------------------------------------------------------------------===//
4239
Bill Wendlingfef06052008-09-16 21:48:12 +00004240// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004241def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
4242def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00004243def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004244def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
4245def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
Dan Gohman064403e2009-10-30 01:28:02 +00004246def : Pat<(i32 (X86Wrapper tblockaddress:$dst)), (MOV32ri tblockaddress:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004247
4248def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
4249 (ADD32ri GR32:$src1, tconstpool:$src2)>;
4250def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
4251 (ADD32ri GR32:$src1, tjumptable:$src2)>;
4252def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
4253 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
4254def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
4255 (ADD32ri GR32:$src1, texternalsym:$src2)>;
Dan Gohman064403e2009-10-30 01:28:02 +00004256def : Pat<(add GR32:$src1, (X86Wrapper tblockaddress:$src2)),
4257 (ADD32ri GR32:$src1, tblockaddress:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004258
4259def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
4260 (MOV32mi addr:$dst, tglobaladdr:$src)>;
4261def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
4262 (MOV32mi addr:$dst, texternalsym:$src)>;
Dan Gohman064403e2009-10-30 01:28:02 +00004263def : Pat<(store (i32 (X86Wrapper tblockaddress:$src)), addr:$dst),
4264 (MOV32mi addr:$dst, tblockaddress:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004265
4266// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004267// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004268def : Pat<(X86tcret GR32:$dst, imm:$off),
4269 (TCRETURNri GR32:$dst, imm:$off)>;
4270
4271def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
4272 (TCRETURNdi texternalsym:$dst, imm:$off)>;
4273
4274def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
4275 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004276
Dan Gohmance5dbff2009-08-02 16:10:01 +00004277// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004278def : Pat<(X86call (i32 tglobaladdr:$dst)),
4279 (CALLpcrel32 tglobaladdr:$dst)>;
4280def : Pat<(X86call (i32 texternalsym:$dst)),
4281 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00004282def : Pat<(X86call (i32 imm:$dst)),
4283 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004284
4285// X86 specific add which produces a flag.
4286def : Pat<(addc GR32:$src1, GR32:$src2),
4287 (ADD32rr GR32:$src1, GR32:$src2)>;
4288def : Pat<(addc GR32:$src1, (load addr:$src2)),
4289 (ADD32rm GR32:$src1, addr:$src2)>;
4290def : Pat<(addc GR32:$src1, imm:$src2),
4291 (ADD32ri GR32:$src1, imm:$src2)>;
4292def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
4293 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
4294
4295def : Pat<(subc GR32:$src1, GR32:$src2),
4296 (SUB32rr GR32:$src1, GR32:$src2)>;
4297def : Pat<(subc GR32:$src1, (load addr:$src2)),
4298 (SUB32rm GR32:$src1, addr:$src2)>;
4299def : Pat<(subc GR32:$src1, imm:$src2),
4300 (SUB32ri GR32:$src1, imm:$src2)>;
4301def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
4302 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
4303
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004304// Comparisons.
4305
4306// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00004307def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004308 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00004309def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004310 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00004311def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004312 (TEST32rr GR32:$src1, GR32:$src1)>;
4313
Dan Gohman0a3c5222009-01-07 01:00:24 +00004314// Conditional moves with folded loads with operands swapped and conditions
4315// inverted.
4316def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
4317 (CMOVAE16rm GR16:$src2, addr:$src1)>;
4318def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
4319 (CMOVAE32rm GR32:$src2, addr:$src1)>;
4320def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
4321 (CMOVB16rm GR16:$src2, addr:$src1)>;
4322def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
4323 (CMOVB32rm GR32:$src2, addr:$src1)>;
4324def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
4325 (CMOVNE16rm GR16:$src2, addr:$src1)>;
4326def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
4327 (CMOVNE32rm GR32:$src2, addr:$src1)>;
4328def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
4329 (CMOVE16rm GR16:$src2, addr:$src1)>;
4330def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
4331 (CMOVE32rm GR32:$src2, addr:$src1)>;
4332def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
4333 (CMOVA16rm GR16:$src2, addr:$src1)>;
4334def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
4335 (CMOVA32rm GR32:$src2, addr:$src1)>;
4336def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
4337 (CMOVBE16rm GR16:$src2, addr:$src1)>;
4338def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
4339 (CMOVBE32rm GR32:$src2, addr:$src1)>;
4340def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
4341 (CMOVGE16rm GR16:$src2, addr:$src1)>;
4342def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
4343 (CMOVGE32rm GR32:$src2, addr:$src1)>;
4344def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
4345 (CMOVL16rm GR16:$src2, addr:$src1)>;
4346def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
4347 (CMOVL32rm GR32:$src2, addr:$src1)>;
4348def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
4349 (CMOVG16rm GR16:$src2, addr:$src1)>;
4350def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
4351 (CMOVG32rm GR32:$src2, addr:$src1)>;
4352def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
4353 (CMOVLE16rm GR16:$src2, addr:$src1)>;
4354def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
4355 (CMOVLE32rm GR32:$src2, addr:$src1)>;
4356def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
4357 (CMOVNP16rm GR16:$src2, addr:$src1)>;
4358def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
4359 (CMOVNP32rm GR32:$src2, addr:$src1)>;
4360def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
4361 (CMOVP16rm GR16:$src2, addr:$src1)>;
4362def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
4363 (CMOVP32rm GR32:$src2, addr:$src1)>;
4364def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
4365 (CMOVNS16rm GR16:$src2, addr:$src1)>;
4366def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
4367 (CMOVNS32rm GR32:$src2, addr:$src1)>;
4368def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
4369 (CMOVS16rm GR16:$src2, addr:$src1)>;
4370def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
4371 (CMOVS32rm GR32:$src2, addr:$src1)>;
4372def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
4373 (CMOVNO16rm GR16:$src2, addr:$src1)>;
4374def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
4375 (CMOVNO32rm GR32:$src2, addr:$src1)>;
4376def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
4377 (CMOVO16rm GR16:$src2, addr:$src1)>;
4378def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
4379 (CMOVO32rm GR32:$src2, addr:$src1)>;
4380
Duncan Sands082524c2008-01-23 20:39:46 +00004381// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004382def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
4383def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
4384def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
4385
4386// extload bool -> extload byte
4387def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00004388def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004389def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00004390def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004391def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
4392def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
4393
Dan Gohman9959b052009-08-26 14:59:13 +00004394// anyext. Define these to do an explicit zero-extend to
4395// avoid partial-register updates.
4396def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
4397def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
4398def : Pat<(i32 (anyext GR16:$src)), (MOVZX32rr16 GR16:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004399
Evan Chengf2abee72007-12-13 00:43:27 +00004400// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00004401def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
4402 (MOVZX32rm8 addr:$src)>;
4403def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
4404 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00004405
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004406//===----------------------------------------------------------------------===//
4407// Some peepholes
4408//===----------------------------------------------------------------------===//
4409
Dan Gohman5a5e6e92008-10-17 01:33:43 +00004410// Odd encoding trick: -128 fits into an 8-bit immediate field while
4411// +128 doesn't, so in this special case use a sub instead of an add.
4412def : Pat<(add GR16:$src1, 128),
4413 (SUB16ri8 GR16:$src1, -128)>;
4414def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
4415 (SUB16mi8 addr:$dst, -128)>;
4416def : Pat<(add GR32:$src1, 128),
4417 (SUB32ri8 GR32:$src1, -128)>;
4418def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
4419 (SUB32mi8 addr:$dst, -128)>;
4420
Dan Gohman9203ab42008-07-30 18:09:17 +00004421// r & (2^16-1) ==> movz
4422def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00004423 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00004424// r & (2^8-1) ==> movz
4425def : Pat<(and GR32:$src1, 0xff),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004426 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src1,
4427 GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004428 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00004429 Requires<[In32BitMode]>;
4430// r & (2^8-1) ==> movz
4431def : Pat<(and GR16:$src1, 0xff),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004432 (MOVZX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src1,
4433 GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004434 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004435 Requires<[In32BitMode]>;
4436
4437// sext_inreg patterns
4438def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00004439 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00004440def : Pat<(sext_inreg GR32:$src, i8),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004441 (MOVSX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
4442 GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004443 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004444 Requires<[In32BitMode]>;
4445def : Pat<(sext_inreg GR16:$src, i8),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004446 (MOVSX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
4447 GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004448 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004449 Requires<[In32BitMode]>;
4450
4451// trunc patterns
4452def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00004453 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00004454def : Pat<(i8 (trunc GR32:$src)),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004455 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004456 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004457 Requires<[In32BitMode]>;
4458def : Pat<(i8 (trunc GR16:$src)),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004459 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004460 x86_subreg_8bit)>,
4461 Requires<[In32BitMode]>;
4462
4463// h-register tricks
4464def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004465 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004466 x86_subreg_8bit_hi)>,
4467 Requires<[In32BitMode]>;
4468def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004469 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004470 x86_subreg_8bit_hi)>,
4471 Requires<[In32BitMode]>;
4472def : Pat<(srl_su GR16:$src, (i8 8)),
4473 (EXTRACT_SUBREG
4474 (MOVZX32rr8
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004475 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004476 x86_subreg_8bit_hi)),
4477 x86_subreg_16bit)>,
4478 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00004479def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
Sean Callanan2c48df22009-12-18 00:01:26 +00004480 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
4481 GR16_ABCD)),
Evan Cheng957ca282009-05-29 01:44:43 +00004482 x86_subreg_8bit_hi))>,
4483 Requires<[In32BitMode]>;
Dan Gohman9959b052009-08-26 14:59:13 +00004484def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
Sean Callanan2c48df22009-12-18 00:01:26 +00004485 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
4486 GR16_ABCD)),
Dan Gohman9959b052009-08-26 14:59:13 +00004487 x86_subreg_8bit_hi))>,
4488 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00004489def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Sean Callanan2c48df22009-12-18 00:01:26 +00004490 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
4491 GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004492 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00004493 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00004494
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004495// (shl x, 1) ==> (add x, x)
4496def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
4497def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
4498def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
4499
Evan Cheng76a64c72008-08-30 02:03:58 +00004500// (shl x (and y, 31)) ==> (shl x, y)
4501def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
4502 (SHL8rCL GR8:$src1)>;
4503def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
4504 (SHL16rCL GR16:$src1)>;
4505def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
4506 (SHL32rCL GR32:$src1)>;
4507def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4508 (SHL8mCL addr:$dst)>;
4509def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4510 (SHL16mCL addr:$dst)>;
4511def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4512 (SHL32mCL addr:$dst)>;
4513
4514def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
4515 (SHR8rCL GR8:$src1)>;
4516def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
4517 (SHR16rCL GR16:$src1)>;
4518def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
4519 (SHR32rCL GR32:$src1)>;
4520def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4521 (SHR8mCL addr:$dst)>;
4522def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4523 (SHR16mCL addr:$dst)>;
4524def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4525 (SHR32mCL addr:$dst)>;
4526
4527def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
4528 (SAR8rCL GR8:$src1)>;
4529def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
4530 (SAR16rCL GR16:$src1)>;
4531def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
4532 (SAR32rCL GR32:$src1)>;
4533def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4534 (SAR8mCL addr:$dst)>;
4535def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4536 (SAR16mCL addr:$dst)>;
4537def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4538 (SAR32mCL addr:$dst)>;
4539
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004540// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
4541def : Pat<(or (srl GR32:$src1, CL:$amt),
4542 (shl GR32:$src2, (sub 32, CL:$amt))),
4543 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
4544
4545def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
4546 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
4547 (SHRD32mrCL addr:$dst, GR32:$src2)>;
4548
Dan Gohman921581d2008-10-17 01:23:35 +00004549def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
4550 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4551 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
4552
4553def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
4554 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4555 addr:$dst),
4556 (SHRD32mrCL addr:$dst, GR32:$src2)>;
4557
4558def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
4559 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
4560
4561def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
4562 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
4563 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
4564
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004565// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
4566def : Pat<(or (shl GR32:$src1, CL:$amt),
4567 (srl GR32:$src2, (sub 32, CL:$amt))),
4568 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
4569
4570def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
4571 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
4572 (SHLD32mrCL addr:$dst, GR32:$src2)>;
4573
Dan Gohman921581d2008-10-17 01:23:35 +00004574def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
4575 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4576 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
4577
4578def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
4579 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4580 addr:$dst),
4581 (SHLD32mrCL addr:$dst, GR32:$src2)>;
4582
4583def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
4584 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
4585
4586def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
4587 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
4588 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
4589
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004590// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
4591def : Pat<(or (srl GR16:$src1, CL:$amt),
4592 (shl GR16:$src2, (sub 16, CL:$amt))),
4593 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
4594
4595def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
4596 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
4597 (SHRD16mrCL addr:$dst, GR16:$src2)>;
4598
Dan Gohman921581d2008-10-17 01:23:35 +00004599def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
4600 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4601 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
4602
4603def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
4604 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4605 addr:$dst),
4606 (SHRD16mrCL addr:$dst, GR16:$src2)>;
4607
4608def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
4609 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
4610
4611def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
4612 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
4613 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
4614
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004615// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
4616def : Pat<(or (shl GR16:$src1, CL:$amt),
4617 (srl GR16:$src2, (sub 16, CL:$amt))),
4618 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
4619
4620def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
4621 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
4622 (SHLD16mrCL addr:$dst, GR16:$src2)>;
4623
Dan Gohman921581d2008-10-17 01:23:35 +00004624def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
4625 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4626 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
4627
4628def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
4629 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4630 addr:$dst),
4631 (SHLD16mrCL addr:$dst, GR16:$src2)>;
4632
4633def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
4634 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
4635
4636def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
4637 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
4638 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
4639
Evan Chengedeb1692009-12-16 00:53:11 +00004640// (anyext (setcc_carry)) -> (setcc_carry)
4641def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
Evan Cheng834ae6b2009-12-15 00:53:42 +00004642 (SETB_C16r)>;
Evan Chengedeb1692009-12-16 00:53:11 +00004643def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
Evan Cheng834ae6b2009-12-15 00:53:42 +00004644 (SETB_C32r)>;
4645
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004646//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00004647// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00004648//===----------------------------------------------------------------------===//
4649
Dan Gohman99a12192009-03-04 19:44:21 +00004650// Register-Register Addition with EFLAGS result
4651def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004652 (implicit EFLAGS)),
4653 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004654def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004655 (implicit EFLAGS)),
4656 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004657def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004658 (implicit EFLAGS)),
4659 (ADD32rr GR32:$src1, GR32:$src2)>;
4660
Dan Gohman99a12192009-03-04 19:44:21 +00004661// Register-Memory Addition with EFLAGS result
4662def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004663 (implicit EFLAGS)),
4664 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004665def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004666 (implicit EFLAGS)),
4667 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004668def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004669 (implicit EFLAGS)),
4670 (ADD32rm GR32:$src1, addr:$src2)>;
4671
Dan Gohman99a12192009-03-04 19:44:21 +00004672// Register-Integer Addition with EFLAGS result
4673def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004674 (implicit EFLAGS)),
4675 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004676def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004677 (implicit EFLAGS)),
4678 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004679def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004680 (implicit EFLAGS)),
4681 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004682def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004683 (implicit EFLAGS)),
4684 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004685def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004686 (implicit EFLAGS)),
4687 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
4688
Dan Gohman99a12192009-03-04 19:44:21 +00004689// Memory-Register Addition with EFLAGS result
4690def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004691 addr:$dst),
4692 (implicit EFLAGS)),
4693 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004694def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004695 addr:$dst),
4696 (implicit EFLAGS)),
4697 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004698def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004699 addr:$dst),
4700 (implicit EFLAGS)),
4701 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00004702
4703// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00004704def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004705 addr:$dst),
4706 (implicit EFLAGS)),
4707 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004708def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004709 addr:$dst),
4710 (implicit EFLAGS)),
4711 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004712def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004713 addr:$dst),
4714 (implicit EFLAGS)),
4715 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004716def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004717 addr:$dst),
4718 (implicit EFLAGS)),
4719 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004720def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004721 addr:$dst),
4722 (implicit EFLAGS)),
4723 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
4724
Dan Gohman99a12192009-03-04 19:44:21 +00004725// Register-Register Subtraction with EFLAGS result
4726def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004727 (implicit EFLAGS)),
4728 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004729def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004730 (implicit EFLAGS)),
4731 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004732def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004733 (implicit EFLAGS)),
4734 (SUB32rr GR32:$src1, GR32:$src2)>;
4735
Dan Gohman99a12192009-03-04 19:44:21 +00004736// Register-Memory Subtraction with EFLAGS result
4737def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004738 (implicit EFLAGS)),
4739 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004740def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004741 (implicit EFLAGS)),
4742 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004743def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004744 (implicit EFLAGS)),
4745 (SUB32rm GR32:$src1, addr:$src2)>;
4746
Dan Gohman99a12192009-03-04 19:44:21 +00004747// Register-Integer Subtraction with EFLAGS result
4748def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004749 (implicit EFLAGS)),
4750 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004751def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004752 (implicit EFLAGS)),
4753 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004754def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004755 (implicit EFLAGS)),
4756 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004757def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004758 (implicit EFLAGS)),
4759 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004760def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004761 (implicit EFLAGS)),
4762 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
4763
Dan Gohman99a12192009-03-04 19:44:21 +00004764// Memory-Register Subtraction with EFLAGS result
4765def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004766 addr:$dst),
4767 (implicit EFLAGS)),
4768 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004769def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004770 addr:$dst),
4771 (implicit EFLAGS)),
4772 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004773def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004774 addr:$dst),
4775 (implicit EFLAGS)),
4776 (SUB32mr addr:$dst, GR32:$src2)>;
4777
Dan Gohman99a12192009-03-04 19:44:21 +00004778// Memory-Integer Subtraction with EFLAGS result
4779def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004780 addr:$dst),
4781 (implicit EFLAGS)),
4782 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004783def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004784 addr:$dst),
4785 (implicit EFLAGS)),
4786 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004787def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004788 addr:$dst),
4789 (implicit EFLAGS)),
4790 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004791def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004792 addr:$dst),
4793 (implicit EFLAGS)),
4794 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004795def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004796 addr:$dst),
4797 (implicit EFLAGS)),
4798 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
4799
4800
Dan Gohman99a12192009-03-04 19:44:21 +00004801// Register-Register Signed Integer Multiply with EFLAGS result
4802def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004803 (implicit EFLAGS)),
4804 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004805def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004806 (implicit EFLAGS)),
4807 (IMUL32rr GR32:$src1, GR32:$src2)>;
4808
Dan Gohman99a12192009-03-04 19:44:21 +00004809// Register-Memory Signed Integer Multiply with EFLAGS result
4810def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004811 (implicit EFLAGS)),
4812 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004813def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004814 (implicit EFLAGS)),
4815 (IMUL32rm GR32:$src1, addr:$src2)>;
4816
Dan Gohman99a12192009-03-04 19:44:21 +00004817// Register-Integer Signed Integer Multiply with EFLAGS result
4818def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004819 (implicit EFLAGS)),
4820 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004821def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004822 (implicit EFLAGS)),
4823 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004824def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004825 (implicit EFLAGS)),
4826 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004827def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004828 (implicit EFLAGS)),
4829 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4830
Dan Gohman99a12192009-03-04 19:44:21 +00004831// Memory-Integer Signed Integer Multiply with EFLAGS result
4832def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004833 (implicit EFLAGS)),
4834 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004835def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004836 (implicit EFLAGS)),
4837 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004838def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004839 (implicit EFLAGS)),
4840 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004841def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004842 (implicit EFLAGS)),
4843 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4844
Dan Gohman99a12192009-03-04 19:44:21 +00004845// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004846let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004847def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004848 (implicit EFLAGS)),
4849 (ADD16rr GR16:$src1, GR16:$src1)>;
4850
Dan Gohman99a12192009-03-04 19:44:21 +00004851def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004852 (implicit EFLAGS)),
4853 (ADD32rr GR32:$src1, GR32:$src1)>;
4854}
4855
Dan Gohman99a12192009-03-04 19:44:21 +00004856// INC and DEC with EFLAGS result. Note that these do not set CF.
4857def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4858 (INC8r GR8:$src)>;
4859def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4860 (implicit EFLAGS)),
4861 (INC8m addr:$dst)>;
4862def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4863 (DEC8r GR8:$src)>;
4864def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4865 (implicit EFLAGS)),
4866 (DEC8m addr:$dst)>;
4867
4868def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004869 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004870def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4871 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004872 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004873def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004874 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004875def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4876 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004877 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004878
4879def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004880 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004881def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4882 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004883 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004884def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004885 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004886def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4887 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004888 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004889
Dan Gohman12e03292009-09-18 19:59:53 +00004890// Register-Register Or with EFLAGS result
4891def : Pat<(parallel (X86or_flag GR8:$src1, GR8:$src2),
4892 (implicit EFLAGS)),
4893 (OR8rr GR8:$src1, GR8:$src2)>;
4894def : Pat<(parallel (X86or_flag GR16:$src1, GR16:$src2),
4895 (implicit EFLAGS)),
4896 (OR16rr GR16:$src1, GR16:$src2)>;
4897def : Pat<(parallel (X86or_flag GR32:$src1, GR32:$src2),
4898 (implicit EFLAGS)),
4899 (OR32rr GR32:$src1, GR32:$src2)>;
4900
4901// Register-Memory Or with EFLAGS result
4902def : Pat<(parallel (X86or_flag GR8:$src1, (loadi8 addr:$src2)),
4903 (implicit EFLAGS)),
4904 (OR8rm GR8:$src1, addr:$src2)>;
4905def : Pat<(parallel (X86or_flag GR16:$src1, (loadi16 addr:$src2)),
4906 (implicit EFLAGS)),
4907 (OR16rm GR16:$src1, addr:$src2)>;
4908def : Pat<(parallel (X86or_flag GR32:$src1, (loadi32 addr:$src2)),
4909 (implicit EFLAGS)),
4910 (OR32rm GR32:$src1, addr:$src2)>;
4911
4912// Register-Integer Or with EFLAGS result
4913def : Pat<(parallel (X86or_flag GR8:$src1, imm:$src2),
4914 (implicit EFLAGS)),
4915 (OR8ri GR8:$src1, imm:$src2)>;
4916def : Pat<(parallel (X86or_flag GR16:$src1, imm:$src2),
4917 (implicit EFLAGS)),
4918 (OR16ri GR16:$src1, imm:$src2)>;
4919def : Pat<(parallel (X86or_flag GR32:$src1, imm:$src2),
4920 (implicit EFLAGS)),
4921 (OR32ri GR32:$src1, imm:$src2)>;
4922def : Pat<(parallel (X86or_flag GR16:$src1, i16immSExt8:$src2),
4923 (implicit EFLAGS)),
4924 (OR16ri8 GR16:$src1, i16immSExt8:$src2)>;
4925def : Pat<(parallel (X86or_flag GR32:$src1, i32immSExt8:$src2),
4926 (implicit EFLAGS)),
4927 (OR32ri8 GR32:$src1, i32immSExt8:$src2)>;
4928
4929// Memory-Register Or with EFLAGS result
4930def : Pat<(parallel (store (X86or_flag (loadi8 addr:$dst), GR8:$src2),
4931 addr:$dst),
4932 (implicit EFLAGS)),
4933 (OR8mr addr:$dst, GR8:$src2)>;
4934def : Pat<(parallel (store (X86or_flag (loadi16 addr:$dst), GR16:$src2),
4935 addr:$dst),
4936 (implicit EFLAGS)),
4937 (OR16mr addr:$dst, GR16:$src2)>;
4938def : Pat<(parallel (store (X86or_flag (loadi32 addr:$dst), GR32:$src2),
4939 addr:$dst),
4940 (implicit EFLAGS)),
4941 (OR32mr addr:$dst, GR32:$src2)>;
4942
4943// Memory-Integer Or with EFLAGS result
4944def : Pat<(parallel (store (X86or_flag (loadi8 addr:$dst), imm:$src2),
4945 addr:$dst),
4946 (implicit EFLAGS)),
4947 (OR8mi addr:$dst, imm:$src2)>;
4948def : Pat<(parallel (store (X86or_flag (loadi16 addr:$dst), imm:$src2),
4949 addr:$dst),
4950 (implicit EFLAGS)),
4951 (OR16mi addr:$dst, imm:$src2)>;
4952def : Pat<(parallel (store (X86or_flag (loadi32 addr:$dst), imm:$src2),
4953 addr:$dst),
4954 (implicit EFLAGS)),
4955 (OR32mi addr:$dst, imm:$src2)>;
4956def : Pat<(parallel (store (X86or_flag (loadi16 addr:$dst), i16immSExt8:$src2),
4957 addr:$dst),
4958 (implicit EFLAGS)),
4959 (OR16mi8 addr:$dst, i16immSExt8:$src2)>;
4960def : Pat<(parallel (store (X86or_flag (loadi32 addr:$dst), i32immSExt8:$src2),
4961 addr:$dst),
4962 (implicit EFLAGS)),
4963 (OR32mi8 addr:$dst, i32immSExt8:$src2)>;
4964
4965// Register-Register XOr with EFLAGS result
4966def : Pat<(parallel (X86xor_flag GR8:$src1, GR8:$src2),
4967 (implicit EFLAGS)),
4968 (XOR8rr GR8:$src1, GR8:$src2)>;
4969def : Pat<(parallel (X86xor_flag GR16:$src1, GR16:$src2),
4970 (implicit EFLAGS)),
4971 (XOR16rr GR16:$src1, GR16:$src2)>;
4972def : Pat<(parallel (X86xor_flag GR32:$src1, GR32:$src2),
4973 (implicit EFLAGS)),
4974 (XOR32rr GR32:$src1, GR32:$src2)>;
4975
4976// Register-Memory XOr with EFLAGS result
4977def : Pat<(parallel (X86xor_flag GR8:$src1, (loadi8 addr:$src2)),
4978 (implicit EFLAGS)),
4979 (XOR8rm GR8:$src1, addr:$src2)>;
4980def : Pat<(parallel (X86xor_flag GR16:$src1, (loadi16 addr:$src2)),
4981 (implicit EFLAGS)),
4982 (XOR16rm GR16:$src1, addr:$src2)>;
4983def : Pat<(parallel (X86xor_flag GR32:$src1, (loadi32 addr:$src2)),
4984 (implicit EFLAGS)),
4985 (XOR32rm GR32:$src1, addr:$src2)>;
4986
4987// Register-Integer XOr with EFLAGS result
4988def : Pat<(parallel (X86xor_flag GR8:$src1, imm:$src2),
4989 (implicit EFLAGS)),
4990 (XOR8ri GR8:$src1, imm:$src2)>;
4991def : Pat<(parallel (X86xor_flag GR16:$src1, imm:$src2),
4992 (implicit EFLAGS)),
4993 (XOR16ri GR16:$src1, imm:$src2)>;
4994def : Pat<(parallel (X86xor_flag GR32:$src1, imm:$src2),
4995 (implicit EFLAGS)),
4996 (XOR32ri GR32:$src1, imm:$src2)>;
4997def : Pat<(parallel (X86xor_flag GR16:$src1, i16immSExt8:$src2),
4998 (implicit EFLAGS)),
4999 (XOR16ri8 GR16:$src1, i16immSExt8:$src2)>;
5000def : Pat<(parallel (X86xor_flag GR32:$src1, i32immSExt8:$src2),
5001 (implicit EFLAGS)),
5002 (XOR32ri8 GR32:$src1, i32immSExt8:$src2)>;
5003
5004// Memory-Register XOr with EFLAGS result
5005def : Pat<(parallel (store (X86xor_flag (loadi8 addr:$dst), GR8:$src2),
5006 addr:$dst),
5007 (implicit EFLAGS)),
5008 (XOR8mr addr:$dst, GR8:$src2)>;
5009def : Pat<(parallel (store (X86xor_flag (loadi16 addr:$dst), GR16:$src2),
5010 addr:$dst),
5011 (implicit EFLAGS)),
5012 (XOR16mr addr:$dst, GR16:$src2)>;
5013def : Pat<(parallel (store (X86xor_flag (loadi32 addr:$dst), GR32:$src2),
5014 addr:$dst),
5015 (implicit EFLAGS)),
5016 (XOR32mr addr:$dst, GR32:$src2)>;
5017
5018// Memory-Integer XOr with EFLAGS result
5019def : Pat<(parallel (store (X86xor_flag (loadi8 addr:$dst), imm:$src2),
5020 addr:$dst),
5021 (implicit EFLAGS)),
5022 (XOR8mi addr:$dst, imm:$src2)>;
5023def : Pat<(parallel (store (X86xor_flag (loadi16 addr:$dst), imm:$src2),
5024 addr:$dst),
5025 (implicit EFLAGS)),
5026 (XOR16mi addr:$dst, imm:$src2)>;
5027def : Pat<(parallel (store (X86xor_flag (loadi32 addr:$dst), imm:$src2),
5028 addr:$dst),
5029 (implicit EFLAGS)),
5030 (XOR32mi addr:$dst, imm:$src2)>;
5031def : Pat<(parallel (store (X86xor_flag (loadi16 addr:$dst), i16immSExt8:$src2),
5032 addr:$dst),
5033 (implicit EFLAGS)),
5034 (XOR16mi8 addr:$dst, i16immSExt8:$src2)>;
5035def : Pat<(parallel (store (X86xor_flag (loadi32 addr:$dst), i32immSExt8:$src2),
5036 addr:$dst),
5037 (implicit EFLAGS)),
5038 (XOR32mi8 addr:$dst, i32immSExt8:$src2)>;
5039
5040// Register-Register And with EFLAGS result
5041def : Pat<(parallel (X86and_flag GR8:$src1, GR8:$src2),
5042 (implicit EFLAGS)),
5043 (AND8rr GR8:$src1, GR8:$src2)>;
5044def : Pat<(parallel (X86and_flag GR16:$src1, GR16:$src2),
5045 (implicit EFLAGS)),
5046 (AND16rr GR16:$src1, GR16:$src2)>;
5047def : Pat<(parallel (X86and_flag GR32:$src1, GR32:$src2),
5048 (implicit EFLAGS)),
5049 (AND32rr GR32:$src1, GR32:$src2)>;
5050
5051// Register-Memory And with EFLAGS result
5052def : Pat<(parallel (X86and_flag GR8:$src1, (loadi8 addr:$src2)),
5053 (implicit EFLAGS)),
5054 (AND8rm GR8:$src1, addr:$src2)>;
5055def : Pat<(parallel (X86and_flag GR16:$src1, (loadi16 addr:$src2)),
5056 (implicit EFLAGS)),
5057 (AND16rm GR16:$src1, addr:$src2)>;
5058def : Pat<(parallel (X86and_flag GR32:$src1, (loadi32 addr:$src2)),
5059 (implicit EFLAGS)),
5060 (AND32rm GR32:$src1, addr:$src2)>;
5061
5062// Register-Integer And with EFLAGS result
5063def : Pat<(parallel (X86and_flag GR8:$src1, imm:$src2),
5064 (implicit EFLAGS)),
5065 (AND8ri GR8:$src1, imm:$src2)>;
5066def : Pat<(parallel (X86and_flag GR16:$src1, imm:$src2),
5067 (implicit EFLAGS)),
5068 (AND16ri GR16:$src1, imm:$src2)>;
5069def : Pat<(parallel (X86and_flag GR32:$src1, imm:$src2),
5070 (implicit EFLAGS)),
5071 (AND32ri GR32:$src1, imm:$src2)>;
5072def : Pat<(parallel (X86and_flag GR16:$src1, i16immSExt8:$src2),
5073 (implicit EFLAGS)),
5074 (AND16ri8 GR16:$src1, i16immSExt8:$src2)>;
5075def : Pat<(parallel (X86and_flag GR32:$src1, i32immSExt8:$src2),
5076 (implicit EFLAGS)),
5077 (AND32ri8 GR32:$src1, i32immSExt8:$src2)>;
5078
5079// Memory-Register And with EFLAGS result
5080def : Pat<(parallel (store (X86and_flag (loadi8 addr:$dst), GR8:$src2),
5081 addr:$dst),
5082 (implicit EFLAGS)),
5083 (AND8mr addr:$dst, GR8:$src2)>;
5084def : Pat<(parallel (store (X86and_flag (loadi16 addr:$dst), GR16:$src2),
5085 addr:$dst),
5086 (implicit EFLAGS)),
5087 (AND16mr addr:$dst, GR16:$src2)>;
5088def : Pat<(parallel (store (X86and_flag (loadi32 addr:$dst), GR32:$src2),
5089 addr:$dst),
5090 (implicit EFLAGS)),
5091 (AND32mr addr:$dst, GR32:$src2)>;
5092
5093// Memory-Integer And with EFLAGS result
5094def : Pat<(parallel (store (X86and_flag (loadi8 addr:$dst), imm:$src2),
5095 addr:$dst),
5096 (implicit EFLAGS)),
5097 (AND8mi addr:$dst, imm:$src2)>;
5098def : Pat<(parallel (store (X86and_flag (loadi16 addr:$dst), imm:$src2),
5099 addr:$dst),
5100 (implicit EFLAGS)),
5101 (AND16mi addr:$dst, imm:$src2)>;
5102def : Pat<(parallel (store (X86and_flag (loadi32 addr:$dst), imm:$src2),
5103 addr:$dst),
5104 (implicit EFLAGS)),
5105 (AND32mi addr:$dst, imm:$src2)>;
5106def : Pat<(parallel (store (X86and_flag (loadi16 addr:$dst), i16immSExt8:$src2),
5107 addr:$dst),
5108 (implicit EFLAGS)),
5109 (AND16mi8 addr:$dst, i16immSExt8:$src2)>;
5110def : Pat<(parallel (store (X86and_flag (loadi32 addr:$dst), i32immSExt8:$src2),
5111 addr:$dst),
5112 (implicit EFLAGS)),
5113 (AND32mi8 addr:$dst, i32immSExt8:$src2)>;
5114
Dan Gohmane84197b2009-09-03 17:18:51 +00005115// -disable-16bit support.
5116def : Pat<(truncstorei16 (i32 imm:$src), addr:$dst),
5117 (MOV16mi addr:$dst, imm:$src)>;
5118def : Pat<(truncstorei16 GR32:$src, addr:$dst),
5119 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
5120def : Pat<(i32 (sextloadi16 addr:$dst)),
5121 (MOVSX32rm16 addr:$dst)>;
5122def : Pat<(i32 (zextloadi16 addr:$dst)),
5123 (MOVZX32rm16 addr:$dst)>;
5124def : Pat<(i32 (extloadi16 addr:$dst)),
5125 (MOVZX32rm16 addr:$dst)>;
5126
Bill Wendlingf5399032008-12-12 21:15:41 +00005127//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005128// Floating Point Stack Support
5129//===----------------------------------------------------------------------===//
5130
5131include "X86InstrFPStack.td"
5132
5133//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00005134// X86-64 Support
5135//===----------------------------------------------------------------------===//
5136
Chris Lattner2de8d2b2008-01-10 05:50:42 +00005137include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00005138
5139//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005140// XMM Floating point support (requires SSE / SSE2)
5141//===----------------------------------------------------------------------===//
5142
5143include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00005144
5145//===----------------------------------------------------------------------===//
5146// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
5147//===----------------------------------------------------------------------===//
5148
5149include "X86InstrMMX.td"