blob: 1525daadfb0b54961b4dea51a63b2952f6e02cf2 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000104
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000105 unsigned getAddrModeSBit(const MachineInstr &MI,
106 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000107
Evan Cheng83b5cf02008-11-05 23:22:34 +0000108 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000109 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000110 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000111
Evan Cheng83b5cf02008-11-05 23:22:34 +0000112 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000113 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
Evan Cheng83b5cf02008-11-05 23:22:34 +0000116 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
117 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000118
119 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
120
Evan Chengfbc9d412008-11-06 01:21:28 +0000121 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000122
Evan Cheng97f48c32008-11-06 22:15:19 +0000123 void emitExtendInstruction(const MachineInstr &MI);
124
Evan Cheng8b59db32008-11-07 01:41:35 +0000125 void emitMiscArithInstruction(const MachineInstr &MI);
126
Bob Wilson9a1c1892010-08-11 00:01:18 +0000127 void emitSaturateInstruction(const MachineInstr &MI);
128
Evan Chengedda31c2008-11-05 18:35:52 +0000129 void emitBranchInstruction(const MachineInstr &MI);
130
Evan Cheng437c1732008-11-07 22:30:53 +0000131 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000132
Evan Chengedda31c2008-11-05 18:35:52 +0000133 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000134
Evan Cheng96581d32008-11-11 02:11:05 +0000135 void emitVFPArithInstruction(const MachineInstr &MI);
136
Evan Cheng78be83d2008-11-11 19:40:26 +0000137 void emitVFPConversionInstruction(const MachineInstr &MI);
138
Evan Chengcd8e66a2008-11-11 21:48:44 +0000139 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
140
141 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
142
143 void emitMiscInstruction(const MachineInstr &MI);
144
Bob Wilsond5a563d2010-06-29 17:34:07 +0000145 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000146 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000147 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
148 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000149 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000150
Evan Cheng7602e112008-09-02 06:52:38 +0000151 /// getMachineOpValue - Return binary encoding of operand. If the machine
152 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach2cee75a2010-10-08 17:28:40 +0000153 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
154 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
Evan Cheng7602e112008-09-02 06:52:38 +0000155 return getMachineOpValue(MI, MI.getOperand(OpIdx));
156 }
Evan Cheng7602e112008-09-02 06:52:38 +0000157
Shih-wei Liao5170b712010-05-26 00:02:28 +0000158 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000159 /// machine operand requires relocation, record the relocation and return
160 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000161 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000162 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000163
Evan Cheng83b5cf02008-11-05 23:22:34 +0000164 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000165 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000166 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000167
168 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000169 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000170 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000171 bool MayNeedFarStub, bool Indirect,
Jim Grosbach2cee75a2010-10-08 17:28:40 +0000172 intptr_t ACPV = 0);
173 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
174 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
175 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000176 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach2cee75a2010-10-08 17:28:40 +0000177 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000178 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000179}
180
Chris Lattner33fabd72010-02-02 21:48:51 +0000181char ARMCodeEmitter::ID = 0;
182
Bob Wilson87949d42010-03-17 21:16:45 +0000183/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000184/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000185FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
186 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000187 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000188}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000189
Chris Lattner33fabd72010-02-02 21:48:51 +0000190bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000191 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
192 MF.getTarget().getRelocationModel() != Reloc::Static) &&
193 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000194 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
195 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
196 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000197 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000198 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000199 MJTEs = 0;
200 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000201 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000202 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000203 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000204 MMI = &getAnalysis<MachineModuleInfo>();
205 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000206
207 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000208 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000209 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000210 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000211 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000212 MBB != E; ++MBB) {
213 MCE.StartMachineBasicBlock(MBB);
214 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
215 I != E; ++I)
216 emitInstruction(*I);
217 }
218 } while (MCE.finishFunction(MF));
219
220 return false;
221}
222
Evan Cheng83b5cf02008-11-05 23:22:34 +0000223/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000224///
Chris Lattner33fabd72010-02-02 21:48:51 +0000225unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000226 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000227 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000228 case ARM_AM::asr: return 2;
229 case ARM_AM::lsl: return 0;
230 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000231 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000232 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000233 }
Evan Cheng7602e112008-09-02 06:52:38 +0000234 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000235}
236
Shih-wei Liao5170b712010-05-26 00:02:28 +0000237/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000238/// machine operand requires relocation, record the relocation and return zero.
239unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000240 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000241 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000242 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000243 && "Relocation to this function should be for movt or movw");
244
245 if (MO.isImm())
246 return static_cast<unsigned>(MO.getImm());
247 else if (MO.isGlobal())
248 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
249 else if (MO.isSymbol())
250 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
251 else if (MO.isMBB())
252 emitMachineBasicBlock(MO.getMBB(), Reloc);
253 else {
254#ifndef NDEBUG
255 errs() << MO;
256#endif
257 llvm_unreachable("Unsupported operand type for movw/movt");
258 }
259 return 0;
260}
261
Evan Cheng7602e112008-09-02 06:52:38 +0000262/// getMachineOpValue - Return binary encoding of operand. If the machine
263/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000264unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach2cee75a2010-10-08 17:28:40 +0000265 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000266 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000267 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000268 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000269 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000270 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000271 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000272 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000273 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000274 else if (MO.isCPI()) {
275 const TargetInstrDesc &TID = MI.getDesc();
276 // For VFP load, the immediate offset is multiplied by 4.
277 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
278 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
279 emitConstPoolAddress(MO.getIndex(), Reloc);
280 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000281 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000282 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000283 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000284 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000285#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000286 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000287#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000288 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000289 }
Evan Cheng7602e112008-09-02 06:52:38 +0000290 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000291}
292
Evan Cheng057d0c32008-09-18 07:28:19 +0000293/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000294///
Dan Gohman46510a72010-04-15 01:51:59 +0000295void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000296 bool MayNeedFarStub, bool Indirect,
Jim Grosbach2cee75a2010-10-08 17:28:40 +0000297 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000298 MachineRelocation MR = Indirect
299 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000300 const_cast<GlobalValue *>(GV),
301 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000302 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000303 const_cast<GlobalValue *>(GV), ACPV,
304 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000305 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000306}
307
308/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
309/// be emitted to the current location in the function, and allow it to be PC
310/// relative.
Jim Grosbach2cee75a2010-10-08 17:28:40 +0000311void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000312 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
313 Reloc, ES));
314}
315
316/// emitConstPoolAddress - Arrange for the address of an constant pool
317/// to be emitted to the current location in the function, and allow it to be PC
318/// relative.
Jim Grosbach2cee75a2010-10-08 17:28:40 +0000319void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000320 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000321 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000322 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000323}
324
325/// emitJumpTableAddress - Arrange for the address of a jump table to
326/// be emitted to the current location in the function, and allow it to be PC
327/// relative.
Jim Grosbach2cee75a2010-10-08 17:28:40 +0000328void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000329 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000330 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000331}
332
Raul Herbster9c1a3822007-08-30 23:29:26 +0000333/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000334void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach2cee75a2010-10-08 17:28:40 +0000335 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000336 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000337 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000338}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000339
Chris Lattner33fabd72010-02-02 21:48:51 +0000340void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000341 DEBUG(errs() << " 0x";
342 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000343 MCE.emitWordLE(Binary);
344}
345
Chris Lattner33fabd72010-02-02 21:48:51 +0000346void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000347 DEBUG(errs() << " 0x";
348 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000349 MCE.emitDWordLE(Binary);
350}
351
Chris Lattner33fabd72010-02-02 21:48:51 +0000352void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000353 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000354
Devang Patelaf0e2722009-10-06 02:19:11 +0000355 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000356
Dan Gohmanfe601042010-06-22 15:08:57 +0000357 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000358 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000359 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000360 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000361 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000362 }
Evan Chengedda31c2008-11-05 18:35:52 +0000363 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000364 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000365 break;
366 case ARMII::DPFrm:
367 case ARMII::DPSoRegFrm:
368 emitDataProcessingInstruction(MI);
369 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000370 case ARMII::LdFrm:
371 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000372 emitLoadStoreInstruction(MI);
373 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000374 case ARMII::LdMiscFrm:
375 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000376 emitMiscLoadStoreInstruction(MI);
377 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000378 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000379 emitLoadStoreMultipleInstruction(MI);
380 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000381 case ARMII::MulFrm:
382 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000383 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000384 case ARMII::ExtFrm:
385 emitExtendInstruction(MI);
386 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000387 case ARMII::ArithMiscFrm:
388 emitMiscArithInstruction(MI);
389 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000390 case ARMII::SatFrm:
391 emitSaturateInstruction(MI);
392 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000393 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000394 emitBranchInstruction(MI);
395 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000396 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000397 emitMiscBranchInstruction(MI);
398 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000399 // VFP instructions.
400 case ARMII::VFPUnaryFrm:
401 case ARMII::VFPBinaryFrm:
402 emitVFPArithInstruction(MI);
403 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000404 case ARMII::VFPConv1Frm:
405 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000406 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000407 case ARMII::VFPConv4Frm:
408 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000409 emitVFPConversionInstruction(MI);
410 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000411 case ARMII::VFPLdStFrm:
412 emitVFPLoadStoreInstruction(MI);
413 break;
414 case ARMII::VFPLdStMulFrm:
415 emitVFPLoadStoreMultipleInstruction(MI);
416 break;
417 case ARMII::VFPMiscFrm:
418 emitMiscInstruction(MI);
419 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000420 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000421 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000422 case ARMII::NSetLnFrm:
423 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000424 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000425 case ARMII::NDupFrm:
426 emitNEONDupInstruction(MI);
427 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000428 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000429 emitNEON1RegModImmInstruction(MI);
430 break;
431 case ARMII::N2RegFrm:
432 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000433 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000434 case ARMII::N3RegFrm:
435 emitNEON3RegInstruction(MI);
436 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000437 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000438 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000439}
440
Chris Lattner33fabd72010-02-02 21:48:51 +0000441void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000442 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
443 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000444 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000445
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000446 // Remember the CONSTPOOL_ENTRY address for later relocation.
447 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
448
449 // Emit constpool island entry. In most cases, the actual values will be
450 // resolved and relocated after code emission.
451 if (MCPE.isMachineConstantPoolEntry()) {
452 ARMConstantPoolValue *ACPV =
453 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
454
Chris Lattner705e07f2009-08-23 03:41:05 +0000455 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
456 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000457
Bob Wilson28989a82009-11-02 16:59:06 +0000458 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000459 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000460 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000461 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000462 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000463 isa<Function>(GV),
464 Subtarget->GVIsIndirectSymbol(GV, RelocM),
465 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000466 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000467 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
468 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000469 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000470 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000471 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000472
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000473 DEBUG({
474 errs() << " ** Constant pool #" << CPI << " @ "
475 << (void*)MCE.getCurrentPCValue() << " ";
476 if (const Function *F = dyn_cast<Function>(CV))
477 errs() << F->getName();
478 else
479 errs() << *CV;
480 errs() << '\n';
481 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000482
Dan Gohman46510a72010-04-15 01:51:59 +0000483 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000484 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000485 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000486 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000487 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000488 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000489 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000490 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000491 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000492 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000493 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
494 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000495 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000496 }
497 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000498 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000499 }
500 }
501}
502
Zonr Changf86399b2010-05-25 08:42:45 +0000503void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
504 const MachineOperand &MO0 = MI.getOperand(0);
505 const MachineOperand &MO1 = MI.getOperand(1);
506
507 // Emit the 'movw' instruction.
508 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
509
510 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
511
512 // Set the conditional execution predicate.
513 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
514
515 // Encode Rd.
516 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
517
518 // Encode imm16 as imm4:imm12
519 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
520 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
521 emitWordLE(Binary);
522
523 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
524 // Emit the 'movt' instruction.
525 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
526
527 // Set the conditional execution predicate.
528 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
529
530 // Encode Rd.
531 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
532
533 // Encode imm16 as imm4:imm1, same as movw above.
534 Binary |= Hi16 & 0xFFF;
535 Binary |= ((Hi16 >> 12) & 0xF) << 16;
536 emitWordLE(Binary);
537}
538
Chris Lattner33fabd72010-02-02 21:48:51 +0000539void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000540 const MachineOperand &MO0 = MI.getOperand(0);
541 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000542 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
543 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000544 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
545 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
546
547 // Emit the 'mov' instruction.
548 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
549
550 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000551 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000552
553 // Encode Rd.
554 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
555
556 // Encode so_imm.
557 // Set bit I(25) to identify this is the immediate form of <shifter_op>
558 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000559 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000560 emitWordLE(Binary);
561
562 // Now the 'orr' instruction.
563 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
564
565 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000566 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000567
568 // Encode Rd.
569 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
570
571 // Encode Rn.
572 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
573
574 // Encode so_imm.
575 // Set bit I(25) to identify this is the immediate form of <shifter_op>
576 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000577 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000578 emitWordLE(Binary);
579}
580
Chris Lattner33fabd72010-02-02 21:48:51 +0000581void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000582 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000583
Evan Cheng4df60f52008-11-07 09:06:08 +0000584 const TargetInstrDesc &TID = MI.getDesc();
585
586 // Emit the 'add' instruction.
587 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
588
589 // Set the conditional execution predicate
590 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
591
592 // Encode S bit if MI modifies CPSR.
593 Binary |= getAddrModeSBit(MI, TID);
594
595 // Encode Rd.
596 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
597
598 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000599 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000600
601 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000602 Binary |= 1 << ARMII::I_BitShift;
603 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
604
605 emitWordLE(Binary);
606}
607
Chris Lattner33fabd72010-02-02 21:48:51 +0000608void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000609 unsigned Opcode = MI.getDesc().Opcode;
610
611 // Part of binary is determined by TableGn.
612 unsigned Binary = getBinaryCodeForInstr(MI);
613
614 // Set the conditional execution predicate
615 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
616
617 // Encode S bit if MI modifies CPSR.
618 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
619 Binary |= 1 << ARMII::S_BitShift;
620
621 // Encode register def if there is one.
622 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
623
624 // Encode the shift operation.
625 switch (Opcode) {
626 default: break;
627 case ARM::MOVrx:
628 // rrx
629 Binary |= 0x6 << 4;
630 break;
631 case ARM::MOVsrl_flag:
632 // lsr #1
633 Binary |= (0x2 << 4) | (1 << 7);
634 break;
635 case ARM::MOVsra_flag:
636 // asr #1
637 Binary |= (0x4 << 4) | (1 << 7);
638 break;
639 }
640
641 // Encode register Rm.
642 Binary |= getMachineOpValue(MI, 1);
643
644 emitWordLE(Binary);
645}
646
Chris Lattner33fabd72010-02-02 21:48:51 +0000647void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000648 DEBUG(errs() << " ** LPC" << LabelID << " @ "
649 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000650 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
651}
652
Chris Lattner33fabd72010-02-02 21:48:51 +0000653void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000654 unsigned Opcode = MI.getDesc().Opcode;
655 switch (Opcode) {
656 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000657 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000658 case ARM::BX:
659 case ARM::BMOVPCRX:
660 case ARM::BXr9:
661 case ARM::BMOVPCRXr9: {
662 // First emit mov lr, pc
663 unsigned Binary = 0x01a0e00f;
664 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
665 emitWordLE(Binary);
666
667 // and then emit the branch.
668 emitMiscBranchInstruction(MI);
669 break;
670 }
Chris Lattner518bb532010-02-09 19:54:29 +0000671 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000672 // We allow inline assembler nodes with empty bodies - they can
673 // implicitly define registers, which is ok for JIT.
674 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000675 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000676 }
Evan Chengffa6d962008-11-13 23:36:57 +0000677 break;
678 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000679 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000680 case TargetOpcode::EH_LABEL:
681 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
682 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000683 case TargetOpcode::IMPLICIT_DEF:
684 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000685 // Do nothing.
686 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000687 case ARM::CONSTPOOL_ENTRY:
688 emitConstPoolInstruction(MI);
689 break;
690 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000691 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000692 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000693 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000694 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000695 break;
696 }
697 case ARM::PICLDR:
698 case ARM::PICLDRB:
699 case ARM::PICSTR:
700 case ARM::PICSTRB: {
701 // Remember of the address of the PC label for relocation later.
702 addPCLabel(MI.getOperand(2).getImm());
703 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000704 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000705 break;
706 }
707 case ARM::PICLDRH:
708 case ARM::PICLDRSH:
709 case ARM::PICLDRSB:
710 case ARM::PICSTRH: {
711 // Remember of the address of the PC label for relocation later.
712 addPCLabel(MI.getOperand(2).getImm());
713 // These are just load / store instructions that implicitly read pc.
714 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000715 break;
716 }
Zonr Changf86399b2010-05-25 08:42:45 +0000717
718 case ARM::MOVi32imm:
719 emitMOVi32immInstruction(MI);
720 break;
721
Evan Cheng90922132008-11-06 02:25:39 +0000722 case ARM::MOVi2pieces:
723 // Two instructions to materialize a constant.
724 emitMOVi2piecesInstruction(MI);
725 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000726 case ARM::LEApcrelJT:
727 // Materialize jumptable address.
728 emitLEApcrelJTInstruction(MI);
729 break;
Evan Chenga9562552008-11-14 20:09:11 +0000730 case ARM::MOVrx:
731 case ARM::MOVsrl_flag:
732 case ARM::MOVsra_flag:
733 emitPseudoMoveInstruction(MI);
734 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000735 }
736}
737
Bob Wilson87949d42010-03-17 21:16:45 +0000738unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000739 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000740 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000741 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000742 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000743
744 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
745 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
746 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
747
748 // Encode the shift opcode.
749 unsigned SBits = 0;
750 unsigned Rs = MO1.getReg();
751 if (Rs) {
752 // Set shift operand (bit[7:4]).
753 // LSL - 0001
754 // LSR - 0011
755 // ASR - 0101
756 // ROR - 0111
757 // RRX - 0110 and bit[11:8] clear.
758 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000759 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000760 case ARM_AM::lsl: SBits = 0x1; break;
761 case ARM_AM::lsr: SBits = 0x3; break;
762 case ARM_AM::asr: SBits = 0x5; break;
763 case ARM_AM::ror: SBits = 0x7; break;
764 case ARM_AM::rrx: SBits = 0x6; break;
765 }
766 } else {
767 // Set shift operand (bit[6:4]).
768 // LSL - 000
769 // LSR - 010
770 // ASR - 100
771 // ROR - 110
772 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000773 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000774 case ARM_AM::lsl: SBits = 0x0; break;
775 case ARM_AM::lsr: SBits = 0x2; break;
776 case ARM_AM::asr: SBits = 0x4; break;
777 case ARM_AM::ror: SBits = 0x6; break;
778 }
779 }
780 Binary |= SBits << 4;
781 if (SOpc == ARM_AM::rrx)
782 return Binary;
783
784 // Encode the shift operation Rs or shift_imm (except rrx).
785 if (Rs) {
786 // Encode Rs bit[11:8].
787 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000788 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000789 }
790
791 // Encode shift_imm bit[11:7].
792 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
793}
794
Chris Lattner33fabd72010-02-02 21:48:51 +0000795unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000796 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
797 assert(SoImmVal != -1 && "Not a valid so_imm value!");
798
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000799 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000800 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000801 << ARMII::SoRotImmShift;
802
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000803 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000804 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000805 return Binary;
806}
807
Chris Lattner33fabd72010-02-02 21:48:51 +0000808unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000809 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000810 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000811 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000812 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000813 return 1 << ARMII::S_BitShift;
814 }
815 return 0;
816}
817
Bob Wilson87949d42010-03-17 21:16:45 +0000818void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000819 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000820 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000821 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000822
823 // Part of binary is determined by TableGn.
824 unsigned Binary = getBinaryCodeForInstr(MI);
825
Jim Grosbach33412622008-10-07 19:05:35 +0000826 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000827 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000828
Evan Cheng49a9f292008-09-12 22:45:55 +0000829 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000830 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000831
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000832 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000833 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000834 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000835 if (NumDefs)
836 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
837 else if (ImplicitRd)
838 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000839 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000840
Zonr Changf86399b2010-05-25 08:42:45 +0000841 if (TID.Opcode == ARM::MOVi16) {
842 // Get immediate from MI.
843 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
844 ARM::reloc_arm_movw);
845 // Encode imm which is the same as in emitMOVi32immInstruction().
846 Binary |= Lo16 & 0xFFF;
847 Binary |= ((Lo16 >> 12) & 0xF) << 16;
848 emitWordLE(Binary);
849 return;
850 } else if(TID.Opcode == ARM::MOVTi16) {
851 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
852 ARM::reloc_arm_movt) >> 16);
853 Binary |= Hi16 & 0xFFF;
854 Binary |= ((Hi16 >> 12) & 0xF) << 16;
855 emitWordLE(Binary);
856 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000857 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000858 uint32_t v = ~MI.getOperand(2).getImm();
859 int32_t lsb = CountTrailingZeros_32(v);
860 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000861 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000862 Binary |= (msb & 0x1F) << 16;
863 Binary |= (lsb & 0x1F) << 7;
864 emitWordLE(Binary);
865 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000866 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
867 // Encode Rn in Instr{0-3}
868 Binary |= getMachineOpValue(MI, OpIdx++);
869
870 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
871 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
872
873 // Instr{20-16} = widthm1, Instr{11-7} = lsb
874 Binary |= (widthm1 & 0x1F) << 16;
875 Binary |= (lsb & 0x1F) << 7;
876 emitWordLE(Binary);
877 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000878 }
879
Evan Chengd87293c2008-11-06 08:47:38 +0000880 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
881 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
882 ++OpIdx;
883
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000884 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000885 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
886 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000887 if (ImplicitRn)
888 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000889 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000890 else {
891 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
892 ++OpIdx;
893 }
Evan Cheng7602e112008-09-02 06:52:38 +0000894 }
895
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000896 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000897 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000898 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000899 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000900 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000901 return;
902 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000903
Evan Chengedda31c2008-11-05 18:35:52 +0000904 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000905 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000906 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000907 return;
908 }
Evan Cheng7602e112008-09-02 06:52:38 +0000909
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000910 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000911 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000912
Evan Cheng83b5cf02008-11-05 23:22:34 +0000913 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000914}
915
Bob Wilson87949d42010-03-17 21:16:45 +0000916void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000917 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000918 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000919 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000920 unsigned Form = TID.TSFlags & ARMII::FormMask;
921 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000922
Evan Chengedda31c2008-11-05 18:35:52 +0000923 // Part of binary is determined by TableGn.
924 unsigned Binary = getBinaryCodeForInstr(MI);
925
Jim Grosbach33412622008-10-07 19:05:35 +0000926 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000927 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000928
Evan Cheng4df60f52008-11-07 09:06:08 +0000929 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000930
931 // Operand 0 of a pre- and post-indexed store is the address base
932 // writeback. Skip it.
933 bool Skipped = false;
934 if (IsPrePost && Form == ARMII::StFrm) {
935 ++OpIdx;
936 Skipped = true;
937 }
938
939 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000940 if (ImplicitRd)
941 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000942 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000943 else
944 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000945
946 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000947 if (ImplicitRn)
948 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000949 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000950 else
951 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000952
Evan Cheng05c356e2008-11-08 01:44:13 +0000953 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000954 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000955 ++OpIdx;
956
Evan Cheng83b5cf02008-11-05 23:22:34 +0000957 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000958 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000959 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000960
Evan Chenge7de7e32008-09-13 01:44:01 +0000961 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000962 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000963 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000964 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000965 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000966 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000967 Binary |= ARM_AM::getAM2Offset(AM2Opc);
968 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000969 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000970 }
971
972 // Set bit I(25), because this is not in immediate enconding.
973 Binary |= 1 << ARMII::I_BitShift;
974 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
975 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000976 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +0000977
Evan Cheng70632912008-11-12 07:34:37 +0000978 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000979 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000980 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000981 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
982 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000983 }
984
Evan Cheng83b5cf02008-11-05 23:22:34 +0000985 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000986}
987
Chris Lattner33fabd72010-02-02 21:48:51 +0000988void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000989 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000990 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000991 unsigned Form = TID.TSFlags & ARMII::FormMask;
992 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000993
Evan Chengedda31c2008-11-05 18:35:52 +0000994 // Part of binary is determined by TableGn.
995 unsigned Binary = getBinaryCodeForInstr(MI);
996
Jim Grosbach33412622008-10-07 19:05:35 +0000997 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000998 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000999
Evan Cheng148cad82008-11-13 07:34:59 +00001000 unsigned OpIdx = 0;
1001
1002 // Operand 0 of a pre- and post-indexed store is the address base
1003 // writeback. Skip it.
1004 bool Skipped = false;
1005 if (IsPrePost && Form == ARMII::StMiscFrm) {
1006 ++OpIdx;
1007 Skipped = true;
1008 }
1009
Evan Cheng7602e112008-09-02 06:52:38 +00001010 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001011 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001012
Evan Cheng358dec52009-06-15 08:28:29 +00001013 // Skip LDRD and STRD's second operand.
1014 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1015 ++OpIdx;
1016
Evan Cheng7602e112008-09-02 06:52:38 +00001017 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001018 if (ImplicitRn)
1019 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001020 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001021 else
1022 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001023
Evan Cheng05c356e2008-11-08 01:44:13 +00001024 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001025 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001026 ++OpIdx;
1027
Evan Cheng83b5cf02008-11-05 23:22:34 +00001028 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001029 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001030 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001031
Evan Chenge7de7e32008-09-13 01:44:01 +00001032 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001033 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001034 ARMII::U_BitShift);
1035
1036 // If this instr is in register offset/index encoding, set bit[3:0]
1037 // to the corresponding Rm register.
1038 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001039 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001040 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001041 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001042 }
1043
Evan Chengd87293c2008-11-06 08:47:38 +00001044 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001045 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001046 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001047 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001048 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1049 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001050 }
1051
Evan Cheng83b5cf02008-11-05 23:22:34 +00001052 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001053}
1054
Evan Chengcd8e66a2008-11-11 21:48:44 +00001055static unsigned getAddrModeUPBits(unsigned Mode) {
1056 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001057
1058 // Set addressing mode by modifying bits U(23) and P(24)
1059 // IA - Increment after - bit U = 1 and bit P = 0
1060 // IB - Increment before - bit U = 1 and bit P = 1
1061 // DA - Decrement after - bit U = 0 and bit P = 0
1062 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001063 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001064 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001065 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001066 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1067 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1068 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001069 }
1070
Evan Chengcd8e66a2008-11-11 21:48:44 +00001071 return Binary;
1072}
1073
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001074void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1075 const TargetInstrDesc &TID = MI.getDesc();
1076 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1077
Evan Chengcd8e66a2008-11-11 21:48:44 +00001078 // Part of binary is determined by TableGn.
1079 unsigned Binary = getBinaryCodeForInstr(MI);
1080
1081 // Set the conditional execution predicate
1082 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1083
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001084 // Skip operand 0 of an instruction with base register update.
1085 unsigned OpIdx = 0;
1086 if (IsUpdating)
1087 ++OpIdx;
1088
Evan Chengcd8e66a2008-11-11 21:48:44 +00001089 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001090 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001091
1092 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001093 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001094 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1095
Evan Cheng7602e112008-09-02 06:52:38 +00001096 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001097 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001098 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001099
1100 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001101 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001102 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001103 if (!MO.isReg() || MO.isImplicit())
1104 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001105 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001106 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1107 RegNum < 16);
1108 Binary |= 0x1 << RegNum;
1109 }
1110
Evan Cheng83b5cf02008-11-05 23:22:34 +00001111 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001112}
1113
Chris Lattner33fabd72010-02-02 21:48:51 +00001114void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001115 const TargetInstrDesc &TID = MI.getDesc();
1116
1117 // Part of binary is determined by TableGn.
1118 unsigned Binary = getBinaryCodeForInstr(MI);
1119
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001120 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001121 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001122
1123 // Encode S bit if MI modifies CPSR.
1124 Binary |= getAddrModeSBit(MI, TID);
1125
1126 // 32x32->64bit operations have two destination registers. The number
1127 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001128 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001129 if (TID.getNumDefs() == 2)
1130 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1131
1132 // Encode Rd
1133 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1134
1135 // Encode Rm
1136 Binary |= getMachineOpValue(MI, OpIdx++);
1137
1138 // Encode Rs
1139 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1140
Evan Chengfbc9d412008-11-06 01:21:28 +00001141 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1142 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001143 if (TID.getNumOperands() > OpIdx &&
1144 !TID.OpInfo[OpIdx].isPredicate() &&
1145 !TID.OpInfo[OpIdx].isOptionalDef())
1146 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1147
1148 emitWordLE(Binary);
1149}
1150
Chris Lattner33fabd72010-02-02 21:48:51 +00001151void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001152 const TargetInstrDesc &TID = MI.getDesc();
1153
1154 // Part of binary is determined by TableGn.
1155 unsigned Binary = getBinaryCodeForInstr(MI);
1156
1157 // Set the conditional execution predicate
1158 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1159
1160 unsigned OpIdx = 0;
1161
1162 // Encode Rd
1163 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1164
1165 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1166 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1167 if (MO2.isReg()) {
1168 // Two register operand form.
1169 // Encode Rn.
1170 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1171
1172 // Encode Rm.
1173 Binary |= getMachineOpValue(MI, MO2);
1174 ++OpIdx;
1175 } else {
1176 Binary |= getMachineOpValue(MI, MO1);
1177 }
1178
1179 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1180 if (MI.getOperand(OpIdx).isImm() &&
1181 !TID.OpInfo[OpIdx].isPredicate() &&
1182 !TID.OpInfo[OpIdx].isOptionalDef())
1183 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001184
Evan Cheng83b5cf02008-11-05 23:22:34 +00001185 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001186}
1187
Chris Lattner33fabd72010-02-02 21:48:51 +00001188void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001189 const TargetInstrDesc &TID = MI.getDesc();
1190
1191 // Part of binary is determined by TableGn.
1192 unsigned Binary = getBinaryCodeForInstr(MI);
1193
1194 // Set the conditional execution predicate
1195 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1196
1197 unsigned OpIdx = 0;
1198
1199 // Encode Rd
1200 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1201
1202 const MachineOperand &MO = MI.getOperand(OpIdx++);
1203 if (OpIdx == TID.getNumOperands() ||
1204 TID.OpInfo[OpIdx].isPredicate() ||
1205 TID.OpInfo[OpIdx].isOptionalDef()) {
1206 // Encode Rm and it's done.
1207 Binary |= getMachineOpValue(MI, MO);
1208 emitWordLE(Binary);
1209 return;
1210 }
1211
1212 // Encode Rn.
1213 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1214
1215 // Encode Rm.
1216 Binary |= getMachineOpValue(MI, OpIdx++);
1217
1218 // Encode shift_imm.
1219 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001220 if (TID.Opcode == ARM::PKHTB) {
1221 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1222 if (ShiftAmt == 32)
1223 ShiftAmt = 0;
1224 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001225 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1226 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001227
Evan Cheng8b59db32008-11-07 01:41:35 +00001228 emitWordLE(Binary);
1229}
1230
Bob Wilson9a1c1892010-08-11 00:01:18 +00001231void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1232 const TargetInstrDesc &TID = MI.getDesc();
1233
1234 // Part of binary is determined by TableGen.
1235 unsigned Binary = getBinaryCodeForInstr(MI);
1236
1237 // Set the conditional execution predicate
1238 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1239
1240 // Encode Rd
1241 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1242
1243 // Encode saturate bit position.
1244 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001245 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001246 Pos -= 1;
1247 assert((Pos < 16 || (Pos < 32 &&
1248 TID.Opcode != ARM::SSAT16 &&
1249 TID.Opcode != ARM::USAT16)) &&
1250 "saturate bit position out of range");
1251 Binary |= Pos << 16;
1252
1253 // Encode Rm
1254 Binary |= getMachineOpValue(MI, 2);
1255
1256 // Encode shift_imm.
1257 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001258 unsigned ShiftOp = MI.getOperand(3).getImm();
1259 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1260 if (Opc == ARM_AM::asr)
1261 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001262 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001263 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001264 ShiftAmt = 0;
1265 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1266 Binary |= ShiftAmt << ARMII::ShiftShift;
1267 }
1268
1269 emitWordLE(Binary);
1270}
1271
Chris Lattner33fabd72010-02-02 21:48:51 +00001272void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001273 const TargetInstrDesc &TID = MI.getDesc();
1274
Torok Edwindac237e2009-07-08 20:53:28 +00001275 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001276 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001277 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001278
Evan Cheng7602e112008-09-02 06:52:38 +00001279 // Part of binary is determined by TableGn.
1280 unsigned Binary = getBinaryCodeForInstr(MI);
1281
Evan Chengedda31c2008-11-05 18:35:52 +00001282 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001283 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001284
1285 // Set signed_immed_24 field
1286 Binary |= getMachineOpValue(MI, 0);
1287
Evan Cheng83b5cf02008-11-05 23:22:34 +00001288 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001289}
1290
Chris Lattner33fabd72010-02-02 21:48:51 +00001291void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001292 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001293 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001294 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001295 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1296 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001297
1298 // Now emit the jump table entries.
1299 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1300 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1301 if (IsPIC)
1302 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001303 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001304 else
1305 // Absolute DestBB address.
1306 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1307 emitWordLE(0);
1308 }
1309}
1310
Chris Lattner33fabd72010-02-02 21:48:51 +00001311void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001312 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001313
Evan Cheng437c1732008-11-07 22:30:53 +00001314 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001315 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001316 // First emit a ldr pc, [] instruction.
1317 emitDataProcessingInstruction(MI, ARM::PC);
1318
1319 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001320 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001321 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001322 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1323 emitInlineJumpTable(JTIndex);
1324 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001325 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001326 // First emit a ldr pc, [] instruction.
1327 emitLoadStoreInstruction(MI, ARM::PC);
1328
1329 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001330 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001331 return;
1332 }
1333
Evan Chengedda31c2008-11-05 18:35:52 +00001334 // Part of binary is determined by TableGn.
1335 unsigned Binary = getBinaryCodeForInstr(MI);
1336
1337 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001338 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001339
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001340 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001341 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001342 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001343 else
Evan Chengedda31c2008-11-05 18:35:52 +00001344 // otherwise, set the return register
1345 Binary |= getMachineOpValue(MI, 0);
1346
Evan Cheng83b5cf02008-11-05 23:22:34 +00001347 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001348}
Evan Cheng7602e112008-09-02 06:52:38 +00001349
Evan Cheng80a11982008-11-12 06:41:41 +00001350static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001351 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001352 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001353 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001354 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001355 if (!isSPVFP)
1356 Binary |= RegD << ARMII::RegRdShift;
1357 else {
1358 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1359 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1360 }
Evan Cheng80a11982008-11-12 06:41:41 +00001361 return Binary;
1362}
Evan Cheng78be83d2008-11-11 19:40:26 +00001363
Evan Cheng80a11982008-11-12 06:41:41 +00001364static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001365 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001366 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001367 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001368 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001369 if (!isSPVFP)
1370 Binary |= RegN << ARMII::RegRnShift;
1371 else {
1372 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1373 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1374 }
Evan Cheng80a11982008-11-12 06:41:41 +00001375 return Binary;
1376}
Evan Chengd06d48d2008-11-12 02:19:38 +00001377
Evan Cheng80a11982008-11-12 06:41:41 +00001378static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1379 unsigned RegM = MI.getOperand(OpIdx).getReg();
1380 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001381 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001382 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001383 if (!isSPVFP)
1384 Binary |= RegM;
1385 else {
1386 Binary |= ((RegM & 0x1E) >> 1);
1387 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001388 }
Evan Cheng80a11982008-11-12 06:41:41 +00001389 return Binary;
1390}
1391
Chris Lattner33fabd72010-02-02 21:48:51 +00001392void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001393 const TargetInstrDesc &TID = MI.getDesc();
1394
1395 // Part of binary is determined by TableGn.
1396 unsigned Binary = getBinaryCodeForInstr(MI);
1397
1398 // Set the conditional execution predicate
1399 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1400
1401 unsigned OpIdx = 0;
1402 assert((Binary & ARMII::D_BitShift) == 0 &&
1403 (Binary & ARMII::N_BitShift) == 0 &&
1404 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1405
1406 // Encode Dd / Sd.
1407 Binary |= encodeVFPRd(MI, OpIdx++);
1408
1409 // If this is a two-address operand, skip it, e.g. FMACD.
1410 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1411 ++OpIdx;
1412
1413 // Encode Dn / Sn.
1414 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001415 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001416
1417 if (OpIdx == TID.getNumOperands() ||
1418 TID.OpInfo[OpIdx].isPredicate() ||
1419 TID.OpInfo[OpIdx].isOptionalDef()) {
1420 // FCMPEZD etc. has only one operand.
1421 emitWordLE(Binary);
1422 return;
1423 }
1424
1425 // Encode Dm / Sm.
1426 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001427
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001428 emitWordLE(Binary);
1429}
1430
Bob Wilson87949d42010-03-17 21:16:45 +00001431void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001432 const TargetInstrDesc &TID = MI.getDesc();
1433 unsigned Form = TID.TSFlags & ARMII::FormMask;
1434
1435 // Part of binary is determined by TableGn.
1436 unsigned Binary = getBinaryCodeForInstr(MI);
1437
1438 // Set the conditional execution predicate
1439 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1440
1441 switch (Form) {
1442 default: break;
1443 case ARMII::VFPConv1Frm:
1444 case ARMII::VFPConv2Frm:
1445 case ARMII::VFPConv3Frm:
1446 // Encode Dd / Sd.
1447 Binary |= encodeVFPRd(MI, 0);
1448 break;
1449 case ARMII::VFPConv4Frm:
1450 // Encode Dn / Sn.
1451 Binary |= encodeVFPRn(MI, 0);
1452 break;
1453 case ARMII::VFPConv5Frm:
1454 // Encode Dm / Sm.
1455 Binary |= encodeVFPRm(MI, 0);
1456 break;
1457 }
1458
1459 switch (Form) {
1460 default: break;
1461 case ARMII::VFPConv1Frm:
1462 // Encode Dm / Sm.
1463 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001464 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001465 case ARMII::VFPConv2Frm:
1466 case ARMII::VFPConv3Frm:
1467 // Encode Dn / Sn.
1468 Binary |= encodeVFPRn(MI, 1);
1469 break;
1470 case ARMII::VFPConv4Frm:
1471 case ARMII::VFPConv5Frm:
1472 // Encode Dd / Sd.
1473 Binary |= encodeVFPRd(MI, 1);
1474 break;
1475 }
1476
1477 if (Form == ARMII::VFPConv5Frm)
1478 // Encode Dn / Sn.
1479 Binary |= encodeVFPRn(MI, 2);
1480 else if (Form == ARMII::VFPConv3Frm)
1481 // Encode Dm / Sm.
1482 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001483
1484 emitWordLE(Binary);
1485}
1486
Chris Lattner33fabd72010-02-02 21:48:51 +00001487void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001488 // Part of binary is determined by TableGn.
1489 unsigned Binary = getBinaryCodeForInstr(MI);
1490
1491 // Set the conditional execution predicate
1492 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1493
1494 unsigned OpIdx = 0;
1495
1496 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001497 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001498
1499 // Encode address base.
1500 const MachineOperand &Base = MI.getOperand(OpIdx++);
1501 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1502
1503 // If there is a non-zero immediate offset, encode it.
1504 if (Base.isReg()) {
1505 const MachineOperand &Offset = MI.getOperand(OpIdx);
1506 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1507 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1508 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001509 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001510 emitWordLE(Binary);
1511 return;
1512 }
1513 }
1514
1515 // If immediate offset is omitted, default to +0.
1516 Binary |= 1 << ARMII::U_BitShift;
1517
1518 emitWordLE(Binary);
1519}
1520
Bob Wilson87949d42010-03-17 21:16:45 +00001521void
1522ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001523 const TargetInstrDesc &TID = MI.getDesc();
1524 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1525
Evan Chengcd8e66a2008-11-11 21:48:44 +00001526 // Part of binary is determined by TableGn.
1527 unsigned Binary = getBinaryCodeForInstr(MI);
1528
1529 // Set the conditional execution predicate
1530 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1531
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001532 // Skip operand 0 of an instruction with base register update.
1533 unsigned OpIdx = 0;
1534 if (IsUpdating)
1535 ++OpIdx;
1536
Evan Chengcd8e66a2008-11-11 21:48:44 +00001537 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001538 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001539
1540 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001541 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001542 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001543
1544 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001545 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001546 Binary |= 0x1 << ARMII::W_BitShift;
1547
1548 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001549 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001550
Bob Wilsond4bfd542010-08-27 23:18:17 +00001551 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001552 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001553 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001554 const MachineOperand &MO = MI.getOperand(i);
1555 if (!MO.isReg() || MO.isImplicit())
1556 break;
1557 ++NumRegs;
1558 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001559 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1560 // Otherwise, it will be 0, in the case of 32-bit registers.
1561 if(Binary & 0x100)
1562 Binary |= NumRegs * 2;
1563 else
1564 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001565
1566 emitWordLE(Binary);
1567}
1568
Chris Lattner33fabd72010-02-02 21:48:51 +00001569void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001570 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001571 // Part of binary is determined by TableGn.
1572 unsigned Binary = getBinaryCodeForInstr(MI);
1573
1574 // Set the conditional execution predicate
1575 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1576
Zonr Changf3c770a2010-05-25 10:23:52 +00001577 switch(Opcode) {
1578 default:
1579 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1580
1581 case ARM::FMSTAT:
1582 // No further encoding needed.
1583 break;
1584
1585 case ARM::VMRS:
1586 case ARM::VMSR: {
1587 const MachineOperand &MO0 = MI.getOperand(0);
1588 // Encode Rt.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001589 Binary |= getARMRegisterNumbering(MO0.getReg()) << ARMII::RegRdShift;
Zonr Changf3c770a2010-05-25 10:23:52 +00001590 break;
1591 }
1592
1593 case ARM::FCONSTD:
1594 case ARM::FCONSTS: {
1595 // Encode Dd / Sd.
1596 Binary |= encodeVFPRd(MI, 0);
1597
1598 // Encode imm., Table A7-18 VFP modified immediate constants
1599 const MachineOperand &MO1 = MI.getOperand(1);
1600 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1601 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1602 unsigned ModifiedImm;
1603
1604 if(Opcode == ARM::FCONSTS)
1605 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1606 (Imm & 0x03F80000) >> 19; // bcdefgh
1607 else // Opcode == ARM::FCONSTD
1608 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1609 (Imm & 0x007F0000) >> 16; // bcdefgh
1610
1611 // Insts{19-16} = abcd, Insts{3-0} = efgh
1612 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1613 Binary |= (ModifiedImm & 0xF);
1614 break;
1615 }
1616 }
1617
Evan Chengcd8e66a2008-11-11 21:48:44 +00001618 emitWordLE(Binary);
1619}
1620
Bob Wilson1a913ed2010-06-11 21:34:50 +00001621static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1622 unsigned RegD = MI.getOperand(OpIdx).getReg();
1623 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001624 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001625 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1626 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1627 return Binary;
1628}
1629
Bob Wilson5e7b6072010-06-25 22:40:46 +00001630static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1631 unsigned RegN = MI.getOperand(OpIdx).getReg();
1632 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001633 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001634 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1635 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1636 return Binary;
1637}
1638
Bob Wilson583a2a02010-06-25 21:17:19 +00001639static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1640 unsigned RegM = MI.getOperand(OpIdx).getReg();
1641 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001642 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001643 Binary |= (RegM & 0xf);
1644 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1645 return Binary;
1646}
1647
Bob Wilsond896a972010-06-28 21:12:19 +00001648/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1649/// data-processing instruction to the corresponding Thumb encoding.
1650static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1651 assert((Binary & 0xfe000000) == 0xf2000000 &&
1652 "not an ARM NEON data-processing instruction");
1653 unsigned UBit = (Binary >> 24) & 1;
1654 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1655}
1656
Bob Wilsond5a563d2010-06-29 17:34:07 +00001657void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001658 unsigned Binary = getBinaryCodeForInstr(MI);
1659
Bob Wilsond5a563d2010-06-29 17:34:07 +00001660 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1661 const TargetInstrDesc &TID = MI.getDesc();
1662 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1663 RegTOpIdx = 0;
1664 RegNOpIdx = 1;
1665 LnOpIdx = 2;
1666 } else { // ARMII::NSetLnFrm
1667 RegTOpIdx = 2;
1668 RegNOpIdx = 0;
1669 LnOpIdx = 3;
1670 }
1671
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001672 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001673 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001674
Bob Wilsond5a563d2010-06-29 17:34:07 +00001675 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001676 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001677 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001678 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001679
1680 unsigned LaneShift;
1681 if ((Binary & (1 << 22)) != 0)
1682 LaneShift = 0; // 8-bit elements
1683 else if ((Binary & (1 << 5)) != 0)
1684 LaneShift = 1; // 16-bit elements
1685 else
1686 LaneShift = 2; // 32-bit elements
1687
Bob Wilsond5a563d2010-06-29 17:34:07 +00001688 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001689 unsigned Opc1 = Lane >> 2;
1690 unsigned Opc2 = Lane & 3;
1691 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1692 Binary |= (Opc1 << 21);
1693 Binary |= (Opc2 << 5);
1694
1695 emitWordLE(Binary);
1696}
1697
Bob Wilson21773e72010-06-29 20:13:29 +00001698void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1699 unsigned Binary = getBinaryCodeForInstr(MI);
1700
1701 // Set the conditional execution predicate
1702 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1703
1704 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001705 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001706 Binary |= (RegT << ARMII::RegRdShift);
1707 Binary |= encodeNEONRn(MI, 0);
1708 emitWordLE(Binary);
1709}
1710
Bob Wilson583a2a02010-06-25 21:17:19 +00001711void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001712 unsigned Binary = getBinaryCodeForInstr(MI);
1713 // Destination register is encoded in Dd.
1714 Binary |= encodeNEONRd(MI, 0);
1715 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1716 unsigned Imm = MI.getOperand(1).getImm();
1717 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001718 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001719 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001720 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001721 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001722 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001723 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001724 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001725 emitWordLE(Binary);
1726}
1727
Bob Wilson583a2a02010-06-25 21:17:19 +00001728void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001729 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001730 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001731 // Destination register is encoded in Dd; source register in Dm.
1732 unsigned OpIdx = 0;
1733 Binary |= encodeNEONRd(MI, OpIdx++);
1734 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1735 ++OpIdx;
1736 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001737 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001738 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001739 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1740 emitWordLE(Binary);
1741}
1742
Bob Wilson5e7b6072010-06-25 22:40:46 +00001743void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1744 const TargetInstrDesc &TID = MI.getDesc();
1745 unsigned Binary = getBinaryCodeForInstr(MI);
1746 // Destination register is encoded in Dd; source registers in Dn and Dm.
1747 unsigned OpIdx = 0;
1748 Binary |= encodeNEONRd(MI, OpIdx++);
1749 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1750 ++OpIdx;
1751 Binary |= encodeNEONRn(MI, OpIdx++);
1752 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1753 ++OpIdx;
1754 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001755 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001756 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001757 // FIXME: This does not handle VMOVDneon or VMOVQ.
1758 emitWordLE(Binary);
1759}
1760
Evan Cheng7602e112008-09-02 06:52:38 +00001761#include "ARMGenCodeEmitter.inc"