blob: 59ce3adc1cb6305b37d8b62f3b2c4d6cef451321 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000259 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000262 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000343
344def : Pat<(int_x86_avx_loadu_ps_256 addr:$src), (VMOVUPSYrm addr:$src)>;
345def : Pat<(int_x86_avx_storeu_ps_256 addr:$dst, VR256:$src),
346 (VMOVUPSYmr addr:$dst, VR256:$src)>;
347
348def : Pat<(int_x86_avx_loadu_pd_256 addr:$src), (VMOVUPDYrm addr:$src)>;
349def : Pat<(int_x86_avx_storeu_pd_256 addr:$dst, VR256:$src),
350 (VMOVUPDYmr addr:$dst, VR256:$src)>;
351
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000352def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movaps\t{$src, $dst|$dst, $src}",
354 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
355def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
356 "movapd\t{$src, $dst|$dst, $src}",
357 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
358def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
359 "movups\t{$src, $dst|$dst, $src}",
360 [(store (v4f32 VR128:$src), addr:$dst)]>;
361def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
362 "movupd\t{$src, $dst|$dst, $src}",
363 [(store (v2f64 VR128:$src), addr:$dst)]>;
364
365// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000366let isAsmParserOnly = 1 in {
367 let canFoldAsLoad = 1, isReMaterializable = 1 in
368 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
369 (ins f128mem:$src),
370 "movups\t{$src, $dst|$dst, $src}",
371 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
372 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
373 (ins f128mem:$src),
374 "movupd\t{$src, $dst|$dst, $src}",
375 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
376 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
377 (ins f128mem:$dst, VR128:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
380 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
381 (ins f128mem:$dst, VR128:$src),
382 "movupd\t{$src, $dst|$dst, $src}",
383 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
384}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000385let canFoldAsLoad = 1, isReMaterializable = 1 in
386def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
387 "movups\t{$src, $dst|$dst, $src}",
388 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
389def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
390 "movupd\t{$src, $dst|$dst, $src}",
391 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
392
393def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
394 "movups\t{$src, $dst|$dst, $src}",
395 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
396def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
397 "movupd\t{$src, $dst|$dst, $src}",
398 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
399
400// Move Low/High packed floating point values
401multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
402 PatFrag mov_frag, string base_opc,
403 string asm_opr> {
404 def PSrm : PI<opc, MRMSrcMem,
405 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
406 !strconcat(!strconcat(base_opc,"s"), asm_opr),
407 [(set RC:$dst,
408 (mov_frag RC:$src1,
409 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
410 SSEPackedSingle>, TB;
411
412 def PDrm : PI<opc, MRMSrcMem,
413 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
414 !strconcat(!strconcat(base_opc,"d"), asm_opr),
415 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
416 (scalar_to_vector (loadf64 addr:$src2)))))],
417 SSEPackedDouble>, TB, OpSize;
418}
419
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000420let isAsmParserOnly = 1, AddedComplexity = 20 in {
421 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
422 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
423 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
424 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
425}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000426let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
427 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
428 "\t{$src2, $dst|$dst, $src2}">;
429 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
430 "\t{$src2, $dst|$dst, $src2}">;
431}
432
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000433let isAsmParserOnly = 1 in {
434def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>, VEX;
438def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>, VEX;
442}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000443def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
444 "movlps\t{$src, $dst|$dst, $src}",
445 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
446 (iPTR 0))), addr:$dst)]>;
447def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
448 "movlpd\t{$src, $dst|$dst, $src}",
449 [(store (f64 (vector_extract (v2f64 VR128:$src),
450 (iPTR 0))), addr:$dst)]>;
451
452// v2f64 extract element 1 is always custom lowered to unpack high to low
453// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000454let isAsmParserOnly = 1 in {
455def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
456 "movhps\t{$src, $dst|$dst, $src}",
457 [(store (f64 (vector_extract
458 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
459 (undef)), (iPTR 0))), addr:$dst)]>,
460 VEX;
461def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
462 "movhpd\t{$src, $dst|$dst, $src}",
463 [(store (f64 (vector_extract
464 (v2f64 (unpckh VR128:$src, (undef))),
465 (iPTR 0))), addr:$dst)]>,
466 VEX;
467}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000468def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
469 "movhps\t{$src, $dst|$dst, $src}",
470 [(store (f64 (vector_extract
471 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
472 (undef)), (iPTR 0))), addr:$dst)]>;
473def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
474 "movhpd\t{$src, $dst|$dst, $src}",
475 [(store (f64 (vector_extract
476 (v2f64 (unpckh VR128:$src, (undef))),
477 (iPTR 0))), addr:$dst)]>;
478
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000479let isAsmParserOnly = 1, AddedComplexity = 20 in {
480 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
481 (ins VR128:$src1, VR128:$src2),
482 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
483 [(set VR128:$dst,
484 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
485 VEX_4V;
486 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
487 (ins VR128:$src1, VR128:$src2),
488 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
489 [(set VR128:$dst,
490 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
491 VEX_4V;
492}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000493let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
494 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
495 (ins VR128:$src1, VR128:$src2),
496 "movlhps\t{$src2, $dst|$dst, $src2}",
497 [(set VR128:$dst,
498 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
499 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
500 (ins VR128:$src1, VR128:$src2),
501 "movhlps\t{$src2, $dst|$dst, $src2}",
502 [(set VR128:$dst,
503 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
504}
505
506def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
507 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
508let AddedComplexity = 20 in {
509 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
510 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
511 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
512 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
513}
514
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000515//===----------------------------------------------------------------------===//
516// SSE 1 & 2 - Conversion Instructions
517//===----------------------------------------------------------------------===//
518
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000519multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000520 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
521 string asm> {
522 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
523 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
524 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
525 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
526}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000527
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000528multiclass sse12_cvt_s_np<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
529 X86MemOperand x86memop, string asm> {
530 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
531 []>;
532 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
533 []>;
534}
535
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000536multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
537 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
538 string asm, Domain d> {
539 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
540 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
541 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
542 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
543}
544
545multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000546 X86MemOperand x86memop, string asm> {
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000547 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000548 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000549 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000550 (ins DstRC:$src1, x86memop:$src),
551 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000552}
553
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000554let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000555defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
556 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
557defm VCVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
558 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
559 VEX_W;
560defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
561 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
562defm VCVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
563 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD,
564 VEX, VEX_W;
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000565
566// The assembler can recognize rr 64-bit instructions by seeing a rxx
567// register, but the same isn't true when only using memory operands,
568// provide other assembly "l" and "q" forms to address this explicitly
569// where appropriate to do so.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000570defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, i32mem, "cvtsi2ss">, XS,
571 VEX_4V;
572defm VCVTSI2SS64 : sse12_vcvt_avx<0x2A, GR64, FR32, i64mem, "cvtsi2ss{q}">, XS,
573 VEX_4V, VEX_W;
574defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd">, XD,
575 VEX_4V;
576defm VCVTSI2SDL : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd{l}">, XD,
577 VEX_4V;
578defm VCVTSI2SD64 : sse12_vcvt_avx<0x2A, GR64, FR64, i64mem, "cvtsi2sd{q}">, XD,
579 VEX_4V, VEX_W;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000580}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000581
582defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
583 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000584defm CVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
585 "cvttss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000586defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
587 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000588defm CVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
589 "cvttsd2si{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000590defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000591 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000592defm CVTSI2SS64 : sse12_cvt_s<0x2A, GR64, FR32, sint_to_fp, i64mem, loadi64,
593 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000594defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000595 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000596defm CVTSI2SD64 : sse12_cvt_s<0x2A, GR64, FR64, sint_to_fp, i64mem, loadi64,
597 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000598
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000599// Conversion Instructions Intrinsics - Match intrinsics which expect MM
600// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000601multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
602 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
603 string asm, Domain d> {
604 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
605 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
606 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
607 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
608}
609
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000610multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
611 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
612 string asm> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000613 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
614 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
615 [(set DstRC:$dst, (Int SrcRC:$src))]>;
616 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
617 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
618 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000619}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000620
621multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
622 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
623 PatFrag ld_frag, string asm, Domain d> {
624 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
625 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
626 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
627 (ins DstRC:$src1, x86memop:$src2), asm,
628 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
629}
630
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000631multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
632 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000633 PatFrag ld_frag, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000634 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000635 !if(Is2Addr,
636 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
637 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
638 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000639 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000640 (ins DstRC:$src1, x86memop:$src2),
641 !if(Is2Addr,
642 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
643 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000644 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
645}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000646
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000647let isAsmParserOnly = 1 in {
648 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000649 f32mem, load, "cvtss2si">, XS, VEX;
650 defm Int_VCVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
651 int_x86_sse_cvtss2si64, f32mem, load, "cvtss2si">,
652 XS, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000653 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000654 f128mem, load, "cvtsd2si">, XD, VEX;
655 defm Int_VCVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
656 int_x86_sse2_cvtsd2si64, f128mem, load, "cvtsd2si">,
657 XD, VEX, VEX_W;
658
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000659 // FIXME: The asm matcher has a hack to ignore instructions with _Int and Int_
660 // Get rid of this hack or rename the intrinsics, there are several
661 // intructions that only match with the intrinsic form, why create duplicates
662 // to let them be recognized by the assembler?
663 defm VCVTSD2SI_alt : sse12_cvt_s_np<0x2D, FR64, GR32, f64mem,
664 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
665 defm VCVTSD2SI64 : sse12_cvt_s_np<0x2D, FR64, GR64, f64mem,
666 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000667}
668defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000669 f32mem, load, "cvtss2si">, XS;
670defm Int_CVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse_cvtss2si64,
671 f32mem, load, "cvtss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000672defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000673 f128mem, load, "cvtsd2si">, XD;
674defm Int_CVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse2_cvtsd2si64,
675 f128mem, load, "cvtsd2si">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000676
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000677defm CVTSD2SI64 : sse12_cvt_s_np<0x2D, VR128, GR64, f64mem, "cvtsd2si{q}">, XD,
678 REX_W;
679
680let isAsmParserOnly = 1 in {
681 defm Int_VCVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
682 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss", 0>, XS, VEX_4V;
683 defm Int_VCVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
684 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss", 0>, XS, VEX_4V,
685 VEX_W;
686 defm Int_VCVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
687 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd", 0>, XD, VEX_4V;
688 defm Int_VCVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
689 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd", 0>, XD,
690 VEX_4V, VEX_W;
691}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000692
693let Constraints = "$src1 = $dst" in {
694 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
695 int_x86_sse_cvtsi2ss, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000696 "cvtsi2ss">, XS;
697 defm Int_CVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
698 int_x86_sse_cvtsi642ss, i64mem, loadi64,
699 "cvtsi2ss{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000700 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
701 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000702 "cvtsi2sd">, XD;
703 defm Int_CVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
704 int_x86_sse2_cvtsi642sd, i64mem, loadi64,
705 "cvtsi2sd">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000706}
707
708// Instructions below don't have an AVX form.
709defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
710 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
711 SSEPackedSingle>, TB;
712defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
713 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
714 SSEPackedDouble>, TB, OpSize;
715defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
716 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
717 SSEPackedSingle>, TB;
718defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
719 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
720 SSEPackedDouble>, TB, OpSize;
721defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
722 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
723 SSEPackedDouble>, TB, OpSize;
724let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000725 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
726 int_x86_sse_cvtpi2ps,
727 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
728 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000729}
730
731/// SSE 1 Only
732
733// Aliases for intrinsics
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000734let isAsmParserOnly = 1 in {
735defm Int_VCVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
736 f32mem, load, "cvttss2si">, XS, VEX;
737defm Int_VCVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
738 int_x86_sse_cvttss2si64, f32mem, load,
739 "cvttss2si">, XS, VEX, VEX_W;
740defm Int_VCVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
741 f128mem, load, "cvttss2si">, XD, VEX;
742defm Int_VCVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
743 int_x86_sse2_cvttsd2si64, f128mem, load,
744 "cvttss2si">, XD, VEX, VEX_W;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000745}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000746defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000747 f32mem, load, "cvttss2si">, XS;
748defm Int_CVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
749 int_x86_sse_cvttss2si64, f32mem, load,
750 "cvttss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000751defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000752 f128mem, load, "cvttss2si">, XD;
753defm Int_CVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
754 int_x86_sse2_cvttsd2si64, f128mem, load,
755 "cvttss2si{q}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000756
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000757let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000758defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
759 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
760defm VCVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load,
761 "cvtss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
762 VEX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000763defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000764 "cvtdq2ps\t{$src, $dst|$dst, $src}",
765 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000766defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, i256mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000767 "cvtdq2ps\t{$src, $dst|$dst, $src}",
768 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000769}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000770let Pattern = []<dag> in {
771defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
772 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000773defm CVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load /*dummy*/,
774 "cvtss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000775defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load /*dummy*/,
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000776 "cvtdq2ps\t{$src, $dst|$dst, $src}",
777 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
778}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000779
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000780/// SSE 2 Only
781
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000782// Convert scalar double to scalar single
783let isAsmParserOnly = 1 in {
784def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
785 (ins FR64:$src1, FR64:$src2),
786 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
787 VEX_4V;
788def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
789 (ins FR64:$src1, f64mem:$src2),
790 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000791 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000792}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000793def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
794 "cvtsd2ss\t{$src, $dst|$dst, $src}",
795 [(set FR32:$dst, (fround FR64:$src))]>;
796def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
797 "cvtsd2ss\t{$src, $dst|$dst, $src}",
798 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
799 Requires<[HasSSE2, OptForSize]>;
800
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000801let isAsmParserOnly = 1 in
802defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000803 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss", 0>,
804 XS, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000805let Constraints = "$src1 = $dst" in
806defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000807 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000808
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000809// Convert scalar single to scalar double
810let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
811def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
812 (ins FR32:$src1, FR32:$src2),
813 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000814 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000815def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
816 (ins FR32:$src1, f32mem:$src2),
817 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000818 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000819}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000820def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
821 "cvtss2sd\t{$src, $dst|$dst, $src}",
822 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
823 Requires<[HasSSE2]>;
824def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
825 "cvtss2sd\t{$src, $dst|$dst, $src}",
826 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
827 Requires<[HasSSE2, OptForSize]>;
828
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000829let isAsmParserOnly = 1 in {
830def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
831 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
832 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
833 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
834 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000835 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000836def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
837 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
838 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
839 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
840 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000841 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000842}
843let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000844def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
845 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
846 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
847 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
848 VR128:$src2))]>, XS,
849 Requires<[HasSSE2]>;
850def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
851 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
852 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
853 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
854 (load addr:$src2)))]>, XS,
855 Requires<[HasSSE2]>;
856}
857
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000858def : Pat<(extloadf32 addr:$src),
859 (CVTSS2SDrr (MOVSSrm addr:$src))>,
860 Requires<[HasSSE2, OptForSpeed]>;
861
862// Convert doubleword to packed single/double fp
863let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
864def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
865 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
866 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000867 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000868def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
869 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
870 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
871 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000872 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000873}
874def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
875 "cvtdq2ps\t{$src, $dst|$dst, $src}",
876 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
877 TB, Requires<[HasSSE2]>;
878def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
879 "cvtdq2ps\t{$src, $dst|$dst, $src}",
880 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
881 (bitconvert (memopv2i64 addr:$src))))]>,
882 TB, Requires<[HasSSE2]>;
883
884// FIXME: why the non-intrinsic version is described as SSE3?
885let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
886def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
887 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
888 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000889 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000890def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
891 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
892 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
893 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000894 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000895}
896def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
897 "cvtdq2pd\t{$src, $dst|$dst, $src}",
898 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
899 XS, Requires<[HasSSE2]>;
900def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
901 "cvtdq2pd\t{$src, $dst|$dst, $src}",
902 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
903 (bitconvert (memopv2i64 addr:$src))))]>,
904 XS, Requires<[HasSSE2]>;
905
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000906
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000907// Convert packed single/double fp to doubleword
908let isAsmParserOnly = 1 in {
909def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000910 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000911def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000912 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
913def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
914 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
915def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
916 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000917}
918def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
919 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
920def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
921 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
922
923let isAsmParserOnly = 1 in {
924def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
925 "cvtps2dq\t{$src, $dst|$dst, $src}",
926 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
927 VEX;
928def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
929 (ins f128mem:$src),
930 "cvtps2dq\t{$src, $dst|$dst, $src}",
931 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
932 (memop addr:$src)))]>, VEX;
933}
934def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
935 "cvtps2dq\t{$src, $dst|$dst, $src}",
936 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
937def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
938 "cvtps2dq\t{$src, $dst|$dst, $src}",
939 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
940 (memop addr:$src)))]>;
941
942let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
943def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
944 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
945 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000946 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000947def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
948 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
949 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
950 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000951 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000952}
953def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
954 "cvtpd2dq\t{$src, $dst|$dst, $src}",
955 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
956 XD, Requires<[HasSSE2]>;
957def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
958 "cvtpd2dq\t{$src, $dst|$dst, $src}",
959 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
960 (memop addr:$src)))]>,
961 XD, Requires<[HasSSE2]>;
962
963
964// Convert with truncation packed single/double fp to doubleword
965let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
966def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
967 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
968def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
969 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000970def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
971 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
972def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
973 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000974}
975def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
976 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
977def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
978 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
979
980
981let isAsmParserOnly = 1 in {
982def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
983 "vcvttps2dq\t{$src, $dst|$dst, $src}",
984 [(set VR128:$dst,
985 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000986 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000987def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
988 "vcvttps2dq\t{$src, $dst|$dst, $src}",
989 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
990 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000991 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000992}
993def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
994 "cvttps2dq\t{$src, $dst|$dst, $src}",
995 [(set VR128:$dst,
996 (int_x86_sse2_cvttps2dq VR128:$src))]>,
997 XS, Requires<[HasSSE2]>;
998def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
999 "cvttps2dq\t{$src, $dst|$dst, $src}",
1000 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1001 (memop addr:$src)))]>,
1002 XS, Requires<[HasSSE2]>;
1003
1004let isAsmParserOnly = 1 in {
1005def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
1006 (ins VR128:$src),
1007 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1008 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
1009 VEX;
1010def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
1011 (ins f128mem:$src),
1012 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1013 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1014 (memop addr:$src)))]>, VEX;
1015}
1016def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1017 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1018 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
1019def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
1020 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1021 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1022 (memop addr:$src)))]>;
1023
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001024let isAsmParserOnly = 1 in {
1025// The assembler can recognize rr 256-bit instructions by seeing a ymm
1026// register, but the same isn't true when using memory operands instead.
1027// Provide other assembly rr and rm forms to address this explicitly.
1028def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1029 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1030def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1031 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1032
1033// XMM only
1034def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1035 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1036def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1037 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1038
1039// YMM only
1040def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1041 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
1042def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1043 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
1044}
1045
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001046// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001047let isAsmParserOnly = 1, Predicates = [HasAVX] in {
1048 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001049def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001050 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001051def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001052 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1053def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
1054 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1055def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
1056 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001057}
1058def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1059 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1060def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1061 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1062
1063let isAsmParserOnly = 1 in {
1064def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001065 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001066 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001067 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001068def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001069 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001070 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1071 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001072 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001073}
1074def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1075 "cvtps2pd\t{$src, $dst|$dst, $src}",
1076 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1077 TB, Requires<[HasSSE2]>;
1078def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1079 "cvtps2pd\t{$src, $dst|$dst, $src}",
1080 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1081 (load addr:$src)))]>,
1082 TB, Requires<[HasSSE2]>;
1083
1084// Convert packed double to packed single
1085let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001086// The assembler can recognize rr 256-bit instructions by seeing a ymm
1087// register, but the same isn't true when using memory operands instead.
1088// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001089def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001090 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1091def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1092 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1093
1094// XMM only
1095def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1096 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1097def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1098 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1099
1100// YMM only
1101def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1102 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1103def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1104 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001105}
1106def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1107 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1108def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1109 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1110
1111
1112let isAsmParserOnly = 1 in {
1113def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1114 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1115 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1116def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1117 (ins f128mem:$src),
1118 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1119 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1120 (memop addr:$src)))]>;
1121}
1122def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1123 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1124 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1125def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1126 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1127 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1128 (memop addr:$src)))]>;
1129
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00001130// AVX 256-bit register conversion intrinsics
1131// FIXME: Migrate SSE conversion intrinsics matching to use patterns as below
1132// whenever possible to avoid declaring two versions of each one.
1133def : Pat<(int_x86_avx_cvtdq2_ps_256 VR256:$src),
1134 (VCVTDQ2PSYrr VR256:$src)>;
1135def : Pat<(int_x86_avx_cvtdq2_ps_256 (memopv8i32 addr:$src)),
1136 (VCVTDQ2PSYrm addr:$src)>;
1137
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00001138def : Pat<(int_x86_avx_cvt_pd2_ps_256 VR256:$src),
1139 (VCVTPD2PSYrr VR256:$src)>;
1140def : Pat<(int_x86_avx_cvt_pd2_ps_256 (memopv4f64 addr:$src)),
1141 (VCVTPD2PSYrm addr:$src)>;
1142
1143def : Pat<(int_x86_avx_cvt_ps2dq_256 VR256:$src),
1144 (VCVTPS2DQYrr VR256:$src)>;
1145def : Pat<(int_x86_avx_cvt_ps2dq_256 (memopv8f32 addr:$src)),
1146 (VCVTPS2DQYrm addr:$src)>;
1147
1148def : Pat<(int_x86_avx_cvt_ps2_pd_256 VR128:$src),
1149 (VCVTPS2PDYrr VR128:$src)>;
1150def : Pat<(int_x86_avx_cvt_ps2_pd_256 (memopv4f32 addr:$src)),
1151 (VCVTPS2PDYrm addr:$src)>;
1152
1153def : Pat<(int_x86_avx_cvtt_pd2dq_256 VR256:$src),
1154 (VCVTTPD2DQYrr VR256:$src)>;
1155def : Pat<(int_x86_avx_cvtt_pd2dq_256 (memopv4f64 addr:$src)),
1156 (VCVTTPD2DQYrm addr:$src)>;
1157
1158def : Pat<(int_x86_avx_cvtt_ps2dq_256 VR256:$src),
1159 (VCVTTPS2DQYrr VR256:$src)>;
1160def : Pat<(int_x86_avx_cvtt_ps2dq_256 (memopv8f32 addr:$src)),
1161 (VCVTTPS2DQYrm addr:$src)>;
1162
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001163//===----------------------------------------------------------------------===//
1164// SSE 1 & 2 - Compare Instructions
1165//===----------------------------------------------------------------------===//
1166
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001167// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001168multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001169 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001170 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001171 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001172 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001173 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001174 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001175 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001176 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001177 // Accept explicit immediate argument form instead of comparison code.
1178 let isAsmParserOnly = 1 in {
1179 def rr_alt : SIi8<0xC2, MRMSrcReg,
1180 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1181 asm_alt, []>;
1182 let mayLoad = 1 in
1183 def rm_alt : SIi8<0xC2, MRMSrcMem,
1184 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1185 asm_alt, []>;
1186 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001187}
1188
1189let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001190 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1191 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1192 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1193 XS, VEX_4V;
1194 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1195 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1196 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1197 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001198}
1199
1200let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001201 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1202 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1203 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1204 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1205 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1206 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1207}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001208
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001209multiclass sse12_cmp_scalar_int<RegisterClass RC, Operand memopr,
1210 ComplexPattern mem_cpat, Intrinsic Int, string asm> {
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001211 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1212 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1213 [(set VR128:$dst, (Int VR128:$src1,
1214 VR128:$src, imm:$cc))]>;
1215 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001216 (ins VR128:$src1, memopr:$src, SSECC:$cc), asm,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001217 [(set VR128:$dst, (Int VR128:$src1,
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001218 mem_cpat:$src, imm:$cc))]>;
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001219}
1220
1221// Aliases to match intrinsics which expect XMM operand(s).
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001222
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001223let isAsmParserOnly = 1 in {
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001224 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, ssmem, sse_load_f32,
1225 int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001226 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1227 XS, VEX_4V;
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001228 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, sdmem, sse_load_f64,
1229 int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001230 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1231 XD, VEX_4V;
1232}
1233let Constraints = "$src1 = $dst" in {
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001234 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, ssmem, sse_load_f32,
1235 int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001236 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
Dale Johannesen7f6eb632010-08-07 00:33:42 +00001237 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, sdmem, sse_load_f64,
1238 int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001239 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1240}
1241
1242
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001243// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1244multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1245 ValueType vt, X86MemOperand x86memop,
1246 PatFrag ld_frag, string OpcodeStr, Domain d> {
1247 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1248 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1249 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1250 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1251 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1252 [(set EFLAGS, (OpNode (vt RC:$src1),
1253 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001254}
1255
Evan Cheng24f2ea32007-09-14 21:48:26 +00001256let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001257 let isAsmParserOnly = 1 in {
1258 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1259 "ucomiss", SSEPackedSingle>, VEX;
1260 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1261 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1262 let Pattern = []<dag> in {
1263 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1264 "comiss", SSEPackedSingle>, VEX;
1265 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1266 "comisd", SSEPackedDouble>, OpSize, VEX;
1267 }
1268
1269 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1270 load, "ucomiss", SSEPackedSingle>, VEX;
1271 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1272 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1273
1274 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1275 load, "comiss", SSEPackedSingle>, VEX;
1276 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1277 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1278 }
1279 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1280 "ucomiss", SSEPackedSingle>, TB;
1281 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1282 "ucomisd", SSEPackedDouble>, TB, OpSize;
1283
1284 let Pattern = []<dag> in {
1285 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1286 "comiss", SSEPackedSingle>, TB;
1287 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1288 "comisd", SSEPackedDouble>, TB, OpSize;
1289 }
1290
1291 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1292 load, "ucomiss", SSEPackedSingle>, TB;
1293 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1294 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1295
1296 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1297 "comiss", SSEPackedSingle>, TB;
1298 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1299 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001300} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001301
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001302// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1303multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1304 Intrinsic Int, string asm, string asm_alt,
1305 Domain d> {
1306 def rri : PIi8<0xC2, MRMSrcReg,
1307 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1308 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1309 def rmi : PIi8<0xC2, MRMSrcMem,
1310 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1311 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001312 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001313 let isAsmParserOnly = 1 in {
1314 def rri_alt : PIi8<0xC2, MRMSrcReg,
1315 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1316 asm_alt, [], d>;
1317 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1318 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1319 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001320 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001321}
1322
1323let isAsmParserOnly = 1 in {
1324 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1325 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1326 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1327 SSEPackedSingle>, VEX_4V;
1328 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1329 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001330 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001331 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes67197842010-08-10 00:13:20 +00001332 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_ps_256,
1333 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1334 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1335 SSEPackedSingle>, VEX_4V;
1336 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_pd_256,
1337 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1338 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1339 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001340}
1341let Constraints = "$src1 = $dst" in {
1342 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1343 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1344 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1345 SSEPackedSingle>, TB;
1346 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1347 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1348 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1349 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001350}
1351
1352def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1353 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1354def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1355 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1356def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1357 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1358def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1359 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1360
1361//===----------------------------------------------------------------------===//
1362// SSE 1 & 2 - Shuffle Instructions
1363//===----------------------------------------------------------------------===//
1364
1365/// sse12_shuffle - sse 1 & 2 shuffle instructions
1366multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1367 ValueType vt, string asm, PatFrag mem_frag,
1368 Domain d, bit IsConvertibleToThreeAddress = 0> {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001369 def rmi : PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
1370 (ins RC:$src1, f128mem:$src2, i8imm:$src3), asm,
1371 [(set RC:$dst, (vt (shufp:$src3
1372 RC:$src1, (mem_frag addr:$src2))))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001373 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001374 def rri : PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
1375 (ins RC:$src1, RC:$src2, i8imm:$src3), asm,
1376 [(set RC:$dst,
1377 (vt (shufp:$src3 RC:$src1, RC:$src2)))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001378}
1379
1380let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001381 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1382 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1383 memopv4f32, SSEPackedSingle>, VEX_4V;
1384 defm VSHUFPSY : sse12_shuffle<VR256, f256mem, v8f32,
1385 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1386 memopv8f32, SSEPackedSingle>, VEX_4V;
1387 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1388 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1389 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1390 defm VSHUFPDY : sse12_shuffle<VR256, f256mem, v4f64,
1391 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1392 memopv4f64, SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001393}
1394
1395let Constraints = "$src1 = $dst" in {
1396 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1397 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1398 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1399 TB;
1400 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1401 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1402 memopv2f64, SSEPackedDouble>, TB, OpSize;
1403}
1404
1405//===----------------------------------------------------------------------===//
1406// SSE 1 & 2 - Unpack Instructions
1407//===----------------------------------------------------------------------===//
1408
1409/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1410multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1411 PatFrag mem_frag, RegisterClass RC,
1412 X86MemOperand x86memop, string asm,
1413 Domain d> {
1414 def rr : PI<opc, MRMSrcReg,
1415 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1416 asm, [(set RC:$dst,
1417 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1418 def rm : PI<opc, MRMSrcMem,
1419 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1420 asm, [(set RC:$dst,
1421 (vt (OpNode RC:$src1,
1422 (mem_frag addr:$src2))))], d>;
1423}
1424
1425let AddedComplexity = 10 in {
1426 let isAsmParserOnly = 1 in {
1427 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1428 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1429 SSEPackedSingle>, VEX_4V;
1430 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1431 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1432 SSEPackedDouble>, OpSize, VEX_4V;
1433 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1434 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1435 SSEPackedSingle>, VEX_4V;
1436 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1437 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1438 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001439
1440 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1441 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1442 SSEPackedSingle>, VEX_4V;
1443 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1444 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1445 SSEPackedDouble>, OpSize, VEX_4V;
1446 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1447 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1448 SSEPackedSingle>, VEX_4V;
1449 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1450 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1451 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001452 }
1453
1454 let Constraints = "$src1 = $dst" in {
1455 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1456 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1457 SSEPackedSingle>, TB;
1458 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1459 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1460 SSEPackedDouble>, TB, OpSize;
1461 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1462 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1463 SSEPackedSingle>, TB;
1464 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1465 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1466 SSEPackedDouble>, TB, OpSize;
1467 } // Constraints = "$src1 = $dst"
1468} // AddedComplexity
1469
1470//===----------------------------------------------------------------------===//
1471// SSE 1 & 2 - Extract Floating-Point Sign mask
1472//===----------------------------------------------------------------------===//
1473
1474/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1475multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1476 Domain d> {
1477 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1478 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1479 [(set GR32:$dst, (Int RC:$src))], d>;
1480}
1481
1482// Mask creation
1483defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1484 SSEPackedSingle>, TB;
1485defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1486 SSEPackedDouble>, TB, OpSize;
1487
1488let isAsmParserOnly = 1 in {
1489 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1490 "movmskps", SSEPackedSingle>, VEX;
1491 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1492 "movmskpd", SSEPackedDouble>, OpSize,
1493 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001494
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001495 // FIXME: merge with multiclass above when the intrinsics come.
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001496 def VMOVMSKPSr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1497 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1498 def VMOVMSKPDr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1499 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1500 VEX;
1501
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001502 def VMOVMSKPSYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1503 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1504 def VMOVMSKPDYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1505 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001506 VEX;
1507
1508 def VMOVMSKPSYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1509 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1510 def VMOVMSKPDYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1511 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1512 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001513}
1514
1515//===----------------------------------------------------------------------===//
1516// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1517//===----------------------------------------------------------------------===//
1518
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001519// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1520// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001521
1522// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001523let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001524 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001525 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001526def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1527 [(set FR32:$dst, fp32imm0)]>,
1528 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001529def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1530 [(set FR64:$dst, fpimm0)]>,
1531 Requires<[HasSSE2]>, TB, OpSize;
1532}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001533
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001534// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1535// bits are disregarded.
1536let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001537def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001538 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001539def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1540 "movapd\t{$src, $dst|$dst, $src}", []>;
1541}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001542
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001543// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1544// bits are disregarded.
1545let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001546def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001547 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001548 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001549def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1550 "movapd\t{$src, $dst|$dst, $src}",
1551 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1552}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001553
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001554//===----------------------------------------------------------------------===//
1555// SSE 1 & 2 - Logical Instructions
1556//===----------------------------------------------------------------------===//
1557
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001558/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1559///
1560multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001561 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001562 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001563 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1564 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001565
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001566 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1567 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001568 }
1569
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001570 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001571 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1572 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001573
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001574 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1575 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001576 }
1577}
1578
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001579// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001580let mayLoad = 0 in {
1581 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1582 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1583 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1584}
Bill Wendlingddd35322007-05-02 23:11:52 +00001585
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001586let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001587 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001588
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001589/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1590///
1591multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1592 SDNode OpNode, int HasPat = 0,
1593 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001594 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001595 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001596 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001597 !if(HasPat, Pattern[0], // rr
1598 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1599 VR128:$src2)))]),
1600 !if(HasPat, Pattern[2], // rm
1601 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001602 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001603 VEX_4V;
1604
1605 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001606 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001607 !if(HasPat, Pattern[1], // rr
1608 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1609 (bc_v2i64 (v2f64
1610 VR128:$src2))))]),
1611 !if(HasPat, Pattern[3], // rm
1612 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001613 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001614 OpSize, VEX_4V;
1615 }
1616 let Constraints = "$src1 = $dst" in {
1617 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001618 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001619 !if(HasPat, Pattern[0], // rr
1620 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1621 VR128:$src2)))]),
1622 !if(HasPat, Pattern[2], // rm
1623 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1624 (memopv2i64 addr:$src2)))])>, TB;
1625
1626 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001627 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001628 !if(HasPat, Pattern[1], // rr
1629 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1630 (bc_v2i64 (v2f64
1631 VR128:$src2))))]),
1632 !if(HasPat, Pattern[3], // rm
1633 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1634 (memopv2i64 addr:$src2)))])>,
1635 TB, OpSize;
1636 }
1637}
1638
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001639/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1640///
1641let isAsmParserOnly = 1 in {
1642multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1643 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1644 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1645
1646 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1647 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1648}
1649}
1650
1651// AVX 256-bit packed logical ops forms
1652defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1653defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1654defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1655let isCommutable = 0 in
1656 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1657
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001658defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1659defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1660defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1661let isCommutable = 0 in
1662 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1663 // single r+r
1664 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1665 (bc_v2i64 (v4i32 immAllOnesV))),
1666 VR128:$src2)))],
1667 // double r+r
1668 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1669 (bc_v2i64 (v2f64 VR128:$src2))))],
1670 // single r+m
1671 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1672 (bc_v2i64 (v4i32 immAllOnesV))),
1673 (memopv2i64 addr:$src2))))],
1674 // double r+m
1675 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1676 (memopv2i64 addr:$src2)))]]>;
1677
1678//===----------------------------------------------------------------------===//
1679// SSE 1 & 2 - Arithmetic Instructions
1680//===----------------------------------------------------------------------===//
1681
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001682/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001683/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001684///
Dan Gohman20382522007-07-10 00:05:58 +00001685/// In addition, we also have a special variant of the scalar form here to
1686/// represent the associated intrinsic operation. This form is unlike the
1687/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001688/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001689///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001690/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001691///
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001692
1693/// FIXME: once all 256-bit intrinsics are matched, cleanup and refactor those
1694/// classes below
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001695multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1696 bit Is2Addr = 1> {
1697 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1698 OpNode, FR32, f32mem, Is2Addr>, XS;
1699 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1700 OpNode, FR64, f64mem, Is2Addr>, XD;
1701}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001702
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001703multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1704 bit Is2Addr = 1> {
1705 let mayLoad = 0 in {
1706 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1707 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1708 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1709 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001710 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001711}
Bill Wendlingddd35322007-05-02 23:11:52 +00001712
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001713multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1714 SDNode OpNode> {
1715 let mayLoad = 0 in {
1716 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1717 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1718 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1719 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1720 }
1721}
1722
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001723multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001724 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001725 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1726 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1727 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1728 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1729}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001730
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001731multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001732 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001733 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001734 !strconcat(OpcodeStr, "ps"), "sse", "_ps", f128mem, memopv4f32,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001735 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001736
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001737 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001738 !strconcat(OpcodeStr, "pd"), "sse2", "_pd", f128mem, memopv2f64,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001739 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001740}
Bill Wendlingddd35322007-05-02 23:11:52 +00001741
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001742multiclass basic_sse12_fp_binop_p_y_int<bits<8> opc, string OpcodeStr> {
1743 defm PSY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1744 !strconcat(OpcodeStr, "ps"), "avx", "_ps_256", f256mem, memopv8f32,
1745 SSEPackedSingle, 0>, TB;
1746
1747 defm PDY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1748 !strconcat(OpcodeStr, "pd"), "avx", "_pd_256", f256mem, memopv4f64,
1749 SSEPackedDouble, 0>, TB, OpSize;
1750}
1751
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001752// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001753let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001754 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001755 basic_sse12_fp_binop_s_int<0x58, "add", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001756 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1757 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001758 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001759 basic_sse12_fp_binop_s_int<0x59, "mul", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001760 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1761 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001762
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001763 let isCommutable = 0 in {
1764 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001765 basic_sse12_fp_binop_s_int<0x5C, "sub", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001766 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1767 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001768 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001769 basic_sse12_fp_binop_s_int<0x5E, "div", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001770 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1771 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001772 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001773 basic_sse12_fp_binop_s_int<0x5F, "max", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001774 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001775 basic_sse12_fp_binop_p_int<0x5F, "max", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001776 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>,
1777 basic_sse12_fp_binop_p_y_int<0x5F, "max">, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001778 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001779 basic_sse12_fp_binop_s_int<0x5D, "min", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001780 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001781 basic_sse12_fp_binop_p_int<0x5D, "min", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001782 basic_sse12_fp_binop_p_y_int<0x5D, "min">,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001783 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001784 }
Dan Gohman20382522007-07-10 00:05:58 +00001785}
1786
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001787let Constraints = "$src1 = $dst" in {
1788 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1789 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1790 basic_sse12_fp_binop_s_int<0x58, "add">;
1791 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1792 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1793 basic_sse12_fp_binop_s_int<0x59, "mul">;
1794
1795 let isCommutable = 0 in {
1796 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1797 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1798 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1799 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1800 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1801 basic_sse12_fp_binop_s_int<0x5E, "div">;
1802 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1803 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1804 basic_sse12_fp_binop_s_int<0x5F, "max">,
1805 basic_sse12_fp_binop_p_int<0x5F, "max">;
1806 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1807 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1808 basic_sse12_fp_binop_s_int<0x5D, "min">,
1809 basic_sse12_fp_binop_p_int<0x5D, "min">;
1810 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001811}
Bill Wendlingddd35322007-05-02 23:11:52 +00001812
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001813/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001814/// In addition, we also have a special variant of the scalar form here to
1815/// represent the associated intrinsic operation. This form is unlike the
1816/// plain scalar form, in that it takes an entire vector (instead of a
1817/// scalar) and leaves the top elements undefined.
1818///
1819/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001820
1821/// sse1_fp_unop_s - SSE1 unops in scalar form.
1822multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001823 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001824 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001825 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001826 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001827 // For scalar unary operations, fold a load into the operation
1828 // only in OptForSize mode. It eliminates an instruction, but it also
1829 // eliminates a whole-register clobber (the load), so it introduces a
1830 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001831 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001832 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001833 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001834 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001835 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001836 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001837 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001838 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001839 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001840 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001841}
Dan Gohman20382522007-07-10 00:05:58 +00001842
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001843/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1844multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1845 SDNode OpNode, Intrinsic F32Int> {
1846 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001847 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001848 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1849 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001850 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001851 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001852 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001853 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1854 !strconcat(OpcodeStr,
1855 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1856 [(set VR128:$dst, (F32Int VR128:$src))]>;
1857 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
1858 !strconcat(OpcodeStr,
1859 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1860 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001861}
1862
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001863/// sse1_fp_unop_p - SSE1 unops in packed form.
1864multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1865 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1866 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1867 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1868 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1869 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1870 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1871}
1872
1873/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1874multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1875 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1876 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1877 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1878 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1879 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1880 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1881}
1882
1883/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1884multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1885 Intrinsic V4F32Int> {
1886 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1887 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1888 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1889 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1890 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1891 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1892}
1893
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001894/// sse1_fp_unop_p_y_int - AVX 256-bit intrinsics unops in packed forms.
1895multiclass sse1_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1896 Intrinsic V4F32Int> {
1897 def PSYr_Int : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1898 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1899 [(set VR256:$dst, (V4F32Int VR256:$src))]>;
1900 def PSYm_Int : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1901 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1902 [(set VR256:$dst, (V4F32Int (memopv8f32 addr:$src)))]>;
1903}
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001904
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001905/// sse2_fp_unop_s - SSE2 unops in scalar form.
1906multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1907 SDNode OpNode, Intrinsic F64Int> {
1908 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1909 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1910 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001911 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1912 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001913 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001914 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1915 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001916 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1917 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1918 [(set VR128:$dst, (F64Int VR128:$src))]>;
1919 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1920 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1921 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1922}
1923
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001924/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1925multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1926 SDNode OpNode, Intrinsic F64Int> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001927 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1928 !strconcat(OpcodeStr,
1929 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1930 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1931 (ins FR64:$src1, f64mem:$src2),
1932 !strconcat(OpcodeStr,
1933 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1934 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1935 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1936 [(set VR128:$dst, (F64Int VR128:$src))]>;
1937 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1938 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1939 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001940}
1941
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001942/// sse2_fp_unop_p - SSE2 unops in vector forms.
1943multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1944 SDNode OpNode> {
1945 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1946 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1947 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1948 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1949 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1950 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1951}
1952
1953/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1954multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1955 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1956 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1957 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1958 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1959 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1960 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1961}
1962
1963/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1964multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1965 Intrinsic V2F64Int> {
1966 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1967 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1968 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1969 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1970 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1971 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1972}
1973
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001974/// sse2_fp_unop_p_y_int - AVX 256-bit intrinsic unops in vector forms.
1975multiclass sse2_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1976 Intrinsic V2F64Int> {
1977 def PDYr_Int : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1978 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1979 [(set VR256:$dst, (V2F64Int VR256:$src))]>;
1980 def PDYm_Int : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1981 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1982 [(set VR256:$dst, (V2F64Int (memopv4f64 addr:$src)))]>;
1983}
1984
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001985let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001986 // Square root.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001987 defm VSQRT : sse1_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ss>,
1988 sse2_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001989 VEX_4V;
1990
1991 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1992 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1993 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1994 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001995 sse1_fp_unop_p_int<0x51, "vsqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001996 sse2_fp_unop_p_int<0x51, "vsqrt", int_x86_sse2_sqrt_pd>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001997 sse1_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_ps_256>,
1998 sse2_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_pd_256>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001999 VEX;
2000
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002001 // Reciprocal approximations. Note that these typically require refinement
2002 // in order to obtain suitable precision.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002003 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "vrsqrt", X86frsqrt,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002004 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002005 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002006 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00002007 sse1_fp_unop_p_y_int<0x52, "vrsqrt", int_x86_avx_rsqrt_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002008 sse1_fp_unop_p_int<0x52, "vrsqrt", int_x86_sse_rsqrt_ps>, VEX;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002009
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002010 defm VRCP : sse1_fp_unop_s_avx<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002011 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002012 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002013 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00002014 sse1_fp_unop_p_y_int<0x53, "vrcp", int_x86_avx_rcp_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002015 sse1_fp_unop_p_int<0x53, "vrcp", int_x86_sse_rcp_ps>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002016}
2017
Dan Gohman20382522007-07-10 00:05:58 +00002018// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002019defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002020 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
2021 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002022 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002023 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
2024 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00002025
2026// Reciprocal approximations. Note that these typically require refinement
2027// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002028defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002029 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
2030 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002031defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002032 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
2033 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00002034
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002035// There is no f64 version of the reciprocal approximation instructions.
2036
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002037//===----------------------------------------------------------------------===//
2038// SSE 1 & 2 - Non-temporal stores
2039//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002040
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002041let isAsmParserOnly = 1 in {
2042 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
2043 (ins i128mem:$dst, VR128:$src),
2044 "movntps\t{$src, $dst|$dst, $src}",
2045 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
2046 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
2047 (ins i128mem:$dst, VR128:$src),
2048 "movntpd\t{$src, $dst|$dst, $src}",
2049 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
2050
2051 let ExeDomain = SSEPackedInt in
2052 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
2053 (ins f128mem:$dst, VR128:$src),
2054 "movntdq\t{$src, $dst|$dst, $src}",
2055 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
2056
2057 let AddedComplexity = 400 in { // Prefer non-temporal versions
2058 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
2059 (ins f128mem:$dst, VR128:$src),
2060 "movntps\t{$src, $dst|$dst, $src}",
2061 [(alignednontemporalstore (v4f32 VR128:$src),
2062 addr:$dst)]>, VEX;
2063 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
2064 (ins f128mem:$dst, VR128:$src),
2065 "movntpd\t{$src, $dst|$dst, $src}",
2066 [(alignednontemporalstore (v2f64 VR128:$src),
2067 addr:$dst)]>, VEX;
2068 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
2069 (ins f128mem:$dst, VR128:$src),
2070 "movntdq\t{$src, $dst|$dst, $src}",
2071 [(alignednontemporalstore (v2f64 VR128:$src),
2072 addr:$dst)]>, VEX;
2073 let ExeDomain = SSEPackedInt in
2074 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
2075 (ins f128mem:$dst, VR128:$src),
2076 "movntdq\t{$src, $dst|$dst, $src}",
2077 [(alignednontemporalstore (v4f32 VR128:$src),
2078 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00002079
2080 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
2081 (ins f256mem:$dst, VR256:$src),
2082 "movntps\t{$src, $dst|$dst, $src}",
2083 [(alignednontemporalstore (v8f32 VR256:$src),
2084 addr:$dst)]>, VEX;
2085 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
2086 (ins f256mem:$dst, VR256:$src),
2087 "movntpd\t{$src, $dst|$dst, $src}",
2088 [(alignednontemporalstore (v4f64 VR256:$src),
2089 addr:$dst)]>, VEX;
2090 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
2091 (ins f256mem:$dst, VR256:$src),
2092 "movntdq\t{$src, $dst|$dst, $src}",
2093 [(alignednontemporalstore (v4f64 VR256:$src),
2094 addr:$dst)]>, VEX;
2095 let ExeDomain = SSEPackedInt in
2096 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
2097 (ins f256mem:$dst, VR256:$src),
2098 "movntdq\t{$src, $dst|$dst, $src}",
2099 [(alignednontemporalstore (v8f32 VR256:$src),
2100 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002101 }
2102}
2103
David Greene8939b0d2010-02-16 20:50:18 +00002104def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002105 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002106 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002107def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2108 "movntpd\t{$src, $dst|$dst, $src}",
2109 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002110
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002111let ExeDomain = SSEPackedInt in
2112def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2113 "movntdq\t{$src, $dst|$dst, $src}",
2114 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2115
David Greene8939b0d2010-02-16 20:50:18 +00002116let AddedComplexity = 400 in { // Prefer non-temporal versions
2117def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2118 "movntps\t{$src, $dst|$dst, $src}",
2119 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002120def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2121 "movntpd\t{$src, $dst|$dst, $src}",
2122 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002123
2124def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2125 "movntdq\t{$src, $dst|$dst, $src}",
2126 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2127
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002128let ExeDomain = SSEPackedInt in
2129def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2130 "movntdq\t{$src, $dst|$dst, $src}",
2131 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2132
2133// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002134def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2135 "movnti\t{$src, $dst|$dst, $src}",
2136 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2137 TB, Requires<[HasSSE2]>;
2138
2139def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2140 "movnti\t{$src, $dst|$dst, $src}",
2141 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2142 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002143
David Greene8939b0d2010-02-16 20:50:18 +00002144}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002145def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2146 "movnti\t{$src, $dst|$dst, $src}",
2147 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2148 TB, Requires<[HasSSE2]>;
2149
2150//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002151// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002152//===----------------------------------------------------------------------===//
2153
2154// Prefetch intrinsic.
2155def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2156 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2157def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2158 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2159def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2160 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2161def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2162 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2163
Bill Wendlingddd35322007-05-02 23:11:52 +00002164// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002165def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2166 TB, Requires<[HasSSE1]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00002167def : Pat<(X86SFence), (SFENCE)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002168
Bill Wendlingddd35322007-05-02 23:11:52 +00002169// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002170// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002171// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00002172// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00002173let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002174 isCodeGenOnly = 1 in {
2175def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2176 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2177def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2178 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2179let ExeDomain = SSEPackedInt in
2180def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002181 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002182}
Bill Wendlingddd35322007-05-02 23:11:52 +00002183
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002184def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2185def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2186def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002187
Dan Gohman874cada2010-02-28 00:17:42 +00002188def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002189 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002190
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002191//===----------------------------------------------------------------------===//
2192// SSE 1 & 2 - Load/Store XCSR register
2193//===----------------------------------------------------------------------===//
2194
2195let isAsmParserOnly = 1 in {
2196 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2197 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2198 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2199 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2200}
2201
2202def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2203 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2204def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2205 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2206
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002207//===---------------------------------------------------------------------===//
2208// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2209//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002210
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002211let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002212
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002213let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002214 let neverHasSideEffects = 1 in {
2215 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2216 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2217 def VMOVDQAYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2218 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2219 }
2220 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2221 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2222 def VMOVDQUYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2223 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002224
2225 let canFoldAsLoad = 1, mayLoad = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002226 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2227 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2228 def VMOVDQAYrm : VPDI<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2229 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2230 let Predicates = [HasAVX] in {
2231 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2232 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2233 def VMOVDQUYrm : I<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2234 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2235 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002236 }
2237
2238 let mayStore = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002239 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2240 (ins i128mem:$dst, VR128:$src),
2241 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2242 def VMOVDQAYmr : VPDI<0x7F, MRMDestMem, (outs),
2243 (ins i256mem:$dst, VR256:$src),
2244 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2245 let Predicates = [HasAVX] in {
2246 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2247 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2248 def VMOVDQUYmr : I<0x7F, MRMDestMem, (outs), (ins i256mem:$dst, VR256:$src),
2249 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2250 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002251 }
2252}
2253
Chris Lattnerf77e0372008-01-11 06:59:07 +00002254let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002255def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002256 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002257
2258let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002259def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002260 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002261 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002262def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002263 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002264 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002265 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002266}
2267
2268let mayStore = 1 in {
2269def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2270 "movdqa\t{$src, $dst|$dst, $src}",
2271 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002272def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002273 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002274 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002275 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002276}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002277
Dan Gohman4106f372007-07-18 20:23:34 +00002278// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002279let isAsmParserOnly = 1 in {
2280let canFoldAsLoad = 1 in
2281def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2282 "vmovdqu\t{$src, $dst|$dst, $src}",
2283 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002284 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002285def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2286 "vmovdqu\t{$src, $dst|$dst, $src}",
2287 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002288 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002289}
2290
Dan Gohman15511cf2008-12-03 18:15:48 +00002291let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002292def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002293 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002294 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2295 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002296def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002297 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002298 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2299 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002300
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002301} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002302
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00002303def : Pat<(int_x86_avx_loadu_dq_256 addr:$src), (VMOVDQUYrm addr:$src)>;
2304def : Pat<(int_x86_avx_storeu_dq_256 addr:$dst, VR256:$src),
2305 (VMOVDQUYmr addr:$dst, VR256:$src)>;
2306
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002307//===---------------------------------------------------------------------===//
2308// SSE2 - Packed Integer Arithmetic Instructions
2309//===---------------------------------------------------------------------===//
2310
2311let ExeDomain = SSEPackedInt in { // SSE integer instructions
2312
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002313multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002314 bit IsCommutable = 0, bit Is2Addr = 1> {
2315 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002316 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002317 (ins VR128:$src1, VR128:$src2),
2318 !if(Is2Addr,
2319 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2320 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2321 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002322 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002323 (ins VR128:$src1, i128mem:$src2),
2324 !if(Is2Addr,
2325 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2326 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2327 [(set VR128:$dst, (IntId VR128:$src1,
2328 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002329}
Chris Lattner8139e282006-10-07 18:39:00 +00002330
Evan Cheng22b942a2008-05-03 00:52:09 +00002331multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002332 string OpcodeStr, Intrinsic IntId,
2333 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002334 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002335 (ins VR128:$src1, VR128:$src2),
2336 !if(Is2Addr,
2337 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2338 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2339 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002340 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002341 (ins VR128:$src1, i128mem:$src2),
2342 !if(Is2Addr,
2343 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2344 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2345 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002346 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002347 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002348 (ins VR128:$src1, i32i8imm:$src2),
2349 !if(Is2Addr,
2350 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2351 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2352 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002353}
2354
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002355/// PDI_binop_rm - Simple SSE2 binary operator.
2356multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002357 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2358 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002359 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002360 (ins VR128:$src1, VR128:$src2),
2361 !if(Is2Addr,
2362 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2363 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2364 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002365 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002366 (ins VR128:$src1, i128mem:$src2),
2367 !if(Is2Addr,
2368 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2369 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2370 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002371 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002372}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002373
2374/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2375///
2376/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2377/// to collapse (bitconvert VT to VT) into its operand.
2378///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002379multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002380 bit IsCommutable = 0, bit Is2Addr = 1> {
2381 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002382 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002383 (ins VR128:$src1, VR128:$src2),
2384 !if(Is2Addr,
2385 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2386 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2387 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002388 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002389 (ins VR128:$src1, i128mem:$src2),
2390 !if(Is2Addr,
2391 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2392 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2393 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002394}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002395
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002396} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002397
2398// 128-bit Integer Arithmetic
2399
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002400let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002401defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2402defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2403defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2404defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2405defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2406defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2407defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2408defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2409defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002410
2411// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002412defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002413 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002414defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002415 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002416defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002417 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002418defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002419 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002420defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002421 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002422defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002423 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002424defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002425 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002426defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002427 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002428defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002429 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002430defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002431 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002432defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002433 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002434defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002435 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002436defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002437 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002438defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002439 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002440defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002441 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002442defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002443 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002444defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002445 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002446defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002447 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002448defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002449 VEX_4V;
2450}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002451
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002452let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002453defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2454defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2455defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2456defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2457defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002458defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2459defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2460defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002461defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002462
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002463// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002464defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2465defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2466defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2467defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002468defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2469defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2470defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2471defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2472defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2473defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2474defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2475defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2476defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2477defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2478defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2479defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2480defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2481defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2482defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002483
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002484} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002485
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002486//===---------------------------------------------------------------------===//
2487// SSE2 - Packed Integer Logical Instructions
2488//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002489
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002490let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002491defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2492 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2493 VEX_4V;
2494defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2495 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2496 VEX_4V;
2497defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2498 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2499 VEX_4V;
2500
2501defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2502 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2503 VEX_4V;
2504defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2505 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2506 VEX_4V;
2507defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2508 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2509 VEX_4V;
2510
2511defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2512 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2513 VEX_4V;
2514defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2515 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2516 VEX_4V;
2517
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002518defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2519defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2520defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002521
2522let ExeDomain = SSEPackedInt in {
2523 let neverHasSideEffects = 1 in {
2524 // 128-bit logical shifts.
2525 def VPSLLDQri : PDIi8<0x73, MRM7r,
2526 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2527 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2528 VEX_4V;
2529 def VPSRLDQri : PDIi8<0x73, MRM3r,
2530 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2531 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2532 VEX_4V;
2533 // PSRADQri doesn't exist in SSE[1-3].
2534 }
2535 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2536 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2537 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2538 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2539 VR128:$src2)))]>, VEX_4V;
2540
2541 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2542 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2543 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2544 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2545 (memopv2i64 addr:$src2))))]>,
2546 VEX_4V;
2547}
2548}
2549
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002550let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002551defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2552 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2553defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2554 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2555defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2556 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002557
Evan Cheng22b942a2008-05-03 00:52:09 +00002558defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2559 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2560defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2561 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002562defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002563 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002564
Evan Cheng22b942a2008-05-03 00:52:09 +00002565defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2566 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002567defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002568 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002569
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002570defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2571defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2572defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002573
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002574let ExeDomain = SSEPackedInt in {
2575 let neverHasSideEffects = 1 in {
2576 // 128-bit logical shifts.
2577 def PSLLDQri : PDIi8<0x73, MRM7r,
2578 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2579 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2580 def PSRLDQri : PDIi8<0x73, MRM3r,
2581 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2582 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2583 // PSRADQri doesn't exist in SSE[1-3].
2584 }
2585 def PANDNrr : PDI<0xDF, MRMSrcReg,
2586 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2587 "pandn\t{$src2, $dst|$dst, $src2}",
2588 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2589 VR128:$src2)))]>;
2590
2591 def PANDNrm : PDI<0xDF, MRMSrcMem,
2592 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2593 "pandn\t{$src2, $dst|$dst, $src2}",
2594 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2595 (memopv2i64 addr:$src2))))]>;
2596}
2597} // Constraints = "$src1 = $dst"
2598
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002599let Predicates = [HasAVX] in {
2600 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
2601 (v2i64 (VPSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2602 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
2603 (v2i64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2604 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2605 (v2i64 (VPSLLDQri VR128:$src1, imm:$src2))>;
2606 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2607 (v2i64 (VPSRLDQri VR128:$src1, imm:$src2))>;
2608 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
2609 (v2f64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2610
2611 // Shift up / down and insert zero's.
2612 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
2613 (v2i64 (VPSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2614 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
2615 (v2i64 (VPSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2616}
2617
Chris Lattner6970eda2006-10-07 19:49:05 +00002618let Predicates = [HasSSE2] in {
2619 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002620 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002621 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002622 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002623 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2624 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2625 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2626 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002627 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002628 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002629
2630 // Shift up / down and insert zero's.
2631 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002632 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002633 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002634 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002635}
2636
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002637//===---------------------------------------------------------------------===//
2638// SSE2 - Packed Integer Comparison Instructions
2639//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002640
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002641let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002642 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2643 0>, VEX_4V;
2644 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2645 0>, VEX_4V;
2646 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2647 0>, VEX_4V;
2648 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2649 0>, VEX_4V;
2650 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2651 0>, VEX_4V;
2652 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2653 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002654}
2655
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002656let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002657 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2658 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2659 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002660 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2661 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2662 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2663} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002664
Nate Begeman30a0de92008-07-17 16:51:19 +00002665def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002666 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002667def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002668 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002669def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002670 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002671def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002672 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002673def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002674 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002675def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002676 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2677
Nate Begeman30a0de92008-07-17 16:51:19 +00002678def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002679 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002680def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002681 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002682def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002683 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002684def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002685 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002686def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002687 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002688def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002689 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2690
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002691//===---------------------------------------------------------------------===//
2692// SSE2 - Packed Integer Pack Instructions
2693//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002694
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002695let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002696defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002697 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002698defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002699 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002700defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002701 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002702}
2703
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002704let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002705defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2706defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2707defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002708} // Constraints = "$src1 = $dst"
2709
2710//===---------------------------------------------------------------------===//
2711// SSE2 - Packed Integer Shuffle Instructions
2712//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002713
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002714let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002715multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2716 PatFrag bc_frag> {
2717def ri : Ii8<0x70, MRMSrcReg,
2718 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2719 !strconcat(OpcodeStr,
2720 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2721 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2722 (undef))))]>;
2723def mi : Ii8<0x70, MRMSrcMem,
2724 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2725 !strconcat(OpcodeStr,
2726 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2727 [(set VR128:$dst, (vt (pshuf_frag:$src2
2728 (bc_frag (memopv2i64 addr:$src1)),
2729 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002730}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002731} // ExeDomain = SSEPackedInt
2732
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002733let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002734 let AddedComplexity = 5 in
2735 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2736 VEX;
2737
2738 // SSE2 with ImmT == Imm8 and XS prefix.
2739 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2740 VEX;
2741
2742 // SSE2 with ImmT == Imm8 and XD prefix.
2743 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2744 VEX;
2745}
2746
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002747let Predicates = [HasSSE2] in {
2748 let AddedComplexity = 5 in
2749 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2750
2751 // SSE2 with ImmT == Imm8 and XS prefix.
2752 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2753
2754 // SSE2 with ImmT == Imm8 and XD prefix.
2755 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2756}
2757
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002758//===---------------------------------------------------------------------===//
2759// SSE2 - Packed Integer Unpack Instructions
2760//===---------------------------------------------------------------------===//
2761
2762let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002763multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002764 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002765 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002766 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2767 !if(Is2Addr,
2768 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2769 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2770 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002771 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002772 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2773 !if(Is2Addr,
2774 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2775 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2776 [(set VR128:$dst, (unp_frag VR128:$src1,
2777 (bc_frag (memopv2i64
2778 addr:$src2))))]>;
2779}
2780
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002781let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002782 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2783 0>, VEX_4V;
2784 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2785 0>, VEX_4V;
2786 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2787 0>, VEX_4V;
2788
2789 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2790 /// knew to collapse (bitconvert VT to VT) into its operand.
2791 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2792 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2793 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2794 [(set VR128:$dst,
2795 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2796 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2797 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2798 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2799 [(set VR128:$dst,
2800 (v2i64 (unpckl VR128:$src1,
2801 (memopv2i64 addr:$src2))))]>, VEX_4V;
2802
2803 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2804 0>, VEX_4V;
2805 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2806 0>, VEX_4V;
2807 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2808 0>, VEX_4V;
2809
2810 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2811 /// knew to collapse (bitconvert VT to VT) into its operand.
2812 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2813 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2814 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2815 [(set VR128:$dst,
2816 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2817 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2818 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2819 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2820 [(set VR128:$dst,
2821 (v2i64 (unpckh VR128:$src1,
2822 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002823}
Evan Chengc60bd972006-03-25 09:37:23 +00002824
Evan Chenge9083d62008-03-05 08:19:16 +00002825let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002826 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2827 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2828 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2829
2830 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2831 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002832 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002833 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002834 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002835 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002837 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002838 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002839 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002840 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 (v2i64 (unpckl VR128:$src1,
2842 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002843
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002844 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2845 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2846 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2847
2848 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2849 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002850 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002851 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002852 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002853 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002855 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002856 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002857 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002858 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 (v2i64 (unpckh VR128:$src1,
2860 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002861}
Evan Cheng82521dd2006-03-21 07:09:35 +00002862
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002863} // ExeDomain = SSEPackedInt
2864
2865//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002866// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002867//===---------------------------------------------------------------------===//
2868
2869let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002870multiclass sse2_pinsrw<bit Is2Addr = 1> {
2871 def rri : Ii8<0xC4, MRMSrcReg,
2872 (outs VR128:$dst), (ins VR128:$src1,
2873 GR32:$src2, i32i8imm:$src3),
2874 !if(Is2Addr,
2875 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2876 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2877 [(set VR128:$dst,
2878 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2879 def rmi : Ii8<0xC4, MRMSrcMem,
2880 (outs VR128:$dst), (ins VR128:$src1,
2881 i16mem:$src2, i32i8imm:$src3),
2882 !if(Is2Addr,
2883 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2884 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2885 [(set VR128:$dst,
2886 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2887 imm:$src3))]>;
2888}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002889
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002890// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002891let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002892def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2893 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2894 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2895 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2896 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002897def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002898 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002899 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002900 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002901 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002902
2903// Insert
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002904let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002905 defm VPINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2906 def VPINSRWrr64i : Ii8<0xC4, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002907 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2908 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
2909 []>, OpSize, VEX_4V;
2910}
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002911
2912let Constraints = "$src1 = $dst" in
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002913 defm PINSRW : sse2_pinsrw, TB, OpSize, Requires<[HasSSE2]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002914
2915} // ExeDomain = SSEPackedInt
2916
2917//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002918// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002919//===---------------------------------------------------------------------===//
2920
2921let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002922
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002923let isAsmParserOnly = 1 in {
2924def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002925 "pmovmskb\t{$src, $dst|$dst, $src}",
2926 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002927def VPMOVMSKBr64r : VPDI<0xD7, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
2928 "pmovmskb\t{$src, $dst|$dst, $src}", []>, VEX;
2929}
Evan Cheng64d80e32007-07-19 01:14:50 +00002930def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002931 "pmovmskb\t{$src, $dst|$dst, $src}",
2932 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002933
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002934} // ExeDomain = SSEPackedInt
2935
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002936//===---------------------------------------------------------------------===//
2937// SSE2 - Conditional Store
2938//===---------------------------------------------------------------------===//
2939
2940let ExeDomain = SSEPackedInt in {
2941
2942let isAsmParserOnly = 1 in {
2943let Uses = [EDI] in
2944def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2945 (ins VR128:$src, VR128:$mask),
2946 "maskmovdqu\t{$mask, $src|$src, $mask}",
2947 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2948let Uses = [RDI] in
2949def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2950 (ins VR128:$src, VR128:$mask),
2951 "maskmovdqu\t{$mask, $src|$src, $mask}",
2952 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2953}
2954
2955let Uses = [EDI] in
2956def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2957 "maskmovdqu\t{$mask, $src|$src, $mask}",
2958 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2959let Uses = [RDI] in
2960def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2961 "maskmovdqu\t{$mask, $src|$src, $mask}",
2962 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2963
2964} // ExeDomain = SSEPackedInt
2965
2966//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002967// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002968//===---------------------------------------------------------------------===//
2969
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002970// Move Int Doubleword to Packed Double Int
2971let isAsmParserOnly = 1 in {
2972def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2973 "movd\t{$src, $dst|$dst, $src}",
2974 [(set VR128:$dst,
2975 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2976def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2977 "movd\t{$src, $dst|$dst, $src}",
2978 [(set VR128:$dst,
2979 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2980 VEX;
2981}
Evan Cheng64d80e32007-07-19 01:14:50 +00002982def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002983 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002984 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002985 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002986def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002987 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002988 [(set VR128:$dst,
2989 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002990
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002991
2992// Move Int Doubleword to Single Scalar
2993let isAsmParserOnly = 1 in {
2994def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2995 "movd\t{$src, $dst|$dst, $src}",
2996 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2997
2998def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2999 "movd\t{$src, $dst|$dst, $src}",
3000 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
3001 VEX;
3002}
Evan Cheng64d80e32007-07-19 01:14:50 +00003003def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003004 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00003005 [(set FR32:$dst, (bitconvert GR32:$src))]>;
3006
Evan Cheng64d80e32007-07-19 01:14:50 +00003007def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003008 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003009 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003010
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003011// Move Packed Doubleword Int to Packed Double Int
3012let isAsmParserOnly = 1 in {
3013def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
3014 "movd\t{$src, $dst|$dst, $src}",
3015 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
3016 (iPTR 0)))]>, VEX;
3017def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
3018 (ins i32mem:$dst, VR128:$src),
3019 "movd\t{$src, $dst|$dst, $src}",
3020 [(store (i32 (vector_extract (v4i32 VR128:$src),
3021 (iPTR 0))), addr:$dst)]>, VEX;
3022}
Evan Cheng64d80e32007-07-19 01:14:50 +00003023def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003024 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003025 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003026 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003027def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003028 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00003029 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003030 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00003031
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003032// Move Scalar Single to Double Int
3033let isAsmParserOnly = 1 in {
3034def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
3035 "movd\t{$src, $dst|$dst, $src}",
3036 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
3037def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
3038 "movd\t{$src, $dst|$dst, $src}",
3039 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
3040}
Evan Cheng64d80e32007-07-19 01:14:50 +00003041def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003042 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003043 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003044def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003045 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003046 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003047
Evan Cheng017dcc62006-04-21 01:05:10 +00003048// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003049let AddedComplexity = 15, isAsmParserOnly = 1 in {
3050def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
3051 "movd\t{$src, $dst|$dst, $src}",
3052 [(set VR128:$dst, (v4i32 (X86vzmovl
3053 (v4i32 (scalar_to_vector GR32:$src)))))]>,
3054 VEX;
3055def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3056 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
3057 [(set VR128:$dst, (v2i64 (X86vzmovl
3058 (v2i64 (scalar_to_vector GR64:$src)))))]>,
3059 VEX, VEX_W;
3060}
Evan Cheng7a831ce2007-12-15 03:00:47 +00003061let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003062def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003063 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003064 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003065 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003066def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003067 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00003068 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003069 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003070}
3071
3072let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003073let isAsmParserOnly = 1 in
3074def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3075 "movd\t{$src, $dst|$dst, $src}",
3076 [(set VR128:$dst,
3077 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
3078 (loadi32 addr:$src))))))]>,
3079 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00003080def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003081 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00003082 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003083 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00003084 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00003085
3086def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
3087 (MOVZDI2PDIrm addr:$src)>;
3088def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3089 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00003090def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3091 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003092}
Evan Chengc36c0ab2008-05-22 18:56:56 +00003093
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003094//===---------------------------------------------------------------------===//
3095// SSE2 - Move Quadword
3096//===---------------------------------------------------------------------===//
3097
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003098// Move Quadword Int to Packed Quadword Int
3099let isAsmParserOnly = 1 in
3100def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3101 "vmovq\t{$src, $dst|$dst, $src}",
3102 [(set VR128:$dst,
3103 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003104 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003105def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3106 "movq\t{$src, $dst|$dst, $src}",
3107 [(set VR128:$dst,
3108 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003109 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
3110
3111// Move Packed Quadword Int to Quadword Int
3112let isAsmParserOnly = 1 in
3113def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3114 "movq\t{$src, $dst|$dst, $src}",
3115 [(store (i64 (vector_extract (v2i64 VR128:$src),
3116 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003117def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3118 "movq\t{$src, $dst|$dst, $src}",
3119 [(store (i64 (vector_extract (v2i64 VR128:$src),
3120 (iPTR 0))), addr:$dst)]>;
3121
3122def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
3123 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
3124
3125// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003126let isAsmParserOnly = 1 in
3127def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3128 "movq\t{$src, $dst|$dst, $src}",
3129 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003130def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3131 "movq\t{$src, $dst|$dst, $src}",
3132 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
3133
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003134let AddedComplexity = 20, isAsmParserOnly = 1 in
3135def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3136 "vmovq\t{$src, $dst|$dst, $src}",
3137 [(set VR128:$dst,
3138 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
3139 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003140 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003141
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003142let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003143def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003144 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00003145 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003146 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003147 (loadi64 addr:$src))))))]>,
3148 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00003149
Evan Chengc36c0ab2008-05-22 18:56:56 +00003150def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3151 (MOVZQI2PQIrm addr:$src)>;
3152def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
3153 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003154def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00003155}
Evan Chengd880b972008-05-09 21:53:03 +00003156
Evan Cheng7a831ce2007-12-15 03:00:47 +00003157// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
3158// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003159let isAsmParserOnly = 1, AddedComplexity = 15 in
3160def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3161 "vmovq\t{$src, $dst|$dst, $src}",
3162 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003163 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003164let AddedComplexity = 15 in
3165def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3166 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003167 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003168 XS, Requires<[HasSSE2]>;
3169
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003170let AddedComplexity = 20, isAsmParserOnly = 1 in
3171def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3172 "vmovq\t{$src, $dst|$dst, $src}",
3173 [(set VR128:$dst, (v2i64 (X86vzmovl
3174 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003175 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00003176let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003177def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3178 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003179 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00003180 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003181 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003182
Evan Cheng8e8de682008-05-20 18:24:47 +00003183def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
3184 (MOVZPQILo2PQIrm addr:$src)>;
3185}
3186
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003187// Instructions to match in the assembler
3188let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003189def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3190 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3191def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3192 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003193// Recognize "movd" with GR64 destination, but encode as a "movq"
3194def VMOVQd64rr_alt : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3195 "movd\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003196}
3197
Sean Callanan108934c2009-12-18 00:01:26 +00003198// Instructions for the disassembler
3199// xr = XMM register
3200// xm = mem64
3201
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00003202let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003203def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3204 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00003205def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3206 "movq\t{$src, $dst|$dst, $src}", []>, XS;
3207
Eric Christopher44b93ff2009-07-31 20:07:27 +00003208//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003209// SSE2 - Misc Instructions
3210//===---------------------------------------------------------------------===//
3211
3212// Flush cache
3213def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
3214 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3215 TB, Requires<[HasSSE2]>;
3216
3217// Load, store, and memory fence
3218def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3219 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3220def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3221 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00003222def : Pat<(X86LFence), (LFENCE)>;
3223def : Pat<(X86MFence), (MFENCE)>;
3224
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003225
3226// Pause. This "instruction" is encoded as "rep; nop", so even though it
3227// was introduced with SSE2, it's backward compatible.
3228def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3229
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003230// Alias instructions that map zero vector to pxor / xorp* for sse.
3231// We set canFoldAsLoad because this can be converted to a constant-pool
3232// load of an all-ones value if folding it would be beneficial.
3233let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
3234 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3235 // FIXME: Change encoding to pseudo.
3236 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3237 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
3238
3239//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003240// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003241//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003242
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003243// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003244let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003245// The assembler can recognize rr 256-bit instructions by seeing a ymm
3246// register, but the same isn't true when using memory operands instead.
3247// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003248def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3249 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003250def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3251 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3252
3253// XMM only
3254def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3255 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3256def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3257 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3258
3259// YMM only
3260def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3261 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3262def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3263 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003264}
3265
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003266def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3267 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3268def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3269 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003270
3271// Convert Packed DW Integers to Packed Double FP
3272let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3273def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003274 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003275def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003276 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003277def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003278 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003279def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003280 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003281}
3282
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003283def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3284 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3285def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3286 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3287
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003288// AVX 256-bit register conversion intrinsics
3289def : Pat<(int_x86_avx_cvtdq2_pd_256 VR128:$src),
3290 (VCVTDQ2PDYrr VR128:$src)>;
3291def : Pat<(int_x86_avx_cvtdq2_pd_256 (memopv4i32 addr:$src)),
3292 (VCVTDQ2PDYrm addr:$src)>;
3293
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00003294def : Pat<(int_x86_avx_cvt_pd2dq_256 VR256:$src),
3295 (VCVTPD2DQYrr VR256:$src)>;
3296def : Pat<(int_x86_avx_cvt_pd2dq_256 (memopv4f64 addr:$src)),
3297 (VCVTPD2DQYrm addr:$src)>;
3298
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003299//===---------------------------------------------------------------------===//
3300// SSE3 - Move Instructions
3301//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003302
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003303// Replicate Single FP
3304multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3305def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3306 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3307 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003309def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3310 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3311 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003313}
Bill Wendlingddd35322007-05-02 23:11:52 +00003314
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003315multiclass sse3_replicate_sfp_y<bits<8> op, PatFrag rep_frag,
3316 string OpcodeStr> {
3317def rr : S3SI<op, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3318 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3319def rm : S3SI<op, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3320 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3321}
3322
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003323let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003324 // FIXME: Merge above classes when we have patterns for the ymm version
3325 defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3326 defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3327 defm VMOVSHDUPY : sse3_replicate_sfp_y<0x16, movshdup, "vmovshdup">, VEX;
3328 defm VMOVSLDUPY : sse3_replicate_sfp_y<0x12, movsldup, "vmovsldup">, VEX;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003329}
3330defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3331defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3332
3333// Replicate Double FP
3334multiclass sse3_replicate_dfp<string OpcodeStr> {
3335def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3336 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3337 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3338def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3339 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003340 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3342 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003343}
3344
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003345multiclass sse3_replicate_dfp_y<string OpcodeStr> {
3346def rr : S3DI<0x12, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3347 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3348 []>;
3349def rm : S3DI<0x12, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3350 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3351 []>;
3352}
3353
3354let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3355 // FIXME: Merge above classes when we have patterns for the ymm version
3356 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3357 defm VMOVDDUPY : sse3_replicate_dfp_y<"vmovddup">, VEX;
3358}
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003359defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003360
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003361// Move Unaligned Integer
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003362let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003363 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003364 "vlddqu\t{$src, $dst|$dst, $src}",
3365 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003366 def VLDDQUYrm : S3DI<0xF0, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003367 "vlddqu\t{$src, $dst|$dst, $src}",
3368 [(set VR256:$dst, (int_x86_avx_ldu_dq_256 addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003369}
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003370def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3371 "lddqu\t{$src, $dst|$dst, $src}",
3372 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3373
Nate Begeman9008ca62009-04-27 18:41:29 +00003374def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3375 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003376 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003377
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003378// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003379let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003380def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003381 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003382def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3383 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3384def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3385 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3386def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3387 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3388}
Bill Wendlingddd35322007-05-02 23:11:52 +00003389
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003390// vector_shuffle v1, <undef> <1, 1, 3, 3>
3391let AddedComplexity = 15 in
3392def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3393 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3394let AddedComplexity = 20 in
3395def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3396 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3397
3398// vector_shuffle v1, <undef> <0, 0, 2, 2>
3399let AddedComplexity = 15 in
3400 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3401 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3402let AddedComplexity = 20 in
3403 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3404 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3405
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003406//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003407// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003408//===---------------------------------------------------------------------===//
3409
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003410multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3411 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003412 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003413 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003414 !if(Is2Addr,
3415 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3416 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003417 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003418 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003419 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003420 !if(Is2Addr,
3421 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3422 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003423 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003424}
3425
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003426let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003427 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003428 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3429 f128mem, 0>, XD, VEX_4V;
3430 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3431 f128mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003432 defm VADDSUBPSY : sse3_addsub<int_x86_avx_addsub_ps_256, "vaddsubps", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003433 f256mem, 0>, XD, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003434 defm VADDSUBPDY : sse3_addsub<int_x86_avx_addsub_pd_256, "vaddsubpd", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003435 f256mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003436}
3437let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3438 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003439 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3440 f128mem>, XD;
3441 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3442 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003443}
3444
3445//===---------------------------------------------------------------------===//
3446// SSE3 Instructions
3447//===---------------------------------------------------------------------===//
3448
Bill Wendlingddd35322007-05-02 23:11:52 +00003449// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003450multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3451 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3452 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003453 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003454 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003455 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003456 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3457
3458 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003459 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003460 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003461 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003462 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3463}
3464multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3465 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3466 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003467 !if(Is2Addr,
3468 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3469 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003470 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3471
3472 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003473 !if(Is2Addr,
3474 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3475 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003476 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3477}
Bill Wendlingddd35322007-05-02 23:11:52 +00003478
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003479let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003480 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003481 int_x86_sse3_hadd_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003482 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003483 int_x86_sse3_hadd_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003484 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003485 int_x86_sse3_hsub_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003486 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003487 int_x86_sse3_hsub_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003488 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3489 int_x86_avx_hadd_ps_256, 0>, VEX_4V;
3490 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3491 int_x86_avx_hadd_pd_256, 0>, VEX_4V;
3492 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3493 int_x86_avx_hsub_ps_256, 0>, VEX_4V;
3494 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3495 int_x86_avx_hsub_pd_256, 0>, VEX_4V;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003496}
3497
Evan Chenge9083d62008-03-05 08:19:16 +00003498let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003499 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3500 int_x86_sse3_hadd_ps>;
3501 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3502 int_x86_sse3_hadd_pd>;
3503 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3504 int_x86_sse3_hsub_ps>;
3505 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3506 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003507}
3508
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003509//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003510// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003511//===---------------------------------------------------------------------===//
3512
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003513/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3514multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3515 PatFrag mem_frag64, PatFrag mem_frag128,
3516 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003517 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3518 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3519 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003520
Nate Begemanfea2be52008-02-09 23:46:37 +00003521 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3522 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3523 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003524 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003525
3526 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3527 (ins VR128:$src),
3528 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3529 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3530 OpSize;
3531
3532 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3533 (ins i128mem:$src),
3534 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3535 [(set VR128:$dst,
3536 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003537 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003538}
3539
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003540let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003541 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3542 int_x86_ssse3_pabs_b,
3543 int_x86_ssse3_pabs_b_128>, VEX;
3544 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3545 int_x86_ssse3_pabs_w,
3546 int_x86_ssse3_pabs_w_128>, VEX;
3547 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3548 int_x86_ssse3_pabs_d,
3549 int_x86_ssse3_pabs_d_128>, VEX;
3550}
3551
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003552defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3553 int_x86_ssse3_pabs_b,
3554 int_x86_ssse3_pabs_b_128>;
3555defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3556 int_x86_ssse3_pabs_w,
3557 int_x86_ssse3_pabs_w_128>;
3558defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3559 int_x86_ssse3_pabs_d,
3560 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003561
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003562//===---------------------------------------------------------------------===//
3563// SSSE3 - Packed Binary Operator Instructions
3564//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003565
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003566/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3567multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3568 PatFrag mem_frag64, PatFrag mem_frag128,
3569 Intrinsic IntId64, Intrinsic IntId128,
3570 bit Is2Addr = 1> {
3571 let isCommutable = 1 in
3572 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3573 (ins VR64:$src1, VR64:$src2),
3574 !if(Is2Addr,
3575 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3576 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3577 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3578 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3579 (ins VR64:$src1, i64mem:$src2),
3580 !if(Is2Addr,
3581 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3582 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3583 [(set VR64:$dst,
3584 (IntId64 VR64:$src1,
3585 (bitconvert (memopv8i8 addr:$src2))))]>;
3586
3587 let isCommutable = 1 in
3588 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3589 (ins VR128:$src1, VR128:$src2),
3590 !if(Is2Addr,
3591 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3592 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3593 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3594 OpSize;
3595 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3596 (ins VR128:$src1, i128mem:$src2),
3597 !if(Is2Addr,
3598 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3599 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3600 [(set VR128:$dst,
3601 (IntId128 VR128:$src1,
3602 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003603}
3604
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003605let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003606let isCommutable = 0 in {
3607 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3608 int_x86_ssse3_phadd_w,
3609 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3610 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3611 int_x86_ssse3_phadd_d,
3612 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3613 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3614 int_x86_ssse3_phadd_sw,
3615 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3616 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3617 int_x86_ssse3_phsub_w,
3618 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3619 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3620 int_x86_ssse3_phsub_d,
3621 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3622 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3623 int_x86_ssse3_phsub_sw,
3624 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3625 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3626 int_x86_ssse3_pmadd_ub_sw,
3627 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3628 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3629 int_x86_ssse3_pshuf_b,
3630 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3631 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3632 int_x86_ssse3_psign_b,
3633 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3634 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3635 int_x86_ssse3_psign_w,
3636 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3637 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3638 int_x86_ssse3_psign_d,
3639 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3640}
3641defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3642 int_x86_ssse3_pmul_hr_sw,
3643 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3644}
3645
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003646// None of these have i8 immediate fields.
3647let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3648let isCommutable = 0 in {
3649 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3650 int_x86_ssse3_phadd_w,
3651 int_x86_ssse3_phadd_w_128>;
3652 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3653 int_x86_ssse3_phadd_d,
3654 int_x86_ssse3_phadd_d_128>;
3655 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3656 int_x86_ssse3_phadd_sw,
3657 int_x86_ssse3_phadd_sw_128>;
3658 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3659 int_x86_ssse3_phsub_w,
3660 int_x86_ssse3_phsub_w_128>;
3661 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3662 int_x86_ssse3_phsub_d,
3663 int_x86_ssse3_phsub_d_128>;
3664 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3665 int_x86_ssse3_phsub_sw,
3666 int_x86_ssse3_phsub_sw_128>;
3667 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3668 int_x86_ssse3_pmadd_ub_sw,
3669 int_x86_ssse3_pmadd_ub_sw_128>;
3670 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3671 int_x86_ssse3_pshuf_b,
3672 int_x86_ssse3_pshuf_b_128>;
3673 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3674 int_x86_ssse3_psign_b,
3675 int_x86_ssse3_psign_b_128>;
3676 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3677 int_x86_ssse3_psign_w,
3678 int_x86_ssse3_psign_w_128>;
3679 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3680 int_x86_ssse3_psign_d,
3681 int_x86_ssse3_psign_d_128>;
3682}
3683defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3684 int_x86_ssse3_pmul_hr_sw,
3685 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003686}
3687
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003688def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3689 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3690def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3691 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003692
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003693//===---------------------------------------------------------------------===//
3694// SSSE3 - Packed Align Instruction Patterns
3695//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003696
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003697multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3698 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3699 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3700 !if(Is2Addr,
3701 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3702 !strconcat(asm,
3703 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3704 []>;
3705 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3706 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3707 !if(Is2Addr,
3708 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3709 !strconcat(asm,
3710 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3711 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003712
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003713 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3714 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3715 !if(Is2Addr,
3716 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3717 !strconcat(asm,
3718 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3719 []>, OpSize;
3720 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3721 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3722 !if(Is2Addr,
3723 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3724 !strconcat(asm,
3725 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3726 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003727}
Bill Wendlingddd35322007-05-02 23:11:52 +00003728
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003729let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003730 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3731let Constraints = "$src1 = $dst" in
3732 defm PALIGN : sse3_palign<"palignr">;
3733
Eric Christopher6d972fd2010-04-20 00:59:54 +00003734let AddedComplexity = 5 in {
3735
Eric Christophercff6f852010-04-15 01:40:20 +00003736def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3737 (PALIGNR64rr VR64:$src2, VR64:$src1,
3738 (SHUFFLE_get_palign_imm VR64:$src3))>,
3739 Requires<[HasSSSE3]>;
3740def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3741 (PALIGNR64rr VR64:$src2, VR64:$src1,
3742 (SHUFFLE_get_palign_imm VR64:$src3))>,
3743 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003744def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3745 (PALIGNR64rr VR64:$src2, VR64:$src1,
3746 (SHUFFLE_get_palign_imm VR64:$src3))>,
3747 Requires<[HasSSSE3]>;
3748def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3749 (PALIGNR64rr VR64:$src2, VR64:$src1,
3750 (SHUFFLE_get_palign_imm VR64:$src3))>,
3751 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003752
Nate Begemana09008b2009-10-19 02:17:23 +00003753def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3754 (PALIGNR128rr VR128:$src2, VR128:$src1,
3755 (SHUFFLE_get_palign_imm VR128:$src3))>,
3756 Requires<[HasSSSE3]>;
3757def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3758 (PALIGNR128rr VR128:$src2, VR128:$src1,
3759 (SHUFFLE_get_palign_imm VR128:$src3))>,
3760 Requires<[HasSSSE3]>;
3761def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3762 (PALIGNR128rr VR128:$src2, VR128:$src1,
3763 (SHUFFLE_get_palign_imm VR128:$src3))>,
3764 Requires<[HasSSSE3]>;
3765def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3766 (PALIGNR128rr VR128:$src2, VR128:$src1,
3767 (SHUFFLE_get_palign_imm VR128:$src3))>,
3768 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003769}
Nate Begemana09008b2009-10-19 02:17:23 +00003770
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003771//===---------------------------------------------------------------------===//
3772// SSSE3 Misc Instructions
3773//===---------------------------------------------------------------------===//
3774
3775// Thread synchronization
3776def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3777 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3778def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3779 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003780
Eric Christopher44b93ff2009-07-31 20:07:27 +00003781//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003782// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003783//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003784
Eric Christopher44b93ff2009-07-31 20:07:27 +00003785// extload f32 -> f64. This matches load+fextend because we have a hack in
3786// the isel (PreprocessForFPConvert) that can introduce loads after dag
3787// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003788// Since these loads aren't folded into the fextend, we have to match it
3789// explicitly here.
3790let Predicates = [HasSSE2] in
3791 def : Pat<(fextend (loadf32 addr:$src)),
3792 (CVTSS2SDrm addr:$src)>;
3793
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003794// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003795let Predicates = [HasSSE2] in {
3796 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3797 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3798 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3799 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3800 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3801 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3802 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3803 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3804 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3805 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3806 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3807 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3808 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3809 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3810 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3811 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3812 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3813 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3814 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3815 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3816 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3817 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3818 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3819 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3820 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3821 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3822 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3823 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3824 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3825 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3826}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003827
Evan Cheng017dcc62006-04-21 01:05:10 +00003828// Move scalar to XMM zero-extended
3829// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003830let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003831// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003832def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003833 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003834def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003835 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003836def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003837 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003838 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003839def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003840 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003841 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003842}
Evan Chengbc4832b2006-03-24 23:15:12 +00003843
Evan Chengb9df0ca2006-03-22 02:53:00 +00003844// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003845let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003846def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003847 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003848def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003849 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003850def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003851 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003852def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003853 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003854}
Evan Cheng475aecf2006-03-29 03:04:49 +00003855
Evan Chengb7a5c522006-04-18 21:55:35 +00003856// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003857def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3858 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003859 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003860let AddedComplexity = 5 in
3861def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3862 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3863 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003864// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003865def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003866 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003867 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3868 Requires<[HasSSE2]>;
3869// Special unary SHUFPDrri case.
3870def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003871 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003872 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003873 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003874// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003875def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3876 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003877 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003878
Evan Cheng3d60df42006-04-10 22:35:16 +00003879// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003880def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003881 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003882 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003883 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003884def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003885 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003887 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003888// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003889def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003890 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003892 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003893
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003894// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003895let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003896def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3897 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003898 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003899def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3900 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003901 Requires<[OptForSpeed, HasSSE2]>;
3902}
Evan Chengfd111b52006-04-19 21:15:24 +00003903let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003904def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003905 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003906def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003907 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003908def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003909 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003910def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003911 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003912}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003913
Evan Cheng174f8032007-05-17 18:44:37 +00003914// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003915let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003916def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3917 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003918 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003919def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3920 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003921 Requires<[OptForSpeed, HasSSE2]>;
3922}
Evan Cheng174f8032007-05-17 18:44:37 +00003923let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003924def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003925 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003926def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003927 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003928def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003929 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003930def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003931 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003932}
3933
Evan Chengb7a75a52008-09-26 23:41:32 +00003934let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003935// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003936def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003937 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003938
3939// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003940def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003941 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003942
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003943// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003944def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003945 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003946def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003947 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003948}
Evan Cheng9d09b892006-05-31 00:51:37 +00003949
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003950let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003951// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003952def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003953 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003954def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003955 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003956def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003957 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003958def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003959 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003960}
Evan Cheng64e97692006-04-24 21:58:20 +00003961
Evan Chengcd0baf22008-05-23 21:23:16 +00003962// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003963def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003964 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003965def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003966 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003967def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3968 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003969 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003970def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003971 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003972
Evan Chengf2ea84a2006-10-09 21:42:15 +00003973let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003974// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003975def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003976 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003977 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003978def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003979 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003980 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003981
Dan Gohman874cada2010-02-28 00:17:42 +00003982// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003983def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003984 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003985 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003986def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003987 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003988 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003989}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003990
Eli Friedman7e2242b2009-06-19 07:00:55 +00003991// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3992// fall back to this for SSE1)
3993def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003994 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003995 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003996
Evan Chenga7fc6422006-04-24 23:34:56 +00003997// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003998def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003999 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00004000
Evan Cheng2c3ae372006-04-12 21:21:57 +00004001// Some special case pandn patterns.
4002def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
4003 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00004004 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004005def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
4006 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00004007 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004008def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
4009 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00004010 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00004011
Evan Cheng2c3ae372006-04-12 21:21:57 +00004012def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004013 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004014 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004015def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004016 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004017 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004018def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004019 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004020 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00004021
Nate Begemanb348d182007-11-17 03:58:34 +00004022// vector -> vector casts
4023def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
4024 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
4025def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
4026 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00004027def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
4028 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
4029def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
4030 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00004031
Evan Chengb4162fd2007-07-20 00:27:43 +00004032// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00004033def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004034 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00004035def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004036 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004037def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004038 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004039def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00004040 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004041
4042def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004043 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004044def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004045 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004046def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004047 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004048def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004049 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004050def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004051 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004052def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004053 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004054def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004055 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004056def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00004057 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00004058
Nate Begeman63ec90a2008-02-03 07:18:54 +00004059//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004060// SSE4.1 - Packed Move with Sign/Zero Extend
4061//===----------------------------------------------------------------------===//
4062
4063multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4064 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4065 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4066 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4067
4068 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
4069 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4070 [(set VR128:$dst,
4071 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
4072 OpSize;
4073}
4074
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004075let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004076defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
4077 VEX;
4078defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
4079 VEX;
4080defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
4081 VEX;
4082defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
4083 VEX;
4084defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
4085 VEX;
4086defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
4087 VEX;
4088}
4089
4090defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
4091defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
4092defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
4093defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
4094defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
4095defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
4096
4097// Common patterns involving scalar load.
4098def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
4099 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4100def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
4101 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4102
4103def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
4104 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4105def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
4106 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4107
4108def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
4109 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4110def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
4111 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4112
4113def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
4114 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4115def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
4116 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4117
4118def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
4119 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4120def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
4121 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4122
4123def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
4124 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4125def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
4126 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4127
4128
4129multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4130 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4131 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4132 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4133
4134 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
4135 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4136 [(set VR128:$dst,
4137 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
4138 OpSize;
4139}
4140
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004141let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004142defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
4143 VEX;
4144defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
4145 VEX;
4146defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
4147 VEX;
4148defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
4149 VEX;
4150}
4151
4152defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
4153defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
4154defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
4155defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
4156
4157// Common patterns involving scalar load
4158def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
4159 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
4160def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
4161 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
4162
4163def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
4164 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
4165def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
4166 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
4167
4168
4169multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4170 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4172 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4173
4174 // Expecting a i16 load any extended to i32 value.
4175 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
4176 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4177 [(set VR128:$dst, (IntId (bitconvert
4178 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
4179 OpSize;
4180}
4181
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004182let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004183defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
4184 VEX;
4185defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
4186 VEX;
4187}
4188defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
4189defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
4190
4191// Common patterns involving scalar load
4192def : Pat<(int_x86_sse41_pmovsxbq
4193 (bitconvert (v4i32 (X86vzmovl
4194 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4195 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
4196
4197def : Pat<(int_x86_sse41_pmovzxbq
4198 (bitconvert (v4i32 (X86vzmovl
4199 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4200 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
4201
4202//===----------------------------------------------------------------------===//
4203// SSE4.1 - Extract Instructions
4204//===----------------------------------------------------------------------===//
4205
4206/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
4207multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
4208 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4209 (ins VR128:$src1, i32i8imm:$src2),
4210 !strconcat(OpcodeStr,
4211 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4212 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
4213 OpSize;
4214 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4215 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
4216 !strconcat(OpcodeStr,
4217 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4218 []>, OpSize;
4219// FIXME:
4220// There's an AssertZext in the way of writing the store pattern
4221// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4222}
4223
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004224let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004225 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004226 def VPEXTRBrr64 : SS4AIi8<0x14, MRMDestReg, (outs GR64:$dst),
4227 (ins VR128:$src1, i32i8imm:$src2),
4228 "vpextrb\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, OpSize, VEX;
4229}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004230
4231defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
4232
4233
4234/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
4235multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
4236 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4237 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
4238 !strconcat(OpcodeStr,
4239 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4240 []>, OpSize;
4241// FIXME:
4242// There's an AssertZext in the way of writing the store pattern
4243// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4244}
4245
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004246let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004247 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4248
4249defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4250
4251
4252/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4253multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4254 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4255 (ins VR128:$src1, i32i8imm:$src2),
4256 !strconcat(OpcodeStr,
4257 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4258 [(set GR32:$dst,
4259 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4260 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4261 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4262 !strconcat(OpcodeStr,
4263 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4264 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4265 addr:$dst)]>, OpSize;
4266}
4267
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004268let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004269 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4270
4271defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4272
4273/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4274multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4275 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4276 (ins VR128:$src1, i32i8imm:$src2),
4277 !strconcat(OpcodeStr,
4278 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4279 [(set GR64:$dst,
4280 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4281 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4282 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4283 !strconcat(OpcodeStr,
4284 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4285 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4286 addr:$dst)]>, OpSize, REX_W;
4287}
4288
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004289let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004290 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4291
4292defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4293
4294/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4295/// destination
4296multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4297 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4298 (ins VR128:$src1, i32i8imm:$src2),
4299 !strconcat(OpcodeStr,
4300 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4301 [(set GR32:$dst,
4302 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4303 OpSize;
4304 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4305 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4306 !strconcat(OpcodeStr,
4307 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4308 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4309 addr:$dst)]>, OpSize;
4310}
4311
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004312let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004313 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004314 def VEXTRACTPSrr64 : SS4AIi8<0x17, MRMDestReg, (outs GR64:$dst),
4315 (ins VR128:$src1, i32i8imm:$src2),
4316 "vextractps \t{$src2, $src1, $dst|$dst, $src1, $src2}",
4317 []>, OpSize, VEX;
4318}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004319defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4320
4321// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4322def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4323 imm:$src2))),
4324 addr:$dst),
4325 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4326 Requires<[HasSSE41]>;
4327
4328//===----------------------------------------------------------------------===//
4329// SSE4.1 - Insert Instructions
4330//===----------------------------------------------------------------------===//
4331
4332multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4333 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4334 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4335 !if(Is2Addr,
4336 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4337 !strconcat(asm,
4338 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4339 [(set VR128:$dst,
4340 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4341 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4342 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4343 !if(Is2Addr,
4344 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4345 !strconcat(asm,
4346 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4347 [(set VR128:$dst,
4348 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4349 imm:$src3))]>, OpSize;
4350}
4351
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004352let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004353 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4354let Constraints = "$src1 = $dst" in
4355 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4356
4357multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4358 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4359 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4360 !if(Is2Addr,
4361 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4362 !strconcat(asm,
4363 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4364 [(set VR128:$dst,
4365 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4366 OpSize;
4367 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4368 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4369 !if(Is2Addr,
4370 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4371 !strconcat(asm,
4372 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4373 [(set VR128:$dst,
4374 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4375 imm:$src3)))]>, OpSize;
4376}
4377
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004378let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004379 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4380let Constraints = "$src1 = $dst" in
4381 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4382
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004383multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004384 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004385 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4386 !if(Is2Addr,
4387 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4388 !strconcat(asm,
4389 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4390 [(set VR128:$dst,
4391 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4392 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004393 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004394 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4395 !if(Is2Addr,
4396 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4397 !strconcat(asm,
4398 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4399 [(set VR128:$dst,
4400 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4401 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004402}
4403
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004404let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004405 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4406let Constraints = "$src1 = $dst" in
4407 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004408
4409// insertps has a few different modes, there's the first two here below which
4410// are optimized inserts that won't zero arbitrary elements in the destination
4411// vector. The next one matches the intrinsic and could zero arbitrary elements
4412// in the target vector.
4413multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4414 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4415 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4416 !if(Is2Addr,
4417 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4418 !strconcat(asm,
4419 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4420 [(set VR128:$dst,
4421 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4422 OpSize;
4423 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4424 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4425 !if(Is2Addr,
4426 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4427 !strconcat(asm,
4428 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4429 [(set VR128:$dst,
4430 (X86insrtps VR128:$src1,
4431 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4432 imm:$src3))]>, OpSize;
4433}
4434
4435let Constraints = "$src1 = $dst" in
4436 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004437let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004438 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4439
4440def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004441 (VINSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4442 Requires<[HasAVX]>;
4443def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4444 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4445 Requires<[HasSSE41]>;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004446
4447//===----------------------------------------------------------------------===//
4448// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004449//===----------------------------------------------------------------------===//
4450
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004451multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4452 X86MemOperand x86memop, RegisterClass RC,
4453 PatFrag mem_frag32, PatFrag mem_frag64,
4454 Intrinsic V4F32Int, Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004455 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004456 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004457 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004458 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004459 !strconcat(OpcodeStr,
4460 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004461 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004462 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004463
4464 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004465 def PSm_Int : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004466 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004467 !strconcat(OpcodeStr,
4468 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004469 [(set RC:$dst,
4470 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004471 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004472 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004473
Nate Begeman63ec90a2008-02-03 07:18:54 +00004474 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004475 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004476 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004477 !strconcat(OpcodeStr,
4478 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004479 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004480 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004481
4482 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004483 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004484 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004485 !strconcat(OpcodeStr,
4486 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004487 [(set RC:$dst,
4488 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004489 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004490}
4491
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004492multiclass sse41_fp_unop_rm_avx_p<bits<8> opcps, bits<8> opcpd,
4493 RegisterClass RC, X86MemOperand x86memop, string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004494 // Intrinsic operation, reg.
4495 // Vector intrinsic operation, reg
4496 def PSr : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004497 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004498 !strconcat(OpcodeStr,
4499 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4500 []>, OpSize;
4501
4502 // Vector intrinsic operation, mem
4503 def PSm : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004504 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004505 !strconcat(OpcodeStr,
4506 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4507 []>, TA, OpSize, Requires<[HasSSE41]>;
4508
4509 // Vector intrinsic operation, reg
4510 def PDr : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004511 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004512 !strconcat(OpcodeStr,
4513 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4514 []>, OpSize;
4515
4516 // Vector intrinsic operation, mem
4517 def PDm : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004518 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004519 !strconcat(OpcodeStr,
4520 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4521 []>, OpSize;
4522}
4523
Dale Johannesene397acc2008-10-10 23:51:03 +00004524multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4525 string OpcodeStr,
4526 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004527 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004528 // Intrinsic operation, reg.
4529 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004530 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4531 !if(Is2Addr,
4532 !strconcat(OpcodeStr,
4533 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4534 !strconcat(OpcodeStr,
4535 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4536 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4537 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004538
4539 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004540 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004541 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4542 !if(Is2Addr,
4543 !strconcat(OpcodeStr,
4544 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4545 !strconcat(OpcodeStr,
4546 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4547 [(set VR128:$dst,
4548 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4549 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004550
4551 // Intrinsic operation, reg.
4552 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004553 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4554 !if(Is2Addr,
4555 !strconcat(OpcodeStr,
4556 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4557 !strconcat(OpcodeStr,
4558 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4559 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4560 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004561
4562 // Intrinsic operation, mem.
4563 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004564 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4565 !if(Is2Addr,
4566 !strconcat(OpcodeStr,
4567 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4568 !strconcat(OpcodeStr,
4569 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4570 [(set VR128:$dst,
4571 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4572 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004573}
4574
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004575multiclass sse41_fp_binop_rm_avx_s<bits<8> opcss, bits<8> opcsd,
4576 string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004577 // Intrinsic operation, reg.
4578 def SSr : SS4AIi8<opcss, MRMSrcReg,
4579 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4580 !strconcat(OpcodeStr,
4581 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4582 []>, OpSize;
4583
4584 // Intrinsic operation, mem.
4585 def SSm : SS4AIi8<opcss, MRMSrcMem,
4586 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4587 !strconcat(OpcodeStr,
4588 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4589 []>, OpSize;
4590
4591 // Intrinsic operation, reg.
4592 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4593 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4594 !strconcat(OpcodeStr,
4595 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4596 []>, OpSize;
4597
4598 // Intrinsic operation, mem.
4599 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4600 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4601 !strconcat(OpcodeStr,
4602 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4603 []>, OpSize;
4604}
4605
Nate Begeman63ec90a2008-02-03 07:18:54 +00004606// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004607let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004608 // Intrinsic form
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004609 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround", f128mem, VR128,
4610 memopv4f32, memopv2f64,
4611 int_x86_sse41_round_ps,
4612 int_x86_sse41_round_pd>, VEX;
4613 defm VROUNDY : sse41_fp_unop_rm<0x08, 0x09, "vround", f256mem, VR256,
4614 memopv8f32, memopv4f64,
4615 int_x86_avx_round_ps_256,
4616 int_x86_avx_round_pd_256>, VEX;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004617 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004618 int_x86_sse41_round_ss,
4619 int_x86_sse41_round_sd, 0>, VEX_4V;
4620
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004621 // Instructions for the assembler
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004622 defm VROUND : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR128, f128mem, "vround">,
4623 VEX;
4624 defm VROUNDY : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR256, f256mem, "vround">,
4625 VEX;
4626 defm VROUND : sse41_fp_binop_rm_avx_s<0x0A, 0x0B, "vround">, VEX_4V;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004627}
4628
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004629defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round", f128mem, VR128,
4630 memopv4f32, memopv2f64,
Dale Johannesene397acc2008-10-10 23:51:03 +00004631 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004632let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004633defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4634 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004635
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004636//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004637// SSE4.1 - Packed Bit Test
4638//===----------------------------------------------------------------------===//
4639
4640// ptest instruction we'll lower to this in X86ISelLowering primarily from
4641// the intel intrinsic that corresponds to this.
4642let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4643def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4644 "vptest\t{$src2, $src1|$src1, $src2}",
4645 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4646 OpSize, VEX;
4647def VPTESTYrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR256:$src1, VR256:$src2),
4648 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4649
4650def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4651 "vptest\t{$src2, $src1|$src1, $src2}",
4652 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4653 OpSize, VEX;
4654def VPTESTYrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR256:$src1, i256mem:$src2),
4655 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4656}
4657
4658let Defs = [EFLAGS] in {
4659def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4660 "ptest \t{$src2, $src1|$src1, $src2}",
4661 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4662 OpSize;
4663def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4664 "ptest \t{$src2, $src1|$src1, $src2}",
4665 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4666 OpSize;
4667}
4668
4669// The bit test instructions below are AVX only
4670multiclass avx_bittest<bits<8> opc, string OpcodeStr, RegisterClass RC,
4671 X86MemOperand x86memop> {
4672 def rr : SS48I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4673 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4674 []>, OpSize, VEX;
4675 def rm : SS48I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
4676 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4677 []>, OpSize, VEX;
4678}
4679
4680let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4681 defm VTESTPS : avx_bittest<0x0E, "vtestps", VR128, f128mem>;
4682 defm VTESTPSY : avx_bittest<0x0E, "vtestps", VR256, f256mem>;
4683 defm VTESTPD : avx_bittest<0x0F, "vtestpd", VR128, f128mem>;
4684 defm VTESTPDY : avx_bittest<0x0F, "vtestpd", VR256, f256mem>;
4685}
4686
4687//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004688// SSE4.1 - Misc Instructions
4689//===----------------------------------------------------------------------===//
4690
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004691// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4692multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4693 Intrinsic IntId128> {
4694 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4695 (ins VR128:$src),
4696 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4697 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4698 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4699 (ins i128mem:$src),
4700 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4701 [(set VR128:$dst,
4702 (IntId128
4703 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4704}
4705
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004706let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004707defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4708 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004709defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4710 int_x86_sse41_phminposuw>;
4711
4712/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004713multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4714 Intrinsic IntId128, bit Is2Addr = 1> {
4715 let isCommutable = 1 in
4716 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4717 (ins VR128:$src1, VR128:$src2),
4718 !if(Is2Addr,
4719 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4720 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4721 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4722 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4723 (ins VR128:$src1, i128mem:$src2),
4724 !if(Is2Addr,
4725 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4726 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4727 [(set VR128:$dst,
4728 (IntId128 VR128:$src1,
4729 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004730}
4731
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004732let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004733 let isCommutable = 0 in
4734 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4735 0>, VEX_4V;
4736 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4737 0>, VEX_4V;
4738 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4739 0>, VEX_4V;
4740 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4741 0>, VEX_4V;
4742 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4743 0>, VEX_4V;
4744 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4745 0>, VEX_4V;
4746 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4747 0>, VEX_4V;
4748 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4749 0>, VEX_4V;
4750 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4751 0>, VEX_4V;
4752 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4753 0>, VEX_4V;
4754 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4755 0>, VEX_4V;
4756}
4757
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004758let Constraints = "$src1 = $dst" in {
4759 let isCommutable = 0 in
4760 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4761 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4762 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4763 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4764 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4765 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4766 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4767 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4768 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4769 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4770 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4771}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004772
Nate Begeman30a0de92008-07-17 16:51:19 +00004773def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4774 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4775def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4776 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4777
Eric Christopher8258d0b2010-03-30 18:49:01 +00004778/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004779multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004780 ValueType OpVT, bit Is2Addr = 1> {
4781 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004782 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004783 (ins VR128:$src1, VR128:$src2),
4784 !if(Is2Addr,
4785 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4786 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4787 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4788 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004789 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004790 (ins VR128:$src1, i128mem:$src2),
4791 !if(Is2Addr,
4792 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4793 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4794 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004795 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004796 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004797}
4798
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004799let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004800 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004801let Constraints = "$src1 = $dst" in
4802 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004803
Evan Cheng172b7942008-03-14 07:39:27 +00004804/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004805multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004806 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4807 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004808 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004809 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4810 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004811 !if(Is2Addr,
4812 !strconcat(OpcodeStr,
4813 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4814 !strconcat(OpcodeStr,
4815 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004816 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004817 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004818 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4819 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004820 !if(Is2Addr,
4821 !strconcat(OpcodeStr,
4822 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4823 !strconcat(OpcodeStr,
4824 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004825 [(set RC:$dst,
4826 (IntId RC:$src1,
4827 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004828 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004829}
4830
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004831let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004832 let isCommutable = 0 in {
4833 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004834 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004835 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004836 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004837 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps",
4838 int_x86_avx_blend_ps_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
4839 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd",
4840 int_x86_avx_blend_pd_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004841 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004842 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004843 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004844 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004845 }
4846 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004847 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004848 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004849 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00004850 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_avx_dp_ps_256,
4851 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004852}
4853
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004854let Constraints = "$src1 = $dst" in {
4855 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004856 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4857 VR128, memopv16i8, i128mem>;
4858 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4859 VR128, memopv16i8, i128mem>;
4860 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4861 VR128, memopv16i8, i128mem>;
4862 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4863 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004864 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004865 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4866 VR128, memopv16i8, i128mem>;
4867 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4868 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004869}
Nate Begemanfea2be52008-02-09 23:46:37 +00004870
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004871/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004872let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004873multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004874 RegisterClass RC, X86MemOperand x86memop,
4875 PatFrag mem_frag, Intrinsic IntId> {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004876 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4877 (ins RC:$src1, RC:$src2, RC:$src3),
4878 !strconcat(OpcodeStr,
4879 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004880 [(set RC:$dst, (IntId RC:$src1, RC:$src2, RC:$src3))],
4881 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004882
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004883 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4884 (ins RC:$src1, x86memop:$src2, RC:$src3),
4885 !strconcat(OpcodeStr,
4886 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004887 [(set RC:$dst,
4888 (IntId RC:$src1, (bitconvert (mem_frag addr:$src2)),
4889 RC:$src3))],
4890 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004891}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004892}
4893
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004894defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem,
4895 memopv16i8, int_x86_sse41_blendvpd>;
4896defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem,
4897 memopv16i8, int_x86_sse41_blendvps>;
4898defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem,
4899 memopv16i8, int_x86_sse41_pblendvb>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004900defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004901 memopv32i8, int_x86_avx_blendv_pd_256>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004902defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004903 memopv32i8, int_x86_avx_blendv_ps_256>;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004904
Evan Cheng172b7942008-03-14 07:39:27 +00004905/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004906let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004907 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4908 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4909 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004910 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004911 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4912 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4913 OpSize;
4914
4915 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4916 (ins VR128:$src1, i128mem:$src2),
4917 !strconcat(OpcodeStr,
4918 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4919 [(set VR128:$dst,
4920 (IntId VR128:$src1,
4921 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4922 }
4923}
4924
4925defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4926defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4927defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4928
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004929let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004930def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4931 "vmovntdqa\t{$src, $dst|$dst, $src}",
4932 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4933 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004934def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4935 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004936 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4937 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004938
Eric Christopherb120ab42009-08-18 22:50:32 +00004939//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004940// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004941//===----------------------------------------------------------------------===//
4942
Nate Begeman30a0de92008-07-17 16:51:19 +00004943/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004944multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4945 Intrinsic IntId128, bit Is2Addr = 1> {
4946 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4947 (ins VR128:$src1, VR128:$src2),
4948 !if(Is2Addr,
4949 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4950 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4951 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4952 OpSize;
4953 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4954 (ins VR128:$src1, i128mem:$src2),
4955 !if(Is2Addr,
4956 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4957 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4958 [(set VR128:$dst,
4959 (IntId128 VR128:$src1,
4960 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004961}
4962
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004963let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004964 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4965 0>, VEX_4V;
4966let Constraints = "$src1 = $dst" in
4967 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004968
4969def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4970 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4971def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4972 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004973
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004974//===----------------------------------------------------------------------===//
4975// SSE4.2 - String/text Processing Instructions
4976//===----------------------------------------------------------------------===//
4977
4978// Packed Compare Implicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004979multiclass pseudo_pcmpistrm<string asm> {
4980 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4981 (ins VR128:$src1, VR128:$src2, i8imm:$src3), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004982 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004983 imm:$src3))]>;
4984 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4985 (ins VR128:$src1, i128mem:$src2, i8imm:$src3), !strconcat(asm, "rm PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004986 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004987 VR128:$src1, (load addr:$src2), imm:$src3))]>;
4988}
4989
4990let Defs = [EFLAGS], usesCustomInserter = 1 in {
4991 defm PCMPISTRM128 : pseudo_pcmpistrm<"#PCMPISTRM128">, Requires<[HasSSE42]>;
4992 defm VPCMPISTRM128 : pseudo_pcmpistrm<"#VPCMPISTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004993}
4994
4995let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004996 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004997 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4998 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4999 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
5000 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
5001 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5002 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
5003}
5004
5005let Defs = [XMM0, EFLAGS] in {
5006 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
5007 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5008 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
5009 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
5010 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5011 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
5012}
5013
5014// Packed Compare Explicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005015multiclass pseudo_pcmpestrm<string asm> {
5016 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
5017 (ins VR128:$src1, VR128:$src3, i8imm:$src5), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005018 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005019 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>;
5020 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
5021 (ins VR128:$src1, i128mem:$src3, i8imm:$src5), !strconcat(asm, "rm PSEUDO"),
5022 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
5023 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>;
5024}
5025
5026let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
5027 defm PCMPESTRM128 : pseudo_pcmpestrm<"#PCMPESTRM128">, Requires<[HasSSE42]>;
5028 defm VPCMPESTRM128 : pseudo_pcmpestrm<"#VPCMPESTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005029}
5030
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005031let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005032 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5033 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5034 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5035 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5036 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5037 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5038 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5039}
5040
5041let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5042 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5043 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5044 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5045 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5046 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5047 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5048}
5049
5050// Packed Compare Implicit Length Strings, Return Index
5051let Defs = [ECX, EFLAGS] in {
5052 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
5053 def rr : SS42AI<0x63, MRMSrcReg, (outs),
5054 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5055 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5056 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
5057 (implicit EFLAGS)]>, OpSize;
5058 def rm : SS42AI<0x63, MRMSrcMem, (outs),
5059 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5060 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5061 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
5062 (implicit EFLAGS)]>, OpSize;
5063 }
5064}
5065
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005066let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005067defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
5068 VEX;
5069defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
5070 VEX;
5071defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
5072 VEX;
5073defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
5074 VEX;
5075defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
5076 VEX;
5077defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
5078 VEX;
5079}
5080
5081defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
5082defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
5083defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
5084defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
5085defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
5086defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
5087
5088// Packed Compare Explicit Length Strings, Return Index
5089let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
5090 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
5091 def rr : SS42AI<0x61, MRMSrcReg, (outs),
5092 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5093 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5094 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
5095 (implicit EFLAGS)]>, OpSize;
5096 def rm : SS42AI<0x61, MRMSrcMem, (outs),
5097 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5098 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5099 [(set ECX,
5100 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
5101 (implicit EFLAGS)]>, OpSize;
5102 }
5103}
5104
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005105let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005106defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
5107 VEX;
5108defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
5109 VEX;
5110defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
5111 VEX;
5112defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
5113 VEX;
5114defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
5115 VEX;
5116defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
5117 VEX;
5118}
5119
5120defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
5121defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
5122defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
5123defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
5124defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
5125defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
5126
5127//===----------------------------------------------------------------------===//
5128// SSE4.2 - CRC Instructions
5129//===----------------------------------------------------------------------===//
5130
5131// No CRC instructions have AVX equivalents
5132
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005133// crc intrinsic instruction
5134// This set of instructions are only rm, the only difference is the size
5135// of r and m.
5136let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00005137 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005138 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005139 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005140 [(set GR32:$dst,
5141 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005142 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005143 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005144 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005145 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005146 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005147 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005148 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005149 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005150 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005151 [(set GR32:$dst,
5152 (int_x86_sse42_crc32_16 GR32:$src1,
5153 (load addr:$src2)))]>,
5154 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005155 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005156 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005157 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005158 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00005159 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005160 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005161 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005162 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005163 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005164 [(set GR32:$dst,
5165 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005166 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005167 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005168 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005169 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005170 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005171 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
5172 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
5173 (ins GR64:$src1, i8mem:$src2),
5174 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005175 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005176 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005177 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005178 REX_W;
5179 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
5180 (ins GR64:$src1, GR8:$src2),
5181 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005182 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005183 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
5184 REX_W;
5185 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
5186 (ins GR64:$src1, i64mem:$src2),
5187 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5188 [(set GR64:$dst,
5189 (int_x86_sse42_crc64_64 GR64:$src1,
5190 (load addr:$src2)))]>,
5191 REX_W;
5192 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
5193 (ins GR64:$src1, GR64:$src2),
5194 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5195 [(set GR64:$dst,
5196 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
5197 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005198}
Eric Christopherb120ab42009-08-18 22:50:32 +00005199
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005200//===----------------------------------------------------------------------===//
5201// AES-NI Instructions
5202//===----------------------------------------------------------------------===//
5203
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005204multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
5205 Intrinsic IntId128, bit Is2Addr = 1> {
5206 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
5207 (ins VR128:$src1, VR128:$src2),
5208 !if(Is2Addr,
5209 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5210 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5211 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5212 OpSize;
5213 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
5214 (ins VR128:$src1, i128mem:$src2),
5215 !if(Is2Addr,
5216 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5217 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5218 [(set VR128:$dst,
5219 (IntId128 VR128:$src1,
5220 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005221}
5222
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005223// Perform One Round of an AES Encryption/Decryption Flow
5224let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5225 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
5226 int_x86_aesni_aesenc, 0>, VEX_4V;
5227 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
5228 int_x86_aesni_aesenclast, 0>, VEX_4V;
5229 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
5230 int_x86_aesni_aesdec, 0>, VEX_4V;
5231 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
5232 int_x86_aesni_aesdeclast, 0>, VEX_4V;
5233}
5234
5235let Constraints = "$src1 = $dst" in {
5236 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
5237 int_x86_aesni_aesenc>;
5238 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
5239 int_x86_aesni_aesenclast>;
5240 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
5241 int_x86_aesni_aesdec>;
5242 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
5243 int_x86_aesni_aesdeclast>;
5244}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005245
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005246def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
5247 (AESENCrr VR128:$src1, VR128:$src2)>;
5248def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
5249 (AESENCrm VR128:$src1, addr:$src2)>;
5250def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
5251 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
5252def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
5253 (AESENCLASTrm VR128:$src1, addr:$src2)>;
5254def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
5255 (AESDECrr VR128:$src1, VR128:$src2)>;
5256def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
5257 (AESDECrm VR128:$src1, addr:$src2)>;
5258def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
5259 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
5260def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
5261 (AESDECLASTrm VR128:$src1, addr:$src2)>;
5262
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005263// Perform the AES InvMixColumn Transformation
5264let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5265 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5266 (ins VR128:$src1),
5267 "vaesimc\t{$src1, $dst|$dst, $src1}",
5268 [(set VR128:$dst,
5269 (int_x86_aesni_aesimc VR128:$src1))]>,
5270 OpSize, VEX;
5271 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5272 (ins i128mem:$src1),
5273 "vaesimc\t{$src1, $dst|$dst, $src1}",
5274 [(set VR128:$dst,
5275 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5276 OpSize, VEX;
5277}
Eric Christopherb3500fd2010-04-02 23:48:33 +00005278def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5279 (ins VR128:$src1),
5280 "aesimc\t{$src1, $dst|$dst, $src1}",
5281 [(set VR128:$dst,
5282 (int_x86_aesni_aesimc VR128:$src1))]>,
5283 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00005284def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5285 (ins i128mem:$src1),
5286 "aesimc\t{$src1, $dst|$dst, $src1}",
5287 [(set VR128:$dst,
5288 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5289 OpSize;
5290
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005291// AES Round Key Generation Assist
5292let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5293 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
5294 (ins VR128:$src1, i8imm:$src2),
5295 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5296 [(set VR128:$dst,
5297 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5298 OpSize, VEX;
5299 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
5300 (ins i128mem:$src1, i8imm:$src2),
5301 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5302 [(set VR128:$dst,
5303 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5304 imm:$src2))]>,
5305 OpSize, VEX;
5306}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005307def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005308 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005309 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5310 [(set VR128:$dst,
5311 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5312 OpSize;
5313def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005314 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005315 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5316 [(set VR128:$dst,
5317 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5318 imm:$src2))]>,
5319 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005320
5321//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00005322// CLMUL Instructions
5323//===----------------------------------------------------------------------===//
5324
5325// Only the AVX version of CLMUL instructions are described here.
5326
5327// Carry-less Multiplication instructions
5328let isAsmParserOnly = 1 in {
5329def VPCLMULQDQrr : CLMULIi8<0x44, MRMSrcReg, (outs VR128:$dst),
5330 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5331 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5332 []>;
5333
5334def VPCLMULQDQrm : CLMULIi8<0x44, MRMSrcMem, (outs VR128:$dst),
5335 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5336 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5337 []>;
5338
5339// Assembler Only
5340multiclass avx_vpclmul<string asm> {
5341 def rr : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
5342 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5343 []>;
5344
5345 def rm : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
5346 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5347 []>;
5348}
5349defm VPCLMULHQHQDQ : avx_vpclmul<"vpclmulhqhqdq">;
5350defm VPCLMULHQLQDQ : avx_vpclmul<"vpclmulhqlqdq">;
5351defm VPCLMULLQHQDQ : avx_vpclmul<"vpclmullqhqdq">;
5352defm VPCLMULLQLQDQ : avx_vpclmul<"vpclmullqlqdq">;
5353
5354} // isAsmParserOnly
5355
5356//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005357// AVX Instructions
5358//===----------------------------------------------------------------------===//
5359
5360let isAsmParserOnly = 1 in {
5361
5362// Load from memory and broadcast to all elements of the destination operand
5363class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005364 X86MemOperand x86memop, Intrinsic Int> :
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005365 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005366 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5367 [(set RC:$dst, (Int addr:$src))]>, VEX;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005368
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005369def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem,
5370 int_x86_avx_vbroadcastss>;
5371def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem,
5372 int_x86_avx_vbroadcastss_256>;
5373def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem,
5374 int_x86_avx_vbroadcast_sd_256>;
5375def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem,
5376 int_x86_avx_vbroadcastf128_pd_256>;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005377
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005378// Insert packed floating-point values
5379def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5380 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5381 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5382 []>, VEX_4V;
5383def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5384 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5385 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5386 []>, VEX_4V;
5387
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005388// Extract packed floating-point values
5389def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5390 (ins VR256:$src1, i8imm:$src2),
5391 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5392 []>, VEX;
5393def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5394 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5395 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5396 []>, VEX;
5397
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005398// Conditional SIMD Packed Loads and Stores
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005399multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr,
5400 Intrinsic IntLd, Intrinsic IntLd256,
5401 Intrinsic IntSt, Intrinsic IntSt256,
5402 PatFrag pf128, PatFrag pf256> {
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005403 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5404 (ins VR128:$src1, f128mem:$src2),
5405 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005406 [(set VR128:$dst, (IntLd addr:$src2, VR128:$src1))]>,
5407 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005408 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5409 (ins VR256:$src1, f256mem:$src2),
5410 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005411 [(set VR256:$dst, (IntLd256 addr:$src2, VR256:$src1))]>,
5412 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005413 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5414 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5415 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005416 [(IntSt addr:$dst, VR128:$src1, VR128:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005417 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5418 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5419 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005420 [(IntSt256 addr:$dst, VR256:$src1, VR256:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005421}
5422
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005423defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps",
5424 int_x86_avx_maskload_ps,
5425 int_x86_avx_maskload_ps_256,
5426 int_x86_avx_maskstore_ps,
5427 int_x86_avx_maskstore_ps_256,
5428 memopv4f32, memopv8f32>;
5429defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd",
5430 int_x86_avx_maskload_pd,
5431 int_x86_avx_maskload_pd_256,
5432 int_x86_avx_maskstore_pd,
5433 int_x86_avx_maskstore_pd_256,
5434 memopv2f64, memopv4f64>;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005435
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005436// Permute Floating-Point Values
5437multiclass avx_permil<bits<8> opc_rm, bits<8> opc_rmi, string OpcodeStr,
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005438 RegisterClass RC, X86MemOperand x86memop_f,
5439 X86MemOperand x86memop_i, PatFrag f_frag, PatFrag i_frag,
5440 Intrinsic IntVar, Intrinsic IntImm> {
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005441 def rr : AVX8I<opc_rm, MRMSrcReg, (outs RC:$dst),
5442 (ins RC:$src1, RC:$src2),
5443 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005444 [(set RC:$dst, (IntVar RC:$src1, RC:$src2))]>, VEX_4V;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005445 def rm : AVX8I<opc_rm, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005446 (ins RC:$src1, x86memop_i:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005447 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005448 [(set RC:$dst, (IntVar RC:$src1, (i_frag addr:$src2)))]>, VEX_4V;
5449
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005450 def ri : AVXAIi8<opc_rmi, MRMSrcReg, (outs RC:$dst),
5451 (ins RC:$src1, i8imm:$src2),
5452 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005453 [(set RC:$dst, (IntImm RC:$src1, imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005454 def mi : AVXAIi8<opc_rmi, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005455 (ins x86memop_f:$src1, i8imm:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005456 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005457 [(set RC:$dst, (IntImm (f_frag addr:$src1), imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005458}
5459
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005460defm VPERMILPS : avx_permil<0x0C, 0x04, "vpermilps", VR128, f128mem, i128mem,
5461 memopv4f32, memopv4i32,
5462 int_x86_avx_vpermilvar_ps,
5463 int_x86_avx_vpermil_ps>;
5464defm VPERMILPSY : avx_permil<0x0C, 0x04, "vpermilps", VR256, f256mem, i256mem,
5465 memopv8f32, memopv8i32,
5466 int_x86_avx_vpermilvar_ps_256,
5467 int_x86_avx_vpermil_ps_256>;
5468defm VPERMILPD : avx_permil<0x0D, 0x05, "vpermilpd", VR128, f128mem, i128mem,
5469 memopv2f64, memopv2i64,
5470 int_x86_avx_vpermilvar_pd,
5471 int_x86_avx_vpermil_pd>;
5472defm VPERMILPDY : avx_permil<0x0D, 0x05, "vpermilpd", VR256, f256mem, i256mem,
5473 memopv4f64, memopv4i64,
5474 int_x86_avx_vpermilvar_pd_256,
5475 int_x86_avx_vpermil_pd_256>;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005476
5477def VPERM2F128rr : AVXAIi8<0x06, MRMSrcReg, (outs VR256:$dst),
5478 (ins VR256:$src1, VR256:$src2, i8imm:$src3),
5479 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5480 []>, VEX_4V;
5481def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
5482 (ins VR256:$src1, f256mem:$src2, i8imm:$src3),
5483 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5484 []>, VEX_4V;
5485
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005486// Zero All YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005487def VZEROALL : I<0x77, RawFrm, (outs), (ins), "vzeroall",
5488 [(int_x86_avx_vzeroall)]>, VEX, VEX_L, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005489
5490// Zero Upper bits of YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005491def VZEROUPPER : I<0x77, RawFrm, (outs), (ins), "vzeroupper",
5492 [(int_x86_avx_vzeroupper)]>, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005493
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005494} // isAsmParserOnly
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005495
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005496def : Pat<(int_x86_avx_vinsertf128_pd_256 VR256:$src1, VR128:$src2, imm:$src3),
5497 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5498def : Pat<(int_x86_avx_vinsertf128_ps_256 VR256:$src1, VR128:$src2, imm:$src3),
5499 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5500def : Pat<(int_x86_avx_vinsertf128_si_256 VR256:$src1, VR128:$src2, imm:$src3),
5501 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5502
5503def : Pat<(int_x86_avx_vextractf128_pd_256 VR256:$src1, imm:$src2),
5504 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5505def : Pat<(int_x86_avx_vextractf128_ps_256 VR256:$src1, imm:$src2),
5506 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5507def : Pat<(int_x86_avx_vextractf128_si_256 VR256:$src1, imm:$src2),
5508 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5509
5510def : Pat<(int_x86_avx_vbroadcastf128_ps_256 addr:$src),
5511 (VBROADCASTF128 addr:$src)>;
5512
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005513def : Pat<(int_x86_avx_vperm2f128_ps_256 VR256:$src1, VR256:$src2, imm:$src3),
5514 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5515def : Pat<(int_x86_avx_vperm2f128_pd_256 VR256:$src1, VR256:$src2, imm:$src3),
5516 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5517def : Pat<(int_x86_avx_vperm2f128_si_256 VR256:$src1, VR256:$src2, imm:$src3),
5518 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5519
5520def : Pat<(int_x86_avx_vperm2f128_ps_256
5521 VR256:$src1, (memopv8f32 addr:$src2), imm:$src3),
5522 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5523def : Pat<(int_x86_avx_vperm2f128_pd_256
5524 VR256:$src1, (memopv4f64 addr:$src2), imm:$src3),
5525 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5526def : Pat<(int_x86_avx_vperm2f128_si_256
5527 VR256:$src1, (memopv8i32 addr:$src2), imm:$src3),
5528 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5529