Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines an instruction selector for the ARM target. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARM.h" |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 15 | #include "ARMAddressingModes.h" |
| 16 | #include "ARMConstantPoolValue.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 17 | #include "ARMISelLowering.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 18 | #include "ARMTargetMachine.h" |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 19 | #include "llvm/CallingConv.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 20 | #include "llvm/Constants.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" |
| 22 | #include "llvm/Function.h" |
| 23 | #include "llvm/Intrinsics.h" |
Owen Anderson | 9adc0ab | 2009-07-14 23:09:55 +0000 | [diff] [blame] | 24 | #include "llvm/LLVMContext.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 26 | #include "llvm/CodeGen/MachineFunction.h" |
| 27 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 28 | #include "llvm/CodeGen/SelectionDAG.h" |
| 29 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetLowering.h" |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | 3d62d78 | 2008-02-03 05:43:57 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Compiler.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 33 | #include "llvm/Support/Debug.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 34 | #include "llvm/Support/ErrorHandling.h" |
| 35 | #include "llvm/Support/raw_ostream.h" |
| 36 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 39 | //===--------------------------------------------------------------------===// |
| 40 | /// ARMDAGToDAGISel - ARM specific code to select ARM machine |
| 41 | /// instructions for SelectionDAG operations. |
| 42 | /// |
| 43 | namespace { |
| 44 | class ARMDAGToDAGISel : public SelectionDAGISel { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 45 | ARMBaseTargetMachine &TM; |
Evan Cheng | 3f7eb8e | 2008-09-18 07:24:33 +0000 | [diff] [blame] | 46 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 47 | /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can |
| 48 | /// make the right decision when generating code for different targets. |
| 49 | const ARMSubtarget *Subtarget; |
| 50 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 51 | public: |
Bob Wilson | 522ce97 | 2009-09-28 14:30:20 +0000 | [diff] [blame] | 52 | explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm, |
| 53 | CodeGenOpt::Level OptLevel) |
| 54 | : SelectionDAGISel(tm, OptLevel), TM(tm), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | Subtarget(&TM.getSubtarget<ARMSubtarget>()) { |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 56 | } |
| 57 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 58 | virtual const char *getPassName() const { |
| 59 | return "ARM Instruction Selection"; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 60 | } |
| 61 | |
Bob Wilson | af4a891 | 2009-10-08 18:51:31 +0000 | [diff] [blame] | 62 | /// getI32Imm - Return a target constant of type i32 with the specified |
| 63 | /// value. |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 64 | inline SDValue getI32Imm(unsigned Imm) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 65 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 66 | } |
| 67 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 68 | SDNode *Select(SDValue Op); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 69 | virtual void InstructionSelect(); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 70 | bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A, |
| 71 | SDValue &B, SDValue &C); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 72 | bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base, |
| 73 | SDValue &Offset, SDValue &Opc); |
| 74 | bool SelectAddrMode2Offset(SDValue Op, SDValue N, |
| 75 | SDValue &Offset, SDValue &Opc); |
| 76 | bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base, |
| 77 | SDValue &Offset, SDValue &Opc); |
| 78 | bool SelectAddrMode3Offset(SDValue Op, SDValue N, |
| 79 | SDValue &Offset, SDValue &Opc); |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 80 | bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr, |
| 81 | SDValue &Mode); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 82 | bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base, |
| 83 | SDValue &Offset); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 84 | bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update, |
| 85 | SDValue &Opc); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 86 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 87 | bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset, |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 88 | SDValue &Label); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 89 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 90 | bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base, |
| 91 | SDValue &Offset); |
| 92 | bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale, |
| 93 | SDValue &Base, SDValue &OffImm, |
| 94 | SDValue &Offset); |
| 95 | bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base, |
| 96 | SDValue &OffImm, SDValue &Offset); |
| 97 | bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base, |
| 98 | SDValue &OffImm, SDValue &Offset); |
| 99 | bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base, |
| 100 | SDValue &OffImm, SDValue &Offset); |
| 101 | bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base, |
| 102 | SDValue &OffImm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 103 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 104 | bool SelectT2ShifterOperandReg(SDValue Op, SDValue N, |
| 105 | SDValue &BaseReg, SDValue &Opc); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 106 | bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base, |
| 107 | SDValue &OffImm); |
| 108 | bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base, |
| 109 | SDValue &OffImm); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 110 | bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N, |
| 111 | SDValue &OffImm); |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 112 | bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base, |
| 113 | SDValue &OffImm); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 114 | bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base, |
| 115 | SDValue &OffReg, SDValue &ShImm); |
| 116 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 117 | // Include the pieces autogenerated from the target description. |
| 118 | #include "ARMGenDAGISel.inc" |
Bob Wilson | 224c244 | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 119 | |
| 120 | private: |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 121 | /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for |
| 122 | /// ARM. |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 123 | SDNode *SelectARMIndexedLoad(SDValue Op); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 124 | SDNode *SelectT2IndexedLoad(SDValue Op); |
| 125 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 126 | /// SelectDYN_ALLOC - Select dynamic alloc for Thumb. |
| 127 | SDNode *SelectDYN_ALLOC(SDValue Op); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 128 | |
Sandeep Patel | 4e1ed88 | 2009-10-13 20:25:58 +0000 | [diff] [blame] | 129 | /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM. |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 130 | SDNode *SelectV6T2BitfieldExtractOp(SDValue Op, unsigned Opc); |
| 131 | |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 132 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
| 133 | /// inline asm expressions. |
| 134 | virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op, |
| 135 | char ConstraintCode, |
| 136 | std::vector<SDValue> &OutOps); |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 137 | |
| 138 | /// PairDRegs - Insert a pair of double registers into an implicit def to |
| 139 | /// form a quad register. |
| 140 | SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 141 | }; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 142 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 143 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 144 | /// isInt32Immediate - This method tests to see if the node is a 32-bit constant |
| 145 | /// operand. If so Imm will receive the 32-bit value. |
| 146 | static bool isInt32Immediate(SDNode *N, unsigned &Imm) { |
| 147 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) { |
| 148 | Imm = cast<ConstantSDNode>(N)->getZExtValue(); |
| 149 | return true; |
| 150 | } |
| 151 | return false; |
| 152 | } |
| 153 | |
| 154 | // isInt32Immediate - This method tests to see if a constant operand. |
| 155 | // If so Imm will receive the 32 bit value. |
| 156 | static bool isInt32Immediate(SDValue N, unsigned &Imm) { |
| 157 | return isInt32Immediate(N.getNode(), Imm); |
| 158 | } |
| 159 | |
| 160 | // isOpcWithIntImmediate - This method tests to see if the node is a specific |
| 161 | // opcode and that it has a immediate integer right operand. |
| 162 | // If so Imm will receive the 32 bit value. |
| 163 | static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) { |
| 164 | return N->getOpcode() == Opc && |
| 165 | isInt32Immediate(N->getOperand(1).getNode(), Imm); |
| 166 | } |
| 167 | |
| 168 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 169 | void ARMDAGToDAGISel::InstructionSelect() { |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 170 | DEBUG(BB->dump()); |
| 171 | |
David Greene | 8ad4c00 | 2008-10-27 21:56:29 +0000 | [diff] [blame] | 172 | SelectRoot(*CurDAG); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 173 | CurDAG->RemoveDeadNodes(); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 174 | } |
| 175 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 176 | bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op, |
| 177 | SDValue N, |
| 178 | SDValue &BaseReg, |
| 179 | SDValue &ShReg, |
| 180 | SDValue &Opc) { |
| 181 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N); |
| 182 | |
| 183 | // Don't match base register only case. That is matched to a separate |
| 184 | // lower complexity pattern with explicit register operand. |
| 185 | if (ShOpcVal == ARM_AM::no_shift) return false; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 186 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 187 | BaseReg = N.getOperand(0); |
| 188 | unsigned ShImmVal = 0; |
| 189 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 190 | ShReg = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 191 | ShImmVal = RHS->getZExtValue() & 31; |
| 192 | } else { |
| 193 | ShReg = N.getOperand(1); |
| 194 | } |
| 195 | Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 196 | MVT::i32); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 197 | return true; |
| 198 | } |
| 199 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 200 | bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N, |
| 201 | SDValue &Base, SDValue &Offset, |
| 202 | SDValue &Opc) { |
Evan Cheng | a13fd10 | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 203 | if (N.getOpcode() == ISD::MUL) { |
| 204 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 205 | // X * [3,5,9] -> X + X * [2,4,8] etc. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 206 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | a13fd10 | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 207 | if (RHSC & 1) { |
| 208 | RHSC = RHSC & ~1; |
| 209 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 210 | if (RHSC < 0) { |
| 211 | AddSub = ARM_AM::sub; |
| 212 | RHSC = - RHSC; |
| 213 | } |
| 214 | if (isPowerOf2_32(RHSC)) { |
| 215 | unsigned ShAmt = Log2_32(RHSC); |
| 216 | Base = Offset = N.getOperand(0); |
| 217 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, |
| 218 | ARM_AM::lsl), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 219 | MVT::i32); |
Evan Cheng | a13fd10 | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 220 | return true; |
| 221 | } |
| 222 | } |
| 223 | } |
| 224 | } |
| 225 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 226 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) { |
| 227 | Base = N; |
| 228 | if (N.getOpcode() == ISD::FrameIndex) { |
| 229 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 230 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 231 | } else if (N.getOpcode() == ARMISD::Wrapper) { |
| 232 | Base = N.getOperand(0); |
| 233 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 234 | Offset = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 235 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0, |
| 236 | ARM_AM::no_shift), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 237 | MVT::i32); |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 238 | return true; |
| 239 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 240 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 241 | // Match simple R +/- imm12 operands. |
| 242 | if (N.getOpcode() == ISD::ADD) |
| 243 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 244 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | e966d64 | 2007-01-24 02:45:25 +0000 | [diff] [blame] | 245 | if ((RHSC >= 0 && RHSC < 0x1000) || |
| 246 | (RHSC < 0 && RHSC > -0x1000)) { // 12 bits. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 247 | Base = N.getOperand(0); |
Evan Cheng | e966d64 | 2007-01-24 02:45:25 +0000 | [diff] [blame] | 248 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 249 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 250 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 251 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 252 | Offset = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | e966d64 | 2007-01-24 02:45:25 +0000 | [diff] [blame] | 253 | |
| 254 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 255 | if (RHSC < 0) { |
| 256 | AddSub = ARM_AM::sub; |
| 257 | RHSC = - RHSC; |
| 258 | } |
| 259 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 260 | ARM_AM::no_shift), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 261 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 262 | return true; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 263 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 264 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 265 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 266 | // Otherwise this is R +/- [possibly shifted] R |
| 267 | ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub; |
| 268 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1)); |
| 269 | unsigned ShAmt = 0; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 270 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 271 | Base = N.getOperand(0); |
| 272 | Offset = N.getOperand(1); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 273 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 274 | if (ShOpcVal != ARM_AM::no_shift) { |
| 275 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 276 | // it. |
| 277 | if (ConstantSDNode *Sh = |
| 278 | dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 279 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 280 | Offset = N.getOperand(1).getOperand(0); |
| 281 | } else { |
| 282 | ShOpcVal = ARM_AM::no_shift; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 283 | } |
| 284 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 285 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 286 | // Try matching (R shl C) + (R). |
| 287 | if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) { |
| 288 | ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0)); |
| 289 | if (ShOpcVal != ARM_AM::no_shift) { |
| 290 | // Check to see if the RHS of the shift is a constant, if not, we can't |
| 291 | // fold it. |
| 292 | if (ConstantSDNode *Sh = |
| 293 | dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 294 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 295 | Offset = N.getOperand(0).getOperand(0); |
| 296 | Base = N.getOperand(1); |
| 297 | } else { |
| 298 | ShOpcVal = ARM_AM::no_shift; |
| 299 | } |
| 300 | } |
| 301 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 302 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 303 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 304 | MVT::i32); |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 305 | return true; |
| 306 | } |
| 307 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 308 | bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N, |
| 309 | SDValue &Offset, SDValue &Opc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 310 | unsigned Opcode = Op.getOpcode(); |
| 311 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 312 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 313 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 314 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 315 | ? ARM_AM::add : ARM_AM::sub; |
| 316 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 317 | int Val = (int)C->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 318 | if (Val >= 0 && Val < 0x1000) { // 12 bits. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 319 | Offset = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 320 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val, |
| 321 | ARM_AM::no_shift), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 322 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 323 | return true; |
| 324 | } |
| 325 | } |
| 326 | |
| 327 | Offset = N; |
| 328 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N); |
| 329 | unsigned ShAmt = 0; |
| 330 | if (ShOpcVal != ARM_AM::no_shift) { |
| 331 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 332 | // it. |
| 333 | if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 334 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 335 | Offset = N.getOperand(0); |
| 336 | } else { |
| 337 | ShOpcVal = ARM_AM::no_shift; |
| 338 | } |
| 339 | } |
| 340 | |
| 341 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 342 | MVT::i32); |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 343 | return true; |
| 344 | } |
| 345 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 346 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 347 | bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N, |
| 348 | SDValue &Base, SDValue &Offset, |
| 349 | SDValue &Opc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 350 | if (N.getOpcode() == ISD::SUB) { |
| 351 | // X - C is canonicalize to X + -C, no need to handle it here. |
| 352 | Base = N.getOperand(0); |
| 353 | Offset = N.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 354 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 355 | return true; |
| 356 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 357 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 358 | if (N.getOpcode() != ISD::ADD) { |
| 359 | Base = N; |
| 360 | if (N.getOpcode() == ISD::FrameIndex) { |
| 361 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 362 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 363 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 364 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 365 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 366 | return true; |
| 367 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 368 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 369 | // If the RHS is +/- imm8, fold into addr mode. |
| 370 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 371 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | e966d64 | 2007-01-24 02:45:25 +0000 | [diff] [blame] | 372 | if ((RHSC >= 0 && RHSC < 256) || |
| 373 | (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 374 | Base = N.getOperand(0); |
Evan Cheng | e966d64 | 2007-01-24 02:45:25 +0000 | [diff] [blame] | 375 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 376 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 377 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 378 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 379 | Offset = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | e966d64 | 2007-01-24 02:45:25 +0000 | [diff] [blame] | 380 | |
| 381 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 382 | if (RHSC < 0) { |
| 383 | AddSub = ARM_AM::sub; |
| 384 | RHSC = - RHSC; |
| 385 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 386 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 387 | return true; |
| 388 | } |
| 389 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 390 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 391 | Base = N.getOperand(0); |
| 392 | Offset = N.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 393 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 394 | return true; |
| 395 | } |
| 396 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 397 | bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N, |
| 398 | SDValue &Offset, SDValue &Opc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 399 | unsigned Opcode = Op.getOpcode(); |
| 400 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 401 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 402 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 403 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 404 | ? ARM_AM::add : ARM_AM::sub; |
| 405 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 406 | int Val = (int)C->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 407 | if (Val >= 0 && Val < 256) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 408 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 409 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 410 | return true; |
| 411 | } |
| 412 | } |
| 413 | |
| 414 | Offset = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 415 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 416 | return true; |
| 417 | } |
| 418 | |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 419 | bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N, |
| 420 | SDValue &Addr, SDValue &Mode) { |
| 421 | Addr = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 422 | Mode = CurDAG->getTargetConstant(0, MVT::i32); |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 423 | return true; |
| 424 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 425 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 426 | bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N, |
| 427 | SDValue &Base, SDValue &Offset) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 428 | if (N.getOpcode() != ISD::ADD) { |
| 429 | Base = N; |
| 430 | if (N.getOpcode() == ISD::FrameIndex) { |
| 431 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 432 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 433 | } else if (N.getOpcode() == ARMISD::Wrapper) { |
| 434 | Base = N.getOperand(0); |
| 435 | } |
| 436 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 437 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 438 | return true; |
| 439 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 440 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 441 | // If the RHS is +/- imm8, fold into addr mode. |
| 442 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 443 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 444 | if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4. |
| 445 | RHSC >>= 2; |
Evan Cheng | e966d64 | 2007-01-24 02:45:25 +0000 | [diff] [blame] | 446 | if ((RHSC >= 0 && RHSC < 256) || |
| 447 | (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 448 | Base = N.getOperand(0); |
Evan Cheng | e966d64 | 2007-01-24 02:45:25 +0000 | [diff] [blame] | 449 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 450 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 451 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 452 | } |
| 453 | |
| 454 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 455 | if (RHSC < 0) { |
| 456 | AddSub = ARM_AM::sub; |
| 457 | RHSC = - RHSC; |
| 458 | } |
| 459 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 460 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 461 | return true; |
| 462 | } |
| 463 | } |
| 464 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 465 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 466 | Base = N; |
| 467 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 468 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 469 | return true; |
| 470 | } |
| 471 | |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 472 | bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N, |
| 473 | SDValue &Addr, SDValue &Update, |
| 474 | SDValue &Opc) { |
| 475 | Addr = N; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 476 | // Default to no writeback. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 477 | Update = CurDAG->getRegister(0, MVT::i32); |
| 478 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 479 | return true; |
| 480 | } |
| 481 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 482 | bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N, |
Evan Cheng | bba9f5f | 2009-08-14 19:01:37 +0000 | [diff] [blame] | 483 | SDValue &Offset, SDValue &Label) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 484 | if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) { |
| 485 | Offset = N.getOperand(0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 486 | SDValue N1 = N.getOperand(1); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 487 | Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 488 | MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 489 | return true; |
| 490 | } |
| 491 | return false; |
| 492 | } |
| 493 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 494 | bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N, |
| 495 | SDValue &Base, SDValue &Offset){ |
Dale Johannesen | f5f5dce | 2009-02-06 19:16:40 +0000 | [diff] [blame] | 496 | // FIXME dl should come from the parent load or store, not the address |
| 497 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 498 | if (N.getOpcode() != ISD::ADD) { |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 499 | ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N); |
| 500 | if (!NC || NC->getZExtValue() != 0) |
| 501 | return false; |
| 502 | |
| 503 | Base = Offset = N; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 504 | return true; |
| 505 | } |
| 506 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 507 | Base = N.getOperand(0); |
| 508 | Offset = N.getOperand(1); |
| 509 | return true; |
| 510 | } |
| 511 | |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 512 | bool |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 513 | ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N, |
| 514 | unsigned Scale, SDValue &Base, |
| 515 | SDValue &OffImm, SDValue &Offset) { |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 516 | if (Scale == 4) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 517 | SDValue TmpBase, TmpOffImm; |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 518 | if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm)) |
| 519 | return false; // We want to select tLDRspi / tSTRspi instead. |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 520 | if (N.getOpcode() == ARMISD::Wrapper && |
| 521 | N.getOperand(0).getOpcode() == ISD::TargetConstantPool) |
| 522 | return false; // We want to select tLDRpci instead. |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 523 | } |
| 524 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 525 | if (N.getOpcode() != ISD::ADD) { |
| 526 | Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 527 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 528 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 529 | return true; |
| 530 | } |
| 531 | |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 532 | // Thumb does not have [sp, r] address mode. |
| 533 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
| 534 | RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1)); |
| 535 | if ((LHSR && LHSR->getReg() == ARM::SP) || |
| 536 | (RHSR && RHSR->getReg() == ARM::SP)) { |
| 537 | Base = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 538 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 539 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 540 | return true; |
| 541 | } |
| 542 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 543 | // If the RHS is + imm5 * scale, fold into addr mode. |
| 544 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 545 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 546 | if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied. |
| 547 | RHSC /= Scale; |
| 548 | if (RHSC >= 0 && RHSC < 32) { |
| 549 | Base = N.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 550 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 551 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 552 | return true; |
| 553 | } |
| 554 | } |
| 555 | } |
| 556 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 557 | Base = N.getOperand(0); |
| 558 | Offset = N.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 559 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 560 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 561 | } |
| 562 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 563 | bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N, |
| 564 | SDValue &Base, SDValue &OffImm, |
| 565 | SDValue &Offset) { |
Evan Cheng | cea117d | 2007-01-30 02:35:32 +0000 | [diff] [blame] | 566 | return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 567 | } |
| 568 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 569 | bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N, |
| 570 | SDValue &Base, SDValue &OffImm, |
| 571 | SDValue &Offset) { |
Evan Cheng | cea117d | 2007-01-30 02:35:32 +0000 | [diff] [blame] | 572 | return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 573 | } |
| 574 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 575 | bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N, |
| 576 | SDValue &Base, SDValue &OffImm, |
| 577 | SDValue &Offset) { |
Evan Cheng | cea117d | 2007-01-30 02:35:32 +0000 | [diff] [blame] | 578 | return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 579 | } |
| 580 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 581 | bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N, |
| 582 | SDValue &Base, SDValue &OffImm) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 583 | if (N.getOpcode() == ISD::FrameIndex) { |
| 584 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 585 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 586 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 587 | return true; |
| 588 | } |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 589 | |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 590 | if (N.getOpcode() != ISD::ADD) |
| 591 | return false; |
| 592 | |
| 593 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
Evan Cheng | 8c1a73a | 2007-02-06 09:11:20 +0000 | [diff] [blame] | 594 | if (N.getOperand(0).getOpcode() == ISD::FrameIndex || |
| 595 | (LHSR && LHSR->getReg() == ARM::SP)) { |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 596 | // If the RHS is + imm8 * scale, fold into addr mode. |
| 597 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 598 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 599 | if ((RHSC & 3) == 0) { // The constant is implicitly multiplied. |
| 600 | RHSC >>= 2; |
| 601 | if (RHSC >= 0 && RHSC < 256) { |
Evan Cheng | ad0e465 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 602 | Base = N.getOperand(0); |
Evan Cheng | 8c1a73a | 2007-02-06 09:11:20 +0000 | [diff] [blame] | 603 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 604 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 605 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 606 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 607 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 608 | return true; |
| 609 | } |
| 610 | } |
| 611 | } |
| 612 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 613 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 614 | return false; |
| 615 | } |
| 616 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 617 | bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N, |
| 618 | SDValue &BaseReg, |
| 619 | SDValue &Opc) { |
| 620 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N); |
| 621 | |
| 622 | // Don't match base register only case. That is matched to a separate |
| 623 | // lower complexity pattern with explicit register operand. |
| 624 | if (ShOpcVal == ARM_AM::no_shift) return false; |
| 625 | |
| 626 | BaseReg = N.getOperand(0); |
| 627 | unsigned ShImmVal = 0; |
| 628 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 629 | ShImmVal = RHS->getZExtValue() & 31; |
| 630 | Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal)); |
| 631 | return true; |
| 632 | } |
| 633 | |
| 634 | return false; |
| 635 | } |
| 636 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 637 | bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N, |
| 638 | SDValue &Base, SDValue &OffImm) { |
| 639 | // Match simple R + imm12 operands. |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 640 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 641 | // Base only. |
| 642 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) { |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 643 | if (N.getOpcode() == ISD::FrameIndex) { |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 644 | // Match frame index... |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 645 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
| 646 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 647 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 648 | return true; |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 649 | } else if (N.getOpcode() == ARMISD::Wrapper) { |
| 650 | Base = N.getOperand(0); |
| 651 | if (Base.getOpcode() == ISD::TargetConstantPool) |
| 652 | return false; // We want to select t2LDRpci instead. |
| 653 | } else |
| 654 | Base = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 655 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 656 | return true; |
David Goodwin | 31e7eba | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 657 | } |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 658 | |
| 659 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 660 | if (SelectT2AddrModeImm8(Op, N, Base, OffImm)) |
| 661 | // Let t2LDRi8 handle (R - imm8). |
| 662 | return false; |
| 663 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 664 | int RHSC = (int)RHS->getZExtValue(); |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 665 | if (N.getOpcode() == ISD::SUB) |
| 666 | RHSC = -RHSC; |
| 667 | |
| 668 | if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned) |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 669 | Base = N.getOperand(0); |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 670 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 671 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 672 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 673 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 674 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 675 | return true; |
| 676 | } |
| 677 | } |
| 678 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 679 | // Base only. |
| 680 | Base = N; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 681 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 682 | return true; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 683 | } |
| 684 | |
| 685 | bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N, |
| 686 | SDValue &Base, SDValue &OffImm) { |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 687 | // Match simple R - imm8 operands. |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 688 | if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) { |
David Goodwin | 07337c0 | 2009-07-30 22:45:52 +0000 | [diff] [blame] | 689 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 690 | int RHSC = (int)RHS->getSExtValue(); |
| 691 | if (N.getOpcode() == ISD::SUB) |
| 692 | RHSC = -RHSC; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 693 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 694 | if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative) |
| 695 | Base = N.getOperand(0); |
David Goodwin | 07337c0 | 2009-07-30 22:45:52 +0000 | [diff] [blame] | 696 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 697 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
| 698 | Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
| 699 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 700 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
David Goodwin | 07337c0 | 2009-07-30 22:45:52 +0000 | [diff] [blame] | 701 | return true; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 702 | } |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 703 | } |
| 704 | } |
| 705 | |
| 706 | return false; |
| 707 | } |
| 708 | |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 709 | bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N, |
| 710 | SDValue &OffImm){ |
| 711 | unsigned Opcode = Op.getOpcode(); |
| 712 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 713 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 714 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 715 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) { |
| 716 | int RHSC = (int)RHS->getZExtValue(); |
| 717 | if (RHSC >= 0 && RHSC < 0x100) { // 8 bits. |
David Goodwin | 4cb7352 | 2009-07-14 21:29:29 +0000 | [diff] [blame] | 718 | OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 719 | ? CurDAG->getTargetConstant(RHSC, MVT::i32) |
| 720 | : CurDAG->getTargetConstant(-RHSC, MVT::i32); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 721 | return true; |
| 722 | } |
| 723 | } |
| 724 | |
| 725 | return false; |
| 726 | } |
| 727 | |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 728 | bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N, |
| 729 | SDValue &Base, SDValue &OffImm) { |
| 730 | if (N.getOpcode() == ISD::ADD) { |
| 731 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 732 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | 5c87417 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 733 | if (((RHSC & 0x3) == 0) && |
| 734 | ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits. |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 735 | Base = N.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 736 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 737 | return true; |
| 738 | } |
| 739 | } |
| 740 | } else if (N.getOpcode() == ISD::SUB) { |
| 741 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 742 | int RHSC = (int)RHS->getZExtValue(); |
| 743 | if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits. |
| 744 | Base = N.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 745 | OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32); |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 746 | return true; |
| 747 | } |
| 748 | } |
| 749 | } |
| 750 | |
| 751 | return false; |
| 752 | } |
| 753 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 754 | bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N, |
| 755 | SDValue &Base, |
| 756 | SDValue &OffReg, SDValue &ShImm) { |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 757 | // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12. |
| 758 | if (N.getOpcode() != ISD::ADD) |
| 759 | return false; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 760 | |
Evan Cheng | 3a21425 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 761 | // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8. |
| 762 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 763 | int RHSC = (int)RHS->getZExtValue(); |
| 764 | if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned) |
| 765 | return false; |
| 766 | else if (RHSC < 0 && RHSC >= -255) // 8 bits |
David Goodwin | d8c95b5 | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 767 | return false; |
| 768 | } |
| 769 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 770 | // Look for (R + R) or (R + (R << [1,2,3])). |
| 771 | unsigned ShAmt = 0; |
| 772 | Base = N.getOperand(0); |
| 773 | OffReg = N.getOperand(1); |
| 774 | |
| 775 | // Swap if it is ((R << c) + R). |
| 776 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg); |
| 777 | if (ShOpcVal != ARM_AM::lsl) { |
| 778 | ShOpcVal = ARM_AM::getShiftOpcForNode(Base); |
| 779 | if (ShOpcVal == ARM_AM::lsl) |
| 780 | std::swap(Base, OffReg); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 781 | } |
| 782 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 783 | if (ShOpcVal == ARM_AM::lsl) { |
| 784 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 785 | // it. |
| 786 | if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) { |
| 787 | ShAmt = Sh->getZExtValue(); |
| 788 | if (ShAmt >= 4) { |
| 789 | ShAmt = 0; |
| 790 | ShOpcVal = ARM_AM::no_shift; |
| 791 | } else |
| 792 | OffReg = OffReg.getOperand(0); |
| 793 | } else { |
| 794 | ShOpcVal = ARM_AM::no_shift; |
| 795 | } |
David Goodwin | 7ecc850 | 2009-07-15 15:50:19 +0000 | [diff] [blame] | 796 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 797 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 798 | ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 799 | |
| 800 | return true; |
| 801 | } |
| 802 | |
| 803 | //===--------------------------------------------------------------------===// |
| 804 | |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 805 | /// getAL - Returns a ARMCC::AL immediate node. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 806 | static inline SDValue getAL(SelectionDAG *CurDAG) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 807 | return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 808 | } |
| 809 | |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 810 | SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) { |
| 811 | LoadSDNode *LD = cast<LoadSDNode>(Op); |
| 812 | ISD::MemIndexedMode AM = LD->getAddressingMode(); |
| 813 | if (AM == ISD::UNINDEXED) |
| 814 | return NULL; |
| 815 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 816 | EVT LoadedVT = LD->getMemoryVT(); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 817 | SDValue Offset, AMOpc; |
| 818 | bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC); |
| 819 | unsigned Opcode = 0; |
| 820 | bool Match = false; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 821 | if (LoadedVT == MVT::i32 && |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 822 | SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) { |
| 823 | Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST; |
| 824 | Match = true; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 825 | } else if (LoadedVT == MVT::i16 && |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 826 | SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) { |
| 827 | Match = true; |
| 828 | Opcode = (LD->getExtensionType() == ISD::SEXTLOAD) |
| 829 | ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST) |
| 830 | : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 831 | } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) { |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 832 | if (LD->getExtensionType() == ISD::SEXTLOAD) { |
| 833 | if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) { |
| 834 | Match = true; |
| 835 | Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST; |
| 836 | } |
| 837 | } else { |
| 838 | if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) { |
| 839 | Match = true; |
| 840 | Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST; |
| 841 | } |
| 842 | } |
| 843 | } |
| 844 | |
| 845 | if (Match) { |
| 846 | SDValue Chain = LD->getChain(); |
| 847 | SDValue Base = LD->getBasePtr(); |
| 848 | SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 849 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 850 | return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32, |
| 851 | MVT::Other, Ops, 6); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 852 | } |
| 853 | |
| 854 | return NULL; |
| 855 | } |
| 856 | |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 857 | SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) { |
| 858 | LoadSDNode *LD = cast<LoadSDNode>(Op); |
| 859 | ISD::MemIndexedMode AM = LD->getAddressingMode(); |
| 860 | if (AM == ISD::UNINDEXED) |
| 861 | return NULL; |
| 862 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 863 | EVT LoadedVT = LD->getMemoryVT(); |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 864 | bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 865 | SDValue Offset; |
| 866 | bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC); |
| 867 | unsigned Opcode = 0; |
| 868 | bool Match = false; |
| 869 | if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 870 | switch (LoadedVT.getSimpleVT().SimpleTy) { |
| 871 | case MVT::i32: |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 872 | Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST; |
| 873 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 874 | case MVT::i16: |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 875 | if (isSExtLd) |
| 876 | Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST; |
| 877 | else |
| 878 | Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 879 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 880 | case MVT::i8: |
| 881 | case MVT::i1: |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 882 | if (isSExtLd) |
| 883 | Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST; |
| 884 | else |
| 885 | Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 886 | break; |
| 887 | default: |
| 888 | return NULL; |
| 889 | } |
| 890 | Match = true; |
| 891 | } |
| 892 | |
| 893 | if (Match) { |
| 894 | SDValue Chain = LD->getChain(); |
| 895 | SDValue Base = LD->getBasePtr(); |
| 896 | SDValue Ops[]= { Base, Offset, getAL(CurDAG), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 897 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 898 | return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32, |
| 899 | MVT::Other, Ops, 5); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 900 | } |
| 901 | |
| 902 | return NULL; |
| 903 | } |
| 904 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 905 | SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) { |
| 906 | SDNode *N = Op.getNode(); |
| 907 | DebugLoc dl = N->getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 908 | EVT VT = Op.getValueType(); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 909 | SDValue Chain = Op.getOperand(0); |
| 910 | SDValue Size = Op.getOperand(1); |
| 911 | SDValue Align = Op.getOperand(2); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 912 | SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 913 | int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue(); |
| 914 | if (AlignVal < 0) |
| 915 | // We need to align the stack. Use Thumb1 tAND which is the only thumb |
| 916 | // instruction that can read and write SP. This matches to a pseudo |
| 917 | // instruction that has a chain to ensure the result is written back to |
| 918 | // the stack pointer. |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 919 | SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 920 | |
| 921 | bool isC = isa<ConstantSDNode>(Size); |
| 922 | uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL; |
| 923 | // Handle the most common case for both Thumb1 and Thumb2: |
| 924 | // tSUBspi - immediate is between 0 ... 508 inclusive. |
| 925 | if (C <= 508 && ((C & 3) == 0)) |
| 926 | // FIXME: tSUBspi encode scale 4 implicitly. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 927 | return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP, |
| 928 | CurDAG->getTargetConstant(C/4, MVT::i32), |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 929 | Chain); |
| 930 | |
| 931 | if (Subtarget->isThumb1Only()) { |
Evan Cheng | b89030a | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 932 | // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 933 | // should have negated the size operand already. FIXME: We can't insert |
| 934 | // new target independent node at this stage so we are forced to negate |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 935 | // it earlier. Is there a better solution? |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 936 | return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size, |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 937 | Chain); |
| 938 | } else if (Subtarget->isThumb2()) { |
| 939 | if (isC && Predicate_t2_so_imm(Size.getNode())) { |
| 940 | // t2SUBrSPi |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 941 | SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain }; |
| 942 | return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 943 | } else if (isC && Predicate_imm0_4095(Size.getNode())) { |
| 944 | // t2SUBrSPi12 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 945 | SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain }; |
| 946 | return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 947 | } else { |
| 948 | // t2SUBrSPs |
| 949 | SDValue Ops[] = { SP, Size, |
| 950 | getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 951 | return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 952 | } |
| 953 | } |
| 954 | |
| 955 | // FIXME: Add ADD / SUB sp instructions for ARM. |
| 956 | return 0; |
| 957 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 958 | |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 959 | /// PairDRegs - Insert a pair of double registers into an implicit def to |
| 960 | /// form a quad register. |
| 961 | SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) { |
| 962 | DebugLoc dl = V0.getNode()->getDebugLoc(); |
| 963 | SDValue Undef = |
| 964 | SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT), 0); |
| 965 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::DSUBREG_0, MVT::i32); |
| 966 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::DSUBREG_1, MVT::i32); |
| 967 | SDNode *Pair = CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl, |
| 968 | VT, Undef, V0, SubReg0); |
| 969 | return CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl, |
| 970 | VT, SDValue(Pair, 0), V1, SubReg1); |
| 971 | } |
| 972 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 973 | SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDValue Op, |
| 974 | unsigned Opc) { |
| 975 | if (!Subtarget->hasV6T2Ops()) |
| 976 | return NULL; |
| 977 | |
| 978 | unsigned Shl_imm = 0; |
| 979 | if (isOpcWithIntImmediate(Op.getOperand(0).getNode(), ISD::SHL, Shl_imm)){ |
| 980 | assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!"); |
| 981 | unsigned Srl_imm = 0; |
| 982 | if (isInt32Immediate(Op.getOperand(1), Srl_imm)) { |
| 983 | assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!"); |
| 984 | unsigned Width = 32 - Srl_imm; |
| 985 | int LSB = Srl_imm - Shl_imm; |
| 986 | if ((LSB + Width) > 32) |
| 987 | return NULL; |
| 988 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
| 989 | SDValue Ops[] = { Op.getOperand(0).getOperand(0), |
| 990 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 991 | CurDAG->getTargetConstant(Width, MVT::i32), |
| 992 | getAL(CurDAG), Reg0 }; |
| 993 | return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32, Ops, 5); |
| 994 | } |
| 995 | } |
| 996 | return NULL; |
| 997 | } |
| 998 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 999 | SDNode *ARMDAGToDAGISel::Select(SDValue Op) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1000 | SDNode *N = Op.getNode(); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1001 | DebugLoc dl = N->getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1002 | |
Dan Gohman | e8be6c6 | 2008-07-17 19:10:17 +0000 | [diff] [blame] | 1003 | if (N->isMachineOpcode()) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1004 | return NULL; // Already selected. |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 1005 | |
| 1006 | switch (N->getOpcode()) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1007 | default: break; |
| 1008 | case ISD::Constant: { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1009 | unsigned Val = cast<ConstantSDNode>(N)->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1010 | bool UseCP = true; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1011 | if (Subtarget->hasThumb2()) |
| 1012 | // Thumb2-aware targets have the MOVT instruction, so all immediates can |
| 1013 | // be done with MOV + MOVT, at worst. |
| 1014 | UseCP = 0; |
| 1015 | else { |
| 1016 | if (Subtarget->isThumb()) { |
Bob Wilson | e64e3cf | 2009-06-22 17:29:13 +0000 | [diff] [blame] | 1017 | UseCP = (Val > 255 && // MOV |
| 1018 | ~Val > 255 && // MOV + MVN |
| 1019 | !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1020 | } else |
| 1021 | UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV |
| 1022 | ARM_AM::getSOImmVal(~Val) == -1 && // MVN |
| 1023 | !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs. |
| 1024 | } |
| 1025 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1026 | if (UseCP) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1027 | SDValue CPIdx = |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 1028 | CurDAG->getTargetConstantPool(ConstantInt::get( |
| 1029 | Type::getInt32Ty(*CurDAG->getContext()), Val), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1030 | TLI.getPointerTy()); |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 1031 | |
| 1032 | SDNode *ResNode; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1033 | if (Subtarget->isThumb1Only()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1034 | SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32); |
| 1035 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1036 | SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1037 | ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other, |
| 1038 | Ops, 4); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1039 | } else { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1040 | SDValue Ops[] = { |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1041 | CPIdx, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1042 | CurDAG->getRegister(0, MVT::i32), |
| 1043 | CurDAG->getTargetConstant(0, MVT::i32), |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1044 | getAL(CurDAG), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1045 | CurDAG->getRegister(0, MVT::i32), |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 1046 | CurDAG->getEntryNode() |
| 1047 | }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1048 | ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other, |
| 1049 | Ops, 6); |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 1050 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1051 | ReplaceUses(Op, SDValue(ResNode, 0)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1052 | return NULL; |
| 1053 | } |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1054 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1055 | // Other cases are autogenerated. |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 1056 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1057 | } |
Rafael Espindola | f819a49 | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 1058 | case ISD::FrameIndex: { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1059 | // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm. |
Rafael Espindola | f819a49 | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 1060 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1061 | SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy()); |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 1062 | if (Subtarget->isThumb1Only()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1063 | return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI, |
| 1064 | CurDAG->getTargetConstant(0, MVT::i32)); |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 1065 | } else { |
David Goodwin | 419c615 | 2009-07-14 18:48:51 +0000 | [diff] [blame] | 1066 | unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ? |
| 1067 | ARM::t2ADDri : ARM::ADDri); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1068 | SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32), |
| 1069 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 1070 | CurDAG->getRegister(0, MVT::i32) }; |
| 1071 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1072 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1073 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 1074 | case ARMISD::DYN_ALLOC: |
| 1075 | return SelectDYN_ALLOC(Op); |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1076 | case ISD::SRL: |
| 1077 | if (SDNode *I = SelectV6T2BitfieldExtractOp(Op, |
| 1078 | Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX)) |
| 1079 | return I; |
| 1080 | break; |
| 1081 | case ISD::SRA: |
| 1082 | if (SDNode *I = SelectV6T2BitfieldExtractOp(Op, |
| 1083 | Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX)) |
| 1084 | return I; |
| 1085 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1086 | case ISD::MUL: |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1087 | if (Subtarget->isThumb1Only()) |
Evan Cheng | 79d4326 | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1088 | break; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1089 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1090 | unsigned RHSV = C->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1091 | if (!RHSV) break; |
| 1092 | if (isPowerOf2_32(RHSV-1)) { // 2^n+1? |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1093 | unsigned ShImm = Log2_32(RHSV-1); |
| 1094 | if (ShImm >= 32) |
| 1095 | break; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1096 | SDValue V = Op.getOperand(0); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1097 | ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1098 | SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32); |
| 1099 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 78dd9db | 2009-07-22 18:08:05 +0000 | [diff] [blame] | 1100 | if (Subtarget->isThumb()) { |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1101 | SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1102 | return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1103 | } else { |
| 1104 | SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1105 | return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1106 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1107 | } |
| 1108 | if (isPowerOf2_32(RHSV+1)) { // 2^n-1? |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1109 | unsigned ShImm = Log2_32(RHSV+1); |
| 1110 | if (ShImm >= 32) |
| 1111 | break; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1112 | SDValue V = Op.getOperand(0); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1113 | ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1114 | SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32); |
| 1115 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 78dd9db | 2009-07-22 18:08:05 +0000 | [diff] [blame] | 1116 | if (Subtarget->isThumb()) { |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1117 | SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1118 | return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1119 | } else { |
| 1120 | SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1121 | return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7); |
Evan Cheng | af9e7a7 | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 1122 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1123 | } |
| 1124 | } |
| 1125 | break; |
| 1126 | case ARMISD::FMRRD: |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1127 | return CurDAG->getMachineNode(ARM::FMRRD, dl, MVT::i32, MVT::i32, |
| 1128 | Op.getOperand(0), getAL(CurDAG), |
| 1129 | CurDAG->getRegister(0, MVT::i32)); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1130 | case ISD::UMUL_LOHI: { |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1131 | if (Subtarget->isThumb1Only()) |
| 1132 | break; |
| 1133 | if (Subtarget->isThumb()) { |
| 1134 | SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1135 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 1136 | CurDAG->getRegister(0, MVT::i32) }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1137 | return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1138 | } else { |
| 1139 | SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1140 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 1141 | CurDAG->getRegister(0, MVT::i32) }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1142 | return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1143 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1144 | } |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1145 | case ISD::SMUL_LOHI: { |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1146 | if (Subtarget->isThumb1Only()) |
| 1147 | break; |
| 1148 | if (Subtarget->isThumb()) { |
| 1149 | SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1150 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1151 | return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1152 | } else { |
| 1153 | SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1154 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 1155 | CurDAG->getRegister(0, MVT::i32) }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1156 | return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5); |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1157 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1158 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1159 | case ISD::LOAD: { |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1160 | SDNode *ResNode = 0; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1161 | if (Subtarget->isThumb() && Subtarget->hasThumb2()) |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1162 | ResNode = SelectT2IndexedLoad(Op); |
| 1163 | else |
| 1164 | ResNode = SelectARMIndexedLoad(Op); |
Evan Cheng | af4550f | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1165 | if (ResNode) |
| 1166 | return ResNode; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1167 | // Other cases are autogenerated. |
Rafael Espindola | f819a49 | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 1168 | break; |
Rafael Espindola | 337c4ad6 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 1169 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1170 | case ARMISD::BRCOND: { |
| 1171 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 1172 | // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 1173 | // Pattern complexity = 6 cost = 1 size = 0 |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1174 | |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1175 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 1176 | // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 1177 | // Pattern complexity = 6 cost = 1 size = 0 |
| 1178 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1179 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 1180 | // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 1181 | // Pattern complexity = 6 cost = 1 size = 0 |
| 1182 | |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1183 | unsigned Opc = Subtarget->isThumb() ? |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1184 | ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1185 | SDValue Chain = Op.getOperand(0); |
| 1186 | SDValue N1 = Op.getOperand(1); |
| 1187 | SDValue N2 = Op.getOperand(2); |
| 1188 | SDValue N3 = Op.getOperand(3); |
| 1189 | SDValue InFlag = Op.getOperand(4); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1190 | assert(N1.getOpcode() == ISD::BasicBlock); |
| 1191 | assert(N2.getOpcode() == ISD::Constant); |
| 1192 | assert(N3.getOpcode() == ISD::Register); |
| 1193 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1194 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1195 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1196 | MVT::i32); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1197 | SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1198 | SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other, |
| 1199 | MVT::Flag, Ops, 5); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1200 | Chain = SDValue(ResNode, 0); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1201 | if (Op.getNode()->getNumValues() == 2) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1202 | InFlag = SDValue(ResNode, 1); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1203 | ReplaceUses(SDValue(Op.getNode(), 1), InFlag); |
Chris Lattner | a47b9bc | 2008-02-03 03:20:59 +0000 | [diff] [blame] | 1204 | } |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1205 | ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo())); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1206 | return NULL; |
| 1207 | } |
| 1208 | case ARMISD::CMOV: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1209 | EVT VT = Op.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1210 | SDValue N0 = Op.getOperand(0); |
| 1211 | SDValue N1 = Op.getOperand(1); |
| 1212 | SDValue N2 = Op.getOperand(2); |
| 1213 | SDValue N3 = Op.getOperand(3); |
| 1214 | SDValue InFlag = Op.getOperand(4); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1215 | assert(N2.getOpcode() == ISD::Constant); |
| 1216 | assert(N3.getOpcode() == ISD::Register); |
| 1217 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1218 | if (!Subtarget->isThumb1Only() && VT == MVT::i32) { |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1219 | // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc) |
| 1220 | // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc) |
| 1221 | // Pattern complexity = 18 cost = 1 size = 0 |
| 1222 | SDValue CPTmp0; |
| 1223 | SDValue CPTmp1; |
| 1224 | SDValue CPTmp2; |
| 1225 | if (Subtarget->isThumb()) { |
| 1226 | if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) { |
Evan Cheng | 13f8b36 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 1227 | unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue(); |
| 1228 | unsigned SOShOp = ARM_AM::getSORegShOp(SOVal); |
| 1229 | unsigned Opc = 0; |
| 1230 | switch (SOShOp) { |
| 1231 | case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break; |
| 1232 | case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break; |
| 1233 | case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break; |
| 1234 | case ARM_AM::ror: Opc = ARM::t2MOVCCror; break; |
| 1235 | default: |
| 1236 | llvm_unreachable("Unknown so_reg opcode!"); |
| 1237 | break; |
| 1238 | } |
| 1239 | SDValue SOShImm = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1240 | CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1241 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
| 1242 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1243 | MVT::i32); |
Evan Cheng | 13f8b36 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 1244 | SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1245 | return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1246 | } |
| 1247 | } else { |
| 1248 | if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) { |
| 1249 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
| 1250 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1251 | MVT::i32); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1252 | SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag }; |
| 1253 | return CurDAG->SelectNodeTo(Op.getNode(), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1254 | ARM::MOVCCs, MVT::i32, Ops, 7); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1255 | } |
| 1256 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1257 | |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1258 | // Pattern: (ARMcmov:i32 GPR:i32:$false, |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 1259 | // (imm:i32)<<P:Predicate_so_imm>>:$true, |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1260 | // (imm:i32):$cc) |
| 1261 | // Emits: (MOVCCi:i32 GPR:i32:$false, |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 1262 | // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc) |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1263 | // Pattern complexity = 10 cost = 1 size = 0 |
| 1264 | if (N3.getOpcode() == ISD::Constant) { |
| 1265 | if (Subtarget->isThumb()) { |
| 1266 | if (Predicate_t2_so_imm(N3.getNode())) { |
| 1267 | SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned) |
| 1268 | cast<ConstantSDNode>(N1)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1269 | MVT::i32); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1270 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
| 1271 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1272 | MVT::i32); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1273 | SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag }; |
| 1274 | return CurDAG->SelectNodeTo(Op.getNode(), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1275 | ARM::t2MOVCCi, MVT::i32, Ops, 5); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1276 | } |
| 1277 | } else { |
| 1278 | if (Predicate_so_imm(N3.getNode())) { |
| 1279 | SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned) |
| 1280 | cast<ConstantSDNode>(N1)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1281 | MVT::i32); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1282 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
| 1283 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1284 | MVT::i32); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1285 | SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag }; |
| 1286 | return CurDAG->SelectNodeTo(Op.getNode(), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1287 | ARM::MOVCCi, MVT::i32, Ops, 5); |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1288 | } |
| 1289 | } |
| 1290 | } |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1291 | } |
| 1292 | |
| 1293 | // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 1294 | // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 1295 | // Pattern complexity = 6 cost = 1 size = 0 |
| 1296 | // |
| 1297 | // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 1298 | // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc) |
| 1299 | // Pattern complexity = 6 cost = 11 size = 0 |
| 1300 | // |
| 1301 | // Also FCPYScc and FCPYDcc. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1302 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1303 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1304 | MVT::i32); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1305 | SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag }; |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1306 | unsigned Opc = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1307 | switch (VT.getSimpleVT().SimpleTy) { |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1308 | default: assert(false && "Illegal conditional move type!"); |
| 1309 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1310 | case MVT::i32: |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1311 | Opc = Subtarget->isThumb() |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1312 | ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo) |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1313 | : ARM::MOVCCr; |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1314 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1315 | case MVT::f32: |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1316 | Opc = ARM::FCPYScc; |
| 1317 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1318 | case MVT::f64: |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1319 | Opc = ARM::FCPYDcc; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1320 | break; |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1321 | } |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1322 | return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1323 | } |
| 1324 | case ARMISD::CNEG: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1325 | EVT VT = Op.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1326 | SDValue N0 = Op.getOperand(0); |
| 1327 | SDValue N1 = Op.getOperand(1); |
| 1328 | SDValue N2 = Op.getOperand(2); |
| 1329 | SDValue N3 = Op.getOperand(3); |
| 1330 | SDValue InFlag = Op.getOperand(4); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1331 | assert(N2.getOpcode() == ISD::Constant); |
| 1332 | assert(N3.getOpcode() == ISD::Register); |
| 1333 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1334 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1335 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1336 | MVT::i32); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1337 | SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag }; |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1338 | unsigned Opc = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1339 | switch (VT.getSimpleVT().SimpleTy) { |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1340 | default: assert(false && "Illegal conditional move type!"); |
| 1341 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1342 | case MVT::f32: |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1343 | Opc = ARM::FNEGScc; |
| 1344 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1345 | case MVT::f64: |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1346 | Opc = ARM::FNEGDcc; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 1347 | break; |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1348 | } |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1349 | return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5); |
Evan Cheng | ee568cf | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1350 | } |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 1351 | |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 1352 | case ARMISD::VZIP: { |
| 1353 | unsigned Opc = 0; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 1354 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 1355 | switch (VT.getSimpleVT().SimpleTy) { |
| 1356 | default: return NULL; |
| 1357 | case MVT::v8i8: Opc = ARM::VZIPd8; break; |
| 1358 | case MVT::v4i16: Opc = ARM::VZIPd16; break; |
| 1359 | case MVT::v2f32: |
| 1360 | case MVT::v2i32: Opc = ARM::VZIPd32; break; |
| 1361 | case MVT::v16i8: Opc = ARM::VZIPq8; break; |
| 1362 | case MVT::v8i16: Opc = ARM::VZIPq16; break; |
| 1363 | case MVT::v4f32: |
| 1364 | case MVT::v4i32: Opc = ARM::VZIPq32; break; |
| 1365 | } |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1366 | return CurDAG->getMachineNode(Opc, dl, VT, VT, |
| 1367 | N->getOperand(0), N->getOperand(1)); |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 1368 | } |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 1369 | case ARMISD::VUZP: { |
| 1370 | unsigned Opc = 0; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 1371 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 1372 | switch (VT.getSimpleVT().SimpleTy) { |
| 1373 | default: return NULL; |
| 1374 | case MVT::v8i8: Opc = ARM::VUZPd8; break; |
| 1375 | case MVT::v4i16: Opc = ARM::VUZPd16; break; |
| 1376 | case MVT::v2f32: |
| 1377 | case MVT::v2i32: Opc = ARM::VUZPd32; break; |
| 1378 | case MVT::v16i8: Opc = ARM::VUZPq8; break; |
| 1379 | case MVT::v8i16: Opc = ARM::VUZPq16; break; |
| 1380 | case MVT::v4f32: |
| 1381 | case MVT::v4i32: Opc = ARM::VUZPq32; break; |
| 1382 | } |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1383 | return CurDAG->getMachineNode(Opc, dl, VT, VT, |
| 1384 | N->getOperand(0), N->getOperand(1)); |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 1385 | } |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 1386 | case ARMISD::VTRN: { |
| 1387 | unsigned Opc = 0; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 1388 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 1389 | switch (VT.getSimpleVT().SimpleTy) { |
| 1390 | default: return NULL; |
| 1391 | case MVT::v8i8: Opc = ARM::VTRNd8; break; |
| 1392 | case MVT::v4i16: Opc = ARM::VTRNd16; break; |
| 1393 | case MVT::v2f32: |
| 1394 | case MVT::v2i32: Opc = ARM::VTRNd32; break; |
| 1395 | case MVT::v16i8: Opc = ARM::VTRNq8; break; |
| 1396 | case MVT::v8i16: Opc = ARM::VTRNq16; break; |
| 1397 | case MVT::v4f32: |
| 1398 | case MVT::v4i32: Opc = ARM::VTRNq32; break; |
| 1399 | } |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1400 | return CurDAG->getMachineNode(Opc, dl, VT, VT, |
| 1401 | N->getOperand(0), N->getOperand(1)); |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 1402 | } |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1403 | |
| 1404 | case ISD::INTRINSIC_VOID: |
| 1405 | case ISD::INTRINSIC_W_CHAIN: { |
| 1406 | unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue(); |
| 1407 | EVT VT = N->getValueType(0); |
| 1408 | unsigned Opc = 0; |
| 1409 | |
| 1410 | switch (IntNo) { |
| 1411 | default: |
| 1412 | break; |
| 1413 | |
| 1414 | case Intrinsic::arm_neon_vld2: { |
| 1415 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1416 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1417 | return NULL; |
Bob Wilson | 228c08b | 2009-10-07 17:23:09 +0000 | [diff] [blame] | 1418 | if (VT.is64BitVector()) { |
| 1419 | switch (VT.getSimpleVT().SimpleTy) { |
| 1420 | default: llvm_unreachable("unhandled vld2 type"); |
| 1421 | case MVT::v8i8: Opc = ARM::VLD2d8; break; |
| 1422 | case MVT::v4i16: Opc = ARM::VLD2d16; break; |
| 1423 | case MVT::v2f32: |
| 1424 | case MVT::v2i32: Opc = ARM::VLD2d32; break; |
Bob Wilson | a428808 | 2009-10-07 22:57:01 +0000 | [diff] [blame] | 1425 | case MVT::v1i64: Opc = ARM::VLD2d64; break; |
Bob Wilson | 228c08b | 2009-10-07 17:23:09 +0000 | [diff] [blame] | 1426 | } |
| 1427 | SDValue Chain = N->getOperand(0); |
| 1428 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain }; |
| 1429 | return CurDAG->getMachineNode(Opc, dl, VT, VT, MVT::Other, Ops, 4); |
| 1430 | } |
| 1431 | // Quad registers are loaded as pairs of double registers. |
| 1432 | EVT RegVT; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1433 | switch (VT.getSimpleVT().SimpleTy) { |
| 1434 | default: llvm_unreachable("unhandled vld2 type"); |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 1435 | case MVT::v16i8: Opc = ARM::VLD2q8; RegVT = MVT::v8i8; break; |
| 1436 | case MVT::v8i16: Opc = ARM::VLD2q16; RegVT = MVT::v4i16; break; |
| 1437 | case MVT::v4f32: Opc = ARM::VLD2q32; RegVT = MVT::v2f32; break; |
| 1438 | case MVT::v4i32: Opc = ARM::VLD2q32; RegVT = MVT::v2i32; break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1439 | } |
| 1440 | SDValue Chain = N->getOperand(0); |
| 1441 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain }; |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 1442 | std::vector<EVT> ResTys(4, RegVT); |
| 1443 | ResTys.push_back(MVT::Other); |
| 1444 | SDNode *VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4); |
| 1445 | SDNode *Q0 = PairDRegs(VT, SDValue(VLd, 0), SDValue(VLd, 1)); |
| 1446 | SDNode *Q1 = PairDRegs(VT, SDValue(VLd, 2), SDValue(VLd, 3)); |
| 1447 | ReplaceUses(SDValue(N, 0), SDValue(Q0, 0)); |
| 1448 | ReplaceUses(SDValue(N, 1), SDValue(Q1, 0)); |
| 1449 | ReplaceUses(SDValue(N, 2), SDValue(VLd, 4)); |
| 1450 | return NULL; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1451 | } |
| 1452 | |
| 1453 | case Intrinsic::arm_neon_vld3: { |
| 1454 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1455 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1456 | return NULL; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 1457 | if (VT.is64BitVector()) { |
| 1458 | switch (VT.getSimpleVT().SimpleTy) { |
| 1459 | default: llvm_unreachable("unhandled vld3 type"); |
| 1460 | case MVT::v8i8: Opc = ARM::VLD3d8; break; |
| 1461 | case MVT::v4i16: Opc = ARM::VLD3d16; break; |
| 1462 | case MVT::v2f32: |
| 1463 | case MVT::v2i32: Opc = ARM::VLD3d32; break; |
Bob Wilson | c67160c | 2009-10-07 23:39:57 +0000 | [diff] [blame] | 1464 | case MVT::v1i64: Opc = ARM::VLD3d64; break; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 1465 | } |
| 1466 | SDValue Chain = N->getOperand(0); |
| 1467 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain }; |
| 1468 | return CurDAG->getMachineNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 4); |
| 1469 | } |
| 1470 | // Quad registers are loaded with two separate instructions, where one |
| 1471 | // loads the even registers and the other loads the odd registers. |
Bob Wilson | cd7e327 | 2009-10-08 18:52:56 +0000 | [diff] [blame] | 1472 | EVT RegVT; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 1473 | unsigned Opc2 = 0; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1474 | switch (VT.getSimpleVT().SimpleTy) { |
| 1475 | default: llvm_unreachable("unhandled vld3 type"); |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 1476 | case MVT::v16i8: |
| 1477 | Opc = ARM::VLD3q8a; Opc2 = ARM::VLD3q8b; RegVT = MVT::v8i8; break; |
| 1478 | case MVT::v8i16: |
| 1479 | Opc = ARM::VLD3q16a; Opc2 = ARM::VLD3q16b; RegVT = MVT::v4i16; break; |
| 1480 | case MVT::v4f32: |
| 1481 | Opc = ARM::VLD3q32a; Opc2 = ARM::VLD3q32b; RegVT = MVT::v2f32; break; |
| 1482 | case MVT::v4i32: |
| 1483 | Opc = ARM::VLD3q32a; Opc2 = ARM::VLD3q32b; RegVT = MVT::v2i32; break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1484 | } |
| 1485 | SDValue Chain = N->getOperand(0); |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 1486 | // Enable writeback to the address register. |
| 1487 | MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32); |
| 1488 | |
| 1489 | std::vector<EVT> ResTys(3, RegVT); |
| 1490 | ResTys.push_back(MemAddr.getValueType()); |
| 1491 | ResTys.push_back(MVT::Other); |
| 1492 | |
| 1493 | const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Chain }; |
| 1494 | SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 4); |
| 1495 | Chain = SDValue(VLdA, 4); |
| 1496 | |
| 1497 | const SDValue OpsB[] = { SDValue(VLdA, 3), MemUpdate, MemOpc, Chain }; |
| 1498 | SDNode *VLdB = CurDAG->getMachineNode(Opc2, dl, ResTys, OpsB, 4); |
| 1499 | Chain = SDValue(VLdB, 4); |
| 1500 | |
| 1501 | SDNode *Q0 = PairDRegs(VT, SDValue(VLdA, 0), SDValue(VLdB, 0)); |
| 1502 | SDNode *Q1 = PairDRegs(VT, SDValue(VLdA, 1), SDValue(VLdB, 1)); |
| 1503 | SDNode *Q2 = PairDRegs(VT, SDValue(VLdA, 2), SDValue(VLdB, 2)); |
| 1504 | ReplaceUses(SDValue(N, 0), SDValue(Q0, 0)); |
| 1505 | ReplaceUses(SDValue(N, 1), SDValue(Q1, 0)); |
| 1506 | ReplaceUses(SDValue(N, 2), SDValue(Q2, 0)); |
| 1507 | ReplaceUses(SDValue(N, 3), Chain); |
| 1508 | return NULL; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1509 | } |
| 1510 | |
| 1511 | case Intrinsic::arm_neon_vld4: { |
| 1512 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1513 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1514 | return NULL; |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 1515 | if (VT.is64BitVector()) { |
| 1516 | switch (VT.getSimpleVT().SimpleTy) { |
| 1517 | default: llvm_unreachable("unhandled vld4 type"); |
| 1518 | case MVT::v8i8: Opc = ARM::VLD4d8; break; |
| 1519 | case MVT::v4i16: Opc = ARM::VLD4d16; break; |
| 1520 | case MVT::v2f32: |
| 1521 | case MVT::v2i32: Opc = ARM::VLD4d32; break; |
Bob Wilson | 0ea38bb | 2009-10-07 23:54:04 +0000 | [diff] [blame] | 1522 | case MVT::v1i64: Opc = ARM::VLD4d64; break; |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 1523 | } |
| 1524 | SDValue Chain = N->getOperand(0); |
| 1525 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain }; |
| 1526 | std::vector<EVT> ResTys(4, VT); |
| 1527 | ResTys.push_back(MVT::Other); |
| 1528 | return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4); |
| 1529 | } |
| 1530 | // Quad registers are loaded with two separate instructions, where one |
| 1531 | // loads the even registers and the other loads the odd registers. |
Bob Wilson | cd7e327 | 2009-10-08 18:52:56 +0000 | [diff] [blame] | 1532 | EVT RegVT; |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 1533 | unsigned Opc2 = 0; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1534 | switch (VT.getSimpleVT().SimpleTy) { |
| 1535 | default: llvm_unreachable("unhandled vld4 type"); |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 1536 | case MVT::v16i8: |
| 1537 | Opc = ARM::VLD4q8a; Opc2 = ARM::VLD4q8b; RegVT = MVT::v8i8; break; |
| 1538 | case MVT::v8i16: |
| 1539 | Opc = ARM::VLD4q16a; Opc2 = ARM::VLD4q16b; RegVT = MVT::v4i16; break; |
| 1540 | case MVT::v4f32: |
| 1541 | Opc = ARM::VLD4q32a; Opc2 = ARM::VLD4q32b; RegVT = MVT::v2f32; break; |
| 1542 | case MVT::v4i32: |
| 1543 | Opc = ARM::VLD4q32a; Opc2 = ARM::VLD4q32b; RegVT = MVT::v2i32; break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1544 | } |
| 1545 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 1546 | // Enable writeback to the address register. |
| 1547 | MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32); |
| 1548 | |
| 1549 | std::vector<EVT> ResTys(4, RegVT); |
| 1550 | ResTys.push_back(MemAddr.getValueType()); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1551 | ResTys.push_back(MVT::Other); |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 1552 | |
| 1553 | const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Chain }; |
| 1554 | SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 4); |
| 1555 | Chain = SDValue(VLdA, 5); |
| 1556 | |
| 1557 | const SDValue OpsB[] = { SDValue(VLdA, 4), MemUpdate, MemOpc, Chain }; |
| 1558 | SDNode *VLdB = CurDAG->getMachineNode(Opc2, dl, ResTys, OpsB, 4); |
| 1559 | Chain = SDValue(VLdB, 5); |
| 1560 | |
| 1561 | SDNode *Q0 = PairDRegs(VT, SDValue(VLdA, 0), SDValue(VLdB, 0)); |
| 1562 | SDNode *Q1 = PairDRegs(VT, SDValue(VLdA, 1), SDValue(VLdB, 1)); |
| 1563 | SDNode *Q2 = PairDRegs(VT, SDValue(VLdA, 2), SDValue(VLdB, 2)); |
| 1564 | SDNode *Q3 = PairDRegs(VT, SDValue(VLdA, 3), SDValue(VLdB, 3)); |
| 1565 | ReplaceUses(SDValue(N, 0), SDValue(Q0, 0)); |
| 1566 | ReplaceUses(SDValue(N, 1), SDValue(Q1, 0)); |
| 1567 | ReplaceUses(SDValue(N, 2), SDValue(Q2, 0)); |
| 1568 | ReplaceUses(SDValue(N, 3), SDValue(Q3, 0)); |
| 1569 | ReplaceUses(SDValue(N, 4), Chain); |
| 1570 | return NULL; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1571 | } |
| 1572 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1573 | case Intrinsic::arm_neon_vld2lane: { |
| 1574 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1575 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1576 | return NULL; |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 1577 | if (VT.is64BitVector()) { |
| 1578 | switch (VT.getSimpleVT().SimpleTy) { |
| 1579 | default: llvm_unreachable("unhandled vld2lane type"); |
| 1580 | case MVT::v8i8: Opc = ARM::VLD2LNd8; break; |
| 1581 | case MVT::v4i16: Opc = ARM::VLD2LNd16; break; |
| 1582 | case MVT::v2f32: |
| 1583 | case MVT::v2i32: Opc = ARM::VLD2LNd32; break; |
| 1584 | } |
| 1585 | SDValue Chain = N->getOperand(0); |
| 1586 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
| 1587 | N->getOperand(3), N->getOperand(4), |
| 1588 | N->getOperand(5), Chain }; |
| 1589 | return CurDAG->getMachineNode(Opc, dl, VT, VT, MVT::Other, Ops, 7); |
| 1590 | } |
| 1591 | // Quad registers are handled by extracting subregs, doing the load, |
| 1592 | // and then inserting the results as subregs. |
| 1593 | EVT RegVT; |
| 1594 | unsigned Opc2 = 0; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1595 | switch (VT.getSimpleVT().SimpleTy) { |
| 1596 | default: llvm_unreachable("unhandled vld2lane type"); |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 1597 | case MVT::v8i16: |
| 1598 | Opc = ARM::VLD2LNq16a; |
| 1599 | Opc2 = ARM::VLD2LNq16b; |
| 1600 | RegVT = MVT::v4i16; |
| 1601 | break; |
| 1602 | case MVT::v4f32: |
| 1603 | Opc = ARM::VLD2LNq32a; |
| 1604 | Opc2 = ARM::VLD2LNq32b; |
| 1605 | RegVT = MVT::v2f32; |
| 1606 | break; |
| 1607 | case MVT::v4i32: |
| 1608 | Opc = ARM::VLD2LNq32a; |
| 1609 | Opc2 = ARM::VLD2LNq32b; |
| 1610 | RegVT = MVT::v2i32; |
| 1611 | break; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1612 | } |
| 1613 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 1614 | unsigned Lane = cast<ConstantSDNode>(N->getOperand(5))->getZExtValue(); |
| 1615 | unsigned NumElts = RegVT.getVectorNumElements(); |
| 1616 | int SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1; |
| 1617 | |
| 1618 | SDValue D0 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 1619 | N->getOperand(3)); |
| 1620 | SDValue D1 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 1621 | N->getOperand(4)); |
| 1622 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, D0, D1, |
| 1623 | getI32Imm(Lane % NumElts), Chain }; |
| 1624 | SDNode *VLdLn = CurDAG->getMachineNode((Lane < NumElts) ? Opc : Opc2, |
| 1625 | dl, RegVT, RegVT, MVT::Other, |
| 1626 | Ops, 7); |
| 1627 | SDValue Q0 = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT, |
| 1628 | N->getOperand(3), |
| 1629 | SDValue(VLdLn, 0)); |
| 1630 | SDValue Q1 = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT, |
| 1631 | N->getOperand(4), |
| 1632 | SDValue(VLdLn, 1)); |
| 1633 | Chain = SDValue(VLdLn, 2); |
| 1634 | ReplaceUses(SDValue(N, 0), Q0); |
| 1635 | ReplaceUses(SDValue(N, 1), Q1); |
| 1636 | ReplaceUses(SDValue(N, 2), Chain); |
| 1637 | return NULL; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1638 | } |
| 1639 | |
| 1640 | case Intrinsic::arm_neon_vld3lane: { |
| 1641 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1642 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1643 | return NULL; |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 1644 | if (VT.is64BitVector()) { |
| 1645 | switch (VT.getSimpleVT().SimpleTy) { |
| 1646 | default: llvm_unreachable("unhandled vld3lane type"); |
| 1647 | case MVT::v8i8: Opc = ARM::VLD3LNd8; break; |
| 1648 | case MVT::v4i16: Opc = ARM::VLD3LNd16; break; |
| 1649 | case MVT::v2f32: |
| 1650 | case MVT::v2i32: Opc = ARM::VLD3LNd32; break; |
| 1651 | } |
| 1652 | SDValue Chain = N->getOperand(0); |
| 1653 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
| 1654 | N->getOperand(3), N->getOperand(4), |
| 1655 | N->getOperand(5), N->getOperand(6), Chain }; |
| 1656 | return CurDAG->getMachineNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 8); |
| 1657 | } |
| 1658 | // Quad registers are handled by extracting subregs, doing the load, |
| 1659 | // and then inserting the results as subregs. |
| 1660 | EVT RegVT; |
| 1661 | unsigned Opc2 = 0; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1662 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 1663 | default: llvm_unreachable("unhandled vld3lane type"); |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 1664 | case MVT::v8i16: |
| 1665 | Opc = ARM::VLD3LNq16a; |
| 1666 | Opc2 = ARM::VLD3LNq16b; |
| 1667 | RegVT = MVT::v4i16; |
| 1668 | break; |
| 1669 | case MVT::v4f32: |
| 1670 | Opc = ARM::VLD3LNq32a; |
| 1671 | Opc2 = ARM::VLD3LNq32b; |
| 1672 | RegVT = MVT::v2f32; |
| 1673 | break; |
| 1674 | case MVT::v4i32: |
| 1675 | Opc = ARM::VLD3LNq32a; |
| 1676 | Opc2 = ARM::VLD3LNq32b; |
| 1677 | RegVT = MVT::v2i32; |
| 1678 | break; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1679 | } |
| 1680 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 1681 | unsigned Lane = cast<ConstantSDNode>(N->getOperand(6))->getZExtValue(); |
| 1682 | unsigned NumElts = RegVT.getVectorNumElements(); |
| 1683 | int SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1; |
| 1684 | |
| 1685 | SDValue D0 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 1686 | N->getOperand(3)); |
| 1687 | SDValue D1 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 1688 | N->getOperand(4)); |
| 1689 | SDValue D2 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 1690 | N->getOperand(5)); |
| 1691 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, D0, D1, D2, |
| 1692 | getI32Imm(Lane % NumElts), Chain }; |
| 1693 | SDNode *VLdLn = CurDAG->getMachineNode((Lane < NumElts) ? Opc : Opc2, |
| 1694 | dl, RegVT, RegVT, RegVT, |
| 1695 | MVT::Other, Ops, 8); |
| 1696 | SDValue Q0 = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT, |
| 1697 | N->getOperand(3), |
| 1698 | SDValue(VLdLn, 0)); |
| 1699 | SDValue Q1 = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT, |
| 1700 | N->getOperand(4), |
| 1701 | SDValue(VLdLn, 1)); |
| 1702 | SDValue Q2 = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT, |
| 1703 | N->getOperand(5), |
| 1704 | SDValue(VLdLn, 2)); |
| 1705 | Chain = SDValue(VLdLn, 3); |
| 1706 | ReplaceUses(SDValue(N, 0), Q0); |
| 1707 | ReplaceUses(SDValue(N, 1), Q1); |
| 1708 | ReplaceUses(SDValue(N, 2), Q2); |
| 1709 | ReplaceUses(SDValue(N, 3), Chain); |
| 1710 | return NULL; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1711 | } |
| 1712 | |
| 1713 | case Intrinsic::arm_neon_vld4lane: { |
| 1714 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1715 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1716 | return NULL; |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 1717 | if (VT.is64BitVector()) { |
| 1718 | switch (VT.getSimpleVT().SimpleTy) { |
| 1719 | default: llvm_unreachable("unhandled vld4lane type"); |
| 1720 | case MVT::v8i8: Opc = ARM::VLD4LNd8; break; |
| 1721 | case MVT::v4i16: Opc = ARM::VLD4LNd16; break; |
| 1722 | case MVT::v2f32: |
| 1723 | case MVT::v2i32: Opc = ARM::VLD4LNd32; break; |
| 1724 | } |
| 1725 | SDValue Chain = N->getOperand(0); |
| 1726 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
| 1727 | N->getOperand(3), N->getOperand(4), |
| 1728 | N->getOperand(5), N->getOperand(6), |
| 1729 | N->getOperand(7), Chain }; |
| 1730 | std::vector<EVT> ResTys(4, VT); |
| 1731 | ResTys.push_back(MVT::Other); |
| 1732 | return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 9); |
| 1733 | } |
| 1734 | // Quad registers are handled by extracting subregs, doing the load, |
| 1735 | // and then inserting the results as subregs. |
| 1736 | EVT RegVT; |
| 1737 | unsigned Opc2 = 0; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1738 | switch (VT.getSimpleVT().SimpleTy) { |
| 1739 | default: llvm_unreachable("unhandled vld4lane type"); |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 1740 | case MVT::v8i16: |
| 1741 | Opc = ARM::VLD4LNq16a; |
| 1742 | Opc2 = ARM::VLD4LNq16b; |
| 1743 | RegVT = MVT::v4i16; |
| 1744 | break; |
| 1745 | case MVT::v4f32: |
| 1746 | Opc = ARM::VLD4LNq32a; |
| 1747 | Opc2 = ARM::VLD4LNq32b; |
| 1748 | RegVT = MVT::v2f32; |
| 1749 | break; |
| 1750 | case MVT::v4i32: |
| 1751 | Opc = ARM::VLD4LNq32a; |
| 1752 | Opc2 = ARM::VLD4LNq32b; |
| 1753 | RegVT = MVT::v2i32; |
| 1754 | break; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1755 | } |
| 1756 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 1757 | unsigned Lane = cast<ConstantSDNode>(N->getOperand(7))->getZExtValue(); |
| 1758 | unsigned NumElts = RegVT.getVectorNumElements(); |
| 1759 | int SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1; |
| 1760 | |
| 1761 | SDValue D0 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 1762 | N->getOperand(3)); |
| 1763 | SDValue D1 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 1764 | N->getOperand(4)); |
| 1765 | SDValue D2 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 1766 | N->getOperand(5)); |
| 1767 | SDValue D3 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 1768 | N->getOperand(6)); |
| 1769 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, D0, D1, D2, D3, |
| 1770 | getI32Imm(Lane % NumElts), Chain }; |
| 1771 | std::vector<EVT> ResTys(4, RegVT); |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1772 | ResTys.push_back(MVT::Other); |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 1773 | SDNode *VLdLn = CurDAG->getMachineNode((Lane < NumElts) ? Opc : Opc2, |
| 1774 | dl, ResTys, Ops, 9); |
| 1775 | SDValue Q0 = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT, |
| 1776 | N->getOperand(3), |
| 1777 | SDValue(VLdLn, 0)); |
| 1778 | SDValue Q1 = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT, |
| 1779 | N->getOperand(4), |
| 1780 | SDValue(VLdLn, 1)); |
| 1781 | SDValue Q2 = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT, |
| 1782 | N->getOperand(5), |
| 1783 | SDValue(VLdLn, 2)); |
| 1784 | SDValue Q3 = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT, |
| 1785 | N->getOperand(6), |
| 1786 | SDValue(VLdLn, 3)); |
| 1787 | Chain = SDValue(VLdLn, 4); |
| 1788 | ReplaceUses(SDValue(N, 0), Q0); |
| 1789 | ReplaceUses(SDValue(N, 1), Q1); |
| 1790 | ReplaceUses(SDValue(N, 2), Q2); |
| 1791 | ReplaceUses(SDValue(N, 3), Q3); |
| 1792 | ReplaceUses(SDValue(N, 4), Chain); |
| 1793 | return NULL; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 1794 | } |
| 1795 | |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1796 | case Intrinsic::arm_neon_vst2: { |
| 1797 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1798 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1799 | return NULL; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 1800 | VT = N->getOperand(3).getValueType(); |
| 1801 | if (VT.is64BitVector()) { |
| 1802 | switch (VT.getSimpleVT().SimpleTy) { |
| 1803 | default: llvm_unreachable("unhandled vst2 type"); |
| 1804 | case MVT::v8i8: Opc = ARM::VST2d8; break; |
| 1805 | case MVT::v4i16: Opc = ARM::VST2d16; break; |
| 1806 | case MVT::v2f32: |
| 1807 | case MVT::v2i32: Opc = ARM::VST2d32; break; |
Bob Wilson | 24e04c5 | 2009-10-08 00:21:01 +0000 | [diff] [blame] | 1808 | case MVT::v1i64: Opc = ARM::VST2d64; break; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 1809 | } |
| 1810 | SDValue Chain = N->getOperand(0); |
| 1811 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
| 1812 | N->getOperand(3), N->getOperand(4), Chain }; |
| 1813 | return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6); |
| 1814 | } |
| 1815 | // Quad registers are stored as pairs of double registers. |
| 1816 | EVT RegVT; |
| 1817 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1818 | default: llvm_unreachable("unhandled vst2 type"); |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 1819 | case MVT::v16i8: Opc = ARM::VST2q8; RegVT = MVT::v8i8; break; |
| 1820 | case MVT::v8i16: Opc = ARM::VST2q16; RegVT = MVT::v4i16; break; |
| 1821 | case MVT::v4f32: Opc = ARM::VST2q32; RegVT = MVT::v2f32; break; |
| 1822 | case MVT::v4i32: Opc = ARM::VST2q32; RegVT = MVT::v2i32; break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1823 | } |
| 1824 | SDValue Chain = N->getOperand(0); |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 1825 | SDValue D0 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT, |
| 1826 | N->getOperand(3)); |
| 1827 | SDValue D1 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT, |
| 1828 | N->getOperand(3)); |
| 1829 | SDValue D2 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT, |
| 1830 | N->getOperand(4)); |
| 1831 | SDValue D3 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT, |
| 1832 | N->getOperand(4)); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1833 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 1834 | D0, D1, D2, D3, Chain }; |
| 1835 | return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8); |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1836 | } |
| 1837 | |
| 1838 | case Intrinsic::arm_neon_vst3: { |
| 1839 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1840 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1841 | return NULL; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 1842 | VT = N->getOperand(3).getValueType(); |
| 1843 | if (VT.is64BitVector()) { |
| 1844 | switch (VT.getSimpleVT().SimpleTy) { |
| 1845 | default: llvm_unreachable("unhandled vst3 type"); |
| 1846 | case MVT::v8i8: Opc = ARM::VST3d8; break; |
| 1847 | case MVT::v4i16: Opc = ARM::VST3d16; break; |
| 1848 | case MVT::v2f32: |
| 1849 | case MVT::v2i32: Opc = ARM::VST3d32; break; |
Bob Wilson | 5adf60c | 2009-10-08 00:28:28 +0000 | [diff] [blame] | 1850 | case MVT::v1i64: Opc = ARM::VST3d64; break; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 1851 | } |
| 1852 | SDValue Chain = N->getOperand(0); |
| 1853 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
| 1854 | N->getOperand(3), N->getOperand(4), |
| 1855 | N->getOperand(5), Chain }; |
| 1856 | return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7); |
| 1857 | } |
| 1858 | // Quad registers are stored with two separate instructions, where one |
| 1859 | // stores the even registers and the other stores the odd registers. |
| 1860 | EVT RegVT; |
| 1861 | unsigned Opc2 = 0; |
| 1862 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1863 | default: llvm_unreachable("unhandled vst3 type"); |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 1864 | case MVT::v16i8: |
| 1865 | Opc = ARM::VST3q8a; Opc2 = ARM::VST3q8b; RegVT = MVT::v8i8; break; |
| 1866 | case MVT::v8i16: |
| 1867 | Opc = ARM::VST3q16a; Opc2 = ARM::VST3q16b; RegVT = MVT::v4i16; break; |
| 1868 | case MVT::v4f32: |
| 1869 | Opc = ARM::VST3q32a; Opc2 = ARM::VST3q32b; RegVT = MVT::v2f32; break; |
| 1870 | case MVT::v4i32: |
| 1871 | Opc = ARM::VST3q32a; Opc2 = ARM::VST3q32b; RegVT = MVT::v2i32; break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1872 | } |
| 1873 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 1874 | // Enable writeback to the address register. |
| 1875 | MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32); |
| 1876 | |
| 1877 | SDValue D0 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT, |
| 1878 | N->getOperand(3)); |
| 1879 | SDValue D2 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT, |
| 1880 | N->getOperand(4)); |
| 1881 | SDValue D4 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT, |
| 1882 | N->getOperand(5)); |
| 1883 | const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, D0, D2, D4, Chain }; |
| 1884 | SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(), |
| 1885 | MVT::Other, OpsA, 7); |
| 1886 | Chain = SDValue(VStA, 1); |
| 1887 | |
| 1888 | SDValue D1 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT, |
| 1889 | N->getOperand(3)); |
| 1890 | SDValue D3 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT, |
| 1891 | N->getOperand(4)); |
| 1892 | SDValue D5 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT, |
| 1893 | N->getOperand(5)); |
| 1894 | MemAddr = SDValue(VStA, 0); |
| 1895 | const SDValue OpsB[] = { MemAddr, MemUpdate, MemOpc, D1, D3, D5, Chain }; |
| 1896 | SDNode *VStB = CurDAG->getMachineNode(Opc2, dl, MemAddr.getValueType(), |
| 1897 | MVT::Other, OpsB, 7); |
| 1898 | Chain = SDValue(VStB, 1); |
| 1899 | ReplaceUses(SDValue(N, 0), Chain); |
| 1900 | return NULL; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1901 | } |
| 1902 | |
| 1903 | case Intrinsic::arm_neon_vst4: { |
| 1904 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1905 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1906 | return NULL; |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 1907 | VT = N->getOperand(3).getValueType(); |
| 1908 | if (VT.is64BitVector()) { |
| 1909 | switch (VT.getSimpleVT().SimpleTy) { |
| 1910 | default: llvm_unreachable("unhandled vst4 type"); |
| 1911 | case MVT::v8i8: Opc = ARM::VST4d8; break; |
| 1912 | case MVT::v4i16: Opc = ARM::VST4d16; break; |
| 1913 | case MVT::v2f32: |
| 1914 | case MVT::v2i32: Opc = ARM::VST4d32; break; |
Bob Wilson | deb3141 | 2009-10-08 05:18:18 +0000 | [diff] [blame] | 1915 | case MVT::v1i64: Opc = ARM::VST4d64; break; |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 1916 | } |
| 1917 | SDValue Chain = N->getOperand(0); |
| 1918 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
| 1919 | N->getOperand(3), N->getOperand(4), |
| 1920 | N->getOperand(5), N->getOperand(6), Chain }; |
| 1921 | return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8); |
| 1922 | } |
| 1923 | // Quad registers are stored with two separate instructions, where one |
| 1924 | // stores the even registers and the other stores the odd registers. |
| 1925 | EVT RegVT; |
| 1926 | unsigned Opc2 = 0; |
| 1927 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1928 | default: llvm_unreachable("unhandled vst4 type"); |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 1929 | case MVT::v16i8: |
| 1930 | Opc = ARM::VST4q8a; Opc2 = ARM::VST4q8b; RegVT = MVT::v8i8; break; |
| 1931 | case MVT::v8i16: |
| 1932 | Opc = ARM::VST4q16a; Opc2 = ARM::VST4q16b; RegVT = MVT::v4i16; break; |
| 1933 | case MVT::v4f32: |
| 1934 | Opc = ARM::VST4q32a; Opc2 = ARM::VST4q32b; RegVT = MVT::v2f32; break; |
| 1935 | case MVT::v4i32: |
| 1936 | Opc = ARM::VST4q32a; Opc2 = ARM::VST4q32b; RegVT = MVT::v2i32; break; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1937 | } |
| 1938 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 1939 | // Enable writeback to the address register. |
| 1940 | MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32); |
| 1941 | |
| 1942 | SDValue D0 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT, |
| 1943 | N->getOperand(3)); |
| 1944 | SDValue D2 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT, |
| 1945 | N->getOperand(4)); |
| 1946 | SDValue D4 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT, |
| 1947 | N->getOperand(5)); |
| 1948 | SDValue D6 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT, |
| 1949 | N->getOperand(6)); |
| 1950 | const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, |
| 1951 | D0, D2, D4, D6, Chain }; |
| 1952 | SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(), |
| 1953 | MVT::Other, OpsA, 8); |
| 1954 | Chain = SDValue(VStA, 1); |
| 1955 | |
| 1956 | SDValue D1 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT, |
| 1957 | N->getOperand(3)); |
| 1958 | SDValue D3 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT, |
| 1959 | N->getOperand(4)); |
| 1960 | SDValue D5 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT, |
| 1961 | N->getOperand(5)); |
| 1962 | SDValue D7 = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT, |
| 1963 | N->getOperand(6)); |
| 1964 | MemAddr = SDValue(VStA, 0); |
| 1965 | const SDValue OpsB[] = { MemAddr, MemUpdate, MemOpc, |
| 1966 | D1, D3, D5, D7, Chain }; |
| 1967 | SDNode *VStB = CurDAG->getMachineNode(Opc2, dl, MemAddr.getValueType(), |
| 1968 | MVT::Other, OpsB, 8); |
| 1969 | Chain = SDValue(VStB, 1); |
| 1970 | ReplaceUses(SDValue(N, 0), Chain); |
| 1971 | return NULL; |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 1972 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1973 | |
| 1974 | case Intrinsic::arm_neon_vst2lane: { |
| 1975 | SDValue MemAddr, MemUpdate, MemOpc; |
| 1976 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 1977 | return NULL; |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1978 | VT = N->getOperand(3).getValueType(); |
| 1979 | if (VT.is64BitVector()) { |
| 1980 | switch (VT.getSimpleVT().SimpleTy) { |
| 1981 | default: llvm_unreachable("unhandled vst2lane type"); |
| 1982 | case MVT::v8i8: Opc = ARM::VST2LNd8; break; |
| 1983 | case MVT::v4i16: Opc = ARM::VST2LNd16; break; |
| 1984 | case MVT::v2f32: |
| 1985 | case MVT::v2i32: Opc = ARM::VST2LNd32; break; |
| 1986 | } |
| 1987 | SDValue Chain = N->getOperand(0); |
| 1988 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
| 1989 | N->getOperand(3), N->getOperand(4), |
| 1990 | N->getOperand(5), Chain }; |
| 1991 | return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7); |
| 1992 | } |
| 1993 | // Quad registers are handled by extracting subregs and then doing |
| 1994 | // the store. |
| 1995 | EVT RegVT; |
| 1996 | unsigned Opc2 = 0; |
| 1997 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1998 | default: llvm_unreachable("unhandled vst2lane type"); |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1999 | case MVT::v8i16: |
| 2000 | Opc = ARM::VST2LNq16a; |
| 2001 | Opc2 = ARM::VST2LNq16b; |
| 2002 | RegVT = MVT::v4i16; |
| 2003 | break; |
| 2004 | case MVT::v4f32: |
| 2005 | Opc = ARM::VST2LNq32a; |
| 2006 | Opc2 = ARM::VST2LNq32b; |
| 2007 | RegVT = MVT::v2f32; |
| 2008 | break; |
| 2009 | case MVT::v4i32: |
| 2010 | Opc = ARM::VST2LNq32a; |
| 2011 | Opc2 = ARM::VST2LNq32b; |
| 2012 | RegVT = MVT::v2i32; |
| 2013 | break; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2014 | } |
| 2015 | SDValue Chain = N->getOperand(0); |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 2016 | unsigned Lane = cast<ConstantSDNode>(N->getOperand(5))->getZExtValue(); |
| 2017 | unsigned NumElts = RegVT.getVectorNumElements(); |
| 2018 | int SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1; |
| 2019 | |
| 2020 | SDValue D0 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 2021 | N->getOperand(3)); |
| 2022 | SDValue D1 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 2023 | N->getOperand(4)); |
| 2024 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, D0, D1, |
| 2025 | getI32Imm(Lane % NumElts), Chain }; |
| 2026 | return CurDAG->getMachineNode((Lane < NumElts) ? Opc : Opc2, |
| 2027 | dl, MVT::Other, Ops, 7); |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2028 | } |
| 2029 | |
| 2030 | case Intrinsic::arm_neon_vst3lane: { |
| 2031 | SDValue MemAddr, MemUpdate, MemOpc; |
| 2032 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 2033 | return NULL; |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 2034 | VT = N->getOperand(3).getValueType(); |
| 2035 | if (VT.is64BitVector()) { |
| 2036 | switch (VT.getSimpleVT().SimpleTy) { |
| 2037 | default: llvm_unreachable("unhandled vst3lane type"); |
| 2038 | case MVT::v8i8: Opc = ARM::VST3LNd8; break; |
| 2039 | case MVT::v4i16: Opc = ARM::VST3LNd16; break; |
| 2040 | case MVT::v2f32: |
| 2041 | case MVT::v2i32: Opc = ARM::VST3LNd32; break; |
| 2042 | } |
| 2043 | SDValue Chain = N->getOperand(0); |
| 2044 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
| 2045 | N->getOperand(3), N->getOperand(4), |
| 2046 | N->getOperand(5), N->getOperand(6), Chain }; |
| 2047 | return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8); |
| 2048 | } |
| 2049 | // Quad registers are handled by extracting subregs and then doing |
| 2050 | // the store. |
| 2051 | EVT RegVT; |
| 2052 | unsigned Opc2 = 0; |
| 2053 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2054 | default: llvm_unreachable("unhandled vst3lane type"); |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 2055 | case MVT::v8i16: |
| 2056 | Opc = ARM::VST3LNq16a; |
| 2057 | Opc2 = ARM::VST3LNq16b; |
| 2058 | RegVT = MVT::v4i16; |
| 2059 | break; |
| 2060 | case MVT::v4f32: |
| 2061 | Opc = ARM::VST3LNq32a; |
| 2062 | Opc2 = ARM::VST3LNq32b; |
| 2063 | RegVT = MVT::v2f32; |
| 2064 | break; |
| 2065 | case MVT::v4i32: |
| 2066 | Opc = ARM::VST3LNq32a; |
| 2067 | Opc2 = ARM::VST3LNq32b; |
| 2068 | RegVT = MVT::v2i32; |
| 2069 | break; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2070 | } |
| 2071 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 2072 | unsigned Lane = cast<ConstantSDNode>(N->getOperand(6))->getZExtValue(); |
| 2073 | unsigned NumElts = RegVT.getVectorNumElements(); |
| 2074 | int SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1; |
| 2075 | |
| 2076 | SDValue D0 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 2077 | N->getOperand(3)); |
| 2078 | SDValue D1 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 2079 | N->getOperand(4)); |
| 2080 | SDValue D2 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 2081 | N->getOperand(5)); |
| 2082 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, D0, D1, D2, |
| 2083 | getI32Imm(Lane % NumElts), Chain }; |
| 2084 | return CurDAG->getMachineNode((Lane < NumElts) ? Opc : Opc2, |
| 2085 | dl, MVT::Other, Ops, 8); |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2086 | } |
| 2087 | |
| 2088 | case Intrinsic::arm_neon_vst4lane: { |
| 2089 | SDValue MemAddr, MemUpdate, MemOpc; |
| 2090 | if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc)) |
| 2091 | return NULL; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 2092 | VT = N->getOperand(3).getValueType(); |
| 2093 | if (VT.is64BitVector()) { |
| 2094 | switch (VT.getSimpleVT().SimpleTy) { |
| 2095 | default: llvm_unreachable("unhandled vst4lane type"); |
| 2096 | case MVT::v8i8: Opc = ARM::VST4LNd8; break; |
| 2097 | case MVT::v4i16: Opc = ARM::VST4LNd16; break; |
| 2098 | case MVT::v2f32: |
| 2099 | case MVT::v2i32: Opc = ARM::VST4LNd32; break; |
| 2100 | } |
| 2101 | SDValue Chain = N->getOperand(0); |
| 2102 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, |
| 2103 | N->getOperand(3), N->getOperand(4), |
| 2104 | N->getOperand(5), N->getOperand(6), |
| 2105 | N->getOperand(7), Chain }; |
| 2106 | return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 9); |
| 2107 | } |
| 2108 | // Quad registers are handled by extracting subregs and then doing |
| 2109 | // the store. |
| 2110 | EVT RegVT; |
| 2111 | unsigned Opc2 = 0; |
| 2112 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2113 | default: llvm_unreachable("unhandled vst4lane type"); |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 2114 | case MVT::v8i16: |
| 2115 | Opc = ARM::VST4LNq16a; |
| 2116 | Opc2 = ARM::VST4LNq16b; |
| 2117 | RegVT = MVT::v4i16; |
| 2118 | break; |
| 2119 | case MVT::v4f32: |
| 2120 | Opc = ARM::VST4LNq32a; |
| 2121 | Opc2 = ARM::VST4LNq32b; |
| 2122 | RegVT = MVT::v2f32; |
| 2123 | break; |
| 2124 | case MVT::v4i32: |
| 2125 | Opc = ARM::VST4LNq32a; |
| 2126 | Opc2 = ARM::VST4LNq32b; |
| 2127 | RegVT = MVT::v2i32; |
| 2128 | break; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2129 | } |
| 2130 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 2131 | unsigned Lane = cast<ConstantSDNode>(N->getOperand(7))->getZExtValue(); |
| 2132 | unsigned NumElts = RegVT.getVectorNumElements(); |
| 2133 | int SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1; |
| 2134 | |
| 2135 | SDValue D0 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 2136 | N->getOperand(3)); |
| 2137 | SDValue D1 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 2138 | N->getOperand(4)); |
| 2139 | SDValue D2 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 2140 | N->getOperand(5)); |
| 2141 | SDValue D3 = CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT, |
| 2142 | N->getOperand(6)); |
| 2143 | const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, D0, D1, D2, D3, |
| 2144 | getI32Imm(Lane % NumElts), Chain }; |
| 2145 | return CurDAG->getMachineNode((Lane < NumElts) ? Opc : Opc2, |
| 2146 | dl, MVT::Other, Ops, 9); |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 2147 | } |
Bob Wilson | 31fb12f | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 2148 | } |
| 2149 | } |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 2150 | } |
| 2151 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2152 | return SelectCode(Op); |
| 2153 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2154 | |
Bob Wilson | 224c244 | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 2155 | bool ARMDAGToDAGISel:: |
| 2156 | SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode, |
| 2157 | std::vector<SDValue> &OutOps) { |
| 2158 | assert(ConstraintCode == 'm' && "unexpected asm memory constraint"); |
| 2159 | |
| 2160 | SDValue Base, Offset, Opc; |
| 2161 | if (!SelectAddrMode2(Op, Op, Base, Offset, Opc)) |
| 2162 | return true; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2163 | |
Bob Wilson | 224c244 | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 2164 | OutOps.push_back(Base); |
| 2165 | OutOps.push_back(Offset); |
| 2166 | OutOps.push_back(Opc); |
| 2167 | return false; |
| 2168 | } |
| 2169 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2170 | /// createARMISelDag - This pass converts a legalized DAG into a |
| 2171 | /// ARM-specific DAG, ready for instruction scheduling. |
| 2172 | /// |
Bob Wilson | 522ce97 | 2009-09-28 14:30:20 +0000 | [diff] [blame] | 2173 | FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM, |
| 2174 | CodeGenOpt::Level OptLevel) { |
| 2175 | return new ARMDAGToDAGISel(TM, OptLevel); |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2176 | } |