blob: ccdfee556339209f44383177dce9cc06f1c29bcf [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000078def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
79 [SDNPOutFlag]>;
80
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +000096def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
97def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
98def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
99def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000100def IsThumb : Predicate<"Subtarget->isThumb()">;
101def HasThumb2 : Predicate<"Subtarget->hasThumb2()">;
102def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000103def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
104def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000106//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000107// ARM Flag Definitions.
108
109class RegConstraint<string C> {
110 string Constraints = C;
111}
112
113//===----------------------------------------------------------------------===//
114// ARM specific transformation functions and pattern fragments.
115//
116
117// so_imm_XFORM - Return a so_imm value packed into the format described for
118// so_imm def below.
119def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000120 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000121 MVT::i32);
122}]>;
123
124// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
125// so_imm_neg def below.
126def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000127 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000128 MVT::i32);
129}]>;
130
131// so_imm_not_XFORM - Return a so_imm value packed into the format described for
132// so_imm_not def below.
133def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000134 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000135 MVT::i32);
136}]>;
137
138// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
139def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000140 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000141 return v == 8 || v == 16 || v == 24;
142}]>;
143
144/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
145def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000146 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000147}]>;
148
149/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
150def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000151 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000152}]>;
153
154def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 PatLeaf<(imm), [{
156 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
157 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Evan Chenga2515702007-03-19 07:09:02 +0000159def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000160 PatLeaf<(imm), [{
161 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
162 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000163
164// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
165def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000166 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000167}]>;
168
Evan Cheng37f25d92008-08-28 23:39:26 +0000169class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
170class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000171
172//===----------------------------------------------------------------------===//
173// Operand Definitions.
174//
175
176// Branch target.
177def brtarget : Operand<OtherVT>;
178
Evan Chenga8e29892007-01-19 07:51:42 +0000179// A list of registers separated by comma. Used by load/store multiple.
180def reglist : Operand<i32> {
181 let PrintMethod = "printRegisterList";
182}
183
184// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
185def cpinst_operand : Operand<i32> {
186 let PrintMethod = "printCPInstOperand";
187}
188
189def jtblock_operand : Operand<i32> {
190 let PrintMethod = "printJTBlockOperand";
191}
192
193// Local PC labels.
194def pclabel : Operand<i32> {
195 let PrintMethod = "printPCLabel";
196}
197
198// shifter_operand operands: so_reg and so_imm.
199def so_reg : Operand<i32>, // reg reg imm
200 ComplexPattern<i32, 3, "SelectShifterOperandReg",
201 [shl,srl,sra,rotr]> {
202 let PrintMethod = "printSORegOperand";
203 let MIOperandInfo = (ops GPR, GPR, i32imm);
204}
205
206// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
207// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
208// represented in the imm field in the same 12-bit form that they are encoded
209// into so_imm instructions: the 8-bit immediate is the least significant bits
210// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
211def so_imm : Operand<i32>,
212 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000214 so_imm_XFORM> {
215 let PrintMethod = "printSOImmOperand";
216}
217
Evan Chengc70d1842007-03-20 08:11:30 +0000218// Break so_imm's up into two pieces. This handles immediates with up to 16
219// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
220// get the first/second pieces.
221def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000222 PatLeaf<(imm), [{
223 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
224 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000225 let PrintMethod = "printSOImm2PartOperand";
226}
227
228def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000229 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000230 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
231}]>;
232
233def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000235 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
236}]>;
237
Evan Chenga8e29892007-01-19 07:51:42 +0000238
239// Define ARM specific addressing modes.
240
241// addrmode2 := reg +/- reg shop imm
242// addrmode2 := reg +/- imm12
243//
244def addrmode2 : Operand<i32>,
245 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
246 let PrintMethod = "printAddrMode2Operand";
247 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
248}
249
250def am2offset : Operand<i32>,
251 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
252 let PrintMethod = "printAddrMode2OffsetOperand";
253 let MIOperandInfo = (ops GPR, i32imm);
254}
255
256// addrmode3 := reg +/- reg
257// addrmode3 := reg +/- imm8
258//
259def addrmode3 : Operand<i32>,
260 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
261 let PrintMethod = "printAddrMode3Operand";
262 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
263}
264
265def am3offset : Operand<i32>,
266 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
267 let PrintMethod = "printAddrMode3OffsetOperand";
268 let MIOperandInfo = (ops GPR, i32imm);
269}
270
271// addrmode4 := reg, <mode|W>
272//
273def addrmode4 : Operand<i32>,
274 ComplexPattern<i32, 2, "", []> {
275 let PrintMethod = "printAddrMode4Operand";
276 let MIOperandInfo = (ops GPR, i32imm);
277}
278
279// addrmode5 := reg +/- imm8*4
280//
281def addrmode5 : Operand<i32>,
282 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
283 let PrintMethod = "printAddrMode5Operand";
284 let MIOperandInfo = (ops GPR, i32imm);
285}
286
287// addrmodepc := pc + reg
288//
289def addrmodepc : Operand<i32>,
290 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
291 let PrintMethod = "printAddrModePCOperand";
292 let MIOperandInfo = (ops GPR, i32imm);
293}
294
Evan Chengc85e8322007-07-05 07:13:32 +0000295// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
296// register whose default is 0 (no register).
297def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
298 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000299 let PrintMethod = "printPredicateOperand";
300}
301
Evan Cheng04c813d2007-07-06 01:00:49 +0000302// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000303//
Evan Cheng04c813d2007-07-06 01:00:49 +0000304def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
305 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000306}
307
Evan Chenga8e29892007-01-19 07:51:42 +0000308//===----------------------------------------------------------------------===//
309// ARM Instruction flags. These need to match ARMInstrInfo.h.
310//
311
312// Addressing mode.
313class AddrMode<bits<4> val> {
314 bits<4> Value = val;
315}
316def AddrModeNone : AddrMode<0>;
317def AddrMode1 : AddrMode<1>;
318def AddrMode2 : AddrMode<2>;
319def AddrMode3 : AddrMode<3>;
320def AddrMode4 : AddrMode<4>;
321def AddrMode5 : AddrMode<5>;
Evan Chengedda31c2008-11-05 18:35:52 +0000322def AddrModeT1 : AddrMode<6>;
323def AddrModeT2 : AddrMode<7>;
324def AddrModeT4 : AddrMode<8>;
325def AddrModeTs : AddrMode<9>;
Evan Chenga8e29892007-01-19 07:51:42 +0000326
327// Instruction size.
328class SizeFlagVal<bits<3> val> {
329 bits<3> Value = val;
330}
331def SizeInvalid : SizeFlagVal<0>; // Unset.
332def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
333def Size8Bytes : SizeFlagVal<2>;
334def Size4Bytes : SizeFlagVal<3>;
335def Size2Bytes : SizeFlagVal<4>;
336
337// Load / store index mode.
338class IndexMode<bits<2> val> {
339 bits<2> Value = val;
340}
341def IndexModeNone : IndexMode<0>;
342def IndexModePre : IndexMode<1>;
343def IndexModePost : IndexMode<2>;
344
345//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000346
Evan Cheng37f25d92008-08-28 23:39:26 +0000347include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000348
349//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000350// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000351//
352
Evan Cheng3924f782008-08-29 07:36:24 +0000353/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000354/// binop that produces a value.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000355multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000356 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000357 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000358 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000359 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000360 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000361 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000362 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000363 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000364 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
365}
366
Evan Cheng13ab0202007-07-10 18:08:01 +0000367/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000368/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000369let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000370multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000371 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000372 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000373 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000374 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000375 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000376 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000377 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000378 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000379 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
380}
Evan Chengc85e8322007-07-05 07:13:32 +0000381}
382
383/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000384/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000385/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000386let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000387multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000388 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000389 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000390 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000391 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000392 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000393 [(opnode GPR:$a, GPR:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000394 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000395 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000396 [(opnode GPR:$a, so_reg:$b)]>;
397}
Evan Chenga8e29892007-01-19 07:51:42 +0000398}
399
Evan Chenga8e29892007-01-19 07:51:42 +0000400/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
401/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000402/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
403multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
404 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000405 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000406 [(set GPR:$dst, (opnode GPR:$Src))]>,
407 Requires<[IsARM, HasV6]> {
408 let Inst{19-16} = 0b1111;
409 }
410 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000411 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000412 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000413 Requires<[IsARM, HasV6]> {
414 let Inst{19-16} = 0b1111;
415 }
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
417
418/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
419/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000420multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
421 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
422 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000423 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
424 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000425 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
426 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000427 [(set GPR:$dst, (opnode GPR:$LHS,
428 (rotr GPR:$RHS, rot_imm:$rot)))]>,
429 Requires<[IsARM, HasV6]>;
430}
431
Evan Cheng13ab0202007-07-10 18:08:01 +0000432/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
433/// setting carry bit. But it can optionally set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000434let Uses = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000435multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
436 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000437 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000438 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000439 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000440 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000441 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000442 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000443 DPSoRegFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000444 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
445}
Evan Chengc85e8322007-07-05 07:13:32 +0000446}
447
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000448//===----------------------------------------------------------------------===//
449// Instructions
450//===----------------------------------------------------------------------===//
451
Evan Chenga8e29892007-01-19 07:51:42 +0000452//===----------------------------------------------------------------------===//
453// Miscellaneous Instructions.
454//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000455
Evan Chenga8e29892007-01-19 07:51:42 +0000456/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
457/// the function. The first operand is the ID# for this instruction, the second
458/// is the index into the MachineConstantPool that this is, the third is the
459/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000460let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000461def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000462PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000463 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000464 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000465
Evan Cheng071a2792007-09-11 19:55:27 +0000466let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000467def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000468PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
469 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000470 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000471
Evan Chenga8e29892007-01-19 07:51:42 +0000472def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000473PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000474 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000475 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000476}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000477
Evan Chenga8e29892007-01-19 07:51:42 +0000478def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000479PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000480 ".loc $file, $line, $col",
481 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000482
Evan Cheng12c3a532008-11-06 17:48:05 +0000483
484// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000485let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000486def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000487 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000488 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000489
Evan Cheng325474e2008-01-07 23:56:57 +0000490let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000491let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000492def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000493 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000494 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000495
Evan Chengd87293c2008-11-06 08:47:38 +0000496def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000497 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000498 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
499
Evan Chengd87293c2008-11-06 08:47:38 +0000500def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000501 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000502 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
503
Evan Chengd87293c2008-11-06 08:47:38 +0000504def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000505 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000506 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
507
Evan Chengd87293c2008-11-06 08:47:38 +0000508def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000509 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000510 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
511}
Chris Lattner13c63102008-01-06 05:55:01 +0000512let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000513def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000514 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000515 [(store GPR:$src, addrmodepc:$addr)]>;
516
Evan Chengd87293c2008-11-06 08:47:38 +0000517def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000518 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000519 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
520
Evan Chengd87293c2008-11-06 08:47:38 +0000521def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000522 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000523 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
524}
Evan Cheng12c3a532008-11-06 17:48:05 +0000525} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000526
Evan Chenga8e29892007-01-19 07:51:42 +0000527//===----------------------------------------------------------------------===//
528// Control Flow Instructions.
529//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000530
Evan Chenga8e29892007-01-19 07:51:42 +0000531let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000532 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000533 let Inst{7-4} = 0b0001;
534 let Inst{19-8} = 0b111111111111;
535 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000536}
Rafael Espindola27185192006-09-29 21:20:16 +0000537
Evan Chenga8e29892007-01-19 07:51:42 +0000538// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000539// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
540// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000541// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000542let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000543 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000544 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000545 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000546 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000547
Bob Wilson54fc1242009-06-22 21:01:46 +0000548// On non-Darwin platforms R9 is callee-saved.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000549let isCall = 1, Itinerary = IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000550 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000551 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000552 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000553 "bl ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000554 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000555
Evan Cheng12c3a532008-11-06 17:48:05 +0000556 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000557 "bl", " ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000558 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000559
Evan Chenga8e29892007-01-19 07:51:42 +0000560 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000561 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000562 "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000563 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000564 let Inst{7-4} = 0b0011;
565 let Inst{19-8} = 0b111111111111;
566 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000567 }
568
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000569 let Uses = [LR] in {
570 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000571 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
572 "mov lr, pc\n\tbx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000573 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]>;
574 }
575}
576
577// On Darwin R9 is call-clobbered.
578let isCall = 1, Itinerary = IIC_Br,
579 Defs = [R0, R1, R2, R3, R9, R12, LR,
580 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
581 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
582 "bl ${func:call}",
583 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
584
585 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
586 "bl", " ${func:call}",
587 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
588
589 // ARMv5T and above
590 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
591 "blx $func",
592 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
593 let Inst{7-4} = 0b0011;
594 let Inst{19-8} = 0b111111111111;
595 let Inst{27-20} = 0b00010010;
596 }
597
598 let Uses = [LR] in {
599 // ARMv4T
600 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
601 "mov lr, pc\n\tbx $func",
602 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000603 }
Rafael Espindola35574632006-07-18 17:00:30 +0000604}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000605
Evan Cheng8557c2b2009-06-19 01:51:50 +0000606let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000607 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000608 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000609 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000610 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000611 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000612
Owen Anderson20ab2902007-11-12 07:39:39 +0000613 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000614 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000615 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000616 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
617 let Inst{20} = 0; // S Bit
618 let Inst{24-21} = 0b1101;
619 let Inst{27-26} = {0,0};
Evan Chengaeafca02007-05-16 07:45:54 +0000620 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000621 def BR_JTm : JTI<(outs),
622 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
623 "ldr pc, $target \n$jt",
624 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
625 imm:$id)]> {
626 let Inst{20} = 1; // L bit
627 let Inst{21} = 0; // W bit
628 let Inst{22} = 0; // B bit
629 let Inst{24} = 1; // P bit
630 let Inst{27-26} = {0,1};
Evan Chengeaa91b02007-06-19 01:26:51 +0000631 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000632 def BR_JTadd : JTI<(outs),
633 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
634 "add pc, $target, $idx \n$jt",
635 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
636 imm:$id)]> {
637 let Inst{20} = 0; // S bit
638 let Inst{24-21} = 0b0100;
639 let Inst{27-26} = {0,0};
640 }
641 } // isNotDuplicable = 1, isIndirectBranch = 1
642 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000643
Evan Chengc85e8322007-07-05 07:13:32 +0000644 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
645 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000646 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000647 "b", " $target",
648 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000649}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000650
Evan Chenga8e29892007-01-19 07:51:42 +0000651//===----------------------------------------------------------------------===//
652// Load / store Instructions.
653//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000654
Evan Chenga8e29892007-01-19 07:51:42 +0000655// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000656let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000657def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000658 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000659 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000660
Evan Chengfa775d02007-03-19 07:20:03 +0000661// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000662let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000663def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000664 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000665
Evan Chenga8e29892007-01-19 07:51:42 +0000666// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000667def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000668 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000669 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000670
Evan Cheng148cad82008-11-13 07:34:59 +0000671def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000672 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000673 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000674
Evan Chenga8e29892007-01-19 07:51:42 +0000675// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000676def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000677 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000678 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000679
Evan Cheng148cad82008-11-13 07:34:59 +0000680def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000681 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000682 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000683
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000684let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000685// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000686def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
687 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000688
Evan Chenga8e29892007-01-19 07:51:42 +0000689// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000690def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000691 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000692 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000693
Evan Chengd87293c2008-11-06 08:47:38 +0000694def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000695 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000696 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000697
Evan Chengd87293c2008-11-06 08:47:38 +0000698def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000699 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000700 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000701
Evan Chengd87293c2008-11-06 08:47:38 +0000702def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000703 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000704 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000705
Evan Chengd87293c2008-11-06 08:47:38 +0000706def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000707 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000708 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000709
Evan Chengd87293c2008-11-06 08:47:38 +0000710def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000711 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000712 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000713
Evan Chengd87293c2008-11-06 08:47:38 +0000714def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000715 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000716 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000717
Evan Chengd87293c2008-11-06 08:47:38 +0000718def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000719 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
720 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000721
Evan Chengd87293c2008-11-06 08:47:38 +0000722def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000723 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000724 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000725
Evan Chengd87293c2008-11-06 08:47:38 +0000726def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000727 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000728 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000729}
Evan Chenga8e29892007-01-19 07:51:42 +0000730
731// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000732def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000733 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000734 [(store GPR:$src, addrmode2:$addr)]>;
735
736// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000737def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000738 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000739 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
740
Evan Cheng148cad82008-11-13 07:34:59 +0000741def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000742 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000743 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
744
745// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000746let mayStore = 1 in
Evan Cheng358dec52009-06-15 08:28:29 +0000747def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
748 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000749
750// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000751def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000752 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000753 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000754 [(set GPR:$base_wb,
755 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
756
Evan Chengd87293c2008-11-06 08:47:38 +0000757def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000758 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000759 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000760 [(set GPR:$base_wb,
761 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
762
Evan Chengd87293c2008-11-06 08:47:38 +0000763def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000764 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000765 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000766 [(set GPR:$base_wb,
767 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
768
Evan Chengd87293c2008-11-06 08:47:38 +0000769def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000770 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000771 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000772 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
773 GPR:$base, am3offset:$offset))]>;
774
Evan Chengd87293c2008-11-06 08:47:38 +0000775def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000776 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000777 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000778 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
779 GPR:$base, am2offset:$offset))]>;
780
Evan Chengd87293c2008-11-06 08:47:38 +0000781def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000782 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000783 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000784 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
785 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000786
787//===----------------------------------------------------------------------===//
788// Load / store multiple Instructions.
789//
790
Evan Cheng64d80e32007-07-19 01:14:50 +0000791// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000792let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000793def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000794 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000795 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000796 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000797
Chris Lattner2e48a702008-01-06 08:36:04 +0000798let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000799def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000800 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000801 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000802 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000803
804//===----------------------------------------------------------------------===//
805// Move Instructions.
806//
807
Evan Chengcd799b92009-06-12 20:46:18 +0000808let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000809def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
810 "mov", " $dst, $src", []>, UnaryDP;
811def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
812 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000813
Evan Chengb3379fb2009-02-05 08:42:55 +0000814let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000815def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
816 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000817
Evan Chenga9562552008-11-14 20:09:11 +0000818def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000819 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000820 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000821
822// These aren't really mov instructions, but we have to define them this way
823// due to flag operands.
824
Evan Cheng071a2792007-09-11 19:55:27 +0000825let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000826def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000827 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000828 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000829def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000830 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000831 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000832}
Evan Chenga8e29892007-01-19 07:51:42 +0000833
Evan Chenga8e29892007-01-19 07:51:42 +0000834//===----------------------------------------------------------------------===//
835// Extend Instructions.
836//
837
838// Sign extenders
839
Evan Cheng97f48c32008-11-06 22:15:19 +0000840defm SXTB : AI_unary_rrot<0b01101010,
841 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
842defm SXTH : AI_unary_rrot<0b01101011,
843 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000844
Evan Cheng97f48c32008-11-06 22:15:19 +0000845defm SXTAB : AI_bin_rrot<0b01101010,
846 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
847defm SXTAH : AI_bin_rrot<0b01101011,
848 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000849
850// TODO: SXT(A){B|H}16
851
852// Zero extenders
853
854let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000855defm UXTB : AI_unary_rrot<0b01101110,
856 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
857defm UXTH : AI_unary_rrot<0b01101111,
858 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
859defm UXTB16 : AI_unary_rrot<0b01101100,
860 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000861
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000862def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000863 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000864def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000865 (UXTB16r_rot GPR:$Src, 8)>;
866
Evan Cheng97f48c32008-11-06 22:15:19 +0000867defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000868 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000869defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000870 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000871}
872
Evan Chenga8e29892007-01-19 07:51:42 +0000873// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
874//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000875
Evan Chenga8e29892007-01-19 07:51:42 +0000876// TODO: UXT(A){B|H}16
877
878//===----------------------------------------------------------------------===//
879// Arithmetic Instructions.
880//
881
Jim Grosbach26421962008-10-14 20:36:24 +0000882defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000883 BinOpFrag<(add node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000884defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000885 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000886
Evan Chengc85e8322007-07-05 07:13:32 +0000887// ADD and SUB with 's' bit set.
Jim Grosbach26421962008-10-14 20:36:24 +0000888defm ADDS : ASI1_bin_s_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000889 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000890defm SUBS : ASI1_bin_s_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000891 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000892
Evan Chengc85e8322007-07-05 07:13:32 +0000893// FIXME: Do not allow ADC / SBC to be predicated for now.
Jim Grosbach26421962008-10-14 20:36:24 +0000894defm ADC : AsXI1_bin_c_irs<0b0101, "adc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000895 BinOpFrag<(adde node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000896defm SBC : AsXI1_bin_c_irs<0b0110, "sbc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000897 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000898
Evan Chengc85e8322007-07-05 07:13:32 +0000899// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000900def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000901 "rsb", " $dst, $a, $b",
902 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
903
Evan Chengedda31c2008-11-05 18:35:52 +0000904def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000905 "rsb", " $dst, $a, $b",
906 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000907
908// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000909let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000910def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000911 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000912 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000913def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000914 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000915 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
916}
Evan Chengc85e8322007-07-05 07:13:32 +0000917
Evan Cheng13ab0202007-07-10 18:08:01 +0000918// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000919let Uses = [CPSR] in {
Jim Grosbach26421962008-10-14 20:36:24 +0000920def RSCri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000921 DPFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000922 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Jim Grosbach26421962008-10-14 20:36:24 +0000923def RSCrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000924 DPSoRegFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000925 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
926}
Evan Cheng2c614c52007-06-06 10:17:05 +0000927
Evan Chenga8e29892007-01-19 07:51:42 +0000928// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
929def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
930 (SUBri GPR:$src, so_imm_neg:$imm)>;
931
932//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
933// (SUBSri GPR:$src, so_imm_neg:$imm)>;
934//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
935// (SBCri GPR:$src, so_imm_neg:$imm)>;
936
937// Note: These are implemented in C++ code, because they have to generate
938// ADD/SUBrs instructions, which use a complex pattern that a xform function
939// cannot produce.
940// (mul X, 2^n+1) -> (add (X << n), X)
941// (mul X, 2^n-1) -> (rsb X, (X << n))
942
943
944//===----------------------------------------------------------------------===//
945// Bitwise Instructions.
946//
947
Jim Grosbach26421962008-10-14 20:36:24 +0000948defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000949 BinOpFrag<(and node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000950defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000951 BinOpFrag<(or node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000952defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000953 BinOpFrag<(xor node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000954defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000955 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000956
Evan Chengedda31c2008-11-05 18:35:52 +0000957def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
958 "mvn", " $dst, $src",
959 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
960def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
961 "mvn", " $dst, $src",
962 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +0000963let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000964def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
965 "mvn", " $dst, $imm",
966 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000967
968def : ARMPat<(and GPR:$src, so_imm_not:$imm),
969 (BICri GPR:$src, so_imm_not:$imm)>;
970
971//===----------------------------------------------------------------------===//
972// Multiply Instructions.
973//
974
Evan Chengfbc9d412008-11-06 01:21:28 +0000975def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +0000976 "mul", " $dst, $a, $b",
977 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000978
Evan Chengfbc9d412008-11-06 01:21:28 +0000979def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +0000980 "mla", " $dst, $a, $b, $c",
981 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000982
983// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +0000984let neverHasSideEffects = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +0000985def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
986 (ins GPR:$a, GPR:$b),
987 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000988
Evan Chengfbc9d412008-11-06 01:21:28 +0000989def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
990 (ins GPR:$a, GPR:$b),
991 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000992
993// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +0000994def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
995 (ins GPR:$a, GPR:$b),
996 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000997
Evan Chengfbc9d412008-11-06 01:21:28 +0000998def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
999 (ins GPR:$a, GPR:$b),
1000 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001001
Evan Chengfbc9d412008-11-06 01:21:28 +00001002def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1003 (ins GPR:$a, GPR:$b),
1004 "umaal", " $ldst, $hdst, $a, $b", []>,
1005 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001006} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001007
1008// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001009def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +00001010 "smmul", " $dst, $a, $b",
1011 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001012 Requires<[IsARM, HasV6]> {
1013 let Inst{7-4} = 0b0001;
1014 let Inst{15-12} = 0b1111;
1015}
Evan Cheng13ab0202007-07-10 18:08:01 +00001016
Evan Chengfbc9d412008-11-06 01:21:28 +00001017def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +00001018 "smmla", " $dst, $a, $b, $c",
1019 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001020 Requires<[IsARM, HasV6]> {
1021 let Inst{7-4} = 0b0001;
1022}
Evan Chenga8e29892007-01-19 07:51:42 +00001023
1024
Evan Chengfbc9d412008-11-06 01:21:28 +00001025def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +00001026 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001027 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001028 Requires<[IsARM, HasV6]> {
1029 let Inst{7-4} = 0b1101;
1030}
Evan Chenga8e29892007-01-19 07:51:42 +00001031
Raul Herbster37fb5b12007-08-30 23:25:47 +00001032multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001033 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001034 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001035 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1036 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001037 Requires<[IsARM, HasV5TE]> {
1038 let Inst{5} = 0;
1039 let Inst{6} = 0;
1040 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001041
Evan Chengeb4f52e2008-11-06 03:35:07 +00001042 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001043 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001044 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001045 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001046 Requires<[IsARM, HasV5TE]> {
1047 let Inst{5} = 0;
1048 let Inst{6} = 1;
1049 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001050
Evan Chengeb4f52e2008-11-06 03:35:07 +00001051 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001052 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001053 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001054 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001055 Requires<[IsARM, HasV5TE]> {
1056 let Inst{5} = 1;
1057 let Inst{6} = 0;
1058 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001059
Evan Chengeb4f52e2008-11-06 03:35:07 +00001060 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001061 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001062 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1063 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001064 Requires<[IsARM, HasV5TE]> {
1065 let Inst{5} = 1;
1066 let Inst{6} = 1;
1067 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001068
Evan Chengeb4f52e2008-11-06 03:35:07 +00001069 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001070 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001071 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001072 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001073 Requires<[IsARM, HasV5TE]> {
1074 let Inst{5} = 1;
1075 let Inst{6} = 0;
1076 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001077
Evan Chengeb4f52e2008-11-06 03:35:07 +00001078 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001079 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001080 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001081 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001082 Requires<[IsARM, HasV5TE]> {
1083 let Inst{5} = 1;
1084 let Inst{6} = 1;
1085 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001086}
1087
Raul Herbster37fb5b12007-08-30 23:25:47 +00001088
1089multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001090 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001091 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001092 [(set GPR:$dst, (add GPR:$acc,
1093 (opnode (sext_inreg GPR:$a, i16),
1094 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001095 Requires<[IsARM, HasV5TE]> {
1096 let Inst{5} = 0;
1097 let Inst{6} = 0;
1098 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001099
Evan Chengeb4f52e2008-11-06 03:35:07 +00001100 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001101 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001102 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001103 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001104 Requires<[IsARM, HasV5TE]> {
1105 let Inst{5} = 0;
1106 let Inst{6} = 1;
1107 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001108
Evan Chengeb4f52e2008-11-06 03:35:07 +00001109 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001110 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001111 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001112 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001113 Requires<[IsARM, HasV5TE]> {
1114 let Inst{5} = 1;
1115 let Inst{6} = 0;
1116 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001117
Evan Chengeb4f52e2008-11-06 03:35:07 +00001118 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001119 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001120 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1121 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001122 Requires<[IsARM, HasV5TE]> {
1123 let Inst{5} = 1;
1124 let Inst{6} = 1;
1125 }
Evan Chenga8e29892007-01-19 07:51:42 +00001126
Evan Chengeb4f52e2008-11-06 03:35:07 +00001127 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001128 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001129 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001130 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001131 Requires<[IsARM, HasV5TE]> {
1132 let Inst{5} = 0;
1133 let Inst{6} = 0;
1134 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001135
Evan Chengeb4f52e2008-11-06 03:35:07 +00001136 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001137 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001138 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001139 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001140 Requires<[IsARM, HasV5TE]> {
1141 let Inst{5} = 0;
1142 let Inst{6} = 1;
1143 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001144}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001145
Raul Herbster37fb5b12007-08-30 23:25:47 +00001146defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1147defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001148
Evan Chenga8e29892007-01-19 07:51:42 +00001149// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1150// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001151
Evan Chenga8e29892007-01-19 07:51:42 +00001152//===----------------------------------------------------------------------===//
1153// Misc. Arithmetic Instructions.
1154//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001155
Evan Cheng8b59db32008-11-07 01:41:35 +00001156def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001157 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001158 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1159 let Inst{7-4} = 0b0001;
1160 let Inst{11-8} = 0b1111;
1161 let Inst{19-16} = 0b1111;
1162}
Rafael Espindola199dd672006-10-17 13:13:23 +00001163
Evan Cheng8b59db32008-11-07 01:41:35 +00001164def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001165 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001166 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1167 let Inst{7-4} = 0b0011;
1168 let Inst{11-8} = 0b1111;
1169 let Inst{19-16} = 0b1111;
1170}
Rafael Espindola199dd672006-10-17 13:13:23 +00001171
Evan Cheng8b59db32008-11-07 01:41:35 +00001172def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001173 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001174 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001175 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1176 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1177 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1178 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001179 Requires<[IsARM, HasV6]> {
1180 let Inst{7-4} = 0b1011;
1181 let Inst{11-8} = 0b1111;
1182 let Inst{19-16} = 0b1111;
1183}
Rafael Espindola27185192006-09-29 21:20:16 +00001184
Evan Cheng8b59db32008-11-07 01:41:35 +00001185def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001186 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001187 [(set GPR:$dst,
1188 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001189 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1190 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001191 Requires<[IsARM, HasV6]> {
1192 let Inst{7-4} = 0b1011;
1193 let Inst{11-8} = 0b1111;
1194 let Inst{19-16} = 0b1111;
1195}
Rafael Espindola27185192006-09-29 21:20:16 +00001196
Evan Cheng8b59db32008-11-07 01:41:35 +00001197def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1198 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1199 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001200 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1201 (and (shl GPR:$src2, (i32 imm:$shamt)),
1202 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001203 Requires<[IsARM, HasV6]> {
1204 let Inst{6-4} = 0b001;
1205}
Rafael Espindola27185192006-09-29 21:20:16 +00001206
Evan Chenga8e29892007-01-19 07:51:42 +00001207// Alternate cases for PKHBT where identities eliminate some nodes.
1208def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1209 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1210def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1211 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001212
Rafael Espindolaa2845842006-10-05 16:48:49 +00001213
Evan Cheng8b59db32008-11-07 01:41:35 +00001214def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1215 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1216 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001217 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1218 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001219 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1220 let Inst{6-4} = 0b101;
1221}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001222
Evan Chenga8e29892007-01-19 07:51:42 +00001223// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1224// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001225def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001226 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1227def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1228 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1229 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001230
Evan Chenga8e29892007-01-19 07:51:42 +00001231//===----------------------------------------------------------------------===//
1232// Comparison Instructions...
1233//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001234
Jim Grosbach26421962008-10-14 20:36:24 +00001235defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001236 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001237defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001238 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001239
Evan Chenga8e29892007-01-19 07:51:42 +00001240// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001241defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001242 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
Evan Chengd87293c2008-11-06 08:47:38 +00001243defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001244 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001245
Jim Grosbach26421962008-10-14 20:36:24 +00001246defm CMPnz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001247 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001248defm CMNnz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001249 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001250
1251def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1252 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001253
1254def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1255 (CMNri GPR:$src, so_imm_neg:$imm)>;
1256
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001257
Evan Chenga8e29892007-01-19 07:51:42 +00001258// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001259// FIXME: should be able to write a pattern for ARMcmov, but can't use
1260// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001261def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001262 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001263 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001264 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001265
Evan Chengd87293c2008-11-06 08:47:38 +00001266def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1267 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001268 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001269 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001270 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001271
Evan Chengd87293c2008-11-06 08:47:38 +00001272def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1273 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001274 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001275 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001276 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001277
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001278
Evan Chenga8e29892007-01-19 07:51:42 +00001279// LEApcrel - Load a pc-relative address into a register without offending the
1280// assembler.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001281def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001282 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1283 "${:private}PCRELL${:uid}+8))\n"),
1284 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001285 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001286 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001287
Evan Cheng0ff94f72007-08-07 01:37:15 +00001288def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1289 Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001290 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1291 "${:private}PCRELL${:uid}+8))\n"),
1292 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001293 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001294 []>;
Evan Chengeaa91b02007-06-19 01:26:51 +00001295
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001296//===----------------------------------------------------------------------===//
1297// TLS Instructions
1298//
1299
1300// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001301let isCall = 1,
1302 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001303 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001304 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001305 [(set R0, ARMthread_pointer)]>;
1306}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001307
Evan Chenga8e29892007-01-19 07:51:42 +00001308//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001309// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001310// eh_sjlj_setjmp() is a three instruction sequence to store the return
1311// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001312// Since by its nature we may be coming from some other function to get
1313// here, and we're using the stack frame for the containing function to
1314// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001315// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001316// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001317// except for our own input by listing the relevant registers in Defs. By
1318// doing so, we also cause the prologue/epilogue code to actively preserve
1319// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001320let Defs =
1321 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1322 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001323 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001324 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1325 "add r0, pc, #4\n\t"
1326 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001327 "mov r0, #0 @ eh_setjmp", "",
1328 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001329}
1330
1331//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001332// Non-Instruction Patterns
1333//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001334
Evan Chenga8e29892007-01-19 07:51:42 +00001335// ConstantPool, GlobalAddress, and JumpTable
1336def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1337def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1338def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001339 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001340
Evan Chenga8e29892007-01-19 07:51:42 +00001341// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001342
Evan Chenga8e29892007-01-19 07:51:42 +00001343// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001344let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001345def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001346 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001347 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001348
Evan Chenga8e29892007-01-19 07:51:42 +00001349def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1350 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1351 (so_imm2part_2 imm:$RHS))>;
1352def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1353 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1354 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001355
Evan Chenga8e29892007-01-19 07:51:42 +00001356// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001357
Rafael Espindola24357862006-10-19 17:05:03 +00001358
Evan Chenga8e29892007-01-19 07:51:42 +00001359// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001360def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1361 Requires<[IsNotDarwin]>;
1362def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1363 Requires<[IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001364
Evan Chenga8e29892007-01-19 07:51:42 +00001365// zextload i1 -> zextload i8
1366def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001367
Evan Chenga8e29892007-01-19 07:51:42 +00001368// extload -> zextload
1369def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1370def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1371def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001372
Evan Cheng83b5cf02008-11-05 23:22:34 +00001373def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1374def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1375
Evan Cheng34b12d22007-01-19 20:27:35 +00001376// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001377def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1378 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001379 (SMULBB GPR:$a, GPR:$b)>;
1380def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1381 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001382def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1383 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001384 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001385def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001386 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001387def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1388 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001389 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001390def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001391 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001392def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1393 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001394 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001395def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001396 (SMULWB GPR:$a, GPR:$b)>;
1397
1398def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001399 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1400 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001401 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1402def : ARMV5TEPat<(add GPR:$acc,
1403 (mul sext_16_node:$a, sext_16_node:$b)),
1404 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1405def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001406 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1407 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001408 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1409def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001410 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001411 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1412def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001413 (mul (sra GPR:$a, (i32 16)),
1414 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001415 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1416def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001417 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001418 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1419def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001420 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1421 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001422 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1423def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001424 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001425 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1426
Evan Chenga8e29892007-01-19 07:51:42 +00001427//===----------------------------------------------------------------------===//
1428// Thumb Support
1429//
1430
1431include "ARMInstrThumb.td"
1432
1433//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001434// Thumb2 Support
1435//
1436
1437include "ARMInstrThumb2.td"
1438
1439//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001440// Floating Point Support
1441//
1442
1443include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001444
1445//===----------------------------------------------------------------------===//
1446// Advanced SIMD (NEON) Support
1447//
1448
1449include "ARMInstrNEON.td"