blob: 0927e9a8cc0c6d0144de3d59495f6134fa270e91 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
JF Bastien5ab77042013-06-11 22:13:46 +000023#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/MachineConstantPool.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineModuleInfo.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/GlobalVariable.h"
37#include "llvm/IR/Instructions.h"
38#include "llvm/IR/IntrinsicInst.h"
39#include "llvm/IR/Module.h"
40#include "llvm/IR/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000042#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000045#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher836c6242010-12-15 23:47:29 +000051extern cl::opt<bool> EnableARMLongCalls;
52
Eric Christopherab695882010-07-21 22:26:11 +000053namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000054
Eric Christopher0d581222010-11-19 22:30:02 +000055 // All possible address modes, plus some.
56 typedef struct Address {
57 enum {
58 RegBase,
59 FrameIndexBase
60 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000061
Eric Christopher0d581222010-11-19 22:30:02 +000062 union {
63 unsigned Reg;
64 int FI;
65 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000068
Eric Christopher0d581222010-11-19 22:30:02 +000069 // Innocuous defaults for our address.
70 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000071 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000072 Base.Reg = 0;
73 }
74 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000075
76class ARMFastISel : public FastISel {
77
78 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
79 /// make the right decision when generating code for different targets.
80 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000081 const TargetMachine &TM;
82 const TargetInstrInfo &TII;
83 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000084 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000085
Eric Christopher8cf6c602010-09-29 22:24:45 +000086 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000087 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000088 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000089
Eric Christopherab695882010-07-21 22:26:11 +000090 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000091 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
92 const TargetLibraryInfo *libInfo)
93 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000094 TM(funcInfo.MF->getTarget()),
95 TII(*TM.getInstrInfo()),
96 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000097 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000098 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000099 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000100 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000101 }
102
Eric Christophercb592292010-08-20 00:20:31 +0000103 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000104 private:
105 unsigned FastEmitInst_(unsigned MachineInstOpcode,
106 const TargetRegisterClass *RC);
107 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC,
109 unsigned Op0, bool Op0IsKill);
110 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill,
113 unsigned Op1, bool Op1IsKill);
114 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
115 const TargetRegisterClass *RC,
116 unsigned Op0, bool Op0IsKill,
117 unsigned Op1, bool Op1IsKill,
118 unsigned Op2, bool Op2IsKill);
119 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
120 const TargetRegisterClass *RC,
121 unsigned Op0, bool Op0IsKill,
122 uint64_t Imm);
123 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
124 const TargetRegisterClass *RC,
125 unsigned Op0, bool Op0IsKill,
126 const ConstantFP *FPImm);
127 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 unsigned Op1, bool Op1IsKill,
131 uint64_t Imm);
132 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
133 const TargetRegisterClass *RC,
134 uint64_t Imm);
135 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000138
Craig Topper35fc62b2012-08-18 21:38:45 +0000139 unsigned FastEmitInst_extractsubreg(MVT RetVT,
140 unsigned Op0, bool Op0IsKill,
141 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000142
Eric Christophercb592292010-08-20 00:20:31 +0000143 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000144 private:
Eric Christopherab695882010-07-21 22:26:11 +0000145 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000146 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000147 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eli Bendersky75299e32013-04-19 22:29:18 +0000148 virtual bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
149 const LoadInst *LI);
Evan Cheng092e5e72013-02-11 01:27:15 +0000150 virtual bool FastLowerArguments();
Craig Topper35fc62b2012-08-18 21:38:45 +0000151 private:
Eric Christopherab695882010-07-21 22:26:11 +0000152 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000153
Eric Christopher83007122010-08-23 21:44:12 +0000154 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000155 private:
Eric Christopher17787722010-10-21 21:47:51 +0000156 bool SelectLoad(const Instruction *I);
157 bool SelectStore(const Instruction *I);
158 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000159 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000163 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
164 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000165 bool SelectIToFP(const Instruction *I, bool isSigned);
166 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000167 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000168 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000169 bool SelectCall(const Instruction *I, const char *IntrMemName);
170 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000171 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000172 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000173 bool SelectTrunc(const Instruction *I);
174 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000175 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000176
Eric Christopher83007122010-08-23 21:44:12 +0000177 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000178 private:
Jim Grosbachb49860e2013-08-16 23:37:31 +0000179 unsigned constrainOperandRegClass(const MCInstrDesc &II, unsigned OpNum,
180 unsigned Op);
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000181 bool isTypeLegal(Type *Ty, MVT &VT);
182 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000183 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
184 bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000185 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier404ed3c2011-12-14 17:26:05 +0000186 unsigned Alignment = 0, bool isZExt = true,
187 bool allocReg = true);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000188 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000189 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000190 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier6290b932012-12-17 22:35:29 +0000191 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000192 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosierc9758b12012-12-06 01:34:31 +0000193 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
194 unsigned Alignment);
Chad Rosier316a5aa2012-12-17 19:59:43 +0000195 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000196 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
197 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
198 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
199 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
200 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000201 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000202 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000203
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000204 // Call handling routines.
205 private:
Jush Luee649832012-07-19 09:49:00 +0000206 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
207 bool Return,
208 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000209 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000210 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000211 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000212 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
213 SmallVectorImpl<unsigned> &RegArgs,
214 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000215 unsigned &NumBytes,
216 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000217 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000218 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000219 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000220 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000221 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000222
223 // OptionalDef handling routines.
224 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000225 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000226 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
227 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier6290b932012-12-17 22:35:29 +0000228 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000229 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000230 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000231};
Eric Christopherab695882010-07-21 22:26:11 +0000232
233} // end anonymous namespace
234
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000235#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000236
Eric Christopher456144e2010-08-19 00:37:05 +0000237// DefinesOptionalPredicate - This is different from DefinesPredicate in that
238// we don't care about implicit defs here, just places we'll need to add a
239// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
240bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000241 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000242 return false;
243
244 // Look to see if our OptionalDef is defining CPSR or CCR.
245 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
246 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000247 if (!MO.isReg() || !MO.isDef()) continue;
248 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000249 *CPSR = true;
250 }
251 return true;
252}
253
Eric Christopheraf3dce52011-03-12 01:09:29 +0000254bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000255 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000258 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000259 AFI->isThumb2Function())
260 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000261
Evan Chenge837dea2011-06-28 19:10:37 +0000262 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
263 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000264 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000265
Eric Christopheraf3dce52011-03-12 01:09:29 +0000266 return false;
267}
268
Eric Christopher456144e2010-08-19 00:37:05 +0000269// If the machine is predicable go ahead and add the predicate operands, if
270// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000271// TODO: If we want to support thumb1 then we'll need to deal with optional
272// CPSR defs that need to be added before the remaining operands. See s_cc_out
273// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000274const MachineInstrBuilder &
275ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
276 MachineInstr *MI = &*MIB;
277
Eric Christopheraf3dce52011-03-12 01:09:29 +0000278 // Do we use a predicate? or...
279 // Are we NEON in ARM mode and have a predicate operand? If so, I know
280 // we're not predicable but add it anyways.
281 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000282 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000283
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000284 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000285 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000286 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000287 if (DefinesOptionalPredicate(MI, &CPSR)) {
288 if (CPSR)
289 AddDefaultT1CC(MIB);
290 else
291 AddDefaultCC(MIB);
292 }
293 return MIB;
294}
295
Jim Grosbachb49860e2013-08-16 23:37:31 +0000296unsigned ARMFastISel::constrainOperandRegClass(const MCInstrDesc &II,
297 unsigned Op, unsigned OpNum) {
298 if (TargetRegisterInfo::isVirtualRegister(Op)) {
299 const TargetRegisterClass *RegClass =
300 TII.getRegClass(II, OpNum, &TRI, *FuncInfo.MF);
301 if (!MRI.constrainRegClass(Op, RegClass)) {
302 // If it's not legal to COPY between the register classes, something
303 // has gone very wrong before we got here.
304 unsigned NewOp = createResultReg(RegClass);
305 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
306 TII.get(TargetOpcode::COPY), NewOp).addReg(Op));
307 return NewOp;
308 }
309 }
310 return Op;
311}
312
Eric Christopher0fe7d542010-08-17 01:25:29 +0000313unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
314 const TargetRegisterClass* RC) {
315 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000316 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000317
Eric Christopher456144e2010-08-19 00:37:05 +0000318 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000319 return ResultReg;
320}
321
322unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
323 const TargetRegisterClass *RC,
324 unsigned Op0, bool Op0IsKill) {
325 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000326 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327
Jim Grosbachb49860e2013-08-16 23:37:31 +0000328 // Make sure the input operand is sufficiently constrained to be legal
329 // for this instruction.
330 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier40d552e2012-02-15 17:36:21 +0000331 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000332 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000333 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000334 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000335 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000336 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000337 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000338 TII.get(TargetOpcode::COPY), ResultReg)
339 .addReg(II.ImplicitDefs[0]));
340 }
341 return ResultReg;
342}
343
344unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
345 const TargetRegisterClass *RC,
346 unsigned Op0, bool Op0IsKill,
347 unsigned Op1, bool Op1IsKill) {
348 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000349 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000350
Jim Grosbachb49860e2013-08-16 23:37:31 +0000351 // Make sure the input operands are sufficiently constrained to be legal
352 // for this instruction.
353 Op0 = constrainOperandRegClass(II, Op0, 1);
354 Op1 = constrainOperandRegClass(II, Op1, 2);
355
Chad Rosier40d552e2012-02-15 17:36:21 +0000356 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000357 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000358 .addReg(Op0, Op0IsKill * RegState::Kill)
359 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000360 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000361 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362 .addReg(Op0, Op0IsKill * RegState::Kill)
363 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000364 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000365 TII.get(TargetOpcode::COPY), ResultReg)
366 .addReg(II.ImplicitDefs[0]));
367 }
368 return ResultReg;
369}
370
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000371unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
372 const TargetRegisterClass *RC,
373 unsigned Op0, bool Op0IsKill,
374 unsigned Op1, bool Op1IsKill,
375 unsigned Op2, bool Op2IsKill) {
376 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000377 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000378
Jim Grosbachb49860e2013-08-16 23:37:31 +0000379 // Make sure the input operands are sufficiently constrained to be legal
380 // for this instruction.
381 Op0 = constrainOperandRegClass(II, Op0, 1);
382 Op1 = constrainOperandRegClass(II, Op1, 2);
383 Op2 = constrainOperandRegClass(II, Op1, 3);
384
Chad Rosier40d552e2012-02-15 17:36:21 +0000385 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000386 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
387 .addReg(Op0, Op0IsKill * RegState::Kill)
388 .addReg(Op1, Op1IsKill * RegState::Kill)
389 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000390 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
392 .addReg(Op0, Op0IsKill * RegState::Kill)
393 .addReg(Op1, Op1IsKill * RegState::Kill)
394 .addReg(Op2, Op2IsKill * RegState::Kill));
395 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
396 TII.get(TargetOpcode::COPY), ResultReg)
397 .addReg(II.ImplicitDefs[0]));
398 }
399 return ResultReg;
400}
401
Eric Christopher0fe7d542010-08-17 01:25:29 +0000402unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
403 const TargetRegisterClass *RC,
404 unsigned Op0, bool Op0IsKill,
405 uint64_t Imm) {
406 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000407 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000408
Jim Grosbachb49860e2013-08-16 23:37:31 +0000409 // Make sure the input operand is sufficiently constrained to be legal
410 // for this instruction.
411 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier40d552e2012-02-15 17:36:21 +0000412 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000413 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000414 .addReg(Op0, Op0IsKill * RegState::Kill)
415 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000416 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000417 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000418 .addReg(Op0, Op0IsKill * RegState::Kill)
419 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 TII.get(TargetOpcode::COPY), ResultReg)
422 .addReg(II.ImplicitDefs[0]));
423 }
424 return ResultReg;
425}
426
427unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
428 const TargetRegisterClass *RC,
429 unsigned Op0, bool Op0IsKill,
430 const ConstantFP *FPImm) {
431 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000432 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000433
Jim Grosbachb49860e2013-08-16 23:37:31 +0000434 // Make sure the input operand is sufficiently constrained to be legal
435 // for this instruction.
436 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier40d552e2012-02-15 17:36:21 +0000437 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 .addReg(Op0, Op0IsKill * RegState::Kill)
440 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000441 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 .addReg(Op0, Op0IsKill * RegState::Kill)
444 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000446 TII.get(TargetOpcode::COPY), ResultReg)
447 .addReg(II.ImplicitDefs[0]));
448 }
449 return ResultReg;
450}
451
452unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
453 const TargetRegisterClass *RC,
454 unsigned Op0, bool Op0IsKill,
455 unsigned Op1, bool Op1IsKill,
456 uint64_t Imm) {
457 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000458 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000459
Jim Grosbachb49860e2013-08-16 23:37:31 +0000460 // Make sure the input operands are sufficiently constrained to be legal
461 // for this instruction.
462 Op0 = constrainOperandRegClass(II, Op0, 1);
463 Op1 = constrainOperandRegClass(II, Op1, 2);
Chad Rosier40d552e2012-02-15 17:36:21 +0000464 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000465 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000466 .addReg(Op0, Op0IsKill * RegState::Kill)
467 .addReg(Op1, Op1IsKill * RegState::Kill)
468 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000469 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000470 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000471 .addReg(Op0, Op0IsKill * RegState::Kill)
472 .addReg(Op1, Op1IsKill * RegState::Kill)
473 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000474 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000475 TII.get(TargetOpcode::COPY), ResultReg)
476 .addReg(II.ImplicitDefs[0]));
477 }
478 return ResultReg;
479}
480
481unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
482 const TargetRegisterClass *RC,
483 uint64_t Imm) {
484 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000485 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000486
Chad Rosier40d552e2012-02-15 17:36:21 +0000487 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000488 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000489 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000490 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000491 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000492 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000494 TII.get(TargetOpcode::COPY), ResultReg)
495 .addReg(II.ImplicitDefs[0]));
496 }
497 return ResultReg;
498}
499
Eric Christopherd94bc542011-04-29 22:07:50 +0000500unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
501 const TargetRegisterClass *RC,
502 uint64_t Imm1, uint64_t Imm2) {
503 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000504 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000505
Chad Rosier40d552e2012-02-15 17:36:21 +0000506 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000507 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
508 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000509 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000510 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
511 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000512 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000513 TII.get(TargetOpcode::COPY),
514 ResultReg)
515 .addReg(II.ImplicitDefs[0]));
516 }
517 return ResultReg;
518}
519
Eric Christopher0fe7d542010-08-17 01:25:29 +0000520unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
521 unsigned Op0, bool Op0IsKill,
522 uint32_t Idx) {
523 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
524 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
525 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000526
Eric Christopher456144e2010-08-19 00:37:05 +0000527 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000528 DL, TII.get(TargetOpcode::COPY), ResultReg)
529 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000530 return ResultReg;
531}
532
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000533// TODO: Don't worry about 64-bit now, but when this is fixed remove the
534// checks from the various callers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000535unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000536 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000537
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000538 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
539 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000540 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000541 .addReg(SrcReg));
542 return MoveReg;
543}
544
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000545unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000546 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000547
Eric Christopheraa3ace12010-09-09 20:49:25 +0000548 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
549 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000550 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000551 .addReg(SrcReg));
552 return MoveReg;
553}
554
Eric Christopher9ed58df2010-09-09 00:19:41 +0000555// For double width floating point we need to materialize two constants
556// (the high and the low) into integer registers then use a move to get
557// the combined constant into an FP reg.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000558unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher9ed58df2010-09-09 00:19:41 +0000559 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000560 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000561
Eric Christopher9ed58df2010-09-09 00:19:41 +0000562 // This checks to see if we can use VFP3 instructions to materialize
563 // a constant, otherwise we have to go through the constant pool.
564 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000565 int Imm;
566 unsigned Opc;
567 if (is64bit) {
568 Imm = ARM_AM::getFP64Imm(Val);
569 Opc = ARM::FCONSTD;
570 } else {
571 Imm = ARM_AM::getFP32Imm(Val);
572 Opc = ARM::FCONSTS;
573 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000574 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
575 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
576 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000577 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000578 return DestReg;
579 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000580
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000581 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000582 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000583
Eric Christopher238bb162010-09-09 23:50:00 +0000584 // MachineConstantPool wants an explicit alignment.
585 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
586 if (Align == 0) {
587 // TODO: Figure out if this is correct.
588 Align = TD.getTypeAllocSize(CFP->getType());
589 }
590 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
591 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
592 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000593
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000594 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000595 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
596 DestReg)
597 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000598 .addReg(0));
599 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000600}
601
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000602unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000603
Chad Rosier44e89572011-11-04 22:29:00 +0000604 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
605 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000606
607 // If we can do this in a single instruction without a constant pool entry
608 // do so now.
609 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000610 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000611 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosierfc17ddd2012-11-27 01:06:49 +0000612 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
613 &ARM::GPRRegClass;
614 unsigned ImmReg = createResultReg(RC);
Eric Christophere5b13cf2010-11-03 20:21:17 +0000615 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000616 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000617 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000618 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000619 }
620
Chad Rosier4e89d972011-11-11 00:36:21 +0000621 // Use MVN to emit negative constants.
622 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
623 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000624 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000625 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000626 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000627 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
628 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
629 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
630 TII.get(Opc), ImmReg)
631 .addImm(Imm));
632 return ImmReg;
633 }
634 }
635
636 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000637 if (VT != MVT::i32)
638 return false;
639
640 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
641
Eric Christopher56d2b722010-09-02 23:43:26 +0000642 // MachineConstantPool wants an explicit alignment.
643 unsigned Align = TD.getPrefTypeAlignment(C->getType());
644 if (Align == 0) {
645 // TODO: Figure out if this is correct.
646 Align = TD.getTypeAllocSize(C->getType());
647 }
648 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000649
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000650 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000651 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000652 TII.get(ARM::t2LDRpci), DestReg)
653 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000654 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000655 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000656 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000657 TII.get(ARM::LDRcp), DestReg)
658 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000659 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000660
Eric Christopher56d2b722010-09-02 23:43:26 +0000661 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000662}
663
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000664unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000665 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000666 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000667
Eric Christopher890dbbe2010-10-02 00:32:44 +0000668 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000669 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Chad Rosier6aa6e5a2012-11-07 00:13:01 +0000670 const TargetRegisterClass *RC = isThumb2 ?
671 (const TargetRegisterClass*)&ARM::rGPRRegClass :
672 (const TargetRegisterClass*)&ARM::GPRRegClass;
673 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000674
JF Bastienfe532ad2013-06-14 02:49:43 +0000675 // FastISel TLS support on non-Darwin is broken, punt to SelectionDAG.
676 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
677 bool IsThreadLocal = GVar && GVar->isThreadLocal();
678 if (!Subtarget->isTargetDarwin() && IsThreadLocal) return 0;
679
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000680 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000681 // Darwin targets don't support movt with Reloc::Static, see
682 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
683 // static movt relocations.
684 if (Subtarget->useMovt() &&
685 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000686 unsigned Opc;
687 switch (RelocM) {
688 case Reloc::PIC_:
689 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
690 break;
691 case Reloc::DynamicNoPIC:
692 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
693 break;
694 default:
695 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
696 break;
697 }
698 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
699 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000700 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000701 // MachineConstantPool wants an explicit alignment.
702 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
703 if (Align == 0) {
704 // TODO: Figure out if this is correct.
705 Align = TD.getTypeAllocSize(GV->getType());
706 }
707
Jush Lu8f506472012-09-27 05:21:41 +0000708 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
709 return ARMLowerPICELF(GV, Align, VT);
710
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000711 // Grab index.
712 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
713 (Subtarget->isThumb() ? 4 : 8);
714 unsigned Id = AFI->createPICLabelUId();
715 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
716 ARMCP::CPValue,
717 PCAdj);
718 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
719
720 // Load value.
721 MachineInstrBuilder MIB;
722 if (isThumb2) {
723 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
724 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
725 .addConstantPoolIndex(Idx);
726 if (RelocM == Reloc::PIC_)
727 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000728 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000729 } else {
730 // The extra immediate is for addrmode2.
731 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
732 DestReg)
733 .addConstantPoolIndex(Idx)
734 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000735 AddOptionalDefs(MIB);
736
737 if (RelocM == Reloc::PIC_) {
738 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
739 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
740
741 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
742 DL, TII.get(Opc), NewDestReg)
743 .addReg(DestReg)
744 .addImm(Id);
745 AddOptionalDefs(MIB);
746 return NewDestReg;
747 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000748 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000749 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000750
Jush Luc4dc2492012-08-29 02:41:21 +0000751 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000752 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000753 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000754 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000755 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
756 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000757 .addReg(DestReg)
758 .addImm(0);
759 else
760 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
761 NewDestReg)
762 .addReg(DestReg)
763 .addImm(0);
764 DestReg = NewDestReg;
765 AddOptionalDefs(MIB);
766 }
767
Eric Christopher890dbbe2010-10-02 00:32:44 +0000768 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000769}
770
Eric Christopher9ed58df2010-09-09 00:19:41 +0000771unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
Patrik Hagglund3d170e62012-12-17 14:30:06 +0000772 EVT CEVT = TLI.getValueType(C->getType(), true);
773
774 // Only handle simple types.
775 if (!CEVT.isSimple()) return 0;
776 MVT VT = CEVT.getSimpleVT();
Eric Christopher9ed58df2010-09-09 00:19:41 +0000777
778 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
779 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000780 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
781 return ARMMaterializeGV(GV, VT);
782 else if (isa<ConstantInt>(C))
783 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000784
Eric Christopherc9932f62010-10-01 23:24:42 +0000785 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000786}
787
Chad Rosier944d82b2011-11-17 21:46:13 +0000788// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
789
Eric Christopherf9764fa2010-09-30 20:49:44 +0000790unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
791 // Don't handle dynamic allocas.
792 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000793
Duncan Sands1440e8b2010-11-03 11:35:31 +0000794 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000795 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000796
Eric Christopherf9764fa2010-09-30 20:49:44 +0000797 DenseMap<const AllocaInst*, int>::iterator SI =
798 FuncInfo.StaticAllocaMap.find(AI);
799
800 // This will get lowered later into the correct offsets and registers
801 // via rewriteXFrameIndex.
802 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000803 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000804 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000805 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000806 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000807 TII.get(Opc), ResultReg)
808 .addFrameIndex(SI->second)
809 .addImm(0));
810 return ResultReg;
811 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000812
Eric Christopherf9764fa2010-09-30 20:49:44 +0000813 return 0;
814}
815
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000816bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000817 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000818
Eric Christopherb1cc8482010-08-25 07:23:49 +0000819 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000820 if (evt == MVT::Other || !evt.isSimple()) return false;
821 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000822
Eric Christopherdc908042010-08-31 01:28:42 +0000823 // Handle all legal types, i.e. a register that will directly hold this
824 // value.
825 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000826}
827
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000828bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000829 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000830
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000831 // If this is a type than can be sign or zero-extended to a basic operation
832 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000833 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000834 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000835
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000836 return false;
837}
838
Eric Christopher88de86b2010-11-19 22:36:41 +0000839// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000840bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000841 // Some boilerplate from the X86 FastISel.
842 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000843 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000844 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000845 // Don't walk into other basic blocks unless the object is an alloca from
846 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000847 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
848 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
849 Opcode = I->getOpcode();
850 U = I;
851 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000852 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000853 Opcode = C->getOpcode();
854 U = C;
855 }
856
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000857 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000858 if (Ty->getAddressSpace() > 255)
859 // Fast instruction selection doesn't support the special
860 // address spaces.
861 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000862
Eric Christopher83007122010-08-23 21:44:12 +0000863 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000864 default:
Eric Christopher83007122010-08-23 21:44:12 +0000865 break;
Eric Christopheradde9da2013-07-12 22:08:24 +0000866 case Instruction::BitCast:
Eric Christopher55324332010-10-12 00:43:21 +0000867 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000868 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopheradde9da2013-07-12 22:08:24 +0000869 case Instruction::IntToPtr:
Eric Christopher55324332010-10-12 00:43:21 +0000870 // Look past no-op inttoptrs.
871 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000872 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000873 break;
Eric Christopheradde9da2013-07-12 22:08:24 +0000874 case Instruction::PtrToInt:
Eric Christopher55324332010-10-12 00:43:21 +0000875 // Look past no-op ptrtoints.
876 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000877 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000878 break;
Eric Christophereae84392010-10-14 09:29:41 +0000879 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000880 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000881 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000882
Eric Christophereae84392010-10-14 09:29:41 +0000883 // Iterate through the GEP folding the constants into offsets where
884 // we can.
885 gep_type_iterator GTI = gep_type_begin(U);
886 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
887 i != e; ++i, ++GTI) {
888 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000889 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000890 const StructLayout *SL = TD.getStructLayout(STy);
891 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
892 TmpOffset += SL->getElementOffset(Idx);
893 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000894 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000895 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000896 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
897 // Constant-offset addressing.
898 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000899 break;
900 }
901 if (isa<AddOperator>(Op) &&
902 (!isa<Instruction>(Op) ||
903 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
904 == FuncInfo.MBB) &&
905 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000906 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000907 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000908 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000909 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000910 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000911 // Iterate on the other operand.
912 Op = cast<AddOperator>(Op)->getOperand(0);
913 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000914 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000915 // Unsupported
916 goto unsupported_gep;
917 }
Eric Christophereae84392010-10-14 09:29:41 +0000918 }
919 }
Eric Christopher2896df82010-10-15 18:02:07 +0000920
921 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000922 Addr.Offset = TmpOffset;
923 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000924
925 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000926 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000927
Eric Christophereae84392010-10-14 09:29:41 +0000928 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000929 break;
930 }
Eric Christopher83007122010-08-23 21:44:12 +0000931 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000932 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000933 DenseMap<const AllocaInst*, int>::iterator SI =
934 FuncInfo.StaticAllocaMap.find(AI);
935 if (SI != FuncInfo.StaticAllocaMap.end()) {
936 Addr.BaseType = Address::FrameIndexBase;
937 Addr.Base.FI = SI->second;
938 return true;
939 }
940 break;
Eric Christopher83007122010-08-23 21:44:12 +0000941 }
942 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000943
Eric Christophercb0b04b2010-08-24 00:07:24 +0000944 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000945 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
946 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000947}
948
Chad Rosier6290b932012-12-17 22:35:29 +0000949void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher212ae932010-10-21 19:40:30 +0000950 bool needsLowering = false;
Chad Rosier6290b932012-12-17 22:35:29 +0000951 switch (VT.SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000952 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000953 case MVT::i1:
954 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000955 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000956 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000957 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000958 // Integer loads/stores handle 12-bit offsets.
959 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000960 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000961 if (needsLowering && isThumb2)
962 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
963 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000964 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000965 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000966 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000967 }
Eric Christopher212ae932010-10-21 19:40:30 +0000968 break;
969 case MVT::f32:
970 case MVT::f64:
971 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000972 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000973 break;
974 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000975
Eric Christopher827656d2010-11-20 22:38:27 +0000976 // If this is a stack pointer and the offset needs to be simplified then
977 // put the alloca address into a register, set the base type back to
978 // register and continue. This should almost never happen.
979 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000980 const TargetRegisterClass *RC = isThumb2 ?
981 (const TargetRegisterClass*)&ARM::tGPRRegClass :
982 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000983 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000984 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000985 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000986 TII.get(Opc), ResultReg)
987 .addFrameIndex(Addr.Base.FI)
988 .addImm(0));
989 Addr.Base.Reg = ResultReg;
990 Addr.BaseType = Address::RegBase;
991 }
992
Eric Christopher212ae932010-10-21 19:40:30 +0000993 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000994 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000995 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000996 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
997 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000998 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000999 }
Eric Christopher83007122010-08-23 21:44:12 +00001000}
1001
Chad Rosier6290b932012-12-17 22:35:29 +00001002void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +00001003 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +00001004 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +00001005 // addrmode5 output depends on the selection dag addressing dividing the
1006 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier6290b932012-12-17 22:35:29 +00001007 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher564857f2010-12-01 01:40:24 +00001008 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +00001009
Eric Christopher564857f2010-12-01 01:40:24 +00001010 // Frame base works a bit differently. Handle it separately.
1011 if (Addr.BaseType == Address::FrameIndexBase) {
1012 int FI = Addr.Base.FI;
1013 int Offset = Addr.Offset;
1014 MachineMemOperand *MMO =
1015 FuncInfo.MF->getMachineMemOperand(
1016 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +00001017 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +00001018 MFI.getObjectSize(FI),
1019 MFI.getObjectAlignment(FI));
1020 // Now add the rest of the operands.
1021 MIB.addFrameIndex(FI);
1022
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001023 // ARM halfword load/stores and signed byte loads need an additional
1024 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +00001025 if (useAM3) {
1026 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
1027 MIB.addReg(0);
1028 MIB.addImm(Imm);
1029 } else {
1030 MIB.addImm(Addr.Offset);
1031 }
Eric Christopher564857f2010-12-01 01:40:24 +00001032 MIB.addMemOperand(MMO);
1033 } else {
1034 // Now add the rest of the operands.
1035 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +00001036
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001037 // ARM halfword load/stores and signed byte loads need an additional
1038 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +00001039 if (useAM3) {
1040 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
1041 MIB.addReg(0);
1042 MIB.addImm(Imm);
1043 } else {
1044 MIB.addImm(Addr.Offset);
1045 }
Eric Christopher564857f2010-12-01 01:40:24 +00001046 }
1047 AddOptionalDefs(MIB);
1048}
1049
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001050bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001051 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherdc908042010-08-31 01:28:42 +00001052 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001053 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001054 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001055 const TargetRegisterClass *RC;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001056 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001057 // This is mostly going to be Neon/vector support.
1058 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001059 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001060 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001061 if (isThumb2) {
1062 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1063 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1064 else
1065 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001066 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001067 if (isZExt) {
1068 Opc = ARM::LDRBi12;
1069 } else {
1070 Opc = ARM::LDRSB;
1071 useAM3 = true;
1072 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001073 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001074 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001075 break;
Chad Rosier73463472011-11-09 21:30:12 +00001076 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001077 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001078 return false;
1079
Chad Rosier57b29972011-11-14 20:22:27 +00001080 if (isThumb2) {
1081 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1082 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1083 else
1084 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1085 } else {
1086 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1087 useAM3 = true;
1088 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001089 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001090 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001091 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001092 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001093 return false;
1094
Chad Rosier57b29972011-11-14 20:22:27 +00001095 if (isThumb2) {
1096 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1097 Opc = ARM::t2LDRi8;
1098 else
1099 Opc = ARM::t2LDRi12;
1100 } else {
1101 Opc = ARM::LDRi12;
1102 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001103 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001104 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001105 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001106 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001107 // Unaligned loads need special handling. Floats require word-alignment.
1108 if (Alignment && Alignment < 4) {
1109 needVMOV = true;
1110 VT = MVT::i32;
1111 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien1fe907e2013-06-09 00:20:24 +00001112 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001113 } else {
1114 Opc = ARM::VLDRS;
1115 RC = TLI.getRegClassFor(VT);
1116 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001117 break;
1118 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001119 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001120 // FIXME: Unaligned loads need special handling. Doublewords require
1121 // word-alignment.
1122 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001123 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001124
Eric Christopher6dab1372010-09-18 01:59:37 +00001125 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001126 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001127 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001128 }
Eric Christopher564857f2010-12-01 01:40:24 +00001129 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001130 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001131
Eric Christopher564857f2010-12-01 01:40:24 +00001132 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001133 if (allocReg)
1134 ResultReg = createResultReg(RC);
1135 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001136 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1137 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001138 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001139
1140 // If we had an unaligned load of a float we've converted it to an regular
1141 // load. Now we must move from the GRP to the FP register.
1142 if (needVMOV) {
1143 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1144 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1145 TII.get(ARM::VMOVSR), MoveReg)
1146 .addReg(ResultReg));
1147 ResultReg = MoveReg;
1148 }
Eric Christopherdc908042010-08-31 01:28:42 +00001149 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001150}
1151
Eric Christopher43b62be2010-09-27 06:02:23 +00001152bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001153 // Atomic loads need special handling.
1154 if (cast<LoadInst>(I)->isAtomic())
1155 return false;
1156
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001157 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001158 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001159 if (!isLoadTypeLegal(I->getType(), VT))
1160 return false;
1161
Eric Christopher564857f2010-12-01 01:40:24 +00001162 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001163 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001164 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001165
1166 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001167 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1168 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001169 UpdateValueMap(I, ResultReg);
1170 return true;
1171}
1172
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001173bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001174 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001175 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001176 bool useAM3 = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001177 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001178 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001179 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001180 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001181 unsigned Res = createResultReg(isThumb2 ?
1182 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1183 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001184 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Joey Gouly6cbb39e2013-08-23 15:20:56 +00001185 SrcReg = constrainOperandRegClass(TII.get(Opc), SrcReg, 1);
Eric Christopher4c914122010-11-02 23:59:09 +00001186 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1187 TII.get(Opc), Res)
1188 .addReg(SrcReg).addImm(1));
1189 SrcReg = Res;
1190 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001191 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001192 if (isThumb2) {
1193 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1194 StrOpc = ARM::t2STRBi8;
1195 else
1196 StrOpc = ARM::t2STRBi12;
1197 } else {
1198 StrOpc = ARM::STRBi12;
1199 }
Eric Christopher15418772010-10-12 05:39:06 +00001200 break;
1201 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001202 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001203 return false;
1204
Chad Rosier57b29972011-11-14 20:22:27 +00001205 if (isThumb2) {
1206 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1207 StrOpc = ARM::t2STRHi8;
1208 else
1209 StrOpc = ARM::t2STRHi12;
1210 } else {
1211 StrOpc = ARM::STRH;
1212 useAM3 = true;
1213 }
Eric Christopher15418772010-10-12 05:39:06 +00001214 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001215 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001216 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001217 return false;
1218
Chad Rosier57b29972011-11-14 20:22:27 +00001219 if (isThumb2) {
1220 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1221 StrOpc = ARM::t2STRi8;
1222 else
1223 StrOpc = ARM::t2STRi12;
1224 } else {
1225 StrOpc = ARM::STRi12;
1226 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001227 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001228 case MVT::f32:
1229 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001230 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001231 if (Alignment && Alignment < 4) {
1232 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1233 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1234 TII.get(ARM::VMOVRS), MoveReg)
1235 .addReg(SrcReg));
1236 SrcReg = MoveReg;
1237 VT = MVT::i32;
1238 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001239 } else {
1240 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001241 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001242 break;
1243 case MVT::f64:
1244 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001245 // FIXME: Unaligned stores need special handling. Doublewords require
1246 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001247 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001248 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001249
Eric Christopher56d2b722010-09-02 23:43:26 +00001250 StrOpc = ARM::VSTRD;
1251 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001252 }
Eric Christopher564857f2010-12-01 01:40:24 +00001253 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001254 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001255
Eric Christopher564857f2010-12-01 01:40:24 +00001256 // Create the base instruction, then add the operands.
Joey Gouly6cbb39e2013-08-23 15:20:56 +00001257 SrcReg = constrainOperandRegClass(TII.get(StrOpc), SrcReg, 0);
Eric Christopher564857f2010-12-01 01:40:24 +00001258 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1259 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001260 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001261 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001262 return true;
1263}
1264
Eric Christopher43b62be2010-09-27 06:02:23 +00001265bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001266 Value *Op0 = I->getOperand(0);
1267 unsigned SrcReg = 0;
1268
Eli Friedman4136d232011-09-02 22:33:24 +00001269 // Atomic stores need special handling.
1270 if (cast<StoreInst>(I)->isAtomic())
1271 return false;
1272
Eric Christopher564857f2010-12-01 01:40:24 +00001273 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001274 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001275 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001276 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001277
Eric Christopher1b61ef42010-09-02 01:48:11 +00001278 // Get the value to be stored into a register.
1279 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001280 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001281
Eric Christopher564857f2010-12-01 01:40:24 +00001282 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001283 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001284 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001285 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001286
Chad Rosier9eff1e32011-12-03 02:21:57 +00001287 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1288 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001289 return true;
1290}
1291
1292static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1293 switch (Pred) {
1294 // Needs two compares...
1295 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001296 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001297 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001298 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001299 return ARMCC::AL;
1300 case CmpInst::ICMP_EQ:
1301 case CmpInst::FCMP_OEQ:
1302 return ARMCC::EQ;
1303 case CmpInst::ICMP_SGT:
1304 case CmpInst::FCMP_OGT:
1305 return ARMCC::GT;
1306 case CmpInst::ICMP_SGE:
1307 case CmpInst::FCMP_OGE:
1308 return ARMCC::GE;
1309 case CmpInst::ICMP_UGT:
1310 case CmpInst::FCMP_UGT:
1311 return ARMCC::HI;
1312 case CmpInst::FCMP_OLT:
1313 return ARMCC::MI;
1314 case CmpInst::ICMP_ULE:
1315 case CmpInst::FCMP_OLE:
1316 return ARMCC::LS;
1317 case CmpInst::FCMP_ORD:
1318 return ARMCC::VC;
1319 case CmpInst::FCMP_UNO:
1320 return ARMCC::VS;
1321 case CmpInst::FCMP_UGE:
1322 return ARMCC::PL;
1323 case CmpInst::ICMP_SLT:
1324 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001325 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001326 case CmpInst::ICMP_SLE:
1327 case CmpInst::FCMP_ULE:
1328 return ARMCC::LE;
1329 case CmpInst::FCMP_UNE:
1330 case CmpInst::ICMP_NE:
1331 return ARMCC::NE;
1332 case CmpInst::ICMP_UGE:
1333 return ARMCC::HS;
1334 case CmpInst::ICMP_ULT:
1335 return ARMCC::LO;
1336 }
Eric Christopher543cf052010-09-01 22:16:27 +00001337}
1338
Eric Christopher43b62be2010-09-27 06:02:23 +00001339bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001340 const BranchInst *BI = cast<BranchInst>(I);
1341 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1342 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001343
Eric Christophere5734102010-09-03 00:35:47 +00001344 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001345
Eric Christopher0e6233b2010-10-29 21:08:19 +00001346 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1347 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001348 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001349 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001350
1351 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001352 // Try to take advantage of fallthrough opportunities.
1353 CmpInst::Predicate Predicate = CI->getPredicate();
1354 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1355 std::swap(TBB, FBB);
1356 Predicate = CmpInst::getInversePredicate(Predicate);
1357 }
1358
1359 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001360
1361 // We may not handle every CC for now.
1362 if (ARMPred == ARMCC::AL) return false;
1363
Chad Rosier75698f32011-10-26 23:17:28 +00001364 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001365 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001366 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001367
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001368 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001369 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1370 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1371 FastEmitBranch(FBB, DL);
1372 FuncInfo.MBB->addSuccessor(TBB);
1373 return true;
1374 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001375 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1376 MVT SourceVT;
1377 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001378 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001379 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001380 unsigned OpReg = getRegForValue(TI->getOperand(0));
1381 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1382 TII.get(TstOpc))
1383 .addReg(OpReg).addImm(1));
1384
1385 unsigned CCMode = ARMCC::NE;
1386 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1387 std::swap(TBB, FBB);
1388 CCMode = ARMCC::EQ;
1389 }
1390
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001391 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001392 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1393 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1394
1395 FastEmitBranch(FBB, DL);
1396 FuncInfo.MBB->addSuccessor(TBB);
1397 return true;
1398 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001399 } else if (const ConstantInt *CI =
1400 dyn_cast<ConstantInt>(BI->getCondition())) {
1401 uint64_t Imm = CI->getZExtValue();
1402 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1403 FastEmitBranch(Target, DL);
1404 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001405 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001406
Eric Christopher0e6233b2010-10-29 21:08:19 +00001407 unsigned CmpReg = getRegForValue(BI->getCondition());
1408 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001409
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001410 // We've been divorced from our compare! Our block was split, and
1411 // now our compare lives in a predecessor block. We musn't
1412 // re-compare here, as the children of the compare aren't guaranteed
1413 // live across the block boundary (we *could* check for this).
1414 // Regardless, the compare has been done in the predecessor block,
1415 // and it left a value for us in a virtual register. Ergo, we test
1416 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001417 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001418 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1419 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001420
Eric Christopher7a20a372011-04-28 16:52:09 +00001421 unsigned CCMode = ARMCC::NE;
1422 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1423 std::swap(TBB, FBB);
1424 CCMode = ARMCC::EQ;
1425 }
1426
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001427 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001428 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001429 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001430 FastEmitBranch(FBB, DL);
1431 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001432 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001433}
1434
Chad Rosier60c8fa62012-02-07 23:56:08 +00001435bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1436 unsigned AddrReg = getRegForValue(I->getOperand(0));
1437 if (AddrReg == 0) return false;
1438
1439 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1440 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1441 .addReg(AddrReg));
Bill Wendling8f47fc82012-10-22 23:30:04 +00001442
1443 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1444 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1445 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1446
Jush Luefc967e2012-06-14 06:08:19 +00001447 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001448}
1449
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001450bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1451 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001452 Type *Ty = Src1Value->getType();
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001453 EVT SrcEVT = TLI.getValueType(Ty, true);
1454 if (!SrcEVT.isSimple()) return false;
1455 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001456
Chad Rosierade62002011-10-26 23:25:44 +00001457 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1458 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001459 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001460
Chad Rosier2f2fe412011-11-09 03:22:02 +00001461 // Check to see if the 2nd operand is a constant that we can encode directly
1462 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001463 int Imm = 0;
1464 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001465 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001466 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1467 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001468 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1469 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1470 SrcVT == MVT::i1) {
1471 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001472 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001473 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1474 // then a cmn, because there is no way to represent 2147483648 as a
1475 // signed 32-bit int.
1476 if (Imm < 0 && Imm != (int)0x80000000) {
1477 isNegativeImm = true;
1478 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001479 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001480 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1481 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001482 }
1483 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1484 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1485 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001486 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001487 }
1488
Eric Christopherd43393a2010-09-08 23:13:45 +00001489 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001490 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001491 bool needsExt = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001492 switch (SrcVT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001493 default: return false;
1494 // TODO: Verify compares.
1495 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001496 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001497 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001498 break;
1499 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001500 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001501 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001502 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001503 case MVT::i1:
1504 case MVT::i8:
1505 case MVT::i16:
1506 needsExt = true;
1507 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001508 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001509 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001510 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001511 CmpOpc = ARM::t2CMPrr;
1512 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001513 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001514 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001515 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001516 CmpOpc = ARM::CMPrr;
1517 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001518 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001519 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001520 break;
1521 }
1522
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001523 unsigned SrcReg1 = getRegForValue(Src1Value);
1524 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001525
Duncan Sands4c0c5452011-11-28 10:31:27 +00001526 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001527 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001528 SrcReg2 = getRegForValue(Src2Value);
1529 if (SrcReg2 == 0) return false;
1530 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001531
1532 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1533 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001534 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1535 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001536 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001537 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1538 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001539 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001540 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001541
Jim Grosbach62c77492013-08-16 23:37:40 +00001542 const MCInstrDesc &II = TII.get(CmpOpc);
1543 SrcReg1 = constrainOperandRegClass(II, SrcReg1, 0);
Chad Rosier1c47de82011-11-11 06:27:41 +00001544 if (!UseImm) {
Jim Grosbach62c77492013-08-16 23:37:40 +00001545 SrcReg2 = constrainOperandRegClass(II, SrcReg2, 1);
1546 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001547 .addReg(SrcReg1).addReg(SrcReg2));
1548 } else {
1549 MachineInstrBuilder MIB;
Jim Grosbach62c77492013-08-16 23:37:40 +00001550 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001551 .addReg(SrcReg1);
1552
1553 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1554 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001555 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001556 AddOptionalDefs(MIB);
1557 }
Chad Rosierade62002011-10-26 23:25:44 +00001558
1559 // For floating point we need to move the result to a comparison register
1560 // that we can then use for branches.
1561 if (Ty->isFloatTy() || Ty->isDoubleTy())
1562 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1563 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001564 return true;
1565}
1566
1567bool ARMFastISel::SelectCmp(const Instruction *I) {
1568 const CmpInst *CI = cast<CmpInst>(I);
1569
Eric Christopher229207a2010-09-29 01:14:47 +00001570 // Get the compare predicate.
1571 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001572
Eric Christopher229207a2010-09-29 01:14:47 +00001573 // We may not handle every CC for now.
1574 if (ARMPred == ARMCC::AL) return false;
1575
Chad Rosier530f7ce2011-10-26 22:47:55 +00001576 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001577 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001578 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001579
Eric Christopher229207a2010-09-29 01:14:47 +00001580 // Now set a register based on the comparison. Explicitly set the predicates
1581 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001582 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001583 const TargetRegisterClass *RC = isThumb2 ?
1584 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1585 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001586 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001587 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001588 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001589 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001590 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1591 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001592 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001593
Eric Christophera5b1e682010-09-17 22:28:18 +00001594 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001595 return true;
1596}
1597
Eric Christopher43b62be2010-09-27 06:02:23 +00001598bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001599 // Make sure we have VFP and that we're extending float to double.
1600 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001601
Eric Christopher46203602010-09-09 00:26:48 +00001602 Value *V = I->getOperand(0);
1603 if (!I->getType()->isDoubleTy() ||
1604 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001605
Eric Christopher46203602010-09-09 00:26:48 +00001606 unsigned Op = getRegForValue(V);
1607 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001608
Craig Topper420761a2012-04-20 07:30:17 +00001609 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001610 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001611 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001612 .addReg(Op));
1613 UpdateValueMap(I, Result);
1614 return true;
1615}
1616
Eric Christopher43b62be2010-09-27 06:02:23 +00001617bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001618 // Make sure we have VFP and that we're truncating double to float.
1619 if (!Subtarget->hasVFP2()) return false;
1620
1621 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001622 if (!(I->getType()->isFloatTy() &&
1623 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001624
1625 unsigned Op = getRegForValue(V);
1626 if (Op == 0) return false;
1627
Craig Topper420761a2012-04-20 07:30:17 +00001628 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001629 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001630 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001631 .addReg(Op));
1632 UpdateValueMap(I, Result);
1633 return true;
1634}
1635
Chad Rosierae46a332012-02-03 21:14:11 +00001636bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001637 // Make sure we have VFP.
1638 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001639
Duncan Sands1440e8b2010-11-03 11:35:31 +00001640 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001641 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001642 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001643 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001644
Chad Rosier463fe242011-11-03 02:04:59 +00001645 Value *Src = I->getOperand(0);
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001646 EVT SrcEVT = TLI.getValueType(Src->getType(), true);
1647 if (!SrcEVT.isSimple())
1648 return false;
1649 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosier463fe242011-11-03 02:04:59 +00001650 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001651 return false;
1652
Chad Rosier463fe242011-11-03 02:04:59 +00001653 unsigned SrcReg = getRegForValue(Src);
1654 if (SrcReg == 0) return false;
1655
1656 // Handle sign-extension.
1657 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001658 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosierae46a332012-02-03 21:14:11 +00001659 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001660 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001661 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001662
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001663 // The conversion routine works on fp-reg to fp-reg and the operand above
1664 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001665 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001666 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001667
Eric Christopher9a040492010-09-09 18:54:59 +00001668 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001669 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1670 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001671 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001672
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001673 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001674 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1675 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001676 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001677 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001678 return true;
1679}
1680
Chad Rosierae46a332012-02-03 21:14:11 +00001681bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001682 // Make sure we have VFP.
1683 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001684
Duncan Sands1440e8b2010-11-03 11:35:31 +00001685 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001686 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001687 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001688 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001689
Eric Christopher9a040492010-09-09 18:54:59 +00001690 unsigned Op = getRegForValue(I->getOperand(0));
1691 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001692
Eric Christopher9a040492010-09-09 18:54:59 +00001693 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001694 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001695 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1696 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001697 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001698
Chad Rosieree8901c2012-02-03 20:27:51 +00001699 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001700 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001701 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1702 ResultReg)
1703 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001704
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001705 // This result needs to be in an integer register, but the conversion only
1706 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001707 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001708 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001709
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001710 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001711 return true;
1712}
1713
Eric Christopher3bbd3962010-10-11 08:27:59 +00001714bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001715 MVT VT;
1716 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001717 return false;
1718
1719 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001720 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001721
1722 unsigned CondReg = getRegForValue(I->getOperand(0));
1723 if (CondReg == 0) return false;
1724 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1725 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001726
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001727 // Check to see if we can use an immediate in the conditional move.
1728 int Imm = 0;
1729 bool UseImm = false;
1730 bool isNegativeImm = false;
1731 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1732 assert (VT == MVT::i32 && "Expecting an i32.");
1733 Imm = (int)ConstInt->getValue().getZExtValue();
1734 if (Imm < 0) {
1735 isNegativeImm = true;
1736 Imm = ~Imm;
1737 }
1738 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1739 (ARM_AM::getSOImmVal(Imm) != -1);
1740 }
1741
Duncan Sands4c0c5452011-11-28 10:31:27 +00001742 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001743 if (!UseImm) {
1744 Op2Reg = getRegForValue(I->getOperand(2));
1745 if (Op2Reg == 0) return false;
1746 }
1747
1748 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Jim Grosbach62c77492013-08-16 23:37:40 +00001749 CondReg = constrainOperandRegClass(TII.get(CmpOpc), CondReg, 0);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001750 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001751 .addReg(CondReg).addImm(0));
1752
1753 unsigned MovCCOpc;
Chad Rosierac3158b2012-11-27 21:46:46 +00001754 const TargetRegisterClass *RC;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001755 if (!UseImm) {
Chad Rosierac3158b2012-11-27 21:46:46 +00001756 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001757 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1758 } else {
Chad Rosierac3158b2012-11-27 21:46:46 +00001759 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1760 if (!isNegativeImm)
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001761 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosierac3158b2012-11-27 21:46:46 +00001762 else
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001763 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001764 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001765 unsigned ResultReg = createResultReg(RC);
Jim Grosbach62c77492013-08-16 23:37:40 +00001766 if (!UseImm) {
Jim Grosbach8b262e52013-08-20 19:12:42 +00001767 Op2Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op2Reg, 1);
Jim Grosbach62c77492013-08-16 23:37:40 +00001768 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 2);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001769 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1770 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach62c77492013-08-16 23:37:40 +00001771 } else {
1772 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 1);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001773 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1774 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Jim Grosbach62c77492013-08-16 23:37:40 +00001775 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001776 UpdateValueMap(I, ResultReg);
1777 return true;
1778}
1779
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001780bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001781 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001782 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001783 if (!isTypeLegal(Ty, VT))
1784 return false;
1785
1786 // If we have integer div support we should have selected this automagically.
1787 // In case we have a real miss go ahead and return false and we'll pick
1788 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001789 if (Subtarget->hasDivide()) return false;
1790
Eric Christopher08637852010-09-30 22:34:19 +00001791 // Otherwise emit a libcall.
1792 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001793 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001794 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001795 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001796 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001797 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001798 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001799 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001800 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001801 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001802 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001803 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001804
Eric Christopher08637852010-09-30 22:34:19 +00001805 return ARMEmitLibcall(I, LC);
1806}
1807
Chad Rosier769422f2012-02-03 21:23:45 +00001808bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001809 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001810 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001811 if (!isTypeLegal(Ty, VT))
1812 return false;
1813
1814 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1815 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001816 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001817 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001818 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001819 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001820 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001821 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001822 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001823 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001824 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001825 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001826
Eric Christopher6a880d62010-10-11 08:37:26 +00001827 return ARMEmitLibcall(I, LC);
1828}
1829
Chad Rosier3901c3e2012-02-06 23:50:07 +00001830bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001831 EVT DestVT = TLI.getValueType(I->getType(), true);
1832
1833 // We can get here in the case when we have a binary operation on a non-legal
1834 // type and the target independent selector doesn't know how to handle it.
1835 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1836 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001837
Chad Rosier6fde8752012-02-08 02:29:21 +00001838 unsigned Opc;
1839 switch (ISDOpcode) {
1840 default: return false;
1841 case ISD::ADD:
1842 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1843 break;
1844 case ISD::OR:
1845 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1846 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001847 case ISD::SUB:
1848 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1849 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001850 }
1851
Chad Rosier3901c3e2012-02-06 23:50:07 +00001852 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1853 if (SrcReg1 == 0) return false;
1854
1855 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1856 // in the instruction, rather then materializing the value in a register.
1857 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1858 if (SrcReg2 == 0) return false;
1859
JF Bastiena9a8a122013-05-29 15:45:47 +00001860 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Joey Gouly6cbb39e2013-08-23 15:20:56 +00001861 SrcReg1 = constrainOperandRegClass(TII.get(Opc), SrcReg1, 1);
1862 SrcReg2 = constrainOperandRegClass(TII.get(Opc), SrcReg2, 2);
Chad Rosier3901c3e2012-02-06 23:50:07 +00001863 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1864 TII.get(Opc), ResultReg)
1865 .addReg(SrcReg1).addReg(SrcReg2));
1866 UpdateValueMap(I, ResultReg);
1867 return true;
1868}
1869
1870bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001871 EVT FPVT = TLI.getValueType(I->getType(), true);
1872 if (!FPVT.isSimple()) return false;
1873 MVT VT = FPVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001874
Eric Christopherbc39b822010-09-09 00:53:57 +00001875 // We can get here in the case when we want to use NEON for our fp
1876 // operations, but can't figure out how to. Just use the vfp instructions
1877 // if we have them.
1878 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001879 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001880 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1881 if (isFloat && !Subtarget->hasVFP2())
1882 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001883
Eric Christopherbc39b822010-09-09 00:53:57 +00001884 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001885 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001886 switch (ISDOpcode) {
1887 default: return false;
1888 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001889 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001890 break;
1891 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001892 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001893 break;
1894 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001895 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001896 break;
1897 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001898 unsigned Op1 = getRegForValue(I->getOperand(0));
1899 if (Op1 == 0) return false;
1900
1901 unsigned Op2 = getRegForValue(I->getOperand(1));
1902 if (Op2 == 0) return false;
1903
Chad Rosier316a5aa2012-12-17 19:59:43 +00001904 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Eric Christopherbc39b822010-09-09 00:53:57 +00001905 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1906 TII.get(Opc), ResultReg)
1907 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001908 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001909 return true;
1910}
1911
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001912// Call Handling Code
1913
Jush Luee649832012-07-19 09:49:00 +00001914// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001915// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001916CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1917 bool Return,
1918 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001919 switch (CC) {
1920 default:
1921 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001922 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001923 if (Subtarget->hasVFP2() && !isVarArg) {
1924 if (!Subtarget->isAAPCS_ABI())
1925 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1926 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1927 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1928 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001929 // Fallthrough
1930 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001931 // Use target triple & subtarget features to do actual dispatch.
1932 if (Subtarget->isAAPCS_ABI()) {
1933 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001934 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001935 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1936 else
1937 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1938 } else
1939 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1940 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001941 if (!isVarArg)
1942 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1943 // Fall through to soft float variant, variadic functions don't
1944 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001945 case CallingConv::ARM_AAPCS:
1946 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1947 case CallingConv::ARM_APCS:
1948 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001949 case CallingConv::GHC:
1950 if (Return)
1951 llvm_unreachable("Can't return in GHC call convention");
1952 else
1953 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001954 }
1955}
1956
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001957bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1958 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001959 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001960 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1961 SmallVectorImpl<unsigned> &RegArgs,
1962 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001963 unsigned &NumBytes,
1964 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001965 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001966 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1967 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1968 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001969
Bill Wendling5aeff312012-03-16 23:11:07 +00001970 // Check that we can handle all of the arguments. If we can't, then bail out
1971 // now before we add code to the MBB.
1972 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1973 CCValAssign &VA = ArgLocs[i];
1974 MVT ArgVT = ArgVTs[VA.getValNo()];
1975
1976 // We don't handle NEON/vector parameters yet.
1977 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1978 return false;
1979
1980 // Now copy/store arg to correct locations.
1981 if (VA.isRegLoc() && !VA.needsCustom()) {
1982 continue;
1983 } else if (VA.needsCustom()) {
1984 // TODO: We need custom lowering for vector (v2f64) args.
1985 if (VA.getLocVT() != MVT::f64 ||
1986 // TODO: Only handle register args for now.
1987 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1988 return false;
1989 } else {
Craig Topper5a0910b2013-08-15 02:33:50 +00001990 switch (ArgVT.SimpleTy) {
Bill Wendling5aeff312012-03-16 23:11:07 +00001991 default:
1992 return false;
1993 case MVT::i1:
1994 case MVT::i8:
1995 case MVT::i16:
1996 case MVT::i32:
1997 break;
1998 case MVT::f32:
1999 if (!Subtarget->hasVFP2())
2000 return false;
2001 break;
2002 case MVT::f64:
2003 if (!Subtarget->hasVFP2())
2004 return false;
2005 break;
2006 }
2007 }
2008 }
2009
2010 // At the point, we are able to handle the call's arguments in fast isel.
2011
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002012 // Get a count of how many bytes are to be pushed on the stack.
2013 NumBytes = CCInfo.getNextStackOffset();
2014
2015 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00002016 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002017 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2018 TII.get(AdjStackDown))
2019 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002020
2021 // Process the args.
2022 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2023 CCValAssign &VA = ArgLocs[i];
2024 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00002025 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002026
Bill Wendling5aeff312012-03-16 23:11:07 +00002027 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
2028 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00002029
Eric Christopherf9764fa2010-09-30 20:49:44 +00002030 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002031 switch (VA.getLocInfo()) {
2032 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00002033 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00002034 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00002035 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
2036 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00002037 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00002038 break;
2039 }
Chad Rosier42536af2011-11-05 20:16:15 +00002040 case CCValAssign::AExt:
2041 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00002042 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00002043 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00002044 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
JF Bastien8fc760c2013-06-07 20:10:37 +00002045 assert (Arg != 0 && "Failed to emit a zext");
Chad Rosierb74c8652011-12-02 20:25:18 +00002046 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00002047 break;
2048 }
2049 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002050 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002051 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00002052 assert(BC != 0 && "Failed to emit a bitcast!");
2053 Arg = BC;
2054 ArgVT = VA.getLocVT();
2055 break;
2056 }
2057 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002058 }
2059
2060 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00002061 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002062 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00002063 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00002064 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002065 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002066 } else if (VA.needsCustom()) {
2067 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00002068 assert(VA.getLocVT() == MVT::f64 &&
2069 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00002070
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002071 CCValAssign &NextVA = ArgLocs[++i];
2072
Bill Wendling5aeff312012-03-16 23:11:07 +00002073 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2074 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002075
2076 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2077 TII.get(ARM::VMOVRRD), VA.getLocReg())
2078 .addReg(NextVA.getLocReg(), RegState::Define)
2079 .addReg(Arg));
2080 RegArgs.push_back(VA.getLocReg());
2081 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002082 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002083 assert(VA.isMemLoc());
2084 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002085 Address Addr;
2086 Addr.BaseType = Address::RegBase;
2087 Addr.Base.Reg = ARM::SP;
2088 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002089
Bill Wendling5aeff312012-03-16 23:11:07 +00002090 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2091 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002092 }
2093 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002094
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002095 return true;
2096}
2097
Duncan Sands1440e8b2010-11-03 11:35:31 +00002098bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002099 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002100 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002101 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002102 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002103 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2104 TII.get(AdjStackUp))
2105 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002106
2107 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002108 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002109 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002110 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2111 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002112
2113 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002114 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002115 // For this move we copy into two registers and then move into the
2116 // double fp reg we want.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002117 MVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002118 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002119 unsigned ResultReg = createResultReg(DstRC);
2120 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2121 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002122 .addReg(RVLocs[0].getLocReg())
2123 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002124
Eric Christopher3659ac22010-10-20 08:02:24 +00002125 UsedRegs.push_back(RVLocs[0].getLocReg());
2126 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002127
Eric Christopherdccd2c32010-10-11 08:38:55 +00002128 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002129 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002130 } else {
2131 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002132 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002133
2134 // Special handling for extended integers.
2135 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2136 CopyVT = MVT::i32;
2137
Craig Topper44d23822012-02-22 05:59:10 +00002138 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002139
Eric Christopher14df8822010-10-01 00:00:11 +00002140 unsigned ResultReg = createResultReg(DstRC);
2141 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2142 ResultReg).addReg(RVLocs[0].getLocReg());
2143 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002144
Eric Christopherdccd2c32010-10-11 08:38:55 +00002145 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002146 UpdateValueMap(I, ResultReg);
2147 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002148 }
2149
Eric Christopherdccd2c32010-10-11 08:38:55 +00002150 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002151}
2152
Eric Christopher4f512ef2010-10-22 01:28:00 +00002153bool ARMFastISel::SelectRet(const Instruction *I) {
2154 const ReturnInst *Ret = cast<ReturnInst>(I);
2155 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002156
Eric Christopher4f512ef2010-10-22 01:28:00 +00002157 if (!FuncInfo.CanLowerReturn)
2158 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002159
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002160 // Build a list of return value registers.
2161 SmallVector<unsigned, 4> RetRegs;
2162
Eric Christopher4f512ef2010-10-22 01:28:00 +00002163 CallingConv::ID CC = F.getCallingConv();
2164 if (Ret->getNumOperands() > 0) {
2165 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling8b62abd2012-12-30 13:01:51 +00002166 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002167
2168 // Analyze operands of the call, assigning locations to each operand.
2169 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002170 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002171 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2172 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002173
2174 const Value *RV = Ret->getOperand(0);
2175 unsigned Reg = getRegForValue(RV);
2176 if (Reg == 0)
2177 return false;
2178
2179 // Only handle a single return value for now.
2180 if (ValLocs.size() != 1)
2181 return false;
2182
2183 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002184
Eric Christopher4f512ef2010-10-22 01:28:00 +00002185 // Don't bother handling odd stuff for now.
2186 if (VA.getLocInfo() != CCValAssign::Full)
2187 return false;
2188 // Only handle register returns for now.
2189 if (!VA.isRegLoc())
2190 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002191
2192 unsigned SrcReg = Reg + VA.getValNo();
Chad Rosier316a5aa2012-12-17 19:59:43 +00002193 EVT RVEVT = TLI.getValueType(RV->getType());
2194 if (!RVEVT.isSimple()) return false;
2195 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002196 MVT DestVT = VA.getValVT();
Chad Rosierf470cbb2011-11-04 00:50:21 +00002197 // Special handling for extended integers.
2198 if (RVVT != DestVT) {
2199 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2200 return false;
2201
Chad Rosierf470cbb2011-11-04 00:50:21 +00002202 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2203
Chad Rosierb8703fe2012-02-17 01:21:28 +00002204 // Perform extension if flagged as either zext or sext. Otherwise, do
2205 // nothing.
2206 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2207 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2208 if (SrcReg == 0) return false;
2209 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002210 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002211
Eric Christopher4f512ef2010-10-22 01:28:00 +00002212 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002213 unsigned DstReg = VA.getLocReg();
2214 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2215 // Avoid a cross-class copy. This is very unlikely.
2216 if (!SrcRC->contains(DstReg))
2217 return false;
2218 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2219 DstReg).addReg(SrcReg);
2220
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002221 // Add register to return instruction.
2222 RetRegs.push_back(VA.getLocReg());
Eric Christopher4f512ef2010-10-22 01:28:00 +00002223 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002224
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002225 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002226 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2227 TII.get(RetOpc));
2228 AddOptionalDefs(MIB);
2229 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2230 MIB.addReg(RetRegs[i], RegState::Implicit);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002231 return true;
2232}
2233
Chad Rosier49d6fc02012-06-12 19:25:13 +00002234unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2235 if (UseReg)
2236 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2237 else
2238 return isThumb2 ? ARM::tBL : ARM::BL;
2239}
2240
2241unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
Chandler Carruth6c54b3d2013-07-27 11:23:08 +00002242 // Manually compute the global's type to avoid building it when unnecessary.
2243 Type *GVTy = Type::getInt32PtrTy(*Context, /*AS=*/0);
2244 EVT LCREVT = TLI.getValueType(GVTy);
2245 if (!LCREVT.isSimple()) return 0;
2246
Chad Rosier49d6fc02012-06-12 19:25:13 +00002247 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2248 GlobalValue::ExternalLinkage, 0, Name);
Chandler Carruth6c54b3d2013-07-27 11:23:08 +00002249 assert(GV->getType() == GVTy && "We miscomputed the type for the global!");
Chad Rosier316a5aa2012-12-17 19:59:43 +00002250 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher872f4a22011-02-22 01:37:10 +00002251}
2252
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002253// A quick function that will emit a call for a named libcall in F with the
2254// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002255// can emit a call for any libcall we can produce. This is an abridged version
2256// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002257// like computed function pointers or strange arguments at call sites.
2258// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2259// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002260bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2261 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002262
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002263 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002264 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002265 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002266 if (RetTy->isVoidTy())
2267 RetVT = MVT::isVoid;
2268 else if (!isTypeLegal(RetTy, RetVT))
2269 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002270
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002271 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002272 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002273 SmallVector<CCValAssign, 16> RVLocs;
2274 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002275 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002276 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2277 return false;
2278 }
2279
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002280 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002281 SmallVector<Value*, 8> Args;
2282 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002283 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002284 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2285 Args.reserve(I->getNumOperands());
2286 ArgRegs.reserve(I->getNumOperands());
2287 ArgVTs.reserve(I->getNumOperands());
2288 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002289 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002290 Value *Op = I->getOperand(i);
2291 unsigned Arg = getRegForValue(Op);
2292 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002293
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002294 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002295 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002296 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002297
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002298 ISD::ArgFlagsTy Flags;
2299 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2300 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002301
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002302 Args.push_back(Op);
2303 ArgRegs.push_back(Arg);
2304 ArgVTs.push_back(ArgVT);
2305 ArgFlags.push_back(Flags);
2306 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002307
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002308 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002309 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002310 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002311 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2312 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002313 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002314
Chad Rosier49d6fc02012-06-12 19:25:13 +00002315 unsigned CalleeReg = 0;
2316 if (EnableARMLongCalls) {
2317 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2318 if (CalleeReg == 0) return false;
2319 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002320
Chad Rosier49d6fc02012-06-12 19:25:13 +00002321 // Issue the call.
2322 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2323 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2324 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002325 // BL / BLX don't take a predicate, but tBL / tBLX do.
2326 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002327 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002328 if (EnableARMLongCalls)
2329 MIB.addReg(CalleeReg);
2330 else
2331 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002332
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002333 // Add implicit physical register uses to the call.
2334 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002335 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002336
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002337 // Add a register mask with the call-preserved registers.
2338 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2339 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2340
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002341 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002342 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002343 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002344
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002345 // Set all unused physreg defs as dead.
2346 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002347
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002348 return true;
2349}
2350
Chad Rosier11add262011-11-11 23:31:03 +00002351bool ARMFastISel::SelectCall(const Instruction *I,
2352 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002353 const CallInst *CI = cast<CallInst>(I);
2354 const Value *Callee = CI->getCalledValue();
2355
Chad Rosier11add262011-11-11 23:31:03 +00002356 // Can't handle inline asm.
2357 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002358
Chad Rosier425e9512012-12-11 00:18:02 +00002359 // Allow SelectionDAG isel to handle tail calls.
2360 if (CI->isTailCall()) return false;
2361
Eric Christopherf9764fa2010-09-30 20:49:44 +00002362 // Check the calling convention.
2363 ImmutableCallSite CS(CI);
2364 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002365
Eric Christopherf9764fa2010-09-30 20:49:44 +00002366 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002367
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002368 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2369 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002370 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002371
Eric Christopherf9764fa2010-09-30 20:49:44 +00002372 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002373 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002374 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002375 if (RetTy->isVoidTy())
2376 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002377 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2378 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002379 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002380
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002381 // Can't handle non-double multi-reg retvals.
2382 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2383 RetVT != MVT::i16 && RetVT != MVT::i32) {
2384 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002385 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2386 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002387 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2388 return false;
2389 }
2390
Eric Christopherf9764fa2010-09-30 20:49:44 +00002391 // Set up the argument vectors.
2392 SmallVector<Value*, 8> Args;
2393 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002394 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002395 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002396 unsigned arg_size = CS.arg_size();
2397 Args.reserve(arg_size);
2398 ArgRegs.reserve(arg_size);
2399 ArgVTs.reserve(arg_size);
2400 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002401 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2402 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002403 // If we're lowering a memory intrinsic instead of a regular call, skip the
2404 // last two arguments, which shouldn't be passed to the underlying function.
2405 if (IntrMemName && e-i <= 2)
2406 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002407
Eric Christopherf9764fa2010-09-30 20:49:44 +00002408 ISD::ArgFlagsTy Flags;
2409 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling034b94b2012-12-19 07:18:57 +00002410 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002411 Flags.setSExt();
Bill Wendling034b94b2012-12-19 07:18:57 +00002412 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002413 Flags.setZExt();
2414
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002415 // FIXME: Only handle *easy* calls for now.
Bill Wendling034b94b2012-12-19 07:18:57 +00002416 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2417 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2418 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2419 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002420 return false;
2421
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002422 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002423 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002424 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2425 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002426 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002427
2428 unsigned Arg = getRegForValue(*i);
2429 if (Arg == 0)
2430 return false;
2431
Eric Christopherf9764fa2010-09-30 20:49:44 +00002432 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2433 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002434
Eric Christopherf9764fa2010-09-30 20:49:44 +00002435 Args.push_back(*i);
2436 ArgRegs.push_back(Arg);
2437 ArgVTs.push_back(ArgVT);
2438 ArgFlags.push_back(Flags);
2439 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002440
Eric Christopherf9764fa2010-09-30 20:49:44 +00002441 // Handle the arguments now that we've gotten them.
2442 SmallVector<unsigned, 4> RegArgs;
2443 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002444 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2445 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002446 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002447
Chad Rosier49d6fc02012-06-12 19:25:13 +00002448 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002449 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002450 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002451
Chad Rosier49d6fc02012-06-12 19:25:13 +00002452 unsigned CalleeReg = 0;
2453 if (UseReg) {
2454 if (IntrMemName)
2455 CalleeReg = getLibcallReg(IntrMemName);
2456 else
2457 CalleeReg = getRegForValue(Callee);
2458
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002459 if (CalleeReg == 0) return false;
2460 }
2461
Chad Rosier49d6fc02012-06-12 19:25:13 +00002462 // Issue the call.
2463 unsigned CallOpc = ARMSelectCallOp(UseReg);
2464 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2465 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002466
Logan Chien7ddda472013-08-22 12:08:04 +00002467 unsigned char OpFlags = 0;
2468
2469 // Add MO_PLT for global address or external symbol in the PIC relocation
2470 // model.
2471 if (Subtarget->isTargetELF() && TM.getRelocationModel() == Reloc::PIC_)
2472 OpFlags = ARMII::MO_PLT;
2473
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002474 // ARM calls don't take a predicate, but tBL / tBLX do.
2475 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002476 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002477 if (UseReg)
2478 MIB.addReg(CalleeReg);
2479 else if (!IntrMemName)
Logan Chien7ddda472013-08-22 12:08:04 +00002480 MIB.addGlobalAddress(GV, 0, OpFlags);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002481 else
Logan Chien7ddda472013-08-22 12:08:04 +00002482 MIB.addExternalSymbol(IntrMemName, OpFlags);
Jush Luefc967e2012-06-14 06:08:19 +00002483
Eric Christopherf9764fa2010-09-30 20:49:44 +00002484 // Add implicit physical register uses to the call.
2485 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002486 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002487
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002488 // Add a register mask with the call-preserved registers.
2489 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2490 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2491
Eric Christopherf9764fa2010-09-30 20:49:44 +00002492 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002493 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002494 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2495 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002496
Eric Christopherf9764fa2010-09-30 20:49:44 +00002497 // Set all unused physreg defs as dead.
2498 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002499
Eric Christopherf9764fa2010-09-30 20:49:44 +00002500 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002501}
2502
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002503bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002504 return Len <= 16;
2505}
2506
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002507bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosierc9758b12012-12-06 01:34:31 +00002508 uint64_t Len, unsigned Alignment) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002509 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002510 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002511 return false;
2512
Chad Rosier909cb4f2011-11-14 22:46:17 +00002513 while (Len) {
2514 MVT VT;
Chad Rosierc9758b12012-12-06 01:34:31 +00002515 if (!Alignment || Alignment >= 4) {
2516 if (Len >= 4)
2517 VT = MVT::i32;
2518 else if (Len >= 2)
2519 VT = MVT::i16;
2520 else {
2521 assert (Len == 1 && "Expected a length of 1!");
2522 VT = MVT::i8;
2523 }
2524 } else {
2525 // Bound based on alignment.
2526 if (Len >= 2 && Alignment == 2)
2527 VT = MVT::i16;
2528 else {
Chad Rosierc9758b12012-12-06 01:34:31 +00002529 VT = MVT::i8;
2530 }
Chad Rosier909cb4f2011-11-14 22:46:17 +00002531 }
2532
2533 bool RV;
2534 unsigned ResultReg;
2535 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002536 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002537 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002538 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002539 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002540
2541 unsigned Size = VT.getSizeInBits()/8;
2542 Len -= Size;
2543 Dest.Offset += Size;
2544 Src.Offset += Size;
2545 }
2546
2547 return true;
2548}
2549
Chad Rosier11add262011-11-11 23:31:03 +00002550bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2551 // FIXME: Handle more intrinsics.
2552 switch (I.getIntrinsicID()) {
2553 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002554 case Intrinsic::frameaddress: {
2555 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2556 MFI->setFrameAddressIsTaken(true);
2557
2558 unsigned LdrOpc;
2559 const TargetRegisterClass *RC;
2560 if (isThumb2) {
2561 LdrOpc = ARM::t2LDRi12;
2562 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2563 } else {
2564 LdrOpc = ARM::LDRi12;
2565 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2566 }
2567
2568 const ARMBaseRegisterInfo *RegInfo =
2569 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2570 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2571 unsigned SrcReg = FramePtr;
2572
2573 // Recursively load frame address
2574 // ldr r0 [fp]
2575 // ldr r0 [r0]
2576 // ldr r0 [r0]
2577 // ...
2578 unsigned DestReg;
2579 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2580 while (Depth--) {
2581 DestReg = createResultReg(RC);
2582 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2583 TII.get(LdrOpc), DestReg)
2584 .addReg(SrcReg).addImm(0));
2585 SrcReg = DestReg;
2586 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002587 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002588 return true;
2589 }
Chad Rosier11add262011-11-11 23:31:03 +00002590 case Intrinsic::memcpy:
2591 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002592 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2593 // Don't handle volatile.
2594 if (MTI.isVolatile())
2595 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002596
2597 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2598 // we would emit dead code because we don't currently handle memmoves.
2599 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2600 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002601 // Small memcpy's are common enough that we want to do them without a call
2602 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002603 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002604 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002605 Address Dest, Src;
2606 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2607 !ARMComputeAddress(MTI.getRawSource(), Src))
2608 return false;
Chad Rosierc9758b12012-12-06 01:34:31 +00002609 unsigned Alignment = MTI.getAlignment();
2610 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002611 return true;
2612 }
2613 }
Jush Luefc967e2012-06-14 06:08:19 +00002614
Chad Rosier11add262011-11-11 23:31:03 +00002615 if (!MTI.getLength()->getType()->isIntegerTy(32))
2616 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002617
Chad Rosier11add262011-11-11 23:31:03 +00002618 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2619 return false;
2620
2621 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2622 return SelectCall(&I, IntrMemName);
2623 }
2624 case Intrinsic::memset: {
2625 const MemSetInst &MSI = cast<MemSetInst>(I);
2626 // Don't handle volatile.
2627 if (MSI.isVolatile())
2628 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002629
Chad Rosier11add262011-11-11 23:31:03 +00002630 if (!MSI.getLength()->getType()->isIntegerTy(32))
2631 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002632
Chad Rosier11add262011-11-11 23:31:03 +00002633 if (MSI.getDestAddressSpace() > 255)
2634 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002635
Chad Rosier11add262011-11-11 23:31:03 +00002636 return SelectCall(&I, "memset");
2637 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002638 case Intrinsic::trap: {
Eli Bendersky0f156af2013-01-30 16:30:19 +00002639 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(
2640 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosier226ddf52012-05-11 21:33:49 +00002641 return true;
2642 }
Chad Rosier11add262011-11-11 23:31:03 +00002643 }
Chad Rosier11add262011-11-11 23:31:03 +00002644}
2645
Chad Rosier0d7b2312011-11-02 00:18:48 +00002646bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002647 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002648 // undefined.
2649 Value *Op = I->getOperand(0);
2650
2651 EVT SrcVT, DestVT;
2652 SrcVT = TLI.getValueType(Op->getType(), true);
2653 DestVT = TLI.getValueType(I->getType(), true);
2654
2655 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2656 return false;
2657 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2658 return false;
2659
2660 unsigned SrcReg = getRegForValue(Op);
2661 if (!SrcReg) return false;
2662
2663 // Because the high bits are undefined, a truncate doesn't generate
2664 // any code.
2665 UpdateValueMap(I, SrcReg);
2666 return true;
2667}
2668
Chad Rosier316a5aa2012-12-17 19:59:43 +00002669unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier87633022011-11-02 17:20:24 +00002670 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002671 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002672 return 0;
JF Bastien8fc760c2013-06-07 20:10:37 +00002673 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier87633022011-11-02 17:20:24 +00002674 return 0;
JF Bastien8fc760c2013-06-07 20:10:37 +00002675
2676 // Table of which combinations can be emitted as a single instruction,
2677 // and which will require two.
2678 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2679 // ARM Thumb
2680 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2681 // ext: s z s z s z s z
2682 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2683 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2684 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2685 };
2686
2687 // Target registers for:
2688 // - For ARM can never be PC.
2689 // - For 16-bit Thumb are restricted to lower 8 registers.
2690 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2691 static const TargetRegisterClass *RCTbl[2][2] = {
2692 // Instructions: Two Single
2693 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2694 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2695 };
2696
2697 // Table governing the instruction(s) to be emitted.
JF Bastiend055c592013-07-17 05:46:46 +00002698 static const struct InstructionTable {
2699 uint32_t Opc : 16;
2700 uint32_t hasS : 1; // Some instructions have an S bit, always set it to 0.
2701 uint32_t Shift : 7; // For shift operand addressing mode, used by MOVsi.
2702 uint32_t Imm : 8; // All instructions have either a shift or a mask.
2703 } IT[2][2][3][2] = {
JF Bastien8fc760c2013-06-07 20:10:37 +00002704 { // Two instructions (first is left shift, second is in this table).
JF Bastiend055c592013-07-17 05:46:46 +00002705 { // ARM Opc S Shift Imm
2706 /* 1 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 31 },
2707 /* 1 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 31 } },
2708 /* 8 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 24 },
2709 /* 8 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 24 } },
2710 /* 16 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 16 },
2711 /* 16 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 16 } }
JF Bastien8fc760c2013-06-07 20:10:37 +00002712 },
JF Bastiend055c592013-07-17 05:46:46 +00002713 { // Thumb Opc S Shift Imm
2714 /* 1 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 31 },
2715 /* 1 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 31 } },
2716 /* 8 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 24 },
2717 /* 8 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 24 } },
2718 /* 16 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 16 },
2719 /* 16 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 16 } }
JF Bastien8fc760c2013-06-07 20:10:37 +00002720 }
2721 },
2722 { // Single instruction.
JF Bastiend055c592013-07-17 05:46:46 +00002723 { // ARM Opc S Shift Imm
2724 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2725 /* 1 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 1 } },
2726 /* 8 bit sext */ { { ARM::SXTB , 0, ARM_AM::no_shift, 0 },
2727 /* 8 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 255 } },
2728 /* 16 bit sext */ { { ARM::SXTH , 0, ARM_AM::no_shift, 0 },
2729 /* 16 bit zext */ { ARM::UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien8fc760c2013-06-07 20:10:37 +00002730 },
JF Bastiend055c592013-07-17 05:46:46 +00002731 { // Thumb Opc S Shift Imm
2732 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2733 /* 1 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 1 } },
2734 /* 8 bit sext */ { { ARM::t2SXTB , 0, ARM_AM::no_shift, 0 },
2735 /* 8 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 255 } },
2736 /* 16 bit sext */ { { ARM::t2SXTH , 0, ARM_AM::no_shift, 0 },
2737 /* 16 bit zext */ { ARM::t2UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien8fc760c2013-06-07 20:10:37 +00002738 }
2739 }
2740 };
2741
2742 unsigned SrcBits = SrcVT.getSizeInBits();
2743 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien2c69e902013-06-08 00:51:51 +00002744 (void) DestBits;
JF Bastien8fc760c2013-06-07 20:10:37 +00002745 assert((SrcBits < DestBits) && "can only extend to larger types");
2746 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2747 "other sizes unimplemented");
2748 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2749 "other sizes unimplemented");
2750
2751 bool hasV6Ops = Subtarget->hasV6Ops();
JF Bastiend055c592013-07-17 05:46:46 +00002752 unsigned Bitness = SrcBits / 8; // {1,8,16}=>{0,1,2}
JF Bastien8fc760c2013-06-07 20:10:37 +00002753 assert((Bitness < 3) && "sanity-check table bounds");
2754
2755 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2756 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
JF Bastiend055c592013-07-17 05:46:46 +00002757 const InstructionTable *ITP = &IT[isSingleInstr][isThumb2][Bitness][isZExt];
2758 unsigned Opc = ITP->Opc;
JF Bastien8fc760c2013-06-07 20:10:37 +00002759 assert(ARM::KILL != Opc && "Invalid table entry");
JF Bastiend055c592013-07-17 05:46:46 +00002760 unsigned hasS = ITP->hasS;
2761 ARM_AM::ShiftOpc Shift = (ARM_AM::ShiftOpc) ITP->Shift;
2762 assert(((Shift == ARM_AM::no_shift) == (Opc != ARM::MOVsi)) &&
2763 "only MOVsi has shift operand addressing mode");
2764 unsigned Imm = ITP->Imm;
JF Bastien8fc760c2013-06-07 20:10:37 +00002765
2766 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2767 bool setsCPSR = &ARM::tGPRRegClass == RC;
JF Bastiend055c592013-07-17 05:46:46 +00002768 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::MOVsi;
JF Bastien8fc760c2013-06-07 20:10:37 +00002769 unsigned ResultReg;
JF Bastiend055c592013-07-17 05:46:46 +00002770 // MOVsi encodes shift and immediate in shift operand addressing mode.
2771 // The following condition has the same value when emitting two
2772 // instruction sequences: both are shifts.
2773 bool ImmIsSO = (Shift != ARM_AM::no_shift);
JF Bastien8fc760c2013-06-07 20:10:37 +00002774
2775 // Either one or two instructions are emitted.
2776 // They're always of the form:
2777 // dst = in OP imm
2778 // CPSR is set only by 16-bit Thumb instructions.
2779 // Predicate, if any, is AL.
2780 // S bit, if available, is always 0.
2781 // When two are emitted the first's result will feed as the second's input,
2782 // that value is then dead.
2783 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2784 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2785 ResultReg = createResultReg(RC);
JF Bastiend055c592013-07-17 05:46:46 +00002786 bool isLsl = (0 == Instr) && !isSingleInstr;
2787 unsigned Opcode = isLsl ? LSLOpc : Opc;
2788 ARM_AM::ShiftOpc ShiftAM = isLsl ? ARM_AM::lsl : Shift;
2789 unsigned ImmEnc = ImmIsSO ? ARM_AM::getSORegOpc(ShiftAM, Imm) : Imm;
JF Bastien8fc760c2013-06-07 20:10:37 +00002790 bool isKill = 1 == Instr;
2791 MachineInstrBuilder MIB = BuildMI(
2792 *FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opcode), ResultReg);
2793 if (setsCPSR)
2794 MIB.addReg(ARM::CPSR, RegState::Define);
Jim Grosbach785bd592013-08-16 23:37:36 +00002795 SrcReg = constrainOperandRegClass(TII.get(Opcode), SrcReg, 1 + setsCPSR);
JF Bastiend055c592013-07-17 05:46:46 +00002796 AddDefaultPred(MIB.addReg(SrcReg, isKill * RegState::Kill).addImm(ImmEnc));
JF Bastien8fc760c2013-06-07 20:10:37 +00002797 if (hasS)
2798 AddDefaultCC(MIB);
2799 // Second instruction consumes the first's result.
2800 SrcReg = ResultReg;
Eli Friedman76927d732011-05-25 23:49:02 +00002801 }
2802
Chad Rosier87633022011-11-02 17:20:24 +00002803 return ResultReg;
2804}
2805
2806bool ARMFastISel::SelectIntExt(const Instruction *I) {
2807 // On ARM, in general, integer casts don't involve legal types; this code
2808 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002809 Type *DestTy = I->getType();
2810 Value *Src = I->getOperand(0);
2811 Type *SrcTy = Src->getType();
2812
Chad Rosier87633022011-11-02 17:20:24 +00002813 bool isZExt = isa<ZExtInst>(I);
2814 unsigned SrcReg = getRegForValue(Src);
2815 if (!SrcReg) return false;
2816
Chad Rosier316a5aa2012-12-17 19:59:43 +00002817 EVT SrcEVT, DestEVT;
2818 SrcEVT = TLI.getValueType(SrcTy, true);
2819 DestEVT = TLI.getValueType(DestTy, true);
2820 if (!SrcEVT.isSimple()) return false;
2821 if (!DestEVT.isSimple()) return false;
Patrik Hagglund3d170e62012-12-17 14:30:06 +00002822
Chad Rosier316a5aa2012-12-17 19:59:43 +00002823 MVT SrcVT = SrcEVT.getSimpleVT();
2824 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier87633022011-11-02 17:20:24 +00002825 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2826 if (ResultReg == 0) return false;
2827 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002828 return true;
2829}
2830
Jush Lu29465492012-08-03 02:37:48 +00002831bool ARMFastISel::SelectShift(const Instruction *I,
2832 ARM_AM::ShiftOpc ShiftTy) {
2833 // We handle thumb2 mode by target independent selector
2834 // or SelectionDAG ISel.
2835 if (isThumb2)
2836 return false;
2837
2838 // Only handle i32 now.
2839 EVT DestVT = TLI.getValueType(I->getType(), true);
2840 if (DestVT != MVT::i32)
2841 return false;
2842
2843 unsigned Opc = ARM::MOVsr;
2844 unsigned ShiftImm;
2845 Value *Src2Value = I->getOperand(1);
2846 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2847 ShiftImm = CI->getZExtValue();
2848
2849 // Fall back to selection DAG isel if the shift amount
2850 // is zero or greater than the width of the value type.
2851 if (ShiftImm == 0 || ShiftImm >=32)
2852 return false;
2853
2854 Opc = ARM::MOVsi;
2855 }
2856
2857 Value *Src1Value = I->getOperand(0);
2858 unsigned Reg1 = getRegForValue(Src1Value);
2859 if (Reg1 == 0) return false;
2860
Nadav Roteme7576402012-09-06 11:13:55 +00002861 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002862 if (Opc == ARM::MOVsr) {
2863 Reg2 = getRegForValue(Src2Value);
2864 if (Reg2 == 0) return false;
2865 }
2866
JF Bastiena9a8a122013-05-29 15:45:47 +00002867 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu29465492012-08-03 02:37:48 +00002868 if(ResultReg == 0) return false;
2869
2870 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2871 TII.get(Opc), ResultReg)
2872 .addReg(Reg1);
2873
2874 if (Opc == ARM::MOVsi)
2875 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2876 else if (Opc == ARM::MOVsr) {
2877 MIB.addReg(Reg2);
2878 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2879 }
2880
2881 AddOptionalDefs(MIB);
2882 UpdateValueMap(I, ResultReg);
2883 return true;
2884}
2885
Eric Christopher56d2b722010-09-02 23:43:26 +00002886// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002887bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002888
Eric Christopherab695882010-07-21 22:26:11 +00002889 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002890 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002891 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002892 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002893 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002894 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002895 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002896 case Instruction::IndirectBr:
2897 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002898 case Instruction::ICmp:
2899 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002900 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002901 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002902 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002903 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002904 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002905 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002906 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002907 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002908 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002909 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002910 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002911 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002912 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002913 case Instruction::Add:
2914 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002915 case Instruction::Or:
2916 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002917 case Instruction::Sub:
2918 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002919 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002920 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002921 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002922 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002923 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002924 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002925 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002926 return SelectDiv(I, /*isSigned*/ true);
2927 case Instruction::UDiv:
2928 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002929 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002930 return SelectRem(I, /*isSigned*/ true);
2931 case Instruction::URem:
2932 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002933 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002934 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2935 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002936 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002937 case Instruction::Select:
2938 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002939 case Instruction::Ret:
2940 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002941 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002942 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002943 case Instruction::ZExt:
2944 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002945 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002946 case Instruction::Shl:
2947 return SelectShift(I, ARM_AM::lsl);
2948 case Instruction::LShr:
2949 return SelectShift(I, ARM_AM::lsr);
2950 case Instruction::AShr:
2951 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002952 default: break;
2953 }
2954 return false;
2955}
2956
JF Bastien5ab77042013-06-11 22:13:46 +00002957namespace {
2958// This table describes sign- and zero-extend instructions which can be
2959// folded into a preceding load. All of these extends have an immediate
2960// (sometimes a mask and sometimes a shift) that's applied after
2961// extension.
2962const struct FoldableLoadExtendsStruct {
2963 uint16_t Opc[2]; // ARM, Thumb.
2964 uint8_t ExpectedImm;
2965 uint8_t isZExt : 1;
2966 uint8_t ExpectedVT : 7;
2967} FoldableLoadExtends[] = {
2968 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
2969 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },
2970 { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8 },
2971 { { ARM::SXTB, ARM::t2SXTB }, 0, 0, MVT::i8 },
2972 { { ARM::UXTB, ARM::t2UXTB }, 0, 1, MVT::i8 }
2973};
2974}
2975
Eli Bendersky75299e32013-04-19 22:29:18 +00002976/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierb29b9502011-11-13 02:23:59 +00002977/// vreg is being provided by the specified load instruction. If possible,
2978/// try to fold the load as an operand to the instruction, returning true if
2979/// successful.
Eli Bendersky75299e32013-04-19 22:29:18 +00002980bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2981 const LoadInst *LI) {
Chad Rosierb29b9502011-11-13 02:23:59 +00002982 // Verify we have a legal type before going any further.
2983 MVT VT;
2984 if (!isLoadTypeLegal(LI->getType(), VT))
2985 return false;
2986
2987 // Combine load followed by zero- or sign-extend.
2988 // ldrb r1, [r0] ldrb r1, [r0]
2989 // uxtb r2, r1 =>
2990 // mov r3, r2 mov r3, r1
JF Bastien5ab77042013-06-11 22:13:46 +00002991 if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2992 return false;
2993 const uint64_t Imm = MI->getOperand(2).getImm();
2994
2995 bool Found = false;
2996 bool isZExt;
2997 for (unsigned i = 0, e = array_lengthof(FoldableLoadExtends);
2998 i != e; ++i) {
2999 if (FoldableLoadExtends[i].Opc[isThumb2] == MI->getOpcode() &&
3000 (uint64_t)FoldableLoadExtends[i].ExpectedImm == Imm &&
3001 MVT((MVT::SimpleValueType)FoldableLoadExtends[i].ExpectedVT) == VT) {
3002 Found = true;
3003 isZExt = FoldableLoadExtends[i].isZExt;
3004 }
Chad Rosierb29b9502011-11-13 02:23:59 +00003005 }
JF Bastien5ab77042013-06-11 22:13:46 +00003006 if (!Found) return false;
3007
Chad Rosierb29b9502011-11-13 02:23:59 +00003008 // See if we can handle this address.
3009 Address Addr;
3010 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00003011
Chad Rosierb29b9502011-11-13 02:23:59 +00003012 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00003013 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00003014 return false;
3015 MI->eraseFromParent();
3016 return true;
3017}
3018
Jush Lu8f506472012-09-27 05:21:41 +00003019unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003020 unsigned Align, MVT VT) {
Jush Lu8f506472012-09-27 05:21:41 +00003021 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
3022 ARMConstantPoolConstant *CPV =
3023 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
3024 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
3025
3026 unsigned Opc;
3027 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
3028 // Load value.
3029 if (isThumb2) {
3030 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
3031 TII.get(ARM::t2LDRpci), DestReg1)
3032 .addConstantPoolIndex(Idx));
3033 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
3034 } else {
3035 // The extra immediate is for addrmode2.
3036 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
3037 DL, TII.get(ARM::LDRcp), DestReg1)
3038 .addConstantPoolIndex(Idx).addImm(0));
3039 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
3040 }
3041
3042 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
3043 if (GlobalBaseReg == 0) {
3044 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
3045 AFI->setGlobalBaseReg(GlobalBaseReg);
3046 }
3047
3048 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
3049 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
3050 DL, TII.get(Opc), DestReg2)
3051 .addReg(DestReg1)
3052 .addReg(GlobalBaseReg);
3053 if (!UseGOTOFF)
3054 MIB.addImm(0);
3055 AddOptionalDefs(MIB);
3056
3057 return DestReg2;
3058}
3059
Evan Cheng092e5e72013-02-11 01:27:15 +00003060bool ARMFastISel::FastLowerArguments() {
3061 if (!FuncInfo.CanLowerReturn)
3062 return false;
3063
3064 const Function *F = FuncInfo.Fn;
3065 if (F->isVarArg())
3066 return false;
3067
3068 CallingConv::ID CC = F->getCallingConv();
3069 switch (CC) {
3070 default:
3071 return false;
3072 case CallingConv::Fast:
3073 case CallingConv::C:
3074 case CallingConv::ARM_AAPCS_VFP:
3075 case CallingConv::ARM_AAPCS:
3076 case CallingConv::ARM_APCS:
3077 break;
3078 }
3079
3080 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
3081 // which are passed in r0 - r3.
3082 unsigned Idx = 1;
3083 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3084 I != E; ++I, ++Idx) {
3085 if (Idx > 4)
3086 return false;
3087
3088 if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
3089 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
3090 F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
3091 return false;
3092
3093 Type *ArgTy = I->getType();
3094 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3095 return false;
3096
3097 EVT ArgVT = TLI.getValueType(ArgTy);
Chad Rosierfe88aa02013-02-26 01:05:31 +00003098 if (!ArgVT.isSimple()) return false;
Evan Cheng092e5e72013-02-11 01:27:15 +00003099 switch (ArgVT.getSimpleVT().SimpleTy) {
3100 case MVT::i8:
3101 case MVT::i16:
3102 case MVT::i32:
3103 break;
3104 default:
3105 return false;
3106 }
3107 }
3108
3109
3110 static const uint16_t GPRArgRegs[] = {
3111 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3112 };
3113
Jim Grosbach06733792013-08-16 23:37:23 +00003114 const TargetRegisterClass *RC = &ARM::rGPRRegClass;
Evan Cheng092e5e72013-02-11 01:27:15 +00003115 Idx = 0;
3116 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3117 I != E; ++I, ++Idx) {
Evan Cheng092e5e72013-02-11 01:27:15 +00003118 unsigned SrcReg = GPRArgRegs[Idx];
3119 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3120 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3121 // Without this, EmitLiveInCopies may eliminate the livein if its only
3122 // use is a bitcast (which isn't turned into an instruction).
3123 unsigned ResultReg = createResultReg(RC);
3124 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
3125 ResultReg).addReg(DstReg, getKillRegState(true));
3126 UpdateValueMap(I, ResultReg);
3127 }
3128
3129 return true;
3130}
3131
Eric Christopherab695882010-07-21 22:26:11 +00003132namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00003133 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3134 const TargetLibraryInfo *libInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00003135 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00003136
Eric Christopherfeadddd2010-10-11 20:05:22 +00003137 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
JF Bastienfe532ad2013-06-14 02:49:43 +00003138 // Thumb2 support on iOS; ARM support on iOS, Linux and NaCl.
3139 bool UseFastISel = false;
3140 UseFastISel |= Subtarget->isTargetIOS() && !Subtarget->isThumb1Only();
3141 UseFastISel |= Subtarget->isTargetLinux() && !Subtarget->isThumb();
3142 UseFastISel |= Subtarget->isTargetNaCl() && !Subtarget->isThumb();
3143
3144 if (UseFastISel) {
3145 // iOS always has a FP for backtracking, force other targets
3146 // to keep their FP when doing FastISel. The emitted code is
3147 // currently superior, and in cases like test-suite's lencod
3148 // FastISel isn't quite correct when FP is eliminated.
3149 TM.Options.NoFramePointerElim = true;
Bob Wilsond49edb72012-08-03 04:06:28 +00003150 return new ARMFastISel(funcInfo, libInfo);
JF Bastienfe532ad2013-06-14 02:49:43 +00003151 }
Evan Cheng09447952010-07-26 18:32:55 +00003152 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00003153 }
3154}