blob: 685b785bd2c49884a8c163fcf4240a897d88de9f [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakac742e4f2011-11-11 04:06:38 +000036def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
37 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000038def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000039
Akira Hatanaka40eda462011-09-22 23:31:54 +000040def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
42def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
43 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000044 SDTCisSameAs<0, 4>]>;
45
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000046def SDTMipsLoadLR : SDTypeProfile<1, 2,
47 [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisSameAs<0, 2>]>;
49
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000050// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000051def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000052 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000053 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000055// Hi and Lo nodes are used to handle global addresses. Used on
56// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000057// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000058def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
59def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
60def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000061
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062// TlsGd node is used to handle General Dynamic TLS
63def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
64
65// TprelHi and TprelLo nodes are used to handle Local Exec TLS
66def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
67def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
68
69// Thread pointer
70def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
71
Eric Christopher3c999a22007-10-26 04:00:13 +000072// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000073def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074
75// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000077 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect,
80 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000081
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000082// MAdd*/MSub* nodes
83def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
84 [SDNPOptInGlue, SDNPOutGlue]>;
85def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000092// DivRem(u) nodes
93def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
94 [SDNPOutGlue]>;
95def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +000098// Target constant nodes that are not part of any isel patterns and remain
99// unchanged can cause instructions with illegal operands to be emitted.
100// Wrapper node patterns give the instruction selector a chance to replace
101// target constant nodes that would otherwise remain unchanged with ADDiu
102// nodes. Without these wrapper node patterns, the following conditional move
103// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000104// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000105// movn %got(d)($gp), %got(c)($gp), $4
106// This instruction is illegal since movn can take only register operands.
107
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000108def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000109
Akira Hatanaka21afc632011-06-21 00:40:49 +0000110// Pointer to dynamically allocated stack area.
111def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
112 [SDNPHasChain, SDNPInGlue]>;
113
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000114def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000115
Akira Hatanakabb15e112011-08-17 02:05:42 +0000116def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
117def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
118
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000119def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
122 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
123def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
126 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
127def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
130 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
131def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
134 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
135
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000137// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000138//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000139def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
140 AssemblerPredicate<"FeatureSEInReg">;
141def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
142 AssemblerPredicate<"FeatureBitCount">;
143def HasSwap : Predicate<"Subtarget.hasSwap()">,
144 AssemblerPredicate<"FeatureSwap">;
145def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
146 AssemblerPredicate<"FeatureCondMov">;
147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
153def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">,
154 AssemblerPredicate<"FeatureMips32r2,FeatureMips64">;
155def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
156 AssemblerPredicate<"!FeatureMips64">;
157def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
158 AssemblerPredicate<"FeatureMips64r2">;
159def IsN64 : Predicate<"Subtarget.isABI_N64()">,
160 AssemblerPredicate<"FeatureN64">;
161def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
162 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000163def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
164 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000165def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
166 AssemblerPredicate<"FeatureMips32">;
167def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
168 AssemblerPredicate<"FeatureMips32">;
169def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
170 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka3ad21be2012-05-25 22:15:15 +0000171def HasStandardEncoding : Predicate<"Subtarget.hasStandardEncoding()">,
172 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000173
Akira Hatanaka14180452012-06-14 21:03:23 +0000174class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
175 let Predicates = [HasStandardEncoding];
176}
177
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000178//===----------------------------------------------------------------------===//
179// Instruction format superclass
180//===----------------------------------------------------------------------===//
181
182include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000183
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000184//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000185// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000186//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000187
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000188// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000189def jmptarget : Operand<OtherVT> {
190 let EncoderMethod = "getJumpTargetOpValue";
191}
192def brtarget : Operand<OtherVT> {
193 let EncoderMethod = "getBranchTargetOpValue";
194 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000195 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000196}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000197def calltarget : Operand<iPTR> {
198 let EncoderMethod = "getJumpTargetOpValue";
199}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000200def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000201def simm16 : Operand<i32> {
202 let DecoderMethod= "DecodeSimm16";
203}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000204def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000205def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000207// Unsigned Operand
208def uimm16 : Operand<i32> {
209 let PrintMethod = "printUnsignedImm";
210}
211
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000212def MipsMemAsmOperand : AsmOperandClass {
213 let Name = "Mem";
214 let ParserMethod = "parseMemOperand";
215}
216
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000217// Address operand
218def mem : Operand<i32> {
219 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000220 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000221 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000222 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000223}
224
Akira Hatanakad55bb382011-10-11 00:11:12 +0000225def mem64 : Operand<i64> {
226 let PrintMethod = "printMemOperand";
227 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000228 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000229 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000230}
231
Akira Hatanaka03236be2011-07-07 20:54:20 +0000232def mem_ea : Operand<i32> {
233 let PrintMethod = "printMemOperandEA";
234 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000235 let EncoderMethod = "getMemEncoding";
236}
237
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000238def mem_ea_64 : Operand<i64> {
239 let PrintMethod = "printMemOperandEA";
240 let MIOperandInfo = (ops CPU64Regs, simm16_64);
241 let EncoderMethod = "getMemEncoding";
242}
243
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000244// size operand of ext instruction
245def size_ext : Operand<i32> {
246 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000247 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000248}
249
250// size operand of ins instruction
251def size_ins : Operand<i32> {
252 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000253 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000254}
255
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256// Transformation Function - get the lower 16 bits.
257def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000258 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000259}]>;
260
261// Transformation Function - get the higher 16 bits.
262def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000263 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000264}]>;
265
266// Node immediate fits as 16-bit sign extended on target immediate.
267// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000268def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000269
270// Node immediate fits as 16-bit zero extended on target immediate.
271// The LO16 param means that only the lower 16 bits of the node
272// immediate are caught.
273// e.g. addiu, sltiu
274def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000276 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000277 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000279}], LO16>;
280
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000281// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000282def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000283 int64_t Val = N->getSExtValue();
284 return isInt<32>(Val) && !(Val & 0xffff);
285}]>;
286
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000288def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000289
Eric Christopher3c999a22007-10-26 04:00:13 +0000290// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000291// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000292def addr :
293 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000294
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000295//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000296// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000297//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000298
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000299// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000300class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
301 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
302 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
303 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
304 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
305 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000306 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000307 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000308}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000309
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000310class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000311 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
312 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
313 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
314 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000315 let isCommutable = isComm;
316}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000317
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000318// Arithmetic and logical instructions with 2 register operands.
319class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
320 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000321 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
322 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
Akira Hatanakaa6953492012-04-18 18:52:10 +0000323 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu> {
324 let isReMaterializable = 1;
325}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000326
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000327class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000328 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000329 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
330 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000331
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000332// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000333let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000334class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000335 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000336 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000337 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000338 let rd = 0;
339 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000340 let isCommutable = isComm;
341}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000342
343// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000344class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
345 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000346 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000347 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000348 let shamt = 0;
349 let isCommutable = 1;
350}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000351
352// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000353class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
354 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
355 RegisterClass RC>:
356 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000357 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000358 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
359 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000360}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000361
Akira Hatanaka36393462011-10-17 18:06:56 +0000362// 32-bit shift instructions.
363class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
364 SDNode OpNode>:
365 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
366
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000367class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
368 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000369 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000370 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000371 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000372 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000373}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000374
375// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000376class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
377 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000378 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000379 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000380 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000381 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000382}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000383
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000384class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
385 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
386 bits<21> addr;
387 let Inst{25-21} = addr{20-16};
388 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000389 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000390}
391
Eric Christopher3c999a22007-10-26 04:00:13 +0000392// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000393let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000394class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
395 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000396 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000397 !strconcat(instr_asm, "\t$rt, $addr"),
398 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000399 let isPseudo = Pseudo;
400}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000401
Akira Hatanakad55bb382011-10-11 00:11:12 +0000402class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
403 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000404 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000405 !strconcat(instr_asm, "\t$rt, $addr"),
406 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000407 let isPseudo = Pseudo;
408}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000409
Akira Hatanakad55bb382011-10-11 00:11:12 +0000410// 32-bit load.
411multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
412 bit Pseudo = 0> {
413 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000414 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000415 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000416 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000417 let DecoderNamespace = "Mips64";
418 let isCodeGenOnly = 1;
419 }
Jia Liubb481f82012-02-28 07:46:26 +0000420}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000421
422// 64-bit load.
423multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
424 bit Pseudo = 0> {
425 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000426 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000427 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000428 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000429 let DecoderNamespace = "Mips64";
430 let isCodeGenOnly = 1;
431 }
Jia Liubb481f82012-02-28 07:46:26 +0000432}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000433
434// 32-bit store.
435multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
436 bit Pseudo = 0> {
437 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000438 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000439 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000440 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000441 let DecoderNamespace = "Mips64";
442 let isCodeGenOnly = 1;
443 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000444}
445
446// 64-bit store.
447multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
448 bit Pseudo = 0> {
449 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000450 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000451 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000452 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000453 let DecoderNamespace = "Mips64";
454 let isCodeGenOnly = 1;
455 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000456}
457
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000458// Load/Store Left/Right
459let canFoldAsLoad = 1 in
460class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
461 RegisterClass RC, Operand MemOpnd> :
462 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
463 !strconcat(instr_asm, "\t$rt, $addr"),
464 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
465 string Constraints = "$src = $rt";
466}
467
468class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
469 RegisterClass RC, Operand MemOpnd>:
470 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
471 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
472 IIStore>;
473
474// 32-bit load left/right.
475multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
476 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000477 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000478 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
479 Requires<[IsN64, HasStandardEncoding]> {
480 let DecoderNamespace = "Mips64";
481 let isCodeGenOnly = 1;
482 }
483}
484
485// 64-bit load left/right.
486multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
487 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
488 Requires<[NotN64, HasStandardEncoding]>;
489 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
490 Requires<[IsN64, HasStandardEncoding]> {
491 let DecoderNamespace = "Mips64";
492 let isCodeGenOnly = 1;
493 }
494}
495
496// 32-bit store left/right.
497multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
498 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
499 Requires<[NotN64, HasStandardEncoding]>;
500 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
501 Requires<[IsN64, HasStandardEncoding]> {
502 let DecoderNamespace = "Mips64";
503 let isCodeGenOnly = 1;
504 }
505}
506
507// 64-bit store left/right.
508multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
509 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
510 Requires<[NotN64, HasStandardEncoding]>;
511 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000512 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000513 let DecoderNamespace = "Mips64";
514 let isCodeGenOnly = 1;
515 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000516}
517
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000518// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000519class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000520 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
521 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
522 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000523 let isBranch = 1;
524 let isTerminator = 1;
525 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000526 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000527}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000528
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000529class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
530 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000531 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
532 !strconcat(instr_asm, "\t$rs, $imm16"),
533 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000534 let rt = _rt;
535 let isBranch = 1;
536 let isTerminator = 1;
537 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000538 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000539}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000540
Eric Christopher3c999a22007-10-26 04:00:13 +0000541// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000542class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
543 RegisterClass RC>:
544 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
545 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
546 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000547 IIAlu> {
548 let shamt = 0;
549}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000550
Akira Hatanaka8191f342011-10-11 18:53:46 +0000551class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
552 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000553 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
554 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
555 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000556 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000557
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000558// Jump
559class JumpFJ<bits<6> op, string instr_asm>:
560 FJ<op, (outs), (ins jmptarget:$target),
561 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
562 let isBranch=1;
563 let isTerminator=1;
564 let isBarrier=1;
565 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000566 let Predicates = [RelocStatic, HasStandardEncoding];
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000567 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000568 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000569}
570
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000571// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000572class UncondBranch<bits<6> op, string instr_asm>:
573 BranchBase<op, (outs), (ins brtarget:$imm16),
574 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
575 let rs = 0;
576 let rt = 0;
577 let isBranch = 1;
578 let isTerminator = 1;
579 let isBarrier = 1;
580 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000581 let Predicates = [RelocPIC, HasStandardEncoding];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000582 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000583}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000584
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000585// Base class for indirect branch and return instruction classes.
586let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
587class JumpFR<RegisterClass RC, list<dag> pattern>:
588 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", pattern, IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000589 let rt = 0;
590 let rd = 0;
591 let shamt = 0;
592}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000593
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000594// Indirect branch
595class IndirectBranch<RegisterClass RC>: JumpFR<RC, [(brind RC:$rs)]> {
596 let isBranch = 1;
597 let isIndirectBranch = 1;
598}
599
600// Return instruction
601class RetBase<RegisterClass RC>: JumpFR<RC, []> {
602 let isReturn = 1;
603 let isCodeGenOnly = 1;
604 let hasCtrlDep = 1;
605 let hasExtraSrcRegAllocReq = 1;
606}
607
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000608// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000609let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000610 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000611 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000612 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000613 IIBranch> {
614 let DecoderMethod = "DecodeJumpTarget";
615 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000616
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000617 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
618 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000619 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000620 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000621 let rt = 0;
622 let rd = 31;
623 let shamt = 0;
624 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000625
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000626 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000627 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000628 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
629 let rt = _rt;
630 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000631}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000632
Eric Christopher3c999a22007-10-26 04:00:13 +0000633// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000634class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
635 RegisterClass RC, list<Register> DefRegs>:
636 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000637 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
638 let rd = 0;
639 let shamt = 0;
640 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000641 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000642 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000643}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000644
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000645class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
646 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
647
648class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
649 RegisterClass RC, list<Register> DefRegs>:
650 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
651 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
652 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000653 let rd = 0;
654 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000655 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000656}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000657
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000658class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
659 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
660
Eric Christopher3c999a22007-10-26 04:00:13 +0000661// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000662class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
663 list<Register> UseRegs>:
664 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000665 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
666 let rs = 0;
667 let rt = 0;
668 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000669 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000670 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000671}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000672
Akira Hatanaka89d30662011-10-17 18:24:15 +0000673class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
674 list<Register> DefRegs>:
675 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000676 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
677 let rt = 0;
678 let rd = 0;
679 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000680 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000681 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000682}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000683
Jack Carter61de70d2012-08-06 23:29:06 +0000684class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> :
685 FMem<opc, (outs RC:$rt), (ins Mem:$addr),
686 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> {
687 let isCodeGenOnly = 1;
688}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000689
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000690// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000691class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
692 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
693 !strconcat(instr_asm, "\t$rd, $rs"),
694 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000695 Requires<[HasBitCount, HasStandardEncoding]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000696 let shamt = 0;
697 let rt = rd;
698}
699
700class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
701 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
702 !strconcat(instr_asm, "\t$rd, $rs"),
703 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000704 Requires<[HasBitCount, HasStandardEncoding]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000705 let shamt = 0;
706 let rt = rd;
707}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000708
709// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000710class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
711 RegisterClass RC>:
712 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000713 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000714 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000715 let rs = 0;
716 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000717 let Predicates = [HasSEInReg, HasStandardEncoding];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000718}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000719
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000720// Subword Swap
721class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
722 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
723 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000724 let rs = 0;
725 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000726 let Predicates = [HasSwap, HasStandardEncoding];
Akira Hatanaka02365942012-04-03 02:51:09 +0000727 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000728}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000729
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000730// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000731class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
732 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
733 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000734 let rs = 0;
735 let shamt = 0;
736}
737
Akira Hatanaka667645f2011-08-17 22:59:46 +0000738// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000739class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000740 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000741 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
742 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000743 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000744 bits<5> sz;
745 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000746 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000747 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000748}
749
750class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
751 FR<0x1f, _funct, (outs RC:$rt),
752 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
753 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
754 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
755 NoItinerary> {
756 bits<5> pos;
757 bits<5> sz;
758 let rd = sz;
759 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000760 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000761 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000762}
763
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000764// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000765class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
766 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000767 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
768 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
769 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000770
771multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000772 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>,
773 Requires<[NotN64, HasStandardEncoding]>;
774 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>,
775 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000776 let DecoderNamespace = "Mips64";
777 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000778}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000779
780// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000781class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
782 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000783 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
784 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
785 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000786
787multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000788 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>,
789 Requires<[NotN64, HasStandardEncoding]>;
790 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>,
791 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000792 let DecoderNamespace = "Mips64";
793 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000794}
795
796class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
797 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
798 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
799 let mayLoad = 1;
800}
801
802class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
803 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
804 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
805 let mayStore = 1;
806 let Constraints = "$rt = $dst";
807}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000808
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000809//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000810// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000811//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000812
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000813// Return RA.
814let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000815def RetRA : PseudoSE<(outs), (ins), "", [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000816
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000817let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
818def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000819 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000820 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000821def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000822 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000823 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000824}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000825
Eric Christopher3c999a22007-10-26 04:00:13 +0000826// When handling PIC code the assembler needs .cpload and .cprestore
827// directives. If the real instructions corresponding these directives
828// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000829// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000830let neverHasSideEffects = 1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000831def CPRESTORE : PseudoSE<(outs), (ins i32imm:$loc, CPURegs:$gp),
832 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000833
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000835 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
836 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
837 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
838 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
839 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
840 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
841 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
842 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
843 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
844 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
845 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
846 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
847 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
848 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
849 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
850 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
851 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
852 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
855 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
856 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000857
Akira Hatanaka59068062011-11-11 04:14:30 +0000858 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
859 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
860 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000861}
862
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000863//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000864// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000865//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000866
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000867//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000868// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000869//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000870
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000871/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000872def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
873def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000874def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
875def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000876def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
877def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
878def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000879def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000880
881/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000882def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
883def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000884def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
885def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000886def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
887def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000888def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
889def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
890def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000891def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000892
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000893/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000894def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
895def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
896def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000897def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
898def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
899def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000900
901// Rotate Instructions
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000902let Predicates = [HasMips32r2, HasStandardEncoding] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000903 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000904 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000905}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000906
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000907/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000908/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000909defm LB : LoadM32<0x20, "lb", sextloadi8>;
910defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000911defm LH : LoadM32<0x21, "lh", sextloadi16>;
912defm LHu : LoadM32<0x25, "lhu", zextloadi16>;
913defm LW : LoadM32<0x23, "lw", load>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000914defm SB : StoreM32<0x28, "sb", truncstorei8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000915defm SH : StoreM32<0x29, "sh", truncstorei16>;
916defm SW : StoreM32<0x2b, "sw", store>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000917
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000918/// load/store left/right
919defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
920defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
921defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
922defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000923
Akira Hatanakadb548262011-07-19 23:30:50 +0000924let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000925def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
926 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000927{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000928 bits<5> stype;
929 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000930 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000931 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000932 let Inst{5-0} = 15;
933}
934
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000936def LL : LLBase<0x30, "ll", CPURegs, mem>,
937 Requires<[NotN64, HasStandardEncoding]>;
938def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
939 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000940 let DecoderNamespace = "Mips64";
941}
942
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000943def SC : SCBase<0x38, "sc", CPURegs, mem>,
944 Requires<[NotN64, HasStandardEncoding]>;
945def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
946 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000947 let DecoderNamespace = "Mips64";
948}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000949
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000950/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000951def J : JumpFJ<0x02, "j">;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000952def JR : IndirectBranch<CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000953def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000954def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
955def BNE : CBranch<0x05, "bne", setne, CPURegs>;
956def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
957def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000958def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000959def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000960
Akira Hatanaka60287962012-07-21 03:30:44 +0000961let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
962 hasDelaySlot = 1, Defs = [RA] in
963def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
964
Akira Hatanakab2930b92012-03-01 22:27:29 +0000965def JAL : JumpLink<0x03, "jal">;
966def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
967def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
968def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000969
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000970def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000971
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000972/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000973def MULT : Mult32<0x18, "mult", IIImul>;
974def MULTu : Mult32<0x19, "multu", IIImul>;
975def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
976def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000977
Akira Hatanaka89d30662011-10-17 18:24:15 +0000978def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
979def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
980def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
981def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000982
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000983/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000984def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
985def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000986
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000987/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000988def CLZ : CountLeading0<0x20, "clz", CPURegs>;
989def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000990
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000991/// Word Swap Bytes Within Halfwords
992def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000993
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000994/// No operation
995let addr=0 in
996 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
997
Eric Christopher3c999a22007-10-26 04:00:13 +0000998// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000999// instructions. The same not happens for stack address copies, so an
1000// add op with mem ComplexPattern is used and the stack address copy
1001// can be matched. It's similar to Sparc LEA_ADDRi
Jack Carter61de70d2012-08-06 23:29:06 +00001002def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001003
Akira Hatanaka21afc632011-06-21 00:40:49 +00001004// DynAlloc node points to dynamically allocated stack space.
1005// $sp is added to the list of implicitly used registers to prevent dead code
1006// elimination from removing instructions that modify $sp.
1007let Uses = [SP] in
Jack Carter61de70d2012-08-06 23:29:06 +00001008def DynAlloc : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001009
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001010// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001011def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1012def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001013def MSUB : MArithR<4, "msub", MipsMSub>;
1014def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001015
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001016// MUL is a assembly macro in the current used ISAs. In recent ISA's
1017// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +00001018def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001019 Requires<[HasMips32, HasStandardEncoding]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001020
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001021def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001022
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001023def EXT : ExtBase<0, "ext", CPURegs>;
1024def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001025
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001026//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +00001027// Instruction aliases
1028//===----------------------------------------------------------------------===//
1029def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
1030def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
1031def : InstAlias<"addu $rs,$rt,$imm",
1032 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1033def : InstAlias<"add $rs,$rt,$imm",
1034 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1035def : InstAlias<"and $rs,$rt,$imm",
1036 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1037def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
1038def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
1039def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
1040def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
1041def : InstAlias<"slt $rs,$rt,$imm",
1042 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1043def : InstAlias<"xor $rs,$rt,$imm",
1044 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1045
1046//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001047// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001048//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001049
1050// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001051def : MipsPat<(i32 immSExt16:$in),
1052 (ADDiu ZERO, imm:$in)>;
1053def : MipsPat<(i32 immZExt16:$in),
1054 (ORi ZERO, imm:$in)>;
1055def : MipsPat<(i32 immLow16Zero:$in),
1056 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001057
1058// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001059def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001060 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1061
Akira Hatanaka14180452012-06-14 21:03:23 +00001062// Carry MipsPatterns
1063def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1064 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1065def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1066 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1067def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1068 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001069
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001070// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001071def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1072 (JAL tglobaladdr:$dst)>;
1073def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1074 (JAL texternalsym:$dst)>;
1075//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1076// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001077
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001078// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001079def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1080def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1081def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1082def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1083def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001084
Akira Hatanaka14180452012-06-14 21:03:23 +00001085def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1086def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1087def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1088def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1089def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001090
Akira Hatanaka14180452012-06-14 21:03:23 +00001091def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1092 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1093def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1094 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1095def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1096 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1097def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1098 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1099def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1100 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001101
1102// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001103def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1104 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1105def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1106 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001107
Akira Hatanaka342837d2011-05-28 01:07:07 +00001108// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001109class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001110 MipsPat<(MipsWrapper RC:$gp, node:$in),
1111 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001112
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001113def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1114def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1115def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1116def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1117def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1118def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001119
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001120// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001121def : MipsPat<(not CPURegs:$in),
1122 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001123
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001124// extended loads
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001125let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001126 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1127 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001128 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001129}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001130let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001131 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1132 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001133 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001134}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001135
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001136// peepholes
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001137let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001138 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001139}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001140let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001141 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001142}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001143
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001144// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001145multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1146 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1147 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001148def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1149 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1150def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1151 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001152
Akira Hatanaka14180452012-06-14 21:03:23 +00001153def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1154 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1155def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1156 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1157def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1158 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1159def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1160 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001161
Akira Hatanaka14180452012-06-14 21:03:23 +00001162def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1163 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1164def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1165 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001166
Akira Hatanaka14180452012-06-14 21:03:23 +00001167def : MipsPat<(brcond RC:$cond, bb:$dst),
1168 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001169}
1170
1171defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001172
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001173// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001174multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1175 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001176 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1177 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1178 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1179 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001180}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001181
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001182multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001183 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1184 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1185 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1186 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001187}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001188
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001189multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001190 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1191 (SLTOp RC:$rhs, RC:$lhs)>;
1192 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1193 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001194}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001195
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001196multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001197 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1198 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1199 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1200 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001201}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001202
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001203multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1204 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001205 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1206 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1207 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1208 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001209}
1210
1211defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1212defm : SetlePats<CPURegs, SLT, SLTu>;
1213defm : SetgtPats<CPURegs, SLT, SLTu>;
1214defm : SetgePats<CPURegs, SLT, SLTu>;
1215defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001216
Akira Hatanaka21afc632011-06-21 00:40:49 +00001217// select MipsDynAlloc
Akira Hatanaka14180452012-06-14 21:03:23 +00001218def : MipsPat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001219
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001220// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001221def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001222
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001223//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001224// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001225//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001226
1227include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001228include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001229include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001230
Akira Hatanakae10d9722012-05-08 19:08:58 +00001231//
1232// Mips16
1233
1234include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001235include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001236
1237// DSP
1238include "MipsDSPInstrFormats.td"
1239include "MipsDSPInstrInfo.td"
1240