blob: bb5829ac612dde5c523c2edc660b96a07acea1fa [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000033#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000037#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000039#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000040#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000041#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Mon P Wang3c81d352008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000046
Evan Cheng10e86422008-04-25 19:11:04 +000047// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000048static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
49 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000050
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000051X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000053 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000054 X86ScalarSSEf64 = Subtarget->hasSSE2();
55 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000056 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057
Anton Korobeynikov2365f512007-07-14 14:06:15 +000058 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000059 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000061 // Set up the TargetLowering object.
62
63 // X86 is weird, it always uses i8 for shift amounts and setcc results.
64 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000065 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000066 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000067 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000068 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000069
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000071 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 setUseUnderscoreSetJmp(false);
73 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000074 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000075 // MS runtime is weird: it exports _setjmp, but longjmp!
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(false);
78 } else {
79 setUseUnderscoreSetJmp(true);
80 setUseUnderscoreLongJmp(true);
81 }
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000083 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000084 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
85 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
86 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000087 if (Subtarget->is64Bit())
88 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089
Evan Cheng03294662008-10-14 21:26:46 +000090 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000091
Scott Michelfdc40a02009-02-17 22:15:04 +000092 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000093 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
94 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
96 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
97 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000098 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
99
100 // SETOEQ and SETUNE require checking two conditions.
101 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
102 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
104 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000107
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000108 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
109 // operation.
110 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
111 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000113
Evan Cheng25ab6902006-09-08 06:48:29 +0000114 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000115 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000117 } else if (!UseSoftFloat) {
118 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000119 // We have an impenetrably clever algorithm for ui64->double only.
120 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000121 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000122 // We have an algorithm for SSE2, and we turn this into a 64-bit
123 // FILD for other targets.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000125 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
127 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
128 // this operation.
129 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000131
Devang Patel6a784892009-06-05 18:48:29 +0000132 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 // SSE has no i16 to fp conversion, only i32
134 if (X86ScalarSSEf32) {
135 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
136 // f32 and f64 cases are Legal, f80 case is not
137 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
138 } else {
139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000142 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000143 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
144 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000145 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146
Dale Johannesen73328d12007-09-19 23:55:34 +0000147 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
148 // are Legal, f80 is custom lowered.
149 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
150 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000151
Evan Cheng02568ff2006-01-30 22:13:22 +0000152 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
153 // this operation.
154 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
155 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
156
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000158 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 // f32 and f64 cases are Legal, f80 case is not
160 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000161 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000163 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 }
165
166 // Handle FP_TO_UINT by promoting the destination to a larger signed
167 // conversion.
168 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
169 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
171
Evan Cheng25ab6902006-09-08 06:48:29 +0000172 if (Subtarget->is64Bit()) {
173 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000175 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000176 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 // Expand FP_TO_UINT into a select.
178 // FIXME: We would like to use a Custom expander here eventually to do
179 // the optimal thing for SSE vs. the default expansion in the legalizer.
180 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
181 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000182 // With SSE3 we can use fisttpll to convert to a signed i64; without
183 // SSE, we're stuck with a fistpll.
184 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Chris Lattner399610a2006-12-05 18:22:22 +0000187 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000188 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000189 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
190 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
191 }
Chris Lattner21f66852005-12-23 05:15:23 +0000192
Dan Gohmanb00ee212008-02-18 19:34:53 +0000193 // Scalar integer divide and remainder are lowered to use operations that
194 // produce two results, to match the available instructions. This exposes
195 // the two-result form to trivial CSE, which is able to combine x/y and x%y
196 // into a single instruction.
197 //
198 // Scalar integer multiply-high is also lowered to use two-result
199 // operations, to match the available instructions. However, plain multiply
200 // (low) operations are left as Legal, as there are single-result
201 // instructions for this in x86. Using the two-result multiply instructions
202 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000203 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
204 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
205 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
206 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
207 setOperationAction(ISD::SREM , MVT::i8 , Expand);
208 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000209 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
210 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
211 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
212 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
213 setOperationAction(ISD::SREM , MVT::i16 , Expand);
214 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000215 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
216 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
217 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
218 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
219 setOperationAction(ISD::SREM , MVT::i32 , Expand);
220 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000221 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
222 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
223 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
224 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
225 setOperationAction(ISD::SREM , MVT::i64 , Expand);
226 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000227
Evan Chengc35497f2006-10-30 08:02:39 +0000228 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000229 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000230 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
231 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
237 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000238 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000241 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000244 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
245 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000246 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000247 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
248 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000249 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000250 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
251 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 if (Subtarget->is64Bit()) {
253 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000254 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
255 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 }
257
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000258 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000259 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000260
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261 // These should be promoted to a larger select which is supported.
262 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
263 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000264 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000265 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
266 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
267 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
268 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000269 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000270 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
271 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
273 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
274 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000276 if (Subtarget->is64Bit()) {
277 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
278 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
279 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000280 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000281 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000282 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000283
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000284 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000285 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000286 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000288 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000289 if (Subtarget->is64Bit())
290 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000291 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 if (Subtarget->is64Bit()) {
293 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
294 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
295 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000296 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000299 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
300 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
301 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000302 if (Subtarget->is64Bit()) {
303 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
304 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
305 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
306 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307
Evan Chengd2cde682008-03-10 19:38:10 +0000308 if (Subtarget->hasSSE1())
309 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000310
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000311 if (!Subtarget->hasSSE2())
312 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
313
Mon P Wang63307c32008-05-05 19:05:59 +0000314 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000315 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000319
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000320 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000324
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000325 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000326 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000333 }
334
Dan Gohman7f460202008-06-30 20:59:49 +0000335 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
336 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000337 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000338 if (!Subtarget->isTargetDarwin() &&
339 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000340 !Subtarget->isTargetCygMing()) {
341 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
342 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
343 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000344
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000345 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
346 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
349 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000350 setExceptionPointerRegister(X86::RAX);
351 setExceptionSelectorRegister(X86::RDX);
352 } else {
353 setExceptionPointerRegister(X86::EAX);
354 setExceptionSelectorRegister(X86::EDX);
355 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000356 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000357 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
358
Duncan Sandsf7331b32007-09-11 14:10:23 +0000359 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000360
Chris Lattnerda68d302008-01-15 21:58:22 +0000361 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000362
Nate Begemanacc398c2006-01-25 18:21:52 +0000363 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
364 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000365 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000366 if (Subtarget->is64Bit()) {
367 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000368 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000369 } else {
370 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000371 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000372 }
Evan Chengae642192007-03-02 23:16:35 +0000373
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000374 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000375 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000376 if (Subtarget->is64Bit())
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000378 if (Subtarget->isTargetCygMing())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
380 else
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000382
Evan Chengc7ce29b2009-02-13 22:36:38 +0000383 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000384 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000385 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000386 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
387 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Evan Cheng223547a2006-01-31 22:28:30 +0000389 // Use ANDPD to simulate FABS.
390 setOperationAction(ISD::FABS , MVT::f64, Custom);
391 setOperationAction(ISD::FABS , MVT::f32, Custom);
392
393 // Use XORP to simulate FNEG.
394 setOperationAction(ISD::FNEG , MVT::f64, Custom);
395 setOperationAction(ISD::FNEG , MVT::f32, Custom);
396
Evan Cheng68c47cb2007-01-05 07:55:56 +0000397 // Use ANDPD and ORPD to simulate FCOPYSIGN.
398 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
399 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
400
Evan Chengd25e9e82006-02-02 00:28:23 +0000401 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 setOperationAction(ISD::FSIN , MVT::f64, Expand);
403 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 setOperationAction(ISD::FSIN , MVT::f32, Expand);
405 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000406
Chris Lattnera54aa942006-01-29 06:26:08 +0000407 // Expand FP immediates into loads from the stack, except for the special
408 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000409 addLegalFPImmediate(APFloat(+0.0)); // xorpd
410 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000411 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000412 // Use SSE for f32, x87 for f64.
413 // Set up the FP register classes.
414 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
415 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
416
417 // Use ANDPS to simulate FABS.
418 setOperationAction(ISD::FABS , MVT::f32, Custom);
419
420 // Use XORP to simulate FNEG.
421 setOperationAction(ISD::FNEG , MVT::f32, Custom);
422
423 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
424
425 // Use ANDPS and ORPS to simulate FCOPYSIGN.
426 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
428
429 // We don't support sin/cos/fmod
430 setOperationAction(ISD::FSIN , MVT::f32, Expand);
431 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000432
Nate Begemane1795842008-02-14 08:57:00 +0000433 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434 addLegalFPImmediate(APFloat(+0.0f)); // xorps
435 addLegalFPImmediate(APFloat(+0.0)); // FLD0
436 addLegalFPImmediate(APFloat(+1.0)); // FLD1
437 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
438 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
439
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000440 if (!UnsafeFPMath) {
441 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
442 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
443 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000444 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000445 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000447 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
448 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000449
Evan Cheng68c47cb2007-01-05 07:55:56 +0000450 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000451 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
453 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000454
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455 if (!UnsafeFPMath) {
456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
458 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000459 addLegalFPImmediate(APFloat(+0.0)); // FLD0
460 addLegalFPImmediate(APFloat(+1.0)); // FLD1
461 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
462 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
464 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
465 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
466 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000467 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000468
Dale Johannesen59a58732007-08-05 18:49:15 +0000469 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000470 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
474 {
475 bool ignored;
476 APFloat TmpFlt(+0.0);
477 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
478 &ignored);
479 addLegalFPImmediate(TmpFlt); // FLD0
480 TmpFlt.changeSign();
481 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
482 APFloat TmpFlt2(+1.0);
483 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
484 &ignored);
485 addLegalFPImmediate(TmpFlt2); // FLD1
486 TmpFlt2.changeSign();
487 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
488 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000489
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 if (!UnsafeFPMath) {
491 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
492 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
493 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000494 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000495
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000496 // Always use a library call for pow.
497 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
498 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
499 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
500
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000501 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000504 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000505 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
506
Mon P Wangf007a8b2008-11-06 05:31:54 +0000507 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000508 // (for widening) or expand (for scalarization). Then we will selectively
509 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000510 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
511 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000512 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000525 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000527 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000528 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000551 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000556 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000560 }
561
Evan Chengc7ce29b2009-02-13 22:36:38 +0000562 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
563 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000564 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000565 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
566 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
567 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000568 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000569 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000570
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000571 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
572 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
573 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000574 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000575
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000576 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
577 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
578 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000579 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000580
Bill Wendling74027e92007-03-15 21:24:36 +0000581 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
582 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
583
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000584 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000585 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000586 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000587 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v2i32, Promote);
589 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
590 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000591
592 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000593 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000594 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000595 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v2i32, Promote);
597 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
598 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000599
600 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000601 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000602 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000603 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
605 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
606 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000607
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000608 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000609 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000610 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000611 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
612 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000614 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
615 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000616 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000617
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000618 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
619 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000623
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000628
Evan Cheng52672b82008-07-22 18:39:19 +0000629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000633
634 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000635
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000636 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000637 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
638 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
639 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
640 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
641 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000642 }
643
Evan Cheng92722532009-03-26 23:06:32 +0000644 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000645 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
646
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000647 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
648 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
649 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
650 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000651 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
652 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000653 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
654 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000656 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000657 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000658 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659 }
660
Evan Cheng92722532009-03-26 23:06:32 +0000661 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000663
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000664 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
665 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
667 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
668 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
669 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
670
Evan Chengf7c378e2006-04-10 07:23:14 +0000671 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
672 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
673 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000674 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000675 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000676 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
677 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
678 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000679 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000680 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000681 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
682 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
683 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
684 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000685 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
686 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000687
Nate Begeman30a0de92008-07-17 16:51:19 +0000688 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000692
Evan Chengf7c378e2006-04-10 07:23:14 +0000693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000698
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000700 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
701 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000702 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000703 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000704 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000705 // Do not attempt to custom lower non-128-bit vectors
706 if (!VT.is128BitVector())
707 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000708 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000711 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000712
Evan Cheng2c3ae372006-04-12 21:21:57 +0000713 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
716 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719
Nate Begemancdd1eec2008-02-12 22:51:28 +0000720 if (Subtarget->is64Bit()) {
721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000723 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000724
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000725 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000726 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
727 MVT VT = (MVT::SimpleValueType)i;
728
729 // Do not attempt to promote non-128-bit vectors
730 if (!VT.is128BitVector()) {
731 continue;
732 }
733 setOperationAction(ISD::AND, VT, Promote);
734 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
735 setOperationAction(ISD::OR, VT, Promote);
736 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
737 setOperationAction(ISD::XOR, VT, Promote);
738 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
739 setOperationAction(ISD::LOAD, VT, Promote);
740 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
741 setOperationAction(ISD::SELECT, VT, Promote);
742 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Chris Lattnerddf89562008-01-17 19:59:44 +0000745 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000746
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747 // Custom lower v2i64 and v2f64 selects.
748 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000749 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000750 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Eli Friedman23ef1052009-06-06 03:57:58 +0000753 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
754 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
755 if (!DisableMMX && Subtarget->hasMMX()) {
756 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
757 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
758 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000759 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000760
Nate Begeman14d12ca2008-02-11 04:19:36 +0000761 if (Subtarget->hasSSE41()) {
762 // FIXME: Do we need to handle scalar-to-vector here?
763 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
764
765 // i8 and i16 vectors are custom , because the source register and source
766 // source memory operand types are not the same width. f32 vectors are
767 // custom since the immediate controlling the insert encodes additional
768 // information.
769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000772 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
773
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000777 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000778
779 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000782 }
783 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784
Nate Begeman30a0de92008-07-17 16:51:19 +0000785 if (Subtarget->hasSSE42()) {
786 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
787 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
David Greene9b9838d2009-06-29 16:47:10 +0000789 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000790 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
791 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
792 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
793 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
794
David Greene9b9838d2009-06-29 16:47:10 +0000795 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
796 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
797 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
798 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
799 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
800 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
801 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
802 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
803 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
804 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
805 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
806 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
807 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
808 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
809 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
810
811 // Operations to consider commented out -v16i16 v32i8
812 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
813 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
814 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
815 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
816 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
817 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
818 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
819 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
820 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
826
827 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
828 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
829 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
830 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
831
832 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
833 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
834 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
837
838 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
839 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
840 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
841 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
844
845#if 0
846 // Not sure we want to do this since there are no 256-bit integer
847 // operations in AVX
848
849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
850 // This includes 256-bit vectors
851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
852 MVT VT = (MVT::SimpleValueType)i;
853
854 // Do not attempt to custom lower non-power-of-2 vectors
855 if (!isPowerOf2_32(VT.getVectorNumElements()))
856 continue;
857
858 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
859 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
861 }
862
863 if (Subtarget->is64Bit()) {
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
866 }
867#endif
868
869#if 0
870 // Not sure we want to do this since there are no 256-bit integer
871 // operations in AVX
872
873 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
874 // Including 256-bit vectors
875 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
876 MVT VT = (MVT::SimpleValueType)i;
877
878 if (!VT.is256BitVector()) {
879 continue;
880 }
881 setOperationAction(ISD::AND, VT, Promote);
882 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
883 setOperationAction(ISD::OR, VT, Promote);
884 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
885 setOperationAction(ISD::XOR, VT, Promote);
886 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
887 setOperationAction(ISD::LOAD, VT, Promote);
888 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
889 setOperationAction(ISD::SELECT, VT, Promote);
890 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
891 }
892
893 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
894#endif
895 }
896
Evan Cheng6be2c582006-04-05 23:38:46 +0000897 // We want to custom lower some of our intrinsics.
898 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
899
Bill Wendling74c37652008-12-09 22:08:41 +0000900 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000901 setOperationAction(ISD::SADDO, MVT::i32, Custom);
902 setOperationAction(ISD::SADDO, MVT::i64, Custom);
903 setOperationAction(ISD::UADDO, MVT::i32, Custom);
904 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000905 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
906 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
907 setOperationAction(ISD::USUBO, MVT::i32, Custom);
908 setOperationAction(ISD::USUBO, MVT::i64, Custom);
909 setOperationAction(ISD::SMULO, MVT::i32, Custom);
910 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000911
Evan Chengd54f2d52009-03-31 19:38:51 +0000912 if (!Subtarget->is64Bit()) {
913 // These libcalls are not available in 32-bit.
914 setLibcallName(RTLIB::SHL_I128, 0);
915 setLibcallName(RTLIB::SRL_I128, 0);
916 setLibcallName(RTLIB::SRA_I128, 0);
917 }
918
Evan Cheng206ee9d2006-07-07 08:33:52 +0000919 // We have target-specific dag combine patterns for the following nodes:
920 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000921 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000922 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000923 setTargetDAGCombine(ISD::SHL);
924 setTargetDAGCombine(ISD::SRA);
925 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000926 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000927 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000928 if (Subtarget->is64Bit())
929 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000930
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000931 computeRegisterProperties();
932
Evan Cheng87ed7162006-02-14 08:25:08 +0000933 // FIXME: These should be based on subtarget info. Plus, the values should
934 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000935 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
936 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
937 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000938 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000939 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000940 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000941}
942
Scott Michel5b8f82e2008-03-10 15:42:14 +0000943
Duncan Sands5480c042009-01-01 15:52:00 +0000944MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000945 return MVT::i8;
946}
947
948
Evan Cheng29286502008-01-23 23:17:41 +0000949/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
950/// the desired ByVal argument alignment.
951static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
952 if (MaxAlign == 16)
953 return;
954 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
955 if (VTy->getBitWidth() == 128)
956 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000957 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
958 unsigned EltAlign = 0;
959 getMaxByValAlign(ATy->getElementType(), EltAlign);
960 if (EltAlign > MaxAlign)
961 MaxAlign = EltAlign;
962 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
963 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
964 unsigned EltAlign = 0;
965 getMaxByValAlign(STy->getElementType(i), EltAlign);
966 if (EltAlign > MaxAlign)
967 MaxAlign = EltAlign;
968 if (MaxAlign == 16)
969 break;
970 }
971 }
972 return;
973}
974
975/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
976/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000977/// that contain SSE vectors are placed at 16-byte boundaries while the rest
978/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000979unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000980 if (Subtarget->is64Bit()) {
981 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000982 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000983 if (TyAlign > 8)
984 return TyAlign;
985 return 8;
986 }
987
Evan Cheng29286502008-01-23 23:17:41 +0000988 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000989 if (Subtarget->hasSSE1())
990 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000991 return Align;
992}
Chris Lattner2b02a442007-02-25 08:29:00 +0000993
Evan Chengf0df0312008-05-15 08:39:06 +0000994/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000995/// and store operations as a result of memset, memcpy, and memmove
996/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000997/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000998MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000999X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001000 bool isSrcConst, bool isSrcStr,
1001 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001002 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1003 // linux. This is because the stack realignment code can't handle certain
1004 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001005 const Function *F = DAG.getMachineFunction().getFunction();
1006 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1007 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001008 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1009 return MVT::v4i32;
1010 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1011 return MVT::v4f32;
1012 }
Evan Chengf0df0312008-05-15 08:39:06 +00001013 if (Subtarget->is64Bit() && Size >= 8)
1014 return MVT::i64;
1015 return MVT::i32;
1016}
1017
Evan Chengcc415862007-11-09 01:32:10 +00001018/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1019/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001020SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001021 SelectionDAG &DAG) const {
1022 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001023 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001024 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001025 // This doesn't have DebugLoc associated with it, but is not really the
1026 // same as a Register.
1027 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1028 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001029 return Table;
1030}
1031
Bill Wendlingb4202b82009-07-01 18:50:55 +00001032/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001033unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1034 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1035}
1036
Chris Lattner2b02a442007-02-25 08:29:00 +00001037//===----------------------------------------------------------------------===//
1038// Return Value Calling Convention Implementation
1039//===----------------------------------------------------------------------===//
1040
Chris Lattner59ed56b2007-02-28 04:55:35 +00001041#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001042
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001043/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001044SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001045 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001046 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001047
Chris Lattner9774c912007-02-27 05:28:59 +00001048 SmallVector<CCValAssign, 16> RVLocs;
1049 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001050 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1051 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00001052 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001054 // If this is the first return lowered for this function, add the regs to the
1055 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001056 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001057 for (unsigned i = 0; i != RVLocs.size(); ++i)
1058 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001059 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001060 }
Dan Gohman475871a2008-07-27 21:46:04 +00001061 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001063 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001064 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001065 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001066 SDValue TailCall = Chain;
1067 SDValue TargetAddress = TailCall.getOperand(1);
1068 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001069 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001070 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001071 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001072 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001073 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001074 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001075 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1076 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001079 Operands.push_back(Chain.getOperand(0));
1080 Operands.push_back(TargetAddress);
1081 Operands.push_back(StackAdjustment);
1082 // Copy registers used by the call. Last operand is a flag so it is not
1083 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001084 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 Operands.push_back(Chain.getOperand(i));
1086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001088 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001091 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001092 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001093
Dan Gohman475871a2008-07-27 21:46:04 +00001094 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001095 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1096 // Operand #1 = Bytes To Pop
1097 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001100 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1101 CCValAssign &VA = RVLocs[i];
1102 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattner447ff682008-03-11 03:23:40 +00001105 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1106 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001107 if (VA.getLocReg() == X86::ST0 ||
1108 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001109 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1110 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001111 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001112 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001113 RetOps.push_back(ValToCopy);
1114 // Don't emit a copytoreg.
1115 continue;
1116 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001117
Evan Cheng242b38b2009-02-23 09:03:22 +00001118 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1119 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001120 if (Subtarget->is64Bit()) {
1121 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001122 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001123 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001124 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1125 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1126 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001127 }
1128
Dale Johannesendd64c412009-02-04 00:33:20 +00001129 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001130 Flag = Chain.getValue(1);
1131 }
Dan Gohman61a92132008-04-21 23:59:07 +00001132
1133 // The x86-64 ABI for returning structs by value requires that we copy
1134 // the sret argument into %rax for the return. We saved the argument into
1135 // a virtual register in the entry block, so now we copy the value out
1136 // and into %rax.
1137 if (Subtarget->is64Bit() &&
1138 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1139 MachineFunction &MF = DAG.getMachineFunction();
1140 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1141 unsigned Reg = FuncInfo->getSRetReturnReg();
1142 if (!Reg) {
1143 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1144 FuncInfo->setSRetReturnReg(Reg);
1145 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001146 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001147
Dale Johannesendd64c412009-02-04 00:33:20 +00001148 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001149 Flag = Chain.getValue(1);
1150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Chris Lattner447ff682008-03-11 03:23:40 +00001152 RetOps[0] = Chain; // Update chain.
1153
1154 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001155 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001156 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001157
1158 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001159 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001160}
1161
1162
Chris Lattner3085e152007-02-25 08:59:22 +00001163/// LowerCallResult - Lower the result values of an ISD::CALL into the
1164/// appropriate copies out of appropriate physical registers. This assumes that
1165/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1166/// being lowered. The returns a SDNode with the same number of values as the
1167/// ISD::CALL.
1168SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001169LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001170 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001171
Scott Michelfdc40a02009-02-17 22:15:04 +00001172 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001173 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001174 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001175 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001177 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001178 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1179
Dan Gohman475871a2008-07-27 21:46:04 +00001180 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner3085e152007-02-25 08:59:22 +00001182 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001183 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001184 CCValAssign &VA = RVLocs[i];
1185 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Torok Edwin3f142c32009-02-01 18:15:56 +00001187 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001188 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001189 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001190 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001191 }
1192
Chris Lattner8e6da152008-03-10 21:08:41 +00001193 // If this is a call to a function that returns an fp value on the floating
1194 // point stack, but where we prefer to use the value in xmm registers, copy
1195 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001196 if ((VA.getLocReg() == X86::ST0 ||
1197 VA.getLocReg() == X86::ST1) &&
1198 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001199 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Evan Cheng79fb3b42009-02-20 20:43:02 +00001202 SDValue Val;
1203 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001204 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1205 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1206 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1207 MVT::v2i64, InFlag).getValue(1);
1208 Val = Chain.getValue(0);
1209 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1210 Val, DAG.getConstant(0, MVT::i64));
1211 } else {
1212 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1213 MVT::i64, InFlag).getValue(1);
1214 Val = Chain.getValue(0);
1215 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001216 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1217 } else {
1218 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1219 CopyVT, InFlag).getValue(1);
1220 Val = Chain.getValue(0);
1221 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001222 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001223
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001225 // Round the F80 the right size, which also moves to the appropriate xmm
1226 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001228 // This truncation won't change the value.
1229 DAG.getIntPtrConstant(1));
1230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner8e6da152008-03-10 21:08:41 +00001232 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001233 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001234
Chris Lattner3085e152007-02-25 08:59:22 +00001235 // Merge everything together with a MERGE_VALUES node.
1236 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001237 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1238 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001239}
1240
1241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001242//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001243// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001244//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001245// StdCall calling convention seems to be standard for many Windows' API
1246// routines and around. It differs from C calling convention just a little:
1247// callee should clean up the stack, not caller. Symbols should be also
1248// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001249// For info on fast calling convention see Fast Calling Convention (tail call)
1250// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001252/// CallIsStructReturn - Determines whether a CALL node uses struct return
1253/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001254static bool CallIsStructReturn(CallSDNode *TheCall) {
1255 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001256 if (!NumOps)
1257 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001258
Dan Gohman095cc292008-09-13 01:54:27 +00001259 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001260}
1261
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001262/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1263/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001264static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001265 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001266 if (!NumArgs)
1267 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001268
1269 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001270}
1271
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001272/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1273/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001274/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001275bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001276 if (IsVarArg)
1277 return false;
1278
Dan Gohman095cc292008-09-13 01:54:27 +00001279 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001280 default:
1281 return false;
1282 case CallingConv::X86_StdCall:
1283 return !Subtarget->is64Bit();
1284 case CallingConv::X86_FastCall:
1285 return !Subtarget->is64Bit();
1286 case CallingConv::Fast:
1287 return PerformTailCallOpt;
1288 }
1289}
1290
Dan Gohman095cc292008-09-13 01:54:27 +00001291/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1292/// given CallingConvention value.
1293CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001294 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001295 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001296 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001297 else
1298 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001299 }
1300
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 if (CC == CallingConv::X86_FastCall)
1302 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001303 else if (CC == CallingConv::Fast)
1304 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001305 else
1306 return CC_X86_32_C;
1307}
1308
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001309/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1310/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001311NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001312X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001313 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001314 if (CC == CallingConv::X86_FastCall)
1315 return FastCall;
1316 else if (CC == CallingConv::X86_StdCall)
1317 return StdCall;
1318 return None;
1319}
1320
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001321
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001322/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1323/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001324/// the specific parameter attribute. The copy will be passed as a byval
1325/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001326static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001327CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001328 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1329 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001330 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001331 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001332 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001333}
1334
Dan Gohman475871a2008-07-27 21:46:04 +00001335SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001336 const CCValAssign &VA,
1337 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001338 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001339 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001340 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001341 ISD::ArgFlagsTy Flags =
1342 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001343 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001344 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001345
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001346 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001347 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001348 // In case of tail call optimization mark all arguments mutable. Since they
1349 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001350 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001351 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001352 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001353 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001354 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001355 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001356 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001357}
1358
Dan Gohman475871a2008-07-27 21:46:04 +00001359SDValue
1360X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001361 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001362 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001363 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001364
Gordon Henriksen86737662008-01-05 16:56:59 +00001365 const Function* Fn = MF.getFunction();
1366 if (Fn->hasExternalLinkage() &&
1367 Subtarget->isTargetCygMing() &&
1368 Fn->getName() == "main")
1369 FuncInfo->setForceFramePointer(true);
1370
1371 // Decorate the function name.
1372 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001373
Evan Cheng1bc78042006-04-26 01:20:17 +00001374 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001375 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001376 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001377 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001378 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001379 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001380
1381 assert(!(isVarArg && CC == CallingConv::Fast) &&
1382 "Var args not supported with calling convention fastcc");
1383
Chris Lattner638402b2007-02-28 07:00:42 +00001384 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001385 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001386 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001387 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001388
Dan Gohman475871a2008-07-27 21:46:04 +00001389 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001390 unsigned LastVal = ~0U;
1391 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1392 CCValAssign &VA = ArgLocs[i];
1393 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1394 // places.
1395 assert(VA.getValNo() != LastVal &&
1396 "Don't support value assigned to multiple locs yet");
1397 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001398
Chris Lattnerf39f7712007-02-28 05:46:49 +00001399 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001400 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001401 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001402 if (RegVT == MVT::i32)
1403 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 else if (Is64Bit && RegVT == MVT::i64)
1405 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001406 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001408 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001410 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001411 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001412 else if (RegVT.isVector()) {
1413 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001414 if (!Is64Bit)
1415 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1416 else {
1417 // Darwin calling convention passes MMX values in either GPRs or
1418 // XMMs in x86-64. Other targets pass them in memory.
1419 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1420 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1421 RegVT = MVT::v2i64;
1422 } else {
1423 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1424 RegVT = MVT::i64;
1425 }
1426 }
1427 } else {
1428 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001429 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001430
Bob Wilson998e1252009-04-20 18:36:57 +00001431 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001432 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001433
Chris Lattnerf39f7712007-02-28 05:46:49 +00001434 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1435 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1436 // right size.
1437 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001438 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001439 DAG.getValueType(VA.getValVT()));
1440 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001441 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001442 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001443
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001445 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001446
Gordon Henriksen86737662008-01-05 16:56:59 +00001447 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001448 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001449 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001450 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001451 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001452 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1453 ArgValue, DAG.getConstant(0, MVT::i64));
1454 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001455 }
1456 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001457
Chris Lattnerf39f7712007-02-28 05:46:49 +00001458 ArgValues.push_back(ArgValue);
1459 } else {
1460 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001461 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001462 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001463 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001464
Dan Gohman61a92132008-04-21 23:59:07 +00001465 // The x86-64 ABI for returning structs by value requires that we copy
1466 // the sret argument into %rax for the return. Save the argument into
1467 // a virtual register so that we can access it from the return points.
1468 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1469 MachineFunction &MF = DAG.getMachineFunction();
1470 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1471 unsigned Reg = FuncInfo->getSRetReturnReg();
1472 if (!Reg) {
1473 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1474 FuncInfo->setSRetReturnReg(Reg);
1475 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001476 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001477 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001478 }
1479
Chris Lattnerf39f7712007-02-28 05:46:49 +00001480 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001481 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001482 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001483 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001484
Evan Cheng1bc78042006-04-26 01:20:17 +00001485 // If the function takes variable number of arguments, make a frame index for
1486 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001487 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001488 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1489 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1490 }
1491 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001492 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1493
1494 // FIXME: We should really autogenerate these arrays
1495 static const unsigned GPR64ArgRegsWin64[] = {
1496 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001498 static const unsigned XMMArgRegsWin64[] = {
1499 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1500 };
1501 static const unsigned GPR64ArgRegs64Bit[] = {
1502 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1503 };
1504 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1506 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1507 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001508 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1509
1510 if (IsWin64) {
1511 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1512 GPR64ArgRegs = GPR64ArgRegsWin64;
1513 XMMArgRegs = XMMArgRegsWin64;
1514 } else {
1515 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1516 GPR64ArgRegs = GPR64ArgRegs64Bit;
1517 XMMArgRegs = XMMArgRegs64Bit;
1518 }
1519 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1520 TotalNumIntRegs);
1521 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1522 TotalNumXMMRegs);
1523
Devang Patel578efa92009-06-05 21:57:13 +00001524 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001525 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001526 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001527 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001528 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001529 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001530 // Kernel mode asks for SSE to be disabled, so don't push them
1531 // on the stack.
1532 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001533
Gordon Henriksen86737662008-01-05 16:56:59 +00001534 // For X86-64, if there are vararg parameters that are passed via
1535 // registers, then we must store them to their spots on the stack so they
1536 // may be loaded by deferencing the result of va_next.
1537 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001538 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1539 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1540 TotalNumXMMRegs * 16, 16);
1541
Gordon Henriksen86737662008-01-05 16:56:59 +00001542 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001543 SmallVector<SDValue, 8> MemOps;
1544 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001545 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001546 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001547 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001548 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1549 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001550 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001551 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001552 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001553 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001554 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001555 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001556 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001557 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001558
Gordon Henriksen86737662008-01-05 16:56:59 +00001559 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001560 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001561 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001562 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001563 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1564 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001566 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001567 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001568 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001570 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001571 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001572 }
1573 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001574 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001575 &MemOps[0], MemOps.size());
1576 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001578
Gordon Henriksenae636f82008-01-03 16:47:34 +00001579 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001580
Gordon Henriksen86737662008-01-05 16:56:59 +00001581 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001582 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001583 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001584 BytesCallerReserves = 0;
1585 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001586 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001587 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001588 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001589 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001590 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001591 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001592
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 if (!Is64Bit) {
1594 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1595 if (CC == CallingConv::X86_FastCall)
1596 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1597 }
Evan Cheng25caf632006-05-23 21:06:34 +00001598
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001599 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001600
Evan Cheng25caf632006-05-23 21:06:34 +00001601 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001602 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001603 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001604}
1605
Dan Gohman475871a2008-07-27 21:46:04 +00001606SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001607X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001608 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001609 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001610 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001611 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001612 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001613 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001614 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001615 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001616 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001617 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001618 }
Dale Johannesenace16102009-02-03 19:33:06 +00001619 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001620 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001621}
1622
Bill Wendling64e87322009-01-16 19:25:27 +00001623/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001624/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001625SDValue
1626X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001627 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001628 SDValue Chain,
1629 bool IsTailCall,
1630 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001631 int FPDiff,
1632 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001633 if (!IsTailCall || FPDiff==0) return Chain;
1634
1635 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001636 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001637 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001638
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001639 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001640 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001641 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001642}
1643
1644/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1645/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001646static SDValue
1647EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001649 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001650 // Store the return address to the appropriate stack slot.
1651 if (!FPDiff) return Chain;
1652 // Calculate the new stack slot for the return address.
1653 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001654 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001655 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001656 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001658 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001659 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001660 return Chain;
1661}
1662
Dan Gohman475871a2008-07-27 21:46:04 +00001663SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001664 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001665 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1666 SDValue Chain = TheCall->getChain();
1667 unsigned CC = TheCall->getCallingConv();
1668 bool isVarArg = TheCall->isVarArg();
1669 bool IsTailCall = TheCall->isTailCall() &&
1670 CC == CallingConv::Fast && PerformTailCallOpt;
1671 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001673 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001674 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001675
1676 assert(!(isVarArg && CC == CallingConv::Fast) &&
1677 "Var args not supported with calling convention fastcc");
1678
Chris Lattner638402b2007-02-28 07:00:42 +00001679 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001680 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001681 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001682 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001683
Chris Lattner423c5f42007-02-28 05:31:48 +00001684 // Get a count of how many bytes are to be pushed on the stack.
1685 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001686 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001687 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001688
Gordon Henriksen86737662008-01-05 16:56:59 +00001689 int FPDiff = 0;
1690 if (IsTailCall) {
1691 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001692 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1694 FPDiff = NumBytesCallerPushed - NumBytes;
1695
1696 // Set the delta of movement of the returnaddr stackslot.
1697 // But only set if delta is greater than previous delta.
1698 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1699 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1700 }
1701
Chris Lattnere563bbc2008-10-11 22:08:30 +00001702 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001703
Dan Gohman475871a2008-07-27 21:46:04 +00001704 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001705 // Load return adress for tail calls.
1706 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001707 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001708
Dan Gohman475871a2008-07-27 21:46:04 +00001709 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1710 SmallVector<SDValue, 8> MemOpChains;
1711 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001712
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001713 // Walk the register/memloc assignments, inserting copies/loads. In the case
1714 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001715 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1716 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001717 SDValue Arg = TheCall->getArg(i);
1718 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1719 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001720
Chris Lattner423c5f42007-02-28 05:31:48 +00001721 // Promote the value if needed.
1722 switch (VA.getLocInfo()) {
1723 default: assert(0 && "Unknown loc info!");
1724 case CCValAssign::Full: break;
1725 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001726 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001727 break;
1728 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001729 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001730 break;
1731 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001732 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001733 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001735
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001737 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001738 MVT RegVT = VA.getLocVT();
1739 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001740 switch (VA.getLocReg()) {
1741 default:
1742 break;
1743 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1744 case X86::R8: {
1745 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001746 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001747 break;
1748 }
1749 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1750 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1751 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001752 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1753 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001754 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001755 break;
1756 }
1757 }
1758 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001759 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1760 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001762 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001763 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001764 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001765
Dan Gohman095cc292008-09-13 01:54:27 +00001766 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1767 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001768 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001769 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001771
Evan Cheng32fe1032006-05-25 00:59:30 +00001772 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001773 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001774 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001775
Evan Cheng347d5f72006-04-28 21:29:37 +00001776 // Build a sequence of copy-to-reg nodes chained together with token chain
1777 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001779 // Tail call byval lowering might overwrite argument registers so in case of
1780 // tail call optimization the copies to registers are lowered later.
1781 if (!IsTailCall)
1782 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001783 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001784 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001785 InFlag = Chain.getValue(1);
1786 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001787
Chris Lattner951bf7d2009-07-09 02:44:11 +00001788
Chris Lattner88e1fd52009-07-09 04:24:46 +00001789 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001790 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1791 // GOT pointer.
1792 if (!IsTailCall) {
1793 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1794 DAG.getNode(X86ISD::GlobalBaseReg,
1795 DebugLoc::getUnknownLoc(),
1796 getPointerTy()),
1797 InFlag);
1798 InFlag = Chain.getValue(1);
1799 } else {
1800 // If we are tail calling and generating PIC/GOT style code load the
1801 // address of the callee into ECX. The value in ecx is used as target of
1802 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1803 // for tail calls on PIC/GOT architectures. Normally we would just put the
1804 // address of GOT into ebx and then call target@PLT. But for tail calls
1805 // ebx would be restored (since ebx is callee saved) before jumping to the
1806 // target@PLT.
1807
1808 // Note: The actual moving to ECX is done further down.
1809 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1810 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1811 !G->getGlobal()->hasProtectedVisibility())
1812 Callee = LowerGlobalAddress(Callee, DAG);
1813 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001814 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001815 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001816 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001817
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 if (Is64Bit && isVarArg) {
1819 // From AMD64 ABI document:
1820 // For calls that may call functions that use varargs or stdargs
1821 // (prototype-less calls or calls to functions containing ellipsis (...) in
1822 // the declaration) %al is used as hidden argument to specify the number
1823 // of SSE registers used. The contents of %al do not need to match exactly
1824 // the number of registers, but must be an ubound on the number of SSE
1825 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001826
1827 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 // Count the number of XMM registers allocated.
1829 static const unsigned XMMArgRegs[] = {
1830 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1831 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1832 };
1833 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001834 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001835 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001836
Dale Johannesendd64c412009-02-04 00:33:20 +00001837 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1839 InFlag = Chain.getValue(1);
1840 }
1841
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001842
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001843 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001845 SmallVector<SDValue, 8> MemOpChains2;
1846 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001847 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001848 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001849 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1851 CCValAssign &VA = ArgLocs[i];
1852 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001853 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001854 SDValue Arg = TheCall->getArg(i);
1855 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001856 // Create frame index.
1857 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001858 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001860 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001861
Duncan Sands276dcbd2008-03-21 09:14:45 +00001862 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001863 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001865 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001866 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001867 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001868 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001869
1870 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001871 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001873 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001874 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001875 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001876 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001877 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001878 }
1879 }
1880
1881 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001882 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001883 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001884
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001885 // Copy arguments to their registers.
1886 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001888 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001889 InFlag = Chain.getValue(1);
1890 }
Dan Gohman475871a2008-07-27 21:46:04 +00001891 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001892
Gordon Henriksen86737662008-01-05 16:56:59 +00001893 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001894 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001895 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001896 }
1897
Evan Cheng32fe1032006-05-25 00:59:30 +00001898 // If the callee is a GlobalAddress node (quite common, every direct call is)
1899 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001900 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001901 // We should use extra load for direct calls to dllimported functions in
1902 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001903 GlobalValue *GV = G->getGlobal();
1904 if (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), true)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001905 unsigned char OpFlags = 0;
1906
1907 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1908 // external symbols most go through the PLT in PIC mode. If the symbol
1909 // has hidden or protected visibility, or if it is static or local, then
1910 // we don't need to use the PLT - we can directly call it.
1911 if (Subtarget->isTargetELF() &&
1912 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001913 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001914 OpFlags = X86II::MO_PLT;
Chris Lattner74e726e2009-07-09 05:27:35 +00001915 } else if (Subtarget->isPICStyleStub() &&
1916 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1917 Subtarget->getDarwinVers() < 9) {
1918 // PC-relative references to external symbols should go through $stub,
1919 // unless we're building with the leopard linker or later, which
1920 // automatically synthesizes these stubs.
1921 OpFlags = X86II::MO_DARWIN_STUB;
1922 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001923
Chris Lattner74e726e2009-07-09 05:27:35 +00001924 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001925 G->getOffset(), OpFlags);
1926 }
Bill Wendling056292f2008-09-16 21:48:12 +00001927 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001928 unsigned char OpFlags = 0;
1929
1930 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1931 // symbols should go through the PLT.
1932 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001933 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001934 OpFlags = X86II::MO_PLT;
Chris Lattner74e726e2009-07-09 05:27:35 +00001935 } else if (Subtarget->isPICStyleStub() &&
1936 Subtarget->getDarwinVers() < 9) {
1937 // PC-relative references to external symbols should go through $stub,
1938 // unless we're building with the leopard linker or later, which
1939 // automatically synthesizes these stubs.
1940 OpFlags = X86II::MO_DARWIN_STUB;
1941 }
1942
Chris Lattner48a7d022009-07-09 05:02:21 +00001943 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1944 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001946 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001947
Dale Johannesendd64c412009-02-04 00:33:20 +00001948 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001949 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 Callee,InFlag);
1951 Callee = DAG.getRegister(Opc, getPointerTy());
1952 // Add register as live out.
1953 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001954 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001955
Chris Lattnerd96d0722007-02-25 06:40:16 +00001956 // Returns a chain & a flag for retval copy to use.
1957 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001958 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001959
1960 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001961 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1962 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001963 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001964
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 // Returns a chain & a flag for retval copy to use.
1966 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1967 Ops.clear();
1968 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001969
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001970 Ops.push_back(Chain);
1971 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001972
Gordon Henriksen86737662008-01-05 16:56:59 +00001973 if (IsTailCall)
1974 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001975
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 // Add argument registers to the end of the list so that they are known live
1977 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001978 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1979 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1980 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001981
Evan Cheng586ccac2008-03-18 23:36:35 +00001982 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00001983 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001984 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1985
1986 // Add an implicit use of AL for x86 vararg functions.
1987 if (Is64Bit && isVarArg)
1988 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1989
Gabor Greifba36cb52008-08-28 21:40:38 +00001990 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001991 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001992
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001994 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001996 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001997 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001998
Gabor Greifba36cb52008-08-28 21:40:38 +00001999 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 }
2001
Dale Johannesenace16102009-02-03 19:33:06 +00002002 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002003 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002004
Chris Lattner2d297092006-05-23 18:50:38 +00002005 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002006 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002007 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002009 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002010 // If this is is a call to a struct-return function, the callee
2011 // pops the hidden struct pointer, so we have to push it back.
2012 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002013 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002015 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002016
Gordon Henriksenae636f82008-01-03 16:47:34 +00002017 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002018 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002019 DAG.getIntPtrConstant(NumBytes, true),
2020 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2021 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002022 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002023 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002024
Chris Lattner3085e152007-02-25 08:59:22 +00002025 // Handle result values, copying them out of physregs into vregs that we
2026 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002027 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002028 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002029}
2030
Evan Cheng25ab6902006-09-08 06:48:29 +00002031
2032//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002033// Fast Calling Convention (tail call) implementation
2034//===----------------------------------------------------------------------===//
2035
2036// Like std call, callee cleans arguments, convention except that ECX is
2037// reserved for storing the tail called function address. Only 2 registers are
2038// free for argument passing (inreg). Tail call optimization is performed
2039// provided:
2040// * tailcallopt is enabled
2041// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002042// On X86_64 architecture with GOT-style position independent code only local
2043// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002044// To keep the stack aligned according to platform abi the function
2045// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2046// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002047// If a tail called function callee has more arguments than the caller the
2048// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002049// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002050// original REtADDR, but before the saved framepointer or the spilled registers
2051// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2052// stack layout:
2053// arg1
2054// arg2
2055// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002056// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002057// move area ]
2058// (possible EBP)
2059// ESI
2060// EDI
2061// local1 ..
2062
2063/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2064/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002065unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002066 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002067 MachineFunction &MF = DAG.getMachineFunction();
2068 const TargetMachine &TM = MF.getTarget();
2069 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2070 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002071 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002072 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002073 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002074 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2075 // Number smaller than 12 so just add the difference.
2076 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2077 } else {
2078 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002079 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002080 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002081 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002082 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002083}
2084
2085/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002086/// following the call is a return. A function is eligible if caller/callee
2087/// calling conventions match, currently only fastcc supports tail calls, and
2088/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002089bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002090 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002091 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002092 if (!PerformTailCallOpt)
2093 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002094
Dan Gohman095cc292008-09-13 01:54:27 +00002095 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002096 unsigned CallerCC =
2097 DAG.getMachineFunction().getFunction()->getCallingConv();
2098 unsigned CalleeCC = TheCall->getCallingConv();
2099 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2100 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002101 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002102
2103 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002104}
2105
Dan Gohman3df24e62008-09-03 23:12:08 +00002106FastISel *
2107X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002108 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002109 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002110 DenseMap<const Value *, unsigned> &vm,
2111 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002112 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002113 DenseMap<const AllocaInst *, int> &am
2114#ifndef NDEBUG
2115 , SmallSet<Instruction*, 8> &cil
2116#endif
2117 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002118 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002119#ifndef NDEBUG
2120 , cil
2121#endif
2122 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002123}
2124
2125
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002126//===----------------------------------------------------------------------===//
2127// Other Lowering Hooks
2128//===----------------------------------------------------------------------===//
2129
2130
Dan Gohman475871a2008-07-27 21:46:04 +00002131SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002132 MachineFunction &MF = DAG.getMachineFunction();
2133 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2134 int ReturnAddrIndex = FuncInfo->getRAIndex();
2135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002136 if (ReturnAddrIndex == 0) {
2137 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002138 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002139 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002140 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002141 }
2142
Evan Cheng25ab6902006-09-08 06:48:29 +00002143 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002144}
2145
2146
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002147/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2148/// specific condition code, returning the condition code and the LHS/RHS of the
2149/// comparison to make.
2150static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2151 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002152 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002153 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2154 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2155 // X > -1 -> X == 0, jump !sign.
2156 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002157 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002158 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2159 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002160 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002161 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002162 // X < 1 -> X <= 0
2163 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002164 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002165 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002166 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002167
Evan Chengd9558e02006-01-06 00:43:03 +00002168 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002169 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002170 case ISD::SETEQ: return X86::COND_E;
2171 case ISD::SETGT: return X86::COND_G;
2172 case ISD::SETGE: return X86::COND_GE;
2173 case ISD::SETLT: return X86::COND_L;
2174 case ISD::SETLE: return X86::COND_LE;
2175 case ISD::SETNE: return X86::COND_NE;
2176 case ISD::SETULT: return X86::COND_B;
2177 case ISD::SETUGT: return X86::COND_A;
2178 case ISD::SETULE: return X86::COND_BE;
2179 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002180 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002181 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002182
Chris Lattner4c78e022008-12-23 23:42:27 +00002183 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002184
Chris Lattner4c78e022008-12-23 23:42:27 +00002185 // If LHS is a foldable load, but RHS is not, flip the condition.
2186 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2187 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2188 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2189 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002190 }
2191
Chris Lattner4c78e022008-12-23 23:42:27 +00002192 switch (SetCCOpcode) {
2193 default: break;
2194 case ISD::SETOLT:
2195 case ISD::SETOLE:
2196 case ISD::SETUGT:
2197 case ISD::SETUGE:
2198 std::swap(LHS, RHS);
2199 break;
2200 }
2201
2202 // On a floating point condition, the flags are set as follows:
2203 // ZF PF CF op
2204 // 0 | 0 | 0 | X > Y
2205 // 0 | 0 | 1 | X < Y
2206 // 1 | 0 | 0 | X == Y
2207 // 1 | 1 | 1 | unordered
2208 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002209 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002210 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002211 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002212 case ISD::SETOLT: // flipped
2213 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002214 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002215 case ISD::SETOLE: // flipped
2216 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002217 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002218 case ISD::SETUGT: // flipped
2219 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002220 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002221 case ISD::SETUGE: // flipped
2222 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002223 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002224 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002225 case ISD::SETNE: return X86::COND_NE;
2226 case ISD::SETUO: return X86::COND_P;
2227 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002228 }
Evan Chengd9558e02006-01-06 00:43:03 +00002229}
2230
Evan Cheng4a460802006-01-11 00:33:36 +00002231/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2232/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002233/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002234static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002235 switch (X86CC) {
2236 default:
2237 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002238 case X86::COND_B:
2239 case X86::COND_BE:
2240 case X86::COND_E:
2241 case X86::COND_P:
2242 case X86::COND_A:
2243 case X86::COND_AE:
2244 case X86::COND_NE:
2245 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002246 return true;
2247 }
2248}
2249
Nate Begeman9008ca62009-04-27 18:41:29 +00002250/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2251/// the specified range (L, H].
2252static bool isUndefOrInRange(int Val, int Low, int Hi) {
2253 return (Val < 0) || (Val >= Low && Val < Hi);
2254}
2255
2256/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2257/// specified value.
2258static bool isUndefOrEqual(int Val, int CmpVal) {
2259 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002260 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002261 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002262}
2263
Nate Begeman9008ca62009-04-27 18:41:29 +00002264/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2265/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2266/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002267static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002268 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2269 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2270 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2271 return (Mask[0] < 2 && Mask[1] < 2);
2272 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002273}
2274
Nate Begeman9008ca62009-04-27 18:41:29 +00002275bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2276 SmallVector<int, 8> M;
2277 N->getMask(M);
2278 return ::isPSHUFDMask(M, N->getValueType(0));
2279}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002280
Nate Begeman9008ca62009-04-27 18:41:29 +00002281/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2282/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002283static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002284 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002285 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002286
2287 // Lower quadword copied in order or undef.
2288 for (int i = 0; i != 4; ++i)
2289 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002290 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002291
Evan Cheng506d3df2006-03-29 23:07:14 +00002292 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002293 for (int i = 4; i != 8; ++i)
2294 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002295 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002296
Evan Cheng506d3df2006-03-29 23:07:14 +00002297 return true;
2298}
2299
Nate Begeman9008ca62009-04-27 18:41:29 +00002300bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2301 SmallVector<int, 8> M;
2302 N->getMask(M);
2303 return ::isPSHUFHWMask(M, N->getValueType(0));
2304}
Evan Cheng506d3df2006-03-29 23:07:14 +00002305
Nate Begeman9008ca62009-04-27 18:41:29 +00002306/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2307/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002308static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002309 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002310 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002311
Rafael Espindola15684b22009-04-24 12:40:33 +00002312 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002313 for (int i = 4; i != 8; ++i)
2314 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002315 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002316
Rafael Espindola15684b22009-04-24 12:40:33 +00002317 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002318 for (int i = 0; i != 4; ++i)
2319 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002320 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002321
Rafael Espindola15684b22009-04-24 12:40:33 +00002322 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002323}
2324
Nate Begeman9008ca62009-04-27 18:41:29 +00002325bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2326 SmallVector<int, 8> M;
2327 N->getMask(M);
2328 return ::isPSHUFLWMask(M, N->getValueType(0));
2329}
2330
Evan Cheng14aed5e2006-03-24 01:18:28 +00002331/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2332/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002333static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002334 int NumElems = VT.getVectorNumElements();
2335 if (NumElems != 2 && NumElems != 4)
2336 return false;
2337
2338 int Half = NumElems / 2;
2339 for (int i = 0; i < Half; ++i)
2340 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002341 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002342 for (int i = Half; i < NumElems; ++i)
2343 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002344 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002345
Evan Cheng14aed5e2006-03-24 01:18:28 +00002346 return true;
2347}
2348
Nate Begeman9008ca62009-04-27 18:41:29 +00002349bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2350 SmallVector<int, 8> M;
2351 N->getMask(M);
2352 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002353}
2354
Evan Cheng213d2cf2007-05-17 18:45:50 +00002355/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002356/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2357/// half elements to come from vector 1 (which would equal the dest.) and
2358/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002359static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002360 int NumElems = VT.getVectorNumElements();
2361
2362 if (NumElems != 2 && NumElems != 4)
2363 return false;
2364
2365 int Half = NumElems / 2;
2366 for (int i = 0; i < Half; ++i)
2367 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002368 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002369 for (int i = Half; i < NumElems; ++i)
2370 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002371 return false;
2372 return true;
2373}
2374
Nate Begeman9008ca62009-04-27 18:41:29 +00002375static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2376 SmallVector<int, 8> M;
2377 N->getMask(M);
2378 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002379}
2380
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002381/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2382/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002383bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2384 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002385 return false;
2386
Evan Cheng2064a2b2006-03-28 06:50:32 +00002387 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002388 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2389 isUndefOrEqual(N->getMaskElt(1), 7) &&
2390 isUndefOrEqual(N->getMaskElt(2), 2) &&
2391 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002392}
2393
Evan Cheng5ced1d82006-04-06 23:23:56 +00002394/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2395/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002396bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2397 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002398
Evan Cheng5ced1d82006-04-06 23:23:56 +00002399 if (NumElems != 2 && NumElems != 4)
2400 return false;
2401
Evan Chengc5cdff22006-04-07 21:53:05 +00002402 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002403 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002404 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002405
Evan Chengc5cdff22006-04-07 21:53:05 +00002406 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002407 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002408 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002409
2410 return true;
2411}
2412
2413/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002414/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2415/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002416bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2417 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002418
Evan Cheng5ced1d82006-04-06 23:23:56 +00002419 if (NumElems != 2 && NumElems != 4)
2420 return false;
2421
Evan Chengc5cdff22006-04-07 21:53:05 +00002422 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002423 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002424 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002425
Nate Begeman9008ca62009-04-27 18:41:29 +00002426 for (unsigned i = 0; i < NumElems/2; ++i)
2427 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002428 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002429
2430 return true;
2431}
2432
Nate Begeman9008ca62009-04-27 18:41:29 +00002433/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2434/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2435/// <2, 3, 2, 3>
2436bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2437 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2438
2439 if (NumElems != 4)
2440 return false;
2441
2442 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2443 isUndefOrEqual(N->getMaskElt(1), 3) &&
2444 isUndefOrEqual(N->getMaskElt(2), 2) &&
2445 isUndefOrEqual(N->getMaskElt(3), 3);
2446}
2447
Evan Cheng0038e592006-03-28 00:39:58 +00002448/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2449/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002450static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002451 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002452 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002453 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002454 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002455
2456 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2457 int BitI = Mask[i];
2458 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002459 if (!isUndefOrEqual(BitI, j))
2460 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002461 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002462 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002463 return false;
2464 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002465 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002466 return false;
2467 }
Evan Cheng0038e592006-03-28 00:39:58 +00002468 }
Evan Cheng0038e592006-03-28 00:39:58 +00002469 return true;
2470}
2471
Nate Begeman9008ca62009-04-27 18:41:29 +00002472bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2473 SmallVector<int, 8> M;
2474 N->getMask(M);
2475 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002476}
2477
Evan Cheng4fcb9222006-03-28 02:43:26 +00002478/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2479/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002480static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002481 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002482 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002483 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002484 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002485
2486 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2487 int BitI = Mask[i];
2488 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002489 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002490 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002491 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002492 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002493 return false;
2494 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002495 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002496 return false;
2497 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002498 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002499 return true;
2500}
2501
Nate Begeman9008ca62009-04-27 18:41:29 +00002502bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2503 SmallVector<int, 8> M;
2504 N->getMask(M);
2505 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002506}
2507
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002508/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2509/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2510/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002511static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002512 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002513 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002514 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002515
2516 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2517 int BitI = Mask[i];
2518 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002519 if (!isUndefOrEqual(BitI, j))
2520 return false;
2521 if (!isUndefOrEqual(BitI1, j))
2522 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002523 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002524 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002525}
2526
Nate Begeman9008ca62009-04-27 18:41:29 +00002527bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2528 SmallVector<int, 8> M;
2529 N->getMask(M);
2530 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2531}
2532
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002533/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2534/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2535/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002536static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002537 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002538 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2539 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002540
2541 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2542 int BitI = Mask[i];
2543 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002544 if (!isUndefOrEqual(BitI, j))
2545 return false;
2546 if (!isUndefOrEqual(BitI1, j))
2547 return false;
2548 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002549 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002550}
2551
Nate Begeman9008ca62009-04-27 18:41:29 +00002552bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2553 SmallVector<int, 8> M;
2554 N->getMask(M);
2555 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2556}
2557
Evan Cheng017dcc62006-04-21 01:05:10 +00002558/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2559/// specifies a shuffle of elements that is suitable for input to MOVSS,
2560/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002561static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002562 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002563 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002564
2565 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002566
2567 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002568 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002569
2570 for (int i = 1; i < NumElts; ++i)
2571 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002572 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002573
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002574 return true;
2575}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002576
Nate Begeman9008ca62009-04-27 18:41:29 +00002577bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2578 SmallVector<int, 8> M;
2579 N->getMask(M);
2580 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002581}
2582
Evan Cheng017dcc62006-04-21 01:05:10 +00002583/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2584/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002585/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002586static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002587 bool V2IsSplat = false, bool V2IsUndef = false) {
2588 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002589 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002590 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002591
2592 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002593 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002594
2595 for (int i = 1; i < NumOps; ++i)
2596 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2597 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2598 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002599 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002600
Evan Cheng39623da2006-04-20 08:58:49 +00002601 return true;
2602}
2603
Nate Begeman9008ca62009-04-27 18:41:29 +00002604static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002605 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002606 SmallVector<int, 8> M;
2607 N->getMask(M);
2608 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002609}
2610
Evan Chengd9539472006-04-14 21:59:03 +00002611/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2612/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002613bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2614 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002615 return false;
2616
2617 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002618 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 int Elt = N->getMaskElt(i);
2620 if (Elt >= 0 && Elt != 1)
2621 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002622 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002623
2624 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002625 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 int Elt = N->getMaskElt(i);
2627 if (Elt >= 0 && Elt != 3)
2628 return false;
2629 if (Elt == 3)
2630 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002631 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002632 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002634 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002635}
2636
2637/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2638/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002639bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2640 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002641 return false;
2642
2643 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 for (unsigned i = 0; i < 2; ++i)
2645 if (N->getMaskElt(i) > 0)
2646 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002647
2648 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002649 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002650 int Elt = N->getMaskElt(i);
2651 if (Elt >= 0 && Elt != 2)
2652 return false;
2653 if (Elt == 2)
2654 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002655 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002657 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002658}
2659
Evan Cheng0b457f02008-09-25 20:50:48 +00002660/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2661/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002662bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2663 int e = N->getValueType(0).getVectorNumElements() / 2;
2664
2665 for (int i = 0; i < e; ++i)
2666 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002667 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 for (int i = 0; i < e; ++i)
2669 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002670 return false;
2671 return true;
2672}
2673
Evan Cheng63d33002006-03-22 08:01:21 +00002674/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2675/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2676/// instructions.
2677unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2679 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2680
Evan Chengb9df0ca2006-03-22 02:53:00 +00002681 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2682 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 for (int i = 0; i < NumOperands; ++i) {
2684 int Val = SVOp->getMaskElt(NumOperands-i-1);
2685 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002686 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002687 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002688 if (i != NumOperands - 1)
2689 Mask <<= Shift;
2690 }
Evan Cheng63d33002006-03-22 08:01:21 +00002691 return Mask;
2692}
2693
Evan Cheng506d3df2006-03-29 23:07:14 +00002694/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2695/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2696/// instructions.
2697unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002699 unsigned Mask = 0;
2700 // 8 nodes, but we only care about the last 4.
2701 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 int Val = SVOp->getMaskElt(i);
2703 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002704 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002705 if (i != 4)
2706 Mask <<= 2;
2707 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002708 return Mask;
2709}
2710
2711/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2712/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2713/// instructions.
2714unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002716 unsigned Mask = 0;
2717 // 8 nodes, but we only care about the first 4.
2718 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 int Val = SVOp->getMaskElt(i);
2720 if (Val >= 0)
2721 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002722 if (i != 0)
2723 Mask <<= 2;
2724 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002725 return Mask;
2726}
2727
Nate Begeman9008ca62009-04-27 18:41:29 +00002728/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2729/// their permute mask.
2730static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2731 SelectionDAG &DAG) {
2732 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002733 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002734 SmallVector<int, 8> MaskVec;
2735
Nate Begeman5a5ca152009-04-29 05:20:52 +00002736 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 int idx = SVOp->getMaskElt(i);
2738 if (idx < 0)
2739 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002740 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002741 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002742 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002743 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002744 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2746 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747}
2748
Evan Cheng779ccea2007-12-07 21:30:01 +00002749/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2750/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002751static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002752 unsigned NumElems = VT.getVectorNumElements();
2753 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 int idx = Mask[i];
2755 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002756 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002757 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002759 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002761 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002762}
2763
Evan Cheng533a0aa2006-04-19 20:35:22 +00002764/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2765/// match movhlps. The lower half elements should come from upper half of
2766/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002767/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002768static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2769 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002770 return false;
2771 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002773 return false;
2774 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002776 return false;
2777 return true;
2778}
2779
Evan Cheng5ced1d82006-04-06 23:23:56 +00002780/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002781/// is promoted to a vector. It also returns the LoadSDNode by reference if
2782/// required.
2783static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002784 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2785 return false;
2786 N = N->getOperand(0).getNode();
2787 if (!ISD::isNON_EXTLoad(N))
2788 return false;
2789 if (LD)
2790 *LD = cast<LoadSDNode>(N);
2791 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002792}
2793
Evan Cheng533a0aa2006-04-19 20:35:22 +00002794/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2795/// match movlp{s|d}. The lower half elements should come from lower half of
2796/// V1 (and in order), and the upper half elements should come from the upper
2797/// half of V2 (and in order). And since V1 will become the source of the
2798/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002799static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2800 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002801 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002802 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002803 // Is V2 is a vector load, don't do this transformation. We will try to use
2804 // load folding shufps op.
2805 if (ISD::isNON_EXTLoad(V2))
2806 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002807
Nate Begeman5a5ca152009-04-29 05:20:52 +00002808 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002809
Evan Cheng533a0aa2006-04-19 20:35:22 +00002810 if (NumElems != 2 && NumElems != 4)
2811 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002812 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002814 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002815 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002817 return false;
2818 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002819}
2820
Evan Cheng39623da2006-04-20 08:58:49 +00002821/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2822/// all the same.
2823static bool isSplatVector(SDNode *N) {
2824 if (N->getOpcode() != ISD::BUILD_VECTOR)
2825 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002826
Dan Gohman475871a2008-07-27 21:46:04 +00002827 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002828 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2829 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002830 return false;
2831 return true;
2832}
2833
Evan Cheng213d2cf2007-05-17 18:45:50 +00002834/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2835/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002836static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002837 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002838 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002839 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002840 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002841}
2842
2843/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002844/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002845/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002846static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002847 SDValue V1 = N->getOperand(0);
2848 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002849 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2850 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002852 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002854 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2855 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2857 return false;
2858 } else if (Idx >= 0) {
2859 unsigned Opc = V1.getOpcode();
2860 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2861 continue;
2862 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002863 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002864 }
2865 }
2866 return true;
2867}
2868
2869/// getZeroVector - Returns a vector of specified type with all zero elements.
2870///
Dale Johannesenace16102009-02-03 19:33:06 +00002871static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2872 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002873 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002874
Chris Lattner8a594482007-11-25 00:24:49 +00002875 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2876 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002877 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002878 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002879 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002880 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002881 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002882 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002883 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002884 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002885 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002886 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002887 }
Dale Johannesenace16102009-02-03 19:33:06 +00002888 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002889}
2890
Chris Lattner8a594482007-11-25 00:24:49 +00002891/// getOnesVector - Returns a vector of specified type with all bits set.
2892///
Dale Johannesenace16102009-02-03 19:33:06 +00002893static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002894 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002895
Chris Lattner8a594482007-11-25 00:24:49 +00002896 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2897 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002898 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2899 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002900 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002901 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002902 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002903 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002904 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002905}
2906
2907
Evan Cheng39623da2006-04-20 08:58:49 +00002908/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2909/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002910static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2911 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002912 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002913
Evan Cheng39623da2006-04-20 08:58:49 +00002914 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002915 SmallVector<int, 8> MaskVec;
2916 SVOp->getMask(MaskVec);
2917
Nate Begeman5a5ca152009-04-29 05:20:52 +00002918 for (unsigned i = 0; i != NumElems; ++i) {
2919 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 MaskVec[i] = NumElems;
2921 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002922 }
Evan Cheng39623da2006-04-20 08:58:49 +00002923 }
Evan Cheng39623da2006-04-20 08:58:49 +00002924 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2926 SVOp->getOperand(1), &MaskVec[0]);
2927 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002928}
2929
Evan Cheng017dcc62006-04-21 01:05:10 +00002930/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2931/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002932static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2933 SDValue V2) {
2934 unsigned NumElems = VT.getVectorNumElements();
2935 SmallVector<int, 8> Mask;
2936 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002937 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 Mask.push_back(i);
2939 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002940}
2941
Nate Begeman9008ca62009-04-27 18:41:29 +00002942/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2943static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2944 SDValue V2) {
2945 unsigned NumElems = VT.getVectorNumElements();
2946 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002947 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 Mask.push_back(i);
2949 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002950 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002952}
2953
Nate Begeman9008ca62009-04-27 18:41:29 +00002954/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2955static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2956 SDValue V2) {
2957 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002958 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002960 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 Mask.push_back(i + Half);
2962 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002963 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002965}
2966
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002967/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002968static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2969 bool HasSSE2) {
2970 if (SV->getValueType(0).getVectorNumElements() <= 4)
2971 return SDValue(SV, 0);
2972
2973 MVT PVT = MVT::v4f32;
2974 MVT VT = SV->getValueType(0);
2975 DebugLoc dl = SV->getDebugLoc();
2976 SDValue V1 = SV->getOperand(0);
2977 int NumElems = VT.getVectorNumElements();
2978 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002979
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 // unpack elements to the correct location
2981 while (NumElems > 4) {
2982 if (EltNo < NumElems/2) {
2983 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2984 } else {
2985 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2986 EltNo -= NumElems/2;
2987 }
2988 NumElems >>= 1;
2989 }
2990
2991 // Perform the splat.
2992 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002993 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2995 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002996}
2997
Evan Chengba05f722006-04-21 23:03:30 +00002998/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002999/// vector of zero or undef vector. This produces a shuffle where the low
3000/// element of V2 is swizzled into the zero/undef vector, landing at element
3001/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003002static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003003 bool isZero, bool HasSSE2,
3004 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003005 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003006 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3008 unsigned NumElems = VT.getVectorNumElements();
3009 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003010 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 // If this is the insertion idx, put the low elt of V2 here.
3012 MaskVec.push_back(i == Idx ? NumElems : i);
3013 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003014}
3015
Evan Chengf26ffe92008-05-29 08:22:04 +00003016/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3017/// a shuffle that is zero.
3018static
Nate Begeman9008ca62009-04-27 18:41:29 +00003019unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3020 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003021 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003023 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 int Idx = SVOp->getMaskElt(Index);
3025 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003026 ++NumZeros;
3027 continue;
3028 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003030 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003031 ++NumZeros;
3032 else
3033 break;
3034 }
3035 return NumZeros;
3036}
3037
3038/// isVectorShift - Returns true if the shuffle can be implemented as a
3039/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003040/// FIXME: split into pslldqi, psrldqi, palignr variants.
3041static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003042 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003044
3045 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003047 if (!NumZeros) {
3048 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003050 if (!NumZeros)
3051 return false;
3052 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003053 bool SeenV1 = false;
3054 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 for (int i = NumZeros; i < NumElems; ++i) {
3056 int Val = isLeft ? (i - NumZeros) : i;
3057 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3058 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003059 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003061 SeenV1 = true;
3062 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003063 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003064 SeenV2 = true;
3065 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003066 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003067 return false;
3068 }
3069 if (SeenV1 && SeenV2)
3070 return false;
3071
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003073 ShAmt = NumZeros;
3074 return true;
3075}
3076
3077
Evan Chengc78d3b42006-04-24 18:01:45 +00003078/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3079///
Dan Gohman475871a2008-07-27 21:46:04 +00003080static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003081 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003082 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003083 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003084 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003085
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003086 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003087 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003088 bool First = true;
3089 for (unsigned i = 0; i < 16; ++i) {
3090 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3091 if (ThisIsNonZero && First) {
3092 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003093 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003094 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003095 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003096 First = false;
3097 }
3098
3099 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003100 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003101 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3102 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003103 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003104 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003105 }
3106 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003107 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3108 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003109 ThisElt, DAG.getConstant(8, MVT::i8));
3110 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003111 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003112 } else
3113 ThisElt = LastElt;
3114
Gabor Greifba36cb52008-08-28 21:40:38 +00003115 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003116 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003117 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003118 }
3119 }
3120
Dale Johannesenace16102009-02-03 19:33:06 +00003121 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003122}
3123
Bill Wendlinga348c562007-03-22 18:42:45 +00003124/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003125///
Dan Gohman475871a2008-07-27 21:46:04 +00003126static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003127 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003128 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003129 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003130 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003131
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003132 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003133 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003134 bool First = true;
3135 for (unsigned i = 0; i < 8; ++i) {
3136 bool isNonZero = (NonZeros & (1 << i)) != 0;
3137 if (isNonZero) {
3138 if (First) {
3139 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003140 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003141 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003142 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003143 First = false;
3144 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003145 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003146 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003147 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003148 }
3149 }
3150
3151 return V;
3152}
3153
Evan Chengf26ffe92008-05-29 08:22:04 +00003154/// getVShift - Return a vector logical shift node.
3155///
Dan Gohman475871a2008-07-27 21:46:04 +00003156static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 unsigned NumBits, SelectionDAG &DAG,
3158 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003159 bool isMMX = VT.getSizeInBits() == 64;
3160 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003161 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003162 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3163 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3164 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003165 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003166}
3167
Dan Gohman475871a2008-07-27 21:46:04 +00003168SDValue
3169X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003170 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003171 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003172 if (ISD::isBuildVectorAllZeros(Op.getNode())
3173 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003174 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3175 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3176 // eliminated on x86-32 hosts.
3177 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3178 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003179
Gabor Greifba36cb52008-08-28 21:40:38 +00003180 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003181 return getOnesVector(Op.getValueType(), DAG, dl);
3182 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003183 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003184
Duncan Sands83ec4b62008-06-06 12:08:01 +00003185 MVT VT = Op.getValueType();
3186 MVT EVT = VT.getVectorElementType();
3187 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003188
3189 unsigned NumElems = Op.getNumOperands();
3190 unsigned NumZero = 0;
3191 unsigned NumNonZero = 0;
3192 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003193 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003194 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003195 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003196 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003197 if (Elt.getOpcode() == ISD::UNDEF)
3198 continue;
3199 Values.insert(Elt);
3200 if (Elt.getOpcode() != ISD::Constant &&
3201 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003202 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003203 if (isZeroNode(Elt))
3204 NumZero++;
3205 else {
3206 NonZeros |= (1 << i);
3207 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003208 }
3209 }
3210
Dan Gohman7f321562007-06-25 16:23:39 +00003211 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003212 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003213 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003214 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003215
Chris Lattner67f453a2008-03-09 05:42:06 +00003216 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003217 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003218 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003219 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003220
Chris Lattner62098042008-03-09 01:05:04 +00003221 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3222 // the value are obviously zero, truncate the value to i32 and do the
3223 // insertion that way. Only do this if the value is non-constant or if the
3224 // value is a constant being inserted into element 0. It is cheaper to do
3225 // a constant pool load than it is to do a movd + shuffle.
3226 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3227 (!IsAllConstants || Idx == 0)) {
3228 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3229 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003230 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3231 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003232
Chris Lattner62098042008-03-09 01:05:04 +00003233 // Truncate the value (which may itself be a constant) to i32, and
3234 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003235 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3236 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003237 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3238 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003239
Chris Lattner62098042008-03-09 01:05:04 +00003240 // Now we have our 32-bit value zero extended in the low element of
3241 // a vector. If Idx != 0, swizzle it into place.
3242 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 SmallVector<int, 4> Mask;
3244 Mask.push_back(Idx);
3245 for (unsigned i = 1; i != VecElts; ++i)
3246 Mask.push_back(i);
3247 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3248 DAG.getUNDEF(Item.getValueType()),
3249 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003250 }
Dale Johannesenace16102009-02-03 19:33:06 +00003251 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003252 }
3253 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003254
Chris Lattner19f79692008-03-08 22:59:52 +00003255 // If we have a constant or non-constant insertion into the low element of
3256 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3257 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003258 // depending on what the source datatype is.
3259 if (Idx == 0) {
3260 if (NumZero == 0) {
3261 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3262 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3263 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3264 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3265 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3266 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3267 DAG);
3268 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3269 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3270 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3271 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3272 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3273 Subtarget->hasSSE2(), DAG);
3274 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3275 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003276 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003277
3278 // Is it a vector logical left shift?
3279 if (NumElems == 2 && Idx == 1 &&
3280 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003281 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003282 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003283 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003284 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003285 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003287
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003288 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003289 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003290
Chris Lattner19f79692008-03-08 22:59:52 +00003291 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3292 // is a non-constant being inserted into an element other than the low one,
3293 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3294 // movd/movss) to move this into the low element, then shuffle it into
3295 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003296 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003297 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003298
Evan Cheng0db9fe62006-04-25 20:13:52 +00003299 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003300 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3301 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003302 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003303 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 MaskVec.push_back(i == Idx ? 0 : 1);
3305 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003306 }
3307 }
3308
Chris Lattner67f453a2008-03-09 05:42:06 +00003309 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3310 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003311 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003312
Dan Gohmana3941172007-07-24 22:55:08 +00003313 // A vector full of immediates; various special cases are already
3314 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003315 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003316 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003317
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003318 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003319 if (EVTBits == 64) {
3320 if (NumNonZero == 1) {
3321 // One half is zero or undef.
3322 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003323 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003324 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003325 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3326 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003327 }
Dan Gohman475871a2008-07-27 21:46:04 +00003328 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003329 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003330
3331 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003332 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003333 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003334 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003335 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003336 }
3337
Bill Wendling826f36f2007-03-28 00:57:11 +00003338 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003339 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003340 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003341 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003342 }
3343
3344 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003345 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003346 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003347 if (NumElems == 4 && NumZero > 0) {
3348 for (unsigned i = 0; i < 4; ++i) {
3349 bool isZero = !(NonZeros & (1 << i));
3350 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003351 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003352 else
Dale Johannesenace16102009-02-03 19:33:06 +00003353 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003354 }
3355
3356 for (unsigned i = 0; i < 2; ++i) {
3357 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3358 default: break;
3359 case 0:
3360 V[i] = V[i*2]; // Must be a zero vector.
3361 break;
3362 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003364 break;
3365 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003367 break;
3368 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003370 break;
3371 }
3372 }
3373
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003375 bool Reverse = (NonZeros & 0x3) == 2;
3376 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003378 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3379 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3381 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003382 }
3383
3384 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3386 // values to be inserted is equal to the number of elements, in which case
3387 // use the unpack code below in the hopes of matching the consecutive elts
3388 // load merge pattern for shuffles.
3389 // FIXME: We could probably just check that here directly.
3390 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3391 getSubtarget()->hasSSE41()) {
3392 V[0] = DAG.getUNDEF(VT);
3393 for (unsigned i = 0; i < NumElems; ++i)
3394 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3395 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3396 Op.getOperand(i), DAG.getIntPtrConstant(i));
3397 return V[0];
3398 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003399 // Expand into a number of unpckl*.
3400 // e.g. for v4f32
3401 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3402 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3403 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003404 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003405 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003406 NumElems >>= 1;
3407 while (NumElems != 0) {
3408 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003410 NumElems >>= 1;
3411 }
3412 return V[0];
3413 }
3414
Dan Gohman475871a2008-07-27 21:46:04 +00003415 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003416}
3417
Nate Begemanb9a47b82009-02-23 08:49:38 +00003418// v8i16 shuffles - Prefer shuffles in the following order:
3419// 1. [all] pshuflw, pshufhw, optional move
3420// 2. [ssse3] 1 x pshufb
3421// 3. [ssse3] 2 x pshufb + 1 x por
3422// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003423static
Nate Begeman9008ca62009-04-27 18:41:29 +00003424SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3425 SelectionDAG &DAG, X86TargetLowering &TLI) {
3426 SDValue V1 = SVOp->getOperand(0);
3427 SDValue V2 = SVOp->getOperand(1);
3428 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003429 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003430
Nate Begemanb9a47b82009-02-23 08:49:38 +00003431 // Determine if more than 1 of the words in each of the low and high quadwords
3432 // of the result come from the same quadword of one of the two inputs. Undef
3433 // mask values count as coming from any quadword, for better codegen.
3434 SmallVector<unsigned, 4> LoQuad(4);
3435 SmallVector<unsigned, 4> HiQuad(4);
3436 BitVector InputQuads(4);
3437 for (unsigned i = 0; i < 8; ++i) {
3438 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003440 MaskVals.push_back(EltIdx);
3441 if (EltIdx < 0) {
3442 ++Quad[0];
3443 ++Quad[1];
3444 ++Quad[2];
3445 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003446 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003447 }
3448 ++Quad[EltIdx / 4];
3449 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003450 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003451
Nate Begemanb9a47b82009-02-23 08:49:38 +00003452 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003453 unsigned MaxQuad = 1;
3454 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003455 if (LoQuad[i] > MaxQuad) {
3456 BestLoQuad = i;
3457 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003458 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003459 }
3460
Nate Begemanb9a47b82009-02-23 08:49:38 +00003461 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003462 MaxQuad = 1;
3463 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003464 if (HiQuad[i] > MaxQuad) {
3465 BestHiQuad = i;
3466 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003467 }
3468 }
3469
Nate Begemanb9a47b82009-02-23 08:49:38 +00003470 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3471 // of the two input vectors, shuffle them into one input vector so only a
3472 // single pshufb instruction is necessary. If There are more than 2 input
3473 // quads, disable the next transformation since it does not help SSSE3.
3474 bool V1Used = InputQuads[0] || InputQuads[1];
3475 bool V2Used = InputQuads[2] || InputQuads[3];
3476 if (TLI.getSubtarget()->hasSSSE3()) {
3477 if (InputQuads.count() == 2 && V1Used && V2Used) {
3478 BestLoQuad = InputQuads.find_first();
3479 BestHiQuad = InputQuads.find_next(BestLoQuad);
3480 }
3481 if (InputQuads.count() > 2) {
3482 BestLoQuad = -1;
3483 BestHiQuad = -1;
3484 }
3485 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003486
Nate Begemanb9a47b82009-02-23 08:49:38 +00003487 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3488 // the shuffle mask. If a quad is scored as -1, that means that it contains
3489 // words from all 4 input quadwords.
3490 SDValue NewV;
3491 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003492 SmallVector<int, 8> MaskV;
3493 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3494 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3495 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3496 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3497 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003498 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003499
Nate Begemanb9a47b82009-02-23 08:49:38 +00003500 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3501 // source words for the shuffle, to aid later transformations.
3502 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003503 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003504 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003505 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003506 if (idx != (int)i)
3507 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003508 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003509 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003510 AllWordsInNewV = false;
3511 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003512 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003513
Nate Begemanb9a47b82009-02-23 08:49:38 +00003514 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3515 if (AllWordsInNewV) {
3516 for (int i = 0; i != 8; ++i) {
3517 int idx = MaskVals[i];
3518 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003519 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003520 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3521 if ((idx != i) && idx < 4)
3522 pshufhw = false;
3523 if ((idx != i) && idx > 3)
3524 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003525 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003526 V1 = NewV;
3527 V2Used = false;
3528 BestLoQuad = 0;
3529 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003530 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003531
Nate Begemanb9a47b82009-02-23 08:49:38 +00003532 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3533 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003534 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3536 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003537 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003538 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003539
3540 // If we have SSSE3, and all words of the result are from 1 input vector,
3541 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3542 // is present, fall back to case 4.
3543 if (TLI.getSubtarget()->hasSSSE3()) {
3544 SmallVector<SDValue,16> pshufbMask;
3545
3546 // If we have elements from both input vectors, set the high bit of the
3547 // shuffle mask element to zero out elements that come from V2 in the V1
3548 // mask, and elements that come from V1 in the V2 mask, so that the two
3549 // results can be OR'd together.
3550 bool TwoInputs = V1Used && V2Used;
3551 for (unsigned i = 0; i != 8; ++i) {
3552 int EltIdx = MaskVals[i] * 2;
3553 if (TwoInputs && (EltIdx >= 16)) {
3554 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3555 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3556 continue;
3557 }
3558 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3559 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3560 }
3561 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3562 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003563 DAG.getNode(ISD::BUILD_VECTOR, dl,
3564 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003565 if (!TwoInputs)
3566 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3567
3568 // Calculate the shuffle mask for the second input, shuffle it, and
3569 // OR it with the first shuffled input.
3570 pshufbMask.clear();
3571 for (unsigned i = 0; i != 8; ++i) {
3572 int EltIdx = MaskVals[i] * 2;
3573 if (EltIdx < 16) {
3574 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3575 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3576 continue;
3577 }
3578 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3579 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3580 }
3581 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3582 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003583 DAG.getNode(ISD::BUILD_VECTOR, dl,
3584 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003585 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3586 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3587 }
3588
3589 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3590 // and update MaskVals with new element order.
3591 BitVector InOrder(8);
3592 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003593 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003594 for (int i = 0; i != 4; ++i) {
3595 int idx = MaskVals[i];
3596 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003598 InOrder.set(i);
3599 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003601 InOrder.set(i);
3602 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003604 }
3605 }
3606 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 MaskV.push_back(i);
3608 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3609 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003610 }
3611
3612 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3613 // and update MaskVals with the new element order.
3614 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003616 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003618 for (unsigned i = 4; i != 8; ++i) {
3619 int idx = MaskVals[i];
3620 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003622 InOrder.set(i);
3623 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003625 InOrder.set(i);
3626 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003628 }
3629 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3631 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003632 }
3633
3634 // In case BestHi & BestLo were both -1, which means each quadword has a word
3635 // from each of the four input quadwords, calculate the InOrder bitvector now
3636 // before falling through to the insert/extract cleanup.
3637 if (BestLoQuad == -1 && BestHiQuad == -1) {
3638 NewV = V1;
3639 for (int i = 0; i != 8; ++i)
3640 if (MaskVals[i] < 0 || MaskVals[i] == i)
3641 InOrder.set(i);
3642 }
3643
3644 // The other elements are put in the right place using pextrw and pinsrw.
3645 for (unsigned i = 0; i != 8; ++i) {
3646 if (InOrder[i])
3647 continue;
3648 int EltIdx = MaskVals[i];
3649 if (EltIdx < 0)
3650 continue;
3651 SDValue ExtOp = (EltIdx < 8)
3652 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3653 DAG.getIntPtrConstant(EltIdx))
3654 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3655 DAG.getIntPtrConstant(EltIdx - 8));
3656 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3657 DAG.getIntPtrConstant(i));
3658 }
3659 return NewV;
3660}
3661
3662// v16i8 shuffles - Prefer shuffles in the following order:
3663// 1. [ssse3] 1 x pshufb
3664// 2. [ssse3] 2 x pshufb + 1 x por
3665// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3666static
Nate Begeman9008ca62009-04-27 18:41:29 +00003667SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3668 SelectionDAG &DAG, X86TargetLowering &TLI) {
3669 SDValue V1 = SVOp->getOperand(0);
3670 SDValue V2 = SVOp->getOperand(1);
3671 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003672 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003673 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003674
3675 // If we have SSSE3, case 1 is generated when all result bytes come from
3676 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3677 // present, fall back to case 3.
3678 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3679 bool V1Only = true;
3680 bool V2Only = true;
3681 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003682 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003683 if (EltIdx < 0)
3684 continue;
3685 if (EltIdx < 16)
3686 V2Only = false;
3687 else
3688 V1Only = false;
3689 }
3690
3691 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3692 if (TLI.getSubtarget()->hasSSSE3()) {
3693 SmallVector<SDValue,16> pshufbMask;
3694
3695 // If all result elements are from one input vector, then only translate
3696 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3697 //
3698 // Otherwise, we have elements from both input vectors, and must zero out
3699 // elements that come from V2 in the first mask, and V1 in the second mask
3700 // so that we can OR them together.
3701 bool TwoInputs = !(V1Only || V2Only);
3702 for (unsigned i = 0; i != 16; ++i) {
3703 int EltIdx = MaskVals[i];
3704 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3705 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3706 continue;
3707 }
3708 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3709 }
3710 // If all the elements are from V2, assign it to V1 and return after
3711 // building the first pshufb.
3712 if (V2Only)
3713 V1 = V2;
3714 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003715 DAG.getNode(ISD::BUILD_VECTOR, dl,
3716 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003717 if (!TwoInputs)
3718 return V1;
3719
3720 // Calculate the shuffle mask for the second input, shuffle it, and
3721 // OR it with the first shuffled input.
3722 pshufbMask.clear();
3723 for (unsigned i = 0; i != 16; ++i) {
3724 int EltIdx = MaskVals[i];
3725 if (EltIdx < 16) {
3726 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3727 continue;
3728 }
3729 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3730 }
3731 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003732 DAG.getNode(ISD::BUILD_VECTOR, dl,
3733 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003734 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3735 }
3736
3737 // No SSSE3 - Calculate in place words and then fix all out of place words
3738 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3739 // the 16 different words that comprise the two doublequadword input vectors.
3740 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3741 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3742 SDValue NewV = V2Only ? V2 : V1;
3743 for (int i = 0; i != 8; ++i) {
3744 int Elt0 = MaskVals[i*2];
3745 int Elt1 = MaskVals[i*2+1];
3746
3747 // This word of the result is all undef, skip it.
3748 if (Elt0 < 0 && Elt1 < 0)
3749 continue;
3750
3751 // This word of the result is already in the correct place, skip it.
3752 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3753 continue;
3754 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3755 continue;
3756
3757 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3758 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3759 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003760
3761 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3762 // using a single extract together, load it and store it.
3763 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3764 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3765 DAG.getIntPtrConstant(Elt1 / 2));
3766 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3767 DAG.getIntPtrConstant(i));
3768 continue;
3769 }
3770
Nate Begemanb9a47b82009-02-23 08:49:38 +00003771 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003772 // source byte is not also odd, shift the extracted word left 8 bits
3773 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003774 if (Elt1 >= 0) {
3775 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3776 DAG.getIntPtrConstant(Elt1 / 2));
3777 if ((Elt1 & 1) == 0)
3778 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3779 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003780 else if (Elt0 >= 0)
3781 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3782 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003783 }
3784 // If Elt0 is defined, extract it from the appropriate source. If the
3785 // source byte is not also even, shift the extracted word right 8 bits. If
3786 // Elt1 was also defined, OR the extracted values together before
3787 // inserting them in the result.
3788 if (Elt0 >= 0) {
3789 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3790 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3791 if ((Elt0 & 1) != 0)
3792 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3793 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003794 else if (Elt1 >= 0)
3795 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3796 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003797 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3798 : InsElt0;
3799 }
3800 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3801 DAG.getIntPtrConstant(i));
3802 }
3803 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003804}
3805
Evan Cheng7a831ce2007-12-15 03:00:47 +00003806/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3807/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3808/// done when every pair / quad of shuffle mask elements point to elements in
3809/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003810/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3811static
Nate Begeman9008ca62009-04-27 18:41:29 +00003812SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3813 SelectionDAG &DAG,
3814 TargetLowering &TLI, DebugLoc dl) {
3815 MVT VT = SVOp->getValueType(0);
3816 SDValue V1 = SVOp->getOperand(0);
3817 SDValue V2 = SVOp->getOperand(1);
3818 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003819 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003820 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003821 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003822 MVT NewVT = MaskVT;
3823 switch (VT.getSimpleVT()) {
3824 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003825 case MVT::v4f32: NewVT = MVT::v2f64; break;
3826 case MVT::v4i32: NewVT = MVT::v2i64; break;
3827 case MVT::v8i16: NewVT = MVT::v4i32; break;
3828 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003829 }
3830
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003831 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003832 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003833 NewVT = MVT::v2i64;
3834 else
3835 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003836 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 int Scale = NumElems / NewWidth;
3838 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003839 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 int StartIdx = -1;
3841 for (int j = 0; j < Scale; ++j) {
3842 int EltIdx = SVOp->getMaskElt(i+j);
3843 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003844 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003846 StartIdx = EltIdx - (EltIdx % Scale);
3847 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003848 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003849 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 if (StartIdx == -1)
3851 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003852 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003853 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003854 }
3855
Dale Johannesenace16102009-02-03 19:33:06 +00003856 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3857 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003858 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003859}
3860
Evan Chengd880b972008-05-09 21:53:03 +00003861/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003862///
Dan Gohman475871a2008-07-27 21:46:04 +00003863static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003864 SDValue SrcOp, SelectionDAG &DAG,
3865 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003866 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3867 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003868 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003869 LD = dyn_cast<LoadSDNode>(SrcOp);
3870 if (!LD) {
3871 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3872 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003873 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003874 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3875 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3876 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3877 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3878 // PR2108
3879 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003880 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3881 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3882 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3883 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003884 SrcOp.getOperand(0)
3885 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003886 }
3887 }
3888 }
3889
Dale Johannesenace16102009-02-03 19:33:06 +00003890 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3891 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003892 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003893 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003894}
3895
Evan Chengace3c172008-07-22 21:13:36 +00003896/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3897/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003898static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003899LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3900 SDValue V1 = SVOp->getOperand(0);
3901 SDValue V2 = SVOp->getOperand(1);
3902 DebugLoc dl = SVOp->getDebugLoc();
3903 MVT VT = SVOp->getValueType(0);
3904
Evan Chengace3c172008-07-22 21:13:36 +00003905 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003906 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 SmallVector<int, 8> Mask1(4U, -1);
3908 SmallVector<int, 8> PermMask;
3909 SVOp->getMask(PermMask);
3910
Evan Chengace3c172008-07-22 21:13:36 +00003911 unsigned NumHi = 0;
3912 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003913 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 int Idx = PermMask[i];
3915 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003916 Locs[i] = std::make_pair(-1, -1);
3917 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003918 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3919 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003920 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003921 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003922 NumLo++;
3923 } else {
3924 Locs[i] = std::make_pair(1, NumHi);
3925 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003926 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003927 NumHi++;
3928 }
3929 }
3930 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003931
Evan Chengace3c172008-07-22 21:13:36 +00003932 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003933 // If no more than two elements come from either vector. This can be
3934 // implemented with two shuffles. First shuffle gather the elements.
3935 // The second shuffle, which takes the first shuffle as both of its
3936 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003937 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003938
Nate Begeman9008ca62009-04-27 18:41:29 +00003939 SmallVector<int, 8> Mask2(4U, -1);
3940
Evan Chengace3c172008-07-22 21:13:36 +00003941 for (unsigned i = 0; i != 4; ++i) {
3942 if (Locs[i].first == -1)
3943 continue;
3944 else {
3945 unsigned Idx = (i < 2) ? 0 : 4;
3946 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003948 }
3949 }
3950
Nate Begeman9008ca62009-04-27 18:41:29 +00003951 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003952 } else if (NumLo == 3 || NumHi == 3) {
3953 // Otherwise, we must have three elements from one vector, call it X, and
3954 // one element from the other, call it Y. First, use a shufps to build an
3955 // intermediate vector with the one element from Y and the element from X
3956 // that will be in the same half in the final destination (the indexes don't
3957 // matter). Then, use a shufps to build the final vector, taking the half
3958 // containing the element from Y from the intermediate, and the other half
3959 // from X.
3960 if (NumHi == 3) {
3961 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003963 std::swap(V1, V2);
3964 }
3965
3966 // Find the element from V2.
3967 unsigned HiIndex;
3968 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003969 int Val = PermMask[HiIndex];
3970 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003971 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003972 if (Val >= 4)
3973 break;
3974 }
3975
Nate Begeman9008ca62009-04-27 18:41:29 +00003976 Mask1[0] = PermMask[HiIndex];
3977 Mask1[1] = -1;
3978 Mask1[2] = PermMask[HiIndex^1];
3979 Mask1[3] = -1;
3980 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003981
3982 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 Mask1[0] = PermMask[0];
3984 Mask1[1] = PermMask[1];
3985 Mask1[2] = HiIndex & 1 ? 6 : 4;
3986 Mask1[3] = HiIndex & 1 ? 4 : 6;
3987 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003988 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003989 Mask1[0] = HiIndex & 1 ? 2 : 0;
3990 Mask1[1] = HiIndex & 1 ? 0 : 2;
3991 Mask1[2] = PermMask[2];
3992 Mask1[3] = PermMask[3];
3993 if (Mask1[2] >= 0)
3994 Mask1[2] += 4;
3995 if (Mask1[3] >= 0)
3996 Mask1[3] += 4;
3997 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003998 }
Evan Chengace3c172008-07-22 21:13:36 +00003999 }
4000
4001 // Break it into (shuffle shuffle_hi, shuffle_lo).
4002 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 SmallVector<int,8> LoMask(4U, -1);
4004 SmallVector<int,8> HiMask(4U, -1);
4005
4006 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004007 unsigned MaskIdx = 0;
4008 unsigned LoIdx = 0;
4009 unsigned HiIdx = 2;
4010 for (unsigned i = 0; i != 4; ++i) {
4011 if (i == 2) {
4012 MaskPtr = &HiMask;
4013 MaskIdx = 1;
4014 LoIdx = 0;
4015 HiIdx = 2;
4016 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 int Idx = PermMask[i];
4018 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004019 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004021 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004023 LoIdx++;
4024 } else {
4025 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004027 HiIdx++;
4028 }
4029 }
4030
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4032 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4033 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004034 for (unsigned i = 0; i != 4; ++i) {
4035 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004037 } else {
4038 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004039 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004040 }
4041 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004043}
4044
Dan Gohman475871a2008-07-27 21:46:04 +00004045SDValue
4046X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004048 SDValue V1 = Op.getOperand(0);
4049 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004050 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004051 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004052 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004053 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004054 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4055 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004056 bool V1IsSplat = false;
4057 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004058
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004060 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004061
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 // Promote splats to v4f32.
4063 if (SVOp->isSplat()) {
4064 if (isMMX || NumElems < 4)
4065 return Op;
4066 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004067 }
4068
Evan Cheng7a831ce2007-12-15 03:00:47 +00004069 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4070 // do it!
4071 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004073 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004074 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004075 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004076 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4077 // FIXME: Figure out a cleaner way to do this.
4078 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004079 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004081 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4083 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4084 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004085 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004086 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4088 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004089 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004091 }
4092 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004093
4094 if (X86::isPSHUFDMask(SVOp))
4095 return Op;
4096
Evan Chengf26ffe92008-05-29 08:22:04 +00004097 // Check if this can be converted into a logical shift.
4098 bool isLeft = false;
4099 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004100 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 bool isShift = getSubtarget()->hasSSE2() &&
4102 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004103 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004104 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004105 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004106 MVT EVT = VT.getVectorElementType();
4107 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004108 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004109 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004110
4111 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004112 if (V1IsUndef)
4113 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004114 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004115 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004116 if (!isMMX)
4117 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004118 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004119
4120 // FIXME: fold these into legal mask.
4121 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4122 X86::isMOVSLDUPMask(SVOp) ||
4123 X86::isMOVHLPSMask(SVOp) ||
4124 X86::isMOVHPMask(SVOp) ||
4125 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004126 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004127
Nate Begeman9008ca62009-04-27 18:41:29 +00004128 if (ShouldXformToMOVHLPS(SVOp) ||
4129 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4130 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004131
Evan Chengf26ffe92008-05-29 08:22:04 +00004132 if (isShift) {
4133 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004134 MVT EVT = VT.getVectorElementType();
4135 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004136 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004137 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004138
Evan Cheng9eca5e82006-10-25 21:49:50 +00004139 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004140 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4141 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004142 V1IsSplat = isSplatVector(V1.getNode());
4143 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004144
Chris Lattner8a594482007-11-25 00:24:49 +00004145 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004146 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004147 Op = CommuteVectorShuffle(SVOp, DAG);
4148 SVOp = cast<ShuffleVectorSDNode>(Op);
4149 V1 = SVOp->getOperand(0);
4150 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004151 std::swap(V1IsSplat, V2IsSplat);
4152 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004153 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004154 }
4155
Nate Begeman9008ca62009-04-27 18:41:29 +00004156 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4157 // Shuffling low element of v1 into undef, just return v1.
4158 if (V2IsUndef)
4159 return V1;
4160 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4161 // the instruction selector will not match, so get a canonical MOVL with
4162 // swapped operands to undo the commute.
4163 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004164 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004165
Nate Begeman9008ca62009-04-27 18:41:29 +00004166 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4167 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4168 X86::isUNPCKLMask(SVOp) ||
4169 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004170 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004171
Evan Cheng9bbbb982006-10-25 20:48:19 +00004172 if (V2IsSplat) {
4173 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004174 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004175 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 SDValue NewMask = NormalizeMask(SVOp, DAG);
4177 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4178 if (NSVOp != SVOp) {
4179 if (X86::isUNPCKLMask(NSVOp, true)) {
4180 return NewMask;
4181 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4182 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004183 }
4184 }
4185 }
4186
Evan Cheng9eca5e82006-10-25 21:49:50 +00004187 if (Commuted) {
4188 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 // FIXME: this seems wrong.
4190 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4191 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4192 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4193 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4194 X86::isUNPCKLMask(NewSVOp) ||
4195 X86::isUNPCKHMask(NewSVOp))
4196 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004197 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004198
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004200
4201 // Normalize the node to match x86 shuffle ops if needed
4202 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4203 return CommuteVectorShuffle(SVOp, DAG);
4204
4205 // Check for legal shuffle and return?
4206 SmallVector<int, 16> PermMask;
4207 SVOp->getMask(PermMask);
4208 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004209 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004210
Evan Cheng14b32e12007-12-11 01:46:18 +00004211 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4212 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004214 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004215 return NewOp;
4216 }
4217
Nate Begemanb9a47b82009-02-23 08:49:38 +00004218 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004219 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 if (NewOp.getNode())
4221 return NewOp;
4222 }
4223
Evan Chengace3c172008-07-22 21:13:36 +00004224 // Handle all 4 wide cases with a number of shuffles except for MMX.
4225 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004227
Dan Gohman475871a2008-07-27 21:46:04 +00004228 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004229}
4230
Dan Gohman475871a2008-07-27 21:46:04 +00004231SDValue
4232X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004233 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004234 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004235 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004236 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004237 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004238 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004239 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004240 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004241 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004242 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004243 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4244 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4245 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004246 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4247 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4248 DAG.getNode(ISD::BIT_CONVERT, dl,
4249 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004250 Op.getOperand(0)),
4251 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004252 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004253 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004254 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004255 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004256 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004257 } else if (VT == MVT::f32) {
4258 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4259 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004260 // result has a single use which is a store or a bitcast to i32. And in
4261 // the case of a store, it's not worth it if the index is a constant 0,
4262 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004263 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004264 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004265 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004266 if ((User->getOpcode() != ISD::STORE ||
4267 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4268 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004269 (User->getOpcode() != ISD::BIT_CONVERT ||
4270 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004271 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004272 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004273 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004274 Op.getOperand(0)),
4275 Op.getOperand(1));
4276 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004277 } else if (VT == MVT::i32) {
4278 // ExtractPS works with constant index.
4279 if (isa<ConstantSDNode>(Op.getOperand(1)))
4280 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004281 }
Dan Gohman475871a2008-07-27 21:46:04 +00004282 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004283}
4284
4285
Dan Gohman475871a2008-07-27 21:46:04 +00004286SDValue
4287X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004288 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004289 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004290
Evan Cheng62a3f152008-03-24 21:52:23 +00004291 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004292 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004293 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004294 return Res;
4295 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004296
Duncan Sands83ec4b62008-06-06 12:08:01 +00004297 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004298 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004299 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004300 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004301 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004302 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004303 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004304 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4305 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004306 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004307 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004308 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004310 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004311 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004313 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004315 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004316 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004317 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004318 if (Idx == 0)
4319 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004320
Evan Cheng0db9fe62006-04-25 20:13:52 +00004321 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 int Mask[4] = { Idx, -1, -1, -1 };
4323 MVT VVT = Op.getOperand(0).getValueType();
4324 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4325 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004326 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004327 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004328 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004329 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4330 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4331 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004332 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004333 if (Idx == 0)
4334 return Op;
4335
4336 // UNPCKHPD the element to the lowest double word, then movsd.
4337 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4338 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 int Mask[2] = { 1, -1 };
4340 MVT VVT = Op.getOperand(0).getValueType();
4341 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4342 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004343 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004344 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345 }
4346
Dan Gohman475871a2008-07-27 21:46:04 +00004347 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004348}
4349
Dan Gohman475871a2008-07-27 21:46:04 +00004350SDValue
4351X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004352 MVT VT = Op.getValueType();
4353 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004354 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004355
Dan Gohman475871a2008-07-27 21:46:04 +00004356 SDValue N0 = Op.getOperand(0);
4357 SDValue N1 = Op.getOperand(1);
4358 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004359
Dan Gohmanef521f12008-08-14 22:53:18 +00004360 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4361 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004362 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004363 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004364 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4365 // argument.
4366 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004367 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004368 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004369 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004370 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004371 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004372 // Bits [7:6] of the constant are the source select. This will always be
4373 // zero here. The DAG Combiner may combine an extract_elt index into these
4374 // bits. For example (insert (extract, 3), 2) could be matched by putting
4375 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004376 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004377 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004378 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004379 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004380 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004381 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004382 } else if (EVT == MVT::i32) {
4383 // InsertPS works with constant index.
4384 if (isa<ConstantSDNode>(N2))
4385 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004386 }
Dan Gohman475871a2008-07-27 21:46:04 +00004387 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004388}
4389
Dan Gohman475871a2008-07-27 21:46:04 +00004390SDValue
4391X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004392 MVT VT = Op.getValueType();
4393 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004394
4395 if (Subtarget->hasSSE41())
4396 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4397
Evan Cheng794405e2007-12-12 07:55:34 +00004398 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004399 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004400
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004401 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004402 SDValue N0 = Op.getOperand(0);
4403 SDValue N1 = Op.getOperand(1);
4404 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004405
Eli Friedman30e71eb2009-06-06 06:32:50 +00004406 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004407 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4408 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004409 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004410 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004411 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004412 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004413 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004414 }
Dan Gohman475871a2008-07-27 21:46:04 +00004415 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004416}
4417
Dan Gohman475871a2008-07-27 21:46:04 +00004418SDValue
4419X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004420 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004421 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004422 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4423 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4424 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004425 Op.getOperand(0))));
4426
Dale Johannesenace16102009-02-03 19:33:06 +00004427 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004428 MVT VT = MVT::v2i32;
4429 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004430 default: break;
4431 case MVT::v16i8:
4432 case MVT::v8i16:
4433 VT = MVT::v4i32;
4434 break;
4435 }
Dale Johannesenace16102009-02-03 19:33:06 +00004436 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4437 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004438}
4439
Bill Wendling056292f2008-09-16 21:48:12 +00004440// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4441// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4442// one of the above mentioned nodes. It has to be wrapped because otherwise
4443// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4444// be used to form addressing mode. These wrapped nodes will be selected
4445// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004446SDValue
4447X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004448 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004449
4450 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4451 // global base reg.
4452 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004453 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004454
4455 if (Subtarget->is64Bit() &&
4456 getTargetMachine().getCodeModel() == CodeModel::Small) {
4457 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004458 } else if (Subtarget->isPICStyleGOT()) {
4459 OpFlag = X86II::MO_GOTOFF;
4460 } else if (Subtarget->isPICStyleStub() &&
4461 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4462 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004463 }
4464
Evan Cheng1606e8e2009-03-13 07:51:59 +00004465 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004466 CP->getAlignment(),
4467 CP->getOffset(), OpFlag);
4468 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004469 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004470 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004471 if (OpFlag) {
4472 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004473 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004474 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004475 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476 }
4477
4478 return Result;
4479}
4480
Chris Lattner18c59872009-06-27 04:16:01 +00004481SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4482 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4483
4484 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4485 // global base reg.
4486 unsigned char OpFlag = 0;
4487 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004488
4489 if (Subtarget->is64Bit()) {
4490 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004491 } else if (Subtarget->isPICStyleGOT()) {
4492 OpFlag = X86II::MO_GOTOFF;
4493 } else if (Subtarget->isPICStyleStub() &&
4494 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4495 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004496 }
4497
4498 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4499 OpFlag);
4500 DebugLoc DL = JT->getDebugLoc();
4501 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4502
4503 // With PIC, the address is actually $g + Offset.
4504 if (OpFlag) {
4505 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4506 DAG.getNode(X86ISD::GlobalBaseReg,
4507 DebugLoc::getUnknownLoc(), getPointerTy()),
4508 Result);
4509 }
4510
4511 return Result;
4512}
4513
4514SDValue
4515X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4516 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4517
4518 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4519 // global base reg.
4520 unsigned char OpFlag = 0;
4521 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004522 if (Subtarget->is64Bit()) {
4523 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004524 } else if (Subtarget->isPICStyleGOT()) {
4525 OpFlag = X86II::MO_GOTOFF;
4526 } else if (Subtarget->isPICStyleStub() &&
4527 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4528 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004529 }
4530
4531 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4532
4533 DebugLoc DL = Op.getDebugLoc();
4534 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4535
4536
4537 // With PIC, the address is actually $g + Offset.
4538 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004539 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004540 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4541 DAG.getNode(X86ISD::GlobalBaseReg,
4542 DebugLoc::getUnknownLoc(),
4543 getPointerTy()),
4544 Result);
4545 }
4546
4547 return Result;
4548}
4549
Dan Gohman475871a2008-07-27 21:46:04 +00004550SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004551X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004552 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004553 SelectionDAG &DAG) const {
Chris Lattner75cdf272009-07-09 06:59:17 +00004554 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Dan Gohman6520e202008-10-18 02:06:02 +00004555 bool ExtraLoadRequired =
4556 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4557
4558 // Create the TargetGlobalAddress node, folding in the constant
4559 // offset if it is legal.
4560 SDValue Result;
Chris Lattner75cdf272009-07-09 06:59:17 +00004561 if (!IsPIC && !ExtraLoadRequired && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004562 // A direct static reference to a global.
Dan Gohman6520e202008-10-18 02:06:02 +00004563 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4564 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004565 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004566 unsigned char OpFlags = 0;
4567
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004568 if (GV->hasDLLImportLinkage())
4569 OpFlags = X86II::MO_DLLIMPORT;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004570 else if (Subtarget->isPICStyleRIPRel()) {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004571 if (ExtraLoadRequired)
4572 OpFlags = X86II::MO_GOTPCREL;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004573 } else if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004574 if (ExtraLoadRequired)
4575 OpFlags = X86II::MO_GOT;
4576 else
4577 OpFlags = X86II::MO_GOTOFF;
Chris Lattner75cdf272009-07-09 06:59:17 +00004578 } else if (Subtarget->isPICStyleStub()) {
4579 // In darwin, we have multiple different stub types, and we have both PIC
4580 // and -mdynamic-no-pic. Determine whether we have a stub reference
4581 // and/or whether the reference is relative to the PIC base or not.
4582
4583 // Link-once, declaration, or Weakly-linked global variables need
4584 // non-lazily-resolved stubs.
4585 if (!GV->isDeclaration() && !GV->isWeakForLinker()) {
4586 // Not a stub reference.
4587 OpFlags = IsPIC ? X86II::MO_PIC_BASE_OFFSET : 0;
4588 } else if (!GV->hasHiddenVisibility()) {
4589 // Non-hidden $non_lazy_ptr reference.
4590 OpFlags = IsPIC ? X86II::MO_DARWIN_NONLAZY_PIC_BASE :
4591 X86II::MO_DARWIN_NONLAZY;
4592 } else if (!GV->isDeclaration() && !GV->hasCommonLinkage())
4593 // Definition is definitely in the current linkage unit.
4594 // Not a stub reference.
4595 OpFlags = IsPIC ? X86II::MO_PIC_BASE_OFFSET : 0;
4596 else {
4597 // Hidden $non_lazy_ptr reference.
4598 OpFlags = IsPIC ? X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE :
4599 X86II::MO_DARWIN_HIDDEN_NONLAZY;
4600 }
Chris Lattnerb1acd682009-06-27 05:39:56 +00004601 }
4602
4603 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004604 }
4605
Chris Lattnere4df7562009-07-09 03:15:51 +00004606 if (Subtarget->is64Bit() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004607 getTargetMachine().getCodeModel() == CodeModel::Small)
4608 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4609 else
4610 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004611
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004612 // With PIC, the address is actually $g + Offset.
Chris Lattner75cdf272009-07-09 06:59:17 +00004613 if (IsPIC && !Subtarget->is64Bit()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004614 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4615 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004616 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004617 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004618
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004619 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4620 // load the value at address GV, not the value of GV itself. This means that
4621 // the GlobalAddress must be in the base or index register of the address, not
4622 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004623 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004624 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004625 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004626 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004627
Dan Gohman6520e202008-10-18 02:06:02 +00004628 // If there was a non-zero offset that we didn't fold, create an explicit
4629 // addition for it.
4630 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004631 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004632 DAG.getConstant(Offset, getPointerTy()));
4633
Evan Cheng0db9fe62006-04-25 20:13:52 +00004634 return Result;
4635}
4636
Evan Chengda43bcf2008-09-24 00:05:32 +00004637SDValue
4638X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4639 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004640 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004641 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004642}
4643
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004644static SDValue
4645GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004646 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4647 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004648 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4649 DebugLoc dl = GA->getDebugLoc();
4650 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4651 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004652 GA->getOffset(),
4653 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004654 if (InFlag) {
4655 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004656 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004657 } else {
4658 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004659 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004660 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004661 SDValue Flag = Chain.getValue(1);
4662 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004663}
4664
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004665// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004666static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004667LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004668 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004669 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004670 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4671 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004672 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004673 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004674 PtrVT), InFlag);
4675 InFlag = Chain.getValue(1);
4676
Chris Lattnerb903bed2009-06-26 21:20:29 +00004677 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004678}
4679
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004680// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004681static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004682LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004683 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004684 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4685 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004686}
4687
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004688// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4689// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004690static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004691 const MVT PtrVT, TLSModel::Model model,
4692 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004693 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004694 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004695 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4696 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004697 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4698 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004699
4700 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4701 NULL, 0);
4702
Chris Lattnerb903bed2009-06-26 21:20:29 +00004703 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004704 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4705 // initialexec.
4706 unsigned WrapperKind = X86ISD::Wrapper;
4707 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004708 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004709 } else if (is64Bit) {
4710 assert(model == TLSModel::InitialExec);
4711 OperandFlags = X86II::MO_GOTTPOFF;
4712 WrapperKind = X86ISD::WrapperRIP;
4713 } else {
4714 assert(model == TLSModel::InitialExec);
4715 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004716 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004717
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004718 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4719 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004720 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004721 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004722 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004723
Rafael Espindola9a580232009-02-27 13:37:18 +00004724 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004725 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004726 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004727
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004728 // The address of the thread local variable is the add of the thread
4729 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004730 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004731}
4732
Dan Gohman475871a2008-07-27 21:46:04 +00004733SDValue
4734X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004735 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004736 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004737 assert(Subtarget->isTargetELF() &&
4738 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004739 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004740 const GlobalValue *GV = GA->getGlobal();
4741
4742 // If GV is an alias then use the aliasee for determining
4743 // thread-localness.
4744 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4745 GV = GA->resolveAliasedGlobal(false);
4746
4747 TLSModel::Model model = getTLSModel(GV,
4748 getTargetMachine().getRelocationModel());
4749
4750 switch (model) {
4751 case TLSModel::GeneralDynamic:
4752 case TLSModel::LocalDynamic: // not implemented
4753 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004754 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004755 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4756
4757 case TLSModel::InitialExec:
4758 case TLSModel::LocalExec:
4759 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4760 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004761 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004762
Chris Lattner5867de12009-04-01 22:14:45 +00004763 assert(0 && "Unreachable");
4764 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004765}
4766
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004768/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004769/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004770SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004771 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004772 MVT VT = Op.getValueType();
4773 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004774 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004775 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004776 SDValue ShOpLo = Op.getOperand(0);
4777 SDValue ShOpHi = Op.getOperand(1);
4778 SDValue ShAmt = Op.getOperand(2);
4779 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004780 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004781 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004782 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004783
Dan Gohman475871a2008-07-27 21:46:04 +00004784 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004785 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004786 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4787 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004788 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004789 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4790 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004791 }
Evan Chenge3413162006-01-09 18:33:28 +00004792
Dale Johannesenace16102009-02-03 19:33:06 +00004793 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004794 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004795 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004796 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004797
Dan Gohman475871a2008-07-27 21:46:04 +00004798 SDValue Hi, Lo;
4799 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4800 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4801 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004802
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004803 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004804 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4805 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004806 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004807 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4808 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004809 }
4810
Dan Gohman475871a2008-07-27 21:46:04 +00004811 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004812 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004813}
Evan Chenga3195e82006-01-12 22:54:21 +00004814
Dan Gohman475871a2008-07-27 21:46:04 +00004815SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004816 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004817
4818 if (SrcVT.isVector()) {
4819 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4820 return Op;
4821 }
4822 return SDValue();
4823 }
4824
Duncan Sands8e4eb092008-06-08 20:54:56 +00004825 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004826 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004827
Eli Friedman36df4992009-05-27 00:47:34 +00004828 // These are really Legal; return the operand so the caller accepts it as
4829 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004830 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004831 return Op;
4832 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4833 Subtarget->is64Bit()) {
4834 return Op;
4835 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004836
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004837 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004838 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004839 MachineFunction &MF = DAG.getMachineFunction();
4840 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004841 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004842 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004843 StackSlot,
4844 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004845 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4846}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847
Eli Friedman948e95a2009-05-23 09:59:16 +00004848SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4849 SDValue StackSlot,
4850 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004852 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004853 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004854 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004855 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004856 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4857 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004858 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004859 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004860 Ops.push_back(Chain);
4861 Ops.push_back(StackSlot);
4862 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004863 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004864 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004865
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004866 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004867 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004868 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004869
4870 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4871 // shouldn't be necessary except that RFP cannot be live across
4872 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004873 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004874 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004875 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004876 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004877 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004878 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004879 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004880 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004881 Ops.push_back(DAG.getValueType(Op.getValueType()));
4882 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004883 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4884 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004885 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004886 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004887
Evan Cheng0db9fe62006-04-25 20:13:52 +00004888 return Result;
4889}
4890
Bill Wendling8b8a6362009-01-17 03:56:04 +00004891// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4892SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4893 // This algorithm is not obvious. Here it is in C code, more or less:
4894 /*
4895 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4896 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4897 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004898
Bill Wendling8b8a6362009-01-17 03:56:04 +00004899 // Copy ints to xmm registers.
4900 __m128i xh = _mm_cvtsi32_si128( hi );
4901 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004902
Bill Wendling8b8a6362009-01-17 03:56:04 +00004903 // Combine into low half of a single xmm register.
4904 __m128i x = _mm_unpacklo_epi32( xh, xl );
4905 __m128d d;
4906 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004907
Bill Wendling8b8a6362009-01-17 03:56:04 +00004908 // Merge in appropriate exponents to give the integer bits the right
4909 // magnitude.
4910 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004911
Bill Wendling8b8a6362009-01-17 03:56:04 +00004912 // Subtract away the biases to deal with the IEEE-754 double precision
4913 // implicit 1.
4914 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004915
Bill Wendling8b8a6362009-01-17 03:56:04 +00004916 // All conversions up to here are exact. The correctly rounded result is
4917 // calculated using the current rounding mode using the following
4918 // horizontal add.
4919 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4920 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4921 // store doesn't really need to be here (except
4922 // maybe to zero the other double)
4923 return sd;
4924 }
4925 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004926
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004927 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004928
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004929 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004930 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004931 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4932 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4933 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4934 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4935 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004936 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004937
Bill Wendling8b8a6362009-01-17 03:56:04 +00004938 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004939 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4940 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4941 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004942 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004943
Dale Johannesenace16102009-02-03 19:33:06 +00004944 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4945 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004946 Op.getOperand(0),
4947 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004948 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4949 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004950 Op.getOperand(0),
4951 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004952 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004953 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004954 PseudoSourceValue::getConstantPool(), 0,
4955 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004956 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004957 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4958 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004959 PseudoSourceValue::getConstantPool(), 0,
4960 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004961 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004962
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004963 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004964 int ShufMask[2] = { 1, -1 };
4965 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4966 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004967 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4968 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004969 DAG.getIntPtrConstant(0));
4970}
4971
Bill Wendling8b8a6362009-01-17 03:56:04 +00004972// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4973SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004974 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004975 // FP constant to bias correct the final result.
4976 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4977 MVT::f64);
4978
4979 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004980 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4981 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004982 Op.getOperand(0),
4983 DAG.getIntPtrConstant(0)));
4984
Dale Johannesenace16102009-02-03 19:33:06 +00004985 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4986 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004987 DAG.getIntPtrConstant(0));
4988
4989 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004990 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4991 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4992 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004993 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004994 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4995 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004996 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004997 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4998 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004999 DAG.getIntPtrConstant(0));
5000
5001 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00005002 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005003
5004 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00005005 MVT DestVT = Op.getValueType();
5006
5007 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005008 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005009 DAG.getIntPtrConstant(0));
5010 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005011 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005012 }
5013
5014 // Handle final rounding.
5015 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005016}
5017
5018SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005019 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005020 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005021
Evan Chenga06ec9e2009-01-19 08:08:22 +00005022 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5023 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5024 // the optimization here.
5025 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005026 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005027
5028 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005029 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005030 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005031 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005032 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005033
Bill Wendling8b8a6362009-01-17 03:56:04 +00005034 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005035 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005036 return LowerUINT_TO_FP_i32(Op, DAG);
5037 }
5038
Eli Friedman948e95a2009-05-23 09:59:16 +00005039 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5040
5041 // Make a 64-bit buffer, and use it to build an FILD.
5042 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5043 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5044 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5045 getPointerTy(), StackSlot, WordOff);
5046 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5047 StackSlot, NULL, 0);
5048 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5049 OffsetSlot, NULL, 0);
5050 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005051}
5052
Dan Gohman475871a2008-07-27 21:46:04 +00005053std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005054FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005055 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005056
5057 MVT DstTy = Op.getValueType();
5058
5059 if (!IsSigned) {
5060 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5061 DstTy = MVT::i64;
5062 }
5063
5064 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5065 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005068 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005069 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005070 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005071 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005072 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005073 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005074 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005075 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005076
Evan Cheng87c89352007-10-15 20:11:21 +00005077 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5078 // stack slot.
5079 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005080 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005081 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005082 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005083
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005085 switch (DstTy.getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00005086 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5087 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5088 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5089 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005091
Dan Gohman475871a2008-07-27 21:46:04 +00005092 SDValue Chain = DAG.getEntryNode();
5093 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005094 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005095 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005096 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005097 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005098 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005099 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005100 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5101 };
Dale Johannesenace16102009-02-03 19:33:06 +00005102 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005103 Chain = Value.getValue(1);
5104 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5105 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5106 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005107
Evan Cheng0db9fe62006-04-25 20:13:52 +00005108 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005109 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005110 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005111
Chris Lattner27a6c732007-11-24 07:07:01 +00005112 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113}
5114
Dan Gohman475871a2008-07-27 21:46:04 +00005115SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005116 if (Op.getValueType().isVector()) {
5117 if (Op.getValueType() == MVT::v2i32 &&
5118 Op.getOperand(0).getValueType() == MVT::v2f64) {
5119 return Op;
5120 }
5121 return SDValue();
5122 }
5123
Eli Friedman948e95a2009-05-23 09:59:16 +00005124 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005125 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005126 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5127 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005128
Chris Lattner27a6c732007-11-24 07:07:01 +00005129 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005130 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005131 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005132}
5133
Eli Friedman948e95a2009-05-23 09:59:16 +00005134SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5135 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5136 SDValue FIST = Vals.first, StackSlot = Vals.second;
5137 assert(FIST.getNode() && "Unexpected failure");
5138
5139 // Load the result.
5140 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5141 FIST, StackSlot, NULL, 0);
5142}
5143
Dan Gohman475871a2008-07-27 21:46:04 +00005144SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005145 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005146 MVT VT = Op.getValueType();
5147 MVT EltVT = VT;
5148 if (VT.isVector())
5149 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005150 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005151 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005152 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005153 CV.push_back(C);
5154 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005156 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005157 CV.push_back(C);
5158 CV.push_back(C);
5159 CV.push_back(C);
5160 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 }
Dan Gohmand3006222007-07-27 17:16:43 +00005162 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005163 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005164 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005165 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005166 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005167 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005168}
5169
Dan Gohman475871a2008-07-27 21:46:04 +00005170SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005171 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005172 MVT VT = Op.getValueType();
5173 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005174 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005175 if (VT.isVector()) {
5176 EltVT = VT.getVectorElementType();
5177 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005178 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005179 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005180 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005181 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005182 CV.push_back(C);
5183 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005184 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005185 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005186 CV.push_back(C);
5187 CV.push_back(C);
5188 CV.push_back(C);
5189 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190 }
Dan Gohmand3006222007-07-27 17:16:43 +00005191 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005192 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005193 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005194 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005195 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005196 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005197 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5198 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005199 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005200 Op.getOperand(0)),
5201 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005202 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005203 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005204 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005205}
5206
Dan Gohman475871a2008-07-27 21:46:04 +00005207SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5208 SDValue Op0 = Op.getOperand(0);
5209 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005210 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005211 MVT VT = Op.getValueType();
5212 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005213
5214 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005215 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005216 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005217 SrcVT = VT;
5218 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005219 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005220 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005221 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005222 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005223 }
5224
5225 // At this point the operands and the result should have the same
5226 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005227
Evan Cheng68c47cb2007-01-05 07:55:56 +00005228 // First get the sign bit of second operand.
5229 std::vector<Constant*> CV;
5230 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005231 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5232 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005233 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005234 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5235 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5236 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5237 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005238 }
Dan Gohmand3006222007-07-27 17:16:43 +00005239 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005240 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005241 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005242 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005243 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005244 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005245
5246 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005247 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005248 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005249 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5250 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005251 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005252 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5253 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005254 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005255 }
5256
Evan Cheng73d6cf12007-01-05 21:37:56 +00005257 // Clear first operand sign bit.
5258 CV.clear();
5259 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005260 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5261 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005262 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005263 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5264 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5265 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5266 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005267 }
Dan Gohmand3006222007-07-27 17:16:43 +00005268 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005269 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005270 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005271 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005272 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005273 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005274
5275 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005276 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005277}
5278
Dan Gohman076aee32009-03-04 19:44:21 +00005279/// Emit nodes that will be selected as "test Op0,Op0", or something
5280/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005281SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5282 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005283 DebugLoc dl = Op.getDebugLoc();
5284
Dan Gohman31125812009-03-07 01:58:32 +00005285 // CF and OF aren't always set the way we want. Determine which
5286 // of these we need.
5287 bool NeedCF = false;
5288 bool NeedOF = false;
5289 switch (X86CC) {
5290 case X86::COND_A: case X86::COND_AE:
5291 case X86::COND_B: case X86::COND_BE:
5292 NeedCF = true;
5293 break;
5294 case X86::COND_G: case X86::COND_GE:
5295 case X86::COND_L: case X86::COND_LE:
5296 case X86::COND_O: case X86::COND_NO:
5297 NeedOF = true;
5298 break;
5299 default: break;
5300 }
5301
Dan Gohman076aee32009-03-04 19:44:21 +00005302 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005303 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5304 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5305 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005306 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005307 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005308 switch (Op.getNode()->getOpcode()) {
5309 case ISD::ADD:
5310 // Due to an isel shortcoming, be conservative if this add is likely to
5311 // be selected as part of a load-modify-store instruction. When the root
5312 // node in a match is a store, isel doesn't know how to remap non-chain
5313 // non-flag uses of other nodes in the match, such as the ADD in this
5314 // case. This leads to the ADD being left around and reselected, with
5315 // the result being two adds in the output.
5316 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5317 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5318 if (UI->getOpcode() == ISD::STORE)
5319 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005320 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005321 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5322 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005323 if (C->getAPIntValue() == 1) {
5324 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005325 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005326 break;
5327 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005328 // An add of negative one (subtract of one) will be selected as a DEC.
5329 if (C->getAPIntValue().isAllOnesValue()) {
5330 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005331 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005332 break;
5333 }
5334 }
Dan Gohman076aee32009-03-04 19:44:21 +00005335 // Otherwise use a regular EFLAGS-setting add.
5336 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005337 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005338 break;
5339 case ISD::SUB:
5340 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5341 // likely to be selected as part of a load-modify-store instruction.
5342 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5343 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5344 if (UI->getOpcode() == ISD::STORE)
5345 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005346 // Otherwise use a regular EFLAGS-setting sub.
5347 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005348 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005349 break;
5350 case X86ISD::ADD:
5351 case X86ISD::SUB:
5352 case X86ISD::INC:
5353 case X86ISD::DEC:
5354 return SDValue(Op.getNode(), 1);
5355 default:
5356 default_case:
5357 break;
5358 }
5359 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005360 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005361 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005362 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005363 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005364 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005365 DAG.ReplaceAllUsesWith(Op, New);
5366 return SDValue(New.getNode(), 1);
5367 }
5368 }
5369
5370 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5371 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5372 DAG.getConstant(0, Op.getValueType()));
5373}
5374
5375/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5376/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005377SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5378 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005379 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5380 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005381 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005382
5383 DebugLoc dl = Op0.getDebugLoc();
5384 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5385}
5386
Dan Gohman475871a2008-07-27 21:46:04 +00005387SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005388 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005389 SDValue Op0 = Op.getOperand(0);
5390 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005391 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005392 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005393
Dan Gohmane5af2d32009-01-29 01:59:02 +00005394 // Lower (X & (1 << N)) == 0 to BT(X, N).
5395 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5396 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005397 if (Op0.getOpcode() == ISD::AND &&
5398 Op0.hasOneUse() &&
5399 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005400 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005401 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005402 SDValue LHS, RHS;
5403 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5404 if (ConstantSDNode *Op010C =
5405 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5406 if (Op010C->getZExtValue() == 1) {
5407 LHS = Op0.getOperand(0);
5408 RHS = Op0.getOperand(1).getOperand(1);
5409 }
5410 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5411 if (ConstantSDNode *Op000C =
5412 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5413 if (Op000C->getZExtValue() == 1) {
5414 LHS = Op0.getOperand(1);
5415 RHS = Op0.getOperand(0).getOperand(1);
5416 }
5417 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5418 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5419 SDValue AndLHS = Op0.getOperand(0);
5420 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5421 LHS = AndLHS.getOperand(0);
5422 RHS = AndLHS.getOperand(1);
5423 }
5424 }
Evan Cheng0488db92007-09-25 01:57:46 +00005425
Dan Gohmane5af2d32009-01-29 01:59:02 +00005426 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005427 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5428 // instruction. Since the shift amount is in-range-or-undefined, we know
5429 // that doing a bittest on the i16 value is ok. We extend to i32 because
5430 // the encoding for the i16 version is larger than the i32 version.
5431 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005432 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005433
5434 // If the operand types disagree, extend the shift amount to match. Since
5435 // BT ignores high bits (like shifts) we can use anyextend.
5436 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005437 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005438
Dale Johannesenace16102009-02-03 19:33:06 +00005439 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005440 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005441 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005442 DAG.getConstant(Cond, MVT::i8), BT);
5443 }
5444 }
5445
5446 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5447 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005448
Dan Gohman31125812009-03-07 01:58:32 +00005449 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005450 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005451 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005452}
5453
Dan Gohman475871a2008-07-27 21:46:04 +00005454SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5455 SDValue Cond;
5456 SDValue Op0 = Op.getOperand(0);
5457 SDValue Op1 = Op.getOperand(1);
5458 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005459 MVT VT = Op.getValueType();
5460 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5461 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005462 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005463
5464 if (isFP) {
5465 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005466 MVT VT0 = Op0.getValueType();
5467 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5468 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005469 bool Swap = false;
5470
5471 switch (SetCCOpcode) {
5472 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005473 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005474 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005475 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005476 case ISD::SETGT: Swap = true; // Fallthrough
5477 case ISD::SETLT:
5478 case ISD::SETOLT: SSECC = 1; break;
5479 case ISD::SETOGE:
5480 case ISD::SETGE: Swap = true; // Fallthrough
5481 case ISD::SETLE:
5482 case ISD::SETOLE: SSECC = 2; break;
5483 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005484 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005485 case ISD::SETNE: SSECC = 4; break;
5486 case ISD::SETULE: Swap = true;
5487 case ISD::SETUGE: SSECC = 5; break;
5488 case ISD::SETULT: Swap = true;
5489 case ISD::SETUGT: SSECC = 6; break;
5490 case ISD::SETO: SSECC = 7; break;
5491 }
5492 if (Swap)
5493 std::swap(Op0, Op1);
5494
Nate Begemanfb8ead02008-07-25 19:05:58 +00005495 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005496 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005497 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005498 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005499 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5500 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5501 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005502 }
5503 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005504 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005505 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5506 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5507 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005508 }
5509 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005510 }
5511 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005512 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005513 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Nate Begeman30a0de92008-07-17 16:51:19 +00005515 // We are handling one of the integer comparisons here. Since SSE only has
5516 // GT and EQ comparisons for integer, swapping operands and multiple
5517 // operations may be required for some comparisons.
5518 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5519 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Nate Begeman30a0de92008-07-17 16:51:19 +00005521 switch (VT.getSimpleVT()) {
5522 default: break;
5523 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5524 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5525 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5526 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5527 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005528
Nate Begeman30a0de92008-07-17 16:51:19 +00005529 switch (SetCCOpcode) {
5530 default: break;
5531 case ISD::SETNE: Invert = true;
5532 case ISD::SETEQ: Opc = EQOpc; break;
5533 case ISD::SETLT: Swap = true;
5534 case ISD::SETGT: Opc = GTOpc; break;
5535 case ISD::SETGE: Swap = true;
5536 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5537 case ISD::SETULT: Swap = true;
5538 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5539 case ISD::SETUGE: Swap = true;
5540 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5541 }
5542 if (Swap)
5543 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005544
Nate Begeman30a0de92008-07-17 16:51:19 +00005545 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5546 // bits of the inputs before performing those operations.
5547 if (FlipSigns) {
5548 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005549 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5550 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005551 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005552 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5553 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005554 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5555 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005556 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005557
Dale Johannesenace16102009-02-03 19:33:06 +00005558 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005559
5560 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005561 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005562 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005563
Nate Begeman30a0de92008-07-17 16:51:19 +00005564 return Result;
5565}
Evan Cheng0488db92007-09-25 01:57:46 +00005566
Evan Cheng370e5342008-12-03 08:38:43 +00005567// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005568static bool isX86LogicalCmp(SDValue Op) {
5569 unsigned Opc = Op.getNode()->getOpcode();
5570 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5571 return true;
5572 if (Op.getResNo() == 1 &&
5573 (Opc == X86ISD::ADD ||
5574 Opc == X86ISD::SUB ||
5575 Opc == X86ISD::SMUL ||
5576 Opc == X86ISD::UMUL ||
5577 Opc == X86ISD::INC ||
5578 Opc == X86ISD::DEC))
5579 return true;
5580
5581 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005582}
5583
Dan Gohman475871a2008-07-27 21:46:04 +00005584SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005585 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005586 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005587 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005588 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005589
Evan Cheng734503b2006-09-11 02:19:56 +00005590 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005591 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005592
Evan Cheng3f41d662007-10-08 22:16:29 +00005593 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5594 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005595 if (Cond.getOpcode() == X86ISD::SETCC) {
5596 CC = Cond.getOperand(0);
5597
Dan Gohman475871a2008-07-27 21:46:04 +00005598 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005599 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005600 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005601
Evan Cheng3f41d662007-10-08 22:16:29 +00005602 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005603 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005604 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005605 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005606
Chris Lattnerd1980a52009-03-12 06:52:53 +00005607 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5608 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005609 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005610 addTest = false;
5611 }
5612 }
5613
5614 if (addTest) {
5615 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005616 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005617 }
5618
Dan Gohmanfc166572009-04-09 23:54:40 +00005619 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005620 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005621 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5622 // condition is true.
5623 Ops.push_back(Op.getOperand(2));
5624 Ops.push_back(Op.getOperand(1));
5625 Ops.push_back(CC);
5626 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005627 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005628}
5629
Evan Cheng370e5342008-12-03 08:38:43 +00005630// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5631// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5632// from the AND / OR.
5633static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5634 Opc = Op.getOpcode();
5635 if (Opc != ISD::OR && Opc != ISD::AND)
5636 return false;
5637 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5638 Op.getOperand(0).hasOneUse() &&
5639 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5640 Op.getOperand(1).hasOneUse());
5641}
5642
Evan Cheng961d6d42009-02-02 08:19:07 +00005643// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5644// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005645static bool isXor1OfSetCC(SDValue Op) {
5646 if (Op.getOpcode() != ISD::XOR)
5647 return false;
5648 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5649 if (N1C && N1C->getAPIntValue() == 1) {
5650 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5651 Op.getOperand(0).hasOneUse();
5652 }
5653 return false;
5654}
5655
Dan Gohman475871a2008-07-27 21:46:04 +00005656SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005657 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005658 SDValue Chain = Op.getOperand(0);
5659 SDValue Cond = Op.getOperand(1);
5660 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005661 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005662 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005663
Evan Cheng0db9fe62006-04-25 20:13:52 +00005664 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005665 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005666#if 0
5667 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005668 else if (Cond.getOpcode() == X86ISD::ADD ||
5669 Cond.getOpcode() == X86ISD::SUB ||
5670 Cond.getOpcode() == X86ISD::SMUL ||
5671 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005672 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005673#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005674
Evan Cheng3f41d662007-10-08 22:16:29 +00005675 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5676 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005677 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005678 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005679
Dan Gohman475871a2008-07-27 21:46:04 +00005680 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005681 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005682 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005683 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005684 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005685 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005686 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005687 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005688 default: break;
5689 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005690 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005691 // These can only come from an arithmetic instruction with overflow,
5692 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005693 Cond = Cond.getNode()->getOperand(1);
5694 addTest = false;
5695 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005696 }
Evan Cheng0488db92007-09-25 01:57:46 +00005697 }
Evan Cheng370e5342008-12-03 08:38:43 +00005698 } else {
5699 unsigned CondOpc;
5700 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5701 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005702 if (CondOpc == ISD::OR) {
5703 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5704 // two branches instead of an explicit OR instruction with a
5705 // separate test.
5706 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005707 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005708 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005709 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005710 Chain, Dest, CC, Cmp);
5711 CC = Cond.getOperand(1).getOperand(0);
5712 Cond = Cmp;
5713 addTest = false;
5714 }
5715 } else { // ISD::AND
5716 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5717 // two branches instead of an explicit AND instruction with a
5718 // separate test. However, we only do this if this block doesn't
5719 // have a fall-through edge, because this requires an explicit
5720 // jmp when the condition is false.
5721 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005722 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005723 Op.getNode()->hasOneUse()) {
5724 X86::CondCode CCode =
5725 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5726 CCode = X86::GetOppositeBranchCondition(CCode);
5727 CC = DAG.getConstant(CCode, MVT::i8);
5728 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5729 // Look for an unconditional branch following this conditional branch.
5730 // We need this because we need to reverse the successors in order
5731 // to implement FCMP_OEQ.
5732 if (User.getOpcode() == ISD::BR) {
5733 SDValue FalseBB = User.getOperand(1);
5734 SDValue NewBR =
5735 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5736 assert(NewBR == User);
5737 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005738
Dale Johannesene4d209d2009-02-03 20:21:25 +00005739 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005740 Chain, Dest, CC, Cmp);
5741 X86::CondCode CCode =
5742 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5743 CCode = X86::GetOppositeBranchCondition(CCode);
5744 CC = DAG.getConstant(CCode, MVT::i8);
5745 Cond = Cmp;
5746 addTest = false;
5747 }
5748 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005749 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005750 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5751 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5752 // It should be transformed during dag combiner except when the condition
5753 // is set by a arithmetics with overflow node.
5754 X86::CondCode CCode =
5755 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5756 CCode = X86::GetOppositeBranchCondition(CCode);
5757 CC = DAG.getConstant(CCode, MVT::i8);
5758 Cond = Cond.getOperand(0).getOperand(1);
5759 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005760 }
Evan Cheng0488db92007-09-25 01:57:46 +00005761 }
5762
5763 if (addTest) {
5764 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005765 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005766 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005767 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005768 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005769}
5770
Anton Korobeynikove060b532007-04-17 19:34:00 +00005771
5772// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5773// Calls to _alloca is needed to probe the stack when allocating more than 4k
5774// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5775// that the guard pages used by the OS virtual memory manager are allocated in
5776// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005777SDValue
5778X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005779 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005780 assert(Subtarget->isTargetCygMing() &&
5781 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005782 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005783
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005784 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005785 SDValue Chain = Op.getOperand(0);
5786 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005787 // FIXME: Ensure alignment here
5788
Dan Gohman475871a2008-07-27 21:46:04 +00005789 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005790
Duncan Sands83ec4b62008-06-06 12:08:01 +00005791 MVT IntPtr = getPointerTy();
5792 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005793
Chris Lattnere563bbc2008-10-11 22:08:30 +00005794 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005795
Dale Johannesendd64c412009-02-04 00:33:20 +00005796 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005797 Flag = Chain.getValue(1);
5798
5799 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005800 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005801 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005802 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005803 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005804 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005805 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005806 Flag = Chain.getValue(1);
5807
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005808 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005809 DAG.getIntPtrConstant(0, true),
5810 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005811 Flag);
5812
Dale Johannesendd64c412009-02-04 00:33:20 +00005813 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005814
Dan Gohman475871a2008-07-27 21:46:04 +00005815 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005816 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005817}
5818
Dan Gohman475871a2008-07-27 21:46:04 +00005819SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005820X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005821 SDValue Chain,
5822 SDValue Dst, SDValue Src,
5823 SDValue Size, unsigned Align,
5824 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005825 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005826 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005827
Bill Wendling6f287b22008-09-30 21:22:07 +00005828 // If not DWORD aligned or size is more than the threshold, call the library.
5829 // The libc version is likely to be faster for these cases. It can use the
5830 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005831 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005832 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005833 ConstantSize->getZExtValue() >
5834 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005835 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005836
5837 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005838 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005839
Bill Wendling6158d842008-10-01 00:59:58 +00005840 if (const char *bzeroEntry = V &&
5841 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5842 MVT IntPtr = getPointerTy();
5843 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005844 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005845 TargetLowering::ArgListEntry Entry;
5846 Entry.Node = Dst;
5847 Entry.Ty = IntPtrTy;
5848 Args.push_back(Entry);
5849 Entry.Node = Size;
5850 Args.push_back(Entry);
5851 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005852 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005853 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005854 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005855 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005856 }
5857
Dan Gohman707e0182008-04-12 04:36:06 +00005858 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005859 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005860 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005861
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005862 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005863 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005864 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005865 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005866 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005867 unsigned BytesLeft = 0;
5868 bool TwoRepStos = false;
5869 if (ValC) {
5870 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005871 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005872
Evan Cheng0db9fe62006-04-25 20:13:52 +00005873 // If the value is a constant, then we can potentially use larger sets.
5874 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005875 case 2: // WORD aligned
5876 AVT = MVT::i16;
5877 ValReg = X86::AX;
5878 Val = (Val << 8) | Val;
5879 break;
5880 case 0: // DWORD aligned
5881 AVT = MVT::i32;
5882 ValReg = X86::EAX;
5883 Val = (Val << 8) | Val;
5884 Val = (Val << 16) | Val;
5885 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5886 AVT = MVT::i64;
5887 ValReg = X86::RAX;
5888 Val = (Val << 32) | Val;
5889 }
5890 break;
5891 default: // Byte aligned
5892 AVT = MVT::i8;
5893 ValReg = X86::AL;
5894 Count = DAG.getIntPtrConstant(SizeVal);
5895 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005896 }
5897
Duncan Sands8e4eb092008-06-08 20:54:56 +00005898 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005899 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005900 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5901 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005902 }
5903
Dale Johannesen0f502f62009-02-03 22:26:09 +00005904 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005905 InFlag);
5906 InFlag = Chain.getValue(1);
5907 } else {
5908 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005909 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005910 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005911 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005912 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005913
Scott Michelfdc40a02009-02-17 22:15:04 +00005914 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005915 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005916 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005917 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005918 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005919 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005920 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005921 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005922
Chris Lattnerd96d0722007-02-25 06:40:16 +00005923 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005924 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005925 Ops.push_back(Chain);
5926 Ops.push_back(DAG.getValueType(AVT));
5927 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005928 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005929
Evan Cheng0db9fe62006-04-25 20:13:52 +00005930 if (TwoRepStos) {
5931 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005932 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005933 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005934 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005935 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005936 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005937 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005938 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005939 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005940 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005941 Ops.clear();
5942 Ops.push_back(Chain);
5943 Ops.push_back(DAG.getValueType(MVT::i8));
5944 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005945 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005946 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005947 // Handle the last 1 - 7 bytes.
5948 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005949 MVT AddrVT = Dst.getValueType();
5950 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005951
Dale Johannesen0f502f62009-02-03 22:26:09 +00005952 Chain = DAG.getMemset(Chain, dl,
5953 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005954 DAG.getConstant(Offset, AddrVT)),
5955 Src,
5956 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005957 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005958 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005959
Dan Gohman707e0182008-04-12 04:36:06 +00005960 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005961 return Chain;
5962}
Evan Cheng11e15b32006-04-03 20:53:28 +00005963
Dan Gohman475871a2008-07-27 21:46:04 +00005964SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005965X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005966 SDValue Chain, SDValue Dst, SDValue Src,
5967 SDValue Size, unsigned Align,
5968 bool AlwaysInline,
5969 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005970 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005971 // This requires the copy size to be a constant, preferrably
5972 // within a subtarget-specific limit.
5973 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5974 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005975 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005976 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005977 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005978 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005979
Evan Cheng1887c1c2008-08-21 21:00:15 +00005980 /// If not DWORD aligned, call the library.
5981 if ((Align & 3) != 0)
5982 return SDValue();
5983
5984 // DWORD aligned
5985 MVT AVT = MVT::i32;
5986 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005987 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005988
Duncan Sands83ec4b62008-06-06 12:08:01 +00005989 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005990 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005991 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005992 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005993
Dan Gohman475871a2008-07-27 21:46:04 +00005994 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005995 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005996 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005997 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005998 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005999 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006000 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006001 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006002 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006003 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006004 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006005 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006006 InFlag = Chain.getValue(1);
6007
Chris Lattnerd96d0722007-02-25 06:40:16 +00006008 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006009 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006010 Ops.push_back(Chain);
6011 Ops.push_back(DAG.getValueType(AVT));
6012 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006013 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006014
Dan Gohman475871a2008-07-27 21:46:04 +00006015 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006016 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006017 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006018 // Handle the last 1 - 7 bytes.
6019 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006020 MVT DstVT = Dst.getValueType();
6021 MVT SrcVT = Src.getValueType();
6022 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006023 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006024 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006025 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006026 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006027 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006028 DAG.getConstant(BytesLeft, SizeVT),
6029 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006030 DstSV, DstSVOff + Offset,
6031 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006032 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006033
Scott Michelfdc40a02009-02-17 22:15:04 +00006034 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006035 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006036}
6037
Dan Gohman475871a2008-07-27 21:46:04 +00006038SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006039 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006040 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006041
Evan Cheng25ab6902006-09-08 06:48:29 +00006042 if (!Subtarget->is64Bit()) {
6043 // vastart just stores the address of the VarArgsFrameIndex slot into the
6044 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006045 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006046 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006047 }
6048
6049 // __va_list_tag:
6050 // gp_offset (0 - 6 * 8)
6051 // fp_offset (48 - 48 + 8 * 16)
6052 // overflow_arg_area (point to parameters coming in memory).
6053 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006054 SmallVector<SDValue, 8> MemOps;
6055 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006056 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006057 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006058 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006059 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006060 MemOps.push_back(Store);
6061
6062 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006063 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006064 FIN, DAG.getIntPtrConstant(4));
6065 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006066 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006067 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006068 MemOps.push_back(Store);
6069
6070 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006071 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006072 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006073 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006074 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006075 MemOps.push_back(Store);
6076
6077 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006078 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006079 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006080 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006081 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006082 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006083 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006084 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006085}
6086
Dan Gohman475871a2008-07-27 21:46:04 +00006087SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006088 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6089 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006090 SDValue Chain = Op.getOperand(0);
6091 SDValue SrcPtr = Op.getOperand(1);
6092 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006093
Torok Edwindac237e2009-07-08 20:53:28 +00006094 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006095 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006096}
6097
Dan Gohman475871a2008-07-27 21:46:04 +00006098SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006099 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006100 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006101 SDValue Chain = Op.getOperand(0);
6102 SDValue DstPtr = Op.getOperand(1);
6103 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006104 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6105 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006106 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006107
Dale Johannesendd64c412009-02-04 00:33:20 +00006108 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006109 DAG.getIntPtrConstant(24), 8, false,
6110 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006111}
6112
Dan Gohman475871a2008-07-27 21:46:04 +00006113SDValue
6114X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006115 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006116 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006117 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006118 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006119 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006120 case Intrinsic::x86_sse_comieq_ss:
6121 case Intrinsic::x86_sse_comilt_ss:
6122 case Intrinsic::x86_sse_comile_ss:
6123 case Intrinsic::x86_sse_comigt_ss:
6124 case Intrinsic::x86_sse_comige_ss:
6125 case Intrinsic::x86_sse_comineq_ss:
6126 case Intrinsic::x86_sse_ucomieq_ss:
6127 case Intrinsic::x86_sse_ucomilt_ss:
6128 case Intrinsic::x86_sse_ucomile_ss:
6129 case Intrinsic::x86_sse_ucomigt_ss:
6130 case Intrinsic::x86_sse_ucomige_ss:
6131 case Intrinsic::x86_sse_ucomineq_ss:
6132 case Intrinsic::x86_sse2_comieq_sd:
6133 case Intrinsic::x86_sse2_comilt_sd:
6134 case Intrinsic::x86_sse2_comile_sd:
6135 case Intrinsic::x86_sse2_comigt_sd:
6136 case Intrinsic::x86_sse2_comige_sd:
6137 case Intrinsic::x86_sse2_comineq_sd:
6138 case Intrinsic::x86_sse2_ucomieq_sd:
6139 case Intrinsic::x86_sse2_ucomilt_sd:
6140 case Intrinsic::x86_sse2_ucomile_sd:
6141 case Intrinsic::x86_sse2_ucomigt_sd:
6142 case Intrinsic::x86_sse2_ucomige_sd:
6143 case Intrinsic::x86_sse2_ucomineq_sd: {
6144 unsigned Opc = 0;
6145 ISD::CondCode CC = ISD::SETCC_INVALID;
6146 switch (IntNo) {
6147 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006148 case Intrinsic::x86_sse_comieq_ss:
6149 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006150 Opc = X86ISD::COMI;
6151 CC = ISD::SETEQ;
6152 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006153 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006154 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006155 Opc = X86ISD::COMI;
6156 CC = ISD::SETLT;
6157 break;
6158 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006159 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006160 Opc = X86ISD::COMI;
6161 CC = ISD::SETLE;
6162 break;
6163 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006164 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006165 Opc = X86ISD::COMI;
6166 CC = ISD::SETGT;
6167 break;
6168 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006169 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006170 Opc = X86ISD::COMI;
6171 CC = ISD::SETGE;
6172 break;
6173 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006174 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006175 Opc = X86ISD::COMI;
6176 CC = ISD::SETNE;
6177 break;
6178 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006179 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006180 Opc = X86ISD::UCOMI;
6181 CC = ISD::SETEQ;
6182 break;
6183 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006184 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006185 Opc = X86ISD::UCOMI;
6186 CC = ISD::SETLT;
6187 break;
6188 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006189 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006190 Opc = X86ISD::UCOMI;
6191 CC = ISD::SETLE;
6192 break;
6193 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006194 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006195 Opc = X86ISD::UCOMI;
6196 CC = ISD::SETGT;
6197 break;
6198 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006199 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006200 Opc = X86ISD::UCOMI;
6201 CC = ISD::SETGE;
6202 break;
6203 case Intrinsic::x86_sse_ucomineq_ss:
6204 case Intrinsic::x86_sse2_ucomineq_sd:
6205 Opc = X86ISD::UCOMI;
6206 CC = ISD::SETNE;
6207 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006208 }
Evan Cheng734503b2006-09-11 02:19:56 +00006209
Dan Gohman475871a2008-07-27 21:46:04 +00006210 SDValue LHS = Op.getOperand(1);
6211 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006212 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006213 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6214 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006215 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006216 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006217 }
Evan Cheng5759f972008-05-04 09:15:50 +00006218
6219 // Fix vector shift instructions where the last operand is a non-immediate
6220 // i32 value.
6221 case Intrinsic::x86_sse2_pslli_w:
6222 case Intrinsic::x86_sse2_pslli_d:
6223 case Intrinsic::x86_sse2_pslli_q:
6224 case Intrinsic::x86_sse2_psrli_w:
6225 case Intrinsic::x86_sse2_psrli_d:
6226 case Intrinsic::x86_sse2_psrli_q:
6227 case Intrinsic::x86_sse2_psrai_w:
6228 case Intrinsic::x86_sse2_psrai_d:
6229 case Intrinsic::x86_mmx_pslli_w:
6230 case Intrinsic::x86_mmx_pslli_d:
6231 case Intrinsic::x86_mmx_pslli_q:
6232 case Intrinsic::x86_mmx_psrli_w:
6233 case Intrinsic::x86_mmx_psrli_d:
6234 case Intrinsic::x86_mmx_psrli_q:
6235 case Intrinsic::x86_mmx_psrai_w:
6236 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006237 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006238 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006239 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006240
6241 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006242 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006243 switch (IntNo) {
6244 case Intrinsic::x86_sse2_pslli_w:
6245 NewIntNo = Intrinsic::x86_sse2_psll_w;
6246 break;
6247 case Intrinsic::x86_sse2_pslli_d:
6248 NewIntNo = Intrinsic::x86_sse2_psll_d;
6249 break;
6250 case Intrinsic::x86_sse2_pslli_q:
6251 NewIntNo = Intrinsic::x86_sse2_psll_q;
6252 break;
6253 case Intrinsic::x86_sse2_psrli_w:
6254 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6255 break;
6256 case Intrinsic::x86_sse2_psrli_d:
6257 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6258 break;
6259 case Intrinsic::x86_sse2_psrli_q:
6260 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6261 break;
6262 case Intrinsic::x86_sse2_psrai_w:
6263 NewIntNo = Intrinsic::x86_sse2_psra_w;
6264 break;
6265 case Intrinsic::x86_sse2_psrai_d:
6266 NewIntNo = Intrinsic::x86_sse2_psra_d;
6267 break;
6268 default: {
6269 ShAmtVT = MVT::v2i32;
6270 switch (IntNo) {
6271 case Intrinsic::x86_mmx_pslli_w:
6272 NewIntNo = Intrinsic::x86_mmx_psll_w;
6273 break;
6274 case Intrinsic::x86_mmx_pslli_d:
6275 NewIntNo = Intrinsic::x86_mmx_psll_d;
6276 break;
6277 case Intrinsic::x86_mmx_pslli_q:
6278 NewIntNo = Intrinsic::x86_mmx_psll_q;
6279 break;
6280 case Intrinsic::x86_mmx_psrli_w:
6281 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6282 break;
6283 case Intrinsic::x86_mmx_psrli_d:
6284 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6285 break;
6286 case Intrinsic::x86_mmx_psrli_q:
6287 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6288 break;
6289 case Intrinsic::x86_mmx_psrai_w:
6290 NewIntNo = Intrinsic::x86_mmx_psra_w;
6291 break;
6292 case Intrinsic::x86_mmx_psrai_d:
6293 NewIntNo = Intrinsic::x86_mmx_psra_d;
6294 break;
Torok Edwinab7c09b2009-07-08 18:01:40 +00006295 default: LLVM_UNREACHABLE("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006296 }
6297 break;
6298 }
6299 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006300 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006301 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6302 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6303 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006304 DAG.getConstant(NewIntNo, MVT::i32),
6305 Op.getOperand(1), ShAmt);
6306 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006307 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006308}
Evan Cheng72261582005-12-20 06:22:03 +00006309
Dan Gohman475871a2008-07-27 21:46:04 +00006310SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006311 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006312 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006313
6314 if (Depth > 0) {
6315 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6316 SDValue Offset =
6317 DAG.getConstant(TD->getPointerSize(),
6318 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006319 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006320 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006321 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006322 NULL, 0);
6323 }
6324
6325 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006326 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006327 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006328 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006329}
6330
Dan Gohman475871a2008-07-27 21:46:04 +00006331SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006332 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6333 MFI->setFrameAddressIsTaken(true);
6334 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006335 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006336 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6337 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006338 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006339 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006340 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006341 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006342}
6343
Dan Gohman475871a2008-07-27 21:46:04 +00006344SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006345 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006346 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006347}
6348
Dan Gohman475871a2008-07-27 21:46:04 +00006349SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006350{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006351 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006352 SDValue Chain = Op.getOperand(0);
6353 SDValue Offset = Op.getOperand(1);
6354 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006355 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006356
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006357 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6358 getPointerTy());
6359 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006360
Dale Johannesene4d209d2009-02-03 20:21:25 +00006361 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006362 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006363 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6364 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006365 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006366 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006367
Dale Johannesene4d209d2009-02-03 20:21:25 +00006368 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006369 MVT::Other,
6370 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006371}
6372
Dan Gohman475871a2008-07-27 21:46:04 +00006373SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006374 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006375 SDValue Root = Op.getOperand(0);
6376 SDValue Trmp = Op.getOperand(1); // trampoline
6377 SDValue FPtr = Op.getOperand(2); // nested function
6378 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006379 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006380
Dan Gohman69de1932008-02-06 22:27:42 +00006381 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006382
Duncan Sands339e14f2008-01-16 22:55:25 +00006383 const X86InstrInfo *TII =
6384 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6385
Duncan Sandsb116fac2007-07-27 20:02:49 +00006386 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006387 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006388
6389 // Large code-model.
6390
6391 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6392 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6393
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006394 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6395 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006396
6397 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6398
6399 // Load the pointer to the nested function into R11.
6400 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006401 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006402 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6403 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006404
Scott Michelfdc40a02009-02-17 22:15:04 +00006405 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006406 DAG.getConstant(2, MVT::i64));
6407 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006408
6409 // Load the 'nest' parameter value into R10.
6410 // R10 is specified in X86CallingConv.td
6411 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006412 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006413 DAG.getConstant(10, MVT::i64));
6414 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6415 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006416
Scott Michelfdc40a02009-02-17 22:15:04 +00006417 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006418 DAG.getConstant(12, MVT::i64));
6419 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006420
6421 // Jump to the nested function.
6422 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006423 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006424 DAG.getConstant(20, MVT::i64));
6425 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6426 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006427
6428 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006429 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006430 DAG.getConstant(22, MVT::i64));
6431 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006432 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006433
Dan Gohman475871a2008-07-27 21:46:04 +00006434 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006435 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6436 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006437 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006438 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006439 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6440 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006441 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006442
6443 switch (CC) {
6444 default:
6445 assert(0 && "Unsupported calling convention");
6446 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006447 case CallingConv::X86_StdCall: {
6448 // Pass 'nest' parameter in ECX.
6449 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006450 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006451
6452 // Check that ECX wasn't needed by an 'inreg' parameter.
6453 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006454 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006455
Chris Lattner58d74912008-03-12 17:45:29 +00006456 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006457 unsigned InRegCount = 0;
6458 unsigned Idx = 1;
6459
6460 for (FunctionType::param_iterator I = FTy->param_begin(),
6461 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006462 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006463 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006464 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006465
6466 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006467 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006468 }
6469 }
6470 break;
6471 }
6472 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006473 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006474 // Pass 'nest' parameter in EAX.
6475 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006476 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006477 break;
6478 }
6479
Dan Gohman475871a2008-07-27 21:46:04 +00006480 SDValue OutChains[4];
6481 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006482
Scott Michelfdc40a02009-02-17 22:15:04 +00006483 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006484 DAG.getConstant(10, MVT::i32));
6485 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006486
Duncan Sands339e14f2008-01-16 22:55:25 +00006487 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006488 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006489 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006490 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006491 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006492
Scott Michelfdc40a02009-02-17 22:15:04 +00006493 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006494 DAG.getConstant(1, MVT::i32));
6495 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006496
Duncan Sands339e14f2008-01-16 22:55:25 +00006497 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006498 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006499 DAG.getConstant(5, MVT::i32));
6500 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006501 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006502
Scott Michelfdc40a02009-02-17 22:15:04 +00006503 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006504 DAG.getConstant(6, MVT::i32));
6505 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006506
Dan Gohman475871a2008-07-27 21:46:04 +00006507 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006508 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6509 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006510 }
6511}
6512
Dan Gohman475871a2008-07-27 21:46:04 +00006513SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006514 /*
6515 The rounding mode is in bits 11:10 of FPSR, and has the following
6516 settings:
6517 00 Round to nearest
6518 01 Round to -inf
6519 10 Round to +inf
6520 11 Round to 0
6521
6522 FLT_ROUNDS, on the other hand, expects the following:
6523 -1 Undefined
6524 0 Round to 0
6525 1 Round to nearest
6526 2 Round to +inf
6527 3 Round to -inf
6528
6529 To perform the conversion, we do:
6530 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6531 */
6532
6533 MachineFunction &MF = DAG.getMachineFunction();
6534 const TargetMachine &TM = MF.getTarget();
6535 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6536 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006537 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006538 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006539
6540 // Save FP Control Word to stack slot
6541 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006542 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006543
Dale Johannesene4d209d2009-02-03 20:21:25 +00006544 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006545 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006546
6547 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006548 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006549
6550 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006551 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006552 DAG.getNode(ISD::SRL, dl, MVT::i16,
6553 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006554 CWD, DAG.getConstant(0x800, MVT::i16)),
6555 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006556 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006557 DAG.getNode(ISD::SRL, dl, MVT::i16,
6558 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006559 CWD, DAG.getConstant(0x400, MVT::i16)),
6560 DAG.getConstant(9, MVT::i8));
6561
Dan Gohman475871a2008-07-27 21:46:04 +00006562 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006563 DAG.getNode(ISD::AND, dl, MVT::i16,
6564 DAG.getNode(ISD::ADD, dl, MVT::i16,
6565 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006566 DAG.getConstant(1, MVT::i16)),
6567 DAG.getConstant(3, MVT::i16));
6568
6569
Duncan Sands83ec4b62008-06-06 12:08:01 +00006570 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006571 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006572}
6573
Dan Gohman475871a2008-07-27 21:46:04 +00006574SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006575 MVT VT = Op.getValueType();
6576 MVT OpVT = VT;
6577 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006578 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006579
6580 Op = Op.getOperand(0);
6581 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006582 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006583 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006584 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006585 }
Evan Cheng18efe262007-12-14 02:13:44 +00006586
Evan Cheng152804e2007-12-14 08:30:15 +00006587 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6588 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006589 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006590
6591 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006593 Ops.push_back(Op);
6594 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6595 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6596 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006597 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006598
6599 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006600 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006601
Evan Cheng18efe262007-12-14 02:13:44 +00006602 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006603 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006604 return Op;
6605}
6606
Dan Gohman475871a2008-07-27 21:46:04 +00006607SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006608 MVT VT = Op.getValueType();
6609 MVT OpVT = VT;
6610 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006611 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006612
6613 Op = Op.getOperand(0);
6614 if (VT == MVT::i8) {
6615 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006616 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006617 }
Evan Cheng152804e2007-12-14 08:30:15 +00006618
6619 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6620 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006621 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006622
6623 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006624 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006625 Ops.push_back(Op);
6626 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6627 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6628 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006629 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006630
Evan Cheng18efe262007-12-14 02:13:44 +00006631 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006632 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006633 return Op;
6634}
6635
Mon P Wangaf9b9522008-12-18 21:42:19 +00006636SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6637 MVT VT = Op.getValueType();
6638 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006639 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006640
Mon P Wangaf9b9522008-12-18 21:42:19 +00006641 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6642 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6643 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6644 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6645 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6646 //
6647 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6648 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6649 // return AloBlo + AloBhi + AhiBlo;
6650
6651 SDValue A = Op.getOperand(0);
6652 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006653
Dale Johannesene4d209d2009-02-03 20:21:25 +00006654 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006655 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6656 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006657 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006658 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6659 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006660 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006661 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6662 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006663 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006664 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6665 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006666 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006667 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6668 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006669 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006670 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6671 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006672 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006673 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6674 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006675 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6676 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006677 return Res;
6678}
6679
6680
Bill Wendling74c37652008-12-09 22:08:41 +00006681SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6682 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6683 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006684 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6685 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006686 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006687 SDValue LHS = N->getOperand(0);
6688 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006689 unsigned BaseOp = 0;
6690 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006691 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006692
6693 switch (Op.getOpcode()) {
6694 default: assert(0 && "Unknown ovf instruction!");
6695 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006696 // A subtract of one will be selected as a INC. Note that INC doesn't
6697 // set CF, so we can't do this for UADDO.
6698 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6699 if (C->getAPIntValue() == 1) {
6700 BaseOp = X86ISD::INC;
6701 Cond = X86::COND_O;
6702 break;
6703 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006704 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006705 Cond = X86::COND_O;
6706 break;
6707 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006708 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006709 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006710 break;
6711 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006712 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6713 // set CF, so we can't do this for USUBO.
6714 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6715 if (C->getAPIntValue() == 1) {
6716 BaseOp = X86ISD::DEC;
6717 Cond = X86::COND_O;
6718 break;
6719 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006720 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006721 Cond = X86::COND_O;
6722 break;
6723 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006724 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006725 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006726 break;
6727 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006728 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006729 Cond = X86::COND_O;
6730 break;
6731 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006732 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006733 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006734 break;
6735 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006736
Bill Wendling61edeb52008-12-02 01:06:39 +00006737 // Also sets EFLAGS.
6738 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006739 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006740
Bill Wendling61edeb52008-12-02 01:06:39 +00006741 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006742 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006743 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006744
Bill Wendling61edeb52008-12-02 01:06:39 +00006745 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6746 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006747}
6748
Dan Gohman475871a2008-07-27 21:46:04 +00006749SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006750 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006751 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006752 unsigned Reg = 0;
6753 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006754 switch(T.getSimpleVT()) {
6755 default:
6756 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006757 case MVT::i8: Reg = X86::AL; size = 1; break;
6758 case MVT::i16: Reg = X86::AX; size = 2; break;
6759 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006760 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006761 assert(Subtarget->is64Bit() && "Node not type legal!");
6762 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006763 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006764 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006765 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006766 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006767 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006768 Op.getOperand(1),
6769 Op.getOperand(3),
6770 DAG.getTargetConstant(size, MVT::i8),
6771 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006772 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006773 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006774 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006775 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006776 return cpOut;
6777}
6778
Duncan Sands1607f052008-12-01 11:39:25 +00006779SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006780 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006781 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006782 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006783 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006784 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006785 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006786 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6787 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006788 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006789 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006790 DAG.getConstant(32, MVT::i8));
6791 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006792 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006793 rdx.getValue(1)
6794 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006795 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006796}
6797
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006798SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6799 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006800 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006801 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006802 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006803 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006804 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006805 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006806 Node->getOperand(0),
6807 Node->getOperand(1), negOp,
6808 cast<AtomicSDNode>(Node)->getSrcValue(),
6809 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006810}
6811
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812/// LowerOperation - Provide custom lowering hooks for some operations.
6813///
Dan Gohman475871a2008-07-27 21:46:04 +00006814SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006815 switch (Op.getOpcode()) {
6816 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006817 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6818 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6820 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6821 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6822 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6823 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6824 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6825 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006826 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006827 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006828 case ISD::SHL_PARTS:
6829 case ISD::SRA_PARTS:
6830 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6831 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006832 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006833 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006834 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006835 case ISD::FABS: return LowerFABS(Op, DAG);
6836 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006837 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006838 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006839 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006840 case ISD::SELECT: return LowerSELECT(Op, DAG);
6841 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006842 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006843 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006844 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006845 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006846 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006847 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006848 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006850 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6851 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006852 case ISD::FRAME_TO_ARGS_OFFSET:
6853 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006854 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006855 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006856 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006857 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006858 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6859 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006860 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006861 case ISD::SADDO:
6862 case ISD::UADDO:
6863 case ISD::SSUBO:
6864 case ISD::USUBO:
6865 case ISD::SMULO:
6866 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006867 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006869}
6870
Duncan Sands1607f052008-12-01 11:39:25 +00006871void X86TargetLowering::
6872ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6873 SelectionDAG &DAG, unsigned NewOp) {
6874 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006875 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006876 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6877
6878 SDValue Chain = Node->getOperand(0);
6879 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006880 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006881 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006882 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006883 Node->getOperand(2), DAG.getIntPtrConstant(1));
6884 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6885 // have a MemOperand. Pass the info through as a normal operand.
6886 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6887 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6888 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006889 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006890 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006891 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006892 Results.push_back(Result.getValue(2));
6893}
6894
Duncan Sands126d9072008-07-04 11:47:58 +00006895/// ReplaceNodeResults - Replace a node with an illegal result type
6896/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006897void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6898 SmallVectorImpl<SDValue>&Results,
6899 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006900 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006901 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006902 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006903 assert(false && "Do not know how to custom type legalize this operation!");
6904 return;
6905 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006906 std::pair<SDValue,SDValue> Vals =
6907 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006908 SDValue FIST = Vals.first, StackSlot = Vals.second;
6909 if (FIST.getNode() != 0) {
6910 MVT VT = N->getValueType(0);
6911 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006912 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006913 }
6914 return;
6915 }
6916 case ISD::READCYCLECOUNTER: {
6917 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6918 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006919 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006920 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006921 rd.getValue(1));
6922 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006923 eax.getValue(2));
6924 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6925 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006926 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006927 Results.push_back(edx.getValue(1));
6928 return;
6929 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006930 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006931 MVT T = N->getValueType(0);
6932 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6933 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006934 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006935 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006936 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006937 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006938 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6939 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006940 cpInL.getValue(1));
6941 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006942 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006943 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006944 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006945 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006946 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006947 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006948 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006949 swapInL.getValue(1));
6950 SDValue Ops[] = { swapInH.getValue(0),
6951 N->getOperand(1),
6952 swapInH.getValue(1) };
6953 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006954 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006955 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6956 MVT::i32, Result.getValue(1));
6957 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6958 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006959 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006960 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006961 Results.push_back(cpOutH.getValue(1));
6962 return;
6963 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006964 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006965 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6966 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006967 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006968 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6969 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006970 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006971 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6972 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006973 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006974 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6975 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006976 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006977 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6978 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006979 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006980 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6981 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006982 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006983 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6984 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006985 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006986}
6987
Evan Cheng72261582005-12-20 06:22:03 +00006988const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6989 switch (Opcode) {
6990 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006991 case X86ISD::BSF: return "X86ISD::BSF";
6992 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006993 case X86ISD::SHLD: return "X86ISD::SHLD";
6994 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006995 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006996 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006997 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006998 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006999 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007000 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007001 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7002 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7003 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007004 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007005 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007006 case X86ISD::CALL: return "X86ISD::CALL";
7007 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
7008 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007009 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007010 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007011 case X86ISD::COMI: return "X86ISD::COMI";
7012 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007013 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007014 case X86ISD::CMOV: return "X86ISD::CMOV";
7015 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007016 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007017 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7018 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007019 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007020 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007021 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007022 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007023 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007024 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7025 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007026 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007027 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007028 case X86ISD::FMAX: return "X86ISD::FMAX";
7029 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007030 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7031 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007032 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007033 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007034 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007035 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007036 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007037 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7038 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007039 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7040 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7041 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7042 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7043 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7044 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007045 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7046 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007047 case X86ISD::VSHL: return "X86ISD::VSHL";
7048 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007049 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7050 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7051 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7052 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7053 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7054 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7055 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7056 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7057 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7058 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007059 case X86ISD::ADD: return "X86ISD::ADD";
7060 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007061 case X86ISD::SMUL: return "X86ISD::SMUL";
7062 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007063 case X86ISD::INC: return "X86ISD::INC";
7064 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007065 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007066 }
7067}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007068
Chris Lattnerc9addb72007-03-30 23:15:24 +00007069// isLegalAddressingMode - Return true if the addressing mode represented
7070// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007071bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007072 const Type *Ty) const {
7073 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007074
Chris Lattnerc9addb72007-03-30 23:15:24 +00007075 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7076 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7077 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007078
Chris Lattnerc9addb72007-03-30 23:15:24 +00007079 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00007080 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00007081 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
7082 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00007083 // If BaseGV requires a register, we cannot also have a BaseReg.
7084 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
7085 AM.HasBaseReg)
7086 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007087
7088 // X86-64 only supports addr of globals in small code model.
7089 if (Subtarget->is64Bit()) {
7090 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7091 return false;
7092 // If lower 4G is not available, then we must use rip-relative addressing.
7093 if (AM.BaseOffs || AM.Scale > 1)
7094 return false;
7095 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007097
Chris Lattnerc9addb72007-03-30 23:15:24 +00007098 switch (AM.Scale) {
7099 case 0:
7100 case 1:
7101 case 2:
7102 case 4:
7103 case 8:
7104 // These scales always work.
7105 break;
7106 case 3:
7107 case 5:
7108 case 9:
7109 // These scales are formed with basereg+scalereg. Only accept if there is
7110 // no basereg yet.
7111 if (AM.HasBaseReg)
7112 return false;
7113 break;
7114 default: // Other stuff never works.
7115 return false;
7116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007117
Chris Lattnerc9addb72007-03-30 23:15:24 +00007118 return true;
7119}
7120
7121
Evan Cheng2bd122c2007-10-26 01:56:11 +00007122bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7123 if (!Ty1->isInteger() || !Ty2->isInteger())
7124 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007125 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7126 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007127 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007128 return false;
7129 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007130}
7131
Duncan Sands83ec4b62008-06-06 12:08:01 +00007132bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7133 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007134 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007135 unsigned NumBits1 = VT1.getSizeInBits();
7136 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007137 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007138 return false;
7139 return Subtarget->is64Bit() || NumBits1 < 64;
7140}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007141
Dan Gohman97121ba2009-04-08 00:15:30 +00007142bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007143 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007144 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7145}
7146
7147bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007148 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007149 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7150}
7151
Evan Cheng8b944d32009-05-28 00:35:15 +00007152bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7153 // i16 instructions are longer (0x66 prefix) and potentially slower.
7154 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7155}
7156
Evan Cheng60c07e12006-07-05 22:17:51 +00007157/// isShuffleMaskLegal - Targets can use this to indicate that they only
7158/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7159/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7160/// are assumed to be legal.
7161bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007162X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7163 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007164 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007165 if (VT.getSizeInBits() == 64)
7166 return false;
7167
7168 // FIXME: pshufb, blends, palignr, shifts.
7169 return (VT.getVectorNumElements() == 2 ||
7170 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7171 isMOVLMask(M, VT) ||
7172 isSHUFPMask(M, VT) ||
7173 isPSHUFDMask(M, VT) ||
7174 isPSHUFHWMask(M, VT) ||
7175 isPSHUFLWMask(M, VT) ||
7176 isUNPCKLMask(M, VT) ||
7177 isUNPCKHMask(M, VT) ||
7178 isUNPCKL_v_undef_Mask(M, VT) ||
7179 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007180}
7181
Dan Gohman7d8143f2008-04-09 20:09:42 +00007182bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007183X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007184 MVT VT) const {
7185 unsigned NumElts = VT.getVectorNumElements();
7186 // FIXME: This collection of masks seems suspect.
7187 if (NumElts == 2)
7188 return true;
7189 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7190 return (isMOVLMask(Mask, VT) ||
7191 isCommutedMOVLMask(Mask, VT, true) ||
7192 isSHUFPMask(Mask, VT) ||
7193 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007194 }
7195 return false;
7196}
7197
7198//===----------------------------------------------------------------------===//
7199// X86 Scheduler Hooks
7200//===----------------------------------------------------------------------===//
7201
Mon P Wang63307c32008-05-05 19:05:59 +00007202// private utility function
7203MachineBasicBlock *
7204X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7205 MachineBasicBlock *MBB,
7206 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007207 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007208 unsigned LoadOpc,
7209 unsigned CXchgOpc,
7210 unsigned copyOpc,
7211 unsigned notOpc,
7212 unsigned EAXreg,
7213 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007214 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007215 // For the atomic bitwise operator, we generate
7216 // thisMBB:
7217 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007218 // ld t1 = [bitinstr.addr]
7219 // op t2 = t1, [bitinstr.val]
7220 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007221 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7222 // bz newMBB
7223 // fallthrough -->nextMBB
7224 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7225 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007226 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007227 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007228
Mon P Wang63307c32008-05-05 19:05:59 +00007229 /// First build the CFG
7230 MachineFunction *F = MBB->getParent();
7231 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007232 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7233 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7234 F->insert(MBBIter, newMBB);
7235 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007236
Mon P Wang63307c32008-05-05 19:05:59 +00007237 // Move all successors to thisMBB to nextMBB
7238 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007239
Mon P Wang63307c32008-05-05 19:05:59 +00007240 // Update thisMBB to fall through to newMBB
7241 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007242
Mon P Wang63307c32008-05-05 19:05:59 +00007243 // newMBB jumps to itself and fall through to nextMBB
7244 newMBB->addSuccessor(nextMBB);
7245 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007246
Mon P Wang63307c32008-05-05 19:05:59 +00007247 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007248 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007249 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007250 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007251 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007252 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007253 int numArgs = bInstr->getNumOperands() - 1;
7254 for (int i=0; i < numArgs; ++i)
7255 argOpers[i] = &bInstr->getOperand(i+1);
7256
7257 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007258 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7259 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007260
Dale Johannesen140be2d2008-08-19 18:47:28 +00007261 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007262 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007263 for (int i=0; i <= lastAddrIndx; ++i)
7264 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007265
Dale Johannesen140be2d2008-08-19 18:47:28 +00007266 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007267 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007268 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007270 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007271 tt = t1;
7272
Dale Johannesen140be2d2008-08-19 18:47:28 +00007273 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007274 assert((argOpers[valArgIndx]->isReg() ||
7275 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007276 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007277 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007278 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007279 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007280 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007281 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007282 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007283
Dale Johannesene4d209d2009-02-03 20:21:25 +00007284 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007285 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007286
Dale Johannesene4d209d2009-02-03 20:21:25 +00007287 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007288 for (int i=0; i <= lastAddrIndx; ++i)
7289 (*MIB).addOperand(*argOpers[i]);
7290 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007291 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7292 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7293
Dale Johannesene4d209d2009-02-03 20:21:25 +00007294 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007295 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007296
Mon P Wang63307c32008-05-05 19:05:59 +00007297 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007298 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007299
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007300 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007301 return nextMBB;
7302}
7303
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007304// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007305MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007306X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7307 MachineBasicBlock *MBB,
7308 unsigned regOpcL,
7309 unsigned regOpcH,
7310 unsigned immOpcL,
7311 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007312 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007313 // For the atomic bitwise operator, we generate
7314 // thisMBB (instructions are in pairs, except cmpxchg8b)
7315 // ld t1,t2 = [bitinstr.addr]
7316 // newMBB:
7317 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7318 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007319 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007320 // mov ECX, EBX <- t5, t6
7321 // mov EAX, EDX <- t1, t2
7322 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7323 // mov t3, t4 <- EAX, EDX
7324 // bz newMBB
7325 // result in out1, out2
7326 // fallthrough -->nextMBB
7327
7328 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7329 const unsigned LoadOpc = X86::MOV32rm;
7330 const unsigned copyOpc = X86::MOV32rr;
7331 const unsigned NotOpc = X86::NOT32r;
7332 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7333 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7334 MachineFunction::iterator MBBIter = MBB;
7335 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007336
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007337 /// First build the CFG
7338 MachineFunction *F = MBB->getParent();
7339 MachineBasicBlock *thisMBB = MBB;
7340 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7341 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7342 F->insert(MBBIter, newMBB);
7343 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007344
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007345 // Move all successors to thisMBB to nextMBB
7346 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007347
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007348 // Update thisMBB to fall through to newMBB
7349 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007350
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007351 // newMBB jumps to itself and fall through to nextMBB
7352 newMBB->addSuccessor(nextMBB);
7353 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007354
Dale Johannesene4d209d2009-02-03 20:21:25 +00007355 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007356 // Insert instructions into newMBB based on incoming instruction
7357 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007358 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007359 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007360 MachineOperand& dest1Oper = bInstr->getOperand(0);
7361 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007362 MachineOperand* argOpers[2 + X86AddrNumOperands];
7363 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007364 argOpers[i] = &bInstr->getOperand(i+2);
7365
7366 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007367 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007368
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007369 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007370 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007371 for (int i=0; i <= lastAddrIndx; ++i)
7372 (*MIB).addOperand(*argOpers[i]);
7373 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007374 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007375 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007376 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007377 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007378 MachineOperand newOp3 = *(argOpers[3]);
7379 if (newOp3.isImm())
7380 newOp3.setImm(newOp3.getImm()+4);
7381 else
7382 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007383 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007384 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007385
7386 // t3/4 are defined later, at the bottom of the loop
7387 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7388 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007389 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007390 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007391 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007392 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7393
7394 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7395 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007396 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007397 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7398 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007399 } else {
7400 tt1 = t1;
7401 tt2 = t2;
7402 }
7403
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007404 int valArgIndx = lastAddrIndx + 1;
7405 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007406 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007407 "invalid operand");
7408 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7409 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007410 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007412 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007414 if (regOpcL != X86::MOV32rr)
7415 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007416 (*MIB).addOperand(*argOpers[valArgIndx]);
7417 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007418 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007419 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007420 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007421 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007423 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007424 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007425 if (regOpcH != X86::MOV32rr)
7426 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007427 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007428
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007430 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007432 MIB.addReg(t2);
7433
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007435 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007437 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007438
Dale Johannesene4d209d2009-02-03 20:21:25 +00007439 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007440 for (int i=0; i <= lastAddrIndx; ++i)
7441 (*MIB).addOperand(*argOpers[i]);
7442
7443 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7444 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7445
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007447 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007448 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007449 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007450
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007451 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007453
7454 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7455 return nextMBB;
7456}
7457
7458// private utility function
7459MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007460X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7461 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007462 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007463 // For the atomic min/max operator, we generate
7464 // thisMBB:
7465 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007466 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007467 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007468 // cmp t1, t2
7469 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007470 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007471 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7472 // bz newMBB
7473 // fallthrough -->nextMBB
7474 //
7475 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7476 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007477 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007478 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007479
Mon P Wang63307c32008-05-05 19:05:59 +00007480 /// First build the CFG
7481 MachineFunction *F = MBB->getParent();
7482 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007483 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7484 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7485 F->insert(MBBIter, newMBB);
7486 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007487
Mon P Wang63307c32008-05-05 19:05:59 +00007488 // Move all successors to thisMBB to nextMBB
7489 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007490
Mon P Wang63307c32008-05-05 19:05:59 +00007491 // Update thisMBB to fall through to newMBB
7492 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007493
Mon P Wang63307c32008-05-05 19:05:59 +00007494 // newMBB jumps to newMBB and fall through to nextMBB
7495 newMBB->addSuccessor(nextMBB);
7496 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007497
Dale Johannesene4d209d2009-02-03 20:21:25 +00007498 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007499 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007500 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007501 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007502 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007503 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007504 int numArgs = mInstr->getNumOperands() - 1;
7505 for (int i=0; i < numArgs; ++i)
7506 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007507
Mon P Wang63307c32008-05-05 19:05:59 +00007508 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007509 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7510 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Mon P Wangab3e7472008-05-05 22:56:23 +00007512 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007513 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007514 for (int i=0; i <= lastAddrIndx; ++i)
7515 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007516
Mon P Wang63307c32008-05-05 19:05:59 +00007517 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007518 assert((argOpers[valArgIndx]->isReg() ||
7519 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007520 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007521
7522 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007523 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007524 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007525 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007526 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007527 (*MIB).addOperand(*argOpers[valArgIndx]);
7528
Dale Johannesene4d209d2009-02-03 20:21:25 +00007529 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007530 MIB.addReg(t1);
7531
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007533 MIB.addReg(t1);
7534 MIB.addReg(t2);
7535
7536 // Generate movc
7537 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007539 MIB.addReg(t2);
7540 MIB.addReg(t1);
7541
7542 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007543 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007544 for (int i=0; i <= lastAddrIndx; ++i)
7545 (*MIB).addOperand(*argOpers[i]);
7546 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007547 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7548 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007549
Dale Johannesene4d209d2009-02-03 20:21:25 +00007550 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007551 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007552
Mon P Wang63307c32008-05-05 19:05:59 +00007553 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007554 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007555
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007556 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007557 return nextMBB;
7558}
7559
7560
Evan Cheng60c07e12006-07-05 22:17:51 +00007561MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007562X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007563 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007564 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007565 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007566 switch (MI->getOpcode()) {
7567 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007568 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007569 case X86::CMOV_FR32:
7570 case X86::CMOV_FR64:
7571 case X86::CMOV_V4F32:
7572 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007573 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007574 // To "insert" a SELECT_CC instruction, we actually have to insert the
7575 // diamond control-flow pattern. The incoming instruction knows the
7576 // destination vreg to set, the condition code register to branch on, the
7577 // true/false values to select between, and a branch opcode to use.
7578 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007579 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007580 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007581
Evan Cheng60c07e12006-07-05 22:17:51 +00007582 // thisMBB:
7583 // ...
7584 // TrueVal = ...
7585 // cmpTY ccX, r1, r2
7586 // bCC copy1MBB
7587 // fallthrough --> copy0MBB
7588 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007589 MachineFunction *F = BB->getParent();
7590 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7591 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007592 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007593 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007594 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007595 F->insert(It, copy0MBB);
7596 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007597 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007598 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007599 sinkMBB->transferSuccessors(BB);
7600
7601 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007602 BB->addSuccessor(copy0MBB);
7603 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007604
Evan Cheng60c07e12006-07-05 22:17:51 +00007605 // copy0MBB:
7606 // %FalseValue = ...
7607 // # fallthrough to sinkMBB
7608 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007609
Evan Cheng60c07e12006-07-05 22:17:51 +00007610 // Update machine-CFG edges
7611 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007612
Evan Cheng60c07e12006-07-05 22:17:51 +00007613 // sinkMBB:
7614 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7615 // ...
7616 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007617 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007618 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7619 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7620
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007621 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007622 return BB;
7623 }
7624
Dale Johannesen849f2142007-07-03 00:53:03 +00007625 case X86::FP32_TO_INT16_IN_MEM:
7626 case X86::FP32_TO_INT32_IN_MEM:
7627 case X86::FP32_TO_INT64_IN_MEM:
7628 case X86::FP64_TO_INT16_IN_MEM:
7629 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007630 case X86::FP64_TO_INT64_IN_MEM:
7631 case X86::FP80_TO_INT16_IN_MEM:
7632 case X86::FP80_TO_INT32_IN_MEM:
7633 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007634 // Change the floating point control register to use "round towards zero"
7635 // mode when truncating to an integer value.
7636 MachineFunction *F = BB->getParent();
7637 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007638 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007639
7640 // Load the old value of the high byte of the control word...
7641 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007642 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007643 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007644 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007645
7646 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007647 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007648 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007649
7650 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007651 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007652
7653 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007654 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007655 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007656
7657 // Get the X86 opcode to use.
7658 unsigned Opc;
7659 switch (MI->getOpcode()) {
7660 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007661 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7662 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7663 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7664 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7665 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7666 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007667 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7668 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7669 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007670 }
7671
7672 X86AddressMode AM;
7673 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007674 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007675 AM.BaseType = X86AddressMode::RegBase;
7676 AM.Base.Reg = Op.getReg();
7677 } else {
7678 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007679 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007680 }
7681 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007682 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007683 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007684 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007685 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007686 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007687 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007688 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007689 AM.GV = Op.getGlobal();
7690 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007691 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007692 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007693 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007694 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007695
7696 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007697 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007698
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007699 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007700 return BB;
7701 }
Mon P Wang63307c32008-05-05 19:05:59 +00007702 case X86::ATOMAND32:
7703 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007704 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007705 X86::LCMPXCHG32, X86::MOV32rr,
7706 X86::NOT32r, X86::EAX,
7707 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007708 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007709 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7710 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007711 X86::LCMPXCHG32, X86::MOV32rr,
7712 X86::NOT32r, X86::EAX,
7713 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007714 case X86::ATOMXOR32:
7715 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007716 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007717 X86::LCMPXCHG32, X86::MOV32rr,
7718 X86::NOT32r, X86::EAX,
7719 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007720 case X86::ATOMNAND32:
7721 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007722 X86::AND32ri, X86::MOV32rm,
7723 X86::LCMPXCHG32, X86::MOV32rr,
7724 X86::NOT32r, X86::EAX,
7725 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007726 case X86::ATOMMIN32:
7727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7728 case X86::ATOMMAX32:
7729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7730 case X86::ATOMUMIN32:
7731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7732 case X86::ATOMUMAX32:
7733 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007734
7735 case X86::ATOMAND16:
7736 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7737 X86::AND16ri, X86::MOV16rm,
7738 X86::LCMPXCHG16, X86::MOV16rr,
7739 X86::NOT16r, X86::AX,
7740 X86::GR16RegisterClass);
7741 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007743 X86::OR16ri, X86::MOV16rm,
7744 X86::LCMPXCHG16, X86::MOV16rr,
7745 X86::NOT16r, X86::AX,
7746 X86::GR16RegisterClass);
7747 case X86::ATOMXOR16:
7748 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7749 X86::XOR16ri, X86::MOV16rm,
7750 X86::LCMPXCHG16, X86::MOV16rr,
7751 X86::NOT16r, X86::AX,
7752 X86::GR16RegisterClass);
7753 case X86::ATOMNAND16:
7754 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7755 X86::AND16ri, X86::MOV16rm,
7756 X86::LCMPXCHG16, X86::MOV16rr,
7757 X86::NOT16r, X86::AX,
7758 X86::GR16RegisterClass, true);
7759 case X86::ATOMMIN16:
7760 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7761 case X86::ATOMMAX16:
7762 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7763 case X86::ATOMUMIN16:
7764 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7765 case X86::ATOMUMAX16:
7766 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7767
7768 case X86::ATOMAND8:
7769 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7770 X86::AND8ri, X86::MOV8rm,
7771 X86::LCMPXCHG8, X86::MOV8rr,
7772 X86::NOT8r, X86::AL,
7773 X86::GR8RegisterClass);
7774 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007775 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007776 X86::OR8ri, X86::MOV8rm,
7777 X86::LCMPXCHG8, X86::MOV8rr,
7778 X86::NOT8r, X86::AL,
7779 X86::GR8RegisterClass);
7780 case X86::ATOMXOR8:
7781 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7782 X86::XOR8ri, X86::MOV8rm,
7783 X86::LCMPXCHG8, X86::MOV8rr,
7784 X86::NOT8r, X86::AL,
7785 X86::GR8RegisterClass);
7786 case X86::ATOMNAND8:
7787 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7788 X86::AND8ri, X86::MOV8rm,
7789 X86::LCMPXCHG8, X86::MOV8rr,
7790 X86::NOT8r, X86::AL,
7791 X86::GR8RegisterClass, true);
7792 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007793 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007794 case X86::ATOMAND64:
7795 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007796 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007797 X86::LCMPXCHG64, X86::MOV64rr,
7798 X86::NOT64r, X86::RAX,
7799 X86::GR64RegisterClass);
7800 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7802 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007803 X86::LCMPXCHG64, X86::MOV64rr,
7804 X86::NOT64r, X86::RAX,
7805 X86::GR64RegisterClass);
7806 case X86::ATOMXOR64:
7807 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007808 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007809 X86::LCMPXCHG64, X86::MOV64rr,
7810 X86::NOT64r, X86::RAX,
7811 X86::GR64RegisterClass);
7812 case X86::ATOMNAND64:
7813 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7814 X86::AND64ri32, X86::MOV64rm,
7815 X86::LCMPXCHG64, X86::MOV64rr,
7816 X86::NOT64r, X86::RAX,
7817 X86::GR64RegisterClass, true);
7818 case X86::ATOMMIN64:
7819 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7820 case X86::ATOMMAX64:
7821 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7822 case X86::ATOMUMIN64:
7823 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7824 case X86::ATOMUMAX64:
7825 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007826
7827 // This group does 64-bit operations on a 32-bit host.
7828 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007829 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007830 X86::AND32rr, X86::AND32rr,
7831 X86::AND32ri, X86::AND32ri,
7832 false);
7833 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007834 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007835 X86::OR32rr, X86::OR32rr,
7836 X86::OR32ri, X86::OR32ri,
7837 false);
7838 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007839 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007840 X86::XOR32rr, X86::XOR32rr,
7841 X86::XOR32ri, X86::XOR32ri,
7842 false);
7843 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007844 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007845 X86::AND32rr, X86::AND32rr,
7846 X86::AND32ri, X86::AND32ri,
7847 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007848 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007849 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007850 X86::ADD32rr, X86::ADC32rr,
7851 X86::ADD32ri, X86::ADC32ri,
7852 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007853 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007854 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007855 X86::SUB32rr, X86::SBB32rr,
7856 X86::SUB32ri, X86::SBB32ri,
7857 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007858 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007859 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007860 X86::MOV32rr, X86::MOV32rr,
7861 X86::MOV32ri, X86::MOV32ri,
7862 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007863 }
7864}
7865
7866//===----------------------------------------------------------------------===//
7867// X86 Optimization Hooks
7868//===----------------------------------------------------------------------===//
7869
Dan Gohman475871a2008-07-27 21:46:04 +00007870void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007871 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007872 APInt &KnownZero,
7873 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007874 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007875 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007876 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007877 assert((Opc >= ISD::BUILTIN_OP_END ||
7878 Opc == ISD::INTRINSIC_WO_CHAIN ||
7879 Opc == ISD::INTRINSIC_W_CHAIN ||
7880 Opc == ISD::INTRINSIC_VOID) &&
7881 "Should use MaskedValueIsZero if you don't know whether Op"
7882 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007883
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007884 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007885 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007886 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007887 case X86ISD::ADD:
7888 case X86ISD::SUB:
7889 case X86ISD::SMUL:
7890 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007891 case X86ISD::INC:
7892 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007893 // These nodes' second result is a boolean.
7894 if (Op.getResNo() == 0)
7895 break;
7896 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007897 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007898 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7899 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007900 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007901 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007902}
Chris Lattner259e97c2006-01-31 19:43:35 +00007903
Evan Cheng206ee9d2006-07-07 08:33:52 +00007904/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007905/// node is a GlobalAddress + offset.
7906bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7907 GlobalValue* &GA, int64_t &Offset) const{
7908 if (N->getOpcode() == X86ISD::Wrapper) {
7909 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007910 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007911 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007912 return true;
7913 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007914 }
Evan Chengad4196b2008-05-12 19:56:52 +00007915 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007916}
7917
Evan Chengad4196b2008-05-12 19:56:52 +00007918static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7919 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007920 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007921 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007922 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007923 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007924 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007925 return false;
7926}
7927
Nate Begeman9008ca62009-04-27 18:41:29 +00007928static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007929 MVT EVT, LoadSDNode *&LDBase,
7930 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007931 SelectionDAG &DAG, MachineFrameInfo *MFI,
7932 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007933 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007934 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007935 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007936 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007937 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007938 return false;
7939 continue;
7940 }
7941
Dan Gohman475871a2008-07-27 21:46:04 +00007942 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007943 if (!Elt.getNode() ||
7944 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007945 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007946 if (!LDBase) {
7947 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007948 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007949 LDBase = cast<LoadSDNode>(Elt.getNode());
7950 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007951 continue;
7952 }
7953 if (Elt.getOpcode() == ISD::UNDEF)
7954 continue;
7955
Nate Begemanabc01992009-06-05 21:37:30 +00007956 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007957 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007958 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007959 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007960 }
7961 return true;
7962}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007963
7964/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7965/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7966/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007967/// order. In the case of v2i64, it will see if it can rewrite the
7968/// shuffle to be an appropriate build vector so it can take advantage of
7969// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007970static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007971 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007972 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007973 MVT VT = N->getValueType(0);
7974 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007975 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7976 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007977
Eli Friedman7a5e5552009-06-07 06:52:44 +00007978 if (VT.getSizeInBits() != 128)
7979 return SDValue();
7980
Mon P Wang1e955802009-04-03 02:43:30 +00007981 // Try to combine a vector_shuffle into a 128-bit load.
7982 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007983 LoadSDNode *LD = NULL;
7984 unsigned LastLoadedElt;
7985 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7986 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007987 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007988
Eli Friedman7a5e5552009-06-07 06:52:44 +00007989 if (LastLoadedElt == NumElems - 1) {
7990 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7991 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7992 LD->getSrcValue(), LD->getSrcValueOffset(),
7993 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007994 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007995 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007996 LD->isVolatile(), LD->getAlignment());
7997 } else if (NumElems == 4 && LastLoadedElt == 1) {
7998 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007999 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8000 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008001 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8002 }
8003 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008004}
Evan Chengd880b972008-05-09 21:53:03 +00008005
Chris Lattner83e6c992006-10-04 06:57:07 +00008006/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008007static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008008 const X86Subtarget *Subtarget) {
8009 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008010 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008011 // Get the LHS/RHS of the select.
8012 SDValue LHS = N->getOperand(1);
8013 SDValue RHS = N->getOperand(2);
8014
Chris Lattner83e6c992006-10-04 06:57:07 +00008015 // If we have SSE[12] support, try to form min/max nodes.
8016 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008017 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8018 Cond.getOpcode() == ISD::SETCC) {
8019 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008020
Chris Lattner47b4ce82009-03-11 05:48:52 +00008021 unsigned Opcode = 0;
8022 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8023 switch (CC) {
8024 default: break;
8025 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8026 case ISD::SETULE:
8027 case ISD::SETLE:
8028 if (!UnsafeFPMath) break;
8029 // FALL THROUGH.
8030 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8031 case ISD::SETLT:
8032 Opcode = X86ISD::FMIN;
8033 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008034
Chris Lattner47b4ce82009-03-11 05:48:52 +00008035 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8036 case ISD::SETUGT:
8037 case ISD::SETGT:
8038 if (!UnsafeFPMath) break;
8039 // FALL THROUGH.
8040 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8041 case ISD::SETGE:
8042 Opcode = X86ISD::FMAX;
8043 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008044 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008045 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8046 switch (CC) {
8047 default: break;
8048 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8049 case ISD::SETUGT:
8050 case ISD::SETGT:
8051 if (!UnsafeFPMath) break;
8052 // FALL THROUGH.
8053 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8054 case ISD::SETGE:
8055 Opcode = X86ISD::FMIN;
8056 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008057
Chris Lattner47b4ce82009-03-11 05:48:52 +00008058 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8059 case ISD::SETULE:
8060 case ISD::SETLE:
8061 if (!UnsafeFPMath) break;
8062 // FALL THROUGH.
8063 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8064 case ISD::SETLT:
8065 Opcode = X86ISD::FMAX;
8066 break;
8067 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008068 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008069
Chris Lattner47b4ce82009-03-11 05:48:52 +00008070 if (Opcode)
8071 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008072 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008073
Chris Lattnerd1980a52009-03-12 06:52:53 +00008074 // If this is a select between two integer constants, try to do some
8075 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008076 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8077 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008078 // Don't do this for crazy integer types.
8079 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8080 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008081 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008082 bool NeedsCondInvert = false;
8083
Chris Lattnercee56e72009-03-13 05:53:31 +00008084 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008085 // Efficiently invertible.
8086 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8087 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8088 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8089 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008090 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008091 }
8092
8093 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008094 if (FalseC->getAPIntValue() == 0 &&
8095 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008096 if (NeedsCondInvert) // Invert the condition if needed.
8097 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8098 DAG.getConstant(1, Cond.getValueType()));
8099
8100 // Zero extend the condition if needed.
8101 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8102
Chris Lattnercee56e72009-03-13 05:53:31 +00008103 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008104 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8105 DAG.getConstant(ShAmt, MVT::i8));
8106 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008107
8108 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008109 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008110 if (NeedsCondInvert) // Invert the condition if needed.
8111 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8112 DAG.getConstant(1, Cond.getValueType()));
8113
8114 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008115 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8116 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008117 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008118 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008119 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008120
8121 // Optimize cases that will turn into an LEA instruction. This requires
8122 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8123 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8124 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8125 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8126
8127 bool isFastMultiplier = false;
8128 if (Diff < 10) {
8129 switch ((unsigned char)Diff) {
8130 default: break;
8131 case 1: // result = add base, cond
8132 case 2: // result = lea base( , cond*2)
8133 case 3: // result = lea base(cond, cond*2)
8134 case 4: // result = lea base( , cond*4)
8135 case 5: // result = lea base(cond, cond*4)
8136 case 8: // result = lea base( , cond*8)
8137 case 9: // result = lea base(cond, cond*8)
8138 isFastMultiplier = true;
8139 break;
8140 }
8141 }
8142
8143 if (isFastMultiplier) {
8144 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8145 if (NeedsCondInvert) // Invert the condition if needed.
8146 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8147 DAG.getConstant(1, Cond.getValueType()));
8148
8149 // Zero extend the condition if needed.
8150 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8151 Cond);
8152 // Scale the condition by the difference.
8153 if (Diff != 1)
8154 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8155 DAG.getConstant(Diff, Cond.getValueType()));
8156
8157 // Add the base if non-zero.
8158 if (FalseC->getAPIntValue() != 0)
8159 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8160 SDValue(FalseC, 0));
8161 return Cond;
8162 }
8163 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008164 }
8165 }
8166
Dan Gohman475871a2008-07-27 21:46:04 +00008167 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008168}
8169
Chris Lattnerd1980a52009-03-12 06:52:53 +00008170/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8171static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8172 TargetLowering::DAGCombinerInfo &DCI) {
8173 DebugLoc DL = N->getDebugLoc();
8174
8175 // If the flag operand isn't dead, don't touch this CMOV.
8176 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8177 return SDValue();
8178
8179 // If this is a select between two integer constants, try to do some
8180 // optimizations. Note that the operands are ordered the opposite of SELECT
8181 // operands.
8182 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8183 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8184 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8185 // larger than FalseC (the false value).
8186 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8187
8188 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8189 CC = X86::GetOppositeBranchCondition(CC);
8190 std::swap(TrueC, FalseC);
8191 }
8192
8193 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008194 // This is efficient for any integer data type (including i8/i16) and
8195 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008196 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8197 SDValue Cond = N->getOperand(3);
8198 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8199 DAG.getConstant(CC, MVT::i8), Cond);
8200
8201 // Zero extend the condition if needed.
8202 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8203
8204 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8205 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8206 DAG.getConstant(ShAmt, MVT::i8));
8207 if (N->getNumValues() == 2) // Dead flag value?
8208 return DCI.CombineTo(N, Cond, SDValue());
8209 return Cond;
8210 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008211
8212 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8213 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008214 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8215 SDValue Cond = N->getOperand(3);
8216 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8217 DAG.getConstant(CC, MVT::i8), Cond);
8218
8219 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008220 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8221 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008222 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8223 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008224
Chris Lattner97a29a52009-03-13 05:22:11 +00008225 if (N->getNumValues() == 2) // Dead flag value?
8226 return DCI.CombineTo(N, Cond, SDValue());
8227 return Cond;
8228 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008229
8230 // Optimize cases that will turn into an LEA instruction. This requires
8231 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8232 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8233 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8234 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8235
8236 bool isFastMultiplier = false;
8237 if (Diff < 10) {
8238 switch ((unsigned char)Diff) {
8239 default: break;
8240 case 1: // result = add base, cond
8241 case 2: // result = lea base( , cond*2)
8242 case 3: // result = lea base(cond, cond*2)
8243 case 4: // result = lea base( , cond*4)
8244 case 5: // result = lea base(cond, cond*4)
8245 case 8: // result = lea base( , cond*8)
8246 case 9: // result = lea base(cond, cond*8)
8247 isFastMultiplier = true;
8248 break;
8249 }
8250 }
8251
8252 if (isFastMultiplier) {
8253 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8254 SDValue Cond = N->getOperand(3);
8255 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8256 DAG.getConstant(CC, MVT::i8), Cond);
8257 // Zero extend the condition if needed.
8258 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8259 Cond);
8260 // Scale the condition by the difference.
8261 if (Diff != 1)
8262 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8263 DAG.getConstant(Diff, Cond.getValueType()));
8264
8265 // Add the base if non-zero.
8266 if (FalseC->getAPIntValue() != 0)
8267 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8268 SDValue(FalseC, 0));
8269 if (N->getNumValues() == 2) // Dead flag value?
8270 return DCI.CombineTo(N, Cond, SDValue());
8271 return Cond;
8272 }
8273 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008274 }
8275 }
8276 return SDValue();
8277}
8278
8279
Evan Cheng0b0cd912009-03-28 05:57:29 +00008280/// PerformMulCombine - Optimize a single multiply with constant into two
8281/// in order to implement it with two cheaper instructions, e.g.
8282/// LEA + SHL, LEA + LEA.
8283static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8284 TargetLowering::DAGCombinerInfo &DCI) {
8285 if (DAG.getMachineFunction().
8286 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8287 return SDValue();
8288
8289 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8290 return SDValue();
8291
8292 MVT VT = N->getValueType(0);
8293 if (VT != MVT::i64)
8294 return SDValue();
8295
8296 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8297 if (!C)
8298 return SDValue();
8299 uint64_t MulAmt = C->getZExtValue();
8300 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8301 return SDValue();
8302
8303 uint64_t MulAmt1 = 0;
8304 uint64_t MulAmt2 = 0;
8305 if ((MulAmt % 9) == 0) {
8306 MulAmt1 = 9;
8307 MulAmt2 = MulAmt / 9;
8308 } else if ((MulAmt % 5) == 0) {
8309 MulAmt1 = 5;
8310 MulAmt2 = MulAmt / 5;
8311 } else if ((MulAmt % 3) == 0) {
8312 MulAmt1 = 3;
8313 MulAmt2 = MulAmt / 3;
8314 }
8315 if (MulAmt2 &&
8316 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8317 DebugLoc DL = N->getDebugLoc();
8318
8319 if (isPowerOf2_64(MulAmt2) &&
8320 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8321 // If second multiplifer is pow2, issue it first. We want the multiply by
8322 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8323 // is an add.
8324 std::swap(MulAmt1, MulAmt2);
8325
8326 SDValue NewMul;
8327 if (isPowerOf2_64(MulAmt1))
8328 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8329 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8330 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008331 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008332 DAG.getConstant(MulAmt1, VT));
8333
8334 if (isPowerOf2_64(MulAmt2))
8335 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8336 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8337 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008338 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008339 DAG.getConstant(MulAmt2, VT));
8340
8341 // Do not add new nodes to DAG combiner worklist.
8342 DCI.CombineTo(N, NewMul, false);
8343 }
8344 return SDValue();
8345}
8346
8347
Nate Begeman740ab032009-01-26 00:52:55 +00008348/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8349/// when possible.
8350static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8351 const X86Subtarget *Subtarget) {
8352 // On X86 with SSE2 support, we can transform this to a vector shift if
8353 // all elements are shifted by the same amount. We can't do this in legalize
8354 // because the a constant vector is typically transformed to a constant pool
8355 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008356 if (!Subtarget->hasSSE2())
8357 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008358
Nate Begeman740ab032009-01-26 00:52:55 +00008359 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008360 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8361 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008362
Mon P Wang3becd092009-01-28 08:12:05 +00008363 SDValue ShAmtOp = N->getOperand(1);
8364 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008365 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008366 SDValue BaseShAmt;
8367 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8368 unsigned NumElts = VT.getVectorNumElements();
8369 unsigned i = 0;
8370 for (; i != NumElts; ++i) {
8371 SDValue Arg = ShAmtOp.getOperand(i);
8372 if (Arg.getOpcode() == ISD::UNDEF) continue;
8373 BaseShAmt = Arg;
8374 break;
8375 }
8376 for (; i != NumElts; ++i) {
8377 SDValue Arg = ShAmtOp.getOperand(i);
8378 if (Arg.getOpcode() == ISD::UNDEF) continue;
8379 if (Arg != BaseShAmt) {
8380 return SDValue();
8381 }
8382 }
8383 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008384 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8385 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8386 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008387 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008388 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008389
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008390 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008391 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008392 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008393 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008394
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008395 // The shift amount is identical so we can do a vector shift.
8396 SDValue ValOp = N->getOperand(0);
8397 switch (N->getOpcode()) {
8398 default:
8399 assert(0 && "Unknown shift opcode!");
8400 break;
8401 case ISD::SHL:
8402 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008403 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008404 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8405 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008406 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008407 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008408 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8409 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008410 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008411 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008412 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8413 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008414 break;
8415 case ISD::SRA:
8416 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008417 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008418 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8419 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008420 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008421 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008422 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8423 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008424 break;
8425 case ISD::SRL:
8426 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008427 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008428 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8429 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008430 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008431 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008432 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8433 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008434 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008435 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008436 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8437 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008438 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008439 }
8440 return SDValue();
8441}
8442
Chris Lattner149a4e52008-02-22 02:09:43 +00008443/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008444static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008445 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008446 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8447 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008448 // A preferable solution to the general problem is to figure out the right
8449 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008450
8451 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008452 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008453 MVT VT = St->getValue().getValueType();
8454 if (VT.getSizeInBits() != 64)
8455 return SDValue();
8456
Devang Patel578efa92009-06-05 21:57:13 +00008457 const Function *F = DAG.getMachineFunction().getFunction();
8458 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8459 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8460 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008461 if ((VT.isVector() ||
8462 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008463 isa<LoadSDNode>(St->getValue()) &&
8464 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8465 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008466 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008467 LoadSDNode *Ld = 0;
8468 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008469 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008470 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008471 // Must be a store of a load. We currently handle two cases: the load
8472 // is a direct child, and it's under an intervening TokenFactor. It is
8473 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008474 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008475 Ld = cast<LoadSDNode>(St->getChain());
8476 else if (St->getValue().hasOneUse() &&
8477 ChainVal->getOpcode() == ISD::TokenFactor) {
8478 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008479 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008480 TokenFactorIndex = i;
8481 Ld = cast<LoadSDNode>(St->getValue());
8482 } else
8483 Ops.push_back(ChainVal->getOperand(i));
8484 }
8485 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008486
Evan Cheng536e6672009-03-12 05:59:15 +00008487 if (!Ld || !ISD::isNormalLoad(Ld))
8488 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008489
Evan Cheng536e6672009-03-12 05:59:15 +00008490 // If this is not the MMX case, i.e. we are just turning i64 load/store
8491 // into f64 load/store, avoid the transformation if there are multiple
8492 // uses of the loaded value.
8493 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8494 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008495
Evan Cheng536e6672009-03-12 05:59:15 +00008496 DebugLoc LdDL = Ld->getDebugLoc();
8497 DebugLoc StDL = N->getDebugLoc();
8498 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8499 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8500 // pair instead.
8501 if (Subtarget->is64Bit() || F64IsLegal) {
8502 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8503 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8504 Ld->getBasePtr(), Ld->getSrcValue(),
8505 Ld->getSrcValueOffset(), Ld->isVolatile(),
8506 Ld->getAlignment());
8507 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008508 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008509 Ops.push_back(NewChain);
8510 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008511 Ops.size());
8512 }
Evan Cheng536e6672009-03-12 05:59:15 +00008513 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008514 St->getSrcValue(), St->getSrcValueOffset(),
8515 St->isVolatile(), St->getAlignment());
8516 }
Evan Cheng536e6672009-03-12 05:59:15 +00008517
8518 // Otherwise, lower to two pairs of 32-bit loads / stores.
8519 SDValue LoAddr = Ld->getBasePtr();
8520 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8521 DAG.getConstant(4, MVT::i32));
8522
8523 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8524 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8525 Ld->isVolatile(), Ld->getAlignment());
8526 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8527 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8528 Ld->isVolatile(),
8529 MinAlign(Ld->getAlignment(), 4));
8530
8531 SDValue NewChain = LoLd.getValue(1);
8532 if (TokenFactorIndex != -1) {
8533 Ops.push_back(LoLd);
8534 Ops.push_back(HiLd);
8535 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8536 Ops.size());
8537 }
8538
8539 LoAddr = St->getBasePtr();
8540 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8541 DAG.getConstant(4, MVT::i32));
8542
8543 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8544 St->getSrcValue(), St->getSrcValueOffset(),
8545 St->isVolatile(), St->getAlignment());
8546 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8547 St->getSrcValue(),
8548 St->getSrcValueOffset() + 4,
8549 St->isVolatile(),
8550 MinAlign(St->getAlignment(), 4));
8551 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008552 }
Dan Gohman475871a2008-07-27 21:46:04 +00008553 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008554}
8555
Chris Lattner6cf73262008-01-25 06:14:17 +00008556/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8557/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008558static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008559 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8560 // F[X]OR(0.0, x) -> x
8561 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008562 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8563 if (C->getValueAPF().isPosZero())
8564 return N->getOperand(1);
8565 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8566 if (C->getValueAPF().isPosZero())
8567 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008568 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008569}
8570
8571/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008572static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008573 // FAND(0.0, x) -> 0.0
8574 // FAND(x, 0.0) -> 0.0
8575 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8576 if (C->getValueAPF().isPosZero())
8577 return N->getOperand(0);
8578 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8579 if (C->getValueAPF().isPosZero())
8580 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008581 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008582}
8583
Dan Gohmane5af2d32009-01-29 01:59:02 +00008584static SDValue PerformBTCombine(SDNode *N,
8585 SelectionDAG &DAG,
8586 TargetLowering::DAGCombinerInfo &DCI) {
8587 // BT ignores high bits in the bit index operand.
8588 SDValue Op1 = N->getOperand(1);
8589 if (Op1.hasOneUse()) {
8590 unsigned BitWidth = Op1.getValueSizeInBits();
8591 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8592 APInt KnownZero, KnownOne;
8593 TargetLowering::TargetLoweringOpt TLO(DAG);
8594 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8595 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8596 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8597 DCI.CommitTargetLoweringOpt(TLO);
8598 }
8599 return SDValue();
8600}
Chris Lattner83e6c992006-10-04 06:57:07 +00008601
Eli Friedman7a5e5552009-06-07 06:52:44 +00008602static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8603 SDValue Op = N->getOperand(0);
8604 if (Op.getOpcode() == ISD::BIT_CONVERT)
8605 Op = Op.getOperand(0);
8606 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8607 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8608 VT.getVectorElementType().getSizeInBits() ==
8609 OpVT.getVectorElementType().getSizeInBits()) {
8610 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8611 }
8612 return SDValue();
8613}
8614
Owen Anderson99177002009-06-29 18:04:45 +00008615// On X86 and X86-64, atomic operations are lowered to locked instructions.
8616// Locked instructions, in turn, have implicit fence semantics (all memory
8617// operations are flushed before issuing the locked instruction, and the
8618// are not buffered), so we can fold away the common pattern of
8619// fence-atomic-fence.
8620static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8621 SDValue atomic = N->getOperand(0);
8622 switch (atomic.getOpcode()) {
8623 case ISD::ATOMIC_CMP_SWAP:
8624 case ISD::ATOMIC_SWAP:
8625 case ISD::ATOMIC_LOAD_ADD:
8626 case ISD::ATOMIC_LOAD_SUB:
8627 case ISD::ATOMIC_LOAD_AND:
8628 case ISD::ATOMIC_LOAD_OR:
8629 case ISD::ATOMIC_LOAD_XOR:
8630 case ISD::ATOMIC_LOAD_NAND:
8631 case ISD::ATOMIC_LOAD_MIN:
8632 case ISD::ATOMIC_LOAD_MAX:
8633 case ISD::ATOMIC_LOAD_UMIN:
8634 case ISD::ATOMIC_LOAD_UMAX:
8635 break;
8636 default:
8637 return SDValue();
8638 }
8639
8640 SDValue fence = atomic.getOperand(0);
8641 if (fence.getOpcode() != ISD::MEMBARRIER)
8642 return SDValue();
8643
8644 switch (atomic.getOpcode()) {
8645 case ISD::ATOMIC_CMP_SWAP:
8646 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8647 atomic.getOperand(1), atomic.getOperand(2),
8648 atomic.getOperand(3));
8649 case ISD::ATOMIC_SWAP:
8650 case ISD::ATOMIC_LOAD_ADD:
8651 case ISD::ATOMIC_LOAD_SUB:
8652 case ISD::ATOMIC_LOAD_AND:
8653 case ISD::ATOMIC_LOAD_OR:
8654 case ISD::ATOMIC_LOAD_XOR:
8655 case ISD::ATOMIC_LOAD_NAND:
8656 case ISD::ATOMIC_LOAD_MIN:
8657 case ISD::ATOMIC_LOAD_MAX:
8658 case ISD::ATOMIC_LOAD_UMIN:
8659 case ISD::ATOMIC_LOAD_UMAX:
8660 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8661 atomic.getOperand(1), atomic.getOperand(2));
8662 default:
8663 return SDValue();
8664 }
8665}
8666
Dan Gohman475871a2008-07-27 21:46:04 +00008667SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008668 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008669 SelectionDAG &DAG = DCI.DAG;
8670 switch (N->getOpcode()) {
8671 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008672 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008673 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008674 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008675 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008676 case ISD::SHL:
8677 case ISD::SRA:
8678 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008679 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008680 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008681 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8682 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008683 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008684 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008685 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008686 }
8687
Dan Gohman475871a2008-07-27 21:46:04 +00008688 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008689}
8690
Evan Cheng60c07e12006-07-05 22:17:51 +00008691//===----------------------------------------------------------------------===//
8692// X86 Inline Assembly Support
8693//===----------------------------------------------------------------------===//
8694
Chris Lattnerf4dff842006-07-11 02:54:03 +00008695/// getConstraintType - Given a constraint letter, return the type of
8696/// constraint it is for this target.
8697X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008698X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8699 if (Constraint.size() == 1) {
8700 switch (Constraint[0]) {
8701 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008702 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008703 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008704 case 'r':
8705 case 'R':
8706 case 'l':
8707 case 'q':
8708 case 'Q':
8709 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008710 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008711 case 'Y':
8712 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008713 case 'e':
8714 case 'Z':
8715 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008716 default:
8717 break;
8718 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008719 }
Chris Lattner4234f572007-03-25 02:14:49 +00008720 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008721}
8722
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008723/// LowerXConstraint - try to replace an X constraint, which matches anything,
8724/// with another that has more specific requirements based on the type of the
8725/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008726const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008727LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008728 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8729 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008730 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008731 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008732 return "Y";
8733 if (Subtarget->hasSSE1())
8734 return "x";
8735 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008736
Chris Lattner5e764232008-04-26 23:02:14 +00008737 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008738}
8739
Chris Lattner48884cd2007-08-25 00:47:38 +00008740/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8741/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008742void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008743 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008744 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008745 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008746 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008747 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008748
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008749 switch (Constraint) {
8750 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008751 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008752 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008753 if (C->getZExtValue() <= 31) {
8754 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008755 break;
8756 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008757 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008758 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008759 case 'J':
8760 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008761 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008762 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8763 break;
8764 }
8765 }
8766 return;
8767 case 'K':
8768 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008769 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008770 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8771 break;
8772 }
8773 }
8774 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008775 case 'N':
8776 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008777 if (C->getZExtValue() <= 255) {
8778 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008779 break;
8780 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008781 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008782 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008783 case 'e': {
8784 // 32-bit signed value
8785 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8786 const ConstantInt *CI = C->getConstantIntValue();
8787 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8788 // Widen to 64 bits here to get it sign extended.
8789 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8790 break;
8791 }
8792 // FIXME gcc accepts some relocatable values here too, but only in certain
8793 // memory models; it's complicated.
8794 }
8795 return;
8796 }
8797 case 'Z': {
8798 // 32-bit unsigned value
8799 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8800 const ConstantInt *CI = C->getConstantIntValue();
8801 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8802 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8803 break;
8804 }
8805 }
8806 // FIXME gcc accepts some relocatable values here too, but only in certain
8807 // memory models; it's complicated.
8808 return;
8809 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008810 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008811 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008812 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008813 // Widen to 64 bits here to get it sign extended.
8814 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008815 break;
8816 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008817
Chris Lattnerdc43a882007-05-03 16:52:29 +00008818 // If we are in non-pic codegen mode, we allow the address of a global (with
8819 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008820 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008821 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008822
Chris Lattner49921962009-05-08 18:23:14 +00008823 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8824 while (1) {
8825 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8826 Offset += GA->getOffset();
8827 break;
8828 } else if (Op.getOpcode() == ISD::ADD) {
8829 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8830 Offset += C->getZExtValue();
8831 Op = Op.getOperand(0);
8832 continue;
8833 }
8834 } else if (Op.getOpcode() == ISD::SUB) {
8835 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8836 Offset += -C->getZExtValue();
8837 Op = Op.getOperand(0);
8838 continue;
8839 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008840 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008841
Chris Lattner49921962009-05-08 18:23:14 +00008842 // Otherwise, this isn't something we can handle, reject it.
8843 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008844 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008845 // If we require an extra load to get this address, as in PIC mode, we
8846 // can't accept it.
8847 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(),
8848 getTargetMachine(), false))
8849 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008850
Chris Lattner49921962009-05-08 18:23:14 +00008851 if (hasMemory)
8852 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG);
8853 else
8854 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8855 Offset);
8856 Result = Op;
8857 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008858 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008859 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008860
Gabor Greifba36cb52008-08-28 21:40:38 +00008861 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008862 Ops.push_back(Result);
8863 return;
8864 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008865 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8866 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008867}
8868
Chris Lattner259e97c2006-01-31 19:43:35 +00008869std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008870getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008871 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008872 if (Constraint.size() == 1) {
8873 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008874 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008875 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008876 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8877 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008878 if (VT == MVT::i32)
8879 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8880 else if (VT == MVT::i16)
8881 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8882 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008883 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008884 else if (VT == MVT::i64)
8885 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8886 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008887 }
8888 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008889
Chris Lattner1efa40f2006-02-22 00:56:39 +00008890 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008891}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008892
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008893std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008894X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008895 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008896 // First, see if this is a constraint that directly corresponds to an LLVM
8897 // register class.
8898 if (Constraint.size() == 1) {
8899 // GCC Constraint Letters
8900 switch (Constraint[0]) {
8901 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008902 case 'r': // GENERAL_REGS
8903 case 'R': // LEGACY_REGS
8904 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008905 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008906 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008907 if (VT == MVT::i16)
8908 return std::make_pair(0U, X86::GR16RegisterClass);
8909 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008910 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008911 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008912 case 'f': // FP Stack registers.
8913 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8914 // value to the correct fpstack register class.
8915 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8916 return std::make_pair(0U, X86::RFP32RegisterClass);
8917 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8918 return std::make_pair(0U, X86::RFP64RegisterClass);
8919 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008920 case 'y': // MMX_REGS if MMX allowed.
8921 if (!Subtarget->hasMMX()) break;
8922 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008923 case 'Y': // SSE_REGS if SSE2 allowed
8924 if (!Subtarget->hasSSE2()) break;
8925 // FALL THROUGH.
8926 case 'x': // SSE_REGS if SSE1 allowed
8927 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008928
8929 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008930 default: break;
8931 // Scalar SSE types.
8932 case MVT::f32:
8933 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008934 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008935 case MVT::f64:
8936 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008937 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008938 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008939 case MVT::v16i8:
8940 case MVT::v8i16:
8941 case MVT::v4i32:
8942 case MVT::v2i64:
8943 case MVT::v4f32:
8944 case MVT::v2f64:
8945 return std::make_pair(0U, X86::VR128RegisterClass);
8946 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008947 break;
8948 }
8949 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008950
Chris Lattnerf76d1802006-07-31 23:26:50 +00008951 // Use the default implementation in TargetLowering to convert the register
8952 // constraint into a member of a register class.
8953 std::pair<unsigned, const TargetRegisterClass*> Res;
8954 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008955
8956 // Not found as a standard register?
8957 if (Res.second == 0) {
8958 // GCC calls "st(0)" just plain "st".
8959 if (StringsEqualNoCase("{st}", Constraint)) {
8960 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008961 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008962 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008963 // 'A' means EAX + EDX.
8964 if (Constraint == "A") {
8965 Res.first = X86::EAX;
8966 Res.second = X86::GRADRegisterClass;
8967 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008968 return Res;
8969 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008970
Chris Lattnerf76d1802006-07-31 23:26:50 +00008971 // Otherwise, check to see if this is a register class of the wrong value
8972 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8973 // turn into {ax},{dx}.
8974 if (Res.second->hasType(VT))
8975 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008976
Chris Lattnerf76d1802006-07-31 23:26:50 +00008977 // All of the single-register GCC register classes map their values onto
8978 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8979 // really want an 8-bit or 32-bit register, map to the appropriate register
8980 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008981 if (Res.second == X86::GR16RegisterClass) {
8982 if (VT == MVT::i8) {
8983 unsigned DestReg = 0;
8984 switch (Res.first) {
8985 default: break;
8986 case X86::AX: DestReg = X86::AL; break;
8987 case X86::DX: DestReg = X86::DL; break;
8988 case X86::CX: DestReg = X86::CL; break;
8989 case X86::BX: DestReg = X86::BL; break;
8990 }
8991 if (DestReg) {
8992 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008993 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008994 }
8995 } else if (VT == MVT::i32) {
8996 unsigned DestReg = 0;
8997 switch (Res.first) {
8998 default: break;
8999 case X86::AX: DestReg = X86::EAX; break;
9000 case X86::DX: DestReg = X86::EDX; break;
9001 case X86::CX: DestReg = X86::ECX; break;
9002 case X86::BX: DestReg = X86::EBX; break;
9003 case X86::SI: DestReg = X86::ESI; break;
9004 case X86::DI: DestReg = X86::EDI; break;
9005 case X86::BP: DestReg = X86::EBP; break;
9006 case X86::SP: DestReg = X86::ESP; break;
9007 }
9008 if (DestReg) {
9009 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009010 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009011 }
9012 } else if (VT == MVT::i64) {
9013 unsigned DestReg = 0;
9014 switch (Res.first) {
9015 default: break;
9016 case X86::AX: DestReg = X86::RAX; break;
9017 case X86::DX: DestReg = X86::RDX; break;
9018 case X86::CX: DestReg = X86::RCX; break;
9019 case X86::BX: DestReg = X86::RBX; break;
9020 case X86::SI: DestReg = X86::RSI; break;
9021 case X86::DI: DestReg = X86::RDI; break;
9022 case X86::BP: DestReg = X86::RBP; break;
9023 case X86::SP: DestReg = X86::RSP; break;
9024 }
9025 if (DestReg) {
9026 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009027 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009028 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009029 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009030 } else if (Res.second == X86::FR32RegisterClass ||
9031 Res.second == X86::FR64RegisterClass ||
9032 Res.second == X86::VR128RegisterClass) {
9033 // Handle references to XMM physical registers that got mapped into the
9034 // wrong class. This can happen with constraints like {xmm0} where the
9035 // target independent register mapper will just pick the first match it can
9036 // find, ignoring the required type.
9037 if (VT == MVT::f32)
9038 Res.second = X86::FR32RegisterClass;
9039 else if (VT == MVT::f64)
9040 Res.second = X86::FR64RegisterClass;
9041 else if (X86::VR128RegisterClass->hasType(VT))
9042 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009043 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009044
Chris Lattnerf76d1802006-07-31 23:26:50 +00009045 return Res;
9046}
Mon P Wang0c397192008-10-30 08:01:45 +00009047
9048//===----------------------------------------------------------------------===//
9049// X86 Widen vector type
9050//===----------------------------------------------------------------------===//
9051
9052/// getWidenVectorType: given a vector type, returns the type to widen
9053/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9054/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009055/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009056/// scalarizing vs using the wider vector type.
9057
Dan Gohmanc13cf132009-01-15 17:34:08 +00009058MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009059 assert(VT.isVector());
9060 if (isTypeLegal(VT))
9061 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009062
Mon P Wang0c397192008-10-30 08:01:45 +00009063 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9064 // type based on element type. This would speed up our search (though
9065 // it may not be worth it since the size of the list is relatively
9066 // small).
9067 MVT EltVT = VT.getVectorElementType();
9068 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009069
Mon P Wang0c397192008-10-30 08:01:45 +00009070 // On X86, it make sense to widen any vector wider than 1
9071 if (NElts <= 1)
9072 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009073
9074 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009075 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9076 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009077
9078 if (isTypeLegal(SVT) &&
9079 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009080 SVT.getVectorNumElements() > NElts)
9081 return SVT;
9082 }
9083 return MVT::Other;
9084}